1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 174c9a9a268SImre Deak 1750706f17cSEgbert Eich /* For display hotplug interrupt */ 1760706f17cSEgbert Eich static inline void 1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1780706f17cSEgbert Eich uint32_t mask, 1790706f17cSEgbert Eich uint32_t bits) 1800706f17cSEgbert Eich { 1810706f17cSEgbert Eich uint32_t val; 1820706f17cSEgbert Eich 1830706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1840706f17cSEgbert Eich WARN_ON(bits & ~mask); 1850706f17cSEgbert Eich 1860706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1870706f17cSEgbert Eich val &= ~mask; 1880706f17cSEgbert Eich val |= bits; 1890706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1900706f17cSEgbert Eich } 1910706f17cSEgbert Eich 1920706f17cSEgbert Eich /** 1930706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1940706f17cSEgbert Eich * @dev_priv: driver private 1950706f17cSEgbert Eich * @mask: bits to update 1960706f17cSEgbert Eich * @bits: bits to enable 1970706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1980706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1990706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2000706f17cSEgbert Eich * function is usually not called from a context where the lock is 2010706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2020706f17cSEgbert Eich * version is also available. 2030706f17cSEgbert Eich */ 2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2050706f17cSEgbert Eich uint32_t mask, 2060706f17cSEgbert Eich uint32_t bits) 2070706f17cSEgbert Eich { 2080706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2090706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2100706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2110706f17cSEgbert Eich } 2120706f17cSEgbert Eich 213d9dc34f1SVille Syrjälä /** 214d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 215d9dc34f1SVille Syrjälä * @dev_priv: driver private 216d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 217d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 218d9dc34f1SVille Syrjälä */ 219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 220d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 221d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 222036a4a7dSZhenyu Wang { 223d9dc34f1SVille Syrjälä uint32_t new_val; 224d9dc34f1SVille Syrjälä 2254bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2264bc9d430SDaniel Vetter 227d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 228d9dc34f1SVille Syrjälä 2299df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 230c67a470bSPaulo Zanoni return; 231c67a470bSPaulo Zanoni 232d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 233d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 234d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 235d9dc34f1SVille Syrjälä 236d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 237d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2381ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2393143a2bfSChris Wilson POSTING_READ(DEIMR); 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang } 242036a4a7dSZhenyu Wang 24343eaea13SPaulo Zanoni /** 24443eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24543eaea13SPaulo Zanoni * @dev_priv: driver private 24643eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24743eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24843eaea13SPaulo Zanoni */ 24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 25043eaea13SPaulo Zanoni uint32_t interrupt_mask, 25143eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25243eaea13SPaulo Zanoni { 25343eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25443eaea13SPaulo Zanoni 25515a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25615a17aaeSDaniel Vetter 2579df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 258c67a470bSPaulo Zanoni return; 259c67a470bSPaulo Zanoni 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26831bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 26943eaea13SPaulo Zanoni } 27043eaea13SPaulo Zanoni 271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27243eaea13SPaulo Zanoni { 27343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27443eaea13SPaulo Zanoni } 27543eaea13SPaulo Zanoni 276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 277b900b949SImre Deak { 278b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 279b900b949SImre Deak } 280b900b949SImre Deak 281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 282a72fbc3aSImre Deak { 283a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 284a72fbc3aSImre Deak } 285a72fbc3aSImre Deak 286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 287b900b949SImre Deak { 288b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 289b900b949SImre Deak } 290b900b949SImre Deak 291edbfdb45SPaulo Zanoni /** 292edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 293edbfdb45SPaulo Zanoni * @dev_priv: driver private 294edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 295edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 296edbfdb45SPaulo Zanoni */ 297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 298edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 299edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 300edbfdb45SPaulo Zanoni { 301605cd25bSPaulo Zanoni uint32_t new_val; 302edbfdb45SPaulo Zanoni 30315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30415a17aaeSDaniel Vetter 305edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 306edbfdb45SPaulo Zanoni 307f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 308f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 309f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 310f52ecbcfSPaulo Zanoni 311f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 312f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 313f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 314a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 315edbfdb45SPaulo Zanoni } 316f52ecbcfSPaulo Zanoni } 317edbfdb45SPaulo Zanoni 318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 319edbfdb45SPaulo Zanoni { 3209939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3219939fba2SImre Deak return; 3229939fba2SImre Deak 323edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 324edbfdb45SPaulo Zanoni } 325edbfdb45SPaulo Zanoni 326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 336f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 337f4e9af4fSAkash Goel } 338f4e9af4fSAkash Goel 339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 340f4e9af4fSAkash Goel { 341f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 342f4e9af4fSAkash Goel 343f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 344f4e9af4fSAkash Goel 345f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 346f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 347f4e9af4fSAkash Goel POSTING_READ(reg); 348f4e9af4fSAkash Goel } 349f4e9af4fSAkash Goel 350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 351f4e9af4fSAkash Goel { 352f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 353f4e9af4fSAkash Goel 354f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 355f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 356f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 357f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 358f4e9af4fSAkash Goel } 359f4e9af4fSAkash Goel 360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 361f4e9af4fSAkash Goel { 362f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 363f4e9af4fSAkash Goel 364f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 365f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 366f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 367f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 368edbfdb45SPaulo Zanoni } 369edbfdb45SPaulo Zanoni 370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3713cc134e3SImre Deak { 3723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 373f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 374096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3753cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3763cc134e3SImre Deak } 3773cc134e3SImre Deak 37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 379b900b949SImre Deak { 380f2a91d1aSChris Wilson if (READ_ONCE(dev_priv->rps.interrupts_enabled)) 381f2a91d1aSChris Wilson return; 382f2a91d1aSChris Wilson 383b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 384c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 385c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 386d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 387b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 38878e68d36SImre Deak 389b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 390b900b949SImre Deak } 391b900b949SImre Deak 39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 39359d02a1fSImre Deak { 3941800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 39559d02a1fSImre Deak } 39659d02a1fSImre Deak 39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 398b900b949SImre Deak { 399f2a91d1aSChris Wilson if (!READ_ONCE(dev_priv->rps.interrupts_enabled)) 400f2a91d1aSChris Wilson return; 401f2a91d1aSChris Wilson 402d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 403d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 4049939fba2SImre Deak 405b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4069939fba2SImre Deak 407f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 40858072ccbSImre Deak 40958072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 41091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 411c33d247dSChris Wilson 412c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 413c33d247dSChris Wilson * outsanding tasks. As we are called on the RPS idle path, 414c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 415c33d247dSChris Wilson * state of the worker can be discarded. 416c33d247dSChris Wilson */ 417c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 418c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 419b900b949SImre Deak } 420b900b949SImre Deak 42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 42226705e20SSagar Arun Kamble { 42326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 42426705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 42526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 42626705e20SSagar Arun Kamble } 42726705e20SSagar Arun Kamble 42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 42926705e20SSagar Arun Kamble { 43026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 43126705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 43226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 43326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 43426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 43526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 43626705e20SSagar Arun Kamble } 43726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 43826705e20SSagar Arun Kamble } 43926705e20SSagar Arun Kamble 44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 44126705e20SSagar Arun Kamble { 44226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 44326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 44426705e20SSagar Arun Kamble 44526705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 44626705e20SSagar Arun Kamble 44726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 44826705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 44926705e20SSagar Arun Kamble 45026705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 45126705e20SSagar Arun Kamble } 45226705e20SSagar Arun Kamble 4530961021aSBen Widawsky /** 4543a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4553a3b3c7dSVille Syrjälä * @dev_priv: driver private 4563a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4573a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4583a3b3c7dSVille Syrjälä */ 4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4603a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4613a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4623a3b3c7dSVille Syrjälä { 4633a3b3c7dSVille Syrjälä uint32_t new_val; 4643a3b3c7dSVille Syrjälä uint32_t old_val; 4653a3b3c7dSVille Syrjälä 4663a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4673a3b3c7dSVille Syrjälä 4683a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4693a3b3c7dSVille Syrjälä 4703a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4713a3b3c7dSVille Syrjälä return; 4723a3b3c7dSVille Syrjälä 4733a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4743a3b3c7dSVille Syrjälä 4753a3b3c7dSVille Syrjälä new_val = old_val; 4763a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4773a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4783a3b3c7dSVille Syrjälä 4793a3b3c7dSVille Syrjälä if (new_val != old_val) { 4803a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4813a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4823a3b3c7dSVille Syrjälä } 4833a3b3c7dSVille Syrjälä } 4843a3b3c7dSVille Syrjälä 4853a3b3c7dSVille Syrjälä /** 486013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 487013d3752SVille Syrjälä * @dev_priv: driver private 488013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 489013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 490013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 491013d3752SVille Syrjälä */ 492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 493013d3752SVille Syrjälä enum pipe pipe, 494013d3752SVille Syrjälä uint32_t interrupt_mask, 495013d3752SVille Syrjälä uint32_t enabled_irq_mask) 496013d3752SVille Syrjälä { 497013d3752SVille Syrjälä uint32_t new_val; 498013d3752SVille Syrjälä 499013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 500013d3752SVille Syrjälä 501013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 502013d3752SVille Syrjälä 503013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 504013d3752SVille Syrjälä return; 505013d3752SVille Syrjälä 506013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 507013d3752SVille Syrjälä new_val &= ~interrupt_mask; 508013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 509013d3752SVille Syrjälä 510013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 511013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 512013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 513013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 514013d3752SVille Syrjälä } 515013d3752SVille Syrjälä } 516013d3752SVille Syrjälä 517013d3752SVille Syrjälä /** 518fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 519fee884edSDaniel Vetter * @dev_priv: driver private 520fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 521fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 522fee884edSDaniel Vetter */ 52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 524fee884edSDaniel Vetter uint32_t interrupt_mask, 525fee884edSDaniel Vetter uint32_t enabled_irq_mask) 526fee884edSDaniel Vetter { 527fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 528fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 529fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 530fee884edSDaniel Vetter 53115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 53215a17aaeSDaniel Vetter 533fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 534fee884edSDaniel Vetter 5359df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 536c67a470bSPaulo Zanoni return; 537c67a470bSPaulo Zanoni 538fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 539fee884edSDaniel Vetter POSTING_READ(SDEIMR); 540fee884edSDaniel Vetter } 5418664281bSPaulo Zanoni 542b5ea642aSDaniel Vetter static void 543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 544755e9019SImre Deak u32 enable_mask, u32 status_mask) 5457c463586SKeith Packard { 546f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 547755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5487c463586SKeith Packard 549b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 550d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 551b79480baSDaniel Vetter 55204feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 55304feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 55404feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 55504feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 556755e9019SImre Deak return; 557755e9019SImre Deak 558755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 55946c06a30SVille Syrjälä return; 56046c06a30SVille Syrjälä 56191d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 56291d181ddSImre Deak 5637c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 564755e9019SImre Deak pipestat |= enable_mask | status_mask; 56546c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5663143a2bfSChris Wilson POSTING_READ(reg); 5677c463586SKeith Packard } 5687c463586SKeith Packard 569b5ea642aSDaniel Vetter static void 570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 571755e9019SImre Deak u32 enable_mask, u32 status_mask) 5727c463586SKeith Packard { 573f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 574755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5757c463586SKeith Packard 576b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 577d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 578b79480baSDaniel Vetter 57904feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 58004feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 58104feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 58204feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 58346c06a30SVille Syrjälä return; 58446c06a30SVille Syrjälä 585755e9019SImre Deak if ((pipestat & enable_mask) == 0) 586755e9019SImre Deak return; 587755e9019SImre Deak 58891d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 58991d181ddSImre Deak 590755e9019SImre Deak pipestat &= ~enable_mask; 59146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5923143a2bfSChris Wilson POSTING_READ(reg); 5937c463586SKeith Packard } 5947c463586SKeith Packard 59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 59610c59c51SImre Deak { 59710c59c51SImre Deak u32 enable_mask = status_mask << 16; 59810c59c51SImre Deak 59910c59c51SImre Deak /* 600724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 601724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 60210c59c51SImre Deak */ 60310c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 60410c59c51SImre Deak return 0; 605724a6905SVille Syrjälä /* 606724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 607724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 608724a6905SVille Syrjälä */ 609724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 610724a6905SVille Syrjälä return 0; 61110c59c51SImre Deak 61210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 61310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 61410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 61510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 61610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 61710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 61810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 61910c59c51SImre Deak 62010c59c51SImre Deak return enable_mask; 62110c59c51SImre Deak } 62210c59c51SImre Deak 623755e9019SImre Deak void 624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 625755e9019SImre Deak u32 status_mask) 626755e9019SImre Deak { 627755e9019SImre Deak u32 enable_mask; 628755e9019SImre Deak 629666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 63091c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 63110c59c51SImre Deak status_mask); 63210c59c51SImre Deak else 633755e9019SImre Deak enable_mask = status_mask << 16; 634755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 635755e9019SImre Deak } 636755e9019SImre Deak 637755e9019SImre Deak void 638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 639755e9019SImre Deak u32 status_mask) 640755e9019SImre Deak { 641755e9019SImre Deak u32 enable_mask; 642755e9019SImre Deak 643666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 64491c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 64510c59c51SImre Deak status_mask); 64610c59c51SImre Deak else 647755e9019SImre Deak enable_mask = status_mask << 16; 648755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 649755e9019SImre Deak } 650755e9019SImre Deak 651c0e09200SDave Airlie /** 652f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 65314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 65401c66889SZhao Yakui */ 65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 65601c66889SZhao Yakui { 65791d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 658f49e38ddSJani Nikula return; 659f49e38ddSJani Nikula 66013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 66101c66889SZhao Yakui 662755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 66391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 665755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6661ec14ad3SChris Wilson 66713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 66801c66889SZhao Yakui } 66901c66889SZhao Yakui 670f75f3746SVille Syrjälä /* 671f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 672f75f3746SVille Syrjälä * around the vertical blanking period. 673f75f3746SVille Syrjälä * 674f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 675f75f3746SVille Syrjälä * vblank_start >= 3 676f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 677f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 678f75f3746SVille Syrjälä * vtotal = vblank_start + 3 679f75f3746SVille Syrjälä * 680f75f3746SVille Syrjälä * start of vblank: 681f75f3746SVille Syrjälä * latch double buffered registers 682f75f3746SVille Syrjälä * increment frame counter (ctg+) 683f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 684f75f3746SVille Syrjälä * | 685f75f3746SVille Syrjälä * | frame start: 686f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 687f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 688f75f3746SVille Syrjälä * | | 689f75f3746SVille Syrjälä * | | start of vsync: 690f75f3746SVille Syrjälä * | | generate vsync interrupt 691f75f3746SVille Syrjälä * | | | 692f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 693f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 694f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 695f75f3746SVille Syrjälä * | | <----vs-----> | 696f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 697f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 698f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 699f75f3746SVille Syrjälä * | | | 700f75f3746SVille Syrjälä * last visible pixel first visible pixel 701f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 702f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 703f75f3746SVille Syrjälä * 704f75f3746SVille Syrjälä * x = horizontal active 705f75f3746SVille Syrjälä * _ = horizontal blanking 706f75f3746SVille Syrjälä * hs = horizontal sync 707f75f3746SVille Syrjälä * va = vertical active 708f75f3746SVille Syrjälä * vb = vertical blanking 709f75f3746SVille Syrjälä * vs = vertical sync 710f75f3746SVille Syrjälä * vbs = vblank_start (number) 711f75f3746SVille Syrjälä * 712f75f3746SVille Syrjälä * Summary: 713f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 714f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 715f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 716f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 717f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 718f75f3746SVille Syrjälä */ 719f75f3746SVille Syrjälä 72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 72142f52ef8SKeith Packard * we use as a pipe index 72242f52ef8SKeith Packard */ 72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7240a3e67a4SJesse Barnes { 725fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 726f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7270b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 72898187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 72998187836SVille Syrjälä pipe); 730fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 731391f75e2SVille Syrjälä 7320b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7330b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7340b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7350b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7360b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 737391f75e2SVille Syrjälä 7380b2a8e09SVille Syrjälä /* Convert to pixel count */ 7390b2a8e09SVille Syrjälä vbl_start *= htotal; 7400b2a8e09SVille Syrjälä 7410b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7420b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7430b2a8e09SVille Syrjälä 7449db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7459db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7465eddb70bSChris Wilson 7470a3e67a4SJesse Barnes /* 7480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7500a3e67a4SJesse Barnes * register. 7510a3e67a4SJesse Barnes */ 7520a3e67a4SJesse Barnes do { 7535eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 754391f75e2SVille Syrjälä low = I915_READ(low_frame); 7555eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7560a3e67a4SJesse Barnes } while (high1 != high2); 7570a3e67a4SJesse Barnes 7585eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 759391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 761391f75e2SVille Syrjälä 762391f75e2SVille Syrjälä /* 763391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 764391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 765391f75e2SVille Syrjälä * counter against vblank start. 766391f75e2SVille Syrjälä */ 767edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7680a3e67a4SJesse Barnes } 7690a3e67a4SJesse Barnes 770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7719880b7a5SJesse Barnes { 772fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7739880b7a5SJesse Barnes 774649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7759880b7a5SJesse Barnes } 7769880b7a5SJesse Barnes 77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 779a225f079SVille Syrjälä { 780a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 782fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 783a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 78480715b2fSVille Syrjälä int position, vtotal; 785a225f079SVille Syrjälä 78680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 787a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 788a225f079SVille Syrjälä vtotal /= 2; 789a225f079SVille Syrjälä 79091d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 79175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 792a225f079SVille Syrjälä else 79375aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 794a225f079SVille Syrjälä 795a225f079SVille Syrjälä /* 79641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 79741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 79841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 79941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 80041b578fbSJesse Barnes * 80141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 80241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 80341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 80441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 80541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 80641b578fbSJesse Barnes */ 80791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 80841b578fbSJesse Barnes int i, temp; 80941b578fbSJesse Barnes 81041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 81141b578fbSJesse Barnes udelay(1); 81241b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 81341b578fbSJesse Barnes DSL_LINEMASK_GEN3; 81441b578fbSJesse Barnes if (temp != position) { 81541b578fbSJesse Barnes position = temp; 81641b578fbSJesse Barnes break; 81741b578fbSJesse Barnes } 81841b578fbSJesse Barnes } 81941b578fbSJesse Barnes } 82041b578fbSJesse Barnes 82141b578fbSJesse Barnes /* 82280715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 82380715b2fSVille Syrjälä * scanline_offset adjustment. 824a225f079SVille Syrjälä */ 82580715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 826a225f079SVille Syrjälä } 827a225f079SVille Syrjälä 82888e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 829abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 8303bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8313bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8320af7e4dfSMario Kleiner { 833fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 83498187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 83598187836SVille Syrjälä pipe); 8363aa18df8SVille Syrjälä int position; 83778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8380af7e4dfSMario Kleiner bool in_vbl = true; 8390af7e4dfSMario Kleiner int ret = 0; 840ad3543edSMario Kleiner unsigned long irqflags; 8410af7e4dfSMario Kleiner 842fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8430af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8449db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8450af7e4dfSMario Kleiner return 0; 8460af7e4dfSMario Kleiner } 8470af7e4dfSMario Kleiner 848c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 850c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 851c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 852c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8530af7e4dfSMario Kleiner 854d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 855d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 856d31faf65SVille Syrjälä vbl_end /= 2; 857d31faf65SVille Syrjälä vtotal /= 2; 858d31faf65SVille Syrjälä } 859d31faf65SVille Syrjälä 860c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 861c2baf4b7SVille Syrjälä 862ad3543edSMario Kleiner /* 863ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 864ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 865ad3543edSMario Kleiner * following code must not block on uncore.lock. 866ad3543edSMario Kleiner */ 867ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 868ad3543edSMario Kleiner 869ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 870ad3543edSMario Kleiner 871ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 872ad3543edSMario Kleiner if (stime) 873ad3543edSMario Kleiner *stime = ktime_get(); 874ad3543edSMario Kleiner 87591d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8760af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8770af7e4dfSMario Kleiner * scanout position from Display scan line register. 8780af7e4dfSMario Kleiner */ 879a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8800af7e4dfSMario Kleiner } else { 8810af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8820af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8830af7e4dfSMario Kleiner * scanout position. 8840af7e4dfSMario Kleiner */ 88575aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8860af7e4dfSMario Kleiner 8873aa18df8SVille Syrjälä /* convert to pixel counts */ 8883aa18df8SVille Syrjälä vbl_start *= htotal; 8893aa18df8SVille Syrjälä vbl_end *= htotal; 8903aa18df8SVille Syrjälä vtotal *= htotal; 89178e8fc6bSVille Syrjälä 89278e8fc6bSVille Syrjälä /* 8937e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8947e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8957e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8967e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8977e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8987e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8997e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9007e78f1cbSVille Syrjälä */ 9017e78f1cbSVille Syrjälä if (position >= vtotal) 9027e78f1cbSVille Syrjälä position = vtotal - 1; 9037e78f1cbSVille Syrjälä 9047e78f1cbSVille Syrjälä /* 90578e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 90678e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 90778e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 90878e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90978e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 91078e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 91178e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 91278e8fc6bSVille Syrjälä */ 91378e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9143aa18df8SVille Syrjälä } 9153aa18df8SVille Syrjälä 916ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 917ad3543edSMario Kleiner if (etime) 918ad3543edSMario Kleiner *etime = ktime_get(); 919ad3543edSMario Kleiner 920ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 921ad3543edSMario Kleiner 922ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 923ad3543edSMario Kleiner 9243aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 9253aa18df8SVille Syrjälä 9263aa18df8SVille Syrjälä /* 9273aa18df8SVille Syrjälä * While in vblank, position will be negative 9283aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9293aa18df8SVille Syrjälä * vblank, position will be positive counting 9303aa18df8SVille Syrjälä * up since vbl_end. 9313aa18df8SVille Syrjälä */ 9323aa18df8SVille Syrjälä if (position >= vbl_start) 9333aa18df8SVille Syrjälä position -= vbl_end; 9343aa18df8SVille Syrjälä else 9353aa18df8SVille Syrjälä position += vtotal - vbl_end; 9363aa18df8SVille Syrjälä 93791d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9383aa18df8SVille Syrjälä *vpos = position; 9393aa18df8SVille Syrjälä *hpos = 0; 9403aa18df8SVille Syrjälä } else { 9410af7e4dfSMario Kleiner *vpos = position / htotal; 9420af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9430af7e4dfSMario Kleiner } 9440af7e4dfSMario Kleiner 9450af7e4dfSMario Kleiner /* In vblank? */ 9460af7e4dfSMario Kleiner if (in_vbl) 9473d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9480af7e4dfSMario Kleiner 9490af7e4dfSMario Kleiner return ret; 9500af7e4dfSMario Kleiner } 9510af7e4dfSMario Kleiner 952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 953a225f079SVille Syrjälä { 954fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 955a225f079SVille Syrjälä unsigned long irqflags; 956a225f079SVille Syrjälä int position; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 959a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 960a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 961a225f079SVille Syrjälä 962a225f079SVille Syrjälä return position; 963a225f079SVille Syrjälä } 964a225f079SVille Syrjälä 96588e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9660af7e4dfSMario Kleiner int *max_error, 9670af7e4dfSMario Kleiner struct timeval *vblank_time, 9680af7e4dfSMario Kleiner unsigned flags) 9690af7e4dfSMario Kleiner { 970b91eb5ccSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 971e2af48c6SVille Syrjälä struct intel_crtc *crtc; 9720af7e4dfSMario Kleiner 973b91eb5ccSVille Syrjälä if (pipe >= INTEL_INFO(dev_priv)->num_pipes) { 97488e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9750af7e4dfSMario Kleiner return -EINVAL; 9760af7e4dfSMario Kleiner } 9770af7e4dfSMario Kleiner 9780af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 979b91eb5ccSVille Syrjälä crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 9804041b853SChris Wilson if (crtc == NULL) { 98188e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9824041b853SChris Wilson return -EINVAL; 9834041b853SChris Wilson } 9844041b853SChris Wilson 985e2af48c6SVille Syrjälä if (!crtc->base.hwmode.crtc_clock) { 98688e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9874041b853SChris Wilson return -EBUSY; 9884041b853SChris Wilson } 9890af7e4dfSMario Kleiner 9900af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9914041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9924041b853SChris Wilson vblank_time, flags, 993e2af48c6SVille Syrjälä &crtc->base.hwmode); 9940af7e4dfSMario Kleiner } 9950af7e4dfSMario Kleiner 99691d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 997f97108d1SJesse Barnes { 998b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9999270388eSDaniel Vetter u8 new_delay; 10009270388eSDaniel Vetter 1001d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1002f97108d1SJesse Barnes 100373edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 100473edd18fSDaniel Vetter 100520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10069270388eSDaniel Vetter 10077648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1008b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1009b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1010f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1011f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1012f97108d1SJesse Barnes 1013f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1014b5b72e89SMatthew Garrett if (busy_up > max_avg) { 101520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 101720e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 101820e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1019b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 102020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 102120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 102220e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 102320e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1024f97108d1SJesse Barnes } 1025f97108d1SJesse Barnes 102691d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 102720e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1028f97108d1SJesse Barnes 1029d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10309270388eSDaniel Vetter 1031f97108d1SJesse Barnes return; 1032f97108d1SJesse Barnes } 1033f97108d1SJesse Barnes 10340bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1035549f7365SChris Wilson { 1036538b257dSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted); 103783348ba8SChris Wilson if (intel_engine_wakeup(engine)) 10380bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 1039549f7365SChris Wilson } 1040549f7365SChris Wilson 104143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 104243cf3bf0SChris Wilson struct intel_rps_ei *ei) 104331685c25SDeepak S { 104443cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 104543cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 104643cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 104731685c25SDeepak S } 104831685c25SDeepak S 104943cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 105043cf3bf0SChris Wilson const struct intel_rps_ei *old, 105143cf3bf0SChris Wilson const struct intel_rps_ei *now, 105243cf3bf0SChris Wilson int threshold) 105331685c25SDeepak S { 105443cf3bf0SChris Wilson u64 time, c0; 10557bad74d5SVille Syrjälä unsigned int mul = 100; 105631685c25SDeepak S 105743cf3bf0SChris Wilson if (old->cz_clock == 0) 105843cf3bf0SChris Wilson return false; 105931685c25SDeepak S 10607bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10617bad74d5SVille Syrjälä mul <<= 8; 10627bad74d5SVille Syrjälä 106343cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10647bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 106531685c25SDeepak S 106643cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 106743cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 106843cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 106943cf3bf0SChris Wilson */ 107043cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 107143cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10727bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 107331685c25SDeepak S 107443cf3bf0SChris Wilson return c0 >= time; 107531685c25SDeepak S } 107631685c25SDeepak S 107743cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 107843cf3bf0SChris Wilson { 107943cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 108043cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 108143cf3bf0SChris Wilson } 108243cf3bf0SChris Wilson 108343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 108443cf3bf0SChris Wilson { 108543cf3bf0SChris Wilson struct intel_rps_ei now; 108643cf3bf0SChris Wilson u32 events = 0; 108743cf3bf0SChris Wilson 10886f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 108943cf3bf0SChris Wilson return 0; 109043cf3bf0SChris Wilson 109143cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 109243cf3bf0SChris Wilson if (now.cz_clock == 0) 109343cf3bf0SChris Wilson return 0; 109431685c25SDeepak S 109543cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 109643cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 109743cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10988fb55197SChris Wilson dev_priv->rps.down_threshold)) 109943cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 110043cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 110131685c25SDeepak S } 110231685c25SDeepak S 110343cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 110443cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 110543cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 11068fb55197SChris Wilson dev_priv->rps.up_threshold)) 110743cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 110843cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 110943cf3bf0SChris Wilson } 111043cf3bf0SChris Wilson 111143cf3bf0SChris Wilson return events; 111231685c25SDeepak S } 111331685c25SDeepak S 1114f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1115f5a4c67dSChris Wilson { 1116e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 11173b3f1650SAkash Goel enum intel_engine_id id; 1118f5a4c67dSChris Wilson 11193b3f1650SAkash Goel for_each_engine(engine, dev_priv, id) 1120688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1121f5a4c67dSChris Wilson return true; 1122f5a4c67dSChris Wilson 1123f5a4c67dSChris Wilson return false; 1124f5a4c67dSChris Wilson } 1125f5a4c67dSChris Wilson 11264912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11273b8d8d91SJesse Barnes { 11282d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11292d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 11308d3afd7dSChris Wilson bool client_boost; 11318d3afd7dSChris Wilson int new_delay, adj, min, max; 1132edbfdb45SPaulo Zanoni u32 pm_iir; 11333b8d8d91SJesse Barnes 113459cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1135d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1136d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1137d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1138d4d70aa5SImre Deak return; 1139d4d70aa5SImre Deak } 11401f814dacSImre Deak 1141c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1142c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1143a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1144f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 11458d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11468d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 114759cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11484912d041SBen Widawsky 114960611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1150a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 115160611c13SPaulo Zanoni 11528d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 1153c33d247dSChris Wilson return; 11543b8d8d91SJesse Barnes 11554fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11567b9e0ae6SChris Wilson 115743cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 115843cf3bf0SChris Wilson 1159dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1160edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11618d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11628d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 116329ecd78dSChris Wilson if (client_boost || any_waiters(dev_priv)) 116429ecd78dSChris Wilson max = dev_priv->rps.max_freq; 116529ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 116629ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11678d3afd7dSChris Wilson adj = 0; 11688d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1169dd75fdc8SChris Wilson if (adj > 0) 1170dd75fdc8SChris Wilson adj *= 2; 1171edcf284bSChris Wilson else /* CHV needs even encode values */ 1172edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11737e79a683SSagar Arun Kamble 11747e79a683SSagar Arun Kamble if (new_delay >= dev_priv->rps.max_freq_softlimit) 11757e79a683SSagar Arun Kamble adj = 0; 117629ecd78dSChris Wilson } else if (client_boost || any_waiters(dev_priv)) { 1177f5a4c67dSChris Wilson adj = 0; 1178dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1179b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1180b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 118117136d54SChris Wilson else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 1182b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1183dd75fdc8SChris Wilson adj = 0; 1184dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1185dd75fdc8SChris Wilson if (adj < 0) 1186dd75fdc8SChris Wilson adj *= 2; 1187edcf284bSChris Wilson else /* CHV needs even encode values */ 1188edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 11897e79a683SSagar Arun Kamble 11907e79a683SSagar Arun Kamble if (new_delay <= dev_priv->rps.min_freq_softlimit) 11917e79a683SSagar Arun Kamble adj = 0; 1192dd75fdc8SChris Wilson } else { /* unknown event */ 1193edcf284bSChris Wilson adj = 0; 1194dd75fdc8SChris Wilson } 11953b8d8d91SJesse Barnes 1196edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1197edcf284bSChris Wilson 119879249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 119979249636SBen Widawsky * interrupt 120079249636SBen Widawsky */ 1201edcf284bSChris Wilson new_delay += adj; 12028d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 120327544369SDeepak S 12049fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12059fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 12069fcee2f7SChris Wilson dev_priv->rps.last_adj = 0; 12079fcee2f7SChris Wilson } 12083b8d8d91SJesse Barnes 12094fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12103b8d8d91SJesse Barnes } 12113b8d8d91SJesse Barnes 1212e3689190SBen Widawsky 1213e3689190SBen Widawsky /** 1214e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1215e3689190SBen Widawsky * occurred. 1216e3689190SBen Widawsky * @work: workqueue struct 1217e3689190SBen Widawsky * 1218e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1219e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1220e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1221e3689190SBen Widawsky */ 1222e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1223e3689190SBen Widawsky { 12242d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12252d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1226e3689190SBen Widawsky u32 error_status, row, bank, subbank; 122735a85ac6SBen Widawsky char *parity_event[6]; 1228e3689190SBen Widawsky uint32_t misccpctl; 122935a85ac6SBen Widawsky uint8_t slice = 0; 1230e3689190SBen Widawsky 1231e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1232e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1233e3689190SBen Widawsky * any time we access those registers. 1234e3689190SBen Widawsky */ 123591c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1236e3689190SBen Widawsky 123735a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 123835a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 123935a85ac6SBen Widawsky goto out; 124035a85ac6SBen Widawsky 1241e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1242e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1243e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1244e3689190SBen Widawsky 124535a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1246f0f59a00SVille Syrjälä i915_reg_t reg; 124735a85ac6SBen Widawsky 124835a85ac6SBen Widawsky slice--; 12492d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 125035a85ac6SBen Widawsky break; 125135a85ac6SBen Widawsky 125235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 125335a85ac6SBen Widawsky 12546fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 125535a85ac6SBen Widawsky 125635a85ac6SBen Widawsky error_status = I915_READ(reg); 1257e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1258e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1259e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1260e3689190SBen Widawsky 126135a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 126235a85ac6SBen Widawsky POSTING_READ(reg); 1263e3689190SBen Widawsky 1264cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1265e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1266e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1267e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 126835a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 126935a85ac6SBen Widawsky parity_event[5] = NULL; 1270e3689190SBen Widawsky 127191c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1272e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1273e3689190SBen Widawsky 127435a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 127535a85ac6SBen Widawsky slice, row, bank, subbank); 1276e3689190SBen Widawsky 127735a85ac6SBen Widawsky kfree(parity_event[4]); 1278e3689190SBen Widawsky kfree(parity_event[3]); 1279e3689190SBen Widawsky kfree(parity_event[2]); 1280e3689190SBen Widawsky kfree(parity_event[1]); 1281e3689190SBen Widawsky } 1282e3689190SBen Widawsky 128335a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 128435a85ac6SBen Widawsky 128535a85ac6SBen Widawsky out: 128635a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12874cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12882d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12894cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 129035a85ac6SBen Widawsky 129191c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 129235a85ac6SBen Widawsky } 129335a85ac6SBen Widawsky 1294261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1295261e40b8SVille Syrjälä u32 iir) 1296e3689190SBen Widawsky { 1297261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1298e3689190SBen Widawsky return; 1299e3689190SBen Widawsky 1300d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1301261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1302d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1303e3689190SBen Widawsky 1304261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 130535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 130635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 130735a85ac6SBen Widawsky 130835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 130935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 131035a85ac6SBen Widawsky 1311a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1312e3689190SBen Widawsky } 1313e3689190SBen Widawsky 1314261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1315f1af8fc1SPaulo Zanoni u32 gt_iir) 1316f1af8fc1SPaulo Zanoni { 1317f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13183b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1319f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13203b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1321f1af8fc1SPaulo Zanoni } 1322f1af8fc1SPaulo Zanoni 1323261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1324e7b4c6b1SDaniel Vetter u32 gt_iir) 1325e7b4c6b1SDaniel Vetter { 1326f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13273b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1328cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13293b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1330cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13313b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1332e7b4c6b1SDaniel Vetter 1333cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1334cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1335aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1336aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1337e3689190SBen Widawsky 1338261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1339261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1340e7b4c6b1SDaniel Vetter } 1341e7b4c6b1SDaniel Vetter 1342fbcc1a0cSNick Hoath static __always_inline void 13430bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1344fbcc1a0cSNick Hoath { 1345fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 13460bc40be8STvrtko Ursulin notify_ring(engine); 1347f747026cSChris Wilson 1348f747026cSChris Wilson if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) { 1349f747026cSChris Wilson set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); 1350f747026cSChris Wilson tasklet_hi_schedule(&engine->irq_tasklet); 1351f747026cSChris Wilson } 1352fbcc1a0cSNick Hoath } 1353fbcc1a0cSNick Hoath 1354e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1355e30e251aSVille Syrjälä u32 master_ctl, 1356e30e251aSVille Syrjälä u32 gt_iir[4]) 1357abd58f01SBen Widawsky { 1358abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1359abd58f01SBen Widawsky 1360abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1361e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1362e30e251aSVille Syrjälä if (gt_iir[0]) { 1363e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1364abd58f01SBen Widawsky ret = IRQ_HANDLED; 1365abd58f01SBen Widawsky } else 1366abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1367abd58f01SBen Widawsky } 1368abd58f01SBen Widawsky 136985f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1370e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1371e30e251aSVille Syrjälä if (gt_iir[1]) { 1372e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1373abd58f01SBen Widawsky ret = IRQ_HANDLED; 1374abd58f01SBen Widawsky } else 1375abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1376abd58f01SBen Widawsky } 1377abd58f01SBen Widawsky 137874cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1379e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1380e30e251aSVille Syrjälä if (gt_iir[3]) { 1381e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 138274cdb337SChris Wilson ret = IRQ_HANDLED; 138374cdb337SChris Wilson } else 138474cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 138574cdb337SChris Wilson } 138674cdb337SChris Wilson 138726705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 1388e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 138926705e20SSagar Arun Kamble if (gt_iir[2] & (dev_priv->pm_rps_events | 139026705e20SSagar Arun Kamble dev_priv->pm_guc_events)) { 1391cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 139226705e20SSagar Arun Kamble gt_iir[2] & (dev_priv->pm_rps_events | 139326705e20SSagar Arun Kamble dev_priv->pm_guc_events)); 139438cc46d7SOscar Mateo ret = IRQ_HANDLED; 13950961021aSBen Widawsky } else 13960961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13970961021aSBen Widawsky } 13980961021aSBen Widawsky 1399abd58f01SBen Widawsky return ret; 1400abd58f01SBen Widawsky } 1401abd58f01SBen Widawsky 1402e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1403e30e251aSVille Syrjälä u32 gt_iir[4]) 1404e30e251aSVille Syrjälä { 1405e30e251aSVille Syrjälä if (gt_iir[0]) { 14063b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[RCS], 1407e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14083b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[BCS], 1409e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1410e30e251aSVille Syrjälä } 1411e30e251aSVille Syrjälä 1412e30e251aSVille Syrjälä if (gt_iir[1]) { 14133b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS], 1414e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14153b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS2], 1416e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1417e30e251aSVille Syrjälä } 1418e30e251aSVille Syrjälä 1419e30e251aSVille Syrjälä if (gt_iir[3]) 14203b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VECS], 1421e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1422e30e251aSVille Syrjälä 1423e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1424e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 142526705e20SSagar Arun Kamble 142626705e20SSagar Arun Kamble if (gt_iir[2] & dev_priv->pm_guc_events) 142726705e20SSagar Arun Kamble gen9_guc_irq_handler(dev_priv, gt_iir[2]); 1428e30e251aSVille Syrjälä } 1429e30e251aSVille Syrjälä 143063c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 143163c88d22SImre Deak { 143263c88d22SImre Deak switch (port) { 143363c88d22SImre Deak case PORT_A: 1434195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 143563c88d22SImre Deak case PORT_B: 143663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 143763c88d22SImre Deak case PORT_C: 143863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 143963c88d22SImre Deak default: 144063c88d22SImre Deak return false; 144163c88d22SImre Deak } 144263c88d22SImre Deak } 144363c88d22SImre Deak 14446dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14456dbf30ceSVille Syrjälä { 14466dbf30ceSVille Syrjälä switch (port) { 14476dbf30ceSVille Syrjälä case PORT_E: 14486dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14496dbf30ceSVille Syrjälä default: 14506dbf30ceSVille Syrjälä return false; 14516dbf30ceSVille Syrjälä } 14526dbf30ceSVille Syrjälä } 14536dbf30ceSVille Syrjälä 145474c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 145574c0b395SVille Syrjälä { 145674c0b395SVille Syrjälä switch (port) { 145774c0b395SVille Syrjälä case PORT_A: 145874c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 145974c0b395SVille Syrjälä case PORT_B: 146074c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 146174c0b395SVille Syrjälä case PORT_C: 146274c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 146374c0b395SVille Syrjälä case PORT_D: 146474c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 146574c0b395SVille Syrjälä default: 146674c0b395SVille Syrjälä return false; 146774c0b395SVille Syrjälä } 146874c0b395SVille Syrjälä } 146974c0b395SVille Syrjälä 1470e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1471e4ce95aaSVille Syrjälä { 1472e4ce95aaSVille Syrjälä switch (port) { 1473e4ce95aaSVille Syrjälä case PORT_A: 1474e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1475e4ce95aaSVille Syrjälä default: 1476e4ce95aaSVille Syrjälä return false; 1477e4ce95aaSVille Syrjälä } 1478e4ce95aaSVille Syrjälä } 1479e4ce95aaSVille Syrjälä 1480676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 148113cf5504SDave Airlie { 148213cf5504SDave Airlie switch (port) { 148313cf5504SDave Airlie case PORT_B: 1484676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 148513cf5504SDave Airlie case PORT_C: 1486676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 148713cf5504SDave Airlie case PORT_D: 1488676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1489676574dfSJani Nikula default: 1490676574dfSJani Nikula return false; 149113cf5504SDave Airlie } 149213cf5504SDave Airlie } 149313cf5504SDave Airlie 1494676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 149513cf5504SDave Airlie { 149613cf5504SDave Airlie switch (port) { 149713cf5504SDave Airlie case PORT_B: 1498676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 149913cf5504SDave Airlie case PORT_C: 1500676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 150113cf5504SDave Airlie case PORT_D: 1502676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1503676574dfSJani Nikula default: 1504676574dfSJani Nikula return false; 150513cf5504SDave Airlie } 150613cf5504SDave Airlie } 150713cf5504SDave Airlie 150842db67d6SVille Syrjälä /* 150942db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 151042db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 151142db67d6SVille Syrjälä * hotplug detection results from several registers. 151242db67d6SVille Syrjälä * 151342db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 151442db67d6SVille Syrjälä */ 1515fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 15168c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1517fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1518fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1519676574dfSJani Nikula { 15208c841e57SJani Nikula enum port port; 1521676574dfSJani Nikula int i; 1522676574dfSJani Nikula 1523676574dfSJani Nikula for_each_hpd_pin(i) { 15248c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15258c841e57SJani Nikula continue; 15268c841e57SJani Nikula 1527676574dfSJani Nikula *pin_mask |= BIT(i); 1528676574dfSJani Nikula 1529cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1530cc24fcdcSImre Deak continue; 1531cc24fcdcSImre Deak 1532fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1533676574dfSJani Nikula *long_mask |= BIT(i); 1534676574dfSJani Nikula } 1535676574dfSJani Nikula 1536676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1537676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1538676574dfSJani Nikula 1539676574dfSJani Nikula } 1540676574dfSJani Nikula 154191d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1542515ac2bbSDaniel Vetter { 154328c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1544515ac2bbSDaniel Vetter } 1545515ac2bbSDaniel Vetter 154691d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1547ce99c256SDaniel Vetter { 15489ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1549ce99c256SDaniel Vetter } 1550ce99c256SDaniel Vetter 15518bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 155291d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 155391d14251STvrtko Ursulin enum pipe pipe, 1554eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1555eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15568bc5e955SDaniel Vetter uint32_t crc4) 15578bf1e9f1SShuang He { 15588bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15598bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 15608c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 15618c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 15628c6b709dSTomeu Vizoso uint32_t crcs[5]; 1563ac2300d4SDamien Lespiau int head, tail; 1564b2c88f5bSDamien Lespiau 1565d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 15668c6b709dSTomeu Vizoso if (pipe_crc->source) { 15670c912c79SDamien Lespiau if (!pipe_crc->entries) { 1568d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 156934273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15700c912c79SDamien Lespiau return; 15710c912c79SDamien Lespiau } 15720c912c79SDamien Lespiau 1573d538bbdfSDamien Lespiau head = pipe_crc->head; 1574d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1575b2c88f5bSDamien Lespiau 1576b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1577d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1578b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1579b2c88f5bSDamien Lespiau return; 1580b2c88f5bSDamien Lespiau } 1581b2c88f5bSDamien Lespiau 1582b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15838bf1e9f1SShuang He 15848c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1585eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1586eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1587eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1588eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1589eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1590b2c88f5bSDamien Lespiau 1591b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1592d538bbdfSDamien Lespiau pipe_crc->head = head; 1593d538bbdfSDamien Lespiau 1594d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 159507144428SDamien Lespiau 159607144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15978c6b709dSTomeu Vizoso } else { 15988c6b709dSTomeu Vizoso /* 15998c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 16008c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 16018c6b709dSTomeu Vizoso * out the buggy result. 16028c6b709dSTomeu Vizoso * 16038c6b709dSTomeu Vizoso * On CHV sometimes the second CRC is bonkers as well, so 16048c6b709dSTomeu Vizoso * don't trust that one either. 16058c6b709dSTomeu Vizoso */ 16068c6b709dSTomeu Vizoso if (pipe_crc->skipped == 0 || 16078c6b709dSTomeu Vizoso (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) { 16088c6b709dSTomeu Vizoso pipe_crc->skipped++; 16098c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16108c6b709dSTomeu Vizoso return; 16118c6b709dSTomeu Vizoso } 16128c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16138c6b709dSTomeu Vizoso crcs[0] = crc0; 16148c6b709dSTomeu Vizoso crcs[1] = crc1; 16158c6b709dSTomeu Vizoso crcs[2] = crc2; 16168c6b709dSTomeu Vizoso crcs[3] = crc3; 16178c6b709dSTomeu Vizoso crcs[4] = crc4; 1618246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1619246ee524STomeu Vizoso drm_accurate_vblank_count(&crtc->base), 1620246ee524STomeu Vizoso crcs); 16218c6b709dSTomeu Vizoso } 16228bf1e9f1SShuang He } 1623277de95eSDaniel Vetter #else 1624277de95eSDaniel Vetter static inline void 162591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 162691d14251STvrtko Ursulin enum pipe pipe, 1627277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1628277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1629277de95eSDaniel Vetter uint32_t crc4) {} 1630277de95eSDaniel Vetter #endif 1631eba94eb9SDaniel Vetter 1632277de95eSDaniel Vetter 163391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 163491d14251STvrtko Ursulin enum pipe pipe) 16355a69b89fSDaniel Vetter { 163691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16375a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16385a69b89fSDaniel Vetter 0, 0, 0, 0); 16395a69b89fSDaniel Vetter } 16405a69b89fSDaniel Vetter 164191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 164291d14251STvrtko Ursulin enum pipe pipe) 1643eba94eb9SDaniel Vetter { 164491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1645eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1646eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1647eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1648eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16498bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1650eba94eb9SDaniel Vetter } 16515b3a856bSDaniel Vetter 165291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 165391d14251STvrtko Ursulin enum pipe pipe) 16545b3a856bSDaniel Vetter { 16550b5c5ed0SDaniel Vetter uint32_t res1, res2; 16560b5c5ed0SDaniel Vetter 165791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 16580b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16590b5c5ed0SDaniel Vetter else 16600b5c5ed0SDaniel Vetter res1 = 0; 16610b5c5ed0SDaniel Vetter 166291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 16630b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16640b5c5ed0SDaniel Vetter else 16650b5c5ed0SDaniel Vetter res2 = 0; 16665b3a856bSDaniel Vetter 166791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16680b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16690b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16700b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16710b5c5ed0SDaniel Vetter res1, res2); 16725b3a856bSDaniel Vetter } 16738bf1e9f1SShuang He 16741403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16751403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16761403c0d4SPaulo Zanoni * the work queue. */ 16771403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1678baf02a1fSBen Widawsky { 1679a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 168059cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1681f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1682d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1683d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1684c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 168541a05a3aSDaniel Vetter } 1686d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1687d4d70aa5SImre Deak } 1688baf02a1fSBen Widawsky 1689c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1690c9a9a268SImre Deak return; 1691c9a9a268SImre Deak 16922d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 169312638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16943b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 169512638c57SBen Widawsky 1696aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1697aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 169812638c57SBen Widawsky } 16991403c0d4SPaulo Zanoni } 1700baf02a1fSBen Widawsky 170126705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 170226705e20SSagar Arun Kamble { 170326705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 17044100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 17054100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 17064100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 17074100b2abSSagar Arun Kamble * to back flush interrupts. 17084100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 17094100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 17104100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 17114100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 17124100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 17134100b2abSSagar Arun Kamble */ 17144100b2abSSagar Arun Kamble u32 msg, flush; 17154100b2abSSagar Arun Kamble 17164100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 1717a80bc45fSArkadiusz Hiler flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED | 1718a80bc45fSArkadiusz Hiler INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER); 17194100b2abSSagar Arun Kamble if (flush) { 17204100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 17214100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 17224100b2abSSagar Arun Kamble 17234100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 17244100b2abSSagar Arun Kamble queue_work(dev_priv->guc.log.flush_wq, 17254100b2abSSagar Arun Kamble &dev_priv->guc.log.flush_work); 17265aa1ee4bSAkash Goel 17275aa1ee4bSAkash Goel dev_priv->guc.log.flush_interrupt_count++; 17284100b2abSSagar Arun Kamble } else { 17294100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 17304100b2abSSagar Arun Kamble * re-triggering of the interrupt. 17314100b2abSSagar Arun Kamble */ 17324100b2abSSagar Arun Kamble } 173326705e20SSagar Arun Kamble } 173426705e20SSagar Arun Kamble } 173526705e20SSagar Arun Kamble 17365a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 173791d14251STvrtko Ursulin enum pipe pipe) 17388d7849dbSVille Syrjälä { 17395a21b665SDaniel Vetter bool ret; 17405a21b665SDaniel Vetter 174191c8a326SChris Wilson ret = drm_handle_vblank(&dev_priv->drm, pipe); 17425a21b665SDaniel Vetter if (ret) 174351cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 17445a21b665SDaniel Vetter 17455a21b665SDaniel Vetter return ret; 17468d7849dbSVille Syrjälä } 17478d7849dbSVille Syrjälä 174891d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 174991d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17507e231dbeSJesse Barnes { 17517e231dbeSJesse Barnes int pipe; 17527e231dbeSJesse Barnes 175358ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 17541ca993d2SVille Syrjälä 17551ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 17561ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 17571ca993d2SVille Syrjälä return; 17581ca993d2SVille Syrjälä } 17591ca993d2SVille Syrjälä 1760055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1761f0f59a00SVille Syrjälä i915_reg_t reg; 1762bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 176391d181ddSImre Deak 1764bbb5eebfSDaniel Vetter /* 1765bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1766bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1767bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1768bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1769bbb5eebfSDaniel Vetter * handle. 1770bbb5eebfSDaniel Vetter */ 17710f239f4cSDaniel Vetter 17720f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17730f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1774bbb5eebfSDaniel Vetter 1775bbb5eebfSDaniel Vetter switch (pipe) { 1776bbb5eebfSDaniel Vetter case PIPE_A: 1777bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1778bbb5eebfSDaniel Vetter break; 1779bbb5eebfSDaniel Vetter case PIPE_B: 1780bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1781bbb5eebfSDaniel Vetter break; 17823278f67fSVille Syrjälä case PIPE_C: 17833278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17843278f67fSVille Syrjälä break; 1785bbb5eebfSDaniel Vetter } 1786bbb5eebfSDaniel Vetter if (iir & iir_bit) 1787bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1788bbb5eebfSDaniel Vetter 1789bbb5eebfSDaniel Vetter if (!mask) 179091d181ddSImre Deak continue; 179191d181ddSImre Deak 179291d181ddSImre Deak reg = PIPESTAT(pipe); 1793bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1794bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 17957e231dbeSJesse Barnes 17967e231dbeSJesse Barnes /* 17977e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 17987e231dbeSJesse Barnes */ 179991d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 180091d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18017e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18027e231dbeSJesse Barnes } 180358ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18042ecb8ca4SVille Syrjälä } 18052ecb8ca4SVille Syrjälä 180691d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 18072ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 18082ecb8ca4SVille Syrjälä { 18092ecb8ca4SVille Syrjälä enum pipe pipe; 18107e231dbeSJesse Barnes 1811055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18125a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 18135a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 18145a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 181531acc7f5SJesse Barnes 18165251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 181751cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 18184356d586SDaniel Vetter 18194356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 182091d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 18212d9d2b0bSVille Syrjälä 18221f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18231f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 182431acc7f5SJesse Barnes } 182531acc7f5SJesse Barnes 1826c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 182791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1828c1874ed7SImre Deak } 1829c1874ed7SImre Deak 18301ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 183116c6c56bSVille Syrjälä { 183216c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 183316c6c56bSVille Syrjälä 18341ae3c34cSVille Syrjälä if (hotplug_status) 18353ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18361ae3c34cSVille Syrjälä 18371ae3c34cSVille Syrjälä return hotplug_status; 18381ae3c34cSVille Syrjälä } 18391ae3c34cSVille Syrjälä 184091d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18411ae3c34cSVille Syrjälä u32 hotplug_status) 18421ae3c34cSVille Syrjälä { 18431ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 18443ff60f89SOscar Mateo 184591d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 184691d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 184716c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 184816c6c56bSVille Syrjälä 184958f2cf24SVille Syrjälä if (hotplug_trigger) { 1850fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1851fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1852fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 185358f2cf24SVille Syrjälä 185491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 185558f2cf24SVille Syrjälä } 1856369712e8SJani Nikula 1857369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 185891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 185916c6c56bSVille Syrjälä } else { 186016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 186116c6c56bSVille Syrjälä 186258f2cf24SVille Syrjälä if (hotplug_trigger) { 1863fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 18644e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1865fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 186691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 186716c6c56bSVille Syrjälä } 18683ff60f89SOscar Mateo } 186958f2cf24SVille Syrjälä } 187016c6c56bSVille Syrjälä 1871c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1872c1874ed7SImre Deak { 187345a83f84SDaniel Vetter struct drm_device *dev = arg; 1874fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1875c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1876c1874ed7SImre Deak 18772dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18782dd2a883SImre Deak return IRQ_NONE; 18792dd2a883SImre Deak 18801f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18811f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18821f814dacSImre Deak 18831e1cace9SVille Syrjälä do { 18846e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 18852ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18861ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1887a5e485a9SVille Syrjälä u32 ier = 0; 18883ff60f89SOscar Mateo 1889c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1890c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18913ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1892c1874ed7SImre Deak 1893c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 18941e1cace9SVille Syrjälä break; 1895c1874ed7SImre Deak 1896c1874ed7SImre Deak ret = IRQ_HANDLED; 1897c1874ed7SImre Deak 1898a5e485a9SVille Syrjälä /* 1899a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1900a5e485a9SVille Syrjälä * 1901a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1902a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1903a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1904a5e485a9SVille Syrjälä * 1905a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1906a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1907a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1908a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1909a5e485a9SVille Syrjälä * bits this time around. 1910a5e485a9SVille Syrjälä */ 19114a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1912a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1913a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 19144a0a0202SVille Syrjälä 19154a0a0202SVille Syrjälä if (gt_iir) 19164a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 19174a0a0202SVille Syrjälä if (pm_iir) 19184a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 19194a0a0202SVille Syrjälä 19207ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 19211ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 19227ce4d1f2SVille Syrjälä 19233ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19243ff60f89SOscar Mateo * signalled in iir */ 192591d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 19267ce4d1f2SVille Syrjälä 19277ce4d1f2SVille Syrjälä /* 19287ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19297ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19307ce4d1f2SVille Syrjälä */ 19317ce4d1f2SVille Syrjälä if (iir) 19327ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19334a0a0202SVille Syrjälä 1934a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 19354a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19364a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 19371ae3c34cSVille Syrjälä 193852894874SVille Syrjälä if (gt_iir) 1939261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 194052894874SVille Syrjälä if (pm_iir) 194152894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 194252894874SVille Syrjälä 19431ae3c34cSVille Syrjälä if (hotplug_status) 194491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19452ecb8ca4SVille Syrjälä 194691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 19471e1cace9SVille Syrjälä } while (0); 19487e231dbeSJesse Barnes 19491f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19501f814dacSImre Deak 19517e231dbeSJesse Barnes return ret; 19527e231dbeSJesse Barnes } 19537e231dbeSJesse Barnes 195443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 195543f328d7SVille Syrjälä { 195645a83f84SDaniel Vetter struct drm_device *dev = arg; 1957fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 195843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 195943f328d7SVille Syrjälä 19602dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19612dd2a883SImre Deak return IRQ_NONE; 19622dd2a883SImre Deak 19631f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19641f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19651f814dacSImre Deak 1966579de73bSChris Wilson do { 19676e814800SVille Syrjälä u32 master_ctl, iir; 1968e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 19692ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19701ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1971a5e485a9SVille Syrjälä u32 ier = 0; 1972a5e485a9SVille Syrjälä 19738e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19743278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19753278f67fSVille Syrjälä 19763278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19778e5fd599SVille Syrjälä break; 197843f328d7SVille Syrjälä 197927b6c122SOscar Mateo ret = IRQ_HANDLED; 198027b6c122SOscar Mateo 1981a5e485a9SVille Syrjälä /* 1982a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1983a5e485a9SVille Syrjälä * 1984a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1985a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1986a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1987a5e485a9SVille Syrjälä * 1988a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1989a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1990a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1991a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1992a5e485a9SVille Syrjälä * bits this time around. 1993a5e485a9SVille Syrjälä */ 199443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1995a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1996a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 199743f328d7SVille Syrjälä 1998e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 199927b6c122SOscar Mateo 200027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 20011ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 200243f328d7SVille Syrjälä 200327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 200427b6c122SOscar Mateo * signalled in iir */ 200591d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 200643f328d7SVille Syrjälä 20077ce4d1f2SVille Syrjälä /* 20087ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20097ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20107ce4d1f2SVille Syrjälä */ 20117ce4d1f2SVille Syrjälä if (iir) 20127ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20137ce4d1f2SVille Syrjälä 2014a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2015e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 201643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 20171ae3c34cSVille Syrjälä 2018e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2019e30e251aSVille Syrjälä 20201ae3c34cSVille Syrjälä if (hotplug_status) 202191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20222ecb8ca4SVille Syrjälä 202391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2024579de73bSChris Wilson } while (0); 20253278f67fSVille Syrjälä 20261f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 20271f814dacSImre Deak 202843f328d7SVille Syrjälä return ret; 202943f328d7SVille Syrjälä } 203043f328d7SVille Syrjälä 203191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 203291d14251STvrtko Ursulin u32 hotplug_trigger, 203340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2034776ad806SJesse Barnes { 203542db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2036776ad806SJesse Barnes 20376a39d7c9SJani Nikula /* 20386a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 20396a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 20406a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 20416a39d7c9SJani Nikula * errors. 20426a39d7c9SJani Nikula */ 204313cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20446a39d7c9SJani Nikula if (!hotplug_trigger) { 20456a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 20466a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 20476a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 20486a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 20496a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 20506a39d7c9SJani Nikula } 20516a39d7c9SJani Nikula 205213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20536a39d7c9SJani Nikula if (!hotplug_trigger) 20546a39d7c9SJani Nikula return; 205513cf5504SDave Airlie 2056fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 205740e56410SVille Syrjälä dig_hotplug_reg, hpd, 2058fd63e2a9SImre Deak pch_port_hotplug_long_detect); 205940e56410SVille Syrjälä 206091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2061aaf5ec2eSSonika Jindal } 206291d131d2SDaniel Vetter 206391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 206440e56410SVille Syrjälä { 206540e56410SVille Syrjälä int pipe; 206640e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 206740e56410SVille Syrjälä 206891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 206940e56410SVille Syrjälä 2070cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2071cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2072776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2073cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2074cfc33bf7SVille Syrjälä port_name(port)); 2075cfc33bf7SVille Syrjälä } 2076776ad806SJesse Barnes 2077ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 207891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2079ce99c256SDaniel Vetter 2080776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 208191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2082776ad806SJesse Barnes 2083776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2084776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2085776ad806SJesse Barnes 2086776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2087776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2088776ad806SJesse Barnes 2089776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2090776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2091776ad806SJesse Barnes 20929db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2093055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 20949db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 20959db4a9c7SJesse Barnes pipe_name(pipe), 20969db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2097776ad806SJesse Barnes 2098776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2099776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2100776ad806SJesse Barnes 2101776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2102776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2103776ad806SJesse Barnes 2104776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 21051f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21068664281bSPaulo Zanoni 21078664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 21081f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21098664281bSPaulo Zanoni } 21108664281bSPaulo Zanoni 211191d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 21128664281bSPaulo Zanoni { 21138664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 21145a69b89fSDaniel Vetter enum pipe pipe; 21158664281bSPaulo Zanoni 2116de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2117de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2118de032bf4SPaulo Zanoni 2119055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21201f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 21211f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 21228664281bSPaulo Zanoni 21235a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 212491d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 212591d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 21265a69b89fSDaniel Vetter else 212791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 21285a69b89fSDaniel Vetter } 21295a69b89fSDaniel Vetter } 21308bf1e9f1SShuang He 21318664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 21328664281bSPaulo Zanoni } 21338664281bSPaulo Zanoni 213491d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 21358664281bSPaulo Zanoni { 21368664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 21378664281bSPaulo Zanoni 2138de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2139de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2140de032bf4SPaulo Zanoni 21418664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 21421f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21438664281bSPaulo Zanoni 21448664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 21451f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21468664281bSPaulo Zanoni 21478664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 21481f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 21498664281bSPaulo Zanoni 21508664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2151776ad806SJesse Barnes } 2152776ad806SJesse Barnes 215391d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 215423e81d69SAdam Jackson { 215523e81d69SAdam Jackson int pipe; 21566dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2157aaf5ec2eSSonika Jindal 215891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 215991d131d2SDaniel Vetter 2160cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2161cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 216223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2163cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2164cfc33bf7SVille Syrjälä port_name(port)); 2165cfc33bf7SVille Syrjälä } 216623e81d69SAdam Jackson 216723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 216891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 216923e81d69SAdam Jackson 217023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 217191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 217223e81d69SAdam Jackson 217323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 217423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 217523e81d69SAdam Jackson 217623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 217723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 217823e81d69SAdam Jackson 217923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2180055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 218123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 218223e81d69SAdam Jackson pipe_name(pipe), 218323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 21848664281bSPaulo Zanoni 21858664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 218691d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 218723e81d69SAdam Jackson } 218823e81d69SAdam Jackson 218991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 21906dbf30ceSVille Syrjälä { 21916dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 21926dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 21936dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 21946dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21956dbf30ceSVille Syrjälä 21966dbf30ceSVille Syrjälä if (hotplug_trigger) { 21976dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21986dbf30ceSVille Syrjälä 21996dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22006dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 22016dbf30ceSVille Syrjälä 22026dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 22036dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 220474c0b395SVille Syrjälä spt_port_hotplug_long_detect); 22056dbf30ceSVille Syrjälä } 22066dbf30ceSVille Syrjälä 22076dbf30ceSVille Syrjälä if (hotplug2_trigger) { 22086dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 22096dbf30ceSVille Syrjälä 22106dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 22116dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 22126dbf30ceSVille Syrjälä 22136dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 22146dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 22156dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 22166dbf30ceSVille Syrjälä } 22176dbf30ceSVille Syrjälä 22186dbf30ceSVille Syrjälä if (pin_mask) 221991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 22206dbf30ceSVille Syrjälä 22216dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 222291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 22236dbf30ceSVille Syrjälä } 22246dbf30ceSVille Syrjälä 222591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 222691d14251STvrtko Ursulin u32 hotplug_trigger, 222740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2228c008bc6eSPaulo Zanoni { 2229e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2230e4ce95aaSVille Syrjälä 2231e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2232e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2233e4ce95aaSVille Syrjälä 2234e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 223540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2236e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 223740e56410SVille Syrjälä 223891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2239e4ce95aaSVille Syrjälä } 2240c008bc6eSPaulo Zanoni 224191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 224291d14251STvrtko Ursulin u32 de_iir) 224340e56410SVille Syrjälä { 224440e56410SVille Syrjälä enum pipe pipe; 224540e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 224640e56410SVille Syrjälä 224740e56410SVille Syrjälä if (hotplug_trigger) 224891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 224940e56410SVille Syrjälä 2250c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 225191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2252c008bc6eSPaulo Zanoni 2253c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 225491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2255c008bc6eSPaulo Zanoni 2256c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2257c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2258c008bc6eSPaulo Zanoni 2259055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22605a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 22615a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 22625a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2263c008bc6eSPaulo Zanoni 226440da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 22651f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2266c008bc6eSPaulo Zanoni 226740da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 226891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 22695b3a856bSDaniel Vetter 227040da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 22715251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 227251cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2273c008bc6eSPaulo Zanoni } 2274c008bc6eSPaulo Zanoni 2275c008bc6eSPaulo Zanoni /* check event from PCH */ 2276c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2277c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2278c008bc6eSPaulo Zanoni 227991d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 228091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2281c008bc6eSPaulo Zanoni else 228291d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2283c008bc6eSPaulo Zanoni 2284c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2285c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2286c008bc6eSPaulo Zanoni } 2287c008bc6eSPaulo Zanoni 228891d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 228991d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2290c008bc6eSPaulo Zanoni } 2291c008bc6eSPaulo Zanoni 229291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 229391d14251STvrtko Ursulin u32 de_iir) 22949719fb98SPaulo Zanoni { 229507d27e20SDamien Lespiau enum pipe pipe; 229623bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 229723bb4cb5SVille Syrjälä 229840e56410SVille Syrjälä if (hotplug_trigger) 229991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 23009719fb98SPaulo Zanoni 23019719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 230291d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 23039719fb98SPaulo Zanoni 23049719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 230591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 23069719fb98SPaulo Zanoni 23079719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 230891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 23099719fb98SPaulo Zanoni 2310055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23115a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 23125a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 23135a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 231440da17c2SDaniel Vetter 231540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 23165251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 231751cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 23189719fb98SPaulo Zanoni } 23199719fb98SPaulo Zanoni 23209719fb98SPaulo Zanoni /* check event from PCH */ 232191d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 23229719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 23239719fb98SPaulo Zanoni 232491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 23259719fb98SPaulo Zanoni 23269719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 23279719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 23289719fb98SPaulo Zanoni } 23299719fb98SPaulo Zanoni } 23309719fb98SPaulo Zanoni 233172c90f62SOscar Mateo /* 233272c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 233372c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 233472c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 233572c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 233672c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 233772c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 233872c90f62SOscar Mateo */ 2339f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2340b1f14ad0SJesse Barnes { 234145a83f84SDaniel Vetter struct drm_device *dev = arg; 2342fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2343f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 23440e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2345b1f14ad0SJesse Barnes 23462dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 23472dd2a883SImre Deak return IRQ_NONE; 23482dd2a883SImre Deak 23491f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23501f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 23511f814dacSImre Deak 2352b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2353b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2354b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 235523a78516SPaulo Zanoni POSTING_READ(DEIER); 23560e43406bSChris Wilson 235744498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 235844498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 235944498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 236044498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 236144498aeaSPaulo Zanoni * due to its back queue). */ 236291d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 236344498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 236444498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 236544498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2366ab5c608bSBen Widawsky } 236744498aeaSPaulo Zanoni 236872c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 236972c90f62SOscar Mateo 23700e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 23710e43406bSChris Wilson if (gt_iir) { 237272c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 237372c90f62SOscar Mateo ret = IRQ_HANDLED; 237491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2375261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2376d8fc8a47SPaulo Zanoni else 2377261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 23780e43406bSChris Wilson } 2379b1f14ad0SJesse Barnes 2380b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 23810e43406bSChris Wilson if (de_iir) { 238272c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 238372c90f62SOscar Mateo ret = IRQ_HANDLED; 238491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 238591d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2386f1af8fc1SPaulo Zanoni else 238791d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 23880e43406bSChris Wilson } 23890e43406bSChris Wilson 239091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2391f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 23920e43406bSChris Wilson if (pm_iir) { 2393b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 23940e43406bSChris Wilson ret = IRQ_HANDLED; 239572c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 23960e43406bSChris Wilson } 2397f1af8fc1SPaulo Zanoni } 2398b1f14ad0SJesse Barnes 2399b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2400b1f14ad0SJesse Barnes POSTING_READ(DEIER); 240191d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 240244498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 240344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2404ab5c608bSBen Widawsky } 2405b1f14ad0SJesse Barnes 24061f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24071f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24081f814dacSImre Deak 2409b1f14ad0SJesse Barnes return ret; 2410b1f14ad0SJesse Barnes } 2411b1f14ad0SJesse Barnes 241291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 241391d14251STvrtko Ursulin u32 hotplug_trigger, 241440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2415d04a492dSShashank Sharma { 2416cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2417d04a492dSShashank Sharma 2418a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2419a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2420d04a492dSShashank Sharma 2421cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 242240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2423cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 242440e56410SVille Syrjälä 242591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2426d04a492dSShashank Sharma } 2427d04a492dSShashank Sharma 2428f11a0f46STvrtko Ursulin static irqreturn_t 2429f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2430abd58f01SBen Widawsky { 2431abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2432f11a0f46STvrtko Ursulin u32 iir; 2433c42664ccSDaniel Vetter enum pipe pipe; 243488e04703SJesse Barnes 2435abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2436e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2437e32192e1STvrtko Ursulin if (iir) { 2438e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2439abd58f01SBen Widawsky ret = IRQ_HANDLED; 2440e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 244191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 244238cc46d7SOscar Mateo else 244338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2444abd58f01SBen Widawsky } 244538cc46d7SOscar Mateo else 244638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2447abd58f01SBen Widawsky } 2448abd58f01SBen Widawsky 24496d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2450e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2451e32192e1STvrtko Ursulin if (iir) { 2452e32192e1STvrtko Ursulin u32 tmp_mask; 2453d04a492dSShashank Sharma bool found = false; 2454cebd87a0SVille Syrjälä 2455e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 24566d766f02SDaniel Vetter ret = IRQ_HANDLED; 245788e04703SJesse Barnes 2458e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2459e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2460e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2461e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2462e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2463e32192e1STvrtko Ursulin 2464e32192e1STvrtko Ursulin if (iir & tmp_mask) { 246591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2466d04a492dSShashank Sharma found = true; 2467d04a492dSShashank Sharma } 2468d04a492dSShashank Sharma 2469cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2470e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2471e32192e1STvrtko Ursulin if (tmp_mask) { 247291d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 247391d14251STvrtko Ursulin hpd_bxt); 2474d04a492dSShashank Sharma found = true; 2475d04a492dSShashank Sharma } 2476e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2477e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2478e32192e1STvrtko Ursulin if (tmp_mask) { 247991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 248091d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2481e32192e1STvrtko Ursulin found = true; 2482e32192e1STvrtko Ursulin } 2483e32192e1STvrtko Ursulin } 2484d04a492dSShashank Sharma 2485cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 248691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24879e63743eSShashank Sharma found = true; 24889e63743eSShashank Sharma } 24899e63743eSShashank Sharma 2490d04a492dSShashank Sharma if (!found) 249138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 24926d766f02SDaniel Vetter } 249338cc46d7SOscar Mateo else 249438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 24956d766f02SDaniel Vetter } 24966d766f02SDaniel Vetter 2497055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2498e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2499abd58f01SBen Widawsky 2500c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2501c42664ccSDaniel Vetter continue; 2502c42664ccSDaniel Vetter 2503e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2504e32192e1STvrtko Ursulin if (!iir) { 2505e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2506e32192e1STvrtko Ursulin continue; 2507e32192e1STvrtko Ursulin } 2508770de83dSDamien Lespiau 2509e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2510e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2511e32192e1STvrtko Ursulin 25125a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 25135a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 25145a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2515abd58f01SBen Widawsky 2516e32192e1STvrtko Ursulin flip_done = iir; 2517b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2518e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2519770de83dSDamien Lespiau else 2520e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2521770de83dSDamien Lespiau 25225251f04eSMaarten Lankhorst if (flip_done) 252351cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2524abd58f01SBen Widawsky 2525e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 252691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 25270fbe7870SDaniel Vetter 2528e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2529e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 253038d83c96SDaniel Vetter 2531e32192e1STvrtko Ursulin fault_errors = iir; 2532b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2533e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2534770de83dSDamien Lespiau else 2535e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2536770de83dSDamien Lespiau 2537770de83dSDamien Lespiau if (fault_errors) 25381353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 253930100f2bSDaniel Vetter pipe_name(pipe), 2540e32192e1STvrtko Ursulin fault_errors); 2541abd58f01SBen Widawsky } 2542abd58f01SBen Widawsky 254391d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2544266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 254592d03a80SDaniel Vetter /* 254692d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 254792d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 254892d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 254992d03a80SDaniel Vetter */ 2550e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2551e32192e1STvrtko Ursulin if (iir) { 2552e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 255392d03a80SDaniel Vetter ret = IRQ_HANDLED; 25546dbf30ceSVille Syrjälä 255522dea0beSRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 255691d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25576dbf30ceSVille Syrjälä else 255891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25592dfb0b81SJani Nikula } else { 25602dfb0b81SJani Nikula /* 25612dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25622dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25632dfb0b81SJani Nikula */ 25642dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 25652dfb0b81SJani Nikula } 256692d03a80SDaniel Vetter } 256792d03a80SDaniel Vetter 2568f11a0f46STvrtko Ursulin return ret; 2569f11a0f46STvrtko Ursulin } 2570f11a0f46STvrtko Ursulin 2571f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2572f11a0f46STvrtko Ursulin { 2573f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2574fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2575f11a0f46STvrtko Ursulin u32 master_ctl; 2576e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2577f11a0f46STvrtko Ursulin irqreturn_t ret; 2578f11a0f46STvrtko Ursulin 2579f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2580f11a0f46STvrtko Ursulin return IRQ_NONE; 2581f11a0f46STvrtko Ursulin 2582f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2583f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2584f11a0f46STvrtko Ursulin if (!master_ctl) 2585f11a0f46STvrtko Ursulin return IRQ_NONE; 2586f11a0f46STvrtko Ursulin 2587f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2588f11a0f46STvrtko Ursulin 2589f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2590f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2591f11a0f46STvrtko Ursulin 2592f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2593e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2594e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2595f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2596f11a0f46STvrtko Ursulin 2597cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2598cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2599abd58f01SBen Widawsky 26001f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26011f814dacSImre Deak 2602abd58f01SBen Widawsky return ret; 2603abd58f01SBen Widawsky } 2604abd58f01SBen Widawsky 26051f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 260617e1df07SDaniel Vetter { 260717e1df07SDaniel Vetter /* 260817e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 260917e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 261017e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 261117e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 261217e1df07SDaniel Vetter */ 261317e1df07SDaniel Vetter 261417e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 26151f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 261617e1df07SDaniel Vetter 261717e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 261817e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 261917e1df07SDaniel Vetter } 262017e1df07SDaniel Vetter 26218a905236SJesse Barnes /** 2622b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 262314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 26248a905236SJesse Barnes * 26258a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 26268a905236SJesse Barnes * was detected. 26278a905236SJesse Barnes */ 2628c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 26298a905236SJesse Barnes { 263091c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2631cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2632cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2633cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 26348a905236SJesse Barnes 2635c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 26368a905236SJesse Barnes 263744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2638c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 26391f83fee0SDaniel Vetter 264017e1df07SDaniel Vetter /* 2641f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2642f454c694SImre Deak * reference held, for example because there is a pending GPU 2643f454c694SImre Deak * request that won't finish until the reset is done. This 2644f454c694SImre Deak * isn't the case at least when we get here by doing a 2645f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2646f454c694SImre Deak */ 2647f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2648c033666aSChris Wilson intel_prepare_reset(dev_priv); 26497514747dSVille Syrjälä 2650780f262aSChris Wilson do { 2651f454c694SImre Deak /* 265217e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 265317e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 265417e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 265517e1df07SDaniel Vetter * deadlocks with the reset work. 265617e1df07SDaniel Vetter */ 2657780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2658780f262aSChris Wilson i915_reset(dev_priv); 2659221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2660780f262aSChris Wilson } 2661780f262aSChris Wilson 2662780f262aSChris Wilson /* We need to wait for anyone holding the lock to wakeup */ 2663780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 2664780f262aSChris Wilson I915_RESET_IN_PROGRESS, 2665780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 2666780f262aSChris Wilson HZ)); 2667f69061beSDaniel Vetter 2668c033666aSChris Wilson intel_finish_reset(dev_priv); 2669f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2670f454c694SImre Deak 2671780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2672c033666aSChris Wilson kobject_uevent_env(kobj, 2673f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 26741f83fee0SDaniel Vetter 267517e1df07SDaniel Vetter /* 267617e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 26778af29b0cSChris Wilson * waiters see the updated value of the dev_priv->gpu_error. 267817e1df07SDaniel Vetter */ 26791f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2680f316a42cSBen Gamari } 26818a905236SJesse Barnes 2682d636951eSBen Widawsky static inline void 2683d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv, 2684d636951eSBen Widawsky struct intel_instdone *instdone) 2685d636951eSBen Widawsky { 2686f9e61372SBen Widawsky int slice; 2687f9e61372SBen Widawsky int subslice; 2688f9e61372SBen Widawsky 2689d636951eSBen Widawsky pr_err(" INSTDONE: 0x%08x\n", instdone->instdone); 2690d636951eSBen Widawsky 2691d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 3) 2692d636951eSBen Widawsky return; 2693d636951eSBen Widawsky 2694d636951eSBen Widawsky pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common); 2695d636951eSBen Widawsky 2696d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 6) 2697d636951eSBen Widawsky return; 2698d636951eSBen Widawsky 2699f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2700f9e61372SBen Widawsky pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n", 2701f9e61372SBen Widawsky slice, subslice, instdone->sampler[slice][subslice]); 2702f9e61372SBen Widawsky 2703f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2704f9e61372SBen Widawsky pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n", 2705f9e61372SBen Widawsky slice, subslice, instdone->row[slice][subslice]); 2706d636951eSBen Widawsky } 2707d636951eSBen Widawsky 2708eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2709c0e09200SDave Airlie { 2710eaa14c24SChris Wilson u32 eir; 271163eeaf38SJesse Barnes 2712eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2713eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 271463eeaf38SJesse Barnes 2715eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2716eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2717eaa14c24SChris Wilson else 2718eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 27198a905236SJesse Barnes 2720eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 272163eeaf38SJesse Barnes eir = I915_READ(EIR); 272263eeaf38SJesse Barnes if (eir) { 272363eeaf38SJesse Barnes /* 272463eeaf38SJesse Barnes * some errors might have become stuck, 272563eeaf38SJesse Barnes * mask them. 272663eeaf38SJesse Barnes */ 2727eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 272863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 272963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 273063eeaf38SJesse Barnes } 273135aed2e6SChris Wilson } 273235aed2e6SChris Wilson 273335aed2e6SChris Wilson /** 2734b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 273514bb2c11STvrtko Ursulin * @dev_priv: i915 device private 273614b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 273787c390b6SMichel Thierry * @fmt: Error message format string 273887c390b6SMichel Thierry * 2739aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 274035aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 274135aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 274235aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 274335aed2e6SChris Wilson * of a ring dump etc.). 274435aed2e6SChris Wilson */ 2745c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2746c033666aSChris Wilson u32 engine_mask, 274758174462SMika Kuoppala const char *fmt, ...) 274835aed2e6SChris Wilson { 274958174462SMika Kuoppala va_list args; 275058174462SMika Kuoppala char error_msg[80]; 275135aed2e6SChris Wilson 275258174462SMika Kuoppala va_start(args, fmt); 275358174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 275458174462SMika Kuoppala va_end(args); 275558174462SMika Kuoppala 2756c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2757eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 27588a905236SJesse Barnes 27598af29b0cSChris Wilson if (!engine_mask) 27608af29b0cSChris Wilson return; 27618af29b0cSChris Wilson 27628af29b0cSChris Wilson if (test_and_set_bit(I915_RESET_IN_PROGRESS, 27638af29b0cSChris Wilson &dev_priv->gpu_error.flags)) 27648af29b0cSChris Wilson return; 2765ba1234d1SBen Gamari 276611ed50ecSBen Gamari /* 2767b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2768b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2769b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 277017e1df07SDaniel Vetter * processes will see a reset in progress and back off, 277117e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 277217e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 277317e1df07SDaniel Vetter * that the reset work needs to acquire. 277417e1df07SDaniel Vetter * 27758af29b0cSChris Wilson * Note: The wake_up also provides a memory barrier to ensure that the 27768af29b0cSChris Wilson * waiters see the updated value of the reset flags. 277711ed50ecSBen Gamari */ 27781f15b76fSChris Wilson i915_error_wake_up(dev_priv); 277911ed50ecSBen Gamari 2780c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 27818a905236SJesse Barnes } 27828a905236SJesse Barnes 278342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 278442f52ef8SKeith Packard * we use as a pipe index 278542f52ef8SKeith Packard */ 278686e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 27870a3e67a4SJesse Barnes { 2788fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2789e9d21d7fSKeith Packard unsigned long irqflags; 279071e0ffa5SJesse Barnes 27911ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 279286e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 279386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 279486e83e35SChris Wilson 279586e83e35SChris Wilson return 0; 279686e83e35SChris Wilson } 279786e83e35SChris Wilson 279886e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 279986e83e35SChris Wilson { 280086e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 280186e83e35SChris Wilson unsigned long irqflags; 280286e83e35SChris Wilson 280386e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28047c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2805755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28061ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28078692d00eSChris Wilson 28080a3e67a4SJesse Barnes return 0; 28090a3e67a4SJesse Barnes } 28100a3e67a4SJesse Barnes 281188e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2812f796cf8fSJesse Barnes { 2813fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2814f796cf8fSJesse Barnes unsigned long irqflags; 281555b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 281686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2817f796cf8fSJesse Barnes 2818f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2819fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2820b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2821b1f14ad0SJesse Barnes 2822b1f14ad0SJesse Barnes return 0; 2823b1f14ad0SJesse Barnes } 2824b1f14ad0SJesse Barnes 282588e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2826abd58f01SBen Widawsky { 2827fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2828abd58f01SBen Widawsky unsigned long irqflags; 2829abd58f01SBen Widawsky 2830abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2831013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2832abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2833013d3752SVille Syrjälä 2834abd58f01SBen Widawsky return 0; 2835abd58f01SBen Widawsky } 2836abd58f01SBen Widawsky 283742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 283842f52ef8SKeith Packard * we use as a pipe index 283942f52ef8SKeith Packard */ 284086e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 284186e83e35SChris Wilson { 284286e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 284386e83e35SChris Wilson unsigned long irqflags; 284486e83e35SChris Wilson 284586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 284686e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 284786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 284886e83e35SChris Wilson } 284986e83e35SChris Wilson 285086e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 28510a3e67a4SJesse Barnes { 2852fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2853e9d21d7fSKeith Packard unsigned long irqflags; 28540a3e67a4SJesse Barnes 28551ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28567c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2857755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28581ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28590a3e67a4SJesse Barnes } 28600a3e67a4SJesse Barnes 286188e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2862f796cf8fSJesse Barnes { 2863fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2864f796cf8fSJesse Barnes unsigned long irqflags; 286555b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 286686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2867f796cf8fSJesse Barnes 2868f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2869fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2870b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2871b1f14ad0SJesse Barnes } 2872b1f14ad0SJesse Barnes 287388e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2874abd58f01SBen Widawsky { 2875fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2876abd58f01SBen Widawsky unsigned long irqflags; 2877abd58f01SBen Widawsky 2878abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2879013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2880abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2881abd58f01SBen Widawsky } 2882abd58f01SBen Widawsky 2883b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 288491738a95SPaulo Zanoni { 28856e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 288691738a95SPaulo Zanoni return; 288791738a95SPaulo Zanoni 2888f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2889105b122eSPaulo Zanoni 28906e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2891105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2892622364b6SPaulo Zanoni } 2893105b122eSPaulo Zanoni 289491738a95SPaulo Zanoni /* 2895622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2896622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2897622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2898622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2899622364b6SPaulo Zanoni * 2900622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 290191738a95SPaulo Zanoni */ 2902622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2903622364b6SPaulo Zanoni { 2904fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2905622364b6SPaulo Zanoni 29066e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2907622364b6SPaulo Zanoni return; 2908622364b6SPaulo Zanoni 2909622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 291091738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 291191738a95SPaulo Zanoni POSTING_READ(SDEIER); 291291738a95SPaulo Zanoni } 291391738a95SPaulo Zanoni 2914b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 2915d18ea1b5SDaniel Vetter { 2916f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2917b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2918f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2919d18ea1b5SDaniel Vetter } 2920d18ea1b5SDaniel Vetter 292170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 292270591a41SVille Syrjälä { 292370591a41SVille Syrjälä enum pipe pipe; 292470591a41SVille Syrjälä 292571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 292671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 292771b8b41dSVille Syrjälä else 292871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 292971b8b41dSVille Syrjälä 2930ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 293170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 293270591a41SVille Syrjälä 2933ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 2934ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 2935ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 2936ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 2937ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 2938ad22d106SVille Syrjälä } 293970591a41SVille Syrjälä 294070591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 2941ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 294270591a41SVille Syrjälä } 294370591a41SVille Syrjälä 29448bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29458bb61306SVille Syrjälä { 29468bb61306SVille Syrjälä u32 pipestat_mask; 29479ab981f2SVille Syrjälä u32 enable_mask; 29488bb61306SVille Syrjälä enum pipe pipe; 29498bb61306SVille Syrjälä 29508bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 29518bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 29528bb61306SVille Syrjälä 29538bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29548bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29558bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29568bb61306SVille Syrjälä 29579ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29588bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 29598bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 29608bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 29619ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 29626b7eafc1SVille Syrjälä 29636b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 29646b7eafc1SVille Syrjälä 29659ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29668bb61306SVille Syrjälä 29679ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 29688bb61306SVille Syrjälä } 29698bb61306SVille Syrjälä 29708bb61306SVille Syrjälä /* drm_dma.h hooks 29718bb61306SVille Syrjälä */ 29728bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 29738bb61306SVille Syrjälä { 2974fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 29758bb61306SVille Syrjälä 29768bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 29778bb61306SVille Syrjälä 29788bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 29795db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 29808bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 29818bb61306SVille Syrjälä 2982b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 29838bb61306SVille Syrjälä 2984b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 29858bb61306SVille Syrjälä } 29868bb61306SVille Syrjälä 29877e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 29887e231dbeSJesse Barnes { 2989fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 29907e231dbeSJesse Barnes 299134c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 299234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 299334c7b8a7SVille Syrjälä 2994b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 29957e231dbeSJesse Barnes 2996ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29979918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 299870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2999ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30007e231dbeSJesse Barnes } 30017e231dbeSJesse Barnes 3002d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3003d6e3cca3SDaniel Vetter { 3004d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3005d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3006d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3007d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3008d6e3cca3SDaniel Vetter } 3009d6e3cca3SDaniel Vetter 3010823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3011abd58f01SBen Widawsky { 3012fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3013abd58f01SBen Widawsky int pipe; 3014abd58f01SBen Widawsky 3015abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3016abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3017abd58f01SBen Widawsky 3018d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3019abd58f01SBen Widawsky 3020055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3021f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3022813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3023f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3024abd58f01SBen Widawsky 3025f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3026f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3027f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3028abd58f01SBen Widawsky 30296e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3030b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3031abd58f01SBen Widawsky } 3032abd58f01SBen Widawsky 30334c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 30344c6c03beSDamien Lespiau unsigned int pipe_mask) 3035d49bdb0eSPaulo Zanoni { 30361180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30376831f3e3SVille Syrjälä enum pipe pipe; 3038d49bdb0eSPaulo Zanoni 303913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30406831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30416831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 30426831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 30436831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 304413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3045d49bdb0eSPaulo Zanoni } 3046d49bdb0eSPaulo Zanoni 3047aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3048aae8ba84SVille Syrjälä unsigned int pipe_mask) 3049aae8ba84SVille Syrjälä { 30506831f3e3SVille Syrjälä enum pipe pipe; 30516831f3e3SVille Syrjälä 3052aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30536831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30546831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3055aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3056aae8ba84SVille Syrjälä 3057aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 305891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3059aae8ba84SVille Syrjälä } 3060aae8ba84SVille Syrjälä 306143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 306243f328d7SVille Syrjälä { 3063fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 306443f328d7SVille Syrjälä 306543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 306643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 306743f328d7SVille Syrjälä 3068d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 306943f328d7SVille Syrjälä 307043f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 307143f328d7SVille Syrjälä 3072ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30739918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 307470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3075ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 307643f328d7SVille Syrjälä } 307743f328d7SVille Syrjälä 307891d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 307987a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 308087a02106SVille Syrjälä { 308187a02106SVille Syrjälä struct intel_encoder *encoder; 308287a02106SVille Syrjälä u32 enabled_irqs = 0; 308387a02106SVille Syrjälä 308491c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 308587a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 308687a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 308787a02106SVille Syrjälä 308887a02106SVille Syrjälä return enabled_irqs; 308987a02106SVille Syrjälä } 309087a02106SVille Syrjälä 30911a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 30921a56b1a2SImre Deak { 30931a56b1a2SImre Deak u32 hotplug; 30941a56b1a2SImre Deak 30951a56b1a2SImre Deak /* 30961a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 30971a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 30981a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 30991a56b1a2SImre Deak */ 31001a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31011a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 31021a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31031a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31041a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31051a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31061a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31071a56b1a2SImre Deak /* 31081a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 31091a56b1a2SImre Deak * HPD must be enabled in both north and south. 31101a56b1a2SImre Deak */ 31111a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 31121a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 31131a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31141a56b1a2SImre Deak } 31151a56b1a2SImre Deak 311691d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 311782a28bcfSDaniel Vetter { 31181a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 311982a28bcfSDaniel Vetter 312091d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3121fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 312291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 312382a28bcfSDaniel Vetter } else { 3124fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 312591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 312682a28bcfSDaniel Vetter } 312782a28bcfSDaniel Vetter 3128fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 312982a28bcfSDaniel Vetter 31301a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 31316dbf30ceSVille Syrjälä } 313226951cafSXiong Zhang 31337fff8126SImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31347fff8126SImre Deak { 31357fff8126SImre Deak u32 hotplug; 31367fff8126SImre Deak 31377fff8126SImre Deak /* Enable digital hotplug on the PCH */ 31387fff8126SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31397fff8126SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31407fff8126SImre Deak PORTB_HOTPLUG_ENABLE | 31417fff8126SImre Deak PORTC_HOTPLUG_ENABLE | 31427fff8126SImre Deak PORTD_HOTPLUG_ENABLE; 31437fff8126SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31447fff8126SImre Deak 31457fff8126SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31467fff8126SImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31477fff8126SImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31487fff8126SImre Deak } 31497fff8126SImre Deak 315091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31516dbf30ceSVille Syrjälä { 31527fff8126SImre Deak u32 hotplug_irqs, enabled_irqs; 31536dbf30ceSVille Syrjälä 31546dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 315591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31566dbf30ceSVille Syrjälä 31576dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31586dbf30ceSVille Syrjälä 31597fff8126SImre Deak spt_hpd_detection_setup(dev_priv); 316026951cafSXiong Zhang } 31617fe0b973SKeith Packard 31621a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31631a56b1a2SImre Deak { 31641a56b1a2SImre Deak u32 hotplug; 31651a56b1a2SImre Deak 31661a56b1a2SImre Deak /* 31671a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31681a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31691a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31701a56b1a2SImre Deak */ 31711a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31721a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31731a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31741a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31751a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31761a56b1a2SImre Deak } 31771a56b1a2SImre Deak 317891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3179e4ce95aaSVille Syrjälä { 31801a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3181e4ce95aaSVille Syrjälä 318291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31833a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 318491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31853a3b3c7dSVille Syrjälä 31863a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 318791d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 318823bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 318991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31903a3b3c7dSVille Syrjälä 31913a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 319223bb4cb5SVille Syrjälä } else { 3193e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 319491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3195e4ce95aaSVille Syrjälä 3196e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 31973a3b3c7dSVille Syrjälä } 3198e4ce95aaSVille Syrjälä 31991a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3200e4ce95aaSVille Syrjälä 320191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3202e4ce95aaSVille Syrjälä } 3203e4ce95aaSVille Syrjälä 32047fff8126SImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 32057fff8126SImre Deak u32 enabled_irqs) 3206e0a20ad7SShashank Sharma { 32077fff8126SImre Deak u32 hotplug; 3208e0a20ad7SShashank Sharma 3209a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 32107fff8126SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32117fff8126SImre Deak PORTB_HOTPLUG_ENABLE | 32127fff8126SImre Deak PORTC_HOTPLUG_ENABLE; 3213d252bf68SShubhangi Shrivastava 3214d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3215d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3216d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3217d252bf68SShubhangi Shrivastava 3218d252bf68SShubhangi Shrivastava /* 3219d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3220d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3221d252bf68SShubhangi Shrivastava */ 3222d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3223d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3224d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3225d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3226d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3227d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3228d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3229d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3230d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3231d252bf68SShubhangi Shrivastava 3232a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3233e0a20ad7SShashank Sharma } 3234e0a20ad7SShashank Sharma 32357fff8126SImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32367fff8126SImre Deak { 32377fff8126SImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 32387fff8126SImre Deak } 32397fff8126SImre Deak 32407fff8126SImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32417fff8126SImre Deak { 32427fff8126SImre Deak u32 hotplug_irqs, enabled_irqs; 32437fff8126SImre Deak 32447fff8126SImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32457fff8126SImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32467fff8126SImre Deak 32477fff8126SImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32487fff8126SImre Deak 32497fff8126SImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32507fff8126SImre Deak } 32517fff8126SImre Deak 3252d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3253d46da437SPaulo Zanoni { 3254fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 325582a28bcfSDaniel Vetter u32 mask; 3256d46da437SPaulo Zanoni 32576e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3258692a04cfSDaniel Vetter return; 3259692a04cfSDaniel Vetter 32606e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32615c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3262105b122eSPaulo Zanoni else 32635c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32648664281bSPaulo Zanoni 3265b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3266d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32677fff8126SImre Deak 32687fff8126SImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32697fff8126SImre Deak HAS_PCH_LPT(dev_priv)) 32701a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32717fff8126SImre Deak else 32727fff8126SImre Deak spt_hpd_detection_setup(dev_priv); 3273d46da437SPaulo Zanoni } 3274d46da437SPaulo Zanoni 32750a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 32760a9a8c91SDaniel Vetter { 3277fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 32780a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32790a9a8c91SDaniel Vetter 32800a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 32810a9a8c91SDaniel Vetter 32820a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 32833c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 32840a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3285772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3286772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 32870a9a8c91SDaniel Vetter } 32880a9a8c91SDaniel Vetter 32890a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 32905db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3291f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 32920a9a8c91SDaniel Vetter } else { 32930a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 32940a9a8c91SDaniel Vetter } 32950a9a8c91SDaniel Vetter 329635079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 32970a9a8c91SDaniel Vetter 3298b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 329978e68d36SImre Deak /* 330078e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 330178e68d36SImre Deak * itself is enabled/disabled. 330278e68d36SImre Deak */ 3303f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 33040a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3305f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3306f4e9af4fSAkash Goel } 33070a9a8c91SDaniel Vetter 3308f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 3309f4e9af4fSAkash Goel GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 33100a9a8c91SDaniel Vetter } 33110a9a8c91SDaniel Vetter } 33120a9a8c91SDaniel Vetter 3313f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3314036a4a7dSZhenyu Wang { 3315fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33168e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33178e76f8dcSPaulo Zanoni 3318b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 33198e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33208e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33218e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33225c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33238e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 332423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 332523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 33268e76f8dcSPaulo Zanoni } else { 33278e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3328ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33295b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33305b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33315b3a856bSDaniel Vetter DE_POISON); 3332e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3333e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3334e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 33358e76f8dcSPaulo Zanoni } 3336036a4a7dSZhenyu Wang 33371ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3338036a4a7dSZhenyu Wang 33390c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33400c841212SPaulo Zanoni 3341622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3342622364b6SPaulo Zanoni 334335079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3344036a4a7dSZhenyu Wang 33450a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3346036a4a7dSZhenyu Wang 33471a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 33481a56b1a2SImre Deak 3349d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33507fe0b973SKeith Packard 335150a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 33526005ce42SDaniel Vetter /* Enable PCU event interrupts 33536005ce42SDaniel Vetter * 33546005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33554bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33564bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3357d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3358fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3359d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3360f97108d1SJesse Barnes } 3361f97108d1SJesse Barnes 3362036a4a7dSZhenyu Wang return 0; 3363036a4a7dSZhenyu Wang } 3364036a4a7dSZhenyu Wang 3365f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3366f8b79e58SImre Deak { 3367f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3368f8b79e58SImre Deak 3369f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3370f8b79e58SImre Deak return; 3371f8b79e58SImre Deak 3372f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3373f8b79e58SImre Deak 3374d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3375d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3376ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3377f8b79e58SImre Deak } 3378d6c69803SVille Syrjälä } 3379f8b79e58SImre Deak 3380f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3381f8b79e58SImre Deak { 3382f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3383f8b79e58SImre Deak 3384f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3385f8b79e58SImre Deak return; 3386f8b79e58SImre Deak 3387f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3388f8b79e58SImre Deak 3389950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3390ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3391f8b79e58SImre Deak } 3392f8b79e58SImre Deak 33930e6c9a9eSVille Syrjälä 33940e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 33950e6c9a9eSVille Syrjälä { 3396fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33970e6c9a9eSVille Syrjälä 33980a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 33997e231dbeSJesse Barnes 3400ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34019918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3402ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3403ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3404ad22d106SVille Syrjälä 34057e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 340634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 340720afbda2SDaniel Vetter 340820afbda2SDaniel Vetter return 0; 340920afbda2SDaniel Vetter } 341020afbda2SDaniel Vetter 3411abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3412abd58f01SBen Widawsky { 3413abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3414abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3415abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 341673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 341773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 341873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3419abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 342073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 342173d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 342273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3423abd58f01SBen Widawsky 0, 342473d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 342573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3426abd58f01SBen Widawsky }; 3427abd58f01SBen Widawsky 342898735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 342998735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 343098735739STvrtko Ursulin 3431f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3432f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 34339a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 34349a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 343578e68d36SImre Deak /* 343678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 343726705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 343878e68d36SImre Deak */ 3439f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 34409a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3441abd58f01SBen Widawsky } 3442abd58f01SBen Widawsky 3443abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3444abd58f01SBen Widawsky { 3445770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3446770de83dSDamien Lespiau uint32_t de_pipe_enables; 34473a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 34483a3b3c7dSVille Syrjälä u32 de_port_enables; 344911825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 34503a3b3c7dSVille Syrjälä enum pipe pipe; 3451770de83dSDamien Lespiau 3452b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3453770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3454770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 34553a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 345688e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3457cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 34583a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 34593a3b3c7dSVille Syrjälä } else { 3460770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3461770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 34623a3b3c7dSVille Syrjälä } 3463770de83dSDamien Lespiau 3464770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3465770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3466770de83dSDamien Lespiau 34673a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3468cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3469a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3470a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 34713a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 34723a3b3c7dSVille Syrjälä 347313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 347413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 347513b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3476abd58f01SBen Widawsky 3477055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3478f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3479813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3480813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3481813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 348235079899SPaulo Zanoni de_pipe_enables); 3483abd58f01SBen Widawsky 34843a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 348511825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 34867fff8126SImre Deak 34877fff8126SImre Deak if (IS_GEN9_LP(dev_priv)) 34887fff8126SImre Deak bxt_hpd_detection_setup(dev_priv); 34891a56b1a2SImre Deak else if (IS_BROADWELL(dev_priv)) 34901a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3491abd58f01SBen Widawsky } 3492abd58f01SBen Widawsky 3493abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3494abd58f01SBen Widawsky { 3495fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3496abd58f01SBen Widawsky 34976e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3498622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3499622364b6SPaulo Zanoni 3500abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3501abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3502abd58f01SBen Widawsky 35036e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3504abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3505abd58f01SBen Widawsky 3506e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3507abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3508abd58f01SBen Widawsky 3509abd58f01SBen Widawsky return 0; 3510abd58f01SBen Widawsky } 3511abd58f01SBen Widawsky 351243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 351343f328d7SVille Syrjälä { 3514fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 351543f328d7SVille Syrjälä 351643f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 351743f328d7SVille Syrjälä 3518ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35199918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3520ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3521ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3522ad22d106SVille Syrjälä 3523e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 352443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 352543f328d7SVille Syrjälä 352643f328d7SVille Syrjälä return 0; 352743f328d7SVille Syrjälä } 352843f328d7SVille Syrjälä 3529abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3530abd58f01SBen Widawsky { 3531fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3532abd58f01SBen Widawsky 3533abd58f01SBen Widawsky if (!dev_priv) 3534abd58f01SBen Widawsky return; 3535abd58f01SBen Widawsky 3536823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3537abd58f01SBen Widawsky } 3538abd58f01SBen Widawsky 35397e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 35407e231dbeSJesse Barnes { 3541fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35427e231dbeSJesse Barnes 35437e231dbeSJesse Barnes if (!dev_priv) 35447e231dbeSJesse Barnes return; 35457e231dbeSJesse Barnes 3546843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 354734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3548843d0e7dSImre Deak 3549b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 3550893fce8eSVille Syrjälä 35517e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3552f8b79e58SImre Deak 3553ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35549918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3555ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3556ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35577e231dbeSJesse Barnes } 35587e231dbeSJesse Barnes 355943f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 356043f328d7SVille Syrjälä { 3561fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 356243f328d7SVille Syrjälä 356343f328d7SVille Syrjälä if (!dev_priv) 356443f328d7SVille Syrjälä return; 356543f328d7SVille Syrjälä 356643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 356743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 356843f328d7SVille Syrjälä 3569a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 357043f328d7SVille Syrjälä 3571a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 357243f328d7SVille Syrjälä 3573ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35749918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3575ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3576ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 357743f328d7SVille Syrjälä } 357843f328d7SVille Syrjälä 3579f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3580036a4a7dSZhenyu Wang { 3581fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35824697995bSJesse Barnes 35834697995bSJesse Barnes if (!dev_priv) 35844697995bSJesse Barnes return; 35854697995bSJesse Barnes 3586be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3587036a4a7dSZhenyu Wang } 3588036a4a7dSZhenyu Wang 3589c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3590c2798b19SChris Wilson { 3591fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3592c2798b19SChris Wilson int pipe; 3593c2798b19SChris Wilson 3594055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3595c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3596c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3597c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3598c2798b19SChris Wilson POSTING_READ16(IER); 3599c2798b19SChris Wilson } 3600c2798b19SChris Wilson 3601c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3602c2798b19SChris Wilson { 3603fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3604c2798b19SChris Wilson 3605c2798b19SChris Wilson I915_WRITE16(EMR, 3606c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3607c2798b19SChris Wilson 3608c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3609c2798b19SChris Wilson dev_priv->irq_mask = 3610c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3611c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3612c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 361337ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3614c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3615c2798b19SChris Wilson 3616c2798b19SChris Wilson I915_WRITE16(IER, 3617c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3618c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3619c2798b19SChris Wilson I915_USER_INTERRUPT); 3620c2798b19SChris Wilson POSTING_READ16(IER); 3621c2798b19SChris Wilson 3622379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3623379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3624d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3625755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3626755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3627d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3628379ef82dSDaniel Vetter 3629c2798b19SChris Wilson return 0; 3630c2798b19SChris Wilson } 3631c2798b19SChris Wilson 36325a21b665SDaniel Vetter /* 36335a21b665SDaniel Vetter * Returns true when a page flip has completed. 36345a21b665SDaniel Vetter */ 36355a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 36365a21b665SDaniel Vetter int plane, int pipe, u32 iir) 36375a21b665SDaniel Vetter { 36385a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 36395a21b665SDaniel Vetter 36405a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 36415a21b665SDaniel Vetter return false; 36425a21b665SDaniel Vetter 36435a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 36445a21b665SDaniel Vetter goto check_page_flip; 36455a21b665SDaniel Vetter 36465a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 36475a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 36485a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 36495a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 36505a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 36515a21b665SDaniel Vetter */ 36525a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 36535a21b665SDaniel Vetter goto check_page_flip; 36545a21b665SDaniel Vetter 36555a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 36565a21b665SDaniel Vetter return true; 36575a21b665SDaniel Vetter 36585a21b665SDaniel Vetter check_page_flip: 36595a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 36605a21b665SDaniel Vetter return false; 36615a21b665SDaniel Vetter } 36625a21b665SDaniel Vetter 3663ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3664c2798b19SChris Wilson { 366545a83f84SDaniel Vetter struct drm_device *dev = arg; 3666fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3667c2798b19SChris Wilson u16 iir, new_iir; 3668c2798b19SChris Wilson u32 pipe_stats[2]; 3669c2798b19SChris Wilson int pipe; 3670c2798b19SChris Wilson u16 flip_mask = 3671c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3672c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 36731f814dacSImre Deak irqreturn_t ret; 3674c2798b19SChris Wilson 36752dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36762dd2a883SImre Deak return IRQ_NONE; 36772dd2a883SImre Deak 36781f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36791f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 36801f814dacSImre Deak 36811f814dacSImre Deak ret = IRQ_NONE; 3682c2798b19SChris Wilson iir = I915_READ16(IIR); 3683c2798b19SChris Wilson if (iir == 0) 36841f814dacSImre Deak goto out; 3685c2798b19SChris Wilson 3686c2798b19SChris Wilson while (iir & ~flip_mask) { 3687c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3688c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3689c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3690c2798b19SChris Wilson * interrupts (for non-MSI). 3691c2798b19SChris Wilson */ 3692222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3693c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3694aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3695c2798b19SChris Wilson 3696055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3697f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3698c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3699c2798b19SChris Wilson 3700c2798b19SChris Wilson /* 3701c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3702c2798b19SChris Wilson */ 37032d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3704c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3705c2798b19SChris Wilson } 3706222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3707c2798b19SChris Wilson 3708c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3709c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3710c2798b19SChris Wilson 3711c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 37123b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3713c2798b19SChris Wilson 3714055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37155a21b665SDaniel Vetter int plane = pipe; 37165a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 37175a21b665SDaniel Vetter plane = !plane; 37185a21b665SDaniel Vetter 37195a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 37205a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 37215a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3722c2798b19SChris Wilson 37234356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 372491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 37252d9d2b0bSVille Syrjälä 37261f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 37271f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 37281f7247c0SDaniel Vetter pipe); 37294356d586SDaniel Vetter } 3730c2798b19SChris Wilson 3731c2798b19SChris Wilson iir = new_iir; 3732c2798b19SChris Wilson } 37331f814dacSImre Deak ret = IRQ_HANDLED; 3734c2798b19SChris Wilson 37351f814dacSImre Deak out: 37361f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 37371f814dacSImre Deak 37381f814dacSImre Deak return ret; 3739c2798b19SChris Wilson } 3740c2798b19SChris Wilson 3741c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3742c2798b19SChris Wilson { 3743fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3744c2798b19SChris Wilson int pipe; 3745c2798b19SChris Wilson 3746055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3747c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3748c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3749c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3750c2798b19SChris Wilson } 3751c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3752c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3753c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3754c2798b19SChris Wilson } 3755c2798b19SChris Wilson 3756a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3757a266c7d5SChris Wilson { 3758fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3759a266c7d5SChris Wilson int pipe; 3760a266c7d5SChris Wilson 376156b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37620706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3763a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3764a266c7d5SChris Wilson } 3765a266c7d5SChris Wilson 376600d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3767055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3768a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3769a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3770a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3771a266c7d5SChris Wilson POSTING_READ(IER); 3772a266c7d5SChris Wilson } 3773a266c7d5SChris Wilson 3774a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3775a266c7d5SChris Wilson { 3776fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 377738bde180SChris Wilson u32 enable_mask; 3778a266c7d5SChris Wilson 377938bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 378038bde180SChris Wilson 378138bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 378238bde180SChris Wilson dev_priv->irq_mask = 378338bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 378438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 378538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378638bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 378737ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 378838bde180SChris Wilson 378938bde180SChris Wilson enable_mask = 379038bde180SChris Wilson I915_ASLE_INTERRUPT | 379138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 379238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379338bde180SChris Wilson I915_USER_INTERRUPT; 379438bde180SChris Wilson 379556b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37960706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 379720afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 379820afbda2SDaniel Vetter 3799a266c7d5SChris Wilson /* Enable in IER... */ 3800a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3801a266c7d5SChris Wilson /* and unmask in IMR */ 3802a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3803a266c7d5SChris Wilson } 3804a266c7d5SChris Wilson 3805a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3806a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3807a266c7d5SChris Wilson POSTING_READ(IER); 3808a266c7d5SChris Wilson 380991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 381020afbda2SDaniel Vetter 3811379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3812379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3813d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3814755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3815755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3816d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3817379ef82dSDaniel Vetter 381820afbda2SDaniel Vetter return 0; 381920afbda2SDaniel Vetter } 382020afbda2SDaniel Vetter 38215a21b665SDaniel Vetter /* 38225a21b665SDaniel Vetter * Returns true when a page flip has completed. 38235a21b665SDaniel Vetter */ 38245a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 38255a21b665SDaniel Vetter int plane, int pipe, u32 iir) 38265a21b665SDaniel Vetter { 38275a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 38285a21b665SDaniel Vetter 38295a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 38305a21b665SDaniel Vetter return false; 38315a21b665SDaniel Vetter 38325a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 38335a21b665SDaniel Vetter goto check_page_flip; 38345a21b665SDaniel Vetter 38355a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 38365a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 38375a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 38385a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 38395a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 38405a21b665SDaniel Vetter */ 38415a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 38425a21b665SDaniel Vetter goto check_page_flip; 38435a21b665SDaniel Vetter 38445a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 38455a21b665SDaniel Vetter return true; 38465a21b665SDaniel Vetter 38475a21b665SDaniel Vetter check_page_flip: 38485a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 38495a21b665SDaniel Vetter return false; 38505a21b665SDaniel Vetter } 38515a21b665SDaniel Vetter 3852ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3853a266c7d5SChris Wilson { 385445a83f84SDaniel Vetter struct drm_device *dev = arg; 3855fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38568291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 385738bde180SChris Wilson u32 flip_mask = 385838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 385938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 386038bde180SChris Wilson int pipe, ret = IRQ_NONE; 3861a266c7d5SChris Wilson 38622dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38632dd2a883SImre Deak return IRQ_NONE; 38642dd2a883SImre Deak 38651f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38661f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 38671f814dacSImre Deak 3868a266c7d5SChris Wilson iir = I915_READ(IIR); 386938bde180SChris Wilson do { 387038bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 38718291ee90SChris Wilson bool blc_event = false; 3872a266c7d5SChris Wilson 3873a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3874a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3875a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3876a266c7d5SChris Wilson * interrupts (for non-MSI). 3877a266c7d5SChris Wilson */ 3878222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3879a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3880aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3881a266c7d5SChris Wilson 3882055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3883f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3884a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3885a266c7d5SChris Wilson 388638bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3887a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3888a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 388938bde180SChris Wilson irq_received = true; 3890a266c7d5SChris Wilson } 3891a266c7d5SChris Wilson } 3892222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3893a266c7d5SChris Wilson 3894a266c7d5SChris Wilson if (!irq_received) 3895a266c7d5SChris Wilson break; 3896a266c7d5SChris Wilson 3897a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 389891d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 38991ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 39001ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 39011ae3c34cSVille Syrjälä if (hotplug_status) 390291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 39031ae3c34cSVille Syrjälä } 3904a266c7d5SChris Wilson 390538bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3906a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3907a266c7d5SChris Wilson 3908a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 39093b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3910a266c7d5SChris Wilson 3911055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 39125a21b665SDaniel Vetter int plane = pipe; 39135a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 39145a21b665SDaniel Vetter plane = !plane; 39155a21b665SDaniel Vetter 39165a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 39175a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 39185a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3919a266c7d5SChris Wilson 3920a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3921a266c7d5SChris Wilson blc_event = true; 39224356d586SDaniel Vetter 39234356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 392491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 39252d9d2b0bSVille Syrjälä 39261f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39271f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39281f7247c0SDaniel Vetter pipe); 3929a266c7d5SChris Wilson } 3930a266c7d5SChris Wilson 3931a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 393291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 3933a266c7d5SChris Wilson 3934a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3935a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3936a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3937a266c7d5SChris Wilson * we would never get another interrupt. 3938a266c7d5SChris Wilson * 3939a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3940a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3941a266c7d5SChris Wilson * another one. 3942a266c7d5SChris Wilson * 3943a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3944a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3945a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3946a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3947a266c7d5SChris Wilson * stray interrupts. 3948a266c7d5SChris Wilson */ 394938bde180SChris Wilson ret = IRQ_HANDLED; 3950a266c7d5SChris Wilson iir = new_iir; 395138bde180SChris Wilson } while (iir & ~flip_mask); 3952a266c7d5SChris Wilson 39531f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 39541f814dacSImre Deak 3955a266c7d5SChris Wilson return ret; 3956a266c7d5SChris Wilson } 3957a266c7d5SChris Wilson 3958a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3959a266c7d5SChris Wilson { 3960fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3961a266c7d5SChris Wilson int pipe; 3962a266c7d5SChris Wilson 396356b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 39640706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3965a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3966a266c7d5SChris Wilson } 3967a266c7d5SChris Wilson 396800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 3969055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 397055b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3971a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 397255b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 397355b39755SChris Wilson } 3974a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3975a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3976a266c7d5SChris Wilson 3977a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3978a266c7d5SChris Wilson } 3979a266c7d5SChris Wilson 3980a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3981a266c7d5SChris Wilson { 3982fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3983a266c7d5SChris Wilson int pipe; 3984a266c7d5SChris Wilson 39850706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3986a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3987a266c7d5SChris Wilson 3988a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3989055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3990a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3991a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3992a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3993a266c7d5SChris Wilson POSTING_READ(IER); 3994a266c7d5SChris Wilson } 3995a266c7d5SChris Wilson 3996a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3997a266c7d5SChris Wilson { 3998fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3999bbba0a97SChris Wilson u32 enable_mask; 4000a266c7d5SChris Wilson u32 error_mask; 4001a266c7d5SChris Wilson 4002a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4003bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4004adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4005bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4006bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4007bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4008bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4009bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4010bbba0a97SChris Wilson 4011bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 401221ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 401321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4014bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4015bbba0a97SChris Wilson 401691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4017bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4018a266c7d5SChris Wilson 4019b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4020b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4021d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4022755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4023755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4024755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4025d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4026a266c7d5SChris Wilson 4027a266c7d5SChris Wilson /* 4028a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4029a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4030a266c7d5SChris Wilson */ 403191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 4032a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4033a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4034a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4035a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4036a266c7d5SChris Wilson } else { 4037a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4038a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4039a266c7d5SChris Wilson } 4040a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4041a266c7d5SChris Wilson 4042a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4043a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4044a266c7d5SChris Wilson POSTING_READ(IER); 4045a266c7d5SChris Wilson 40460706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 404720afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 404820afbda2SDaniel Vetter 404991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 405020afbda2SDaniel Vetter 405120afbda2SDaniel Vetter return 0; 405220afbda2SDaniel Vetter } 405320afbda2SDaniel Vetter 405491d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 405520afbda2SDaniel Vetter { 405620afbda2SDaniel Vetter u32 hotplug_en; 405720afbda2SDaniel Vetter 4058b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4059b5ea2d56SDaniel Vetter 4060adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4061e5868a31SEgbert Eich /* enable bits are the same for all generations */ 406291d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4063a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4064a266c7d5SChris Wilson to generate a spurious hotplug event about three 4065a266c7d5SChris Wilson seconds later. So just do it once. 4066a266c7d5SChris Wilson */ 406791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4068a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4069a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4070a266c7d5SChris Wilson 4071a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 40720706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4073f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4074f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4075f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 40760706f17cSEgbert Eich hotplug_en); 4077a266c7d5SChris Wilson } 4078a266c7d5SChris Wilson 4079ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4080a266c7d5SChris Wilson { 408145a83f84SDaniel Vetter struct drm_device *dev = arg; 4082fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4083a266c7d5SChris Wilson u32 iir, new_iir; 4084a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4085a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 408621ad8330SVille Syrjälä u32 flip_mask = 408721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 408821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4089a266c7d5SChris Wilson 40902dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40912dd2a883SImre Deak return IRQ_NONE; 40922dd2a883SImre Deak 40931f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40941f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40951f814dacSImre Deak 4096a266c7d5SChris Wilson iir = I915_READ(IIR); 4097a266c7d5SChris Wilson 4098a266c7d5SChris Wilson for (;;) { 4099501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41002c8ba29fSChris Wilson bool blc_event = false; 41012c8ba29fSChris Wilson 4102a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4103a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4104a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4105a266c7d5SChris Wilson * interrupts (for non-MSI). 4106a266c7d5SChris Wilson */ 4107222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4108a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4109aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4110a266c7d5SChris Wilson 4111055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4112f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4113a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4114a266c7d5SChris Wilson 4115a266c7d5SChris Wilson /* 4116a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4117a266c7d5SChris Wilson */ 4118a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4119a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4120501e01d7SVille Syrjälä irq_received = true; 4121a266c7d5SChris Wilson } 4122a266c7d5SChris Wilson } 4123222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4124a266c7d5SChris Wilson 4125a266c7d5SChris Wilson if (!irq_received) 4126a266c7d5SChris Wilson break; 4127a266c7d5SChris Wilson 4128a266c7d5SChris Wilson ret = IRQ_HANDLED; 4129a266c7d5SChris Wilson 4130a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 41311ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 41321ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 41331ae3c34cSVille Syrjälä if (hotplug_status) 413491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 41351ae3c34cSVille Syrjälä } 4136a266c7d5SChris Wilson 413721ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4138a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4139a266c7d5SChris Wilson 4140a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41413b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4142a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 41433b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4144a266c7d5SChris Wilson 4145055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 41465a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 41475a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 41485a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4149a266c7d5SChris Wilson 4150a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4151a266c7d5SChris Wilson blc_event = true; 41524356d586SDaniel Vetter 41534356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 415491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4155a266c7d5SChris Wilson 41561f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 41571f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 41582d9d2b0bSVille Syrjälä } 4159a266c7d5SChris Wilson 4160a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 416191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4162a266c7d5SChris Wilson 4163515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 416491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4165515ac2bbSDaniel Vetter 4166a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4167a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4168a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4169a266c7d5SChris Wilson * we would never get another interrupt. 4170a266c7d5SChris Wilson * 4171a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4172a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4173a266c7d5SChris Wilson * another one. 4174a266c7d5SChris Wilson * 4175a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4176a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4177a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4178a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4179a266c7d5SChris Wilson * stray interrupts. 4180a266c7d5SChris Wilson */ 4181a266c7d5SChris Wilson iir = new_iir; 4182a266c7d5SChris Wilson } 4183a266c7d5SChris Wilson 41841f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 41851f814dacSImre Deak 4186a266c7d5SChris Wilson return ret; 4187a266c7d5SChris Wilson } 4188a266c7d5SChris Wilson 4189a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4190a266c7d5SChris Wilson { 4191fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4192a266c7d5SChris Wilson int pipe; 4193a266c7d5SChris Wilson 4194a266c7d5SChris Wilson if (!dev_priv) 4195a266c7d5SChris Wilson return; 4196a266c7d5SChris Wilson 41970706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4198a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4199a266c7d5SChris Wilson 4200a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4201055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4202a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4203a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4204a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4205a266c7d5SChris Wilson 4206055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4207a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4208a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4209a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4210a266c7d5SChris Wilson } 4211a266c7d5SChris Wilson 4212fca52a55SDaniel Vetter /** 4213fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4214fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4215fca52a55SDaniel Vetter * 4216fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4217fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4218fca52a55SDaniel Vetter */ 4219b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4220f71d4af4SJesse Barnes { 422191c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 42228b2e326dSChris Wilson 422377913b39SJani Nikula intel_hpd_init_work(dev_priv); 422477913b39SJani Nikula 4225c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4226a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 42278b2e326dSChris Wilson 42284805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 422926705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 423026705e20SSagar Arun Kamble 4231a6706b45SDeepak S /* Let's track the enabled rps events */ 4232666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 42336c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 42346f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 423531685c25SDeepak S else 4236a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4237a6706b45SDeepak S 42381800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 42391800ad25SSagar Arun Kamble 42401800ad25SSagar Arun Kamble /* 42411800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 42421800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 42431800ad25SSagar Arun Kamble * 42441800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 42451800ad25SSagar Arun Kamble */ 42461800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 42471800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 42481800ad25SSagar Arun Kamble 42491800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 4250b20e3cfeSDave Gordon dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC; 42511800ad25SSagar Arun Kamble 4252b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 42534194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 42544cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 42554194c088SRodrigo Vivi dev->driver->get_vblank_counter = drm_vblank_no_hw_counter; 4256b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4257f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4258fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4259391f75e2SVille Syrjälä } else { 4260391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4261391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4262f71d4af4SJesse Barnes } 4263f71d4af4SJesse Barnes 426421da2700SVille Syrjälä /* 426521da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 426621da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 426721da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 426821da2700SVille Syrjälä */ 4269b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 427021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 427121da2700SVille Syrjälä 4272*262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4273*262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4274*262fd485SChris Wilson * special care to avoid writing any of the display block registers 4275*262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4276*262fd485SChris Wilson * in this case to the runtime pm. 4277*262fd485SChris Wilson */ 4278*262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4279*262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4280*262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4281*262fd485SChris Wilson 4282317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4283317eaa95SLyude 4284f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4285f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4286f71d4af4SJesse Barnes 4287b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 428843f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 428943f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 429043f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 429143f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 429286e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 429386e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 429443f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4295b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 42967e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 42977e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 42987e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 42997e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 430086e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 430186e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4302fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4303b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4304abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4305723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4306abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4307abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4308abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4309abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4310cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4311e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 43126e266956STvrtko Ursulin else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 43136dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 43146dbf30ceSVille Syrjälä else 43153a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 43166e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4317f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4318723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4319f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4320f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4321f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4322f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4323e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4324f71d4af4SJesse Barnes } else { 43257e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4326c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4327c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4328c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4329c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 433086e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 433186e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 43327e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4333a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4334a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4335a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4336a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 433786e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 433886e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4339c2798b19SChris Wilson } else { 4340a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4341a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4342a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4343a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 434486e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 434586e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4346c2798b19SChris Wilson } 4347778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4348778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4349f71d4af4SJesse Barnes } 4350f71d4af4SJesse Barnes } 435120afbda2SDaniel Vetter 4352fca52a55SDaniel Vetter /** 4353fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4354fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4355fca52a55SDaniel Vetter * 4356fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4357fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4358fca52a55SDaniel Vetter * 4359fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4360fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4361fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4362fca52a55SDaniel Vetter */ 43632aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43642aeb7d3aSDaniel Vetter { 43652aeb7d3aSDaniel Vetter /* 43662aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43672aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43682aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43692aeb7d3aSDaniel Vetter */ 43702aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 43712aeb7d3aSDaniel Vetter 437291c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 43732aeb7d3aSDaniel Vetter } 43742aeb7d3aSDaniel Vetter 4375fca52a55SDaniel Vetter /** 4376fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4377fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4378fca52a55SDaniel Vetter * 4379fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4380fca52a55SDaniel Vetter * resources acquired in the init functions. 4381fca52a55SDaniel Vetter */ 43822aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 43832aeb7d3aSDaniel Vetter { 438491c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 43852aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 43862aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 43872aeb7d3aSDaniel Vetter } 43882aeb7d3aSDaniel Vetter 4389fca52a55SDaniel Vetter /** 4390fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4391fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4392fca52a55SDaniel Vetter * 4393fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4394fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4395fca52a55SDaniel Vetter */ 4396b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4397c67a470bSPaulo Zanoni { 439891c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 43992aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 440091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4401c67a470bSPaulo Zanoni } 4402c67a470bSPaulo Zanoni 4403fca52a55SDaniel Vetter /** 4404fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4405fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4406fca52a55SDaniel Vetter * 4407fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4408fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4409fca52a55SDaniel Vetter */ 4410b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4411c67a470bSPaulo Zanoni { 44122aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 441391c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 441491c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4415c67a470bSPaulo Zanoni } 4416