1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 173c9a9a268SImre Deak 1740706f17cSEgbert Eich /* For display hotplug interrupt */ 1750706f17cSEgbert Eich static inline void 1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1770706f17cSEgbert Eich uint32_t mask, 1780706f17cSEgbert Eich uint32_t bits) 1790706f17cSEgbert Eich { 1800706f17cSEgbert Eich uint32_t val; 1810706f17cSEgbert Eich 1820706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1830706f17cSEgbert Eich WARN_ON(bits & ~mask); 1840706f17cSEgbert Eich 1850706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1860706f17cSEgbert Eich val &= ~mask; 1870706f17cSEgbert Eich val |= bits; 1880706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1890706f17cSEgbert Eich } 1900706f17cSEgbert Eich 1910706f17cSEgbert Eich /** 1920706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1930706f17cSEgbert Eich * @dev_priv: driver private 1940706f17cSEgbert Eich * @mask: bits to update 1950706f17cSEgbert Eich * @bits: bits to enable 1960706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1970706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1980706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 1990706f17cSEgbert Eich * function is usually not called from a context where the lock is 2000706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2010706f17cSEgbert Eich * version is also available. 2020706f17cSEgbert Eich */ 2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2040706f17cSEgbert Eich uint32_t mask, 2050706f17cSEgbert Eich uint32_t bits) 2060706f17cSEgbert Eich { 2070706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2080706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2090706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2100706f17cSEgbert Eich } 2110706f17cSEgbert Eich 212d9dc34f1SVille Syrjälä /** 213d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 214d9dc34f1SVille Syrjälä * @dev_priv: driver private 215d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 216d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 217d9dc34f1SVille Syrjälä */ 218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 219d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 220d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 221036a4a7dSZhenyu Wang { 222d9dc34f1SVille Syrjälä uint32_t new_val; 223d9dc34f1SVille Syrjälä 2244bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2254bc9d430SDaniel Vetter 226d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 227d9dc34f1SVille Syrjälä 2289df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 229c67a470bSPaulo Zanoni return; 230c67a470bSPaulo Zanoni 231d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 232d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 233d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 234d9dc34f1SVille Syrjälä 235d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 236d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2371ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2383143a2bfSChris Wilson POSTING_READ(DEIMR); 239036a4a7dSZhenyu Wang } 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang 24243eaea13SPaulo Zanoni /** 24343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24443eaea13SPaulo Zanoni * @dev_priv: driver private 24543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24743eaea13SPaulo Zanoni */ 24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 24943eaea13SPaulo Zanoni uint32_t interrupt_mask, 25043eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25143eaea13SPaulo Zanoni { 25243eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25343eaea13SPaulo Zanoni 25415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25515a17aaeSDaniel Vetter 2569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 257c67a470bSPaulo Zanoni return; 258c67a470bSPaulo Zanoni 25943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26843eaea13SPaulo Zanoni } 26943eaea13SPaulo Zanoni 270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27143eaea13SPaulo Zanoni { 27243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27343eaea13SPaulo Zanoni } 27443eaea13SPaulo Zanoni 275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 276b900b949SImre Deak { 277b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 278b900b949SImre Deak } 279b900b949SImre Deak 280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 281a72fbc3aSImre Deak { 282a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 283a72fbc3aSImre Deak } 284a72fbc3aSImre Deak 285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 286b900b949SImre Deak { 287b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 288b900b949SImre Deak } 289b900b949SImre Deak 290edbfdb45SPaulo Zanoni /** 291edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 292edbfdb45SPaulo Zanoni * @dev_priv: driver private 293edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 294edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 295edbfdb45SPaulo Zanoni */ 296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 297edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 298edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 299edbfdb45SPaulo Zanoni { 300605cd25bSPaulo Zanoni uint32_t new_val; 301edbfdb45SPaulo Zanoni 30215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30315a17aaeSDaniel Vetter 304edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 305edbfdb45SPaulo Zanoni 306605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 307f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 308f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 309f52ecbcfSPaulo Zanoni 310605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 311605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 312a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 313a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 314edbfdb45SPaulo Zanoni } 315f52ecbcfSPaulo Zanoni } 316edbfdb45SPaulo Zanoni 317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 318edbfdb45SPaulo Zanoni { 3199939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3209939fba2SImre Deak return; 3219939fba2SImre Deak 322edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 323edbfdb45SPaulo Zanoni } 324edbfdb45SPaulo Zanoni 3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 3269939fba2SImre Deak uint32_t mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 3369939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 337edbfdb45SPaulo Zanoni } 338edbfdb45SPaulo Zanoni 3393cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 3403cc134e3SImre Deak { 3413cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 342f0f59a00SVille Syrjälä i915_reg_t reg = gen6_pm_iir(dev_priv); 3433cc134e3SImre Deak 3443cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3453cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3463cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3473cc134e3SImre Deak POSTING_READ(reg); 348096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3493cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3503cc134e3SImre Deak } 3513cc134e3SImre Deak 352b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 353b900b949SImre Deak { 354b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 355b900b949SImre Deak 356b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 35778e68d36SImre Deak 358b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 3593cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 360d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 36178e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 36278e68d36SImre Deak dev_priv->pm_rps_events); 363b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 36478e68d36SImre Deak 365b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 366b900b949SImre Deak } 367b900b949SImre Deak 36859d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 36959d02a1fSImre Deak { 37059d02a1fSImre Deak /* 371f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 37259d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 373f24eeb19SImre Deak * 374f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 37559d02a1fSImre Deak */ 37659d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 37759d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 37859d02a1fSImre Deak 37959d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 38059d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 38159d02a1fSImre Deak 38259d02a1fSImre Deak return mask; 38359d02a1fSImre Deak } 38459d02a1fSImre Deak 385b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 386b900b949SImre Deak { 387b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 388b900b949SImre Deak 389d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 390d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 391d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 392d4d70aa5SImre Deak 393d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 394d4d70aa5SImre Deak 3959939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3969939fba2SImre Deak 39759d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3989939fba2SImre Deak 3999939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 400b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 401b900b949SImre Deak ~dev_priv->pm_rps_events); 40258072ccbSImre Deak 40358072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 40458072ccbSImre Deak 40558072ccbSImre Deak synchronize_irq(dev->irq); 406b900b949SImre Deak } 407b900b949SImre Deak 4080961021aSBen Widawsky /** 4093a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4103a3b3c7dSVille Syrjälä * @dev_priv: driver private 4113a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4123a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4133a3b3c7dSVille Syrjälä */ 4143a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4153a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4163a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4173a3b3c7dSVille Syrjälä { 4183a3b3c7dSVille Syrjälä uint32_t new_val; 4193a3b3c7dSVille Syrjälä uint32_t old_val; 4203a3b3c7dSVille Syrjälä 4213a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4223a3b3c7dSVille Syrjälä 4233a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4243a3b3c7dSVille Syrjälä 4253a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4263a3b3c7dSVille Syrjälä return; 4273a3b3c7dSVille Syrjälä 4283a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4293a3b3c7dSVille Syrjälä 4303a3b3c7dSVille Syrjälä new_val = old_val; 4313a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4323a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4333a3b3c7dSVille Syrjälä 4343a3b3c7dSVille Syrjälä if (new_val != old_val) { 4353a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4363a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4373a3b3c7dSVille Syrjälä } 4383a3b3c7dSVille Syrjälä } 4393a3b3c7dSVille Syrjälä 4403a3b3c7dSVille Syrjälä /** 441013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 442013d3752SVille Syrjälä * @dev_priv: driver private 443013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 444013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 445013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 446013d3752SVille Syrjälä */ 447013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 448013d3752SVille Syrjälä enum pipe pipe, 449013d3752SVille Syrjälä uint32_t interrupt_mask, 450013d3752SVille Syrjälä uint32_t enabled_irq_mask) 451013d3752SVille Syrjälä { 452013d3752SVille Syrjälä uint32_t new_val; 453013d3752SVille Syrjälä 454013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 455013d3752SVille Syrjälä 456013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 457013d3752SVille Syrjälä 458013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 459013d3752SVille Syrjälä return; 460013d3752SVille Syrjälä 461013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 462013d3752SVille Syrjälä new_val &= ~interrupt_mask; 463013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 464013d3752SVille Syrjälä 465013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 466013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 467013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 468013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 469013d3752SVille Syrjälä } 470013d3752SVille Syrjälä } 471013d3752SVille Syrjälä 472013d3752SVille Syrjälä /** 473fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 474fee884edSDaniel Vetter * @dev_priv: driver private 475fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 476fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 477fee884edSDaniel Vetter */ 47847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 479fee884edSDaniel Vetter uint32_t interrupt_mask, 480fee884edSDaniel Vetter uint32_t enabled_irq_mask) 481fee884edSDaniel Vetter { 482fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 483fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 484fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 485fee884edSDaniel Vetter 48615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 48715a17aaeSDaniel Vetter 488fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 489fee884edSDaniel Vetter 4909df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 491c67a470bSPaulo Zanoni return; 492c67a470bSPaulo Zanoni 493fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 494fee884edSDaniel Vetter POSTING_READ(SDEIMR); 495fee884edSDaniel Vetter } 4968664281bSPaulo Zanoni 497b5ea642aSDaniel Vetter static void 498755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 499755e9019SImre Deak u32 enable_mask, u32 status_mask) 5007c463586SKeith Packard { 501f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 502755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5037c463586SKeith Packard 504b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 505d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 506b79480baSDaniel Vetter 50704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 50804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 50904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 51004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 511755e9019SImre Deak return; 512755e9019SImre Deak 513755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 51446c06a30SVille Syrjälä return; 51546c06a30SVille Syrjälä 51691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 51791d181ddSImre Deak 5187c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 519755e9019SImre Deak pipestat |= enable_mask | status_mask; 52046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5213143a2bfSChris Wilson POSTING_READ(reg); 5227c463586SKeith Packard } 5237c463586SKeith Packard 524b5ea642aSDaniel Vetter static void 525755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 526755e9019SImre Deak u32 enable_mask, u32 status_mask) 5277c463586SKeith Packard { 528f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 529755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5307c463586SKeith Packard 531b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 532d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 533b79480baSDaniel Vetter 53404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 53504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 53604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 53704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 53846c06a30SVille Syrjälä return; 53946c06a30SVille Syrjälä 540755e9019SImre Deak if ((pipestat & enable_mask) == 0) 541755e9019SImre Deak return; 542755e9019SImre Deak 54391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 54491d181ddSImre Deak 545755e9019SImre Deak pipestat &= ~enable_mask; 54646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5473143a2bfSChris Wilson POSTING_READ(reg); 5487c463586SKeith Packard } 5497c463586SKeith Packard 55010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 55110c59c51SImre Deak { 55210c59c51SImre Deak u32 enable_mask = status_mask << 16; 55310c59c51SImre Deak 55410c59c51SImre Deak /* 555724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 556724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 55710c59c51SImre Deak */ 55810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 55910c59c51SImre Deak return 0; 560724a6905SVille Syrjälä /* 561724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 562724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 563724a6905SVille Syrjälä */ 564724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 565724a6905SVille Syrjälä return 0; 56610c59c51SImre Deak 56710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 56810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 56910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 57010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 57110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 57210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 57310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 57410c59c51SImre Deak 57510c59c51SImre Deak return enable_mask; 57610c59c51SImre Deak } 57710c59c51SImre Deak 578755e9019SImre Deak void 579755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 580755e9019SImre Deak u32 status_mask) 581755e9019SImre Deak { 582755e9019SImre Deak u32 enable_mask; 583755e9019SImre Deak 584666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 58510c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 58610c59c51SImre Deak status_mask); 58710c59c51SImre Deak else 588755e9019SImre Deak enable_mask = status_mask << 16; 589755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 590755e9019SImre Deak } 591755e9019SImre Deak 592755e9019SImre Deak void 593755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 594755e9019SImre Deak u32 status_mask) 595755e9019SImre Deak { 596755e9019SImre Deak u32 enable_mask; 597755e9019SImre Deak 598666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 59910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 60010c59c51SImre Deak status_mask); 60110c59c51SImre Deak else 602755e9019SImre Deak enable_mask = status_mask << 16; 603755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 604755e9019SImre Deak } 605755e9019SImre Deak 606c0e09200SDave Airlie /** 607f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 608468f9d29SJavier Martinez Canillas * @dev: drm device 60901c66889SZhao Yakui */ 610f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 61101c66889SZhao Yakui { 6122d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6131ec14ad3SChris Wilson 614f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 615f49e38ddSJani Nikula return; 616f49e38ddSJani Nikula 61713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 61801c66889SZhao Yakui 619755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 620a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 6213b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 622755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6231ec14ad3SChris Wilson 62413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 62501c66889SZhao Yakui } 62601c66889SZhao Yakui 627f75f3746SVille Syrjälä /* 628f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 629f75f3746SVille Syrjälä * around the vertical blanking period. 630f75f3746SVille Syrjälä * 631f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 632f75f3746SVille Syrjälä * vblank_start >= 3 633f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 634f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 635f75f3746SVille Syrjälä * vtotal = vblank_start + 3 636f75f3746SVille Syrjälä * 637f75f3746SVille Syrjälä * start of vblank: 638f75f3746SVille Syrjälä * latch double buffered registers 639f75f3746SVille Syrjälä * increment frame counter (ctg+) 640f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 641f75f3746SVille Syrjälä * | 642f75f3746SVille Syrjälä * | frame start: 643f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 644f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 645f75f3746SVille Syrjälä * | | 646f75f3746SVille Syrjälä * | | start of vsync: 647f75f3746SVille Syrjälä * | | generate vsync interrupt 648f75f3746SVille Syrjälä * | | | 649f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 650f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 651f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 652f75f3746SVille Syrjälä * | | <----vs-----> | 653f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 654f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 655f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 656f75f3746SVille Syrjälä * | | | 657f75f3746SVille Syrjälä * last visible pixel first visible pixel 658f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 659f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 660f75f3746SVille Syrjälä * 661f75f3746SVille Syrjälä * x = horizontal active 662f75f3746SVille Syrjälä * _ = horizontal blanking 663f75f3746SVille Syrjälä * hs = horizontal sync 664f75f3746SVille Syrjälä * va = vertical active 665f75f3746SVille Syrjälä * vb = vertical blanking 666f75f3746SVille Syrjälä * vs = vertical sync 667f75f3746SVille Syrjälä * vbs = vblank_start (number) 668f75f3746SVille Syrjälä * 669f75f3746SVille Syrjälä * Summary: 670f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 671f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 672f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 673f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 674f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 675f75f3746SVille Syrjälä */ 676f75f3746SVille Syrjälä 67788e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6784cdb83ecSVille Syrjälä { 6794cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6804cdb83ecSVille Syrjälä return 0; 6814cdb83ecSVille Syrjälä } 6824cdb83ecSVille Syrjälä 68342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 68442f52ef8SKeith Packard * we use as a pipe index 68542f52ef8SKeith Packard */ 68688e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6870a3e67a4SJesse Barnes { 6882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 689f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6900b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 691391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 692391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 693fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 694391f75e2SVille Syrjälä 6950b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6960b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6970b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6980b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6990b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 700391f75e2SVille Syrjälä 7010b2a8e09SVille Syrjälä /* Convert to pixel count */ 7020b2a8e09SVille Syrjälä vbl_start *= htotal; 7030b2a8e09SVille Syrjälä 7040b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7050b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7060b2a8e09SVille Syrjälä 7079db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7089db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7095eddb70bSChris Wilson 7100a3e67a4SJesse Barnes /* 7110a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7120a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7130a3e67a4SJesse Barnes * register. 7140a3e67a4SJesse Barnes */ 7150a3e67a4SJesse Barnes do { 7165eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 717391f75e2SVille Syrjälä low = I915_READ(low_frame); 7185eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7190a3e67a4SJesse Barnes } while (high1 != high2); 7200a3e67a4SJesse Barnes 7215eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 722391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7235eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 724391f75e2SVille Syrjälä 725391f75e2SVille Syrjälä /* 726391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 727391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 728391f75e2SVille Syrjälä * counter against vblank start. 729391f75e2SVille Syrjälä */ 730edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7310a3e67a4SJesse Barnes } 7320a3e67a4SJesse Barnes 733974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7349880b7a5SJesse Barnes { 7352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 7369880b7a5SJesse Barnes 737649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7389880b7a5SJesse Barnes } 7399880b7a5SJesse Barnes 74075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 741a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 742a225f079SVille Syrjälä { 743a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 744a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 745fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 746a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 74780715b2fSVille Syrjälä int position, vtotal; 748a225f079SVille Syrjälä 74980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 750a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 751a225f079SVille Syrjälä vtotal /= 2; 752a225f079SVille Syrjälä 753a225f079SVille Syrjälä if (IS_GEN2(dev)) 75475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 755a225f079SVille Syrjälä else 75675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 757a225f079SVille Syrjälä 758a225f079SVille Syrjälä /* 75941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 76041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 76141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 76241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 76341b578fbSJesse Barnes * 76441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 76541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 76641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 76741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 76841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 76941b578fbSJesse Barnes */ 770b2916819SMaarten Lankhorst if (HAS_DDI(dev) && !position) { 77141b578fbSJesse Barnes int i, temp; 77241b578fbSJesse Barnes 77341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 77441b578fbSJesse Barnes udelay(1); 77541b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 77641b578fbSJesse Barnes DSL_LINEMASK_GEN3; 77741b578fbSJesse Barnes if (temp != position) { 77841b578fbSJesse Barnes position = temp; 77941b578fbSJesse Barnes break; 78041b578fbSJesse Barnes } 78141b578fbSJesse Barnes } 78241b578fbSJesse Barnes } 78341b578fbSJesse Barnes 78441b578fbSJesse Barnes /* 78580715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 78680715b2fSVille Syrjälä * scanline_offset adjustment. 787a225f079SVille Syrjälä */ 78880715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 789a225f079SVille Syrjälä } 790a225f079SVille Syrjälä 79188e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 792abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 7933bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7943bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7950af7e4dfSMario Kleiner { 796c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 797c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 798c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 7993aa18df8SVille Syrjälä int position; 80078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8010af7e4dfSMario Kleiner bool in_vbl = true; 8020af7e4dfSMario Kleiner int ret = 0; 803ad3543edSMario Kleiner unsigned long irqflags; 8040af7e4dfSMario Kleiner 805fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8060af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8079db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8080af7e4dfSMario Kleiner return 0; 8090af7e4dfSMario Kleiner } 8100af7e4dfSMario Kleiner 811c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 81278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 813c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 814c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 815c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8160af7e4dfSMario Kleiner 817d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 818d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 819d31faf65SVille Syrjälä vbl_end /= 2; 820d31faf65SVille Syrjälä vtotal /= 2; 821d31faf65SVille Syrjälä } 822d31faf65SVille Syrjälä 823c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 824c2baf4b7SVille Syrjälä 825ad3543edSMario Kleiner /* 826ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 827ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 828ad3543edSMario Kleiner * following code must not block on uncore.lock. 829ad3543edSMario Kleiner */ 830ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 831ad3543edSMario Kleiner 832ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 833ad3543edSMario Kleiner 834ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 835ad3543edSMario Kleiner if (stime) 836ad3543edSMario Kleiner *stime = ktime_get(); 837ad3543edSMario Kleiner 8387c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8390af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8400af7e4dfSMario Kleiner * scanout position from Display scan line register. 8410af7e4dfSMario Kleiner */ 842a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8430af7e4dfSMario Kleiner } else { 8440af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8450af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8460af7e4dfSMario Kleiner * scanout position. 8470af7e4dfSMario Kleiner */ 84875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8490af7e4dfSMario Kleiner 8503aa18df8SVille Syrjälä /* convert to pixel counts */ 8513aa18df8SVille Syrjälä vbl_start *= htotal; 8523aa18df8SVille Syrjälä vbl_end *= htotal; 8533aa18df8SVille Syrjälä vtotal *= htotal; 85478e8fc6bSVille Syrjälä 85578e8fc6bSVille Syrjälä /* 8567e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8577e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8587e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8597e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8607e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8617e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8627e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8637e78f1cbSVille Syrjälä */ 8647e78f1cbSVille Syrjälä if (position >= vtotal) 8657e78f1cbSVille Syrjälä position = vtotal - 1; 8667e78f1cbSVille Syrjälä 8677e78f1cbSVille Syrjälä /* 86878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 86978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 87078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 87178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 87278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 87378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 87478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 87578e8fc6bSVille Syrjälä */ 87678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8773aa18df8SVille Syrjälä } 8783aa18df8SVille Syrjälä 879ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 880ad3543edSMario Kleiner if (etime) 881ad3543edSMario Kleiner *etime = ktime_get(); 882ad3543edSMario Kleiner 883ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 884ad3543edSMario Kleiner 885ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 886ad3543edSMario Kleiner 8873aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8883aa18df8SVille Syrjälä 8893aa18df8SVille Syrjälä /* 8903aa18df8SVille Syrjälä * While in vblank, position will be negative 8913aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8923aa18df8SVille Syrjälä * vblank, position will be positive counting 8933aa18df8SVille Syrjälä * up since vbl_end. 8943aa18df8SVille Syrjälä */ 8953aa18df8SVille Syrjälä if (position >= vbl_start) 8963aa18df8SVille Syrjälä position -= vbl_end; 8973aa18df8SVille Syrjälä else 8983aa18df8SVille Syrjälä position += vtotal - vbl_end; 8993aa18df8SVille Syrjälä 9007c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 9013aa18df8SVille Syrjälä *vpos = position; 9023aa18df8SVille Syrjälä *hpos = 0; 9033aa18df8SVille Syrjälä } else { 9040af7e4dfSMario Kleiner *vpos = position / htotal; 9050af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9060af7e4dfSMario Kleiner } 9070af7e4dfSMario Kleiner 9080af7e4dfSMario Kleiner /* In vblank? */ 9090af7e4dfSMario Kleiner if (in_vbl) 9103d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9110af7e4dfSMario Kleiner 9120af7e4dfSMario Kleiner return ret; 9130af7e4dfSMario Kleiner } 9140af7e4dfSMario Kleiner 915a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 916a225f079SVille Syrjälä { 917a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 918a225f079SVille Syrjälä unsigned long irqflags; 919a225f079SVille Syrjälä int position; 920a225f079SVille Syrjälä 921a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 922a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 923a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 924a225f079SVille Syrjälä 925a225f079SVille Syrjälä return position; 926a225f079SVille Syrjälä } 927a225f079SVille Syrjälä 92888e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9290af7e4dfSMario Kleiner int *max_error, 9300af7e4dfSMario Kleiner struct timeval *vblank_time, 9310af7e4dfSMario Kleiner unsigned flags) 9320af7e4dfSMario Kleiner { 9334041b853SChris Wilson struct drm_crtc *crtc; 9340af7e4dfSMario Kleiner 93588e72717SThierry Reding if (pipe >= INTEL_INFO(dev)->num_pipes) { 93688e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9370af7e4dfSMario Kleiner return -EINVAL; 9380af7e4dfSMario Kleiner } 9390af7e4dfSMario Kleiner 9400af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9414041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9424041b853SChris Wilson if (crtc == NULL) { 94388e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9444041b853SChris Wilson return -EINVAL; 9454041b853SChris Wilson } 9464041b853SChris Wilson 947fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 94888e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9494041b853SChris Wilson return -EBUSY; 9504041b853SChris Wilson } 9510af7e4dfSMario Kleiner 9520af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9534041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9544041b853SChris Wilson vblank_time, flags, 955fc467a22SMaarten Lankhorst &crtc->hwmode); 9560af7e4dfSMario Kleiner } 9570af7e4dfSMario Kleiner 958d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 959f97108d1SJesse Barnes { 9602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 961b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9629270388eSDaniel Vetter u8 new_delay; 9639270388eSDaniel Vetter 964d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 965f97108d1SJesse Barnes 96673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 96773edd18fSDaniel Vetter 96820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9699270388eSDaniel Vetter 9707648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 971b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 972b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 973f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 974f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 975f97108d1SJesse Barnes 976f97108d1SJesse Barnes /* Handle RCS change request from hw */ 977b5b72e89SMatthew Garrett if (busy_up > max_avg) { 97820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 97920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 98020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 98120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 982b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 98320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 98420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 98520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 98620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 987f97108d1SJesse Barnes } 988f97108d1SJesse Barnes 9897648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 99020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 991f97108d1SJesse Barnes 992d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9939270388eSDaniel Vetter 994f97108d1SJesse Barnes return; 995f97108d1SJesse Barnes } 996f97108d1SJesse Barnes 9970bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 998549f7365SChris Wilson { 999117897f4STvrtko Ursulin if (!intel_engine_initialized(engine)) 1000475553deSChris Wilson return; 1001475553deSChris Wilson 10020bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 100312471ba8SChris Wilson engine->user_interrupts++; 10049862e600SChris Wilson 10050bc40be8STvrtko Ursulin wake_up_all(&engine->irq_queue); 1006549f7365SChris Wilson } 1007549f7365SChris Wilson 100843cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 100943cf3bf0SChris Wilson struct intel_rps_ei *ei) 101031685c25SDeepak S { 101143cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 101243cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 101343cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 101431685c25SDeepak S } 101531685c25SDeepak S 101643cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 101743cf3bf0SChris Wilson const struct intel_rps_ei *old, 101843cf3bf0SChris Wilson const struct intel_rps_ei *now, 101943cf3bf0SChris Wilson int threshold) 102031685c25SDeepak S { 102143cf3bf0SChris Wilson u64 time, c0; 10227bad74d5SVille Syrjälä unsigned int mul = 100; 102331685c25SDeepak S 102443cf3bf0SChris Wilson if (old->cz_clock == 0) 102543cf3bf0SChris Wilson return false; 102631685c25SDeepak S 10277bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10287bad74d5SVille Syrjälä mul <<= 8; 10297bad74d5SVille Syrjälä 103043cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10317bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 103231685c25SDeepak S 103343cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 103443cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 103543cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 103643cf3bf0SChris Wilson */ 103743cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 103843cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10397bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 104031685c25SDeepak S 104143cf3bf0SChris Wilson return c0 >= time; 104231685c25SDeepak S } 104331685c25SDeepak S 104443cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 104543cf3bf0SChris Wilson { 104643cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 104743cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 104843cf3bf0SChris Wilson } 104943cf3bf0SChris Wilson 105043cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 105143cf3bf0SChris Wilson { 105243cf3bf0SChris Wilson struct intel_rps_ei now; 105343cf3bf0SChris Wilson u32 events = 0; 105443cf3bf0SChris Wilson 10556f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 105643cf3bf0SChris Wilson return 0; 105743cf3bf0SChris Wilson 105843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 105943cf3bf0SChris Wilson if (now.cz_clock == 0) 106043cf3bf0SChris Wilson return 0; 106131685c25SDeepak S 106243cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 106343cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 106443cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10658fb55197SChris Wilson dev_priv->rps.down_threshold)) 106643cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 106743cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 106831685c25SDeepak S } 106931685c25SDeepak S 107043cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 107143cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 107243cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 10738fb55197SChris Wilson dev_priv->rps.up_threshold)) 107443cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 107543cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 107643cf3bf0SChris Wilson } 107743cf3bf0SChris Wilson 107843cf3bf0SChris Wilson return events; 107931685c25SDeepak S } 108031685c25SDeepak S 1081f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1082f5a4c67dSChris Wilson { 1083e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 1084f5a4c67dSChris Wilson 1085b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 1086e2f80391STvrtko Ursulin if (engine->irq_refcount) 1087f5a4c67dSChris Wilson return true; 1088f5a4c67dSChris Wilson 1089f5a4c67dSChris Wilson return false; 1090f5a4c67dSChris Wilson } 1091f5a4c67dSChris Wilson 10924912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10933b8d8d91SJesse Barnes { 10942d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10952d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 10968d3afd7dSChris Wilson bool client_boost; 10978d3afd7dSChris Wilson int new_delay, adj, min, max; 1098edbfdb45SPaulo Zanoni u32 pm_iir; 10993b8d8d91SJesse Barnes 110059cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1101d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1102d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1103d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1104d4d70aa5SImre Deak return; 1105d4d70aa5SImre Deak } 11061f814dacSImre Deak 11071f814dacSImre Deak /* 11081f814dacSImre Deak * The RPS work is synced during runtime suspend, we don't require a 11091f814dacSImre Deak * wakeref. TODO: instead of disabling the asserts make sure that we 11101f814dacSImre Deak * always hold an RPM reference while the work is running. 11111f814dacSImre Deak */ 11121f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 11131f814dacSImre Deak 1114c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1115c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1116a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1117480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 11188d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11198d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 112059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11214912d041SBen Widawsky 112260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1123a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 112460611c13SPaulo Zanoni 11258d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11261f814dacSImre Deak goto out; 11273b8d8d91SJesse Barnes 11284fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11297b9e0ae6SChris Wilson 113043cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 113143cf3bf0SChris Wilson 1132dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1133edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11348d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11358d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 11368d3afd7dSChris Wilson 11378d3afd7dSChris Wilson if (client_boost) { 11388d3afd7dSChris Wilson new_delay = dev_priv->rps.max_freq_softlimit; 11398d3afd7dSChris Wilson adj = 0; 11408d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1141dd75fdc8SChris Wilson if (adj > 0) 1142dd75fdc8SChris Wilson adj *= 2; 1143edcf284bSChris Wilson else /* CHV needs even encode values */ 1144edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11457425034aSVille Syrjälä /* 11467425034aSVille Syrjälä * For better performance, jump directly 11477425034aSVille Syrjälä * to RPe if we're below it. 11487425034aSVille Syrjälä */ 1149edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1150b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1151edcf284bSChris Wilson adj = 0; 1152edcf284bSChris Wilson } 1153f5a4c67dSChris Wilson } else if (any_waiters(dev_priv)) { 1154f5a4c67dSChris Wilson adj = 0; 1155dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1156b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1157b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1158dd75fdc8SChris Wilson else 1159b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1160dd75fdc8SChris Wilson adj = 0; 1161dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1162dd75fdc8SChris Wilson if (adj < 0) 1163dd75fdc8SChris Wilson adj *= 2; 1164edcf284bSChris Wilson else /* CHV needs even encode values */ 1165edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1166dd75fdc8SChris Wilson } else { /* unknown event */ 1167edcf284bSChris Wilson adj = 0; 1168dd75fdc8SChris Wilson } 11693b8d8d91SJesse Barnes 1170edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1171edcf284bSChris Wilson 117279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 117379249636SBen Widawsky * interrupt 117479249636SBen Widawsky */ 1175edcf284bSChris Wilson new_delay += adj; 11768d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 117727544369SDeepak S 1178ffe02b40SVille Syrjälä intel_set_rps(dev_priv->dev, new_delay); 11793b8d8d91SJesse Barnes 11804fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11811f814dacSImre Deak out: 11821f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 11833b8d8d91SJesse Barnes } 11843b8d8d91SJesse Barnes 1185e3689190SBen Widawsky 1186e3689190SBen Widawsky /** 1187e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1188e3689190SBen Widawsky * occurred. 1189e3689190SBen Widawsky * @work: workqueue struct 1190e3689190SBen Widawsky * 1191e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1192e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1193e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1194e3689190SBen Widawsky */ 1195e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1196e3689190SBen Widawsky { 11972d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11982d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1199e3689190SBen Widawsky u32 error_status, row, bank, subbank; 120035a85ac6SBen Widawsky char *parity_event[6]; 1201e3689190SBen Widawsky uint32_t misccpctl; 120235a85ac6SBen Widawsky uint8_t slice = 0; 1203e3689190SBen Widawsky 1204e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1205e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1206e3689190SBen Widawsky * any time we access those registers. 1207e3689190SBen Widawsky */ 1208e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1209e3689190SBen Widawsky 121035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 121135a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 121235a85ac6SBen Widawsky goto out; 121335a85ac6SBen Widawsky 1214e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1215e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1216e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1217e3689190SBen Widawsky 121835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1219f0f59a00SVille Syrjälä i915_reg_t reg; 122035a85ac6SBen Widawsky 122135a85ac6SBen Widawsky slice--; 12222d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 122335a85ac6SBen Widawsky break; 122435a85ac6SBen Widawsky 122535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 122635a85ac6SBen Widawsky 12276fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 122835a85ac6SBen Widawsky 122935a85ac6SBen Widawsky error_status = I915_READ(reg); 1230e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1231e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1232e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1233e3689190SBen Widawsky 123435a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 123535a85ac6SBen Widawsky POSTING_READ(reg); 1236e3689190SBen Widawsky 1237cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1238e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1239e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1240e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 124135a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 124235a85ac6SBen Widawsky parity_event[5] = NULL; 1243e3689190SBen Widawsky 12445bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1245e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1246e3689190SBen Widawsky 124735a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 124835a85ac6SBen Widawsky slice, row, bank, subbank); 1249e3689190SBen Widawsky 125035a85ac6SBen Widawsky kfree(parity_event[4]); 1251e3689190SBen Widawsky kfree(parity_event[3]); 1252e3689190SBen Widawsky kfree(parity_event[2]); 1253e3689190SBen Widawsky kfree(parity_event[1]); 1254e3689190SBen Widawsky } 1255e3689190SBen Widawsky 125635a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 125735a85ac6SBen Widawsky 125835a85ac6SBen Widawsky out: 125935a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12604cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12612d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12624cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 126335a85ac6SBen Widawsky 126435a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 126535a85ac6SBen Widawsky } 126635a85ac6SBen Widawsky 1267*261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1268*261e40b8SVille Syrjälä u32 iir) 1269e3689190SBen Widawsky { 1270*261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1271e3689190SBen Widawsky return; 1272e3689190SBen Widawsky 1273d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1274*261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1275d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1276e3689190SBen Widawsky 1277*261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 127835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 127935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 128035a85ac6SBen Widawsky 128135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 128235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 128335a85ac6SBen Widawsky 1284a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1285e3689190SBen Widawsky } 1286e3689190SBen Widawsky 1287*261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1288f1af8fc1SPaulo Zanoni u32 gt_iir) 1289f1af8fc1SPaulo Zanoni { 1290f1af8fc1SPaulo Zanoni if (gt_iir & 1291f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 12924a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1293f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 12944a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1295f1af8fc1SPaulo Zanoni } 1296f1af8fc1SPaulo Zanoni 1297*261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1298e7b4c6b1SDaniel Vetter u32 gt_iir) 1299e7b4c6b1SDaniel Vetter { 1300e7b4c6b1SDaniel Vetter 1301cc609d5dSBen Widawsky if (gt_iir & 1302cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 13034a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1304cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13054a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1306cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13074a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[BCS]); 1308e7b4c6b1SDaniel Vetter 1309cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1310cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1311aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1312aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1313e3689190SBen Widawsky 1314*261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1315*261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1316e7b4c6b1SDaniel Vetter } 1317e7b4c6b1SDaniel Vetter 1318fbcc1a0cSNick Hoath static __always_inline void 13190bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1320fbcc1a0cSNick Hoath { 1321fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 13220bc40be8STvrtko Ursulin notify_ring(engine); 1323fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 132427af5eeaSTvrtko Ursulin tasklet_schedule(&engine->irq_tasklet); 1325fbcc1a0cSNick Hoath } 1326fbcc1a0cSNick Hoath 132774cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1328abd58f01SBen Widawsky u32 master_ctl) 1329abd58f01SBen Widawsky { 1330abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1331abd58f01SBen Widawsky 1332abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 13335dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(0)); 13345dd280b0SNick Hoath if (iir) { 13355dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(0), iir); 1336abd58f01SBen Widawsky ret = IRQ_HANDLED; 1337e981e7b1SThomas Daniel 13384a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[RCS], 1339fbcc1a0cSNick Hoath iir, GEN8_RCS_IRQ_SHIFT); 1340e981e7b1SThomas Daniel 13414a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[BCS], 1342fbcc1a0cSNick Hoath iir, GEN8_BCS_IRQ_SHIFT); 1343abd58f01SBen Widawsky } else 1344abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1345abd58f01SBen Widawsky } 1346abd58f01SBen Widawsky 134785f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 13485dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(1)); 13495dd280b0SNick Hoath if (iir) { 13505dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(1), iir); 1351abd58f01SBen Widawsky ret = IRQ_HANDLED; 1352e981e7b1SThomas Daniel 13534a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[VCS], 1354fbcc1a0cSNick Hoath iir, GEN8_VCS1_IRQ_SHIFT); 1355e981e7b1SThomas Daniel 13564a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[VCS2], 1357fbcc1a0cSNick Hoath iir, GEN8_VCS2_IRQ_SHIFT); 1358abd58f01SBen Widawsky } else 1359abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1360abd58f01SBen Widawsky } 1361abd58f01SBen Widawsky 136274cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 13635dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(3)); 13645dd280b0SNick Hoath if (iir) { 13655dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(3), iir); 136674cdb337SChris Wilson ret = IRQ_HANDLED; 136774cdb337SChris Wilson 13684a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[VECS], 1369fbcc1a0cSNick Hoath iir, GEN8_VECS_IRQ_SHIFT); 137074cdb337SChris Wilson } else 137174cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 137274cdb337SChris Wilson } 137374cdb337SChris Wilson 13740961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 13755dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(2)); 13765dd280b0SNick Hoath if (iir & dev_priv->pm_rps_events) { 1377cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 13785dd280b0SNick Hoath iir & dev_priv->pm_rps_events); 137938cc46d7SOscar Mateo ret = IRQ_HANDLED; 13805dd280b0SNick Hoath gen6_rps_irq_handler(dev_priv, iir); 13810961021aSBen Widawsky } else 13820961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13830961021aSBen Widawsky } 13840961021aSBen Widawsky 1385abd58f01SBen Widawsky return ret; 1386abd58f01SBen Widawsky } 1387abd58f01SBen Widawsky 138863c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 138963c88d22SImre Deak { 139063c88d22SImre Deak switch (port) { 139163c88d22SImre Deak case PORT_A: 1392195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 139363c88d22SImre Deak case PORT_B: 139463c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 139563c88d22SImre Deak case PORT_C: 139663c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 139763c88d22SImre Deak default: 139863c88d22SImre Deak return false; 139963c88d22SImre Deak } 140063c88d22SImre Deak } 140163c88d22SImre Deak 14026dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14036dbf30ceSVille Syrjälä { 14046dbf30ceSVille Syrjälä switch (port) { 14056dbf30ceSVille Syrjälä case PORT_E: 14066dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14076dbf30ceSVille Syrjälä default: 14086dbf30ceSVille Syrjälä return false; 14096dbf30ceSVille Syrjälä } 14106dbf30ceSVille Syrjälä } 14116dbf30ceSVille Syrjälä 141274c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 141374c0b395SVille Syrjälä { 141474c0b395SVille Syrjälä switch (port) { 141574c0b395SVille Syrjälä case PORT_A: 141674c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 141774c0b395SVille Syrjälä case PORT_B: 141874c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 141974c0b395SVille Syrjälä case PORT_C: 142074c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 142174c0b395SVille Syrjälä case PORT_D: 142274c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 142374c0b395SVille Syrjälä default: 142474c0b395SVille Syrjälä return false; 142574c0b395SVille Syrjälä } 142674c0b395SVille Syrjälä } 142774c0b395SVille Syrjälä 1428e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1429e4ce95aaSVille Syrjälä { 1430e4ce95aaSVille Syrjälä switch (port) { 1431e4ce95aaSVille Syrjälä case PORT_A: 1432e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1433e4ce95aaSVille Syrjälä default: 1434e4ce95aaSVille Syrjälä return false; 1435e4ce95aaSVille Syrjälä } 1436e4ce95aaSVille Syrjälä } 1437e4ce95aaSVille Syrjälä 1438676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 143913cf5504SDave Airlie { 144013cf5504SDave Airlie switch (port) { 144113cf5504SDave Airlie case PORT_B: 1442676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 144313cf5504SDave Airlie case PORT_C: 1444676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 144513cf5504SDave Airlie case PORT_D: 1446676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1447676574dfSJani Nikula default: 1448676574dfSJani Nikula return false; 144913cf5504SDave Airlie } 145013cf5504SDave Airlie } 145113cf5504SDave Airlie 1452676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 145313cf5504SDave Airlie { 145413cf5504SDave Airlie switch (port) { 145513cf5504SDave Airlie case PORT_B: 1456676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 145713cf5504SDave Airlie case PORT_C: 1458676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 145913cf5504SDave Airlie case PORT_D: 1460676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1461676574dfSJani Nikula default: 1462676574dfSJani Nikula return false; 146313cf5504SDave Airlie } 146413cf5504SDave Airlie } 146513cf5504SDave Airlie 146642db67d6SVille Syrjälä /* 146742db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 146842db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 146942db67d6SVille Syrjälä * hotplug detection results from several registers. 147042db67d6SVille Syrjälä * 147142db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 147242db67d6SVille Syrjälä */ 1473fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 14748c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1475fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1476fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1477676574dfSJani Nikula { 14788c841e57SJani Nikula enum port port; 1479676574dfSJani Nikula int i; 1480676574dfSJani Nikula 1481676574dfSJani Nikula for_each_hpd_pin(i) { 14828c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 14838c841e57SJani Nikula continue; 14848c841e57SJani Nikula 1485676574dfSJani Nikula *pin_mask |= BIT(i); 1486676574dfSJani Nikula 1487cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1488cc24fcdcSImre Deak continue; 1489cc24fcdcSImre Deak 1490fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1491676574dfSJani Nikula *long_mask |= BIT(i); 1492676574dfSJani Nikula } 1493676574dfSJani Nikula 1494676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1495676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1496676574dfSJani Nikula 1497676574dfSJani Nikula } 1498676574dfSJani Nikula 1499515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1500515ac2bbSDaniel Vetter { 15012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 150228c70f16SDaniel Vetter 150328c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1504515ac2bbSDaniel Vetter } 1505515ac2bbSDaniel Vetter 1506ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1507ce99c256SDaniel Vetter { 15082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 15099ee32feaSDaniel Vetter 15109ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1511ce99c256SDaniel Vetter } 1512ce99c256SDaniel Vetter 15138bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1514277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1515eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1516eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15178bc5e955SDaniel Vetter uint32_t crc4) 15188bf1e9f1SShuang He { 15198bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 15208bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15218bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1522ac2300d4SDamien Lespiau int head, tail; 1523b2c88f5bSDamien Lespiau 1524d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1525d538bbdfSDamien Lespiau 15260c912c79SDamien Lespiau if (!pipe_crc->entries) { 1527d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 152834273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15290c912c79SDamien Lespiau return; 15300c912c79SDamien Lespiau } 15310c912c79SDamien Lespiau 1532d538bbdfSDamien Lespiau head = pipe_crc->head; 1533d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1534b2c88f5bSDamien Lespiau 1535b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1536d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1537b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1538b2c88f5bSDamien Lespiau return; 1539b2c88f5bSDamien Lespiau } 1540b2c88f5bSDamien Lespiau 1541b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15428bf1e9f1SShuang He 15438bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1544eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1545eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1546eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1547eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1548eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1549b2c88f5bSDamien Lespiau 1550b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1551d538bbdfSDamien Lespiau pipe_crc->head = head; 1552d538bbdfSDamien Lespiau 1553d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 155407144428SDamien Lespiau 155507144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15568bf1e9f1SShuang He } 1557277de95eSDaniel Vetter #else 1558277de95eSDaniel Vetter static inline void 1559277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1560277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1561277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1562277de95eSDaniel Vetter uint32_t crc4) {} 1563277de95eSDaniel Vetter #endif 1564eba94eb9SDaniel Vetter 1565277de95eSDaniel Vetter 1566277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15675a69b89fSDaniel Vetter { 15685a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15695a69b89fSDaniel Vetter 1570277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 15715a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 15725a69b89fSDaniel Vetter 0, 0, 0, 0); 15735a69b89fSDaniel Vetter } 15745a69b89fSDaniel Vetter 1575277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1576eba94eb9SDaniel Vetter { 1577eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1578eba94eb9SDaniel Vetter 1579277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1580eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1581eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1582eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1583eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15848bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1585eba94eb9SDaniel Vetter } 15865b3a856bSDaniel Vetter 1587277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15885b3a856bSDaniel Vetter { 15895b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15900b5c5ed0SDaniel Vetter uint32_t res1, res2; 15910b5c5ed0SDaniel Vetter 15920b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 15930b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15940b5c5ed0SDaniel Vetter else 15950b5c5ed0SDaniel Vetter res1 = 0; 15960b5c5ed0SDaniel Vetter 15970b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 15980b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 15990b5c5ed0SDaniel Vetter else 16000b5c5ed0SDaniel Vetter res2 = 0; 16015b3a856bSDaniel Vetter 1602277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16030b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16040b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16050b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16060b5c5ed0SDaniel Vetter res1, res2); 16075b3a856bSDaniel Vetter } 16088bf1e9f1SShuang He 16091403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16101403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16111403c0d4SPaulo Zanoni * the work queue. */ 16121403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1613baf02a1fSBen Widawsky { 1614a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 161559cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1616480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1617d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1618d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 16192adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 162041a05a3aSDaniel Vetter } 1621d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1622d4d70aa5SImre Deak } 1623baf02a1fSBen Widawsky 1624c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1625c9a9a268SImre Deak return; 1626c9a9a268SImre Deak 16272d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 162812638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16294a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VECS]); 163012638c57SBen Widawsky 1631aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1632aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 163312638c57SBen Widawsky } 16341403c0d4SPaulo Zanoni } 1635baf02a1fSBen Widawsky 16368d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 16378d7849dbSVille Syrjälä { 16388d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 16398d7849dbSVille Syrjälä return false; 16408d7849dbSVille Syrjälä 16418d7849dbSVille Syrjälä return true; 16428d7849dbSVille Syrjälä } 16438d7849dbSVille Syrjälä 16442ecb8ca4SVille Syrjälä static void valleyview_pipestat_irq_ack(struct drm_device *dev, u32 iir, 16452ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 16467e231dbeSJesse Barnes { 1647c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 16487e231dbeSJesse Barnes int pipe; 16497e231dbeSJesse Barnes 165058ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 16511ca993d2SVille Syrjälä 16521ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 16531ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 16541ca993d2SVille Syrjälä return; 16551ca993d2SVille Syrjälä } 16561ca993d2SVille Syrjälä 1657055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1658f0f59a00SVille Syrjälä i915_reg_t reg; 1659bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 166091d181ddSImre Deak 1661bbb5eebfSDaniel Vetter /* 1662bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1663bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1664bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1665bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1666bbb5eebfSDaniel Vetter * handle. 1667bbb5eebfSDaniel Vetter */ 16680f239f4cSDaniel Vetter 16690f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 16700f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1671bbb5eebfSDaniel Vetter 1672bbb5eebfSDaniel Vetter switch (pipe) { 1673bbb5eebfSDaniel Vetter case PIPE_A: 1674bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1675bbb5eebfSDaniel Vetter break; 1676bbb5eebfSDaniel Vetter case PIPE_B: 1677bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1678bbb5eebfSDaniel Vetter break; 16793278f67fSVille Syrjälä case PIPE_C: 16803278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 16813278f67fSVille Syrjälä break; 1682bbb5eebfSDaniel Vetter } 1683bbb5eebfSDaniel Vetter if (iir & iir_bit) 1684bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1685bbb5eebfSDaniel Vetter 1686bbb5eebfSDaniel Vetter if (!mask) 168791d181ddSImre Deak continue; 168891d181ddSImre Deak 168991d181ddSImre Deak reg = PIPESTAT(pipe); 1690bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1691bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16927e231dbeSJesse Barnes 16937e231dbeSJesse Barnes /* 16947e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16957e231dbeSJesse Barnes */ 169691d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 169791d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 16987e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 16997e231dbeSJesse Barnes } 170058ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 17012ecb8ca4SVille Syrjälä } 17022ecb8ca4SVille Syrjälä 17032ecb8ca4SVille Syrjälä static void valleyview_pipestat_irq_handler(struct drm_device *dev, 17042ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 17052ecb8ca4SVille Syrjälä { 17062ecb8ca4SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 17072ecb8ca4SVille Syrjälä enum pipe pipe; 17087e231dbeSJesse Barnes 1709055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1710d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1711d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1712d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 171331acc7f5SJesse Barnes 1714579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 171531acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 171631acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 171731acc7f5SJesse Barnes } 17184356d586SDaniel Vetter 17194356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1720277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 17212d9d2b0bSVille Syrjälä 17221f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17231f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 172431acc7f5SJesse Barnes } 172531acc7f5SJesse Barnes 1726c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1727c1874ed7SImre Deak gmbus_irq_handler(dev); 1728c1874ed7SImre Deak } 1729c1874ed7SImre Deak 17301ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 173116c6c56bSVille Syrjälä { 173216c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 173316c6c56bSVille Syrjälä 17341ae3c34cSVille Syrjälä if (hotplug_status) 17353ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17361ae3c34cSVille Syrjälä 17371ae3c34cSVille Syrjälä return hotplug_status; 17381ae3c34cSVille Syrjälä } 17391ae3c34cSVille Syrjälä 17401ae3c34cSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev, 17411ae3c34cSVille Syrjälä u32 hotplug_status) 17421ae3c34cSVille Syrjälä { 17431ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 17443ff60f89SOscar Mateo 1745666a4537SWayne Boyer if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { 174616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 174716c6c56bSVille Syrjälä 174858f2cf24SVille Syrjälä if (hotplug_trigger) { 1749fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1750fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1751fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 175258f2cf24SVille Syrjälä 1753676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 175458f2cf24SVille Syrjälä } 1755369712e8SJani Nikula 1756369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 1757369712e8SJani Nikula dp_aux_irq_handler(dev); 175816c6c56bSVille Syrjälä } else { 175916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 176016c6c56bSVille Syrjälä 176158f2cf24SVille Syrjälä if (hotplug_trigger) { 1762fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 17634e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1764fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 1765676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 176616c6c56bSVille Syrjälä } 17673ff60f89SOscar Mateo } 176858f2cf24SVille Syrjälä } 176916c6c56bSVille Syrjälä 1770c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1771c1874ed7SImre Deak { 177245a83f84SDaniel Vetter struct drm_device *dev = arg; 17732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1774c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1775c1874ed7SImre Deak 17762dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17772dd2a883SImre Deak return IRQ_NONE; 17782dd2a883SImre Deak 17791f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17801f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 17811f814dacSImre Deak 17821e1cace9SVille Syrjälä do { 17836e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 17842ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17851ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1786a5e485a9SVille Syrjälä u32 ier = 0; 17873ff60f89SOscar Mateo 1788c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1789c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 17903ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1791c1874ed7SImre Deak 1792c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 17931e1cace9SVille Syrjälä break; 1794c1874ed7SImre Deak 1795c1874ed7SImre Deak ret = IRQ_HANDLED; 1796c1874ed7SImre Deak 1797a5e485a9SVille Syrjälä /* 1798a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1799a5e485a9SVille Syrjälä * 1800a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1801a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1802a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1803a5e485a9SVille Syrjälä * 1804a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1805a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1806a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1807a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1808a5e485a9SVille Syrjälä * bits this time around. 1809a5e485a9SVille Syrjälä */ 18104a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1811a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1812a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 18134a0a0202SVille Syrjälä 18144a0a0202SVille Syrjälä if (gt_iir) 18154a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 18164a0a0202SVille Syrjälä if (pm_iir) 18174a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 18184a0a0202SVille Syrjälä 18197ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 18201ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 18217ce4d1f2SVille Syrjälä 18223ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18233ff60f89SOscar Mateo * signalled in iir */ 18242ecb8ca4SVille Syrjälä valleyview_pipestat_irq_ack(dev, iir, pipe_stats); 18257ce4d1f2SVille Syrjälä 18267ce4d1f2SVille Syrjälä /* 18277ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18287ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18297ce4d1f2SVille Syrjälä */ 18307ce4d1f2SVille Syrjälä if (iir) 18317ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18324a0a0202SVille Syrjälä 1833a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 18344a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 18354a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 18361ae3c34cSVille Syrjälä 183752894874SVille Syrjälä if (gt_iir) 1838*261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 183952894874SVille Syrjälä if (pm_iir) 184052894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 184152894874SVille Syrjälä 18421ae3c34cSVille Syrjälä if (hotplug_status) 18431ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 18442ecb8ca4SVille Syrjälä 18452ecb8ca4SVille Syrjälä valleyview_pipestat_irq_handler(dev, pipe_stats); 18461e1cace9SVille Syrjälä } while (0); 18477e231dbeSJesse Barnes 18481f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18491f814dacSImre Deak 18507e231dbeSJesse Barnes return ret; 18517e231dbeSJesse Barnes } 18527e231dbeSJesse Barnes 185343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 185443f328d7SVille Syrjälä { 185545a83f84SDaniel Vetter struct drm_device *dev = arg; 185643f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 185743f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 185843f328d7SVille Syrjälä 18592dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18602dd2a883SImre Deak return IRQ_NONE; 18612dd2a883SImre Deak 18621f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18631f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18641f814dacSImre Deak 1865579de73bSChris Wilson do { 18666e814800SVille Syrjälä u32 master_ctl, iir; 18672ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18681ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1869a5e485a9SVille Syrjälä u32 ier = 0; 1870a5e485a9SVille Syrjälä 18718e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18723278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18733278f67fSVille Syrjälä 18743278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18758e5fd599SVille Syrjälä break; 187643f328d7SVille Syrjälä 187727b6c122SOscar Mateo ret = IRQ_HANDLED; 187827b6c122SOscar Mateo 1879a5e485a9SVille Syrjälä /* 1880a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1881a5e485a9SVille Syrjälä * 1882a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1883a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1884a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1885a5e485a9SVille Syrjälä * 1886a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1887a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1888a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1889a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1890a5e485a9SVille Syrjälä * bits this time around. 1891a5e485a9SVille Syrjälä */ 189243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1893a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1894a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 189543f328d7SVille Syrjälä 18967ce4d1f2SVille Syrjälä gen8_gt_irq_handler(dev_priv, master_ctl); 189727b6c122SOscar Mateo 189827b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18991ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 190043f328d7SVille Syrjälä 190127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 190227b6c122SOscar Mateo * signalled in iir */ 19032ecb8ca4SVille Syrjälä valleyview_pipestat_irq_ack(dev, iir, pipe_stats); 190443f328d7SVille Syrjälä 19057ce4d1f2SVille Syrjälä /* 19067ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19077ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19087ce4d1f2SVille Syrjälä */ 19097ce4d1f2SVille Syrjälä if (iir) 19107ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19117ce4d1f2SVille Syrjälä 1912a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1913e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 191443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19151ae3c34cSVille Syrjälä 19161ae3c34cSVille Syrjälä if (hotplug_status) 19171ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 19182ecb8ca4SVille Syrjälä 19192ecb8ca4SVille Syrjälä valleyview_pipestat_irq_handler(dev, pipe_stats); 1920579de73bSChris Wilson } while (0); 19213278f67fSVille Syrjälä 19221f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19231f814dacSImre Deak 192443f328d7SVille Syrjälä return ret; 192543f328d7SVille Syrjälä } 192643f328d7SVille Syrjälä 192740e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 192840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1929776ad806SJesse Barnes { 193040e56410SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 193142db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1932776ad806SJesse Barnes 19336a39d7c9SJani Nikula /* 19346a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 19356a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 19366a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 19376a39d7c9SJani Nikula * errors. 19386a39d7c9SJani Nikula */ 193913cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19406a39d7c9SJani Nikula if (!hotplug_trigger) { 19416a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 19426a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 19436a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 19446a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 19456a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 19466a39d7c9SJani Nikula } 19476a39d7c9SJani Nikula 194813cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19496a39d7c9SJani Nikula if (!hotplug_trigger) 19506a39d7c9SJani Nikula return; 195113cf5504SDave Airlie 1952fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 195340e56410SVille Syrjälä dig_hotplug_reg, hpd, 1954fd63e2a9SImre Deak pch_port_hotplug_long_detect); 195540e56410SVille Syrjälä 1956676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1957aaf5ec2eSSonika Jindal } 195891d131d2SDaniel Vetter 195940e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 196040e56410SVille Syrjälä { 196140e56410SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 196240e56410SVille Syrjälä int pipe; 196340e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 196440e56410SVille Syrjälä 196540e56410SVille Syrjälä ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 196640e56410SVille Syrjälä 1967cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1968cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1969776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1970cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1971cfc33bf7SVille Syrjälä port_name(port)); 1972cfc33bf7SVille Syrjälä } 1973776ad806SJesse Barnes 1974ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1975ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1976ce99c256SDaniel Vetter 1977776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1978515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1979776ad806SJesse Barnes 1980776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1981776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1982776ad806SJesse Barnes 1983776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1984776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1985776ad806SJesse Barnes 1986776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1987776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1988776ad806SJesse Barnes 19899db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1990055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19919db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19929db4a9c7SJesse Barnes pipe_name(pipe), 19939db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1994776ad806SJesse Barnes 1995776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1996776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1997776ad806SJesse Barnes 1998776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1999776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2000776ad806SJesse Barnes 2001776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 20021f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20038664281bSPaulo Zanoni 20048664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 20051f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20068664281bSPaulo Zanoni } 20078664281bSPaulo Zanoni 20088664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 20098664281bSPaulo Zanoni { 20108664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20118664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20125a69b89fSDaniel Vetter enum pipe pipe; 20138664281bSPaulo Zanoni 2014de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2015de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2016de032bf4SPaulo Zanoni 2017055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20181f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20191f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20208664281bSPaulo Zanoni 20215a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 20225a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2023277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 20245a69b89fSDaniel Vetter else 2025277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20265a69b89fSDaniel Vetter } 20275a69b89fSDaniel Vetter } 20288bf1e9f1SShuang He 20298664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20308664281bSPaulo Zanoni } 20318664281bSPaulo Zanoni 20328664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 20338664281bSPaulo Zanoni { 20348664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20358664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20368664281bSPaulo Zanoni 2037de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2038de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2039de032bf4SPaulo Zanoni 20408664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20411f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20428664281bSPaulo Zanoni 20438664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20441f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20458664281bSPaulo Zanoni 20468664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20471f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20488664281bSPaulo Zanoni 20498664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2050776ad806SJesse Barnes } 2051776ad806SJesse Barnes 205223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 205323e81d69SAdam Jackson { 20542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 205523e81d69SAdam Jackson int pipe; 20566dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2057aaf5ec2eSSonika Jindal 205840e56410SVille Syrjälä ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 205991d131d2SDaniel Vetter 2060cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2061cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 206223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2063cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2064cfc33bf7SVille Syrjälä port_name(port)); 2065cfc33bf7SVille Syrjälä } 206623e81d69SAdam Jackson 206723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2068ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 206923e81d69SAdam Jackson 207023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2071515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 207223e81d69SAdam Jackson 207323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 207423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 207523e81d69SAdam Jackson 207623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 207723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 207823e81d69SAdam Jackson 207923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2080055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 208123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 208223e81d69SAdam Jackson pipe_name(pipe), 208323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20848664281bSPaulo Zanoni 20858664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20868664281bSPaulo Zanoni cpt_serr_int_handler(dev); 208723e81d69SAdam Jackson } 208823e81d69SAdam Jackson 20896dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir) 20906dbf30ceSVille Syrjälä { 20916dbf30ceSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 20926dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20936dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20946dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20956dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20966dbf30ceSVille Syrjälä 20976dbf30ceSVille Syrjälä if (hotplug_trigger) { 20986dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20996dbf30ceSVille Syrjälä 21006dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21016dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21026dbf30ceSVille Syrjälä 21036dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 21046dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 210574c0b395SVille Syrjälä spt_port_hotplug_long_detect); 21066dbf30ceSVille Syrjälä } 21076dbf30ceSVille Syrjälä 21086dbf30ceSVille Syrjälä if (hotplug2_trigger) { 21096dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21106dbf30ceSVille Syrjälä 21116dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 21126dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 21136dbf30ceSVille Syrjälä 21146dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 21156dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 21166dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 21176dbf30ceSVille Syrjälä } 21186dbf30ceSVille Syrjälä 21196dbf30ceSVille Syrjälä if (pin_mask) 21206dbf30ceSVille Syrjälä intel_hpd_irq_handler(dev, pin_mask, long_mask); 21216dbf30ceSVille Syrjälä 21226dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 21236dbf30ceSVille Syrjälä gmbus_irq_handler(dev); 21246dbf30ceSVille Syrjälä } 21256dbf30ceSVille Syrjälä 212640e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 212740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2128c008bc6eSPaulo Zanoni { 212940e56410SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 2130e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2131e4ce95aaSVille Syrjälä 2132e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2133e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2134e4ce95aaSVille Syrjälä 2135e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 213640e56410SVille Syrjälä dig_hotplug_reg, hpd, 2137e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 213840e56410SVille Syrjälä 2139e4ce95aaSVille Syrjälä intel_hpd_irq_handler(dev, pin_mask, long_mask); 2140e4ce95aaSVille Syrjälä } 2141c008bc6eSPaulo Zanoni 214240e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 214340e56410SVille Syrjälä { 214440e56410SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 214540e56410SVille Syrjälä enum pipe pipe; 214640e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 214740e56410SVille Syrjälä 214840e56410SVille Syrjälä if (hotplug_trigger) 214940e56410SVille Syrjälä ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk); 215040e56410SVille Syrjälä 2151c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2152c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2153c008bc6eSPaulo Zanoni 2154c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2155c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2156c008bc6eSPaulo Zanoni 2157c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2158c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2159c008bc6eSPaulo Zanoni 2160055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2161d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2162d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2163d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2164c008bc6eSPaulo Zanoni 216540da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21661f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2167c008bc6eSPaulo Zanoni 216840da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 216940da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21705b3a856bSDaniel Vetter 217140da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 217240da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 217340da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 217440da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2175c008bc6eSPaulo Zanoni } 2176c008bc6eSPaulo Zanoni } 2177c008bc6eSPaulo Zanoni 2178c008bc6eSPaulo Zanoni /* check event from PCH */ 2179c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2180c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2181c008bc6eSPaulo Zanoni 2182c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2183c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2184c008bc6eSPaulo Zanoni else 2185c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2186c008bc6eSPaulo Zanoni 2187c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2188c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2189c008bc6eSPaulo Zanoni } 2190c008bc6eSPaulo Zanoni 2191c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2192c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2193c008bc6eSPaulo Zanoni } 2194c008bc6eSPaulo Zanoni 21959719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21969719fb98SPaulo Zanoni { 21979719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 219807d27e20SDamien Lespiau enum pipe pipe; 219923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 220023bb4cb5SVille Syrjälä 220140e56410SVille Syrjälä if (hotplug_trigger) 220240e56410SVille Syrjälä ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb); 22039719fb98SPaulo Zanoni 22049719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 22059719fb98SPaulo Zanoni ivb_err_int_handler(dev); 22069719fb98SPaulo Zanoni 22079719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 22089719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 22099719fb98SPaulo Zanoni 22109719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 22119719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 22129719fb98SPaulo Zanoni 2213055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2214d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2215d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2216d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 221740da17c2SDaniel Vetter 221840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 221907d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 222007d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 222107d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 22229719fb98SPaulo Zanoni } 22239719fb98SPaulo Zanoni } 22249719fb98SPaulo Zanoni 22259719fb98SPaulo Zanoni /* check event from PCH */ 22269719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 22279719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 22289719fb98SPaulo Zanoni 22299719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 22309719fb98SPaulo Zanoni 22319719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 22329719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 22339719fb98SPaulo Zanoni } 22349719fb98SPaulo Zanoni } 22359719fb98SPaulo Zanoni 223672c90f62SOscar Mateo /* 223772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 223872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 223972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 224072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 224172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 224272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 224372c90f62SOscar Mateo */ 2244f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2245b1f14ad0SJesse Barnes { 224645a83f84SDaniel Vetter struct drm_device *dev = arg; 22472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2248f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 22490e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2250b1f14ad0SJesse Barnes 22512dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22522dd2a883SImre Deak return IRQ_NONE; 22532dd2a883SImre Deak 22541f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22551f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22561f814dacSImre Deak 2257b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2258b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2259b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 226023a78516SPaulo Zanoni POSTING_READ(DEIER); 22610e43406bSChris Wilson 226244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 226344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 226444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 226544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 226644498aeaSPaulo Zanoni * due to its back queue). */ 2267ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 226844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 226944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 227044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2271ab5c608bSBen Widawsky } 227244498aeaSPaulo Zanoni 227372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 227472c90f62SOscar Mateo 22750e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22760e43406bSChris Wilson if (gt_iir) { 227772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 227872c90f62SOscar Mateo ret = IRQ_HANDLED; 2279d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 2280*261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2281d8fc8a47SPaulo Zanoni else 2282*261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 22830e43406bSChris Wilson } 2284b1f14ad0SJesse Barnes 2285b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22860e43406bSChris Wilson if (de_iir) { 228772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 228872c90f62SOscar Mateo ret = IRQ_HANDLED; 2289f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22909719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2291f1af8fc1SPaulo Zanoni else 2292f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22930e43406bSChris Wilson } 22940e43406bSChris Wilson 2295f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2296f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22970e43406bSChris Wilson if (pm_iir) { 2298b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22990e43406bSChris Wilson ret = IRQ_HANDLED; 230072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 23010e43406bSChris Wilson } 2302f1af8fc1SPaulo Zanoni } 2303b1f14ad0SJesse Barnes 2304b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2305b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2306ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 230744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 230844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2309ab5c608bSBen Widawsky } 2310b1f14ad0SJesse Barnes 23111f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23121f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 23131f814dacSImre Deak 2314b1f14ad0SJesse Barnes return ret; 2315b1f14ad0SJesse Barnes } 2316b1f14ad0SJesse Barnes 231740e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 231840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2319d04a492dSShashank Sharma { 2320cebd87a0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 2321cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2322d04a492dSShashank Sharma 2323a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2324a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2325d04a492dSShashank Sharma 2326cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 232740e56410SVille Syrjälä dig_hotplug_reg, hpd, 2328cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 232940e56410SVille Syrjälä 2330475c2e3bSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 2331d04a492dSShashank Sharma } 2332d04a492dSShashank Sharma 2333f11a0f46STvrtko Ursulin static irqreturn_t 2334f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2335abd58f01SBen Widawsky { 2336f11a0f46STvrtko Ursulin struct drm_device *dev = dev_priv->dev; 2337abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2338f11a0f46STvrtko Ursulin u32 iir; 2339c42664ccSDaniel Vetter enum pipe pipe; 234088e04703SJesse Barnes 2341abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2342e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2343e32192e1STvrtko Ursulin if (iir) { 2344e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2345abd58f01SBen Widawsky ret = IRQ_HANDLED; 2346e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 234738cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 234838cc46d7SOscar Mateo else 234938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2350abd58f01SBen Widawsky } 235138cc46d7SOscar Mateo else 235238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2353abd58f01SBen Widawsky } 2354abd58f01SBen Widawsky 23556d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2356e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2357e32192e1STvrtko Ursulin if (iir) { 2358e32192e1STvrtko Ursulin u32 tmp_mask; 2359d04a492dSShashank Sharma bool found = false; 2360cebd87a0SVille Syrjälä 2361e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23626d766f02SDaniel Vetter ret = IRQ_HANDLED; 236388e04703SJesse Barnes 2364e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2365e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2366e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2367e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2368e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2369e32192e1STvrtko Ursulin 2370e32192e1STvrtko Ursulin if (iir & tmp_mask) { 237138cc46d7SOscar Mateo dp_aux_irq_handler(dev); 2372d04a492dSShashank Sharma found = true; 2373d04a492dSShashank Sharma } 2374d04a492dSShashank Sharma 2375e32192e1STvrtko Ursulin if (IS_BROXTON(dev_priv)) { 2376e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2377e32192e1STvrtko Ursulin if (tmp_mask) { 2378e32192e1STvrtko Ursulin bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt); 2379d04a492dSShashank Sharma found = true; 2380d04a492dSShashank Sharma } 2381e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2382e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2383e32192e1STvrtko Ursulin if (tmp_mask) { 2384e32192e1STvrtko Ursulin ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw); 2385e32192e1STvrtko Ursulin found = true; 2386e32192e1STvrtko Ursulin } 2387e32192e1STvrtko Ursulin } 2388d04a492dSShashank Sharma 2389e32192e1STvrtko Ursulin if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) { 23909e63743eSShashank Sharma gmbus_irq_handler(dev); 23919e63743eSShashank Sharma found = true; 23929e63743eSShashank Sharma } 23939e63743eSShashank Sharma 2394d04a492dSShashank Sharma if (!found) 239538cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23966d766f02SDaniel Vetter } 239738cc46d7SOscar Mateo else 239838cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23996d766f02SDaniel Vetter } 24006d766f02SDaniel Vetter 2401055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2402e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2403abd58f01SBen Widawsky 2404c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2405c42664ccSDaniel Vetter continue; 2406c42664ccSDaniel Vetter 2407e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2408e32192e1STvrtko Ursulin if (!iir) { 2409e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2410e32192e1STvrtko Ursulin continue; 2411e32192e1STvrtko Ursulin } 2412770de83dSDamien Lespiau 2413e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2414e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2415e32192e1STvrtko Ursulin 2416e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_VBLANK && 2417d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2418d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2419abd58f01SBen Widawsky 2420e32192e1STvrtko Ursulin flip_done = iir; 2421b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2422e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2423770de83dSDamien Lespiau else 2424e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2425770de83dSDamien Lespiau 2426770de83dSDamien Lespiau if (flip_done) { 2427abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2428abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2429abd58f01SBen Widawsky } 2430abd58f01SBen Widawsky 2431e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 24320fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 24330fbe7870SDaniel Vetter 2434e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2435e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 243638d83c96SDaniel Vetter 2437e32192e1STvrtko Ursulin fault_errors = iir; 2438b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2439e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2440770de83dSDamien Lespiau else 2441e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2442770de83dSDamien Lespiau 2443770de83dSDamien Lespiau if (fault_errors) 244430100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 244530100f2bSDaniel Vetter pipe_name(pipe), 2446e32192e1STvrtko Ursulin fault_errors); 2447abd58f01SBen Widawsky } 2448abd58f01SBen Widawsky 2449266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) && 2450266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 245192d03a80SDaniel Vetter /* 245292d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 245392d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 245492d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 245592d03a80SDaniel Vetter */ 2456e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2457e32192e1STvrtko Ursulin if (iir) { 2458e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 245992d03a80SDaniel Vetter ret = IRQ_HANDLED; 24606dbf30ceSVille Syrjälä 24616dbf30ceSVille Syrjälä if (HAS_PCH_SPT(dev_priv)) 2462e32192e1STvrtko Ursulin spt_irq_handler(dev, iir); 24636dbf30ceSVille Syrjälä else 2464e32192e1STvrtko Ursulin cpt_irq_handler(dev, iir); 24652dfb0b81SJani Nikula } else { 24662dfb0b81SJani Nikula /* 24672dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24682dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24692dfb0b81SJani Nikula */ 24702dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 24712dfb0b81SJani Nikula } 247292d03a80SDaniel Vetter } 247392d03a80SDaniel Vetter 2474f11a0f46STvrtko Ursulin return ret; 2475f11a0f46STvrtko Ursulin } 2476f11a0f46STvrtko Ursulin 2477f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2478f11a0f46STvrtko Ursulin { 2479f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2480f11a0f46STvrtko Ursulin struct drm_i915_private *dev_priv = dev->dev_private; 2481f11a0f46STvrtko Ursulin u32 master_ctl; 2482f11a0f46STvrtko Ursulin irqreturn_t ret; 2483f11a0f46STvrtko Ursulin 2484f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2485f11a0f46STvrtko Ursulin return IRQ_NONE; 2486f11a0f46STvrtko Ursulin 2487f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2488f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2489f11a0f46STvrtko Ursulin if (!master_ctl) 2490f11a0f46STvrtko Ursulin return IRQ_NONE; 2491f11a0f46STvrtko Ursulin 2492f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2493f11a0f46STvrtko Ursulin 2494f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2495f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2496f11a0f46STvrtko Ursulin 2497f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2498f11a0f46STvrtko Ursulin ret = gen8_gt_irq_handler(dev_priv, master_ctl); 2499f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2500f11a0f46STvrtko Ursulin 2501cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2502cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2503abd58f01SBen Widawsky 25041f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 25051f814dacSImre Deak 2506abd58f01SBen Widawsky return ret; 2507abd58f01SBen Widawsky } 2508abd58f01SBen Widawsky 250917e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 251017e1df07SDaniel Vetter bool reset_completed) 251117e1df07SDaniel Vetter { 2512e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 251317e1df07SDaniel Vetter 251417e1df07SDaniel Vetter /* 251517e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 251617e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 251717e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 251817e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 251917e1df07SDaniel Vetter */ 252017e1df07SDaniel Vetter 252117e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 2522b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 2523e2f80391STvrtko Ursulin wake_up_all(&engine->irq_queue); 252417e1df07SDaniel Vetter 252517e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 252617e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 252717e1df07SDaniel Vetter 252817e1df07SDaniel Vetter /* 252917e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 253017e1df07SDaniel Vetter * reset state is cleared. 253117e1df07SDaniel Vetter */ 253217e1df07SDaniel Vetter if (reset_completed) 253317e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 253417e1df07SDaniel Vetter } 253517e1df07SDaniel Vetter 25368a905236SJesse Barnes /** 2537b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 2538468f9d29SJavier Martinez Canillas * @dev: drm device 25398a905236SJesse Barnes * 25408a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 25418a905236SJesse Barnes * was detected. 25428a905236SJesse Barnes */ 2543b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev) 25448a905236SJesse Barnes { 2545b8d24a06SMika Kuoppala struct drm_i915_private *dev_priv = to_i915(dev); 2546cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2547cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2548cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 254917e1df07SDaniel Vetter int ret; 25508a905236SJesse Barnes 25515bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 25528a905236SJesse Barnes 25537db0ba24SDaniel Vetter /* 25547db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 25557db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 25567db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 25577db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 25587db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 25597db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 25607db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 25617db0ba24SDaniel Vetter * work we don't need to worry about any other races. 25627db0ba24SDaniel Vetter */ 2563d98c52cfSChris Wilson if (i915_reset_in_progress(&dev_priv->gpu_error)) { 256444d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 25655bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 25667db0ba24SDaniel Vetter reset_event); 25671f83fee0SDaniel Vetter 256817e1df07SDaniel Vetter /* 2569f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2570f454c694SImre Deak * reference held, for example because there is a pending GPU 2571f454c694SImre Deak * request that won't finish until the reset is done. This 2572f454c694SImre Deak * isn't the case at least when we get here by doing a 2573f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2574f454c694SImre Deak */ 2575f454c694SImre Deak intel_runtime_pm_get(dev_priv); 25767514747dSVille Syrjälä 25777514747dSVille Syrjälä intel_prepare_reset(dev); 25787514747dSVille Syrjälä 2579f454c694SImre Deak /* 258017e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 258117e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 258217e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 258317e1df07SDaniel Vetter * deadlocks with the reset work. 258417e1df07SDaniel Vetter */ 2585f69061beSDaniel Vetter ret = i915_reset(dev); 2586f69061beSDaniel Vetter 25877514747dSVille Syrjälä intel_finish_reset(dev); 258817e1df07SDaniel Vetter 2589f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2590f454c694SImre Deak 2591d98c52cfSChris Wilson if (ret == 0) 25925bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2593f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 25941f83fee0SDaniel Vetter 259517e1df07SDaniel Vetter /* 259617e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 259717e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 259817e1df07SDaniel Vetter */ 259917e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2600f316a42cSBen Gamari } 26018a905236SJesse Barnes } 26028a905236SJesse Barnes 260335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2604c0e09200SDave Airlie { 26058a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2606bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 260763eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2608050ee91fSBen Widawsky int pipe, i; 260963eeaf38SJesse Barnes 261035aed2e6SChris Wilson if (!eir) 261135aed2e6SChris Wilson return; 261263eeaf38SJesse Barnes 2613a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 26148a905236SJesse Barnes 2615bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2616bd9854f9SBen Widawsky 26178a905236SJesse Barnes if (IS_G4X(dev)) { 26188a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 26198a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 26208a905236SJesse Barnes 2621a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2622a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2623050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2624050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2625a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2626a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 26278a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26283143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 26298a905236SJesse Barnes } 26308a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 26318a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2632a70491ccSJoe Perches pr_err("page table error\n"); 2633a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 26348a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 26353143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 26368a905236SJesse Barnes } 26378a905236SJesse Barnes } 26388a905236SJesse Barnes 2639a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 264063eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 264163eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2642a70491ccSJoe Perches pr_err("page table error\n"); 2643a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 264463eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 26453143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 264663eeaf38SJesse Barnes } 26478a905236SJesse Barnes } 26488a905236SJesse Barnes 264963eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2650a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2651055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2652a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 26539db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 265463eeaf38SJesse Barnes /* pipestat has already been acked */ 265563eeaf38SJesse Barnes } 265663eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2657a70491ccSJoe Perches pr_err("instruction error\n"); 2658a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2659050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2660050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2661a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 266263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 266363eeaf38SJesse Barnes 2664a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2665a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2666a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 266763eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 26683143a2bfSChris Wilson POSTING_READ(IPEIR); 266963eeaf38SJesse Barnes } else { 267063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 267163eeaf38SJesse Barnes 2672a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2673a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2674a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2675a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 267663eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26773143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 267863eeaf38SJesse Barnes } 267963eeaf38SJesse Barnes } 268063eeaf38SJesse Barnes 268163eeaf38SJesse Barnes I915_WRITE(EIR, eir); 26823143a2bfSChris Wilson POSTING_READ(EIR); 268363eeaf38SJesse Barnes eir = I915_READ(EIR); 268463eeaf38SJesse Barnes if (eir) { 268563eeaf38SJesse Barnes /* 268663eeaf38SJesse Barnes * some errors might have become stuck, 268763eeaf38SJesse Barnes * mask them. 268863eeaf38SJesse Barnes */ 268963eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 269063eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 269163eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 269263eeaf38SJesse Barnes } 269335aed2e6SChris Wilson } 269435aed2e6SChris Wilson 269535aed2e6SChris Wilson /** 2696b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 269735aed2e6SChris Wilson * @dev: drm device 269814b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 2699aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 270035aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 270135aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 270235aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 270335aed2e6SChris Wilson * of a ring dump etc.). 270435aed2e6SChris Wilson */ 270514b730fcSarun.siluvery@linux.intel.com void i915_handle_error(struct drm_device *dev, u32 engine_mask, 270658174462SMika Kuoppala const char *fmt, ...) 270735aed2e6SChris Wilson { 270835aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 270958174462SMika Kuoppala va_list args; 271058174462SMika Kuoppala char error_msg[80]; 271135aed2e6SChris Wilson 271258174462SMika Kuoppala va_start(args, fmt); 271358174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 271458174462SMika Kuoppala va_end(args); 271558174462SMika Kuoppala 271614b730fcSarun.siluvery@linux.intel.com i915_capture_error_state(dev, engine_mask, error_msg); 271735aed2e6SChris Wilson i915_report_and_clear_eir(dev); 27188a905236SJesse Barnes 271914b730fcSarun.siluvery@linux.intel.com if (engine_mask) { 2720805de8f4SPeter Zijlstra atomic_or(I915_RESET_IN_PROGRESS_FLAG, 2721f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2722ba1234d1SBen Gamari 272311ed50ecSBen Gamari /* 2724b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2725b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2726b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 272717e1df07SDaniel Vetter * processes will see a reset in progress and back off, 272817e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 272917e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 273017e1df07SDaniel Vetter * that the reset work needs to acquire. 273117e1df07SDaniel Vetter * 273217e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 273317e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 273417e1df07SDaniel Vetter * counter atomic_t. 273511ed50ecSBen Gamari */ 273617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 273711ed50ecSBen Gamari } 273811ed50ecSBen Gamari 2739b8d24a06SMika Kuoppala i915_reset_and_wakeup(dev); 27408a905236SJesse Barnes } 27418a905236SJesse Barnes 274242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 274342f52ef8SKeith Packard * we use as a pipe index 274442f52ef8SKeith Packard */ 274588e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe) 27460a3e67a4SJesse Barnes { 27472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2748e9d21d7fSKeith Packard unsigned long irqflags; 274971e0ffa5SJesse Barnes 27501ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2751f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 27527c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2753755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27540a3e67a4SJesse Barnes else 27557c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2756755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 27571ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27588692d00eSChris Wilson 27590a3e67a4SJesse Barnes return 0; 27600a3e67a4SJesse Barnes } 27610a3e67a4SJesse Barnes 276288e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2763f796cf8fSJesse Barnes { 27642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2765f796cf8fSJesse Barnes unsigned long irqflags; 2766b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 276740da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2768f796cf8fSJesse Barnes 2769f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2770fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2771b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2772b1f14ad0SJesse Barnes 2773b1f14ad0SJesse Barnes return 0; 2774b1f14ad0SJesse Barnes } 2775b1f14ad0SJesse Barnes 277688e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe) 27777e231dbeSJesse Barnes { 27782d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27797e231dbeSJesse Barnes unsigned long irqflags; 27807e231dbeSJesse Barnes 27817e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 278231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2783755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27847e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27857e231dbeSJesse Barnes 27867e231dbeSJesse Barnes return 0; 27877e231dbeSJesse Barnes } 27887e231dbeSJesse Barnes 278988e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2790abd58f01SBen Widawsky { 2791abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2792abd58f01SBen Widawsky unsigned long irqflags; 2793abd58f01SBen Widawsky 2794abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2795013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2796abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2797013d3752SVille Syrjälä 2798abd58f01SBen Widawsky return 0; 2799abd58f01SBen Widawsky } 2800abd58f01SBen Widawsky 280142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 280242f52ef8SKeith Packard * we use as a pipe index 280342f52ef8SKeith Packard */ 280488e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe) 28050a3e67a4SJesse Barnes { 28062d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2807e9d21d7fSKeith Packard unsigned long irqflags; 28080a3e67a4SJesse Barnes 28091ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28107c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2811755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2812755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28131ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28140a3e67a4SJesse Barnes } 28150a3e67a4SJesse Barnes 281688e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2817f796cf8fSJesse Barnes { 28182d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2819f796cf8fSJesse Barnes unsigned long irqflags; 2820b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 282140da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2822f796cf8fSJesse Barnes 2823f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2824fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2825b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2826b1f14ad0SJesse Barnes } 2827b1f14ad0SJesse Barnes 282888e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe) 28297e231dbeSJesse Barnes { 28302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 28317e231dbeSJesse Barnes unsigned long irqflags; 28327e231dbeSJesse Barnes 28337e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 283431acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2835755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28367e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28377e231dbeSJesse Barnes } 28387e231dbeSJesse Barnes 283988e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2840abd58f01SBen Widawsky { 2841abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2842abd58f01SBen Widawsky unsigned long irqflags; 2843abd58f01SBen Widawsky 2844abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2845013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2846abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2847abd58f01SBen Widawsky } 2848abd58f01SBen Widawsky 28499107e9d2SChris Wilson static bool 28500bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno) 2851893eead0SChris Wilson { 2852cffa781eSChris Wilson return i915_seqno_passed(seqno, 2853cffa781eSChris Wilson READ_ONCE(engine->last_submitted_seqno)); 2854f65d9421SBen Gamari } 2855f65d9421SBen Gamari 2856a028c4b0SDaniel Vetter static bool 2857a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2858a028c4b0SDaniel Vetter { 2859a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2860a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2861a028c4b0SDaniel Vetter } else { 2862a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2863a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2864a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2865a028c4b0SDaniel Vetter } 2866a028c4b0SDaniel Vetter } 2867a028c4b0SDaniel Vetter 2868a4872ba6SOscar Mateo static struct intel_engine_cs * 28690bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr, 28700bc40be8STvrtko Ursulin u64 offset) 2871921d42eaSDaniel Vetter { 28720bc40be8STvrtko Ursulin struct drm_i915_private *dev_priv = engine->dev->dev_private; 2873a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2874921d42eaSDaniel Vetter 28752d1fe073SJoonas Lahtinen if (INTEL_INFO(dev_priv)->gen >= 8) { 2876b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28770bc40be8STvrtko Ursulin if (engine == signaller) 2878a6cdb93aSRodrigo Vivi continue; 2879a6cdb93aSRodrigo Vivi 28800bc40be8STvrtko Ursulin if (offset == signaller->semaphore.signal_ggtt[engine->id]) 2881a6cdb93aSRodrigo Vivi return signaller; 2882a6cdb93aSRodrigo Vivi } 2883921d42eaSDaniel Vetter } else { 2884921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2885921d42eaSDaniel Vetter 2886b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28870bc40be8STvrtko Ursulin if(engine == signaller) 2888921d42eaSDaniel Vetter continue; 2889921d42eaSDaniel Vetter 28900bc40be8STvrtko Ursulin if (sync_bits == signaller->semaphore.mbox.wait[engine->id]) 2891921d42eaSDaniel Vetter return signaller; 2892921d42eaSDaniel Vetter } 2893921d42eaSDaniel Vetter } 2894921d42eaSDaniel Vetter 2895a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 28960bc40be8STvrtko Ursulin engine->id, ipehr, offset); 2897921d42eaSDaniel Vetter 2898921d42eaSDaniel Vetter return NULL; 2899921d42eaSDaniel Vetter } 2900921d42eaSDaniel Vetter 2901a4872ba6SOscar Mateo static struct intel_engine_cs * 29020bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno) 2903a24a11e6SChris Wilson { 29040bc40be8STvrtko Ursulin struct drm_i915_private *dev_priv = engine->dev->dev_private; 290588fe429dSDaniel Vetter u32 cmd, ipehr, head; 2906a6cdb93aSRodrigo Vivi u64 offset = 0; 2907a6cdb93aSRodrigo Vivi int i, backwards; 2908a24a11e6SChris Wilson 2909381e8ae3STomas Elf /* 2910381e8ae3STomas Elf * This function does not support execlist mode - any attempt to 2911381e8ae3STomas Elf * proceed further into this function will result in a kernel panic 2912381e8ae3STomas Elf * when dereferencing ring->buffer, which is not set up in execlist 2913381e8ae3STomas Elf * mode. 2914381e8ae3STomas Elf * 2915381e8ae3STomas Elf * The correct way of doing it would be to derive the currently 2916381e8ae3STomas Elf * executing ring buffer from the current context, which is derived 2917381e8ae3STomas Elf * from the currently running request. Unfortunately, to get the 2918381e8ae3STomas Elf * current request we would have to grab the struct_mutex before doing 2919381e8ae3STomas Elf * anything else, which would be ill-advised since some other thread 2920381e8ae3STomas Elf * might have grabbed it already and managed to hang itself, causing 2921381e8ae3STomas Elf * the hang checker to deadlock. 2922381e8ae3STomas Elf * 2923381e8ae3STomas Elf * Therefore, this function does not support execlist mode in its 2924381e8ae3STomas Elf * current form. Just return NULL and move on. 2925381e8ae3STomas Elf */ 29260bc40be8STvrtko Ursulin if (engine->buffer == NULL) 2927381e8ae3STomas Elf return NULL; 2928381e8ae3STomas Elf 29290bc40be8STvrtko Ursulin ipehr = I915_READ(RING_IPEHR(engine->mmio_base)); 29300bc40be8STvrtko Ursulin if (!ipehr_is_semaphore_wait(engine->dev, ipehr)) 29316274f212SChris Wilson return NULL; 2932a24a11e6SChris Wilson 293388fe429dSDaniel Vetter /* 293488fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 293588fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2936a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2937a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 293888fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 293988fe429dSDaniel Vetter * ringbuffer itself. 2940a24a11e6SChris Wilson */ 29410bc40be8STvrtko Ursulin head = I915_READ_HEAD(engine) & HEAD_ADDR; 29420bc40be8STvrtko Ursulin backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4; 294388fe429dSDaniel Vetter 2944a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 294588fe429dSDaniel Vetter /* 294688fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 294788fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 294888fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 294988fe429dSDaniel Vetter */ 29500bc40be8STvrtko Ursulin head &= engine->buffer->size - 1; 295188fe429dSDaniel Vetter 295288fe429dSDaniel Vetter /* This here seems to blow up */ 29530bc40be8STvrtko Ursulin cmd = ioread32(engine->buffer->virtual_start + head); 2954a24a11e6SChris Wilson if (cmd == ipehr) 2955a24a11e6SChris Wilson break; 2956a24a11e6SChris Wilson 295788fe429dSDaniel Vetter head -= 4; 295888fe429dSDaniel Vetter } 2959a24a11e6SChris Wilson 296088fe429dSDaniel Vetter if (!i) 296188fe429dSDaniel Vetter return NULL; 296288fe429dSDaniel Vetter 29630bc40be8STvrtko Ursulin *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1; 29640bc40be8STvrtko Ursulin if (INTEL_INFO(engine->dev)->gen >= 8) { 29650bc40be8STvrtko Ursulin offset = ioread32(engine->buffer->virtual_start + head + 12); 2966a6cdb93aSRodrigo Vivi offset <<= 32; 29670bc40be8STvrtko Ursulin offset = ioread32(engine->buffer->virtual_start + head + 8); 2968a6cdb93aSRodrigo Vivi } 29690bc40be8STvrtko Ursulin return semaphore_wait_to_signaller_ring(engine, ipehr, offset); 2970a24a11e6SChris Wilson } 2971a24a11e6SChris Wilson 29720bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine) 29736274f212SChris Wilson { 29740bc40be8STvrtko Ursulin struct drm_i915_private *dev_priv = engine->dev->dev_private; 2975a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2976a0d036b0SChris Wilson u32 seqno; 29776274f212SChris Wilson 29780bc40be8STvrtko Ursulin engine->hangcheck.deadlock++; 29796274f212SChris Wilson 29800bc40be8STvrtko Ursulin signaller = semaphore_waits_for(engine, &seqno); 29814be17381SChris Wilson if (signaller == NULL) 29824be17381SChris Wilson return -1; 29834be17381SChris Wilson 29844be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 2985666796daSTvrtko Ursulin if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES) 29866274f212SChris Wilson return -1; 29876274f212SChris Wilson 2988c04e0f3bSChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller), seqno)) 29894be17381SChris Wilson return 1; 29904be17381SChris Wilson 2991a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2992a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2993a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29944be17381SChris Wilson return -1; 29954be17381SChris Wilson 29964be17381SChris Wilson return 0; 29976274f212SChris Wilson } 29986274f212SChris Wilson 29996274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 30006274f212SChris Wilson { 3001e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 30026274f212SChris Wilson 3003b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 3004e2f80391STvrtko Ursulin engine->hangcheck.deadlock = 0; 30056274f212SChris Wilson } 30066274f212SChris Wilson 30070bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine) 30081ec14ad3SChris Wilson { 300961642ff0SMika Kuoppala u32 instdone[I915_NUM_INSTDONE_REG]; 301061642ff0SMika Kuoppala bool stuck; 301161642ff0SMika Kuoppala int i; 30129107e9d2SChris Wilson 30130bc40be8STvrtko Ursulin if (engine->id != RCS) 301461642ff0SMika Kuoppala return true; 301561642ff0SMika Kuoppala 30160bc40be8STvrtko Ursulin i915_get_extra_instdone(engine->dev, instdone); 301761642ff0SMika Kuoppala 301861642ff0SMika Kuoppala /* There might be unstable subunit states even when 301961642ff0SMika Kuoppala * actual head is not moving. Filter out the unstable ones by 302061642ff0SMika Kuoppala * accumulating the undone -> done transitions and only 302161642ff0SMika Kuoppala * consider those as progress. 302261642ff0SMika Kuoppala */ 302361642ff0SMika Kuoppala stuck = true; 302461642ff0SMika Kuoppala for (i = 0; i < I915_NUM_INSTDONE_REG; i++) { 30250bc40be8STvrtko Ursulin const u32 tmp = instdone[i] | engine->hangcheck.instdone[i]; 302661642ff0SMika Kuoppala 30270bc40be8STvrtko Ursulin if (tmp != engine->hangcheck.instdone[i]) 302861642ff0SMika Kuoppala stuck = false; 302961642ff0SMika Kuoppala 30300bc40be8STvrtko Ursulin engine->hangcheck.instdone[i] |= tmp; 303161642ff0SMika Kuoppala } 303261642ff0SMika Kuoppala 303361642ff0SMika Kuoppala return stuck; 303461642ff0SMika Kuoppala } 303561642ff0SMika Kuoppala 303661642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 30370bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd) 303861642ff0SMika Kuoppala { 30390bc40be8STvrtko Ursulin if (acthd != engine->hangcheck.acthd) { 304061642ff0SMika Kuoppala 304161642ff0SMika Kuoppala /* Clear subunit states on head movement */ 30420bc40be8STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 30430bc40be8STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 304461642ff0SMika Kuoppala 3045f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 3046f260fe7bSMika Kuoppala } 3047f260fe7bSMika Kuoppala 30480bc40be8STvrtko Ursulin if (!subunits_stuck(engine)) 304961642ff0SMika Kuoppala return HANGCHECK_ACTIVE; 305061642ff0SMika Kuoppala 305161642ff0SMika Kuoppala return HANGCHECK_HUNG; 305261642ff0SMika Kuoppala } 305361642ff0SMika Kuoppala 305461642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 30550bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd) 305661642ff0SMika Kuoppala { 30570bc40be8STvrtko Ursulin struct drm_device *dev = engine->dev; 305861642ff0SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 305961642ff0SMika Kuoppala enum intel_ring_hangcheck_action ha; 306061642ff0SMika Kuoppala u32 tmp; 306161642ff0SMika Kuoppala 30620bc40be8STvrtko Ursulin ha = head_stuck(engine, acthd); 306361642ff0SMika Kuoppala if (ha != HANGCHECK_HUNG) 306461642ff0SMika Kuoppala return ha; 306561642ff0SMika Kuoppala 30669107e9d2SChris Wilson if (IS_GEN2(dev)) 3067f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30689107e9d2SChris Wilson 30699107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 30709107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 30719107e9d2SChris Wilson * and break the hang. This should work on 30729107e9d2SChris Wilson * all but the second generation chipsets. 30739107e9d2SChris Wilson */ 30740bc40be8STvrtko Ursulin tmp = I915_READ_CTL(engine); 30751ec14ad3SChris Wilson if (tmp & RING_WAIT) { 307614b730fcSarun.siluvery@linux.intel.com i915_handle_error(dev, 0, 307758174462SMika Kuoppala "Kicking stuck wait on %s", 30780bc40be8STvrtko Ursulin engine->name); 30790bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3080f2f4d82fSJani Nikula return HANGCHECK_KICK; 30811ec14ad3SChris Wilson } 3082a24a11e6SChris Wilson 30836274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 30840bc40be8STvrtko Ursulin switch (semaphore_passed(engine)) { 30856274f212SChris Wilson default: 3086f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30876274f212SChris Wilson case 1: 308814b730fcSarun.siluvery@linux.intel.com i915_handle_error(dev, 0, 308958174462SMika Kuoppala "Kicking stuck semaphore on %s", 30900bc40be8STvrtko Ursulin engine->name); 30910bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3092f2f4d82fSJani Nikula return HANGCHECK_KICK; 30936274f212SChris Wilson case 0: 3094f2f4d82fSJani Nikula return HANGCHECK_WAIT; 30956274f212SChris Wilson } 30969107e9d2SChris Wilson } 30979107e9d2SChris Wilson 3098f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3099a24a11e6SChris Wilson } 3100d1e61e7fSChris Wilson 310112471ba8SChris Wilson static unsigned kick_waiters(struct intel_engine_cs *engine) 310212471ba8SChris Wilson { 310312471ba8SChris Wilson struct drm_i915_private *i915 = to_i915(engine->dev); 310412471ba8SChris Wilson unsigned user_interrupts = READ_ONCE(engine->user_interrupts); 310512471ba8SChris Wilson 310612471ba8SChris Wilson if (engine->hangcheck.user_interrupts == user_interrupts && 310712471ba8SChris Wilson !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) { 310812471ba8SChris Wilson if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine))) 310912471ba8SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 311012471ba8SChris Wilson engine->name); 311112471ba8SChris Wilson else 311212471ba8SChris Wilson DRM_INFO("Fake missed irq on %s\n", 311312471ba8SChris Wilson engine->name); 311412471ba8SChris Wilson wake_up_all(&engine->irq_queue); 311512471ba8SChris Wilson } 311612471ba8SChris Wilson 311712471ba8SChris Wilson return user_interrupts; 311812471ba8SChris Wilson } 3119737b1506SChris Wilson /* 3120f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 312105407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 312205407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 312305407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 312405407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 312505407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3126f65d9421SBen Gamari */ 3127737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 3128f65d9421SBen Gamari { 3129737b1506SChris Wilson struct drm_i915_private *dev_priv = 3130737b1506SChris Wilson container_of(work, typeof(*dev_priv), 3131737b1506SChris Wilson gpu_error.hangcheck_work.work); 3132737b1506SChris Wilson struct drm_device *dev = dev_priv->dev; 3133e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 3134c3232b18SDave Gordon enum intel_engine_id id; 313505407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 3136666796daSTvrtko Ursulin bool stuck[I915_NUM_ENGINES] = { 0 }; 31379107e9d2SChris Wilson #define BUSY 1 31389107e9d2SChris Wilson #define KICK 5 31399107e9d2SChris Wilson #define HUNG 20 314024a65e62SMika Kuoppala #define ACTIVE_DECAY 15 3141893eead0SChris Wilson 3142d330a953SJani Nikula if (!i915.enable_hangcheck) 31433e0dc6b0SBen Widawsky return; 31443e0dc6b0SBen Widawsky 31451f814dacSImre Deak /* 31461f814dacSImre Deak * The hangcheck work is synced during runtime suspend, we don't 31471f814dacSImre Deak * require a wakeref. TODO: instead of disabling the asserts make 31481f814dacSImre Deak * sure that we hold a reference when this work is running. 31491f814dacSImre Deak */ 31501f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 31511f814dacSImre Deak 315275714940SMika Kuoppala /* As enabling the GPU requires fairly extensive mmio access, 315375714940SMika Kuoppala * periodically arm the mmio checker to see if we are triggering 315475714940SMika Kuoppala * any invalid access. 315575714940SMika Kuoppala */ 315675714940SMika Kuoppala intel_uncore_arm_unclaimed_mmio_detection(dev_priv); 315775714940SMika Kuoppala 3158c3232b18SDave Gordon for_each_engine_id(engine, dev_priv, id) { 315950877445SChris Wilson u64 acthd; 316050877445SChris Wilson u32 seqno; 316112471ba8SChris Wilson unsigned user_interrupts; 31629107e9d2SChris Wilson bool busy = true; 3163b4519513SChris Wilson 31646274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 31656274f212SChris Wilson 3166c04e0f3bSChris Wilson /* We don't strictly need an irq-barrier here, as we are not 3167c04e0f3bSChris Wilson * serving an interrupt request, be paranoid in case the 3168c04e0f3bSChris Wilson * barrier has side-effects (such as preventing a broken 3169c04e0f3bSChris Wilson * cacheline snoop) and so be sure that we can see the seqno 3170c04e0f3bSChris Wilson * advance. If the seqno should stick, due to a stale 3171c04e0f3bSChris Wilson * cacheline, we would erroneously declare the GPU hung. 3172c04e0f3bSChris Wilson */ 3173c04e0f3bSChris Wilson if (engine->irq_seqno_barrier) 3174c04e0f3bSChris Wilson engine->irq_seqno_barrier(engine); 3175c04e0f3bSChris Wilson 3176e2f80391STvrtko Ursulin acthd = intel_ring_get_active_head(engine); 3177c04e0f3bSChris Wilson seqno = engine->get_seqno(engine); 317805407ff8SMika Kuoppala 317912471ba8SChris Wilson /* Reset stuck interrupts between batch advances */ 318012471ba8SChris Wilson user_interrupts = 0; 318112471ba8SChris Wilson 3182e2f80391STvrtko Ursulin if (engine->hangcheck.seqno == seqno) { 3183e2f80391STvrtko Ursulin if (ring_idle(engine, seqno)) { 3184e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_IDLE; 3185e2f80391STvrtko Ursulin if (waitqueue_active(&engine->irq_queue)) { 3186094f9a54SChris Wilson /* Safeguard against driver failure */ 318712471ba8SChris Wilson user_interrupts = kick_waiters(engine); 3188e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 31899107e9d2SChris Wilson } else 31909107e9d2SChris Wilson busy = false; 319105407ff8SMika Kuoppala } else { 31926274f212SChris Wilson /* We always increment the hangcheck score 31936274f212SChris Wilson * if the ring is busy and still processing 31946274f212SChris Wilson * the same request, so that no single request 31956274f212SChris Wilson * can run indefinitely (such as a chain of 31966274f212SChris Wilson * batches). The only time we do not increment 31976274f212SChris Wilson * the hangcheck score on this ring, if this 31986274f212SChris Wilson * ring is in a legitimate wait for another 31996274f212SChris Wilson * ring. In that case the waiting ring is a 32006274f212SChris Wilson * victim and we want to be sure we catch the 32016274f212SChris Wilson * right culprit. Then every time we do kick 32026274f212SChris Wilson * the ring, add a small increment to the 32036274f212SChris Wilson * score so that we can catch a batch that is 32046274f212SChris Wilson * being repeatedly kicked and so responsible 32056274f212SChris Wilson * for stalling the machine. 32069107e9d2SChris Wilson */ 3207e2f80391STvrtko Ursulin engine->hangcheck.action = ring_stuck(engine, 3208ad8beaeaSMika Kuoppala acthd); 3209ad8beaeaSMika Kuoppala 3210e2f80391STvrtko Ursulin switch (engine->hangcheck.action) { 3211da661464SMika Kuoppala case HANGCHECK_IDLE: 3212f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3213f260fe7bSMika Kuoppala break; 321424a65e62SMika Kuoppala case HANGCHECK_ACTIVE: 3215e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 32166274f212SChris Wilson break; 3217f2f4d82fSJani Nikula case HANGCHECK_KICK: 3218e2f80391STvrtko Ursulin engine->hangcheck.score += KICK; 32196274f212SChris Wilson break; 3220f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3221e2f80391STvrtko Ursulin engine->hangcheck.score += HUNG; 3222c3232b18SDave Gordon stuck[id] = true; 32236274f212SChris Wilson break; 32246274f212SChris Wilson } 322505407ff8SMika Kuoppala } 32269107e9d2SChris Wilson } else { 3227e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_ACTIVE; 3228da661464SMika Kuoppala 32299107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 32309107e9d2SChris Wilson * attempts across multiple batches. 32319107e9d2SChris Wilson */ 3232e2f80391STvrtko Ursulin if (engine->hangcheck.score > 0) 3233e2f80391STvrtko Ursulin engine->hangcheck.score -= ACTIVE_DECAY; 3234e2f80391STvrtko Ursulin if (engine->hangcheck.score < 0) 3235e2f80391STvrtko Ursulin engine->hangcheck.score = 0; 3236f260fe7bSMika Kuoppala 323761642ff0SMika Kuoppala /* Clear head and subunit states on seqno movement */ 323812471ba8SChris Wilson acthd = 0; 323961642ff0SMika Kuoppala 3240e2f80391STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 3241e2f80391STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 3242cbb465e7SChris Wilson } 3243f65d9421SBen Gamari 3244e2f80391STvrtko Ursulin engine->hangcheck.seqno = seqno; 3245e2f80391STvrtko Ursulin engine->hangcheck.acthd = acthd; 324612471ba8SChris Wilson engine->hangcheck.user_interrupts = user_interrupts; 32479107e9d2SChris Wilson busy_count += busy; 324805407ff8SMika Kuoppala } 324905407ff8SMika Kuoppala 3250c3232b18SDave Gordon for_each_engine_id(engine, dev_priv, id) { 3251e2f80391STvrtko Ursulin if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3252b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 3253c3232b18SDave Gordon stuck[id] ? "stuck" : "no progress", 3254e2f80391STvrtko Ursulin engine->name); 325514b730fcSarun.siluvery@linux.intel.com rings_hung |= intel_engine_flag(engine); 325605407ff8SMika Kuoppala } 325705407ff8SMika Kuoppala } 325805407ff8SMika Kuoppala 32591f814dacSImre Deak if (rings_hung) { 326014b730fcSarun.siluvery@linux.intel.com i915_handle_error(dev, rings_hung, "Engine(s) hung"); 32611f814dacSImre Deak goto out; 32621f814dacSImre Deak } 326305407ff8SMika Kuoppala 326405407ff8SMika Kuoppala if (busy_count) 326505407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 326605407ff8SMika Kuoppala * being added */ 326710cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 32681f814dacSImre Deak 32691f814dacSImre Deak out: 32701f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 327110cd45b6SMika Kuoppala } 327210cd45b6SMika Kuoppala 327310cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 327410cd45b6SMika Kuoppala { 3275737b1506SChris Wilson struct i915_gpu_error *e = &to_i915(dev)->gpu_error; 3276672e7b7cSChris Wilson 3277d330a953SJani Nikula if (!i915.enable_hangcheck) 327810cd45b6SMika Kuoppala return; 327910cd45b6SMika Kuoppala 3280737b1506SChris Wilson /* Don't continually defer the hangcheck so that it is always run at 3281737b1506SChris Wilson * least once after work has been scheduled on any ring. Otherwise, 3282737b1506SChris Wilson * we will ignore a hung ring if a second ring is kept busy. 3283737b1506SChris Wilson */ 3284737b1506SChris Wilson 3285737b1506SChris Wilson queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work, 3286737b1506SChris Wilson round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES)); 3287f65d9421SBen Gamari } 3288f65d9421SBen Gamari 32891c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 329091738a95SPaulo Zanoni { 329191738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 329291738a95SPaulo Zanoni 329391738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 329491738a95SPaulo Zanoni return; 329591738a95SPaulo Zanoni 3296f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3297105b122eSPaulo Zanoni 3298105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3299105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3300622364b6SPaulo Zanoni } 3301105b122eSPaulo Zanoni 330291738a95SPaulo Zanoni /* 3303622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3304622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3305622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3306622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3307622364b6SPaulo Zanoni * 3308622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 330991738a95SPaulo Zanoni */ 3310622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3311622364b6SPaulo Zanoni { 3312622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3313622364b6SPaulo Zanoni 3314622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3315622364b6SPaulo Zanoni return; 3316622364b6SPaulo Zanoni 3317622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 331891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 331991738a95SPaulo Zanoni POSTING_READ(SDEIER); 332091738a95SPaulo Zanoni } 332191738a95SPaulo Zanoni 33227c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3323d18ea1b5SDaniel Vetter { 3324d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3325d18ea1b5SDaniel Vetter 3326f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3327a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3328f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3329d18ea1b5SDaniel Vetter } 3330d18ea1b5SDaniel Vetter 333170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 333270591a41SVille Syrjälä { 333370591a41SVille Syrjälä enum pipe pipe; 333470591a41SVille Syrjälä 333571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 333671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 333771b8b41dSVille Syrjälä else 333871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 333971b8b41dSVille Syrjälä 3340ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 334170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 334270591a41SVille Syrjälä 3343ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 3344ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 3345ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 3346ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 3347ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 3348ad22d106SVille Syrjälä } 334970591a41SVille Syrjälä 335070591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 3351ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 335270591a41SVille Syrjälä } 335370591a41SVille Syrjälä 33548bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 33558bb61306SVille Syrjälä { 33568bb61306SVille Syrjälä u32 pipestat_mask; 33579ab981f2SVille Syrjälä u32 enable_mask; 33588bb61306SVille Syrjälä enum pipe pipe; 33598bb61306SVille Syrjälä 33608bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 33618bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 33628bb61306SVille Syrjälä 33638bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 33648bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 33658bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 33668bb61306SVille Syrjälä 33679ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 33688bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 33698bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 33708bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 33719ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 33726b7eafc1SVille Syrjälä 33736b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 33746b7eafc1SVille Syrjälä 33759ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 33768bb61306SVille Syrjälä 33779ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 33788bb61306SVille Syrjälä } 33798bb61306SVille Syrjälä 33808bb61306SVille Syrjälä /* drm_dma.h hooks 33818bb61306SVille Syrjälä */ 33828bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 33838bb61306SVille Syrjälä { 33848bb61306SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 33858bb61306SVille Syrjälä 33868bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 33878bb61306SVille Syrjälä 33888bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 33898bb61306SVille Syrjälä if (IS_GEN7(dev)) 33908bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 33918bb61306SVille Syrjälä 33928bb61306SVille Syrjälä gen5_gt_irq_reset(dev); 33938bb61306SVille Syrjälä 33948bb61306SVille Syrjälä ibx_irq_reset(dev); 33958bb61306SVille Syrjälä } 33968bb61306SVille Syrjälä 33977e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 33987e231dbeSJesse Barnes { 33992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34007e231dbeSJesse Barnes 340134c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 340234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 340334c7b8a7SVille Syrjälä 34047c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 34057e231dbeSJesse Barnes 3406ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34079918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 340870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3409ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 34107e231dbeSJesse Barnes } 34117e231dbeSJesse Barnes 3412d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3413d6e3cca3SDaniel Vetter { 3414d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3415d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3416d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3417d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3418d6e3cca3SDaniel Vetter } 3419d6e3cca3SDaniel Vetter 3420823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3421abd58f01SBen Widawsky { 3422abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3423abd58f01SBen Widawsky int pipe; 3424abd58f01SBen Widawsky 3425abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3426abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3427abd58f01SBen Widawsky 3428d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3429abd58f01SBen Widawsky 3430055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3431f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3432813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3433f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3434abd58f01SBen Widawsky 3435f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3436f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3437f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3438abd58f01SBen Widawsky 3439266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 34401c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3441abd58f01SBen Widawsky } 3442abd58f01SBen Widawsky 34434c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 34444c6c03beSDamien Lespiau unsigned int pipe_mask) 3445d49bdb0eSPaulo Zanoni { 34461180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 34476831f3e3SVille Syrjälä enum pipe pipe; 3448d49bdb0eSPaulo Zanoni 344913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 34506831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34516831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 34526831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 34536831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 345413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3455d49bdb0eSPaulo Zanoni } 3456d49bdb0eSPaulo Zanoni 3457aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3458aae8ba84SVille Syrjälä unsigned int pipe_mask) 3459aae8ba84SVille Syrjälä { 34606831f3e3SVille Syrjälä enum pipe pipe; 34616831f3e3SVille Syrjälä 3462aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34636831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34646831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3465aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3466aae8ba84SVille Syrjälä 3467aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3468aae8ba84SVille Syrjälä synchronize_irq(dev_priv->dev->irq); 3469aae8ba84SVille Syrjälä } 3470aae8ba84SVille Syrjälä 347143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 347243f328d7SVille Syrjälä { 347343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 347443f328d7SVille Syrjälä 347543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 347643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 347743f328d7SVille Syrjälä 3478d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 347943f328d7SVille Syrjälä 348043f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 348143f328d7SVille Syrjälä 3482ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34839918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 348470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3485ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 348643f328d7SVille Syrjälä } 348743f328d7SVille Syrjälä 348887a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev, 348987a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 349087a02106SVille Syrjälä { 349187a02106SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 349287a02106SVille Syrjälä struct intel_encoder *encoder; 349387a02106SVille Syrjälä u32 enabled_irqs = 0; 349487a02106SVille Syrjälä 349587a02106SVille Syrjälä for_each_intel_encoder(dev, encoder) 349687a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 349787a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 349887a02106SVille Syrjälä 349987a02106SVille Syrjälä return enabled_irqs; 350087a02106SVille Syrjälä } 350187a02106SVille Syrjälä 350282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 350382a28bcfSDaniel Vetter { 35042d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 350587a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 350682a28bcfSDaniel Vetter 350782a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3508fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 350987a02106SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx); 351082a28bcfSDaniel Vetter } else { 3511fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 351287a02106SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt); 351382a28bcfSDaniel Vetter } 351482a28bcfSDaniel Vetter 3515fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 351682a28bcfSDaniel Vetter 35177fe0b973SKeith Packard /* 35187fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 35196dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 35206dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 35217fe0b973SKeith Packard */ 35227fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 35237fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 35247fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 35257fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 35267fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 35270b2eb33eSVille Syrjälä /* 35280b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 35290b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 35300b2eb33eSVille Syrjälä */ 35310b2eb33eSVille Syrjälä if (HAS_PCH_LPT_LP(dev)) 35320b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 35337fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35346dbf30ceSVille Syrjälä } 353526951cafSXiong Zhang 35366dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev) 35376dbf30ceSVille Syrjälä { 35386dbf30ceSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 35396dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 35406dbf30ceSVille Syrjälä 35416dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 35426dbf30ceSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt); 35436dbf30ceSVille Syrjälä 35446dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35456dbf30ceSVille Syrjälä 35466dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 35476dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 35486dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 354974c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 35506dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35516dbf30ceSVille Syrjälä 355226951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 355326951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 355426951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 355526951cafSXiong Zhang } 35567fe0b973SKeith Packard 3557e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev) 3558e4ce95aaSVille Syrjälä { 3559e4ce95aaSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 3560e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3561e4ce95aaSVille Syrjälä 35623a3b3c7dSVille Syrjälä if (INTEL_INFO(dev)->gen >= 8) { 35633a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 35643a3b3c7dSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw); 35653a3b3c7dSVille Syrjälä 35663a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35673a3b3c7dSVille Syrjälä } else if (INTEL_INFO(dev)->gen >= 7) { 356823bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 356923bb4cb5SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb); 35703a3b3c7dSVille Syrjälä 35713a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 357223bb4cb5SVille Syrjälä } else { 3573e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 3574e4ce95aaSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk); 3575e4ce95aaSVille Syrjälä 3576e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35773a3b3c7dSVille Syrjälä } 3578e4ce95aaSVille Syrjälä 3579e4ce95aaSVille Syrjälä /* 3580e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3581e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 358223bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3583e4ce95aaSVille Syrjälä */ 3584e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3585e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3586e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3587e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3588e4ce95aaSVille Syrjälä 3589e4ce95aaSVille Syrjälä ibx_hpd_irq_setup(dev); 3590e4ce95aaSVille Syrjälä } 3591e4ce95aaSVille Syrjälä 3592e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev) 3593e0a20ad7SShashank Sharma { 3594e0a20ad7SShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 3595a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3596e0a20ad7SShashank Sharma 3597a52bb15bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt); 3598a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3599e0a20ad7SShashank Sharma 3600a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3601e0a20ad7SShashank Sharma 3602a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3603a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3604a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3605d252bf68SShubhangi Shrivastava 3606d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3607d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3608d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3609d252bf68SShubhangi Shrivastava 3610d252bf68SShubhangi Shrivastava /* 3611d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3612d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3613d252bf68SShubhangi Shrivastava */ 3614d252bf68SShubhangi Shrivastava 3615d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3616d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3617d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3618d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3619d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3620d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3621d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3622d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3623d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3624d252bf68SShubhangi Shrivastava 3625a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3626e0a20ad7SShashank Sharma } 3627e0a20ad7SShashank Sharma 3628d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3629d46da437SPaulo Zanoni { 36302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 363182a28bcfSDaniel Vetter u32 mask; 3632d46da437SPaulo Zanoni 3633692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3634692a04cfSDaniel Vetter return; 3635692a04cfSDaniel Vetter 3636105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 36375c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3638105b122eSPaulo Zanoni else 36395c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36408664281bSPaulo Zanoni 3641b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3642d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3643d46da437SPaulo Zanoni } 3644d46da437SPaulo Zanoni 36450a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 36460a9a8c91SDaniel Vetter { 36470a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 36480a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 36490a9a8c91SDaniel Vetter 36500a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 36510a9a8c91SDaniel Vetter 36520a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3653040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 36540a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 365535a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 365635a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 36570a9a8c91SDaniel Vetter } 36580a9a8c91SDaniel Vetter 36590a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 36600a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 36610a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 36620a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 36630a9a8c91SDaniel Vetter } else { 36640a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 36650a9a8c91SDaniel Vetter } 36660a9a8c91SDaniel Vetter 366735079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 36680a9a8c91SDaniel Vetter 36690a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 367078e68d36SImre Deak /* 367178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 367278e68d36SImre Deak * itself is enabled/disabled. 367378e68d36SImre Deak */ 36740a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 36750a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 36760a9a8c91SDaniel Vetter 3677605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 367835079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 36790a9a8c91SDaniel Vetter } 36800a9a8c91SDaniel Vetter } 36810a9a8c91SDaniel Vetter 3682f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3683036a4a7dSZhenyu Wang { 36842d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36858e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36868e76f8dcSPaulo Zanoni 36878e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 36888e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 36898e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 36908e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 36915c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 36928e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 369323bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 369423bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36958e76f8dcSPaulo Zanoni } else { 36968e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3697ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 36985b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 36995b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 37005b3a856bSDaniel Vetter DE_POISON); 3701e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3702e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3703e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 37048e76f8dcSPaulo Zanoni } 3705036a4a7dSZhenyu Wang 37061ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3707036a4a7dSZhenyu Wang 37080c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 37090c841212SPaulo Zanoni 3710622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3711622364b6SPaulo Zanoni 371235079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3713036a4a7dSZhenyu Wang 37140a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3715036a4a7dSZhenyu Wang 3716d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 37177fe0b973SKeith Packard 3718f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 37196005ce42SDaniel Vetter /* Enable PCU event interrupts 37206005ce42SDaniel Vetter * 37216005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 37224bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 37234bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3724d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3725fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3726d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3727f97108d1SJesse Barnes } 3728f97108d1SJesse Barnes 3729036a4a7dSZhenyu Wang return 0; 3730036a4a7dSZhenyu Wang } 3731036a4a7dSZhenyu Wang 3732f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3733f8b79e58SImre Deak { 3734f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3735f8b79e58SImre Deak 3736f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3737f8b79e58SImre Deak return; 3738f8b79e58SImre Deak 3739f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3740f8b79e58SImre Deak 3741d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3742d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3743ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3744f8b79e58SImre Deak } 3745d6c69803SVille Syrjälä } 3746f8b79e58SImre Deak 3747f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3748f8b79e58SImre Deak { 3749f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3750f8b79e58SImre Deak 3751f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3752f8b79e58SImre Deak return; 3753f8b79e58SImre Deak 3754f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3755f8b79e58SImre Deak 3756950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3757ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3758f8b79e58SImre Deak } 3759f8b79e58SImre Deak 37600e6c9a9eSVille Syrjälä 37610e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 37620e6c9a9eSVille Syrjälä { 37630e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 37640e6c9a9eSVille Syrjälä 37650a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37667e231dbeSJesse Barnes 3767ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37689918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3769ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3770ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3771ad22d106SVille Syrjälä 37727e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 377334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 377420afbda2SDaniel Vetter 377520afbda2SDaniel Vetter return 0; 377620afbda2SDaniel Vetter } 377720afbda2SDaniel Vetter 3778abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3779abd58f01SBen Widawsky { 3780abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3781abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3782abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 378373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3784abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 378573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 378673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3787abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 378873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 378973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 379073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3791abd58f01SBen Widawsky 0, 379273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 379373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3794abd58f01SBen Widawsky }; 3795abd58f01SBen Widawsky 37960961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 37979a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 37989a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 379978e68d36SImre Deak /* 380078e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 380178e68d36SImre Deak * is enabled/disabled. 380278e68d36SImre Deak */ 380378e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 38049a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3805abd58f01SBen Widawsky } 3806abd58f01SBen Widawsky 3807abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3808abd58f01SBen Widawsky { 3809770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3810770de83dSDamien Lespiau uint32_t de_pipe_enables; 38113a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 38123a3b3c7dSVille Syrjälä u32 de_port_enables; 38133a3b3c7dSVille Syrjälä enum pipe pipe; 3814770de83dSDamien Lespiau 3815b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3816770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3817770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 38183a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 381988e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 38209e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 38213a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 38223a3b3c7dSVille Syrjälä } else { 3823770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3824770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 38253a3b3c7dSVille Syrjälä } 3826770de83dSDamien Lespiau 3827770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3828770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3829770de83dSDamien Lespiau 38303a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3831a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3832a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3833a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 38343a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 38353a3b3c7dSVille Syrjälä 383613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 383713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 383813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3839abd58f01SBen Widawsky 3840055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3841f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3842813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3843813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3844813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 384535079899SPaulo Zanoni de_pipe_enables); 3846abd58f01SBen Widawsky 38473a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3848abd58f01SBen Widawsky } 3849abd58f01SBen Widawsky 3850abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3851abd58f01SBen Widawsky { 3852abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3853abd58f01SBen Widawsky 3854266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3855622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3856622364b6SPaulo Zanoni 3857abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3858abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3859abd58f01SBen Widawsky 3860266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3861abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3862abd58f01SBen Widawsky 3863e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3864abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3865abd58f01SBen Widawsky 3866abd58f01SBen Widawsky return 0; 3867abd58f01SBen Widawsky } 3868abd58f01SBen Widawsky 386943f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 387043f328d7SVille Syrjälä { 387143f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 387243f328d7SVille Syrjälä 387343f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 387443f328d7SVille Syrjälä 3875ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38769918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3877ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3878ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3879ad22d106SVille Syrjälä 3880e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 388143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 388243f328d7SVille Syrjälä 388343f328d7SVille Syrjälä return 0; 388443f328d7SVille Syrjälä } 388543f328d7SVille Syrjälä 3886abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3887abd58f01SBen Widawsky { 3888abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3889abd58f01SBen Widawsky 3890abd58f01SBen Widawsky if (!dev_priv) 3891abd58f01SBen Widawsky return; 3892abd58f01SBen Widawsky 3893823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3894abd58f01SBen Widawsky } 3895abd58f01SBen Widawsky 38967e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 38977e231dbeSJesse Barnes { 38982d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38997e231dbeSJesse Barnes 39007e231dbeSJesse Barnes if (!dev_priv) 39017e231dbeSJesse Barnes return; 39027e231dbeSJesse Barnes 3903843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 390434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3905843d0e7dSImre Deak 3906893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3907893fce8eSVille Syrjälä 39087e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3909f8b79e58SImre Deak 3910ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39119918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3912ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3913ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 39147e231dbeSJesse Barnes } 39157e231dbeSJesse Barnes 391643f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 391743f328d7SVille Syrjälä { 391843f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 391943f328d7SVille Syrjälä 392043f328d7SVille Syrjälä if (!dev_priv) 392143f328d7SVille Syrjälä return; 392243f328d7SVille Syrjälä 392343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 392443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 392543f328d7SVille Syrjälä 3926a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 392743f328d7SVille Syrjälä 3928a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 392943f328d7SVille Syrjälä 3930ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39319918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3932ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3933ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 393443f328d7SVille Syrjälä } 393543f328d7SVille Syrjälä 3936f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3937036a4a7dSZhenyu Wang { 39382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39394697995bSJesse Barnes 39404697995bSJesse Barnes if (!dev_priv) 39414697995bSJesse Barnes return; 39424697995bSJesse Barnes 3943be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3944036a4a7dSZhenyu Wang } 3945036a4a7dSZhenyu Wang 3946c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3947c2798b19SChris Wilson { 39482d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3949c2798b19SChris Wilson int pipe; 3950c2798b19SChris Wilson 3951055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3952c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3953c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3954c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3955c2798b19SChris Wilson POSTING_READ16(IER); 3956c2798b19SChris Wilson } 3957c2798b19SChris Wilson 3958c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3959c2798b19SChris Wilson { 39602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3961c2798b19SChris Wilson 3962c2798b19SChris Wilson I915_WRITE16(EMR, 3963c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3964c2798b19SChris Wilson 3965c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3966c2798b19SChris Wilson dev_priv->irq_mask = 3967c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3968c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3969c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 397037ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3971c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3972c2798b19SChris Wilson 3973c2798b19SChris Wilson I915_WRITE16(IER, 3974c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3975c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3976c2798b19SChris Wilson I915_USER_INTERRUPT); 3977c2798b19SChris Wilson POSTING_READ16(IER); 3978c2798b19SChris Wilson 3979379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3980379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3981d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3982755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3983755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3984d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3985379ef82dSDaniel Vetter 3986c2798b19SChris Wilson return 0; 3987c2798b19SChris Wilson } 3988c2798b19SChris Wilson 398990a72f87SVille Syrjälä /* 399090a72f87SVille Syrjälä * Returns true when a page flip has completed. 399190a72f87SVille Syrjälä */ 399290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 39931f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 399490a72f87SVille Syrjälä { 39952d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39961f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 399790a72f87SVille Syrjälä 39988d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 399990a72f87SVille Syrjälä return false; 400090a72f87SVille Syrjälä 400190a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 4002d6bbafa1SChris Wilson goto check_page_flip; 400390a72f87SVille Syrjälä 400490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 400590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 400690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 400790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 400890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 400990a72f87SVille Syrjälä */ 401090a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 4011d6bbafa1SChris Wilson goto check_page_flip; 401290a72f87SVille Syrjälä 40137d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 401490a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 401590a72f87SVille Syrjälä return true; 4016d6bbafa1SChris Wilson 4017d6bbafa1SChris Wilson check_page_flip: 4018d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 4019d6bbafa1SChris Wilson return false; 402090a72f87SVille Syrjälä } 402190a72f87SVille Syrjälä 4022ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4023c2798b19SChris Wilson { 402445a83f84SDaniel Vetter struct drm_device *dev = arg; 40252d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4026c2798b19SChris Wilson u16 iir, new_iir; 4027c2798b19SChris Wilson u32 pipe_stats[2]; 4028c2798b19SChris Wilson int pipe; 4029c2798b19SChris Wilson u16 flip_mask = 4030c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4031c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 40321f814dacSImre Deak irqreturn_t ret; 4033c2798b19SChris Wilson 40342dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40352dd2a883SImre Deak return IRQ_NONE; 40362dd2a883SImre Deak 40371f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40381f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40391f814dacSImre Deak 40401f814dacSImre Deak ret = IRQ_NONE; 4041c2798b19SChris Wilson iir = I915_READ16(IIR); 4042c2798b19SChris Wilson if (iir == 0) 40431f814dacSImre Deak goto out; 4044c2798b19SChris Wilson 4045c2798b19SChris Wilson while (iir & ~flip_mask) { 4046c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4047c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 4048c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 4049c2798b19SChris Wilson * interrupts (for non-MSI). 4050c2798b19SChris Wilson */ 4051222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4052c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4053aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4054c2798b19SChris Wilson 4055055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4056f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4057c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4058c2798b19SChris Wilson 4059c2798b19SChris Wilson /* 4060c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 4061c2798b19SChris Wilson */ 40622d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 4063c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4064c2798b19SChris Wilson } 4065222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4066c2798b19SChris Wilson 4067c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 4068c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 4069c2798b19SChris Wilson 4070c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40714a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4072c2798b19SChris Wilson 4073055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 40741f1c2e24SVille Syrjälä int plane = pipe; 40753a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 40761f1c2e24SVille Syrjälä plane = !plane; 40771f1c2e24SVille Syrjälä 40784356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 40791f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 40801f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4081c2798b19SChris Wilson 40824356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4083277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 40842d9d2b0bSVille Syrjälä 40851f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40861f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40871f7247c0SDaniel Vetter pipe); 40884356d586SDaniel Vetter } 4089c2798b19SChris Wilson 4090c2798b19SChris Wilson iir = new_iir; 4091c2798b19SChris Wilson } 40921f814dacSImre Deak ret = IRQ_HANDLED; 4093c2798b19SChris Wilson 40941f814dacSImre Deak out: 40951f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40961f814dacSImre Deak 40971f814dacSImre Deak return ret; 4098c2798b19SChris Wilson } 4099c2798b19SChris Wilson 4100c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 4101c2798b19SChris Wilson { 41022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4103c2798b19SChris Wilson int pipe; 4104c2798b19SChris Wilson 4105055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4106c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4107c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4108c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4109c2798b19SChris Wilson } 4110c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4111c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4112c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4113c2798b19SChris Wilson } 4114c2798b19SChris Wilson 4115a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4116a266c7d5SChris Wilson { 41172d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4118a266c7d5SChris Wilson int pipe; 4119a266c7d5SChris Wilson 4120a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 41210706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4122a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4123a266c7d5SChris Wilson } 4124a266c7d5SChris Wilson 412500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4126055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4127a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4128a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4129a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4130a266c7d5SChris Wilson POSTING_READ(IER); 4131a266c7d5SChris Wilson } 4132a266c7d5SChris Wilson 4133a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4134a266c7d5SChris Wilson { 41352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 413638bde180SChris Wilson u32 enable_mask; 4137a266c7d5SChris Wilson 413838bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 413938bde180SChris Wilson 414038bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 414138bde180SChris Wilson dev_priv->irq_mask = 414238bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 414338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 414438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 414538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 414637ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 414738bde180SChris Wilson 414838bde180SChris Wilson enable_mask = 414938bde180SChris Wilson I915_ASLE_INTERRUPT | 415038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 415138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 415238bde180SChris Wilson I915_USER_INTERRUPT; 415338bde180SChris Wilson 4154a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 41550706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 415620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 415720afbda2SDaniel Vetter 4158a266c7d5SChris Wilson /* Enable in IER... */ 4159a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4160a266c7d5SChris Wilson /* and unmask in IMR */ 4161a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4162a266c7d5SChris Wilson } 4163a266c7d5SChris Wilson 4164a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4165a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4166a266c7d5SChris Wilson POSTING_READ(IER); 4167a266c7d5SChris Wilson 4168f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 416920afbda2SDaniel Vetter 4170379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4171379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4172d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4173755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4174755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4175d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4176379ef82dSDaniel Vetter 417720afbda2SDaniel Vetter return 0; 417820afbda2SDaniel Vetter } 417920afbda2SDaniel Vetter 418090a72f87SVille Syrjälä /* 418190a72f87SVille Syrjälä * Returns true when a page flip has completed. 418290a72f87SVille Syrjälä */ 418390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 418490a72f87SVille Syrjälä int plane, int pipe, u32 iir) 418590a72f87SVille Syrjälä { 41862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 418790a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 418890a72f87SVille Syrjälä 41898d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 419090a72f87SVille Syrjälä return false; 419190a72f87SVille Syrjälä 419290a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 4193d6bbafa1SChris Wilson goto check_page_flip; 419490a72f87SVille Syrjälä 419590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 419690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 419790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 419890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 419990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 420090a72f87SVille Syrjälä */ 420190a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 4202d6bbafa1SChris Wilson goto check_page_flip; 420390a72f87SVille Syrjälä 42047d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 420590a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 420690a72f87SVille Syrjälä return true; 4207d6bbafa1SChris Wilson 4208d6bbafa1SChris Wilson check_page_flip: 4209d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 4210d6bbafa1SChris Wilson return false; 421190a72f87SVille Syrjälä } 421290a72f87SVille Syrjälä 4213ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4214a266c7d5SChris Wilson { 421545a83f84SDaniel Vetter struct drm_device *dev = arg; 42162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 42178291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 421838bde180SChris Wilson u32 flip_mask = 421938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 422038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 422138bde180SChris Wilson int pipe, ret = IRQ_NONE; 4222a266c7d5SChris Wilson 42232dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 42242dd2a883SImre Deak return IRQ_NONE; 42252dd2a883SImre Deak 42261f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 42271f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 42281f814dacSImre Deak 4229a266c7d5SChris Wilson iir = I915_READ(IIR); 423038bde180SChris Wilson do { 423138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 42328291ee90SChris Wilson bool blc_event = false; 4233a266c7d5SChris Wilson 4234a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4235a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4236a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4237a266c7d5SChris Wilson * interrupts (for non-MSI). 4238a266c7d5SChris Wilson */ 4239222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4240a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4241aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4242a266c7d5SChris Wilson 4243055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4244f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4245a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4246a266c7d5SChris Wilson 424738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4248a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4249a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 425038bde180SChris Wilson irq_received = true; 4251a266c7d5SChris Wilson } 4252a266c7d5SChris Wilson } 4253222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4254a266c7d5SChris Wilson 4255a266c7d5SChris Wilson if (!irq_received) 4256a266c7d5SChris Wilson break; 4257a266c7d5SChris Wilson 4258a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 425916c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 42601ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 42611ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 42621ae3c34cSVille Syrjälä if (hotplug_status) 42631ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 42641ae3c34cSVille Syrjälä } 4265a266c7d5SChris Wilson 426638bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4267a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4268a266c7d5SChris Wilson 4269a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42704a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4271a266c7d5SChris Wilson 4272055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 427338bde180SChris Wilson int plane = pipe; 42743a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 427538bde180SChris Wilson plane = !plane; 42765e2032d4SVille Syrjälä 427790a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 427890a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 427990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4280a266c7d5SChris Wilson 4281a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4282a266c7d5SChris Wilson blc_event = true; 42834356d586SDaniel Vetter 42844356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4285277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 42862d9d2b0bSVille Syrjälä 42871f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42881f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 42891f7247c0SDaniel Vetter pipe); 4290a266c7d5SChris Wilson } 4291a266c7d5SChris Wilson 4292a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4293a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4294a266c7d5SChris Wilson 4295a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4296a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4297a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4298a266c7d5SChris Wilson * we would never get another interrupt. 4299a266c7d5SChris Wilson * 4300a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4301a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4302a266c7d5SChris Wilson * another one. 4303a266c7d5SChris Wilson * 4304a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4305a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4306a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4307a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4308a266c7d5SChris Wilson * stray interrupts. 4309a266c7d5SChris Wilson */ 431038bde180SChris Wilson ret = IRQ_HANDLED; 4311a266c7d5SChris Wilson iir = new_iir; 431238bde180SChris Wilson } while (iir & ~flip_mask); 4313a266c7d5SChris Wilson 43141f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 43151f814dacSImre Deak 4316a266c7d5SChris Wilson return ret; 4317a266c7d5SChris Wilson } 4318a266c7d5SChris Wilson 4319a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4320a266c7d5SChris Wilson { 43212d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4322a266c7d5SChris Wilson int pipe; 4323a266c7d5SChris Wilson 4324a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 43250706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4326a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4327a266c7d5SChris Wilson } 4328a266c7d5SChris Wilson 432900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4330055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 433155b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4332a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 433355b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 433455b39755SChris Wilson } 4335a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4336a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4337a266c7d5SChris Wilson 4338a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4339a266c7d5SChris Wilson } 4340a266c7d5SChris Wilson 4341a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4342a266c7d5SChris Wilson { 43432d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4344a266c7d5SChris Wilson int pipe; 4345a266c7d5SChris Wilson 43460706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4347a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4348a266c7d5SChris Wilson 4349a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4350055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4351a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4352a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4353a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4354a266c7d5SChris Wilson POSTING_READ(IER); 4355a266c7d5SChris Wilson } 4356a266c7d5SChris Wilson 4357a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4358a266c7d5SChris Wilson { 43592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4360bbba0a97SChris Wilson u32 enable_mask; 4361a266c7d5SChris Wilson u32 error_mask; 4362a266c7d5SChris Wilson 4363a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4364bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4365adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4366bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4367bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4368bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4369bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4370bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4371bbba0a97SChris Wilson 4372bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 437321ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 437421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4375bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4376bbba0a97SChris Wilson 4377bbba0a97SChris Wilson if (IS_G4X(dev)) 4378bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4379a266c7d5SChris Wilson 4380b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4381b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4382d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4383755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4384755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4385755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4386d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4387a266c7d5SChris Wilson 4388a266c7d5SChris Wilson /* 4389a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4390a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4391a266c7d5SChris Wilson */ 4392a266c7d5SChris Wilson if (IS_G4X(dev)) { 4393a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4394a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4395a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4396a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4397a266c7d5SChris Wilson } else { 4398a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4399a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4400a266c7d5SChris Wilson } 4401a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4402a266c7d5SChris Wilson 4403a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4404a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4405a266c7d5SChris Wilson POSTING_READ(IER); 4406a266c7d5SChris Wilson 44070706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 440820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 440920afbda2SDaniel Vetter 4410f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 441120afbda2SDaniel Vetter 441220afbda2SDaniel Vetter return 0; 441320afbda2SDaniel Vetter } 441420afbda2SDaniel Vetter 4415bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 441620afbda2SDaniel Vetter { 44172d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 441820afbda2SDaniel Vetter u32 hotplug_en; 441920afbda2SDaniel Vetter 4420b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4421b5ea2d56SDaniel Vetter 4422adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4423e5868a31SEgbert Eich /* enable bits are the same for all generations */ 44240706f17cSEgbert Eich hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915); 4425a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4426a266c7d5SChris Wilson to generate a spurious hotplug event about three 4427a266c7d5SChris Wilson seconds later. So just do it once. 4428a266c7d5SChris Wilson */ 4429a266c7d5SChris Wilson if (IS_G4X(dev)) 4430a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4431a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4432a266c7d5SChris Wilson 4433a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 44340706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4435f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4436f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4437f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 44380706f17cSEgbert Eich hotplug_en); 4439a266c7d5SChris Wilson } 4440a266c7d5SChris Wilson 4441ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4442a266c7d5SChris Wilson { 444345a83f84SDaniel Vetter struct drm_device *dev = arg; 44442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4445a266c7d5SChris Wilson u32 iir, new_iir; 4446a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4447a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 444821ad8330SVille Syrjälä u32 flip_mask = 444921ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 445021ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4451a266c7d5SChris Wilson 44522dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44532dd2a883SImre Deak return IRQ_NONE; 44542dd2a883SImre Deak 44551f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44561f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44571f814dacSImre Deak 4458a266c7d5SChris Wilson iir = I915_READ(IIR); 4459a266c7d5SChris Wilson 4460a266c7d5SChris Wilson for (;;) { 4461501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 44622c8ba29fSChris Wilson bool blc_event = false; 44632c8ba29fSChris Wilson 4464a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4465a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4466a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4467a266c7d5SChris Wilson * interrupts (for non-MSI). 4468a266c7d5SChris Wilson */ 4469222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4470a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4471aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4472a266c7d5SChris Wilson 4473055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4474f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4475a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4476a266c7d5SChris Wilson 4477a266c7d5SChris Wilson /* 4478a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4479a266c7d5SChris Wilson */ 4480a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4481a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4482501e01d7SVille Syrjälä irq_received = true; 4483a266c7d5SChris Wilson } 4484a266c7d5SChris Wilson } 4485222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4486a266c7d5SChris Wilson 4487a266c7d5SChris Wilson if (!irq_received) 4488a266c7d5SChris Wilson break; 4489a266c7d5SChris Wilson 4490a266c7d5SChris Wilson ret = IRQ_HANDLED; 4491a266c7d5SChris Wilson 4492a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 44931ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 44941ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 44951ae3c34cSVille Syrjälä if (hotplug_status) 44961ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 44971ae3c34cSVille Syrjälä } 4498a266c7d5SChris Wilson 449921ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4500a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4501a266c7d5SChris Wilson 4502a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45034a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4504a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 45054a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 4506a266c7d5SChris Wilson 4507055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 45082c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 450990a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 451090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4511a266c7d5SChris Wilson 4512a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4513a266c7d5SChris Wilson blc_event = true; 45144356d586SDaniel Vetter 45154356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4516277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4517a266c7d5SChris Wilson 45181f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 45191f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 45202d9d2b0bSVille Syrjälä } 4521a266c7d5SChris Wilson 4522a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4523a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4524a266c7d5SChris Wilson 4525515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4526515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4527515ac2bbSDaniel Vetter 4528a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4529a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4530a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4531a266c7d5SChris Wilson * we would never get another interrupt. 4532a266c7d5SChris Wilson * 4533a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4534a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4535a266c7d5SChris Wilson * another one. 4536a266c7d5SChris Wilson * 4537a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4538a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4539a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4540a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4541a266c7d5SChris Wilson * stray interrupts. 4542a266c7d5SChris Wilson */ 4543a266c7d5SChris Wilson iir = new_iir; 4544a266c7d5SChris Wilson } 4545a266c7d5SChris Wilson 45461f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 45471f814dacSImre Deak 4548a266c7d5SChris Wilson return ret; 4549a266c7d5SChris Wilson } 4550a266c7d5SChris Wilson 4551a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4552a266c7d5SChris Wilson { 45532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4554a266c7d5SChris Wilson int pipe; 4555a266c7d5SChris Wilson 4556a266c7d5SChris Wilson if (!dev_priv) 4557a266c7d5SChris Wilson return; 4558a266c7d5SChris Wilson 45590706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4560a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4561a266c7d5SChris Wilson 4562a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4563055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4564a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4565a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4566a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4567a266c7d5SChris Wilson 4568055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4569a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4570a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4571a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4572a266c7d5SChris Wilson } 4573a266c7d5SChris Wilson 4574fca52a55SDaniel Vetter /** 4575fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4576fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4577fca52a55SDaniel Vetter * 4578fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4579fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4580fca52a55SDaniel Vetter */ 4581b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4582f71d4af4SJesse Barnes { 4583b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 45848b2e326dSChris Wilson 458577913b39SJani Nikula intel_hpd_init_work(dev_priv); 458677913b39SJani Nikula 4587c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4588a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 45898b2e326dSChris Wilson 4590a6706b45SDeepak S /* Let's track the enabled rps events */ 4591666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 45926c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 45936f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 459431685c25SDeepak S else 4595a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4596a6706b45SDeepak S 4597737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4598737b1506SChris Wilson i915_hangcheck_elapsed); 459961bac78eSDaniel Vetter 4600b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 46014cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 46024cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4603b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4604f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4605fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4606391f75e2SVille Syrjälä } else { 4607391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4608391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4609f71d4af4SJesse Barnes } 4610f71d4af4SJesse Barnes 461121da2700SVille Syrjälä /* 461221da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 461321da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 461421da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 461521da2700SVille Syrjälä */ 4616b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 461721da2700SVille Syrjälä dev->vblank_disable_immediate = true; 461821da2700SVille Syrjälä 4619f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4620f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4621f71d4af4SJesse Barnes 4622b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 462343f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 462443f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 462543f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 462643f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 462743f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 462843f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 462943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4630b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 46317e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 46327e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 46337e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 46347e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 46357e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 46367e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4637fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4638b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4639abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4640723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4641abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4642abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4643abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4644abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 46456dbf30ceSVille Syrjälä if (IS_BROXTON(dev)) 4646e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 46476dbf30ceSVille Syrjälä else if (HAS_PCH_SPT(dev)) 46486dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 46496dbf30ceSVille Syrjälä else 46503a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4651f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4652f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4653723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4654f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4655f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4656f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4657f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4658e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4659f71d4af4SJesse Barnes } else { 4660b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4661c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4662c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4663c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4664c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4665b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4666a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4667a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4668a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4669a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4670c2798b19SChris Wilson } else { 4671a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4672a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4673a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4674a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4675c2798b19SChris Wilson } 4676778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4677778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4678f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4679f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4680f71d4af4SJesse Barnes } 4681f71d4af4SJesse Barnes } 468220afbda2SDaniel Vetter 4683fca52a55SDaniel Vetter /** 4684fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4685fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4686fca52a55SDaniel Vetter * 4687fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4688fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4689fca52a55SDaniel Vetter * 4690fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4691fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4692fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4693fca52a55SDaniel Vetter */ 46942aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 46952aeb7d3aSDaniel Vetter { 46962aeb7d3aSDaniel Vetter /* 46972aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 46982aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 46992aeb7d3aSDaniel Vetter * special cases in our ordering checks. 47002aeb7d3aSDaniel Vetter */ 47012aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 47022aeb7d3aSDaniel Vetter 47032aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 47042aeb7d3aSDaniel Vetter } 47052aeb7d3aSDaniel Vetter 4706fca52a55SDaniel Vetter /** 4707fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4708fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4709fca52a55SDaniel Vetter * 4710fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4711fca52a55SDaniel Vetter * resources acquired in the init functions. 4712fca52a55SDaniel Vetter */ 47132aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 47142aeb7d3aSDaniel Vetter { 47152aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 47162aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 47172aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 47182aeb7d3aSDaniel Vetter } 47192aeb7d3aSDaniel Vetter 4720fca52a55SDaniel Vetter /** 4721fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4722fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4723fca52a55SDaniel Vetter * 4724fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4725fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4726fca52a55SDaniel Vetter */ 4727b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4728c67a470bSPaulo Zanoni { 4729b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 47302aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 47312dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4732c67a470bSPaulo Zanoni } 4733c67a470bSPaulo Zanoni 4734fca52a55SDaniel Vetter /** 4735fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4736fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4737fca52a55SDaniel Vetter * 4738fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4739fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4740fca52a55SDaniel Vetter */ 4741b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4742c67a470bSPaulo Zanoni { 47432aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4744b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4745b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4746c67a470bSPaulo Zanoni } 4747