xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 256cfdde42c0f8f74d417875f71ea864e686917b)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174c9a9a268SImre Deak 
1750706f17cSEgbert Eich /* For display hotplug interrupt */
1760706f17cSEgbert Eich static inline void
1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1780706f17cSEgbert Eich 				     uint32_t mask,
1790706f17cSEgbert Eich 				     uint32_t bits)
1800706f17cSEgbert Eich {
1810706f17cSEgbert Eich 	uint32_t val;
1820706f17cSEgbert Eich 
18367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
1840706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1850706f17cSEgbert Eich 
1860706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1870706f17cSEgbert Eich 	val &= ~mask;
1880706f17cSEgbert Eich 	val |= bits;
1890706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1900706f17cSEgbert Eich }
1910706f17cSEgbert Eich 
1920706f17cSEgbert Eich /**
1930706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1940706f17cSEgbert Eich  * @dev_priv: driver private
1950706f17cSEgbert Eich  * @mask: bits to update
1960706f17cSEgbert Eich  * @bits: bits to enable
1970706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1980706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1990706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2000706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2010706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2020706f17cSEgbert Eich  * version is also available.
2030706f17cSEgbert Eich  */
2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2050706f17cSEgbert Eich 				   uint32_t mask,
2060706f17cSEgbert Eich 				   uint32_t bits)
2070706f17cSEgbert Eich {
2080706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2090706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2100706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2110706f17cSEgbert Eich }
2120706f17cSEgbert Eich 
213d9dc34f1SVille Syrjälä /**
214d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
215d9dc34f1SVille Syrjälä  * @dev_priv: driver private
216d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
217d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
218d9dc34f1SVille Syrjälä  */
219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
221d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
222036a4a7dSZhenyu Wang {
223d9dc34f1SVille Syrjälä 	uint32_t new_val;
224d9dc34f1SVille Syrjälä 
22567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2264bc9d430SDaniel Vetter 
227d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
228d9dc34f1SVille Syrjälä 
2299df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230c67a470bSPaulo Zanoni 		return;
231c67a470bSPaulo Zanoni 
232d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
233d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
234d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
235d9dc34f1SVille Syrjälä 
236d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
237d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2381ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2393143a2bfSChris Wilson 		POSTING_READ(DEIMR);
240036a4a7dSZhenyu Wang 	}
241036a4a7dSZhenyu Wang }
242036a4a7dSZhenyu Wang 
24343eaea13SPaulo Zanoni /**
24443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24543eaea13SPaulo Zanoni  * @dev_priv: driver private
24643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24843eaea13SPaulo Zanoni  */
24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
25043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25243eaea13SPaulo Zanoni {
25367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
25443eaea13SPaulo Zanoni 
25515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25615a17aaeSDaniel Vetter 
2579df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258c67a470bSPaulo Zanoni 		return;
259c67a470bSPaulo Zanoni 
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26831bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
26943eaea13SPaulo Zanoni }
27043eaea13SPaulo Zanoni 
271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27243eaea13SPaulo Zanoni {
27343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27443eaea13SPaulo Zanoni }
27543eaea13SPaulo Zanoni 
276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277b900b949SImre Deak {
278bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279b900b949SImre Deak }
280b900b949SImre Deak 
281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282a72fbc3aSImre Deak {
283bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284a72fbc3aSImre Deak }
285a72fbc3aSImre Deak 
286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287b900b949SImre Deak {
288bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289b900b949SImre Deak }
290b900b949SImre Deak 
291edbfdb45SPaulo Zanoni /**
292edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
293edbfdb45SPaulo Zanoni  * @dev_priv: driver private
294edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
295edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
296edbfdb45SPaulo Zanoni  */
297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
299edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
300edbfdb45SPaulo Zanoni {
301605cd25bSPaulo Zanoni 	uint32_t new_val;
302edbfdb45SPaulo Zanoni 
30315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30415a17aaeSDaniel Vetter 
30567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
306edbfdb45SPaulo Zanoni 
307f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
308f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
309f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
310f52ecbcfSPaulo Zanoni 
311f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
312f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
313f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
315edbfdb45SPaulo Zanoni 	}
316f52ecbcfSPaulo Zanoni }
317edbfdb45SPaulo Zanoni 
318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
319edbfdb45SPaulo Zanoni {
3209939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3219939fba2SImre Deak 		return;
3229939fba2SImre Deak 
323edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
324edbfdb45SPaulo Zanoni }
325edbfdb45SPaulo Zanoni 
326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
336f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
337f4e9af4fSAkash Goel }
338f4e9af4fSAkash Goel 
339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340f4e9af4fSAkash Goel {
341f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
342f4e9af4fSAkash Goel 
34367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
344f4e9af4fSAkash Goel 
345f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
346f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
347f4e9af4fSAkash Goel 	POSTING_READ(reg);
348f4e9af4fSAkash Goel }
349f4e9af4fSAkash Goel 
350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351f4e9af4fSAkash Goel {
35267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
353f4e9af4fSAkash Goel 
354f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
355f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
357f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358f4e9af4fSAkash Goel }
359f4e9af4fSAkash Goel 
360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361f4e9af4fSAkash Goel {
36267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
363f4e9af4fSAkash Goel 
364f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
365f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
366f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
368edbfdb45SPaulo Zanoni }
369edbfdb45SPaulo Zanoni 
370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3713cc134e3SImre Deak {
3723cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
373f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3753cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3763cc134e3SImre Deak }
3773cc134e3SImre Deak 
37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379b900b949SImre Deak {
380f2a91d1aSChris Wilson 	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381f2a91d1aSChris Wilson 		return;
382f2a91d1aSChris Wilson 
383b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
384c33d247dSChris Wilson 	WARN_ON_ONCE(dev_priv->rps.pm_iir);
385c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
386d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
387b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
38878e68d36SImre Deak 
389b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
390b900b949SImre Deak }
391b900b949SImre Deak 
39291d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
393b900b949SImre Deak {
394f2a91d1aSChris Wilson 	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395f2a91d1aSChris Wilson 		return;
396f2a91d1aSChris Wilson 
397d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
398d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
3999939fba2SImre Deak 
400b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4019939fba2SImre Deak 
402f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
40358072ccbSImre Deak 
40458072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
40591c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
406c33d247dSChris Wilson 
407c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
408c33d247dSChris Wilson 	 * outsanding tasks. As we are called on the RPS idle path,
409c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
410c33d247dSChris Wilson 	 * state of the worker can be discarded.
411c33d247dSChris Wilson 	 */
412c33d247dSChris Wilson 	cancel_work_sync(&dev_priv->rps.work);
413c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
414b900b949SImre Deak }
415b900b949SImre Deak 
41626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
41726705e20SSagar Arun Kamble {
41826705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
41926705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
42026705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
42126705e20SSagar Arun Kamble }
42226705e20SSagar Arun Kamble 
42326705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
42426705e20SSagar Arun Kamble {
42526705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
42626705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
42726705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
42826705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
42926705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
43026705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
43126705e20SSagar Arun Kamble 	}
43226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
43326705e20SSagar Arun Kamble }
43426705e20SSagar Arun Kamble 
43526705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
43626705e20SSagar Arun Kamble {
43726705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
43826705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
43926705e20SSagar Arun Kamble 
44026705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
44126705e20SSagar Arun Kamble 
44226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
44326705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
44426705e20SSagar Arun Kamble 
44526705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
44626705e20SSagar Arun Kamble }
44726705e20SSagar Arun Kamble 
4480961021aSBen Widawsky /**
4493a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4503a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4513a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4523a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4533a3b3c7dSVille Syrjälä  */
4543a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4553a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4563a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4573a3b3c7dSVille Syrjälä {
4583a3b3c7dSVille Syrjälä 	uint32_t new_val;
4593a3b3c7dSVille Syrjälä 	uint32_t old_val;
4603a3b3c7dSVille Syrjälä 
46167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4623a3b3c7dSVille Syrjälä 
4633a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4643a3b3c7dSVille Syrjälä 
4653a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4663a3b3c7dSVille Syrjälä 		return;
4673a3b3c7dSVille Syrjälä 
4683a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4693a3b3c7dSVille Syrjälä 
4703a3b3c7dSVille Syrjälä 	new_val = old_val;
4713a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4723a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4733a3b3c7dSVille Syrjälä 
4743a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4753a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4763a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4773a3b3c7dSVille Syrjälä 	}
4783a3b3c7dSVille Syrjälä }
4793a3b3c7dSVille Syrjälä 
4803a3b3c7dSVille Syrjälä /**
481013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
482013d3752SVille Syrjälä  * @dev_priv: driver private
483013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
484013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
485013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
486013d3752SVille Syrjälä  */
487013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488013d3752SVille Syrjälä 			 enum pipe pipe,
489013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
490013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
491013d3752SVille Syrjälä {
492013d3752SVille Syrjälä 	uint32_t new_val;
493013d3752SVille Syrjälä 
49467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
495013d3752SVille Syrjälä 
496013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
497013d3752SVille Syrjälä 
498013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499013d3752SVille Syrjälä 		return;
500013d3752SVille Syrjälä 
501013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
502013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
503013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
504013d3752SVille Syrjälä 
505013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
506013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
507013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509013d3752SVille Syrjälä 	}
510013d3752SVille Syrjälä }
511013d3752SVille Syrjälä 
512013d3752SVille Syrjälä /**
513fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
514fee884edSDaniel Vetter  * @dev_priv: driver private
515fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
516fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
517fee884edSDaniel Vetter  */
51847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
520fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
521fee884edSDaniel Vetter {
522fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
523fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
524fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
525fee884edSDaniel Vetter 
52615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
52715a17aaeSDaniel Vetter 
52867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
529fee884edSDaniel Vetter 
5309df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
531c67a470bSPaulo Zanoni 		return;
532c67a470bSPaulo Zanoni 
533fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
534fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
535fee884edSDaniel Vetter }
5368664281bSPaulo Zanoni 
537b5ea642aSDaniel Vetter static void
538755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5407c463586SKeith Packard {
541f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
542755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5437c463586SKeith Packard 
54467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
545d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
546b79480baSDaniel Vetter 
54704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
54804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
54904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
55004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
551755e9019SImre Deak 		return;
552755e9019SImre Deak 
553755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
55446c06a30SVille Syrjälä 		return;
55546c06a30SVille Syrjälä 
55691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
55791d181ddSImre Deak 
5587c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
559755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
56046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5613143a2bfSChris Wilson 	POSTING_READ(reg);
5627c463586SKeith Packard }
5637c463586SKeith Packard 
564b5ea642aSDaniel Vetter static void
565755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5677c463586SKeith Packard {
568f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
569755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5707c463586SKeith Packard 
57167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
572d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
573b79480baSDaniel Vetter 
57404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
57504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
57604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
57704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
57846c06a30SVille Syrjälä 		return;
57946c06a30SVille Syrjälä 
580755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
581755e9019SImre Deak 		return;
582755e9019SImre Deak 
58391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
58491d181ddSImre Deak 
585755e9019SImre Deak 	pipestat &= ~enable_mask;
58646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5873143a2bfSChris Wilson 	POSTING_READ(reg);
5887c463586SKeith Packard }
5897c463586SKeith Packard 
59010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
59110c59c51SImre Deak {
59210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
59310c59c51SImre Deak 
59410c59c51SImre Deak 	/*
595724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
596724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
59710c59c51SImre Deak 	 */
59810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
59910c59c51SImre Deak 		return 0;
600724a6905SVille Syrjälä 	/*
601724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
603724a6905SVille Syrjälä 	 */
604724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605724a6905SVille Syrjälä 		return 0;
60610c59c51SImre Deak 
60710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
60810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
60910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
61010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
61110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
61210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
61310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
61410c59c51SImre Deak 
61510c59c51SImre Deak 	return enable_mask;
61610c59c51SImre Deak }
61710c59c51SImre Deak 
618755e9019SImre Deak void
619755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620755e9019SImre Deak 		     u32 status_mask)
621755e9019SImre Deak {
622755e9019SImre Deak 	u32 enable_mask;
623755e9019SImre Deak 
624666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
62591c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
62610c59c51SImre Deak 							   status_mask);
62710c59c51SImre Deak 	else
628755e9019SImre Deak 		enable_mask = status_mask << 16;
629755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630755e9019SImre Deak }
631755e9019SImre Deak 
632755e9019SImre Deak void
633755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634755e9019SImre Deak 		      u32 status_mask)
635755e9019SImre Deak {
636755e9019SImre Deak 	u32 enable_mask;
637755e9019SImre Deak 
638666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
63991c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
64010c59c51SImre Deak 							   status_mask);
64110c59c51SImre Deak 	else
642755e9019SImre Deak 		enable_mask = status_mask << 16;
643755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644755e9019SImre Deak }
645755e9019SImre Deak 
646c0e09200SDave Airlie /**
647f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
64814bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
64901c66889SZhao Yakui  */
65091d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
65101c66889SZhao Yakui {
65291d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
653f49e38ddSJani Nikula 		return;
654f49e38ddSJani Nikula 
65513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
65601c66889SZhao Yakui 
657755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
65891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6593b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
660755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6611ec14ad3SChris Wilson 
66213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
66301c66889SZhao Yakui }
66401c66889SZhao Yakui 
665f75f3746SVille Syrjälä /*
666f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
667f75f3746SVille Syrjälä  * around the vertical blanking period.
668f75f3746SVille Syrjälä  *
669f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
670f75f3746SVille Syrjälä  *  vblank_start >= 3
671f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
672f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
673f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
674f75f3746SVille Syrjälä  *
675f75f3746SVille Syrjälä  *           start of vblank:
676f75f3746SVille Syrjälä  *           latch double buffered registers
677f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
678f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
679f75f3746SVille Syrjälä  *           |
680f75f3746SVille Syrjälä  *           |          frame start:
681f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
682f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
683f75f3746SVille Syrjälä  *           |          |
684f75f3746SVille Syrjälä  *           |          |  start of vsync:
685f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
686f75f3746SVille Syrjälä  *           |          |  |
687f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
688f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
689f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
690f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
691f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694f75f3746SVille Syrjälä  *       |          |                                         |
695f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
696f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
697f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
698f75f3746SVille Syrjälä  *
699f75f3746SVille Syrjälä  * x  = horizontal active
700f75f3746SVille Syrjälä  * _  = horizontal blanking
701f75f3746SVille Syrjälä  * hs = horizontal sync
702f75f3746SVille Syrjälä  * va = vertical active
703f75f3746SVille Syrjälä  * vb = vertical blanking
704f75f3746SVille Syrjälä  * vs = vertical sync
705f75f3746SVille Syrjälä  * vbs = vblank_start (number)
706f75f3746SVille Syrjälä  *
707f75f3746SVille Syrjälä  * Summary:
708f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
709f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
710f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
711f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
712f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
713f75f3746SVille Syrjälä  */
714f75f3746SVille Syrjälä 
71542f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
71642f52ef8SKeith Packard  * we use as a pipe index
71742f52ef8SKeith Packard  */
71888e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7190a3e67a4SJesse Barnes {
720fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
721f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7220b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
7235caa0feaSDaniel Vetter 	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
724694e409dSVille Syrjälä 	unsigned long irqflags;
725391f75e2SVille Syrjälä 
7260b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7270b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7280b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7290b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7300b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
731391f75e2SVille Syrjälä 
7320b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7330b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7340b2a8e09SVille Syrjälä 
7350b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7360b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7370b2a8e09SVille Syrjälä 
7389db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7399db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7405eddb70bSChris Wilson 
741694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
742694e409dSVille Syrjälä 
7430a3e67a4SJesse Barnes 	/*
7440a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7450a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7460a3e67a4SJesse Barnes 	 * register.
7470a3e67a4SJesse Barnes 	 */
7480a3e67a4SJesse Barnes 	do {
749694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
750694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
751694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
7520a3e67a4SJesse Barnes 	} while (high1 != high2);
7530a3e67a4SJesse Barnes 
754694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
755694e409dSVille Syrjälä 
7565eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
757391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7585eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
759391f75e2SVille Syrjälä 
760391f75e2SVille Syrjälä 	/*
761391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
762391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
763391f75e2SVille Syrjälä 	 * counter against vblank start.
764391f75e2SVille Syrjälä 	 */
765edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7660a3e67a4SJesse Barnes }
7670a3e67a4SJesse Barnes 
768974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7699880b7a5SJesse Barnes {
770fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7719880b7a5SJesse Barnes 
772649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7739880b7a5SJesse Barnes }
7749880b7a5SJesse Barnes 
77575aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
776a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
777a225f079SVille Syrjälä {
778a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
779fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7805caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7815caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
782a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
78380715b2fSVille Syrjälä 	int position, vtotal;
784a225f079SVille Syrjälä 
78572259536SVille Syrjälä 	if (!crtc->active)
78672259536SVille Syrjälä 		return -1;
78772259536SVille Syrjälä 
7885caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7895caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7905caa0feaSDaniel Vetter 
79180715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
792a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
793a225f079SVille Syrjälä 		vtotal /= 2;
794a225f079SVille Syrjälä 
79591d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
79675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
797a225f079SVille Syrjälä 	else
79875aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
799a225f079SVille Syrjälä 
800a225f079SVille Syrjälä 	/*
80141b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
80241b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
80341b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
80441b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
80541b578fbSJesse Barnes 	 *
80641b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
80741b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
80841b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
80941b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
81041b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
81141b578fbSJesse Barnes 	 */
81291d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
81341b578fbSJesse Barnes 		int i, temp;
81441b578fbSJesse Barnes 
81541b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
81641b578fbSJesse Barnes 			udelay(1);
817707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
81841b578fbSJesse Barnes 			if (temp != position) {
81941b578fbSJesse Barnes 				position = temp;
82041b578fbSJesse Barnes 				break;
82141b578fbSJesse Barnes 			}
82241b578fbSJesse Barnes 		}
82341b578fbSJesse Barnes 	}
82441b578fbSJesse Barnes 
82541b578fbSJesse Barnes 	/*
82680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
82780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
828a225f079SVille Syrjälä 	 */
82980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
830a225f079SVille Syrjälä }
831a225f079SVille Syrjälä 
8321bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
8331bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
8343bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8353bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8360af7e4dfSMario Kleiner {
837fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
83898187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
83998187836SVille Syrjälä 								pipe);
8403aa18df8SVille Syrjälä 	int position;
84178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8420af7e4dfSMario Kleiner 	bool in_vbl = true;
843ad3543edSMario Kleiner 	unsigned long irqflags;
8440af7e4dfSMario Kleiner 
845fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8460af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8479db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8481bf6ad62SDaniel Vetter 		return false;
8490af7e4dfSMario Kleiner 	}
8500af7e4dfSMario Kleiner 
851c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
85278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
853c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
854c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
855c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8560af7e4dfSMario Kleiner 
857d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
858d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
859d31faf65SVille Syrjälä 		vbl_end /= 2;
860d31faf65SVille Syrjälä 		vtotal /= 2;
861d31faf65SVille Syrjälä 	}
862d31faf65SVille Syrjälä 
863ad3543edSMario Kleiner 	/*
864ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
865ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
866ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
867ad3543edSMario Kleiner 	 */
868ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
869ad3543edSMario Kleiner 
870ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
871ad3543edSMario Kleiner 
872ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
873ad3543edSMario Kleiner 	if (stime)
874ad3543edSMario Kleiner 		*stime = ktime_get();
875ad3543edSMario Kleiner 
87691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8770af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8780af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8790af7e4dfSMario Kleiner 		 */
880a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8810af7e4dfSMario Kleiner 	} else {
8820af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8830af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8840af7e4dfSMario Kleiner 		 * scanout position.
8850af7e4dfSMario Kleiner 		 */
88675aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8870af7e4dfSMario Kleiner 
8883aa18df8SVille Syrjälä 		/* convert to pixel counts */
8893aa18df8SVille Syrjälä 		vbl_start *= htotal;
8903aa18df8SVille Syrjälä 		vbl_end *= htotal;
8913aa18df8SVille Syrjälä 		vtotal *= htotal;
89278e8fc6bSVille Syrjälä 
89378e8fc6bSVille Syrjälä 		/*
8947e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8957e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8967e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8977e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8987e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8997e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9007e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9017e78f1cbSVille Syrjälä 		 */
9027e78f1cbSVille Syrjälä 		if (position >= vtotal)
9037e78f1cbSVille Syrjälä 			position = vtotal - 1;
9047e78f1cbSVille Syrjälä 
9057e78f1cbSVille Syrjälä 		/*
90678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
90778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
90878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
90978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
91078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
91178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
91278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
91378e8fc6bSVille Syrjälä 		 */
91478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9153aa18df8SVille Syrjälä 	}
9163aa18df8SVille Syrjälä 
917ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
918ad3543edSMario Kleiner 	if (etime)
919ad3543edSMario Kleiner 		*etime = ktime_get();
920ad3543edSMario Kleiner 
921ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
922ad3543edSMario Kleiner 
923ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924ad3543edSMario Kleiner 
9253aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9263aa18df8SVille Syrjälä 
9273aa18df8SVille Syrjälä 	/*
9283aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9293aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9303aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9313aa18df8SVille Syrjälä 	 * up since vbl_end.
9323aa18df8SVille Syrjälä 	 */
9333aa18df8SVille Syrjälä 	if (position >= vbl_start)
9343aa18df8SVille Syrjälä 		position -= vbl_end;
9353aa18df8SVille Syrjälä 	else
9363aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9373aa18df8SVille Syrjälä 
93891d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9393aa18df8SVille Syrjälä 		*vpos = position;
9403aa18df8SVille Syrjälä 		*hpos = 0;
9413aa18df8SVille Syrjälä 	} else {
9420af7e4dfSMario Kleiner 		*vpos = position / htotal;
9430af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9440af7e4dfSMario Kleiner 	}
9450af7e4dfSMario Kleiner 
9461bf6ad62SDaniel Vetter 	return true;
9470af7e4dfSMario Kleiner }
9480af7e4dfSMario Kleiner 
949a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
950a225f079SVille Syrjälä {
951fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
952a225f079SVille Syrjälä 	unsigned long irqflags;
953a225f079SVille Syrjälä 	int position;
954a225f079SVille Syrjälä 
955a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
956a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
957a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
958a225f079SVille Syrjälä 
959a225f079SVille Syrjälä 	return position;
960a225f079SVille Syrjälä }
961a225f079SVille Syrjälä 
96291d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
963f97108d1SJesse Barnes {
964b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9659270388eSDaniel Vetter 	u8 new_delay;
9669270388eSDaniel Vetter 
967d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
968f97108d1SJesse Barnes 
96973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
97073edd18fSDaniel Vetter 
97120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9729270388eSDaniel Vetter 
9737648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
974b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
975b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
976f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
977f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
978f97108d1SJesse Barnes 
979f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
980b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
98120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
98220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
98320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
98420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
985b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
98620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
98720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
98820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
98920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
990f97108d1SJesse Barnes 	}
991f97108d1SJesse Barnes 
99291d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
99320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
994f97108d1SJesse Barnes 
995d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9969270388eSDaniel Vetter 
997f97108d1SJesse Barnes 	return;
998f97108d1SJesse Barnes }
999f97108d1SJesse Barnes 
10000bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1001549f7365SChris Wilson {
100256299fb7SChris Wilson 	struct drm_i915_gem_request *rq = NULL;
100356299fb7SChris Wilson 	struct intel_wait *wait;
1004dffabc8fSTvrtko Ursulin 
10052246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1006538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
100756299fb7SChris Wilson 
100861d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
100961d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
101056299fb7SChris Wilson 	if (wait) {
101156299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
101256299fb7SChris Wilson 		 * requests after waiting on our own requests. To
101356299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
101456299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
101556299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
101656299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
101756299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
101856299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
101956299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
102056299fb7SChris Wilson 		 * and many waiters.
102156299fb7SChris Wilson 		 */
102256299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
1023db93991bSChris Wilson 				      wait->seqno) &&
1024db93991bSChris Wilson 		    !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1025db93991bSChris Wilson 			      &wait->request->fence.flags))
102624754d75SChris Wilson 			rq = i915_gem_request_get(wait->request);
102756299fb7SChris Wilson 
102856299fb7SChris Wilson 		wake_up_process(wait->tsk);
102967b807a8SChris Wilson 	} else {
103067b807a8SChris Wilson 		__intel_engine_disarm_breadcrumbs(engine);
103156299fb7SChris Wilson 	}
103261d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
103356299fb7SChris Wilson 
103424754d75SChris Wilson 	if (rq) {
103556299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
103624754d75SChris Wilson 		i915_gem_request_put(rq);
103724754d75SChris Wilson 	}
103856299fb7SChris Wilson 
103956299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1040549f7365SChris Wilson }
1041549f7365SChris Wilson 
104243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
104343cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
104431685c25SDeepak S {
1045679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
104643cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
104743cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
104831685c25SDeepak S }
104931685c25SDeepak S 
105043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
105143cf3bf0SChris Wilson {
1052e0e8c7cbSChris Wilson 	memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
105343cf3bf0SChris Wilson }
105443cf3bf0SChris Wilson 
105543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
105643cf3bf0SChris Wilson {
1057e0e8c7cbSChris Wilson 	const struct intel_rps_ei *prev = &dev_priv->rps.ei;
105843cf3bf0SChris Wilson 	struct intel_rps_ei now;
105943cf3bf0SChris Wilson 	u32 events = 0;
106043cf3bf0SChris Wilson 
1061e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
106243cf3bf0SChris Wilson 		return 0;
106343cf3bf0SChris Wilson 
106443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
106531685c25SDeepak S 
1066679cb6c1SMika Kuoppala 	if (prev->ktime) {
1067e0e8c7cbSChris Wilson 		u64 time, c0;
1068569884e3SChris Wilson 		u32 render, media;
1069e0e8c7cbSChris Wilson 
1070679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
10718f68d591SChris Wilson 
1072e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1073e0e8c7cbSChris Wilson 
1074e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1075e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1076e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1077e0e8c7cbSChris Wilson 		 * into our activity counter.
1078e0e8c7cbSChris Wilson 		 */
1079569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1080569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1081569884e3SChris Wilson 		c0 = max(render, media);
10826b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1083e0e8c7cbSChris Wilson 
1084e0e8c7cbSChris Wilson 		if (c0 > time * dev_priv->rps.up_threshold)
1085e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
1086e0e8c7cbSChris Wilson 		else if (c0 < time * dev_priv->rps.down_threshold)
1087e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
108831685c25SDeepak S 	}
108931685c25SDeepak S 
1090e0e8c7cbSChris Wilson 	dev_priv->rps.ei = now;
109143cf3bf0SChris Wilson 	return events;
109231685c25SDeepak S }
109331685c25SDeepak S 
10944912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10953b8d8d91SJesse Barnes {
10962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10972d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10987c0a16adSChris Wilson 	bool client_boost = false;
10998d3afd7dSChris Wilson 	int new_delay, adj, min, max;
11007c0a16adSChris Wilson 	u32 pm_iir = 0;
11013b8d8d91SJesse Barnes 
110259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
11037c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled) {
11047c0a16adSChris Wilson 		pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
11057b92c1bdSChris Wilson 		client_boost = atomic_read(&dev_priv->rps.num_waiters);
1106d4d70aa5SImre Deak 	}
110759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11084912d041SBen Widawsky 
110960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1110a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
11118d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11127c0a16adSChris Wilson 		goto out;
11133b8d8d91SJesse Barnes 
11144fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11157b9e0ae6SChris Wilson 
111643cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
111743cf3bf0SChris Wilson 
1118dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1119edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11208d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11218d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11227b92c1bdSChris Wilson 	if (client_boost)
112329ecd78dSChris Wilson 		max = dev_priv->rps.max_freq;
112429ecd78dSChris Wilson 	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
112529ecd78dSChris Wilson 		new_delay = dev_priv->rps.boost_freq;
11268d3afd7dSChris Wilson 		adj = 0;
11278d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1128dd75fdc8SChris Wilson 		if (adj > 0)
1129dd75fdc8SChris Wilson 			adj *= 2;
1130edcf284bSChris Wilson 		else /* CHV needs even encode values */
1131edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11327e79a683SSagar Arun Kamble 
11337e79a683SSagar Arun Kamble 		if (new_delay >= dev_priv->rps.max_freq_softlimit)
11347e79a683SSagar Arun Kamble 			adj = 0;
11357b92c1bdSChris Wilson 	} else if (client_boost) {
1136f5a4c67dSChris Wilson 		adj = 0;
1137dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1138b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1139b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
114017136d54SChris Wilson 		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1141b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1142dd75fdc8SChris Wilson 		adj = 0;
1143dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1144dd75fdc8SChris Wilson 		if (adj < 0)
1145dd75fdc8SChris Wilson 			adj *= 2;
1146edcf284bSChris Wilson 		else /* CHV needs even encode values */
1147edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
11487e79a683SSagar Arun Kamble 
11497e79a683SSagar Arun Kamble 		if (new_delay <= dev_priv->rps.min_freq_softlimit)
11507e79a683SSagar Arun Kamble 			adj = 0;
1151dd75fdc8SChris Wilson 	} else { /* unknown event */
1152edcf284bSChris Wilson 		adj = 0;
1153dd75fdc8SChris Wilson 	}
11543b8d8d91SJesse Barnes 
1155edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1156edcf284bSChris Wilson 
115779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
115879249636SBen Widawsky 	 * interrupt
115979249636SBen Widawsky 	 */
1160edcf284bSChris Wilson 	new_delay += adj;
11618d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
116227544369SDeepak S 
11639fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
11649fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
11659fcee2f7SChris Wilson 		dev_priv->rps.last_adj = 0;
11669fcee2f7SChris Wilson 	}
11673b8d8d91SJesse Barnes 
11684fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11697c0a16adSChris Wilson 
11707c0a16adSChris Wilson out:
11717c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
11727c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
11737c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled)
11747c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
11757c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
11763b8d8d91SJesse Barnes }
11773b8d8d91SJesse Barnes 
1178e3689190SBen Widawsky 
1179e3689190SBen Widawsky /**
1180e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1181e3689190SBen Widawsky  * occurred.
1182e3689190SBen Widawsky  * @work: workqueue struct
1183e3689190SBen Widawsky  *
1184e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1185e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1186e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1187e3689190SBen Widawsky  */
1188e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1189e3689190SBen Widawsky {
11902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1191cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1192e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
119335a85ac6SBen Widawsky 	char *parity_event[6];
1194e3689190SBen Widawsky 	uint32_t misccpctl;
119535a85ac6SBen Widawsky 	uint8_t slice = 0;
1196e3689190SBen Widawsky 
1197e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1198e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1199e3689190SBen Widawsky 	 * any time we access those registers.
1200e3689190SBen Widawsky 	 */
120191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1202e3689190SBen Widawsky 
120335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
120435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
120535a85ac6SBen Widawsky 		goto out;
120635a85ac6SBen Widawsky 
1207e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1208e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1209e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1210e3689190SBen Widawsky 
121135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1212f0f59a00SVille Syrjälä 		i915_reg_t reg;
121335a85ac6SBen Widawsky 
121435a85ac6SBen Widawsky 		slice--;
12152d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
121635a85ac6SBen Widawsky 			break;
121735a85ac6SBen Widawsky 
121835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
121935a85ac6SBen Widawsky 
12206fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
122135a85ac6SBen Widawsky 
122235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1223e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1224e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1225e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1226e3689190SBen Widawsky 
122735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
122835a85ac6SBen Widawsky 		POSTING_READ(reg);
1229e3689190SBen Widawsky 
1230cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1231e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1232e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1233e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
123435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
123535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1236e3689190SBen Widawsky 
123791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1238e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1239e3689190SBen Widawsky 
124035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
124135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1242e3689190SBen Widawsky 
124335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1244e3689190SBen Widawsky 		kfree(parity_event[3]);
1245e3689190SBen Widawsky 		kfree(parity_event[2]);
1246e3689190SBen Widawsky 		kfree(parity_event[1]);
1247e3689190SBen Widawsky 	}
1248e3689190SBen Widawsky 
124935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
125035a85ac6SBen Widawsky 
125135a85ac6SBen Widawsky out:
125235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12534cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12542d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12554cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
125635a85ac6SBen Widawsky 
125791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
125835a85ac6SBen Widawsky }
125935a85ac6SBen Widawsky 
1260261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1261261e40b8SVille Syrjälä 					       u32 iir)
1262e3689190SBen Widawsky {
1263261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1264e3689190SBen Widawsky 		return;
1265e3689190SBen Widawsky 
1266d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1267261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1268d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1269e3689190SBen Widawsky 
1270261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
127135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
127235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
127335a85ac6SBen Widawsky 
127435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
127535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
127635a85ac6SBen Widawsky 
1277a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1278e3689190SBen Widawsky }
1279e3689190SBen Widawsky 
1280261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1281f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1282f1af8fc1SPaulo Zanoni {
1283f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
12843b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1285f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12863b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1287f1af8fc1SPaulo Zanoni }
1288f1af8fc1SPaulo Zanoni 
1289261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1290e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1291e7b4c6b1SDaniel Vetter {
1292f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
12933b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1294cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
12953b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1296cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
12973b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1298e7b4c6b1SDaniel Vetter 
1299cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1300cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1301aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1302aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1303e3689190SBen Widawsky 
1304261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1305261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1306e7b4c6b1SDaniel Vetter }
1307e7b4c6b1SDaniel Vetter 
13085d3d69d5SChris Wilson static void
13090bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1310fbcc1a0cSNick Hoath {
131131de7350SChris Wilson 	bool tasklet = false;
1312f747026cSChris Wilson 
1313f747026cSChris Wilson 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1314a4b2b015SChris Wilson 		if (port_count(&engine->execlist_port[0])) {
1315955a4b89SChris Wilson 			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
131631de7350SChris Wilson 			tasklet = true;
1317f747026cSChris Wilson 		}
1318a4b2b015SChris Wilson 	}
131931de7350SChris Wilson 
132031de7350SChris Wilson 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
132131de7350SChris Wilson 		notify_ring(engine);
132231de7350SChris Wilson 		tasklet |= i915.enable_guc_submission;
132331de7350SChris Wilson 	}
132431de7350SChris Wilson 
132531de7350SChris Wilson 	if (tasklet)
132631de7350SChris Wilson 		tasklet_hi_schedule(&engine->irq_tasklet);
1327fbcc1a0cSNick Hoath }
1328fbcc1a0cSNick Hoath 
1329e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1330e30e251aSVille Syrjälä 				   u32 master_ctl,
1331e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1332abd58f01SBen Widawsky {
1333abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1334abd58f01SBen Widawsky 
1335abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1336e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1337e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1338e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1339abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1340abd58f01SBen Widawsky 		} else
1341abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1342abd58f01SBen Widawsky 	}
1343abd58f01SBen Widawsky 
134485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1345e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1346e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1347e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1348abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1349abd58f01SBen Widawsky 		} else
1350abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1351abd58f01SBen Widawsky 	}
1352abd58f01SBen Widawsky 
135374cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1354e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1355e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1356e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
135774cdb337SChris Wilson 			ret = IRQ_HANDLED;
135874cdb337SChris Wilson 		} else
135974cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
136074cdb337SChris Wilson 	}
136174cdb337SChris Wilson 
136226705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1363e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
136426705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
136526705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1366cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
136726705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
136826705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
136938cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13700961021aSBen Widawsky 		} else
13710961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13720961021aSBen Widawsky 	}
13730961021aSBen Widawsky 
1374abd58f01SBen Widawsky 	return ret;
1375abd58f01SBen Widawsky }
1376abd58f01SBen Widawsky 
1377e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1378e30e251aSVille Syrjälä 				u32 gt_iir[4])
1379e30e251aSVille Syrjälä {
1380e30e251aSVille Syrjälä 	if (gt_iir[0]) {
13813b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1382e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
13833b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1384e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1385e30e251aSVille Syrjälä 	}
1386e30e251aSVille Syrjälä 
1387e30e251aSVille Syrjälä 	if (gt_iir[1]) {
13883b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1389e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
13903b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1391e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1392e30e251aSVille Syrjälä 	}
1393e30e251aSVille Syrjälä 
1394e30e251aSVille Syrjälä 	if (gt_iir[3])
13953b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1396e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1397e30e251aSVille Syrjälä 
1398e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1399e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
140026705e20SSagar Arun Kamble 
140126705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
140226705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1403e30e251aSVille Syrjälä }
1404e30e251aSVille Syrjälä 
140563c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
140663c88d22SImre Deak {
140763c88d22SImre Deak 	switch (port) {
140863c88d22SImre Deak 	case PORT_A:
1409195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
141063c88d22SImre Deak 	case PORT_B:
141163c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
141263c88d22SImre Deak 	case PORT_C:
141363c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
141463c88d22SImre Deak 	default:
141563c88d22SImre Deak 		return false;
141663c88d22SImre Deak 	}
141763c88d22SImre Deak }
141863c88d22SImre Deak 
14196dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14206dbf30ceSVille Syrjälä {
14216dbf30ceSVille Syrjälä 	switch (port) {
14226dbf30ceSVille Syrjälä 	case PORT_E:
14236dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14246dbf30ceSVille Syrjälä 	default:
14256dbf30ceSVille Syrjälä 		return false;
14266dbf30ceSVille Syrjälä 	}
14276dbf30ceSVille Syrjälä }
14286dbf30ceSVille Syrjälä 
142974c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
143074c0b395SVille Syrjälä {
143174c0b395SVille Syrjälä 	switch (port) {
143274c0b395SVille Syrjälä 	case PORT_A:
143374c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
143474c0b395SVille Syrjälä 	case PORT_B:
143574c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
143674c0b395SVille Syrjälä 	case PORT_C:
143774c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
143874c0b395SVille Syrjälä 	case PORT_D:
143974c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
144074c0b395SVille Syrjälä 	default:
144174c0b395SVille Syrjälä 		return false;
144274c0b395SVille Syrjälä 	}
144374c0b395SVille Syrjälä }
144474c0b395SVille Syrjälä 
1445e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1446e4ce95aaSVille Syrjälä {
1447e4ce95aaSVille Syrjälä 	switch (port) {
1448e4ce95aaSVille Syrjälä 	case PORT_A:
1449e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1450e4ce95aaSVille Syrjälä 	default:
1451e4ce95aaSVille Syrjälä 		return false;
1452e4ce95aaSVille Syrjälä 	}
1453e4ce95aaSVille Syrjälä }
1454e4ce95aaSVille Syrjälä 
1455676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
145613cf5504SDave Airlie {
145713cf5504SDave Airlie 	switch (port) {
145813cf5504SDave Airlie 	case PORT_B:
1459676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
146013cf5504SDave Airlie 	case PORT_C:
1461676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
146213cf5504SDave Airlie 	case PORT_D:
1463676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1464676574dfSJani Nikula 	default:
1465676574dfSJani Nikula 		return false;
146613cf5504SDave Airlie 	}
146713cf5504SDave Airlie }
146813cf5504SDave Airlie 
1469676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
147013cf5504SDave Airlie {
147113cf5504SDave Airlie 	switch (port) {
147213cf5504SDave Airlie 	case PORT_B:
1473676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
147413cf5504SDave Airlie 	case PORT_C:
1475676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
147613cf5504SDave Airlie 	case PORT_D:
1477676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1478676574dfSJani Nikula 	default:
1479676574dfSJani Nikula 		return false;
148013cf5504SDave Airlie 	}
148113cf5504SDave Airlie }
148213cf5504SDave Airlie 
148342db67d6SVille Syrjälä /*
148442db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
148542db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
148642db67d6SVille Syrjälä  * hotplug detection results from several registers.
148742db67d6SVille Syrjälä  *
148842db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
148942db67d6SVille Syrjälä  */
1490fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14918c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1492fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1493fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1494676574dfSJani Nikula {
14958c841e57SJani Nikula 	enum port port;
1496676574dfSJani Nikula 	int i;
1497676574dfSJani Nikula 
1498676574dfSJani Nikula 	for_each_hpd_pin(i) {
14998c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15008c841e57SJani Nikula 			continue;
15018c841e57SJani Nikula 
1502676574dfSJani Nikula 		*pin_mask |= BIT(i);
1503676574dfSJani Nikula 
1504*256cfddeSRodrigo Vivi 		port = intel_hpd_pin_to_port(i);
1505*256cfddeSRodrigo Vivi 		if (port == PORT_NONE)
1506cc24fcdcSImre Deak 			continue;
1507cc24fcdcSImre Deak 
1508fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1509676574dfSJani Nikula 			*long_mask |= BIT(i);
1510676574dfSJani Nikula 	}
1511676574dfSJani Nikula 
1512676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1513676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1514676574dfSJani Nikula 
1515676574dfSJani Nikula }
1516676574dfSJani Nikula 
151791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1518515ac2bbSDaniel Vetter {
151928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1520515ac2bbSDaniel Vetter }
1521515ac2bbSDaniel Vetter 
152291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1523ce99c256SDaniel Vetter {
15249ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1525ce99c256SDaniel Vetter }
1526ce99c256SDaniel Vetter 
15278bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
152891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
152991d14251STvrtko Ursulin 					 enum pipe pipe,
1530eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1531eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15328bc5e955SDaniel Vetter 					 uint32_t crc4)
15338bf1e9f1SShuang He {
15348bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15358bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
15368c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15378c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
15388c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1539ac2300d4SDamien Lespiau 	int head, tail;
1540b2c88f5bSDamien Lespiau 
1541d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
15428c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
15430c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1544d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
154534273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
15460c912c79SDamien Lespiau 			return;
15470c912c79SDamien Lespiau 		}
15480c912c79SDamien Lespiau 
1549d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1550d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1551b2c88f5bSDamien Lespiau 
1552b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1553d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1554b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1555b2c88f5bSDamien Lespiau 			return;
1556b2c88f5bSDamien Lespiau 		}
1557b2c88f5bSDamien Lespiau 
1558b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
15598bf1e9f1SShuang He 
15608c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1561eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1562eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1563eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1564eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1565eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1566b2c88f5bSDamien Lespiau 
1567b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1568d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1569d538bbdfSDamien Lespiau 
1570d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
157107144428SDamien Lespiau 
157207144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
15738c6b709dSTomeu Vizoso 	} else {
15748c6b709dSTomeu Vizoso 		/*
15758c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
15768c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
15778c6b709dSTomeu Vizoso 		 * out the buggy result.
15788c6b709dSTomeu Vizoso 		 *
15798c6b709dSTomeu Vizoso 		 * On CHV sometimes the second CRC is bonkers as well, so
15808c6b709dSTomeu Vizoso 		 * don't trust that one either.
15818c6b709dSTomeu Vizoso 		 */
15828c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
15838c6b709dSTomeu Vizoso 		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
15848c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
15858c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
15868c6b709dSTomeu Vizoso 			return;
15878c6b709dSTomeu Vizoso 		}
15888c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
15898c6b709dSTomeu Vizoso 		crcs[0] = crc0;
15908c6b709dSTomeu Vizoso 		crcs[1] = crc1;
15918c6b709dSTomeu Vizoso 		crcs[2] = crc2;
15928c6b709dSTomeu Vizoso 		crcs[3] = crc3;
15938c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1594246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1595ca814b25SDaniel Vetter 				       drm_crtc_accurate_vblank_count(&crtc->base),
1596246ee524STomeu Vizoso 				       crcs);
15978c6b709dSTomeu Vizoso 	}
15988bf1e9f1SShuang He }
1599277de95eSDaniel Vetter #else
1600277de95eSDaniel Vetter static inline void
160191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
160291d14251STvrtko Ursulin 			     enum pipe pipe,
1603277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1604277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1605277de95eSDaniel Vetter 			     uint32_t crc4) {}
1606277de95eSDaniel Vetter #endif
1607eba94eb9SDaniel Vetter 
1608277de95eSDaniel Vetter 
160991d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
161091d14251STvrtko Ursulin 				     enum pipe pipe)
16115a69b89fSDaniel Vetter {
161291d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16135a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16145a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16155a69b89fSDaniel Vetter }
16165a69b89fSDaniel Vetter 
161791d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
161891d14251STvrtko Ursulin 				     enum pipe pipe)
1619eba94eb9SDaniel Vetter {
162091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1621eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1622eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1623eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1624eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16258bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1626eba94eb9SDaniel Vetter }
16275b3a856bSDaniel Vetter 
162891d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
162991d14251STvrtko Ursulin 				      enum pipe pipe)
16305b3a856bSDaniel Vetter {
16310b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16320b5c5ed0SDaniel Vetter 
163391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
16340b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16350b5c5ed0SDaniel Vetter 	else
16360b5c5ed0SDaniel Vetter 		res1 = 0;
16370b5c5ed0SDaniel Vetter 
163891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
16390b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16400b5c5ed0SDaniel Vetter 	else
16410b5c5ed0SDaniel Vetter 		res2 = 0;
16425b3a856bSDaniel Vetter 
164391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16440b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16450b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16460b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16470b5c5ed0SDaniel Vetter 				     res1, res2);
16485b3a856bSDaniel Vetter }
16498bf1e9f1SShuang He 
16501403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16511403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16521403c0d4SPaulo Zanoni  * the work queue. */
16531403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1654baf02a1fSBen Widawsky {
1655a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
165659cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1657f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1658d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1659d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1660c33d247dSChris Wilson 			schedule_work(&dev_priv->rps.work);
166141a05a3aSDaniel Vetter 		}
1662d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1663d4d70aa5SImre Deak 	}
1664baf02a1fSBen Widawsky 
1665bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1666c9a9a268SImre Deak 		return;
1667c9a9a268SImre Deak 
16682d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
166912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16703b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
167112638c57SBen Widawsky 
1672aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1673aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
167412638c57SBen Widawsky 	}
16751403c0d4SPaulo Zanoni }
1676baf02a1fSBen Widawsky 
167726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
167826705e20SSagar Arun Kamble {
167926705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
16804100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
16814100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
16824100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
16834100b2abSSagar Arun Kamble 		 * to back flush interrupts.
16844100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
16854100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
16864100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
16874100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
16884100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
16894100b2abSSagar Arun Kamble 		 */
16904100b2abSSagar Arun Kamble 		u32 msg, flush;
16914100b2abSSagar Arun Kamble 
16924100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1693a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1694a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
16954100b2abSSagar Arun Kamble 		if (flush) {
16964100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
16974100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
16984100b2abSSagar Arun Kamble 
16994100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
1700e7465473SOscar Mateo 			queue_work(dev_priv->guc.log.runtime.flush_wq,
1701e7465473SOscar Mateo 				   &dev_priv->guc.log.runtime.flush_work);
17025aa1ee4bSAkash Goel 
17035aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17044100b2abSSagar Arun Kamble 		} else {
17054100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17064100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17074100b2abSSagar Arun Kamble 			 */
17084100b2abSSagar Arun Kamble 		}
170926705e20SSagar Arun Kamble 	}
171026705e20SSagar Arun Kamble }
171126705e20SSagar Arun Kamble 
171291d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
171391d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
17147e231dbeSJesse Barnes {
17157e231dbeSJesse Barnes 	int pipe;
17167e231dbeSJesse Barnes 
171758ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17181ca993d2SVille Syrjälä 
17191ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
17201ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
17211ca993d2SVille Syrjälä 		return;
17221ca993d2SVille Syrjälä 	}
17231ca993d2SVille Syrjälä 
1724055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1725f0f59a00SVille Syrjälä 		i915_reg_t reg;
1726bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
172791d181ddSImre Deak 
1728bbb5eebfSDaniel Vetter 		/*
1729bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1730bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1731bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1732bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1733bbb5eebfSDaniel Vetter 		 * handle.
1734bbb5eebfSDaniel Vetter 		 */
17350f239f4cSDaniel Vetter 
17360f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17370f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1738bbb5eebfSDaniel Vetter 
1739bbb5eebfSDaniel Vetter 		switch (pipe) {
1740bbb5eebfSDaniel Vetter 		case PIPE_A:
1741bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1742bbb5eebfSDaniel Vetter 			break;
1743bbb5eebfSDaniel Vetter 		case PIPE_B:
1744bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1745bbb5eebfSDaniel Vetter 			break;
17463278f67fSVille Syrjälä 		case PIPE_C:
17473278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17483278f67fSVille Syrjälä 			break;
1749bbb5eebfSDaniel Vetter 		}
1750bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1751bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1752bbb5eebfSDaniel Vetter 
1753bbb5eebfSDaniel Vetter 		if (!mask)
175491d181ddSImre Deak 			continue;
175591d181ddSImre Deak 
175691d181ddSImre Deak 		reg = PIPESTAT(pipe);
1757bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1758bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17597e231dbeSJesse Barnes 
17607e231dbeSJesse Barnes 		/*
17617e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17627e231dbeSJesse Barnes 		 */
176391d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
176491d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17657e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17667e231dbeSJesse Barnes 	}
176758ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17682ecb8ca4SVille Syrjälä }
17692ecb8ca4SVille Syrjälä 
177091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
17712ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
17722ecb8ca4SVille Syrjälä {
17732ecb8ca4SVille Syrjälä 	enum pipe pipe;
17747e231dbeSJesse Barnes 
1775055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1776fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1777fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
17784356d586SDaniel Vetter 
17794356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
178091d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
17812d9d2b0bSVille Syrjälä 
17821f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17831f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
178431acc7f5SJesse Barnes 	}
178531acc7f5SJesse Barnes 
1786c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
178791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1788c1874ed7SImre Deak }
1789c1874ed7SImre Deak 
17901ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
179116c6c56bSVille Syrjälä {
179216c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
179316c6c56bSVille Syrjälä 
17941ae3c34cSVille Syrjälä 	if (hotplug_status)
17953ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17961ae3c34cSVille Syrjälä 
17971ae3c34cSVille Syrjälä 	return hotplug_status;
17981ae3c34cSVille Syrjälä }
17991ae3c34cSVille Syrjälä 
180091d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18011ae3c34cSVille Syrjälä 				 u32 hotplug_status)
18021ae3c34cSVille Syrjälä {
18031ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
18043ff60f89SOscar Mateo 
180591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
180691d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
180716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
180816c6c56bSVille Syrjälä 
180958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1810fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1811fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1812fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
181358f2cf24SVille Syrjälä 
181491d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
181558f2cf24SVille Syrjälä 		}
1816369712e8SJani Nikula 
1817369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
181891d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
181916c6c56bSVille Syrjälä 	} else {
182016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
182116c6c56bSVille Syrjälä 
182258f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1823fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
18244e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1825fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
182691d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
182716c6c56bSVille Syrjälä 		}
18283ff60f89SOscar Mateo 	}
182958f2cf24SVille Syrjälä }
183016c6c56bSVille Syrjälä 
1831c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1832c1874ed7SImre Deak {
183345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1834fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1835c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1836c1874ed7SImre Deak 
18372dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18382dd2a883SImre Deak 		return IRQ_NONE;
18392dd2a883SImre Deak 
18401f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18411f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18421f814dacSImre Deak 
18431e1cace9SVille Syrjälä 	do {
18446e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
18452ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18461ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1847a5e485a9SVille Syrjälä 		u32 ier = 0;
18483ff60f89SOscar Mateo 
1849c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1850c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18513ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1852c1874ed7SImre Deak 
1853c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
18541e1cace9SVille Syrjälä 			break;
1855c1874ed7SImre Deak 
1856c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1857c1874ed7SImre Deak 
1858a5e485a9SVille Syrjälä 		/*
1859a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1860a5e485a9SVille Syrjälä 		 *
1861a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1862a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1863a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1864a5e485a9SVille Syrjälä 		 *
1865a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1866a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1867a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1868a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1869a5e485a9SVille Syrjälä 		 * bits this time around.
1870a5e485a9SVille Syrjälä 		 */
18714a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1872a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1873a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
18744a0a0202SVille Syrjälä 
18754a0a0202SVille Syrjälä 		if (gt_iir)
18764a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
18774a0a0202SVille Syrjälä 		if (pm_iir)
18784a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
18794a0a0202SVille Syrjälä 
18807ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18811ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
18827ce4d1f2SVille Syrjälä 
18833ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18843ff60f89SOscar Mateo 		 * signalled in iir */
188591d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
18867ce4d1f2SVille Syrjälä 
1887eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1888eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1889eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1890eef57324SJerome Anand 
18917ce4d1f2SVille Syrjälä 		/*
18927ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
18937ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
18947ce4d1f2SVille Syrjälä 		 */
18957ce4d1f2SVille Syrjälä 		if (iir)
18967ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
18974a0a0202SVille Syrjälä 
1898a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
18994a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
19004a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
19011ae3c34cSVille Syrjälä 
190252894874SVille Syrjälä 		if (gt_iir)
1903261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
190452894874SVille Syrjälä 		if (pm_iir)
190552894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
190652894874SVille Syrjälä 
19071ae3c34cSVille Syrjälä 		if (hotplug_status)
190891d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19092ecb8ca4SVille Syrjälä 
191091d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
19111e1cace9SVille Syrjälä 	} while (0);
19127e231dbeSJesse Barnes 
19131f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19141f814dacSImre Deak 
19157e231dbeSJesse Barnes 	return ret;
19167e231dbeSJesse Barnes }
19177e231dbeSJesse Barnes 
191843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
191943f328d7SVille Syrjälä {
192045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1921fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
192243f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
192343f328d7SVille Syrjälä 
19242dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19252dd2a883SImre Deak 		return IRQ_NONE;
19262dd2a883SImre Deak 
19271f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19281f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19291f814dacSImre Deak 
1930579de73bSChris Wilson 	do {
19316e814800SVille Syrjälä 		u32 master_ctl, iir;
1932e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
19332ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
19341ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1935a5e485a9SVille Syrjälä 		u32 ier = 0;
1936a5e485a9SVille Syrjälä 
19378e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19383278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19393278f67fSVille Syrjälä 
19403278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19418e5fd599SVille Syrjälä 			break;
194243f328d7SVille Syrjälä 
194327b6c122SOscar Mateo 		ret = IRQ_HANDLED;
194427b6c122SOscar Mateo 
1945a5e485a9SVille Syrjälä 		/*
1946a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1947a5e485a9SVille Syrjälä 		 *
1948a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1949a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1950a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1951a5e485a9SVille Syrjälä 		 *
1952a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1953a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1954a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1955a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1956a5e485a9SVille Syrjälä 		 * bits this time around.
1957a5e485a9SVille Syrjälä 		 */
195843f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1959a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1960a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
196143f328d7SVille Syrjälä 
1962e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
196327b6c122SOscar Mateo 
196427b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19651ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
196643f328d7SVille Syrjälä 
196727b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
196827b6c122SOscar Mateo 		 * signalled in iir */
196991d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
197043f328d7SVille Syrjälä 
1971eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1972eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1973eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1974eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1975eef57324SJerome Anand 
19767ce4d1f2SVille Syrjälä 		/*
19777ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19787ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19797ce4d1f2SVille Syrjälä 		 */
19807ce4d1f2SVille Syrjälä 		if (iir)
19817ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19827ce4d1f2SVille Syrjälä 
1983a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1984e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
198543f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19861ae3c34cSVille Syrjälä 
1987e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
1988e30e251aSVille Syrjälä 
19891ae3c34cSVille Syrjälä 		if (hotplug_status)
199091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19912ecb8ca4SVille Syrjälä 
199291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1993579de73bSChris Wilson 	} while (0);
19943278f67fSVille Syrjälä 
19951f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19961f814dacSImre Deak 
199743f328d7SVille Syrjälä 	return ret;
199843f328d7SVille Syrjälä }
199943f328d7SVille Syrjälä 
200091d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
200191d14251STvrtko Ursulin 				u32 hotplug_trigger,
200240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2003776ad806SJesse Barnes {
200442db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2005776ad806SJesse Barnes 
20066a39d7c9SJani Nikula 	/*
20076a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
20086a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
20096a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
20106a39d7c9SJani Nikula 	 * errors.
20116a39d7c9SJani Nikula 	 */
201213cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20136a39d7c9SJani Nikula 	if (!hotplug_trigger) {
20146a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
20156a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
20166a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
20176a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
20186a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
20196a39d7c9SJani Nikula 	}
20206a39d7c9SJani Nikula 
202113cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20226a39d7c9SJani Nikula 	if (!hotplug_trigger)
20236a39d7c9SJani Nikula 		return;
202413cf5504SDave Airlie 
2025fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
202640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2027fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
202840e56410SVille Syrjälä 
202991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2030aaf5ec2eSSonika Jindal }
203191d131d2SDaniel Vetter 
203291d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
203340e56410SVille Syrjälä {
203440e56410SVille Syrjälä 	int pipe;
203540e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
203640e56410SVille Syrjälä 
203791d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
203840e56410SVille Syrjälä 
2039cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2040cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2041776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2042cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2043cfc33bf7SVille Syrjälä 				 port_name(port));
2044cfc33bf7SVille Syrjälä 	}
2045776ad806SJesse Barnes 
2046ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
204791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2048ce99c256SDaniel Vetter 
2049776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
205091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2051776ad806SJesse Barnes 
2052776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2053776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2054776ad806SJesse Barnes 
2055776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2056776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2057776ad806SJesse Barnes 
2058776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2059776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2060776ad806SJesse Barnes 
20619db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2062055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
20639db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20649db4a9c7SJesse Barnes 					 pipe_name(pipe),
20659db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2066776ad806SJesse Barnes 
2067776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2068776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2069776ad806SJesse Barnes 
2070776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2071776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2072776ad806SJesse Barnes 
2073776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2074a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
20758664281bSPaulo Zanoni 
20768664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2077a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
20788664281bSPaulo Zanoni }
20798664281bSPaulo Zanoni 
208091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
20818664281bSPaulo Zanoni {
20828664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20835a69b89fSDaniel Vetter 	enum pipe pipe;
20848664281bSPaulo Zanoni 
2085de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2086de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2087de032bf4SPaulo Zanoni 
2088055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20891f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20901f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20918664281bSPaulo Zanoni 
20925a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
209391d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
209491d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
20955a69b89fSDaniel Vetter 			else
209691d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
20975a69b89fSDaniel Vetter 		}
20985a69b89fSDaniel Vetter 	}
20998bf1e9f1SShuang He 
21008664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21018664281bSPaulo Zanoni }
21028664281bSPaulo Zanoni 
210391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
21048664281bSPaulo Zanoni {
21058664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
21068664281bSPaulo Zanoni 
2107de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2108de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2109de032bf4SPaulo Zanoni 
21108664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2111a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
21128664281bSPaulo Zanoni 
21138664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2114a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
21158664281bSPaulo Zanoni 
21168664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2117a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
21188664281bSPaulo Zanoni 
21198664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2120776ad806SJesse Barnes }
2121776ad806SJesse Barnes 
212291d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
212323e81d69SAdam Jackson {
212423e81d69SAdam Jackson 	int pipe;
21256dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2126aaf5ec2eSSonika Jindal 
212791d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
212891d131d2SDaniel Vetter 
2129cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2130cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
213123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2132cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2133cfc33bf7SVille Syrjälä 				 port_name(port));
2134cfc33bf7SVille Syrjälä 	}
213523e81d69SAdam Jackson 
213623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
213791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
213823e81d69SAdam Jackson 
213923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
214091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
214123e81d69SAdam Jackson 
214223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
214323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
214423e81d69SAdam Jackson 
214523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
214623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
214723e81d69SAdam Jackson 
214823e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2149055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
215023e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
215123e81d69SAdam Jackson 					 pipe_name(pipe),
215223e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
21538664281bSPaulo Zanoni 
21548664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
215591d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
215623e81d69SAdam Jackson }
215723e81d69SAdam Jackson 
215891d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
21596dbf30ceSVille Syrjälä {
21606dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
21616dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
21626dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
21636dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21646dbf30ceSVille Syrjälä 
21656dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
21666dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21676dbf30ceSVille Syrjälä 
21686dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
21696dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
21706dbf30ceSVille Syrjälä 
21716dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
21726dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
217374c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
21746dbf30ceSVille Syrjälä 	}
21756dbf30ceSVille Syrjälä 
21766dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
21776dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21786dbf30ceSVille Syrjälä 
21796dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
21806dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
21816dbf30ceSVille Syrjälä 
21826dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
21836dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
21846dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
21856dbf30ceSVille Syrjälä 	}
21866dbf30ceSVille Syrjälä 
21876dbf30ceSVille Syrjälä 	if (pin_mask)
218891d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
21896dbf30ceSVille Syrjälä 
21906dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
219191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
21926dbf30ceSVille Syrjälä }
21936dbf30ceSVille Syrjälä 
219491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
219591d14251STvrtko Ursulin 				u32 hotplug_trigger,
219640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2197c008bc6eSPaulo Zanoni {
2198e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2199e4ce95aaSVille Syrjälä 
2200e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2201e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2202e4ce95aaSVille Syrjälä 
2203e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
220440e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2205e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
220640e56410SVille Syrjälä 
220791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2208e4ce95aaSVille Syrjälä }
2209c008bc6eSPaulo Zanoni 
221091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
221191d14251STvrtko Ursulin 				    u32 de_iir)
221240e56410SVille Syrjälä {
221340e56410SVille Syrjälä 	enum pipe pipe;
221440e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
221540e56410SVille Syrjälä 
221640e56410SVille Syrjälä 	if (hotplug_trigger)
221791d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
221840e56410SVille Syrjälä 
2219c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
222091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2221c008bc6eSPaulo Zanoni 
2222c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
222391d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2224c008bc6eSPaulo Zanoni 
2225c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2226c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2227c008bc6eSPaulo Zanoni 
2228055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2229fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2230fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2231c008bc6eSPaulo Zanoni 
223240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
22331f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2234c008bc6eSPaulo Zanoni 
223540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
223691d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2237c008bc6eSPaulo Zanoni 	}
2238c008bc6eSPaulo Zanoni 
2239c008bc6eSPaulo Zanoni 	/* check event from PCH */
2240c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2241c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2242c008bc6eSPaulo Zanoni 
224391d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
224491d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2245c008bc6eSPaulo Zanoni 		else
224691d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2247c008bc6eSPaulo Zanoni 
2248c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2249c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2250c008bc6eSPaulo Zanoni 	}
2251c008bc6eSPaulo Zanoni 
225291d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
225391d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2254c008bc6eSPaulo Zanoni }
2255c008bc6eSPaulo Zanoni 
225691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
225791d14251STvrtko Ursulin 				    u32 de_iir)
22589719fb98SPaulo Zanoni {
225907d27e20SDamien Lespiau 	enum pipe pipe;
226023bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
226123bb4cb5SVille Syrjälä 
226240e56410SVille Syrjälä 	if (hotplug_trigger)
226391d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
22649719fb98SPaulo Zanoni 
22659719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
226691d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
22679719fb98SPaulo Zanoni 
22689719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
226991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
22709719fb98SPaulo Zanoni 
22719719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
227291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
22739719fb98SPaulo Zanoni 
2274055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2275fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2276fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
22779719fb98SPaulo Zanoni 	}
22789719fb98SPaulo Zanoni 
22799719fb98SPaulo Zanoni 	/* check event from PCH */
228091d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
22819719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
22829719fb98SPaulo Zanoni 
228391d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
22849719fb98SPaulo Zanoni 
22859719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
22869719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
22879719fb98SPaulo Zanoni 	}
22889719fb98SPaulo Zanoni }
22899719fb98SPaulo Zanoni 
229072c90f62SOscar Mateo /*
229172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
229272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
229372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
229472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
229572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
229672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
229772c90f62SOscar Mateo  */
2298f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2299b1f14ad0SJesse Barnes {
230045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2301fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2302f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
23030e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2304b1f14ad0SJesse Barnes 
23052dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23062dd2a883SImre Deak 		return IRQ_NONE;
23072dd2a883SImre Deak 
23081f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23091f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
23101f814dacSImre Deak 
2311b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2312b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2313b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
231423a78516SPaulo Zanoni 	POSTING_READ(DEIER);
23150e43406bSChris Wilson 
231644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
231744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
231844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
231944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
232044498aeaSPaulo Zanoni 	 * due to its back queue). */
232191d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
232244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
232344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
232444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2325ab5c608bSBen Widawsky 	}
232644498aeaSPaulo Zanoni 
232772c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
232872c90f62SOscar Mateo 
23290e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
23300e43406bSChris Wilson 	if (gt_iir) {
233172c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
233272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
233391d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2334261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2335d8fc8a47SPaulo Zanoni 		else
2336261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
23370e43406bSChris Wilson 	}
2338b1f14ad0SJesse Barnes 
2339b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
23400e43406bSChris Wilson 	if (de_iir) {
234172c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
234272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
234391d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
234491d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2345f1af8fc1SPaulo Zanoni 		else
234691d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
23470e43406bSChris Wilson 	}
23480e43406bSChris Wilson 
234991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2350f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
23510e43406bSChris Wilson 		if (pm_iir) {
2352b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
23530e43406bSChris Wilson 			ret = IRQ_HANDLED;
235472c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
23550e43406bSChris Wilson 		}
2356f1af8fc1SPaulo Zanoni 	}
2357b1f14ad0SJesse Barnes 
2358b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2359b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
236091d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
236144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
236244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2363ab5c608bSBen Widawsky 	}
2364b1f14ad0SJesse Barnes 
23651f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23661f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
23671f814dacSImre Deak 
2368b1f14ad0SJesse Barnes 	return ret;
2369b1f14ad0SJesse Barnes }
2370b1f14ad0SJesse Barnes 
237191d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
237291d14251STvrtko Ursulin 				u32 hotplug_trigger,
237340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2374d04a492dSShashank Sharma {
2375cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2376d04a492dSShashank Sharma 
2377a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2378a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2379d04a492dSShashank Sharma 
2380cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
238140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2382cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
238340e56410SVille Syrjälä 
238491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2385d04a492dSShashank Sharma }
2386d04a492dSShashank Sharma 
2387f11a0f46STvrtko Ursulin static irqreturn_t
2388f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2389abd58f01SBen Widawsky {
2390abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2391f11a0f46STvrtko Ursulin 	u32 iir;
2392c42664ccSDaniel Vetter 	enum pipe pipe;
239388e04703SJesse Barnes 
2394abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2395e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2396e32192e1STvrtko Ursulin 		if (iir) {
2397e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2398abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2399e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
240091d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
240138cc46d7SOscar Mateo 			else
240238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2403abd58f01SBen Widawsky 		}
240438cc46d7SOscar Mateo 		else
240538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2406abd58f01SBen Widawsky 	}
2407abd58f01SBen Widawsky 
24086d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2409e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2410e32192e1STvrtko Ursulin 		if (iir) {
2411e32192e1STvrtko Ursulin 			u32 tmp_mask;
2412d04a492dSShashank Sharma 			bool found = false;
2413cebd87a0SVille Syrjälä 
2414e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
24156d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
241688e04703SJesse Barnes 
2417e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2418bca2bf2aSPandiyan, Dhinakaran 			if (INTEL_GEN(dev_priv) >= 9)
2419e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2420e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2421e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2422e32192e1STvrtko Ursulin 
2423e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
242491d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2425d04a492dSShashank Sharma 				found = true;
2426d04a492dSShashank Sharma 			}
2427d04a492dSShashank Sharma 
2428cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2429e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2430e32192e1STvrtko Ursulin 				if (tmp_mask) {
243191d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
243291d14251STvrtko Ursulin 							    hpd_bxt);
2433d04a492dSShashank Sharma 					found = true;
2434d04a492dSShashank Sharma 				}
2435e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2436e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2437e32192e1STvrtko Ursulin 				if (tmp_mask) {
243891d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
243991d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2440e32192e1STvrtko Ursulin 					found = true;
2441e32192e1STvrtko Ursulin 				}
2442e32192e1STvrtko Ursulin 			}
2443d04a492dSShashank Sharma 
2444cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
244591d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
24469e63743eSShashank Sharma 				found = true;
24479e63743eSShashank Sharma 			}
24489e63743eSShashank Sharma 
2449d04a492dSShashank Sharma 			if (!found)
245038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
24516d766f02SDaniel Vetter 		}
245238cc46d7SOscar Mateo 		else
245338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
24546d766f02SDaniel Vetter 	}
24556d766f02SDaniel Vetter 
2456055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2457fd3a4024SDaniel Vetter 		u32 fault_errors;
2458abd58f01SBen Widawsky 
2459c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2460c42664ccSDaniel Vetter 			continue;
2461c42664ccSDaniel Vetter 
2462e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2463e32192e1STvrtko Ursulin 		if (!iir) {
2464e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2465e32192e1STvrtko Ursulin 			continue;
2466e32192e1STvrtko Ursulin 		}
2467770de83dSDamien Lespiau 
2468e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2469e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2470e32192e1STvrtko Ursulin 
2471fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2472fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2473abd58f01SBen Widawsky 
2474e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
247591d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24760fbe7870SDaniel Vetter 
2477e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2478e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
247938d83c96SDaniel Vetter 
2480e32192e1STvrtko Ursulin 		fault_errors = iir;
2481bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2482e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2483770de83dSDamien Lespiau 		else
2484e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2485770de83dSDamien Lespiau 
2486770de83dSDamien Lespiau 		if (fault_errors)
24871353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
248830100f2bSDaniel Vetter 				  pipe_name(pipe),
2489e32192e1STvrtko Ursulin 				  fault_errors);
2490abd58f01SBen Widawsky 	}
2491abd58f01SBen Widawsky 
249291d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2493266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
249492d03a80SDaniel Vetter 		/*
249592d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
249692d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
249792d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
249892d03a80SDaniel Vetter 		 */
2499e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2500e32192e1STvrtko Ursulin 		if (iir) {
2501e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
250292d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25036dbf30ceSVille Syrjälä 
25047b22b8c4SRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
25057b22b8c4SRodrigo Vivi 			    HAS_PCH_CNP(dev_priv))
250691d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25076dbf30ceSVille Syrjälä 			else
250891d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25092dfb0b81SJani Nikula 		} else {
25102dfb0b81SJani Nikula 			/*
25112dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25122dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25132dfb0b81SJani Nikula 			 */
25142dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
25152dfb0b81SJani Nikula 		}
251692d03a80SDaniel Vetter 	}
251792d03a80SDaniel Vetter 
2518f11a0f46STvrtko Ursulin 	return ret;
2519f11a0f46STvrtko Ursulin }
2520f11a0f46STvrtko Ursulin 
2521f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2522f11a0f46STvrtko Ursulin {
2523f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2524fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2525f11a0f46STvrtko Ursulin 	u32 master_ctl;
2526e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2527f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2528f11a0f46STvrtko Ursulin 
2529f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2530f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2531f11a0f46STvrtko Ursulin 
2532f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2533f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2534f11a0f46STvrtko Ursulin 	if (!master_ctl)
2535f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2536f11a0f46STvrtko Ursulin 
2537f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2538f11a0f46STvrtko Ursulin 
2539f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2540f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2541f11a0f46STvrtko Ursulin 
2542f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2543e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2544e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2545f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2546f11a0f46STvrtko Ursulin 
2547cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2548cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2549abd58f01SBen Widawsky 
25501f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
25511f814dacSImre Deak 
2552abd58f01SBen Widawsky 	return ret;
2553abd58f01SBen Widawsky }
2554abd58f01SBen Widawsky 
255536703e79SChris Wilson struct wedge_me {
255636703e79SChris Wilson 	struct delayed_work work;
255736703e79SChris Wilson 	struct drm_i915_private *i915;
255836703e79SChris Wilson 	const char *name;
255936703e79SChris Wilson };
256036703e79SChris Wilson 
256136703e79SChris Wilson static void wedge_me(struct work_struct *work)
256236703e79SChris Wilson {
256336703e79SChris Wilson 	struct wedge_me *w = container_of(work, typeof(*w), work.work);
256436703e79SChris Wilson 
256536703e79SChris Wilson 	dev_err(w->i915->drm.dev,
256636703e79SChris Wilson 		"%s timed out, cancelling all in-flight rendering.\n",
256736703e79SChris Wilson 		w->name);
256836703e79SChris Wilson 	i915_gem_set_wedged(w->i915);
256936703e79SChris Wilson }
257036703e79SChris Wilson 
257136703e79SChris Wilson static void __init_wedge(struct wedge_me *w,
257236703e79SChris Wilson 			 struct drm_i915_private *i915,
257336703e79SChris Wilson 			 long timeout,
257436703e79SChris Wilson 			 const char *name)
257536703e79SChris Wilson {
257636703e79SChris Wilson 	w->i915 = i915;
257736703e79SChris Wilson 	w->name = name;
257836703e79SChris Wilson 
257936703e79SChris Wilson 	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
258036703e79SChris Wilson 	schedule_delayed_work(&w->work, timeout);
258136703e79SChris Wilson }
258236703e79SChris Wilson 
258336703e79SChris Wilson static void __fini_wedge(struct wedge_me *w)
258436703e79SChris Wilson {
258536703e79SChris Wilson 	cancel_delayed_work_sync(&w->work);
258636703e79SChris Wilson 	destroy_delayed_work_on_stack(&w->work);
258736703e79SChris Wilson 	w->i915 = NULL;
258836703e79SChris Wilson }
258936703e79SChris Wilson 
259036703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
259136703e79SChris Wilson 	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
259236703e79SChris Wilson 	     (W)->i915;							\
259336703e79SChris Wilson 	     __fini_wedge((W)))
259436703e79SChris Wilson 
25958a905236SJesse Barnes /**
2596d5367307SChris Wilson  * i915_reset_device - do process context error handling work
259714bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
25988a905236SJesse Barnes  *
25998a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
26008a905236SJesse Barnes  * was detected.
26018a905236SJesse Barnes  */
2602d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv)
26038a905236SJesse Barnes {
260491c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2605cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2606cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2607cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
260836703e79SChris Wilson 	struct wedge_me w;
26098a905236SJesse Barnes 
2610c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
26118a905236SJesse Barnes 
261244d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2613c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
26141f83fee0SDaniel Vetter 
261536703e79SChris Wilson 	/* Use a watchdog to ensure that our reset completes */
261636703e79SChris Wilson 	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2617c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
26187514747dSVille Syrjälä 
261936703e79SChris Wilson 		/* Signal that locked waiters should reset the GPU */
26208c185ecaSChris Wilson 		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
26218c185ecaSChris Wilson 		wake_up_all(&dev_priv->gpu_error.wait_queue);
26228c185ecaSChris Wilson 
262336703e79SChris Wilson 		/* Wait for anyone holding the lock to wakeup, without
262436703e79SChris Wilson 		 * blocking indefinitely on struct_mutex.
262517e1df07SDaniel Vetter 		 */
262636703e79SChris Wilson 		do {
2627780f262aSChris Wilson 			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2628535275d3SChris Wilson 				i915_reset(dev_priv, 0);
2629221fe799SChris Wilson 				mutex_unlock(&dev_priv->drm.struct_mutex);
2630780f262aSChris Wilson 			}
2631780f262aSChris Wilson 		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
26328c185ecaSChris Wilson 					     I915_RESET_HANDOFF,
2633780f262aSChris Wilson 					     TASK_UNINTERRUPTIBLE,
263436703e79SChris Wilson 					     1));
2635f69061beSDaniel Vetter 
2636c033666aSChris Wilson 		intel_finish_reset(dev_priv);
263736703e79SChris Wilson 	}
2638f454c694SImre Deak 
2639780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2640c033666aSChris Wilson 		kobject_uevent_env(kobj,
2641f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
2642f316a42cSBen Gamari }
26438a905236SJesse Barnes 
2644eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2645c0e09200SDave Airlie {
2646eaa14c24SChris Wilson 	u32 eir;
264763eeaf38SJesse Barnes 
2648eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2649eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
265063eeaf38SJesse Barnes 
2651eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2652eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2653eaa14c24SChris Wilson 	else
2654eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
26558a905236SJesse Barnes 
2656eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
265763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
265863eeaf38SJesse Barnes 	if (eir) {
265963eeaf38SJesse Barnes 		/*
266063eeaf38SJesse Barnes 		 * some errors might have become stuck,
266163eeaf38SJesse Barnes 		 * mask them.
266263eeaf38SJesse Barnes 		 */
2663eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
266463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
266563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
266663eeaf38SJesse Barnes 	}
266735aed2e6SChris Wilson }
266835aed2e6SChris Wilson 
266935aed2e6SChris Wilson /**
2670b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
267114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
267214b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
267387c390b6SMichel Thierry  * @fmt: Error message format string
267487c390b6SMichel Thierry  *
2675aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
267635aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
267735aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
267835aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
267935aed2e6SChris Wilson  * of a ring dump etc.).
268035aed2e6SChris Wilson  */
2681c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2682c033666aSChris Wilson 		       u32 engine_mask,
268358174462SMika Kuoppala 		       const char *fmt, ...)
268435aed2e6SChris Wilson {
2685142bc7d9SMichel Thierry 	struct intel_engine_cs *engine;
2686142bc7d9SMichel Thierry 	unsigned int tmp;
268758174462SMika Kuoppala 	va_list args;
268858174462SMika Kuoppala 	char error_msg[80];
268935aed2e6SChris Wilson 
269058174462SMika Kuoppala 	va_start(args, fmt);
269158174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
269258174462SMika Kuoppala 	va_end(args);
269358174462SMika Kuoppala 
26941604a86dSChris Wilson 	/*
26951604a86dSChris Wilson 	 * In most cases it's guaranteed that we get here with an RPM
26961604a86dSChris Wilson 	 * reference held, for example because there is a pending GPU
26971604a86dSChris Wilson 	 * request that won't finish until the reset is done. This
26981604a86dSChris Wilson 	 * isn't the case at least when we get here by doing a
26991604a86dSChris Wilson 	 * simulated reset via debugfs, so get an RPM reference.
27001604a86dSChris Wilson 	 */
27011604a86dSChris Wilson 	intel_runtime_pm_get(dev_priv);
27021604a86dSChris Wilson 
2703c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2704eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
27058a905236SJesse Barnes 
2706142bc7d9SMichel Thierry 	/*
2707142bc7d9SMichel Thierry 	 * Try engine reset when available. We fall back to full reset if
2708142bc7d9SMichel Thierry 	 * single reset fails.
2709142bc7d9SMichel Thierry 	 */
2710142bc7d9SMichel Thierry 	if (intel_has_reset_engine(dev_priv)) {
2711142bc7d9SMichel Thierry 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
2712142bc7d9SMichel Thierry 			BUILD_BUG_ON(I915_RESET_HANDOFF >= I915_RESET_ENGINE);
2713142bc7d9SMichel Thierry 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2714142bc7d9SMichel Thierry 					     &dev_priv->gpu_error.flags))
2715142bc7d9SMichel Thierry 				continue;
2716142bc7d9SMichel Thierry 
2717535275d3SChris Wilson 			if (i915_reset_engine(engine, 0) == 0)
2718142bc7d9SMichel Thierry 				engine_mask &= ~intel_engine_flag(engine);
2719142bc7d9SMichel Thierry 
2720142bc7d9SMichel Thierry 			clear_bit(I915_RESET_ENGINE + engine->id,
2721142bc7d9SMichel Thierry 				  &dev_priv->gpu_error.flags);
2722142bc7d9SMichel Thierry 			wake_up_bit(&dev_priv->gpu_error.flags,
2723142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id);
2724142bc7d9SMichel Thierry 		}
2725142bc7d9SMichel Thierry 	}
2726142bc7d9SMichel Thierry 
27278af29b0cSChris Wilson 	if (!engine_mask)
27281604a86dSChris Wilson 		goto out;
27298af29b0cSChris Wilson 
2730142bc7d9SMichel Thierry 	/* Full reset needs the mutex, stop any other user trying to do so. */
2731d5367307SChris Wilson 	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2732d5367307SChris Wilson 		wait_event(dev_priv->gpu_error.reset_queue,
2733d5367307SChris Wilson 			   !test_bit(I915_RESET_BACKOFF,
2734d5367307SChris Wilson 				     &dev_priv->gpu_error.flags));
27351604a86dSChris Wilson 		goto out;
2736d5367307SChris Wilson 	}
2737ba1234d1SBen Gamari 
2738142bc7d9SMichel Thierry 	/* Prevent any other reset-engine attempt. */
2739142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2740142bc7d9SMichel Thierry 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2741142bc7d9SMichel Thierry 					&dev_priv->gpu_error.flags))
2742142bc7d9SMichel Thierry 			wait_on_bit(&dev_priv->gpu_error.flags,
2743142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id,
2744142bc7d9SMichel Thierry 				    TASK_UNINTERRUPTIBLE);
2745142bc7d9SMichel Thierry 	}
2746142bc7d9SMichel Thierry 
2747d5367307SChris Wilson 	i915_reset_device(dev_priv);
2748d5367307SChris Wilson 
2749142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2750142bc7d9SMichel Thierry 		clear_bit(I915_RESET_ENGINE + engine->id,
2751142bc7d9SMichel Thierry 			  &dev_priv->gpu_error.flags);
2752142bc7d9SMichel Thierry 	}
2753142bc7d9SMichel Thierry 
2754d5367307SChris Wilson 	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2755d5367307SChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
27561604a86dSChris Wilson 
27571604a86dSChris Wilson out:
27581604a86dSChris Wilson 	intel_runtime_pm_put(dev_priv);
27598a905236SJesse Barnes }
27608a905236SJesse Barnes 
276142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
276242f52ef8SKeith Packard  * we use as a pipe index
276342f52ef8SKeith Packard  */
276486e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
27650a3e67a4SJesse Barnes {
2766fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2767e9d21d7fSKeith Packard 	unsigned long irqflags;
276871e0ffa5SJesse Barnes 
27691ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
277086e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
277186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
277286e83e35SChris Wilson 
277386e83e35SChris Wilson 	return 0;
277486e83e35SChris Wilson }
277586e83e35SChris Wilson 
277686e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
277786e83e35SChris Wilson {
277886e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
277986e83e35SChris Wilson 	unsigned long irqflags;
278086e83e35SChris Wilson 
278186e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27827c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2783755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
27841ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27858692d00eSChris Wilson 
27860a3e67a4SJesse Barnes 	return 0;
27870a3e67a4SJesse Barnes }
27880a3e67a4SJesse Barnes 
278988e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2790f796cf8fSJesse Barnes {
2791fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2792f796cf8fSJesse Barnes 	unsigned long irqflags;
279355b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
279486e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2795f796cf8fSJesse Barnes 
2796f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2797fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2798b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2799b1f14ad0SJesse Barnes 
2800b1f14ad0SJesse Barnes 	return 0;
2801b1f14ad0SJesse Barnes }
2802b1f14ad0SJesse Barnes 
280388e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2804abd58f01SBen Widawsky {
2805fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2806abd58f01SBen Widawsky 	unsigned long irqflags;
2807abd58f01SBen Widawsky 
2808abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2809013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2810abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2811013d3752SVille Syrjälä 
2812abd58f01SBen Widawsky 	return 0;
2813abd58f01SBen Widawsky }
2814abd58f01SBen Widawsky 
281542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
281642f52ef8SKeith Packard  * we use as a pipe index
281742f52ef8SKeith Packard  */
281886e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
281986e83e35SChris Wilson {
282086e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
282186e83e35SChris Wilson 	unsigned long irqflags;
282286e83e35SChris Wilson 
282386e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
282486e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
282586e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
282686e83e35SChris Wilson }
282786e83e35SChris Wilson 
282886e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
28290a3e67a4SJesse Barnes {
2830fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2831e9d21d7fSKeith Packard 	unsigned long irqflags;
28320a3e67a4SJesse Barnes 
28331ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28347c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2835755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28361ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28370a3e67a4SJesse Barnes }
28380a3e67a4SJesse Barnes 
283988e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2840f796cf8fSJesse Barnes {
2841fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2842f796cf8fSJesse Barnes 	unsigned long irqflags;
284355b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
284486e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2845f796cf8fSJesse Barnes 
2846f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2847fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2848b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2849b1f14ad0SJesse Barnes }
2850b1f14ad0SJesse Barnes 
285188e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2852abd58f01SBen Widawsky {
2853fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2854abd58f01SBen Widawsky 	unsigned long irqflags;
2855abd58f01SBen Widawsky 
2856abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2857013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2858abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2859abd58f01SBen Widawsky }
2860abd58f01SBen Widawsky 
2861b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
286291738a95SPaulo Zanoni {
28636e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
286491738a95SPaulo Zanoni 		return;
286591738a95SPaulo Zanoni 
2866f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2867105b122eSPaulo Zanoni 
28686e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2869105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2870622364b6SPaulo Zanoni }
2871105b122eSPaulo Zanoni 
287291738a95SPaulo Zanoni /*
2873622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2874622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2875622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2876622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2877622364b6SPaulo Zanoni  *
2878622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
287991738a95SPaulo Zanoni  */
2880622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2881622364b6SPaulo Zanoni {
2882fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2883622364b6SPaulo Zanoni 
28846e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2885622364b6SPaulo Zanoni 		return;
2886622364b6SPaulo Zanoni 
2887622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
288891738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
288991738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
289091738a95SPaulo Zanoni }
289191738a95SPaulo Zanoni 
2892b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2893d18ea1b5SDaniel Vetter {
2894f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2895b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
2896f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2897d18ea1b5SDaniel Vetter }
2898d18ea1b5SDaniel Vetter 
289970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
290070591a41SVille Syrjälä {
290170591a41SVille Syrjälä 	enum pipe pipe;
290270591a41SVille Syrjälä 
290371b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
290471b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
290571b8b41dSVille Syrjälä 	else
290671b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
290771b8b41dSVille Syrjälä 
2908ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
290970591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
291070591a41SVille Syrjälä 
2911ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2912ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
2913ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
2914ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
2915ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
2916ad22d106SVille Syrjälä 	}
291770591a41SVille Syrjälä 
291870591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
2919ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
292070591a41SVille Syrjälä }
292170591a41SVille Syrjälä 
29228bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29238bb61306SVille Syrjälä {
29248bb61306SVille Syrjälä 	u32 pipestat_mask;
29259ab981f2SVille Syrjälä 	u32 enable_mask;
29268bb61306SVille Syrjälä 	enum pipe pipe;
29278bb61306SVille Syrjälä 
29288bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
29298bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
29308bb61306SVille Syrjälä 
29318bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29328bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29338bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29348bb61306SVille Syrjälä 
29359ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29368bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2937ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2938ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
2939ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
2940ebf5f921SVille Syrjälä 
29418bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2942ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2943ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
29446b7eafc1SVille Syrjälä 
29456b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
29466b7eafc1SVille Syrjälä 
29479ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
29488bb61306SVille Syrjälä 
29499ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
29508bb61306SVille Syrjälä }
29518bb61306SVille Syrjälä 
29528bb61306SVille Syrjälä /* drm_dma.h hooks
29538bb61306SVille Syrjälä */
29548bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
29558bb61306SVille Syrjälä {
2956fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
29578bb61306SVille Syrjälä 
29588bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
29598bb61306SVille Syrjälä 
29608bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
29615db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
29628bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
29638bb61306SVille Syrjälä 
2964b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
29658bb61306SVille Syrjälä 
2966b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
29678bb61306SVille Syrjälä }
29688bb61306SVille Syrjälä 
29697e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
29707e231dbeSJesse Barnes {
2971fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
29727e231dbeSJesse Barnes 
297334c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
297434c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
297534c7b8a7SVille Syrjälä 
2976b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
29777e231dbeSJesse Barnes 
2978ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
29799918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
298070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
2981ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
29827e231dbeSJesse Barnes }
29837e231dbeSJesse Barnes 
2984d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2985d6e3cca3SDaniel Vetter {
2986d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
2987d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
2988d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
2989d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
2990d6e3cca3SDaniel Vetter }
2991d6e3cca3SDaniel Vetter 
2992823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
2993abd58f01SBen Widawsky {
2994fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2995abd58f01SBen Widawsky 	int pipe;
2996abd58f01SBen Widawsky 
2997abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2998abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2999abd58f01SBen Widawsky 
3000d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3001abd58f01SBen Widawsky 
3002055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3003f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3004813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3005f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3006abd58f01SBen Widawsky 
3007f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3008f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3009f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3010abd58f01SBen Widawsky 
30116e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3012b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3013abd58f01SBen Widawsky }
3014abd58f01SBen Widawsky 
30154c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3016001bd2cbSImre Deak 				     u8 pipe_mask)
3017d49bdb0eSPaulo Zanoni {
30181180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30196831f3e3SVille Syrjälä 	enum pipe pipe;
3020d49bdb0eSPaulo Zanoni 
302113321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30226831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30236831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
30246831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30256831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
302613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3027d49bdb0eSPaulo Zanoni }
3028d49bdb0eSPaulo Zanoni 
3029aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3030001bd2cbSImre Deak 				     u8 pipe_mask)
3031aae8ba84SVille Syrjälä {
30326831f3e3SVille Syrjälä 	enum pipe pipe;
30336831f3e3SVille Syrjälä 
3034aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30356831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30366831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3037aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3038aae8ba84SVille Syrjälä 
3039aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
304091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3041aae8ba84SVille Syrjälä }
3042aae8ba84SVille Syrjälä 
304343f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
304443f328d7SVille Syrjälä {
3045fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
304643f328d7SVille Syrjälä 
304743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
304843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
304943f328d7SVille Syrjälä 
3050d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
305143f328d7SVille Syrjälä 
305243f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
305343f328d7SVille Syrjälä 
3054ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30559918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
305670591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3057ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
305843f328d7SVille Syrjälä }
305943f328d7SVille Syrjälä 
306091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
306187a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
306287a02106SVille Syrjälä {
306387a02106SVille Syrjälä 	struct intel_encoder *encoder;
306487a02106SVille Syrjälä 	u32 enabled_irqs = 0;
306587a02106SVille Syrjälä 
306691c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
306787a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
306887a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
306987a02106SVille Syrjälä 
307087a02106SVille Syrjälä 	return enabled_irqs;
307187a02106SVille Syrjälä }
307287a02106SVille Syrjälä 
30731a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
30741a56b1a2SImre Deak {
30751a56b1a2SImre Deak 	u32 hotplug;
30761a56b1a2SImre Deak 
30771a56b1a2SImre Deak 	/*
30781a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
30791a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
30801a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
30811a56b1a2SImre Deak 	 */
30821a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
30831a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
30841a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
30851a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
30861a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
30871a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
30881a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
30891a56b1a2SImre Deak 	/*
30901a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
30911a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
30921a56b1a2SImre Deak 	 */
30931a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
30941a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
30951a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
30961a56b1a2SImre Deak }
30971a56b1a2SImre Deak 
309891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
309982a28bcfSDaniel Vetter {
31001a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
310182a28bcfSDaniel Vetter 
310291d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3103fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
310491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
310582a28bcfSDaniel Vetter 	} else {
3106fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
310791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
310882a28bcfSDaniel Vetter 	}
310982a28bcfSDaniel Vetter 
3110fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
311182a28bcfSDaniel Vetter 
31121a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31136dbf30ceSVille Syrjälä }
311426951cafSXiong Zhang 
31152a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
31162a57d9ccSImre Deak {
31172a57d9ccSImre Deak 	u32 hotplug;
31182a57d9ccSImre Deak 
31192a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
31202a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31212a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
31222a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
31232a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
31242a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
31252a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31262a57d9ccSImre Deak 
31272a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
31282a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
31292a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
31302a57d9ccSImre Deak }
31312a57d9ccSImre Deak 
313291d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
31336dbf30ceSVille Syrjälä {
31342a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
31356dbf30ceSVille Syrjälä 
31366dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
313791d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
31386dbf30ceSVille Syrjälä 
31396dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
31406dbf30ceSVille Syrjälä 
31412a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
314226951cafSXiong Zhang }
31437fe0b973SKeith Packard 
31441a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
31451a56b1a2SImre Deak {
31461a56b1a2SImre Deak 	u32 hotplug;
31471a56b1a2SImre Deak 
31481a56b1a2SImre Deak 	/*
31491a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
31501a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
31511a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
31521a56b1a2SImre Deak 	 */
31531a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
31541a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
31551a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
31561a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
31571a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
31581a56b1a2SImre Deak }
31591a56b1a2SImre Deak 
316091d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3161e4ce95aaSVille Syrjälä {
31621a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3163e4ce95aaSVille Syrjälä 
316491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
31653a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
316691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
31673a3b3c7dSVille Syrjälä 
31683a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
316991d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
317023bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
317191d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
31723a3b3c7dSVille Syrjälä 
31733a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
317423bb4cb5SVille Syrjälä 	} else {
3175e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
317691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3177e4ce95aaSVille Syrjälä 
3178e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
31793a3b3c7dSVille Syrjälä 	}
3180e4ce95aaSVille Syrjälä 
31811a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3182e4ce95aaSVille Syrjälä 
318391d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3184e4ce95aaSVille Syrjälä }
3185e4ce95aaSVille Syrjälä 
31862a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
31872a57d9ccSImre Deak 				      u32 enabled_irqs)
3188e0a20ad7SShashank Sharma {
31892a57d9ccSImre Deak 	u32 hotplug;
3190e0a20ad7SShashank Sharma 
3191a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31922a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
31932a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
31942a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3195d252bf68SShubhangi Shrivastava 
3196d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3197d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3198d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3199d252bf68SShubhangi Shrivastava 
3200d252bf68SShubhangi Shrivastava 	/*
3201d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3202d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3203d252bf68SShubhangi Shrivastava 	 */
3204d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3205d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3206d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3207d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3208d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3209d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3210d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3211d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3212d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3213d252bf68SShubhangi Shrivastava 
3214a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3215e0a20ad7SShashank Sharma }
3216e0a20ad7SShashank Sharma 
32172a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32182a57d9ccSImre Deak {
32192a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
32202a57d9ccSImre Deak }
32212a57d9ccSImre Deak 
32222a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32232a57d9ccSImre Deak {
32242a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
32252a57d9ccSImre Deak 
32262a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
32272a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
32282a57d9ccSImre Deak 
32292a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
32302a57d9ccSImre Deak 
32312a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
32322a57d9ccSImre Deak }
32332a57d9ccSImre Deak 
3234d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3235d46da437SPaulo Zanoni {
3236fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
323782a28bcfSDaniel Vetter 	u32 mask;
3238d46da437SPaulo Zanoni 
32396e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3240692a04cfSDaniel Vetter 		return;
3241692a04cfSDaniel Vetter 
32426e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
32435c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3244105b122eSPaulo Zanoni 	else
32455c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32468664281bSPaulo Zanoni 
3247b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3248d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
32492a57d9ccSImre Deak 
32502a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
32512a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
32521a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
32532a57d9ccSImre Deak 	else
32542a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3255d46da437SPaulo Zanoni }
3256d46da437SPaulo Zanoni 
32570a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32580a9a8c91SDaniel Vetter {
3259fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
32600a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32610a9a8c91SDaniel Vetter 
32620a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32630a9a8c91SDaniel Vetter 
32640a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
32653c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
32660a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3267772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3268772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
32690a9a8c91SDaniel Vetter 	}
32700a9a8c91SDaniel Vetter 
32710a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32725db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3273f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
32740a9a8c91SDaniel Vetter 	} else {
32750a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32760a9a8c91SDaniel Vetter 	}
32770a9a8c91SDaniel Vetter 
327835079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32790a9a8c91SDaniel Vetter 
3280b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
328178e68d36SImre Deak 		/*
328278e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
328378e68d36SImre Deak 		 * itself is enabled/disabled.
328478e68d36SImre Deak 		 */
3285f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
32860a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3287f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3288f4e9af4fSAkash Goel 		}
32890a9a8c91SDaniel Vetter 
3290f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3291f4e9af4fSAkash Goel 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
32920a9a8c91SDaniel Vetter 	}
32930a9a8c91SDaniel Vetter }
32940a9a8c91SDaniel Vetter 
3295f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3296036a4a7dSZhenyu Wang {
3297fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
32988e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32998e76f8dcSPaulo Zanoni 
3300b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
33018e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33028e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33038e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33045c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33058e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
330623bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
330723bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
33088e76f8dcSPaulo Zanoni 	} else {
33098e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3310ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33115b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33125b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33135b3a856bSDaniel Vetter 				DE_POISON);
3314e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3315e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3316e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
33178e76f8dcSPaulo Zanoni 	}
3318036a4a7dSZhenyu Wang 
33191ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3320036a4a7dSZhenyu Wang 
33210c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33220c841212SPaulo Zanoni 
3323622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3324622364b6SPaulo Zanoni 
332535079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3326036a4a7dSZhenyu Wang 
33270a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3328036a4a7dSZhenyu Wang 
33291a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
33301a56b1a2SImre Deak 
3331d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33327fe0b973SKeith Packard 
333350a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
33346005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33356005ce42SDaniel Vetter 		 *
33366005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33374bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33384bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3339d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3340fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3341d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3342f97108d1SJesse Barnes 	}
3343f97108d1SJesse Barnes 
3344036a4a7dSZhenyu Wang 	return 0;
3345036a4a7dSZhenyu Wang }
3346036a4a7dSZhenyu Wang 
3347f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3348f8b79e58SImre Deak {
334967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3350f8b79e58SImre Deak 
3351f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3352f8b79e58SImre Deak 		return;
3353f8b79e58SImre Deak 
3354f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3355f8b79e58SImre Deak 
3356d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3357d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3358ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3359f8b79e58SImre Deak 	}
3360d6c69803SVille Syrjälä }
3361f8b79e58SImre Deak 
3362f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3363f8b79e58SImre Deak {
336467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3365f8b79e58SImre Deak 
3366f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3367f8b79e58SImre Deak 		return;
3368f8b79e58SImre Deak 
3369f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3370f8b79e58SImre Deak 
3371950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3372ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3373f8b79e58SImre Deak }
3374f8b79e58SImre Deak 
33750e6c9a9eSVille Syrjälä 
33760e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
33770e6c9a9eSVille Syrjälä {
3378fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33790e6c9a9eSVille Syrjälä 
33800a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
33817e231dbeSJesse Barnes 
3382ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33839918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3384ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3385ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3386ad22d106SVille Syrjälä 
33877e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
338834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
338920afbda2SDaniel Vetter 
339020afbda2SDaniel Vetter 	return 0;
339120afbda2SDaniel Vetter }
339220afbda2SDaniel Vetter 
3393abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3394abd58f01SBen Widawsky {
3395abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3396abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3397abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
339873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
339973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
340073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3401abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
340273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
340373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
340473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3405abd58f01SBen Widawsky 		0,
340673d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
340773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3408abd58f01SBen Widawsky 		};
3409abd58f01SBen Widawsky 
341098735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
341198735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
341298735739STvrtko Ursulin 
3413f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3414f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
34159a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34169a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
341778e68d36SImre Deak 	/*
341878e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
341926705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
342078e68d36SImre Deak 	 */
3421f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
34229a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3423abd58f01SBen Widawsky }
3424abd58f01SBen Widawsky 
3425abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3426abd58f01SBen Widawsky {
3427770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3428770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
34293a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
34303a3b3c7dSVille Syrjälä 	u32 de_port_enables;
343111825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
34323a3b3c7dSVille Syrjälä 	enum pipe pipe;
3433770de83dSDamien Lespiau 
3434bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
3435770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3436770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
34373a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
343888e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3439cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
34403a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
34413a3b3c7dSVille Syrjälä 	} else {
3442770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3443770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34443a3b3c7dSVille Syrjälä 	}
3445770de83dSDamien Lespiau 
3446770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3447770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3448770de83dSDamien Lespiau 
34493a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3450cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3451a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3452a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
34533a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
34543a3b3c7dSVille Syrjälä 
345513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
345613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
345713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3458abd58f01SBen Widawsky 
3459055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3460f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3461813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3462813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3463813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
346435079899SPaulo Zanoni 					  de_pipe_enables);
3465abd58f01SBen Widawsky 
34663a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
346711825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
34682a57d9ccSImre Deak 
34692a57d9ccSImre Deak 	if (IS_GEN9_LP(dev_priv))
34702a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
34711a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
34721a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3473abd58f01SBen Widawsky }
3474abd58f01SBen Widawsky 
3475abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3476abd58f01SBen Widawsky {
3477fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3478abd58f01SBen Widawsky 
34796e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3480622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3481622364b6SPaulo Zanoni 
3482abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3483abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3484abd58f01SBen Widawsky 
34856e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3486abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3487abd58f01SBen Widawsky 
3488e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3489abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3490abd58f01SBen Widawsky 
3491abd58f01SBen Widawsky 	return 0;
3492abd58f01SBen Widawsky }
3493abd58f01SBen Widawsky 
349443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
349543f328d7SVille Syrjälä {
3496fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
349743f328d7SVille Syrjälä 
349843f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
349943f328d7SVille Syrjälä 
3500ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35019918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3502ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3503ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3504ad22d106SVille Syrjälä 
3505e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
350643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
350743f328d7SVille Syrjälä 
350843f328d7SVille Syrjälä 	return 0;
350943f328d7SVille Syrjälä }
351043f328d7SVille Syrjälä 
3511abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3512abd58f01SBen Widawsky {
3513fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3514abd58f01SBen Widawsky 
3515abd58f01SBen Widawsky 	if (!dev_priv)
3516abd58f01SBen Widawsky 		return;
3517abd58f01SBen Widawsky 
3518823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3519abd58f01SBen Widawsky }
3520abd58f01SBen Widawsky 
35217e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35227e231dbeSJesse Barnes {
3523fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35247e231dbeSJesse Barnes 
35257e231dbeSJesse Barnes 	if (!dev_priv)
35267e231dbeSJesse Barnes 		return;
35277e231dbeSJesse Barnes 
3528843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
352934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3530843d0e7dSImre Deak 
3531b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
3532893fce8eSVille Syrjälä 
35337e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3534f8b79e58SImre Deak 
3535ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35369918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3537ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3538ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35397e231dbeSJesse Barnes }
35407e231dbeSJesse Barnes 
354143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
354243f328d7SVille Syrjälä {
3543fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
354443f328d7SVille Syrjälä 
354543f328d7SVille Syrjälä 	if (!dev_priv)
354643f328d7SVille Syrjälä 		return;
354743f328d7SVille Syrjälä 
354843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
354943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
355043f328d7SVille Syrjälä 
3551a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
355243f328d7SVille Syrjälä 
3553a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
355443f328d7SVille Syrjälä 
3555ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35569918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3557ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3558ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
355943f328d7SVille Syrjälä }
356043f328d7SVille Syrjälä 
3561f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3562036a4a7dSZhenyu Wang {
3563fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35644697995bSJesse Barnes 
35654697995bSJesse Barnes 	if (!dev_priv)
35664697995bSJesse Barnes 		return;
35674697995bSJesse Barnes 
3568be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3569036a4a7dSZhenyu Wang }
3570036a4a7dSZhenyu Wang 
3571c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3572c2798b19SChris Wilson {
3573fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3574c2798b19SChris Wilson 	int pipe;
3575c2798b19SChris Wilson 
3576055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3577c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3578c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3579c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3580c2798b19SChris Wilson 	POSTING_READ16(IER);
3581c2798b19SChris Wilson }
3582c2798b19SChris Wilson 
3583c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3584c2798b19SChris Wilson {
3585fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3586c2798b19SChris Wilson 
3587c2798b19SChris Wilson 	I915_WRITE16(EMR,
3588c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3589c2798b19SChris Wilson 
3590c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3591c2798b19SChris Wilson 	dev_priv->irq_mask =
3592c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3593c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3594c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
359537ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3596c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3597c2798b19SChris Wilson 
3598c2798b19SChris Wilson 	I915_WRITE16(IER,
3599c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3600c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3601c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3602c2798b19SChris Wilson 	POSTING_READ16(IER);
3603c2798b19SChris Wilson 
3604379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3605379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3606d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3607755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3608755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3609d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3610379ef82dSDaniel Vetter 
3611c2798b19SChris Wilson 	return 0;
3612c2798b19SChris Wilson }
3613c2798b19SChris Wilson 
36145a21b665SDaniel Vetter /*
36155a21b665SDaniel Vetter  * Returns true when a page flip has completed.
36165a21b665SDaniel Vetter  */
3617ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3618c2798b19SChris Wilson {
361945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3620fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3621c2798b19SChris Wilson 	u16 iir, new_iir;
3622c2798b19SChris Wilson 	u32 pipe_stats[2];
3623c2798b19SChris Wilson 	int pipe;
36241f814dacSImre Deak 	irqreturn_t ret;
3625c2798b19SChris Wilson 
36262dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36272dd2a883SImre Deak 		return IRQ_NONE;
36282dd2a883SImre Deak 
36291f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
36301f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
36311f814dacSImre Deak 
36321f814dacSImre Deak 	ret = IRQ_NONE;
3633c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3634c2798b19SChris Wilson 	if (iir == 0)
36351f814dacSImre Deak 		goto out;
3636c2798b19SChris Wilson 
3637fd3a4024SDaniel Vetter 	while (iir) {
3638c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3639c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3640c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3641c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3642c2798b19SChris Wilson 		 */
3643222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3644c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3645aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3646c2798b19SChris Wilson 
3647055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3648f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3649c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3650c2798b19SChris Wilson 
3651c2798b19SChris Wilson 			/*
3652c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3653c2798b19SChris Wilson 			 */
36542d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3655c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3656c2798b19SChris Wilson 		}
3657222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3658c2798b19SChris Wilson 
3659fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
3660c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3661c2798b19SChris Wilson 
3662c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
36633b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3664c2798b19SChris Wilson 
3665055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
36665a21b665SDaniel Vetter 			int plane = pipe;
36675a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
36685a21b665SDaniel Vetter 				plane = !plane;
36695a21b665SDaniel Vetter 
3670fd3a4024SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
3671fd3a4024SDaniel Vetter 				drm_handle_vblank(&dev_priv->drm, pipe);
3672c2798b19SChris Wilson 
36734356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
367491d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
36752d9d2b0bSVille Syrjälä 
36761f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
36771f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
36781f7247c0SDaniel Vetter 								    pipe);
36794356d586SDaniel Vetter 		}
3680c2798b19SChris Wilson 
3681c2798b19SChris Wilson 		iir = new_iir;
3682c2798b19SChris Wilson 	}
36831f814dacSImre Deak 	ret = IRQ_HANDLED;
3684c2798b19SChris Wilson 
36851f814dacSImre Deak out:
36861f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
36871f814dacSImre Deak 
36881f814dacSImre Deak 	return ret;
3689c2798b19SChris Wilson }
3690c2798b19SChris Wilson 
3691c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3692c2798b19SChris Wilson {
3693fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3694c2798b19SChris Wilson 	int pipe;
3695c2798b19SChris Wilson 
3696055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3697c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3698c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3699c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3700c2798b19SChris Wilson 	}
3701c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3702c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3703c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3704c2798b19SChris Wilson }
3705c2798b19SChris Wilson 
3706a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3707a266c7d5SChris Wilson {
3708fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3709a266c7d5SChris Wilson 	int pipe;
3710a266c7d5SChris Wilson 
371156b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
37120706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3713a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3714a266c7d5SChris Wilson 	}
3715a266c7d5SChris Wilson 
371600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3717055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3718a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3719a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3720a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3721a266c7d5SChris Wilson 	POSTING_READ(IER);
3722a266c7d5SChris Wilson }
3723a266c7d5SChris Wilson 
3724a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3725a266c7d5SChris Wilson {
3726fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
372738bde180SChris Wilson 	u32 enable_mask;
3728a266c7d5SChris Wilson 
372938bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
373038bde180SChris Wilson 
373138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
373238bde180SChris Wilson 	dev_priv->irq_mask =
373338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
373438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
373538bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
373638bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
373737ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
373838bde180SChris Wilson 
373938bde180SChris Wilson 	enable_mask =
374038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
374138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
374238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
374338bde180SChris Wilson 		I915_USER_INTERRUPT;
374438bde180SChris Wilson 
374556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
37460706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
374720afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
374820afbda2SDaniel Vetter 
3749a266c7d5SChris Wilson 		/* Enable in IER... */
3750a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3751a266c7d5SChris Wilson 		/* and unmask in IMR */
3752a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3753a266c7d5SChris Wilson 	}
3754a266c7d5SChris Wilson 
3755a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3756a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3757a266c7d5SChris Wilson 	POSTING_READ(IER);
3758a266c7d5SChris Wilson 
375991d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
376020afbda2SDaniel Vetter 
3761379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3762379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3763d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3764755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3765755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3766d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3767379ef82dSDaniel Vetter 
376820afbda2SDaniel Vetter 	return 0;
376920afbda2SDaniel Vetter }
377020afbda2SDaniel Vetter 
3771ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3772a266c7d5SChris Wilson {
377345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3774fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
37758291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
377638bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3777a266c7d5SChris Wilson 
37782dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37792dd2a883SImre Deak 		return IRQ_NONE;
37802dd2a883SImre Deak 
37811f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37821f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
37831f814dacSImre Deak 
3784a266c7d5SChris Wilson 	iir = I915_READ(IIR);
378538bde180SChris Wilson 	do {
3786fd3a4024SDaniel Vetter 		bool irq_received = (iir) != 0;
37878291ee90SChris Wilson 		bool blc_event = false;
3788a266c7d5SChris Wilson 
3789a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3790a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3791a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3792a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3793a266c7d5SChris Wilson 		 */
3794222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3795a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3796aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3797a266c7d5SChris Wilson 
3798055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3799f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3800a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3801a266c7d5SChris Wilson 
380238bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3803a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3804a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
380538bde180SChris Wilson 				irq_received = true;
3806a266c7d5SChris Wilson 			}
3807a266c7d5SChris Wilson 		}
3808222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3809a266c7d5SChris Wilson 
3810a266c7d5SChris Wilson 		if (!irq_received)
3811a266c7d5SChris Wilson 			break;
3812a266c7d5SChris Wilson 
3813a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
381491d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
38151ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
38161ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
38171ae3c34cSVille Syrjälä 			if (hotplug_status)
381891d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
38191ae3c34cSVille Syrjälä 		}
3820a266c7d5SChris Wilson 
3821fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
3822a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3823a266c7d5SChris Wilson 
3824a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
38253b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3826a266c7d5SChris Wilson 
3827055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
38285a21b665SDaniel Vetter 			int plane = pipe;
38295a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
38305a21b665SDaniel Vetter 				plane = !plane;
38315a21b665SDaniel Vetter 
3832fd3a4024SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
3833fd3a4024SDaniel Vetter 				drm_handle_vblank(&dev_priv->drm, pipe);
3834a266c7d5SChris Wilson 
3835a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3836a266c7d5SChris Wilson 				blc_event = true;
38374356d586SDaniel Vetter 
38384356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
383991d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
38402d9d2b0bSVille Syrjälä 
38411f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38421f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38431f7247c0SDaniel Vetter 								    pipe);
3844a266c7d5SChris Wilson 		}
3845a266c7d5SChris Wilson 
3846a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
384791d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
3848a266c7d5SChris Wilson 
3849a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3850a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3851a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3852a266c7d5SChris Wilson 		 * we would never get another interrupt.
3853a266c7d5SChris Wilson 		 *
3854a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3855a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3856a266c7d5SChris Wilson 		 * another one.
3857a266c7d5SChris Wilson 		 *
3858a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3859a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3860a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3861a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3862a266c7d5SChris Wilson 		 * stray interrupts.
3863a266c7d5SChris Wilson 		 */
386438bde180SChris Wilson 		ret = IRQ_HANDLED;
3865a266c7d5SChris Wilson 		iir = new_iir;
3866fd3a4024SDaniel Vetter 	} while (iir);
3867a266c7d5SChris Wilson 
38681f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
38691f814dacSImre Deak 
3870a266c7d5SChris Wilson 	return ret;
3871a266c7d5SChris Wilson }
3872a266c7d5SChris Wilson 
3873a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3874a266c7d5SChris Wilson {
3875fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3876a266c7d5SChris Wilson 	int pipe;
3877a266c7d5SChris Wilson 
387856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38790706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3880a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3881a266c7d5SChris Wilson 	}
3882a266c7d5SChris Wilson 
388300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3884055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
388555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3886a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
388755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
388855b39755SChris Wilson 	}
3889a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3890a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3891a266c7d5SChris Wilson 
3892a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3893a266c7d5SChris Wilson }
3894a266c7d5SChris Wilson 
3895a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3896a266c7d5SChris Wilson {
3897fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3898a266c7d5SChris Wilson 	int pipe;
3899a266c7d5SChris Wilson 
39000706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3901a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3902a266c7d5SChris Wilson 
3903a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3904055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3905a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3906a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3907a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3908a266c7d5SChris Wilson 	POSTING_READ(IER);
3909a266c7d5SChris Wilson }
3910a266c7d5SChris Wilson 
3911a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3912a266c7d5SChris Wilson {
3913fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3914bbba0a97SChris Wilson 	u32 enable_mask;
3915a266c7d5SChris Wilson 	u32 error_mask;
3916a266c7d5SChris Wilson 
3917a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3918bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3919adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3920bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3921bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3922bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3923bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3924bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3925bbba0a97SChris Wilson 
3926bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
392721ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
392821ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3929bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3930bbba0a97SChris Wilson 
393191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3932bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3933a266c7d5SChris Wilson 
3934b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3935b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3936d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3937755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3938755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3939755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3940d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3941a266c7d5SChris Wilson 
3942a266c7d5SChris Wilson 	/*
3943a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3944a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3945a266c7d5SChris Wilson 	 */
394691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
3947a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3948a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3949a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3950a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3951a266c7d5SChris Wilson 	} else {
3952a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3953a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3954a266c7d5SChris Wilson 	}
3955a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3956a266c7d5SChris Wilson 
3957a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3958a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3959a266c7d5SChris Wilson 	POSTING_READ(IER);
3960a266c7d5SChris Wilson 
39610706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
396220afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
396320afbda2SDaniel Vetter 
396491d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
396520afbda2SDaniel Vetter 
396620afbda2SDaniel Vetter 	return 0;
396720afbda2SDaniel Vetter }
396820afbda2SDaniel Vetter 
396991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
397020afbda2SDaniel Vetter {
397120afbda2SDaniel Vetter 	u32 hotplug_en;
397220afbda2SDaniel Vetter 
397367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3974b5ea2d56SDaniel Vetter 
3975adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3976e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
397791d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3978a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3979a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3980a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3981a266c7d5SChris Wilson 	*/
398291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3983a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3984a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3985a266c7d5SChris Wilson 
3986a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
39870706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
3988f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
3989f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3990f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
39910706f17cSEgbert Eich 					     hotplug_en);
3992a266c7d5SChris Wilson }
3993a266c7d5SChris Wilson 
3994ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3995a266c7d5SChris Wilson {
399645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3997fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3998a266c7d5SChris Wilson 	u32 iir, new_iir;
3999a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4000a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
4001a266c7d5SChris Wilson 
40022dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40032dd2a883SImre Deak 		return IRQ_NONE;
40042dd2a883SImre Deak 
40051f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40061f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
40071f814dacSImre Deak 
4008a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 	for (;;) {
4011fd3a4024SDaniel Vetter 		bool irq_received = (iir) != 0;
40122c8ba29fSChris Wilson 		bool blc_event = false;
40132c8ba29fSChris Wilson 
4014a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4015a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4016a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4017a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4018a266c7d5SChris Wilson 		 */
4019222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4020a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4021aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4022a266c7d5SChris Wilson 
4023055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4024f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4025a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4026a266c7d5SChris Wilson 
4027a266c7d5SChris Wilson 			/*
4028a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4029a266c7d5SChris Wilson 			 */
4030a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4031a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4032501e01d7SVille Syrjälä 				irq_received = true;
4033a266c7d5SChris Wilson 			}
4034a266c7d5SChris Wilson 		}
4035222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4036a266c7d5SChris Wilson 
4037a266c7d5SChris Wilson 		if (!irq_received)
4038a266c7d5SChris Wilson 			break;
4039a266c7d5SChris Wilson 
4040a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4041a266c7d5SChris Wilson 
4042a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
40431ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
40441ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
40451ae3c34cSVille Syrjälä 			if (hotplug_status)
404691d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
40471ae3c34cSVille Syrjälä 		}
4048a266c7d5SChris Wilson 
4049fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4050a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4051a266c7d5SChris Wilson 
4052a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40533b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4054a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
40553b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4056a266c7d5SChris Wilson 
4057055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4058fd3a4024SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
4059fd3a4024SDaniel Vetter 				drm_handle_vblank(&dev_priv->drm, pipe);
4060a266c7d5SChris Wilson 
4061a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4062a266c7d5SChris Wilson 				blc_event = true;
40634356d586SDaniel Vetter 
40644356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
406591d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4066a266c7d5SChris Wilson 
40671f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40681f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
40692d9d2b0bSVille Syrjälä 		}
4070a266c7d5SChris Wilson 
4071a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
407291d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4073a266c7d5SChris Wilson 
4074515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
407591d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4076515ac2bbSDaniel Vetter 
4077a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4078a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4079a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4080a266c7d5SChris Wilson 		 * we would never get another interrupt.
4081a266c7d5SChris Wilson 		 *
4082a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4083a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4084a266c7d5SChris Wilson 		 * another one.
4085a266c7d5SChris Wilson 		 *
4086a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4087a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4088a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4089a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4090a266c7d5SChris Wilson 		 * stray interrupts.
4091a266c7d5SChris Wilson 		 */
4092a266c7d5SChris Wilson 		iir = new_iir;
4093a266c7d5SChris Wilson 	}
4094a266c7d5SChris Wilson 
40951f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
40961f814dacSImre Deak 
4097a266c7d5SChris Wilson 	return ret;
4098a266c7d5SChris Wilson }
4099a266c7d5SChris Wilson 
4100a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4101a266c7d5SChris Wilson {
4102fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4103a266c7d5SChris Wilson 	int pipe;
4104a266c7d5SChris Wilson 
4105a266c7d5SChris Wilson 	if (!dev_priv)
4106a266c7d5SChris Wilson 		return;
4107a266c7d5SChris Wilson 
41080706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4109a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4110a266c7d5SChris Wilson 
4111a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4112055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4113a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4114a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4115a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4116a266c7d5SChris Wilson 
4117055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4118a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4119a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4120a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4121a266c7d5SChris Wilson }
4122a266c7d5SChris Wilson 
4123fca52a55SDaniel Vetter /**
4124fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4125fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4126fca52a55SDaniel Vetter  *
4127fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4128fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4129fca52a55SDaniel Vetter  */
4130b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4131f71d4af4SJesse Barnes {
413291c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4133cefcff8fSJoonas Lahtinen 	int i;
41348b2e326dSChris Wilson 
413577913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
413677913b39SJani Nikula 
4137c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4138cefcff8fSJoonas Lahtinen 
4139a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4140cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4141cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
41428b2e326dSChris Wilson 
41434805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
414426705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
414526705e20SSagar Arun Kamble 
4146a6706b45SDeepak S 	/* Let's track the enabled rps events */
4147666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
41486c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4149e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
415031685c25SDeepak S 	else
4151a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4152a6706b45SDeepak S 
41535dd04556SSagar Arun Kamble 	dev_priv->rps.pm_intrmsk_mbz = 0;
41541800ad25SSagar Arun Kamble 
41551800ad25SSagar Arun Kamble 	/*
4156acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
41571800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
41581800ad25SSagar Arun Kamble 	 *
41591800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
41601800ad25SSagar Arun Kamble 	 */
4161bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
41625dd04556SSagar Arun Kamble 		dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
41631800ad25SSagar Arun Kamble 
4164bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4165655d49efSChris Wilson 		dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
41661800ad25SSagar Arun Kamble 
4167b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
41684194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
41694cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
4170bca2bf2aSPandiyan, Dhinakaran 	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
4171f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4172fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4173391f75e2SVille Syrjälä 	} else {
4174391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4175391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4176f71d4af4SJesse Barnes 	}
4177f71d4af4SJesse Barnes 
417821da2700SVille Syrjälä 	/*
417921da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
418021da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
418121da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
418221da2700SVille Syrjälä 	 */
4183b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
418421da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
418521da2700SVille Syrjälä 
4186262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4187262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4188262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4189262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4190262fd485SChris Wilson 	 * in this case to the runtime pm.
4191262fd485SChris Wilson 	 */
4192262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4193262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4194262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4195262fd485SChris Wilson 
4196317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4197317eaa95SLyude 
41981bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4199f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4200f71d4af4SJesse Barnes 
4201b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
420243f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
420343f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
420443f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
420543f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
420686e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
420786e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
420843f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4209b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
42107e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
42117e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
42127e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
42137e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
421486e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
421586e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4216fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4217bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4218abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4219723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4220abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4221abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4222abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4223abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4224cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4225e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
42267b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
42277b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
42286dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
42296dbf30ceSVille Syrjälä 		else
42303a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
42316e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4232f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4233723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4234f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4235f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4236f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4237f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4238e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4239f71d4af4SJesse Barnes 	} else {
42407e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4241c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4242c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4243c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4244c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
424586e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
424686e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
42477e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4248a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4249a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4250a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4251a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
425286e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
425386e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4254c2798b19SChris Wilson 		} else {
4255a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4256a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4257a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4258a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
425986e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
426086e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4261c2798b19SChris Wilson 		}
4262778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4263778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4264f71d4af4SJesse Barnes 	}
4265f71d4af4SJesse Barnes }
426620afbda2SDaniel Vetter 
4267fca52a55SDaniel Vetter /**
4268cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4269cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4270cefcff8fSJoonas Lahtinen  *
4271cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4272cefcff8fSJoonas Lahtinen  */
4273cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4274cefcff8fSJoonas Lahtinen {
4275cefcff8fSJoonas Lahtinen 	int i;
4276cefcff8fSJoonas Lahtinen 
4277cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4278cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4279cefcff8fSJoonas Lahtinen }
4280cefcff8fSJoonas Lahtinen 
4281cefcff8fSJoonas Lahtinen /**
4282fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4283fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4284fca52a55SDaniel Vetter  *
4285fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4286fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4287fca52a55SDaniel Vetter  *
4288fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4289fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4290fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4291fca52a55SDaniel Vetter  */
42922aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
42932aeb7d3aSDaniel Vetter {
42942aeb7d3aSDaniel Vetter 	/*
42952aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
42962aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
42972aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
42982aeb7d3aSDaniel Vetter 	 */
42992aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
43002aeb7d3aSDaniel Vetter 
430191c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
43022aeb7d3aSDaniel Vetter }
43032aeb7d3aSDaniel Vetter 
4304fca52a55SDaniel Vetter /**
4305fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4306fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4307fca52a55SDaniel Vetter  *
4308fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4309fca52a55SDaniel Vetter  * resources acquired in the init functions.
4310fca52a55SDaniel Vetter  */
43112aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
43122aeb7d3aSDaniel Vetter {
431391c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
43142aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
43152aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
43162aeb7d3aSDaniel Vetter }
43172aeb7d3aSDaniel Vetter 
4318fca52a55SDaniel Vetter /**
4319fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4320fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4321fca52a55SDaniel Vetter  *
4322fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4323fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4324fca52a55SDaniel Vetter  */
4325b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4326c67a470bSPaulo Zanoni {
432791c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
43282aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
432991c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4330c67a470bSPaulo Zanoni }
4331c67a470bSPaulo Zanoni 
4332fca52a55SDaniel Vetter /**
4333fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4334fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4335fca52a55SDaniel Vetter  *
4336fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4337fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4338fca52a55SDaniel Vetter  */
4339b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4340c67a470bSPaulo Zanoni {
43412aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
434291c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
434391c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4344c67a470bSPaulo Zanoni }
4345