xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 20e4d407fbe39bd15f6d4ded25e8c307789ecc80)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c0e09200SDave Airlie #include "drmP.h"
34c0e09200SDave Airlie #include "drm.h"
35c0e09200SDave Airlie #include "i915_drm.h"
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40036a4a7dSZhenyu Wang /* For display hotplug interrupt */
41995b6762SChris Wilson static void
42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
43036a4a7dSZhenyu Wang {
441ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
451ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
461ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
473143a2bfSChris Wilson 		POSTING_READ(DEIMR);
48036a4a7dSZhenyu Wang 	}
49036a4a7dSZhenyu Wang }
50036a4a7dSZhenyu Wang 
51036a4a7dSZhenyu Wang static inline void
52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
53036a4a7dSZhenyu Wang {
541ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
551ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
561ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
573143a2bfSChris Wilson 		POSTING_READ(DEIMR);
58036a4a7dSZhenyu Wang 	}
59036a4a7dSZhenyu Wang }
60036a4a7dSZhenyu Wang 
617c463586SKeith Packard void
627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
637c463586SKeith Packard {
647c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
659db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
667c463586SKeith Packard 
677c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
687c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
697c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
703143a2bfSChris Wilson 		POSTING_READ(reg);
717c463586SKeith Packard 	}
727c463586SKeith Packard }
737c463586SKeith Packard 
747c463586SKeith Packard void
757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
767c463586SKeith Packard {
777c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
789db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
797c463586SKeith Packard 
807c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
817c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
823143a2bfSChris Wilson 		POSTING_READ(reg);
837c463586SKeith Packard 	}
847c463586SKeith Packard }
857c463586SKeith Packard 
86c0e09200SDave Airlie /**
8701c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
8801c66889SZhao Yakui  */
8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
9001c66889SZhao Yakui {
911ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
921ec14ad3SChris Wilson 	unsigned long irqflags;
931ec14ad3SChris Wilson 
947e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
957e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
967e231dbeSJesse Barnes 		return;
977e231dbeSJesse Barnes 
981ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
9901c66889SZhao Yakui 
100c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
101f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
102edcb49caSZhao Yakui 	else {
10301c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
104d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
105a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
106edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
107d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
108edcb49caSZhao Yakui 	}
1091ec14ad3SChris Wilson 
1101ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
11101c66889SZhao Yakui }
11201c66889SZhao Yakui 
11301c66889SZhao Yakui /**
1140a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1150a3e67a4SJesse Barnes  * @dev: DRM device
1160a3e67a4SJesse Barnes  * @pipe: pipe to check
1170a3e67a4SJesse Barnes  *
1180a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1190a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1200a3e67a4SJesse Barnes  * before reading such registers if unsure.
1210a3e67a4SJesse Barnes  */
1220a3e67a4SJesse Barnes static int
1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1240a3e67a4SJesse Barnes {
1250a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1265eddb70bSChris Wilson 	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
1270a3e67a4SJesse Barnes }
1280a3e67a4SJesse Barnes 
12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
13042f52ef8SKeith Packard  * we use as a pipe index
13142f52ef8SKeith Packard  */
132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1330a3e67a4SJesse Barnes {
1340a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1350a3e67a4SJesse Barnes 	unsigned long high_frame;
1360a3e67a4SJesse Barnes 	unsigned long low_frame;
1375eddb70bSChris Wilson 	u32 high1, high2, low;
1380a3e67a4SJesse Barnes 
1390a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
14044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1419db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1420a3e67a4SJesse Barnes 		return 0;
1430a3e67a4SJesse Barnes 	}
1440a3e67a4SJesse Barnes 
1459db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1469db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1475eddb70bSChris Wilson 
1480a3e67a4SJesse Barnes 	/*
1490a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1500a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1510a3e67a4SJesse Barnes 	 * register.
1520a3e67a4SJesse Barnes 	 */
1530a3e67a4SJesse Barnes 	do {
1545eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1555eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1565eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1570a3e67a4SJesse Barnes 	} while (high1 != high2);
1580a3e67a4SJesse Barnes 
1595eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1605eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1615eddb70bSChris Wilson 	return (high1 << 8) | low;
1620a3e67a4SJesse Barnes }
1630a3e67a4SJesse Barnes 
164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1659880b7a5SJesse Barnes {
1669880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1679db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1689880b7a5SJesse Barnes 
1699880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
17044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1719db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1729880b7a5SJesse Barnes 		return 0;
1739880b7a5SJesse Barnes 	}
1749880b7a5SJesse Barnes 
1759880b7a5SJesse Barnes 	return I915_READ(reg);
1769880b7a5SJesse Barnes }
1779880b7a5SJesse Barnes 
178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1790af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
1800af7e4dfSMario Kleiner {
1810af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1820af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
1830af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
1840af7e4dfSMario Kleiner 	bool in_vbl = true;
1850af7e4dfSMario Kleiner 	int ret = 0;
1860af7e4dfSMario Kleiner 
1870af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
1880af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
1899db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1900af7e4dfSMario Kleiner 		return 0;
1910af7e4dfSMario Kleiner 	}
1920af7e4dfSMario Kleiner 
1930af7e4dfSMario Kleiner 	/* Get vtotal. */
1940af7e4dfSMario Kleiner 	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
1950af7e4dfSMario Kleiner 
1960af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
1970af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
1980af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
1990af7e4dfSMario Kleiner 		 */
2000af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2010af7e4dfSMario Kleiner 
2020af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2030af7e4dfSMario Kleiner 		 * horizontal scanout position.
2040af7e4dfSMario Kleiner 		 */
2050af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2060af7e4dfSMario Kleiner 		*hpos = 0;
2070af7e4dfSMario Kleiner 	} else {
2080af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2090af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2100af7e4dfSMario Kleiner 		 * scanout position.
2110af7e4dfSMario Kleiner 		 */
2120af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2130af7e4dfSMario Kleiner 
2140af7e4dfSMario Kleiner 		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
2150af7e4dfSMario Kleiner 		*vpos = position / htotal;
2160af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2170af7e4dfSMario Kleiner 	}
2180af7e4dfSMario Kleiner 
2190af7e4dfSMario Kleiner 	/* Query vblank area. */
2200af7e4dfSMario Kleiner 	vbl = I915_READ(VBLANK(pipe));
2210af7e4dfSMario Kleiner 
2220af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2230af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2240af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2250af7e4dfSMario Kleiner 
2260af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2270af7e4dfSMario Kleiner 		in_vbl = false;
2280af7e4dfSMario Kleiner 
2290af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2300af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2310af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2320af7e4dfSMario Kleiner 
2330af7e4dfSMario Kleiner 	/* Readouts valid? */
2340af7e4dfSMario Kleiner 	if (vbl > 0)
2350af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2360af7e4dfSMario Kleiner 
2370af7e4dfSMario Kleiner 	/* In vblank? */
2380af7e4dfSMario Kleiner 	if (in_vbl)
2390af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2400af7e4dfSMario Kleiner 
2410af7e4dfSMario Kleiner 	return ret;
2420af7e4dfSMario Kleiner }
2430af7e4dfSMario Kleiner 
244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2450af7e4dfSMario Kleiner 			      int *max_error,
2460af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2470af7e4dfSMario Kleiner 			      unsigned flags)
2480af7e4dfSMario Kleiner {
2494041b853SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2504041b853SChris Wilson 	struct drm_crtc *crtc;
2510af7e4dfSMario Kleiner 
2524041b853SChris Wilson 	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
2534041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2540af7e4dfSMario Kleiner 		return -EINVAL;
2550af7e4dfSMario Kleiner 	}
2560af7e4dfSMario Kleiner 
2570af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2584041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2594041b853SChris Wilson 	if (crtc == NULL) {
2604041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2614041b853SChris Wilson 		return -EINVAL;
2624041b853SChris Wilson 	}
2634041b853SChris Wilson 
2644041b853SChris Wilson 	if (!crtc->enabled) {
2654041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2664041b853SChris Wilson 		return -EBUSY;
2674041b853SChris Wilson 	}
2680af7e4dfSMario Kleiner 
2690af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2704041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
2714041b853SChris Wilson 						     vblank_time, flags,
2724041b853SChris Wilson 						     crtc);
2730af7e4dfSMario Kleiner }
2740af7e4dfSMario Kleiner 
2755ca58282SJesse Barnes /*
2765ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2775ca58282SJesse Barnes  */
2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2795ca58282SJesse Barnes {
2805ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2815ca58282SJesse Barnes 						    hotplug_work);
2825ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
283c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
2844ef69c7aSChris Wilson 	struct intel_encoder *encoder;
2855ca58282SJesse Barnes 
286a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
287e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
288e67189abSJesse Barnes 
2894ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
2904ef69c7aSChris Wilson 		if (encoder->hot_plug)
2914ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
292c31c4ba3SKeith Packard 
29340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
29440ee3381SKeith Packard 
2955ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
296eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
2975ca58282SJesse Barnes }
2985ca58282SJesse Barnes 
2999270388eSDaniel Vetter /* defined intel_pm.c */
3009270388eSDaniel Vetter extern spinlock_t mchdev_lock;
3019270388eSDaniel Vetter 
30273edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
303f97108d1SJesse Barnes {
304f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
305b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
3069270388eSDaniel Vetter 	u8 new_delay;
3079270388eSDaniel Vetter 	unsigned long flags;
3089270388eSDaniel Vetter 
3099270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
310f97108d1SJesse Barnes 
31173edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
31273edd18fSDaniel Vetter 
313*20e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
3149270388eSDaniel Vetter 
3157648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
316b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
317b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
318f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
319f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
320f97108d1SJesse Barnes 
321f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
322b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
323*20e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
324*20e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
325*20e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
326*20e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
327b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
328*20e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
329*20e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
330*20e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
331*20e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
332f97108d1SJesse Barnes 	}
333f97108d1SJesse Barnes 
3347648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
335*20e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
336f97108d1SJesse Barnes 
3379270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
3389270388eSDaniel Vetter 
339f97108d1SJesse Barnes 	return;
340f97108d1SJesse Barnes }
341f97108d1SJesse Barnes 
342549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
343549f7365SChris Wilson 			struct intel_ring_buffer *ring)
344549f7365SChris Wilson {
345549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
3469862e600SChris Wilson 
347475553deSChris Wilson 	if (ring->obj == NULL)
348475553deSChris Wilson 		return;
349475553deSChris Wilson 
350b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
3519862e600SChris Wilson 
352549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3533e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
354549f7365SChris Wilson 		dev_priv->hangcheck_count = 0;
355549f7365SChris Wilson 		mod_timer(&dev_priv->hangcheck_timer,
3563e0dc6b0SBen Widawsky 			  jiffies +
3573e0dc6b0SBen Widawsky 			  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
3583e0dc6b0SBen Widawsky 	}
359549f7365SChris Wilson }
360549f7365SChris Wilson 
3614912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3623b8d8d91SJesse Barnes {
3634912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
364c6a828d3SDaniel Vetter 						    rps.work);
3654912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3667b9e0ae6SChris Wilson 	u8 new_delay;
3673b8d8d91SJesse Barnes 
368c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
369c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
370c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
3714912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
372a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
373c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
3744912d041SBen Widawsky 
3757b9e0ae6SChris Wilson 	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
3763b8d8d91SJesse Barnes 		return;
3773b8d8d91SJesse Barnes 
3784912d041SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
3797b9e0ae6SChris Wilson 
3807b9e0ae6SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
381c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
3827b9e0ae6SChris Wilson 	else
383c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
3843b8d8d91SJesse Barnes 
3854912d041SBen Widawsky 	gen6_set_rps(dev_priv->dev, new_delay);
3863b8d8d91SJesse Barnes 
3874912d041SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
3883b8d8d91SJesse Barnes }
3893b8d8d91SJesse Barnes 
390e3689190SBen Widawsky 
391e3689190SBen Widawsky /**
392e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
393e3689190SBen Widawsky  * occurred.
394e3689190SBen Widawsky  * @work: workqueue struct
395e3689190SBen Widawsky  *
396e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
397e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
398e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
399e3689190SBen Widawsky  */
400e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
401e3689190SBen Widawsky {
402e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
403e3689190SBen Widawsky 						    parity_error_work);
404e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
405e3689190SBen Widawsky 	char *parity_event[5];
406e3689190SBen Widawsky 	uint32_t misccpctl;
407e3689190SBen Widawsky 	unsigned long flags;
408e3689190SBen Widawsky 
409e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
410e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
411e3689190SBen Widawsky 	 * any time we access those registers.
412e3689190SBen Widawsky 	 */
413e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
414e3689190SBen Widawsky 
415e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
416e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
417e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
418e3689190SBen Widawsky 
419e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
420e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
421e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
422e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
423e3689190SBen Widawsky 
424e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
425e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
426e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
427e3689190SBen Widawsky 
428e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
429e3689190SBen Widawsky 
430e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
431e3689190SBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
432e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
433e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
434e3689190SBen Widawsky 
435e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
436e3689190SBen Widawsky 
437e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
438e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
439e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
440e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
441e3689190SBen Widawsky 	parity_event[4] = NULL;
442e3689190SBen Widawsky 
443e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
444e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
445e3689190SBen Widawsky 
446e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
447e3689190SBen Widawsky 		  row, bank, subbank);
448e3689190SBen Widawsky 
449e3689190SBen Widawsky 	kfree(parity_event[3]);
450e3689190SBen Widawsky 	kfree(parity_event[2]);
451e3689190SBen Widawsky 	kfree(parity_event[1]);
452e3689190SBen Widawsky }
453e3689190SBen Widawsky 
454d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
455e3689190SBen Widawsky {
456e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
457e3689190SBen Widawsky 	unsigned long flags;
458e3689190SBen Widawsky 
459e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
460e3689190SBen Widawsky 		return;
461e3689190SBen Widawsky 
462e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
463e3689190SBen Widawsky 	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
464e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
465e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
466e3689190SBen Widawsky 
467e3689190SBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->parity_error_work);
468e3689190SBen Widawsky }
469e3689190SBen Widawsky 
470e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
471e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
472e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
473e7b4c6b1SDaniel Vetter {
474e7b4c6b1SDaniel Vetter 
475e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
476e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
477e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
478e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
479e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
480e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
481e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
482e7b4c6b1SDaniel Vetter 
483e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
484e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
485e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
486e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
487e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
488e7b4c6b1SDaniel Vetter 	}
489e3689190SBen Widawsky 
490e3689190SBen Widawsky 	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
491e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
492e7b4c6b1SDaniel Vetter }
493e7b4c6b1SDaniel Vetter 
494fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
495fc6826d1SChris Wilson 				u32 pm_iir)
496fc6826d1SChris Wilson {
497fc6826d1SChris Wilson 	unsigned long flags;
498fc6826d1SChris Wilson 
499fc6826d1SChris Wilson 	/*
500fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
501fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
502fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
503c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
504fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
505fc6826d1SChris Wilson 	 *
506c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
507fc6826d1SChris Wilson 	 */
508fc6826d1SChris Wilson 
509c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
510c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
511c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
512fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
513c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
514fc6826d1SChris Wilson 
515c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
516fc6826d1SChris Wilson }
517fc6826d1SChris Wilson 
5187e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
5197e231dbeSJesse Barnes {
5207e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
5217e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5227e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
5237e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
5247e231dbeSJesse Barnes 	unsigned long irqflags;
5257e231dbeSJesse Barnes 	int pipe;
5267e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
5277e231dbeSJesse Barnes 	bool blc_event;
5287e231dbeSJesse Barnes 
5297e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
5307e231dbeSJesse Barnes 
5317e231dbeSJesse Barnes 	while (true) {
5327e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
5337e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
5347e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
5357e231dbeSJesse Barnes 
5367e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
5377e231dbeSJesse Barnes 			goto out;
5387e231dbeSJesse Barnes 
5397e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
5407e231dbeSJesse Barnes 
541e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
5427e231dbeSJesse Barnes 
5437e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5447e231dbeSJesse Barnes 		for_each_pipe(pipe) {
5457e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
5467e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
5477e231dbeSJesse Barnes 
5487e231dbeSJesse Barnes 			/*
5497e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
5507e231dbeSJesse Barnes 			 */
5517e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
5527e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
5537e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
5547e231dbeSJesse Barnes 							 pipe_name(pipe));
5557e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
5567e231dbeSJesse Barnes 			}
5577e231dbeSJesse Barnes 		}
5587e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5597e231dbeSJesse Barnes 
56031acc7f5SJesse Barnes 		for_each_pipe(pipe) {
56131acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
56231acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
56331acc7f5SJesse Barnes 
56431acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
56531acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
56631acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
56731acc7f5SJesse Barnes 			}
56831acc7f5SJesse Barnes 		}
56931acc7f5SJesse Barnes 
5707e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
5717e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
5727e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
5737e231dbeSJesse Barnes 
5747e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5757e231dbeSJesse Barnes 					 hotplug_status);
5767e231dbeSJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
5777e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
5787e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
5797e231dbeSJesse Barnes 
5807e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
5817e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
5827e231dbeSJesse Barnes 		}
5837e231dbeSJesse Barnes 
5847e231dbeSJesse Barnes 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
5857e231dbeSJesse Barnes 			blc_event = true;
5867e231dbeSJesse Barnes 
587fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
588fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
5897e231dbeSJesse Barnes 
5907e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
5917e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
5927e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
5937e231dbeSJesse Barnes 	}
5947e231dbeSJesse Barnes 
5957e231dbeSJesse Barnes out:
5967e231dbeSJesse Barnes 	return ret;
5977e231dbeSJesse Barnes }
5987e231dbeSJesse Barnes 
59923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
600776ad806SJesse Barnes {
601776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6029db4a9c7SJesse Barnes 	int pipe;
603776ad806SJesse Barnes 
604776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
605776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
606776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
607776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
608776ad806SJesse Barnes 
609776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
610776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
611776ad806SJesse Barnes 
612776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
613776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
614776ad806SJesse Barnes 
615776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
616776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
617776ad806SJesse Barnes 
618776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
619776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
620776ad806SJesse Barnes 
6219db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
6229db4a9c7SJesse Barnes 		for_each_pipe(pipe)
6239db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
6249db4a9c7SJesse Barnes 					 pipe_name(pipe),
6259db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
626776ad806SJesse Barnes 
627776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
628776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
629776ad806SJesse Barnes 
630776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
631776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
632776ad806SJesse Barnes 
633776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
634776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
635776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
636776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
637776ad806SJesse Barnes }
638776ad806SJesse Barnes 
63923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
64023e81d69SAdam Jackson {
64123e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
64223e81d69SAdam Jackson 	int pipe;
64323e81d69SAdam Jackson 
64423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
64523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
64623e81d69SAdam Jackson 				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
64723e81d69SAdam Jackson 				 SDE_AUDIO_POWER_SHIFT_CPT);
64823e81d69SAdam Jackson 
64923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
65023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("AUX channel interrupt\n");
65123e81d69SAdam Jackson 
65223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
65323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
65423e81d69SAdam Jackson 
65523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
65623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
65723e81d69SAdam Jackson 
65823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
65923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
66023e81d69SAdam Jackson 
66123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
66223e81d69SAdam Jackson 		for_each_pipe(pipe)
66323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
66423e81d69SAdam Jackson 					 pipe_name(pipe),
66523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
66623e81d69SAdam Jackson }
66723e81d69SAdam Jackson 
668f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
669b1f14ad0SJesse Barnes {
670b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
671b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6720e43406bSChris Wilson 	u32 de_iir, gt_iir, de_ier, pm_iir;
6730e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
6740e43406bSChris Wilson 	int i;
675b1f14ad0SJesse Barnes 
676b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
677b1f14ad0SJesse Barnes 
678b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
679b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
680b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
6810e43406bSChris Wilson 
6820e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
6830e43406bSChris Wilson 	if (gt_iir) {
6840e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
6850e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
6860e43406bSChris Wilson 		ret = IRQ_HANDLED;
6870e43406bSChris Wilson 	}
688b1f14ad0SJesse Barnes 
689b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
6900e43406bSChris Wilson 	if (de_iir) {
691b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
692b1f14ad0SJesse Barnes 			intel_opregion_gse_intr(dev);
693b1f14ad0SJesse Barnes 
6940e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
6950e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
6960e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
6970e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
698b1f14ad0SJesse Barnes 			}
6990e43406bSChris Wilson 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
7000e43406bSChris Wilson 				drm_handle_vblank(dev, i);
701b1f14ad0SJesse Barnes 		}
702b1f14ad0SJesse Barnes 
703b1f14ad0SJesse Barnes 		/* check event from PCH */
704b1f14ad0SJesse Barnes 		if (de_iir & DE_PCH_EVENT_IVB) {
7050e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
7060e43406bSChris Wilson 
707b1f14ad0SJesse Barnes 			if (pch_iir & SDE_HOTPLUG_MASK_CPT)
708b1f14ad0SJesse Barnes 				queue_work(dev_priv->wq, &dev_priv->hotplug_work);
70923e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
7100e43406bSChris Wilson 
7110e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
7120e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
713b1f14ad0SJesse Barnes 		}
714b1f14ad0SJesse Barnes 
7150e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
7160e43406bSChris Wilson 		ret = IRQ_HANDLED;
7170e43406bSChris Wilson 	}
7180e43406bSChris Wilson 
7190e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
7200e43406bSChris Wilson 	if (pm_iir) {
721fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
722fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
723b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
7240e43406bSChris Wilson 		ret = IRQ_HANDLED;
7250e43406bSChris Wilson 	}
726b1f14ad0SJesse Barnes 
727b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
728b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
729b1f14ad0SJesse Barnes 
730b1f14ad0SJesse Barnes 	return ret;
731b1f14ad0SJesse Barnes }
732b1f14ad0SJesse Barnes 
733e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
734e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
735e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
736e7b4c6b1SDaniel Vetter {
737e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
738e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
739e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
740e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
741e7b4c6b1SDaniel Vetter }
742e7b4c6b1SDaniel Vetter 
743f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
744036a4a7dSZhenyu Wang {
7454697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
746036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
747036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
7483b8d8d91SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
7492d7b8366SYuanhan Liu 	u32 hotplug_mask;
750881f47b6SXiang, Haihao 
7514697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
7524697995bSJesse Barnes 
7532d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
7542d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
7552d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
7563143a2bfSChris Wilson 	POSTING_READ(DEIER);
7572d109a84SZou, Nanhai 
758036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
759036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
760c650156aSZhenyu Wang 	pch_iir = I915_READ(SDEIIR);
7613b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
762036a4a7dSZhenyu Wang 
7633b8d8d91SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
7643b8d8d91SJesse Barnes 	    (!IS_GEN6(dev) || pm_iir == 0))
765c7c85101SZou Nan hai 		goto done;
766036a4a7dSZhenyu Wang 
7672d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev))
7682d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
7692d7b8366SYuanhan Liu 	else
7702d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK;
7712d7b8366SYuanhan Liu 
772036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
773036a4a7dSZhenyu Wang 
774e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
775e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
776e7b4c6b1SDaniel Vetter 	else
777e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
778036a4a7dSZhenyu Wang 
77901c66889SZhao Yakui 	if (de_iir & DE_GSE)
7803b617967SChris Wilson 		intel_opregion_gse_intr(dev);
78101c66889SZhao Yakui 
782f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
783013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
7842bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
785013d5aa2SJesse Barnes 	}
786013d5aa2SJesse Barnes 
787f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
788f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
7892bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
790013d5aa2SJesse Barnes 	}
791c062df61SLi Peng 
792f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEA_VBLANK)
793f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 0);
794f072d2e7SZhenyu Wang 
795f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEB_VBLANK)
796f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 1);
797f072d2e7SZhenyu Wang 
798c650156aSZhenyu Wang 	/* check event from PCH */
799776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
800776ad806SJesse Barnes 		if (pch_iir & hotplug_mask)
801c650156aSZhenyu Wang 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
80223e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
80323e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
80423e81d69SAdam Jackson 		else
80523e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
806776ad806SJesse Barnes 	}
807c650156aSZhenyu Wang 
80873edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
80973edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
810f97108d1SJesse Barnes 
811fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
812fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
8133b8d8d91SJesse Barnes 
814c7c85101SZou Nan hai 	/* should clear PCH hotplug event before clear CPU irq */
815c7c85101SZou Nan hai 	I915_WRITE(SDEIIR, pch_iir);
816c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
817c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
8184912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
819036a4a7dSZhenyu Wang 
820c7c85101SZou Nan hai done:
8212d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
8223143a2bfSChris Wilson 	POSTING_READ(DEIER);
8232d109a84SZou, Nanhai 
824036a4a7dSZhenyu Wang 	return ret;
825036a4a7dSZhenyu Wang }
826036a4a7dSZhenyu Wang 
8278a905236SJesse Barnes /**
8288a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
8298a905236SJesse Barnes  * @work: work struct
8308a905236SJesse Barnes  *
8318a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
8328a905236SJesse Barnes  * was detected.
8338a905236SJesse Barnes  */
8348a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
8358a905236SJesse Barnes {
8368a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
8378a905236SJesse Barnes 						    error_work);
8388a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
839f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
840f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
841f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
8428a905236SJesse Barnes 
843f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
8448a905236SJesse Barnes 
845ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
84644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
847f316a42cSBen Gamari 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
848d4b8bb2aSDaniel Vetter 		if (!i915_reset(dev)) {
849ba1234d1SBen Gamari 			atomic_set(&dev_priv->mm.wedged, 0);
850f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
851f316a42cSBen Gamari 		}
85230dbf0c0SChris Wilson 		complete_all(&dev_priv->error_completion);
853f316a42cSBen Gamari 	}
8548a905236SJesse Barnes }
8558a905236SJesse Barnes 
85685f9e50dSDaniel Vetter /* NB: please notice the memset */
85785f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
85885f9e50dSDaniel Vetter 				    uint32_t *instdone)
85985f9e50dSDaniel Vetter {
86085f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
86185f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
86285f9e50dSDaniel Vetter 
86385f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
86485f9e50dSDaniel Vetter 	case 2:
86585f9e50dSDaniel Vetter 	case 3:
86685f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
86785f9e50dSDaniel Vetter 		break;
86885f9e50dSDaniel Vetter 	case 4:
86985f9e50dSDaniel Vetter 	case 5:
87085f9e50dSDaniel Vetter 	case 6:
87185f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
87285f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
87385f9e50dSDaniel Vetter 		break;
87485f9e50dSDaniel Vetter 	default:
87585f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
87685f9e50dSDaniel Vetter 	case 7:
87785f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
87885f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
87985f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
88085f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
88185f9e50dSDaniel Vetter 		break;
88285f9e50dSDaniel Vetter 	}
88385f9e50dSDaniel Vetter }
88485f9e50dSDaniel Vetter 
8853bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
8869df30794SChris Wilson static struct drm_i915_error_object *
887bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv,
88805394f39SChris Wilson 			 struct drm_i915_gem_object *src)
8899df30794SChris Wilson {
8909df30794SChris Wilson 	struct drm_i915_error_object *dst;
8919df30794SChris Wilson 	int page, page_count;
892e56660ddSChris Wilson 	u32 reloc_offset;
8939df30794SChris Wilson 
89405394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
8959df30794SChris Wilson 		return NULL;
8969df30794SChris Wilson 
89705394f39SChris Wilson 	page_count = src->base.size / PAGE_SIZE;
8989df30794SChris Wilson 
8999df30794SChris Wilson 	dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
9009df30794SChris Wilson 	if (dst == NULL)
9019df30794SChris Wilson 		return NULL;
9029df30794SChris Wilson 
90305394f39SChris Wilson 	reloc_offset = src->gtt_offset;
9049df30794SChris Wilson 	for (page = 0; page < page_count; page++) {
905788885aeSAndrew Morton 		unsigned long flags;
906e56660ddSChris Wilson 		void *d;
907788885aeSAndrew Morton 
908e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
9099df30794SChris Wilson 		if (d == NULL)
9109df30794SChris Wilson 			goto unwind;
911e56660ddSChris Wilson 
912788885aeSAndrew Morton 		local_irq_save(flags);
91374898d7eSDaniel Vetter 		if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
91474898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
915172975aaSChris Wilson 			void __iomem *s;
916172975aaSChris Wilson 
917172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
918172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
919172975aaSChris Wilson 			 * captures what the GPU read.
920172975aaSChris Wilson 			 */
921172975aaSChris Wilson 
922e56660ddSChris Wilson 			s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
9233e4d3af5SPeter Zijlstra 						     reloc_offset);
924e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
9253e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
926172975aaSChris Wilson 		} else {
927172975aaSChris Wilson 			void *s;
928172975aaSChris Wilson 
929172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
930172975aaSChris Wilson 
931172975aaSChris Wilson 			s = kmap_atomic(src->pages[page]);
932172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
933172975aaSChris Wilson 			kunmap_atomic(s);
934172975aaSChris Wilson 
935172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
936172975aaSChris Wilson 		}
937788885aeSAndrew Morton 		local_irq_restore(flags);
938e56660ddSChris Wilson 
9399df30794SChris Wilson 		dst->pages[page] = d;
940e56660ddSChris Wilson 
941e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
9429df30794SChris Wilson 	}
9439df30794SChris Wilson 	dst->page_count = page_count;
94405394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
9459df30794SChris Wilson 
9469df30794SChris Wilson 	return dst;
9479df30794SChris Wilson 
9489df30794SChris Wilson unwind:
9499df30794SChris Wilson 	while (page--)
9509df30794SChris Wilson 		kfree(dst->pages[page]);
9519df30794SChris Wilson 	kfree(dst);
9529df30794SChris Wilson 	return NULL;
9539df30794SChris Wilson }
9549df30794SChris Wilson 
9559df30794SChris Wilson static void
9569df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
9579df30794SChris Wilson {
9589df30794SChris Wilson 	int page;
9599df30794SChris Wilson 
9609df30794SChris Wilson 	if (obj == NULL)
9619df30794SChris Wilson 		return;
9629df30794SChris Wilson 
9639df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
9649df30794SChris Wilson 		kfree(obj->pages[page]);
9659df30794SChris Wilson 
9669df30794SChris Wilson 	kfree(obj);
9679df30794SChris Wilson }
9689df30794SChris Wilson 
969742cbee8SDaniel Vetter void
970742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
9719df30794SChris Wilson {
972742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
973742cbee8SDaniel Vetter 							  typeof(*error), ref);
974e2f973d5SChris Wilson 	int i;
975e2f973d5SChris Wilson 
97652d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
97752d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
97852d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
97952d39a21SChris Wilson 		kfree(error->ring[i].requests);
98052d39a21SChris Wilson 	}
981e2f973d5SChris Wilson 
9829df30794SChris Wilson 	kfree(error->active_bo);
9836ef3d427SChris Wilson 	kfree(error->overlay);
9849df30794SChris Wilson 	kfree(error);
9859df30794SChris Wilson }
9861b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
9871b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
988c724e8a9SChris Wilson {
989c724e8a9SChris Wilson 	err->size = obj->base.size;
990c724e8a9SChris Wilson 	err->name = obj->base.name;
9910201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
9920201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
993c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
994c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
995c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
996c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
997c724e8a9SChris Wilson 	err->pinned = 0;
998c724e8a9SChris Wilson 	if (obj->pin_count > 0)
999c724e8a9SChris Wilson 		err->pinned = 1;
1000c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1001c724e8a9SChris Wilson 		err->pinned = -1;
1002c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1003c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1004c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
100596154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
100693dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
10071b50247aSChris Wilson }
1008c724e8a9SChris Wilson 
10091b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
10101b50247aSChris Wilson 			     int count, struct list_head *head)
10111b50247aSChris Wilson {
10121b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
10131b50247aSChris Wilson 	int i = 0;
10141b50247aSChris Wilson 
10151b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
10161b50247aSChris Wilson 		capture_bo(err++, obj);
1017c724e8a9SChris Wilson 		if (++i == count)
1018c724e8a9SChris Wilson 			break;
10191b50247aSChris Wilson 	}
1020c724e8a9SChris Wilson 
10211b50247aSChris Wilson 	return i;
10221b50247aSChris Wilson }
10231b50247aSChris Wilson 
10241b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
10251b50247aSChris Wilson 			     int count, struct list_head *head)
10261b50247aSChris Wilson {
10271b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
10281b50247aSChris Wilson 	int i = 0;
10291b50247aSChris Wilson 
10301b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
10311b50247aSChris Wilson 		if (obj->pin_count == 0)
10321b50247aSChris Wilson 			continue;
10331b50247aSChris Wilson 
10341b50247aSChris Wilson 		capture_bo(err++, obj);
10351b50247aSChris Wilson 		if (++i == count)
10361b50247aSChris Wilson 			break;
1037c724e8a9SChris Wilson 	}
1038c724e8a9SChris Wilson 
1039c724e8a9SChris Wilson 	return i;
1040c724e8a9SChris Wilson }
1041c724e8a9SChris Wilson 
1042748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1043748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1044748ebc60SChris Wilson {
1045748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1046748ebc60SChris Wilson 	int i;
1047748ebc60SChris Wilson 
1048748ebc60SChris Wilson 	/* Fences */
1049748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1050775d17b6SDaniel Vetter 	case 7:
1051748ebc60SChris Wilson 	case 6:
1052748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1053748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1054748ebc60SChris Wilson 		break;
1055748ebc60SChris Wilson 	case 5:
1056748ebc60SChris Wilson 	case 4:
1057748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1058748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1059748ebc60SChris Wilson 		break;
1060748ebc60SChris Wilson 	case 3:
1061748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1062748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1063748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1064748ebc60SChris Wilson 	case 2:
1065748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1066748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1067748ebc60SChris Wilson 		break;
1068748ebc60SChris Wilson 
1069748ebc60SChris Wilson 	}
1070748ebc60SChris Wilson }
1071748ebc60SChris Wilson 
1072bcfb2e28SChris Wilson static struct drm_i915_error_object *
1073bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1074bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1075bcfb2e28SChris Wilson {
1076bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1077bcfb2e28SChris Wilson 	u32 seqno;
1078bcfb2e28SChris Wilson 
1079bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1080bcfb2e28SChris Wilson 		return NULL;
1081bcfb2e28SChris Wilson 
1082b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1083bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1084bcfb2e28SChris Wilson 		if (obj->ring != ring)
1085bcfb2e28SChris Wilson 			continue;
1086bcfb2e28SChris Wilson 
10870201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1088bcfb2e28SChris Wilson 			continue;
1089bcfb2e28SChris Wilson 
1090bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1091bcfb2e28SChris Wilson 			continue;
1092bcfb2e28SChris Wilson 
1093bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1094bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1095bcfb2e28SChris Wilson 		 */
1096bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1097bcfb2e28SChris Wilson 	}
1098bcfb2e28SChris Wilson 
1099bcfb2e28SChris Wilson 	return NULL;
1100bcfb2e28SChris Wilson }
1101bcfb2e28SChris Wilson 
1102d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1103d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1104d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1105d27b1e0eSDaniel Vetter {
1106d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1107d27b1e0eSDaniel Vetter 
110833f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
110912f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
111033f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
11117e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
11127e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
11137e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
11147e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
111533f3f518SDaniel Vetter 	}
1116c1cd90edSDaniel Vetter 
1117d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
11189d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1119d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1120d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1121d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1122c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1123050ee91fSBen Widawsky 		if (ring->id == RCS)
1124d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1125d27b1e0eSDaniel Vetter 	} else {
11269d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1127d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1128d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1129d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1130d27b1e0eSDaniel Vetter 	}
1131d27b1e0eSDaniel Vetter 
11329574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1133c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1134b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1135d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1136c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1137c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
11387e3b8737SDaniel Vetter 
11397e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
11407e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1141d27b1e0eSDaniel Vetter }
1142d27b1e0eSDaniel Vetter 
114352d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
114452d39a21SChris Wilson 				  struct drm_i915_error_state *error)
114552d39a21SChris Wilson {
114652d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1147b4519513SChris Wilson 	struct intel_ring_buffer *ring;
114852d39a21SChris Wilson 	struct drm_i915_gem_request *request;
114952d39a21SChris Wilson 	int i, count;
115052d39a21SChris Wilson 
1151b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
115252d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
115352d39a21SChris Wilson 
115452d39a21SChris Wilson 		error->ring[i].batchbuffer =
115552d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
115652d39a21SChris Wilson 
115752d39a21SChris Wilson 		error->ring[i].ringbuffer =
115852d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
115952d39a21SChris Wilson 
116052d39a21SChris Wilson 		count = 0;
116152d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
116252d39a21SChris Wilson 			count++;
116352d39a21SChris Wilson 
116452d39a21SChris Wilson 		error->ring[i].num_requests = count;
116552d39a21SChris Wilson 		error->ring[i].requests =
116652d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
116752d39a21SChris Wilson 				GFP_ATOMIC);
116852d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
116952d39a21SChris Wilson 			error->ring[i].num_requests = 0;
117052d39a21SChris Wilson 			continue;
117152d39a21SChris Wilson 		}
117252d39a21SChris Wilson 
117352d39a21SChris Wilson 		count = 0;
117452d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
117552d39a21SChris Wilson 			struct drm_i915_error_request *erq;
117652d39a21SChris Wilson 
117752d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
117852d39a21SChris Wilson 			erq->seqno = request->seqno;
117952d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1180ee4f42b1SChris Wilson 			erq->tail = request->tail;
118152d39a21SChris Wilson 		}
118252d39a21SChris Wilson 	}
118352d39a21SChris Wilson }
118452d39a21SChris Wilson 
11858a905236SJesse Barnes /**
11868a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
11878a905236SJesse Barnes  * @dev: drm device
11888a905236SJesse Barnes  *
11898a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
11908a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
11918a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
11928a905236SJesse Barnes  * to pick up.
11938a905236SJesse Barnes  */
119463eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
119563eeaf38SJesse Barnes {
119663eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
119705394f39SChris Wilson 	struct drm_i915_gem_object *obj;
119863eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
119963eeaf38SJesse Barnes 	unsigned long flags;
12009db4a9c7SJesse Barnes 	int i, pipe;
120163eeaf38SJesse Barnes 
120263eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12039df30794SChris Wilson 	error = dev_priv->first_error;
12049df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12059df30794SChris Wilson 	if (error)
12069df30794SChris Wilson 		return;
120763eeaf38SJesse Barnes 
12089db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
120933f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
121063eeaf38SJesse Barnes 	if (!error) {
12119df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
12129df30794SChris Wilson 		return;
121363eeaf38SJesse Barnes 	}
121463eeaf38SJesse Barnes 
1215b6f7833bSChris Wilson 	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1216b6f7833bSChris Wilson 		 dev->primary->index);
12172fa772f3SChris Wilson 
1218742cbee8SDaniel Vetter 	kref_init(&error->ref);
121963eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
122063eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1221b9a3906bSBen Widawsky 	error->ccid = I915_READ(CCID);
1222be998e2eSBen Widawsky 
1223be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1224be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1225be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1226be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1227be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1228be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1229be998e2eSBen Widawsky 	else
1230be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1231be998e2eSBen Widawsky 
12329db4a9c7SJesse Barnes 	for_each_pipe(pipe)
12339db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1234d27b1e0eSDaniel Vetter 
123533f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1236f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
123733f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
123833f3f518SDaniel Vetter 	}
1239add354ddSChris Wilson 
124071e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
124171e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
124271e172e8SBen Widawsky 
1243050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1244050ee91fSBen Widawsky 
1245748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
124652d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
12479df30794SChris Wilson 
1248c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
12499df30794SChris Wilson 	error->active_bo = NULL;
1250c724e8a9SChris Wilson 	error->pinned_bo = NULL;
12519df30794SChris Wilson 
1252bcfb2e28SChris Wilson 	i = 0;
1253bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1254bcfb2e28SChris Wilson 		i++;
1255bcfb2e28SChris Wilson 	error->active_bo_count = i;
12566c085a72SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
12571b50247aSChris Wilson 		if (obj->pin_count)
1258bcfb2e28SChris Wilson 			i++;
1259bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1260c724e8a9SChris Wilson 
12618e934dbfSChris Wilson 	error->active_bo = NULL;
12628e934dbfSChris Wilson 	error->pinned_bo = NULL;
1263bcfb2e28SChris Wilson 	if (i) {
1264bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
12659df30794SChris Wilson 					   GFP_ATOMIC);
1266c724e8a9SChris Wilson 		if (error->active_bo)
1267c724e8a9SChris Wilson 			error->pinned_bo =
1268c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
12699df30794SChris Wilson 	}
1270c724e8a9SChris Wilson 
1271c724e8a9SChris Wilson 	if (error->active_bo)
1272c724e8a9SChris Wilson 		error->active_bo_count =
12731b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1274c724e8a9SChris Wilson 					  error->active_bo_count,
1275c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1276c724e8a9SChris Wilson 
1277c724e8a9SChris Wilson 	if (error->pinned_bo)
1278c724e8a9SChris Wilson 		error->pinned_bo_count =
12791b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1280c724e8a9SChris Wilson 					  error->pinned_bo_count,
12816c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
128263eeaf38SJesse Barnes 
12838a905236SJesse Barnes 	do_gettimeofday(&error->time);
12848a905236SJesse Barnes 
12856ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1286c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
12876ef3d427SChris Wilson 
12889df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12899df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
129063eeaf38SJesse Barnes 		dev_priv->first_error = error;
12919df30794SChris Wilson 		error = NULL;
12929df30794SChris Wilson 	}
129363eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12949df30794SChris Wilson 
12959df30794SChris Wilson 	if (error)
1296742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
12979df30794SChris Wilson }
12989df30794SChris Wilson 
12999df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
13009df30794SChris Wilson {
13019df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
13029df30794SChris Wilson 	struct drm_i915_error_state *error;
13036dc0e816SBen Widawsky 	unsigned long flags;
13049df30794SChris Wilson 
13056dc0e816SBen Widawsky 	spin_lock_irqsave(&dev_priv->error_lock, flags);
13069df30794SChris Wilson 	error = dev_priv->first_error;
13079df30794SChris Wilson 	dev_priv->first_error = NULL;
13086dc0e816SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
13099df30794SChris Wilson 
13109df30794SChris Wilson 	if (error)
1311742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
131263eeaf38SJesse Barnes }
13133bd3c932SChris Wilson #else
13143bd3c932SChris Wilson #define i915_capture_error_state(x)
13153bd3c932SChris Wilson #endif
131663eeaf38SJesse Barnes 
131735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1318c0e09200SDave Airlie {
13198a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1320bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
132163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1322050ee91fSBen Widawsky 	int pipe, i;
132363eeaf38SJesse Barnes 
132435aed2e6SChris Wilson 	if (!eir)
132535aed2e6SChris Wilson 		return;
132663eeaf38SJesse Barnes 
1327a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
13288a905236SJesse Barnes 
1329bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1330bd9854f9SBen Widawsky 
13318a905236SJesse Barnes 	if (IS_G4X(dev)) {
13328a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
13338a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
13348a905236SJesse Barnes 
1335a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1336a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1337050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1338050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1339a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1340a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
13418a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
13423143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
13438a905236SJesse Barnes 		}
13448a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
13458a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1346a70491ccSJoe Perches 			pr_err("page table error\n");
1347a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
13488a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
13493143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
13508a905236SJesse Barnes 		}
13518a905236SJesse Barnes 	}
13528a905236SJesse Barnes 
1353a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
135463eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
135563eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1356a70491ccSJoe Perches 			pr_err("page table error\n");
1357a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
135863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
13593143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
136063eeaf38SJesse Barnes 		}
13618a905236SJesse Barnes 	}
13628a905236SJesse Barnes 
136363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1364a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
13659db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1366a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
13679db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
136863eeaf38SJesse Barnes 		/* pipestat has already been acked */
136963eeaf38SJesse Barnes 	}
137063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1371a70491ccSJoe Perches 		pr_err("instruction error\n");
1372a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1373050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1374050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1375a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
137663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
137763eeaf38SJesse Barnes 
1378a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1379a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1380a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
138163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
13823143a2bfSChris Wilson 			POSTING_READ(IPEIR);
138363eeaf38SJesse Barnes 		} else {
138463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
138563eeaf38SJesse Barnes 
1386a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1387a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1388a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1389a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
139063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
13913143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
139263eeaf38SJesse Barnes 		}
139363eeaf38SJesse Barnes 	}
139463eeaf38SJesse Barnes 
139563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
13963143a2bfSChris Wilson 	POSTING_READ(EIR);
139763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
139863eeaf38SJesse Barnes 	if (eir) {
139963eeaf38SJesse Barnes 		/*
140063eeaf38SJesse Barnes 		 * some errors might have become stuck,
140163eeaf38SJesse Barnes 		 * mask them.
140263eeaf38SJesse Barnes 		 */
140363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
140463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
140563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
140663eeaf38SJesse Barnes 	}
140735aed2e6SChris Wilson }
140835aed2e6SChris Wilson 
140935aed2e6SChris Wilson /**
141035aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
141135aed2e6SChris Wilson  * @dev: drm device
141235aed2e6SChris Wilson  *
141335aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
141435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
141535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
141635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
141735aed2e6SChris Wilson  * of a ring dump etc.).
141835aed2e6SChris Wilson  */
1419527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
142035aed2e6SChris Wilson {
142135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1422b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1423b4519513SChris Wilson 	int i;
142435aed2e6SChris Wilson 
142535aed2e6SChris Wilson 	i915_capture_error_state(dev);
142635aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
14278a905236SJesse Barnes 
1428ba1234d1SBen Gamari 	if (wedged) {
142930dbf0c0SChris Wilson 		INIT_COMPLETION(dev_priv->error_completion);
1430ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
1431ba1234d1SBen Gamari 
143211ed50ecSBen Gamari 		/*
143311ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
143411ed50ecSBen Gamari 		 */
1435b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
1436b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
143711ed50ecSBen Gamari 	}
143811ed50ecSBen Gamari 
14399c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
14408a905236SJesse Barnes }
14418a905236SJesse Barnes 
14424e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
14434e5359cdSSimon Farnsworth {
14444e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
14454e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14464e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
144705394f39SChris Wilson 	struct drm_i915_gem_object *obj;
14484e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
14494e5359cdSSimon Farnsworth 	unsigned long flags;
14504e5359cdSSimon Farnsworth 	bool stall_detected;
14514e5359cdSSimon Farnsworth 
14524e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
14534e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
14544e5359cdSSimon Farnsworth 		return;
14554e5359cdSSimon Farnsworth 
14564e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
14574e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
14584e5359cdSSimon Farnsworth 
14594e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
14604e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
14614e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
14624e5359cdSSimon Farnsworth 		return;
14634e5359cdSSimon Farnsworth 	}
14644e5359cdSSimon Farnsworth 
14654e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
146605394f39SChris Wilson 	obj = work->pending_flip_obj;
1467a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
14689db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1469446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1470446f2545SArmin Reese 					obj->gtt_offset;
14714e5359cdSSimon Farnsworth 	} else {
14729db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
147305394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
147401f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
14754e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
14764e5359cdSSimon Farnsworth 	}
14774e5359cdSSimon Farnsworth 
14784e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
14794e5359cdSSimon Farnsworth 
14804e5359cdSSimon Farnsworth 	if (stall_detected) {
14814e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
14824e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
14834e5359cdSSimon Farnsworth 	}
14844e5359cdSSimon Farnsworth }
14854e5359cdSSimon Farnsworth 
148642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
148742f52ef8SKeith Packard  * we use as a pipe index
148842f52ef8SKeith Packard  */
1489f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
14900a3e67a4SJesse Barnes {
14910a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1492e9d21d7fSKeith Packard 	unsigned long irqflags;
149371e0ffa5SJesse Barnes 
14945eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
149571e0ffa5SJesse Barnes 		return -EINVAL;
14960a3e67a4SJesse Barnes 
14971ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1498f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
14997c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15007c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15010a3e67a4SJesse Barnes 	else
15027c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15037c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
15048692d00eSChris Wilson 
15058692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
15068692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15076b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
15081ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15098692d00eSChris Wilson 
15100a3e67a4SJesse Barnes 	return 0;
15110a3e67a4SJesse Barnes }
15120a3e67a4SJesse Barnes 
1513f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1514f796cf8fSJesse Barnes {
1515f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1516f796cf8fSJesse Barnes 	unsigned long irqflags;
1517f796cf8fSJesse Barnes 
1518f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1519f796cf8fSJesse Barnes 		return -EINVAL;
1520f796cf8fSJesse Barnes 
1521f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1522f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1523f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1524f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1525f796cf8fSJesse Barnes 
1526f796cf8fSJesse Barnes 	return 0;
1527f796cf8fSJesse Barnes }
1528f796cf8fSJesse Barnes 
1529f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1530b1f14ad0SJesse Barnes {
1531b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1532b1f14ad0SJesse Barnes 	unsigned long irqflags;
1533b1f14ad0SJesse Barnes 
1534b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1535b1f14ad0SJesse Barnes 		return -EINVAL;
1536b1f14ad0SJesse Barnes 
1537b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1538b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
1539b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1540b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1541b1f14ad0SJesse Barnes 
1542b1f14ad0SJesse Barnes 	return 0;
1543b1f14ad0SJesse Barnes }
1544b1f14ad0SJesse Barnes 
15457e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
15467e231dbeSJesse Barnes {
15477e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15487e231dbeSJesse Barnes 	unsigned long irqflags;
154931acc7f5SJesse Barnes 	u32 imr;
15507e231dbeSJesse Barnes 
15517e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
15527e231dbeSJesse Barnes 		return -EINVAL;
15537e231dbeSJesse Barnes 
15547e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15557e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
155631acc7f5SJesse Barnes 	if (pipe == 0)
15577e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
155831acc7f5SJesse Barnes 	else
15597e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
15607e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
156131acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
156231acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15637e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15647e231dbeSJesse Barnes 
15657e231dbeSJesse Barnes 	return 0;
15667e231dbeSJesse Barnes }
15677e231dbeSJesse Barnes 
156842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
156942f52ef8SKeith Packard  * we use as a pipe index
157042f52ef8SKeith Packard  */
1571f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
15720a3e67a4SJesse Barnes {
15730a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1574e9d21d7fSKeith Packard 	unsigned long irqflags;
15750a3e67a4SJesse Barnes 
15761ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15778692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15786b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
15798692d00eSChris Wilson 
15807c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
15817c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
15827c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
15831ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15840a3e67a4SJesse Barnes }
15850a3e67a4SJesse Barnes 
1586f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1587f796cf8fSJesse Barnes {
1588f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1589f796cf8fSJesse Barnes 	unsigned long irqflags;
1590f796cf8fSJesse Barnes 
1591f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1592f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1593f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1594f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1595f796cf8fSJesse Barnes }
1596f796cf8fSJesse Barnes 
1597f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1598b1f14ad0SJesse Barnes {
1599b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1600b1f14ad0SJesse Barnes 	unsigned long irqflags;
1601b1f14ad0SJesse Barnes 
1602b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1603b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
1604b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1605b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1606b1f14ad0SJesse Barnes }
1607b1f14ad0SJesse Barnes 
16087e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
16097e231dbeSJesse Barnes {
16107e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16117e231dbeSJesse Barnes 	unsigned long irqflags;
161231acc7f5SJesse Barnes 	u32 imr;
16137e231dbeSJesse Barnes 
16147e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
161531acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
161631acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
16177e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
161831acc7f5SJesse Barnes 	if (pipe == 0)
16197e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
162031acc7f5SJesse Barnes 	else
16217e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
16227e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
16237e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16247e231dbeSJesse Barnes }
16257e231dbeSJesse Barnes 
1626893eead0SChris Wilson static u32
1627893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1628852835f3SZou Nan hai {
1629893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1630893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1631893eead0SChris Wilson }
1632893eead0SChris Wilson 
1633893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1634893eead0SChris Wilson {
1635893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1636b2eadbc8SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring, false),
1637b2eadbc8SChris Wilson 			      ring_last_seqno(ring))) {
1638893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
16399574b3feSBen Widawsky 		if (waitqueue_active(&ring->irq_queue)) {
16409574b3feSBen Widawsky 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
16419574b3feSBen Widawsky 				  ring->name);
1642893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1643893eead0SChris Wilson 			*err = true;
1644893eead0SChris Wilson 		}
1645893eead0SChris Wilson 		return true;
1646893eead0SChris Wilson 	}
1647893eead0SChris Wilson 	return false;
1648f65d9421SBen Gamari }
1649f65d9421SBen Gamari 
16501ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
16511ec14ad3SChris Wilson {
16521ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
16531ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
16541ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
16551ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
16561ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
16571ec14ad3SChris Wilson 			  ring->name);
16581ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
16591ec14ad3SChris Wilson 		return true;
16601ec14ad3SChris Wilson 	}
16611ec14ad3SChris Wilson 	return false;
16621ec14ad3SChris Wilson }
16631ec14ad3SChris Wilson 
1664d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
1665d1e61e7fSChris Wilson {
1666d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1667d1e61e7fSChris Wilson 
1668d1e61e7fSChris Wilson 	if (dev_priv->hangcheck_count++ > 1) {
1669b4519513SChris Wilson 		bool hung = true;
1670b4519513SChris Wilson 
1671d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1672d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
1673d1e61e7fSChris Wilson 
1674d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
1675b4519513SChris Wilson 			struct intel_ring_buffer *ring;
1676b4519513SChris Wilson 			int i;
1677b4519513SChris Wilson 
1678d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
1679d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
1680d1e61e7fSChris Wilson 			 * and break the hang. This should work on
1681d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
1682d1e61e7fSChris Wilson 			 */
1683b4519513SChris Wilson 			for_each_ring(ring, dev_priv, i)
1684b4519513SChris Wilson 				hung &= !kick_ring(ring);
1685d1e61e7fSChris Wilson 		}
1686d1e61e7fSChris Wilson 
1687b4519513SChris Wilson 		return hung;
1688d1e61e7fSChris Wilson 	}
1689d1e61e7fSChris Wilson 
1690d1e61e7fSChris Wilson 	return false;
1691d1e61e7fSChris Wilson }
1692d1e61e7fSChris Wilson 
1693f65d9421SBen Gamari /**
1694f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1695f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1696f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1697f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1698f65d9421SBen Gamari  */
1699f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1700f65d9421SBen Gamari {
1701f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1702f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1703bd9854f9SBen Widawsky 	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
1704b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1705b4519513SChris Wilson 	bool err = false, idle;
1706b4519513SChris Wilson 	int i;
1707893eead0SChris Wilson 
17083e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
17093e0dc6b0SBen Widawsky 		return;
17103e0dc6b0SBen Widawsky 
1711b4519513SChris Wilson 	memset(acthd, 0, sizeof(acthd));
1712b4519513SChris Wilson 	idle = true;
1713b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
1714b4519513SChris Wilson 	    idle &= i915_hangcheck_ring_idle(ring, &err);
1715b4519513SChris Wilson 	    acthd[i] = intel_ring_get_active_head(ring);
1716b4519513SChris Wilson 	}
1717b4519513SChris Wilson 
1718893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
1719b4519513SChris Wilson 	if (idle) {
1720d1e61e7fSChris Wilson 		if (err) {
1721d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
1722d1e61e7fSChris Wilson 				return;
1723d1e61e7fSChris Wilson 
1724893eead0SChris Wilson 			goto repeat;
1725d1e61e7fSChris Wilson 		}
1726d1e61e7fSChris Wilson 
1727d1e61e7fSChris Wilson 		dev_priv->hangcheck_count = 0;
1728893eead0SChris Wilson 		return;
1729893eead0SChris Wilson 	}
1730f65d9421SBen Gamari 
1731bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1732b4519513SChris Wilson 	if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
1733050ee91fSBen Widawsky 	    memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
1734d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
1735f65d9421SBen Gamari 			return;
1736cbb465e7SChris Wilson 	} else {
1737cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1738cbb465e7SChris Wilson 
1739b4519513SChris Wilson 		memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
1740050ee91fSBen Widawsky 		memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
1741cbb465e7SChris Wilson 	}
1742f65d9421SBen Gamari 
1743893eead0SChris Wilson repeat:
1744f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1745b3b079dbSChris Wilson 	mod_timer(&dev_priv->hangcheck_timer,
1746b3b079dbSChris Wilson 		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1747f65d9421SBen Gamari }
1748f65d9421SBen Gamari 
1749c0e09200SDave Airlie /* drm_dma.h hooks
1750c0e09200SDave Airlie */
1751f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1752036a4a7dSZhenyu Wang {
1753036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1754036a4a7dSZhenyu Wang 
17554697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
17564697995bSJesse Barnes 
1757036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1758bdfcdb63SDaniel Vetter 
1759036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1760036a4a7dSZhenyu Wang 
1761036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1762036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
17633143a2bfSChris Wilson 	POSTING_READ(DEIER);
1764036a4a7dSZhenyu Wang 
1765036a4a7dSZhenyu Wang 	/* and GT */
1766036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1767036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
17683143a2bfSChris Wilson 	POSTING_READ(GTIER);
1769c650156aSZhenyu Wang 
1770c650156aSZhenyu Wang 	/* south display irq */
1771c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1772c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
17733143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1774036a4a7dSZhenyu Wang }
1775036a4a7dSZhenyu Wang 
17767e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
17777e231dbeSJesse Barnes {
17787e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17797e231dbeSJesse Barnes 	int pipe;
17807e231dbeSJesse Barnes 
17817e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
17827e231dbeSJesse Barnes 
17837e231dbeSJesse Barnes 	/* VLV magic */
17847e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
17857e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
17867e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
17877e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
17887e231dbeSJesse Barnes 
17897e231dbeSJesse Barnes 	/* and GT */
17907e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
17917e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
17927e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
17937e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
17947e231dbeSJesse Barnes 	POSTING_READ(GTIER);
17957e231dbeSJesse Barnes 
17967e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
17977e231dbeSJesse Barnes 
17987e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
17997e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
18007e231dbeSJesse Barnes 	for_each_pipe(pipe)
18017e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
18027e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
18037e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
18047e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
18057e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
18067e231dbeSJesse Barnes }
18077e231dbeSJesse Barnes 
18087fe0b973SKeith Packard /*
18097fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
18107fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
18117fe0b973SKeith Packard  *
18127fe0b973SKeith Packard  * This register is the same on all known PCH chips.
18137fe0b973SKeith Packard  */
18147fe0b973SKeith Packard 
18157fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev)
18167fe0b973SKeith Packard {
18177fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18187fe0b973SKeith Packard 	u32	hotplug;
18197fe0b973SKeith Packard 
18207fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
18217fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
18227fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
18237fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
18247fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
18257fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
18267fe0b973SKeith Packard }
18277fe0b973SKeith Packard 
1828f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
1829036a4a7dSZhenyu Wang {
1830036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1831036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
1832013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1833013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
18341ec14ad3SChris Wilson 	u32 render_irqs;
18352d7b8366SYuanhan Liu 	u32 hotplug_mask;
1836036a4a7dSZhenyu Wang 
18371ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
1838036a4a7dSZhenyu Wang 
1839036a4a7dSZhenyu Wang 	/* should always can generate irq */
1840036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
18411ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
18421ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
18433143a2bfSChris Wilson 	POSTING_READ(DEIER);
1844036a4a7dSZhenyu Wang 
18451ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
1846036a4a7dSZhenyu Wang 
1847036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18481ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1849881f47b6SXiang, Haihao 
18501ec14ad3SChris Wilson 	if (IS_GEN6(dev))
18511ec14ad3SChris Wilson 		render_irqs =
18521ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
1853e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
1854e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
18551ec14ad3SChris Wilson 	else
18561ec14ad3SChris Wilson 		render_irqs =
185788f23b8fSChris Wilson 			GT_USER_INTERRUPT |
1858c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
18591ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
18601ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
18613143a2bfSChris Wilson 	POSTING_READ(GTIER);
1862036a4a7dSZhenyu Wang 
18632d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev)) {
18649035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
18659035a97aSChris Wilson 				SDE_PORTB_HOTPLUG_CPT |
18669035a97aSChris Wilson 				SDE_PORTC_HOTPLUG_CPT |
18679035a97aSChris Wilson 				SDE_PORTD_HOTPLUG_CPT);
18682d7b8366SYuanhan Liu 	} else {
18699035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG |
18709035a97aSChris Wilson 				SDE_PORTB_HOTPLUG |
18719035a97aSChris Wilson 				SDE_PORTC_HOTPLUG |
18729035a97aSChris Wilson 				SDE_PORTD_HOTPLUG |
18739035a97aSChris Wilson 				SDE_AUX_MASK);
18742d7b8366SYuanhan Liu 	}
18752d7b8366SYuanhan Liu 
18761ec14ad3SChris Wilson 	dev_priv->pch_irq_mask = ~hotplug_mask;
1877c650156aSZhenyu Wang 
1878c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
18791ec14ad3SChris Wilson 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
18801ec14ad3SChris Wilson 	I915_WRITE(SDEIER, hotplug_mask);
18813143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1882c650156aSZhenyu Wang 
18837fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
18847fe0b973SKeith Packard 
1885f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
1886f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
1887f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
1888f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1889f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1890f97108d1SJesse Barnes 	}
1891f97108d1SJesse Barnes 
1892036a4a7dSZhenyu Wang 	return 0;
1893036a4a7dSZhenyu Wang }
1894036a4a7dSZhenyu Wang 
1895f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
1896b1f14ad0SJesse Barnes {
1897b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1898b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
1899b615b57aSChris Wilson 	u32 display_mask =
1900b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1901b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
1902b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
1903b615b57aSChris Wilson 		DE_PLANEA_FLIP_DONE_IVB;
1904b1f14ad0SJesse Barnes 	u32 render_irqs;
1905b1f14ad0SJesse Barnes 	u32 hotplug_mask;
1906b1f14ad0SJesse Barnes 
1907b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
1908b1f14ad0SJesse Barnes 
1909b1f14ad0SJesse Barnes 	/* should always can generate irq */
1910b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1911b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
1912b615b57aSChris Wilson 	I915_WRITE(DEIER,
1913b615b57aSChris Wilson 		   display_mask |
1914b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
1915b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
1916b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
1917b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1918b1f14ad0SJesse Barnes 
191915b9f80eSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
1920b1f14ad0SJesse Barnes 
1921b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1922b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1923b1f14ad0SJesse Barnes 
1924e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
192515b9f80eSBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
1926b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
1927b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
1928b1f14ad0SJesse Barnes 
1929b1f14ad0SJesse Barnes 	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1930b1f14ad0SJesse Barnes 			SDE_PORTB_HOTPLUG_CPT |
1931b1f14ad0SJesse Barnes 			SDE_PORTC_HOTPLUG_CPT |
1932b1f14ad0SJesse Barnes 			SDE_PORTD_HOTPLUG_CPT);
1933b1f14ad0SJesse Barnes 	dev_priv->pch_irq_mask = ~hotplug_mask;
1934b1f14ad0SJesse Barnes 
1935b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1936b1f14ad0SJesse Barnes 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1937b1f14ad0SJesse Barnes 	I915_WRITE(SDEIER, hotplug_mask);
1938b1f14ad0SJesse Barnes 	POSTING_READ(SDEIER);
1939b1f14ad0SJesse Barnes 
19407fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
19417fe0b973SKeith Packard 
1942b1f14ad0SJesse Barnes 	return 0;
1943b1f14ad0SJesse Barnes }
1944b1f14ad0SJesse Barnes 
19457e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
19467e231dbeSJesse Barnes {
19477e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19487e231dbeSJesse Barnes 	u32 enable_mask;
19497e231dbeSJesse Barnes 	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
195031acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
19517e231dbeSJesse Barnes 	u16 msid;
19527e231dbeSJesse Barnes 
19537e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
195431acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
195531acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
195631acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
19577e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19587e231dbeSJesse Barnes 
195931acc7f5SJesse Barnes 	/*
196031acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
196131acc7f5SJesse Barnes 	 * toggle them based on usage.
196231acc7f5SJesse Barnes 	 */
196331acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
196431acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
196531acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19667e231dbeSJesse Barnes 
19677e231dbeSJesse Barnes 	dev_priv->pipestat[0] = 0;
19687e231dbeSJesse Barnes 	dev_priv->pipestat[1] = 0;
19697e231dbeSJesse Barnes 
19707e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
19717e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
19727e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
19737e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
19747e231dbeSJesse Barnes 	msid |= (1<<14);
19757e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
19767e231dbeSJesse Barnes 
19777e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
19787e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
19797e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
19807e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
19817e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
19827e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
19837e231dbeSJesse Barnes 
198431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
198531acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
198631acc7f5SJesse Barnes 
19877e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
19887e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
19897e231dbeSJesse Barnes 
199031acc7f5SJesse Barnes 	dev_priv->gt_irq_mask = ~0;
199131acc7f5SJesse Barnes 
199231acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
199331acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
199431acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
199531acc7f5SJesse Barnes 	I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
19967e231dbeSJesse Barnes 		   GT_GEN6_BLT_CS_ERROR_INTERRUPT |
1997e2a1e2f0SBen Widawsky 		   GT_GEN6_BLT_USER_INTERRUPT |
19987e231dbeSJesse Barnes 		   GT_GEN6_BSD_USER_INTERRUPT |
19997e231dbeSJesse Barnes 		   GT_GEN6_BSD_CS_ERROR_INTERRUPT |
20007e231dbeSJesse Barnes 		   GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
20017e231dbeSJesse Barnes 		   GT_PIPE_NOTIFY |
20027e231dbeSJesse Barnes 		   GT_RENDER_CS_ERROR_INTERRUPT |
20037e231dbeSJesse Barnes 		   GT_SYNC_STATUS |
200431acc7f5SJesse Barnes 		   GT_USER_INTERRUPT);
20057e231dbeSJesse Barnes 	POSTING_READ(GTIER);
20067e231dbeSJesse Barnes 
20077e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
20087e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
20097e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
20107e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
20117e231dbeSJesse Barnes #endif
20127e231dbeSJesse Barnes 
20137e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20147e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */
20157e231dbeSJesse Barnes 	/* Note HDMI and DP share bits */
20167e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
20177e231dbeSJesse Barnes 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
20187e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
20197e231dbeSJesse Barnes 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
20207e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
20217e231dbeSJesse Barnes 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
20227e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
20237e231dbeSJesse Barnes 		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
20247e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
20257e231dbeSJesse Barnes 		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
20267e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
20277e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_INT_EN;
20287e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
20297e231dbeSJesse Barnes 	}
20307e231dbeSJesse Barnes #endif
20317e231dbeSJesse Barnes 
20327e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
20337e231dbeSJesse Barnes 
20347e231dbeSJesse Barnes 	return 0;
20357e231dbeSJesse Barnes }
20367e231dbeSJesse Barnes 
20377e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
20387e231dbeSJesse Barnes {
20397e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20407e231dbeSJesse Barnes 	int pipe;
20417e231dbeSJesse Barnes 
20427e231dbeSJesse Barnes 	if (!dev_priv)
20437e231dbeSJesse Barnes 		return;
20447e231dbeSJesse Barnes 
20457e231dbeSJesse Barnes 	for_each_pipe(pipe)
20467e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20477e231dbeSJesse Barnes 
20487e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
20497e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
20507e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
20517e231dbeSJesse Barnes 	for_each_pipe(pipe)
20527e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20537e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20547e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
20557e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
20567e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20577e231dbeSJesse Barnes }
20587e231dbeSJesse Barnes 
2059f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2060036a4a7dSZhenyu Wang {
2061036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20624697995bSJesse Barnes 
20634697995bSJesse Barnes 	if (!dev_priv)
20644697995bSJesse Barnes 		return;
20654697995bSJesse Barnes 
2066036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2067036a4a7dSZhenyu Wang 
2068036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2069036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2070036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2071036a4a7dSZhenyu Wang 
2072036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2073036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2074036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2075192aac1fSKeith Packard 
2076192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2077192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2078192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2079036a4a7dSZhenyu Wang }
2080036a4a7dSZhenyu Wang 
2081c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2082c2798b19SChris Wilson {
2083c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2084c2798b19SChris Wilson 	int pipe;
2085c2798b19SChris Wilson 
2086c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2087c2798b19SChris Wilson 
2088c2798b19SChris Wilson 	for_each_pipe(pipe)
2089c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2090c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2091c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2092c2798b19SChris Wilson 	POSTING_READ16(IER);
2093c2798b19SChris Wilson }
2094c2798b19SChris Wilson 
2095c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2096c2798b19SChris Wilson {
2097c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2098c2798b19SChris Wilson 
2099c2798b19SChris Wilson 	dev_priv->pipestat[0] = 0;
2100c2798b19SChris Wilson 	dev_priv->pipestat[1] = 0;
2101c2798b19SChris Wilson 
2102c2798b19SChris Wilson 	I915_WRITE16(EMR,
2103c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2104c2798b19SChris Wilson 
2105c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2106c2798b19SChris Wilson 	dev_priv->irq_mask =
2107c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2108c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2109c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2110c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2111c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2112c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2113c2798b19SChris Wilson 
2114c2798b19SChris Wilson 	I915_WRITE16(IER,
2115c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2116c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2117c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2118c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2119c2798b19SChris Wilson 	POSTING_READ16(IER);
2120c2798b19SChris Wilson 
2121c2798b19SChris Wilson 	return 0;
2122c2798b19SChris Wilson }
2123c2798b19SChris Wilson 
2124c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2125c2798b19SChris Wilson {
2126c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2127c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2128c2798b19SChris Wilson 	u16 iir, new_iir;
2129c2798b19SChris Wilson 	u32 pipe_stats[2];
2130c2798b19SChris Wilson 	unsigned long irqflags;
2131c2798b19SChris Wilson 	int irq_received;
2132c2798b19SChris Wilson 	int pipe;
2133c2798b19SChris Wilson 	u16 flip_mask =
2134c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2135c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2136c2798b19SChris Wilson 
2137c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2138c2798b19SChris Wilson 
2139c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2140c2798b19SChris Wilson 	if (iir == 0)
2141c2798b19SChris Wilson 		return IRQ_NONE;
2142c2798b19SChris Wilson 
2143c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2144c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2145c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2146c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2147c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2148c2798b19SChris Wilson 		 */
2149c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2150c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2151c2798b19SChris Wilson 			i915_handle_error(dev, false);
2152c2798b19SChris Wilson 
2153c2798b19SChris Wilson 		for_each_pipe(pipe) {
2154c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2155c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2156c2798b19SChris Wilson 
2157c2798b19SChris Wilson 			/*
2158c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2159c2798b19SChris Wilson 			 */
2160c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2161c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2162c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2163c2798b19SChris Wilson 							 pipe_name(pipe));
2164c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2165c2798b19SChris Wilson 				irq_received = 1;
2166c2798b19SChris Wilson 			}
2167c2798b19SChris Wilson 		}
2168c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2169c2798b19SChris Wilson 
2170c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2171c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2172c2798b19SChris Wilson 
2173d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2174c2798b19SChris Wilson 
2175c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2176c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2177c2798b19SChris Wilson 
2178c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2179c2798b19SChris Wilson 		    drm_handle_vblank(dev, 0)) {
2180c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2181c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 0);
2182c2798b19SChris Wilson 				intel_finish_page_flip(dev, 0);
2183c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2184c2798b19SChris Wilson 			}
2185c2798b19SChris Wilson 		}
2186c2798b19SChris Wilson 
2187c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2188c2798b19SChris Wilson 		    drm_handle_vblank(dev, 1)) {
2189c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2190c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 1);
2191c2798b19SChris Wilson 				intel_finish_page_flip(dev, 1);
2192c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2193c2798b19SChris Wilson 			}
2194c2798b19SChris Wilson 		}
2195c2798b19SChris Wilson 
2196c2798b19SChris Wilson 		iir = new_iir;
2197c2798b19SChris Wilson 	}
2198c2798b19SChris Wilson 
2199c2798b19SChris Wilson 	return IRQ_HANDLED;
2200c2798b19SChris Wilson }
2201c2798b19SChris Wilson 
2202c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2203c2798b19SChris Wilson {
2204c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2205c2798b19SChris Wilson 	int pipe;
2206c2798b19SChris Wilson 
2207c2798b19SChris Wilson 	for_each_pipe(pipe) {
2208c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2209c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2210c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2211c2798b19SChris Wilson 	}
2212c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2213c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2214c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2215c2798b19SChris Wilson }
2216c2798b19SChris Wilson 
2217a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2218a266c7d5SChris Wilson {
2219a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2220a266c7d5SChris Wilson 	int pipe;
2221a266c7d5SChris Wilson 
2222a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2223a266c7d5SChris Wilson 
2224a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2225a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2226a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2227a266c7d5SChris Wilson 	}
2228a266c7d5SChris Wilson 
222900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2230a266c7d5SChris Wilson 	for_each_pipe(pipe)
2231a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2232a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2233a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2234a266c7d5SChris Wilson 	POSTING_READ(IER);
2235a266c7d5SChris Wilson }
2236a266c7d5SChris Wilson 
2237a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2238a266c7d5SChris Wilson {
2239a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
224038bde180SChris Wilson 	u32 enable_mask;
2241a266c7d5SChris Wilson 
2242a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2243a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2244a266c7d5SChris Wilson 
224538bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
224638bde180SChris Wilson 
224738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
224838bde180SChris Wilson 	dev_priv->irq_mask =
224938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
225038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
225138bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
225238bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
225338bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
225438bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
225538bde180SChris Wilson 
225638bde180SChris Wilson 	enable_mask =
225738bde180SChris Wilson 		I915_ASLE_INTERRUPT |
225838bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
225938bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
226038bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
226138bde180SChris Wilson 		I915_USER_INTERRUPT;
226238bde180SChris Wilson 
2263a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2264a266c7d5SChris Wilson 		/* Enable in IER... */
2265a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2266a266c7d5SChris Wilson 		/* and unmask in IMR */
2267a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2268a266c7d5SChris Wilson 	}
2269a266c7d5SChris Wilson 
2270a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2271a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2272a266c7d5SChris Wilson 	POSTING_READ(IER);
2273a266c7d5SChris Wilson 
2274a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2275a266c7d5SChris Wilson 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2276a266c7d5SChris Wilson 
2277a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2278a266c7d5SChris Wilson 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2279a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2280a266c7d5SChris Wilson 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2281a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2282a266c7d5SChris Wilson 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2283084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
2284a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2285084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
2286a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2287a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2288a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_INT_EN;
2289a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2290a266c7d5SChris Wilson 		}
2291a266c7d5SChris Wilson 
2292a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2293a266c7d5SChris Wilson 
2294a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2295a266c7d5SChris Wilson 	}
2296a266c7d5SChris Wilson 
2297a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2298a266c7d5SChris Wilson 
2299a266c7d5SChris Wilson 	return 0;
2300a266c7d5SChris Wilson }
2301a266c7d5SChris Wilson 
2302a266c7d5SChris Wilson static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2303a266c7d5SChris Wilson {
2304a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2305a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23068291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2307a266c7d5SChris Wilson 	unsigned long irqflags;
230838bde180SChris Wilson 	u32 flip_mask =
230938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
231038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
231138bde180SChris Wilson 	u32 flip[2] = {
231238bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
231338bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
231438bde180SChris Wilson 	};
231538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2316a266c7d5SChris Wilson 
2317a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2318a266c7d5SChris Wilson 
2319a266c7d5SChris Wilson 	iir = I915_READ(IIR);
232038bde180SChris Wilson 	do {
232138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
23228291ee90SChris Wilson 		bool blc_event = false;
2323a266c7d5SChris Wilson 
2324a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2325a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2326a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2327a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2328a266c7d5SChris Wilson 		 */
2329a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2330a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2331a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2332a266c7d5SChris Wilson 
2333a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2334a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2335a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2336a266c7d5SChris Wilson 
233738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2338a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2339a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2340a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2341a266c7d5SChris Wilson 							 pipe_name(pipe));
2342a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
234338bde180SChris Wilson 				irq_received = true;
2344a266c7d5SChris Wilson 			}
2345a266c7d5SChris Wilson 		}
2346a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2347a266c7d5SChris Wilson 
2348a266c7d5SChris Wilson 		if (!irq_received)
2349a266c7d5SChris Wilson 			break;
2350a266c7d5SChris Wilson 
2351a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2352a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2353a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2354a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2355a266c7d5SChris Wilson 
2356a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2357a266c7d5SChris Wilson 				  hotplug_status);
2358a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2359a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2360a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2361a266c7d5SChris Wilson 
2362a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
236338bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2364a266c7d5SChris Wilson 		}
2365a266c7d5SChris Wilson 
236638bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2367a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2368a266c7d5SChris Wilson 
2369a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2370a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2371a266c7d5SChris Wilson 
2372a266c7d5SChris Wilson 		for_each_pipe(pipe) {
237338bde180SChris Wilson 			int plane = pipe;
237438bde180SChris Wilson 			if (IS_MOBILE(dev))
237538bde180SChris Wilson 				plane = !plane;
23768291ee90SChris Wilson 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2377a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
237838bde180SChris Wilson 				if (iir & flip[plane]) {
237938bde180SChris Wilson 					intel_prepare_page_flip(dev, plane);
2380a266c7d5SChris Wilson 					intel_finish_page_flip(dev, pipe);
238138bde180SChris Wilson 					flip_mask &= ~flip[plane];
238238bde180SChris Wilson 				}
2383a266c7d5SChris Wilson 			}
2384a266c7d5SChris Wilson 
2385a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2386a266c7d5SChris Wilson 				blc_event = true;
2387a266c7d5SChris Wilson 		}
2388a266c7d5SChris Wilson 
2389a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2390a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2391a266c7d5SChris Wilson 
2392a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2393a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2394a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2395a266c7d5SChris Wilson 		 * we would never get another interrupt.
2396a266c7d5SChris Wilson 		 *
2397a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2398a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2399a266c7d5SChris Wilson 		 * another one.
2400a266c7d5SChris Wilson 		 *
2401a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2402a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2403a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2404a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2405a266c7d5SChris Wilson 		 * stray interrupts.
2406a266c7d5SChris Wilson 		 */
240738bde180SChris Wilson 		ret = IRQ_HANDLED;
2408a266c7d5SChris Wilson 		iir = new_iir;
240938bde180SChris Wilson 	} while (iir & ~flip_mask);
2410a266c7d5SChris Wilson 
2411d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
24128291ee90SChris Wilson 
2413a266c7d5SChris Wilson 	return ret;
2414a266c7d5SChris Wilson }
2415a266c7d5SChris Wilson 
2416a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2417a266c7d5SChris Wilson {
2418a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2419a266c7d5SChris Wilson 	int pipe;
2420a266c7d5SChris Wilson 
2421a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2422a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2423a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2424a266c7d5SChris Wilson 	}
2425a266c7d5SChris Wilson 
242600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
242755b39755SChris Wilson 	for_each_pipe(pipe) {
242855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2429a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
243055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
243155b39755SChris Wilson 	}
2432a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2433a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2434a266c7d5SChris Wilson 
2435a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2436a266c7d5SChris Wilson }
2437a266c7d5SChris Wilson 
2438a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2439a266c7d5SChris Wilson {
2440a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2441a266c7d5SChris Wilson 	int pipe;
2442a266c7d5SChris Wilson 
2443a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2444a266c7d5SChris Wilson 
2445a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2446a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2447a266c7d5SChris Wilson 
2448a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2449a266c7d5SChris Wilson 	for_each_pipe(pipe)
2450a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2451a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2452a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2453a266c7d5SChris Wilson 	POSTING_READ(IER);
2454a266c7d5SChris Wilson }
2455a266c7d5SChris Wilson 
2456a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2457a266c7d5SChris Wilson {
2458a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2459adca4730SChris Wilson 	u32 hotplug_en;
2460bbba0a97SChris Wilson 	u32 enable_mask;
2461a266c7d5SChris Wilson 	u32 error_mask;
2462a266c7d5SChris Wilson 
2463a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2464bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2465adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2466bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2467bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2468bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2469bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2470bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2471bbba0a97SChris Wilson 
2472bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
2473bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2474bbba0a97SChris Wilson 
2475bbba0a97SChris Wilson 	if (IS_G4X(dev))
2476bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2477a266c7d5SChris Wilson 
2478a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2479a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2480a266c7d5SChris Wilson 
2481a266c7d5SChris Wilson 	/*
2482a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2483a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2484a266c7d5SChris Wilson 	 */
2485a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2486a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2487a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2488a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2489a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2490a266c7d5SChris Wilson 	} else {
2491a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2492a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2493a266c7d5SChris Wilson 	}
2494a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2495a266c7d5SChris Wilson 
2496a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2497a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2498a266c7d5SChris Wilson 	POSTING_READ(IER);
2499a266c7d5SChris Wilson 
2500adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
2501adca4730SChris Wilson 	hotplug_en = 0;
2502a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2503a266c7d5SChris Wilson 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2504a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2505a266c7d5SChris Wilson 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2506a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2507a266c7d5SChris Wilson 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
2508084b612eSChris Wilson 	if (IS_G4X(dev)) {
2509084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2510a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2511084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2512a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2513084b612eSChris Wilson 	} else {
2514084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2515084b612eSChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2516084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2517084b612eSChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2518084b612eSChris Wilson 	}
2519a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2520a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_INT_EN;
2521a266c7d5SChris Wilson 
2522a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2523a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2524a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2525a266c7d5SChris Wilson 		   */
2526a266c7d5SChris Wilson 		if (IS_G4X(dev))
2527a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2528a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2529a266c7d5SChris Wilson 	}
2530a266c7d5SChris Wilson 
2531a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
2532a266c7d5SChris Wilson 
2533a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2534a266c7d5SChris Wilson 
2535a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2536a266c7d5SChris Wilson 
2537a266c7d5SChris Wilson 	return 0;
2538a266c7d5SChris Wilson }
2539a266c7d5SChris Wilson 
2540a266c7d5SChris Wilson static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2541a266c7d5SChris Wilson {
2542a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2543a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2544a266c7d5SChris Wilson 	u32 iir, new_iir;
2545a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2546a266c7d5SChris Wilson 	unsigned long irqflags;
2547a266c7d5SChris Wilson 	int irq_received;
2548a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
2549a266c7d5SChris Wilson 
2550a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2551a266c7d5SChris Wilson 
2552a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2553a266c7d5SChris Wilson 
2554a266c7d5SChris Wilson 	for (;;) {
25552c8ba29fSChris Wilson 		bool blc_event = false;
25562c8ba29fSChris Wilson 
2557a266c7d5SChris Wilson 		irq_received = iir != 0;
2558a266c7d5SChris Wilson 
2559a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2560a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2561a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2562a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2563a266c7d5SChris Wilson 		 */
2564a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2565a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2566a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2567a266c7d5SChris Wilson 
2568a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2569a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2570a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2571a266c7d5SChris Wilson 
2572a266c7d5SChris Wilson 			/*
2573a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2574a266c7d5SChris Wilson 			 */
2575a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2576a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2577a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2578a266c7d5SChris Wilson 							 pipe_name(pipe));
2579a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2580a266c7d5SChris Wilson 				irq_received = 1;
2581a266c7d5SChris Wilson 			}
2582a266c7d5SChris Wilson 		}
2583a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2584a266c7d5SChris Wilson 
2585a266c7d5SChris Wilson 		if (!irq_received)
2586a266c7d5SChris Wilson 			break;
2587a266c7d5SChris Wilson 
2588a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2589a266c7d5SChris Wilson 
2590a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2591adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2592a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2593a266c7d5SChris Wilson 
2594a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2595a266c7d5SChris Wilson 				  hotplug_status);
2596a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2597a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2598a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2599a266c7d5SChris Wilson 
2600a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2601a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2602a266c7d5SChris Wilson 		}
2603a266c7d5SChris Wilson 
2604a266c7d5SChris Wilson 		I915_WRITE(IIR, iir);
2605a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2606a266c7d5SChris Wilson 
2607a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2608a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2609a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2610a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2611a266c7d5SChris Wilson 
26124f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
2613a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 0);
2614a266c7d5SChris Wilson 
26154f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
2616a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 1);
2617a266c7d5SChris Wilson 
2618a266c7d5SChris Wilson 		for_each_pipe(pipe) {
26192c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2620a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
2621a266c7d5SChris Wilson 				i915_pageflip_stall_check(dev, pipe);
2622a266c7d5SChris Wilson 				intel_finish_page_flip(dev, pipe);
2623a266c7d5SChris Wilson 			}
2624a266c7d5SChris Wilson 
2625a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2626a266c7d5SChris Wilson 				blc_event = true;
2627a266c7d5SChris Wilson 		}
2628a266c7d5SChris Wilson 
2629a266c7d5SChris Wilson 
2630a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2631a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2632a266c7d5SChris Wilson 
2633a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2634a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2635a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2636a266c7d5SChris Wilson 		 * we would never get another interrupt.
2637a266c7d5SChris Wilson 		 *
2638a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2639a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2640a266c7d5SChris Wilson 		 * another one.
2641a266c7d5SChris Wilson 		 *
2642a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2643a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2644a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2645a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2646a266c7d5SChris Wilson 		 * stray interrupts.
2647a266c7d5SChris Wilson 		 */
2648a266c7d5SChris Wilson 		iir = new_iir;
2649a266c7d5SChris Wilson 	}
2650a266c7d5SChris Wilson 
2651d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
26522c8ba29fSChris Wilson 
2653a266c7d5SChris Wilson 	return ret;
2654a266c7d5SChris Wilson }
2655a266c7d5SChris Wilson 
2656a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
2657a266c7d5SChris Wilson {
2658a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2659a266c7d5SChris Wilson 	int pipe;
2660a266c7d5SChris Wilson 
2661a266c7d5SChris Wilson 	if (!dev_priv)
2662a266c7d5SChris Wilson 		return;
2663a266c7d5SChris Wilson 
2664a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2665a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2666a266c7d5SChris Wilson 
2667a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
2668a266c7d5SChris Wilson 	for_each_pipe(pipe)
2669a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2670a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2671a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2672a266c7d5SChris Wilson 
2673a266c7d5SChris Wilson 	for_each_pipe(pipe)
2674a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
2675a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2676a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2677a266c7d5SChris Wilson }
2678a266c7d5SChris Wilson 
2679f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2680f71d4af4SJesse Barnes {
26818b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26828b2e326dSChris Wilson 
26838b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
26848b2e326dSChris Wilson 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2685c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
268698fd81cdSDaniel Vetter 	INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
26878b2e326dSChris Wilson 
2688f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2689f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
26907d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
2691f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2692f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2693f71d4af4SJesse Barnes 	}
2694f71d4af4SJesse Barnes 
2695c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2696f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2697c3613de9SKeith Packard 	else
2698c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2699f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2700f71d4af4SJesse Barnes 
27017e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
27027e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
27037e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
27047e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
27057e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
27067e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
27077e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
27087e231dbeSJesse Barnes 	} else if (IS_IVYBRIDGE(dev)) {
2709f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2710f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2711f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2712f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2713f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2714f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2715f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
27167d4e146fSEugeni Dodonov 	} else if (IS_HASWELL(dev)) {
27177d4e146fSEugeni Dodonov 		/* Share interrupts handling with IVB */
27187d4e146fSEugeni Dodonov 		dev->driver->irq_handler = ivybridge_irq_handler;
27197d4e146fSEugeni Dodonov 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
27207d4e146fSEugeni Dodonov 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
27217d4e146fSEugeni Dodonov 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
27227d4e146fSEugeni Dodonov 		dev->driver->enable_vblank = ivybridge_enable_vblank;
27237d4e146fSEugeni Dodonov 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2724f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2725f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2726f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2727f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2728f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2729f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2730f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2731f71d4af4SJesse Barnes 	} else {
2732c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
2733c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
2734c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
2735c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
2736c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
2737a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
27384f7d1e79SChris Wilson 			/* IIR "flip pending" means done if this bit is set */
27394f7d1e79SChris Wilson 			I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
27404f7d1e79SChris Wilson 
2741a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
2742a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
2743a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
2744a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
2745c2798b19SChris Wilson 		} else {
2746a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
2747a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
2748a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
2749a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
2750c2798b19SChris Wilson 		}
2751f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2752f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2753f71d4af4SJesse Barnes 	}
2754f71d4af4SJesse Barnes }
2755