xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 1e83e7a66d139e0568a395d9b4bbdee97c5e881b)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/cpuidle.h>
3355367a27SJani Nikula #include <linux/slab.h>
3455367a27SJani Nikula #include <linux/sysrq.h>
3555367a27SJani Nikula 
36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3755367a27SJani Nikula #include <drm/drm_irq.h>
38760285e7SDavid Howells #include <drm/i915_drm.h>
3955367a27SJani Nikula 
40c0e09200SDave Airlie #include "i915_drv.h"
41440e2b3dSJani Nikula #include "i915_irq.h"
421c5d22f7SChris Wilson #include "i915_trace.h"
4379e53945SJesse Barnes #include "intel_drv.h"
448834e365SJani Nikula #include "intel_fifo_underrun.h"
45dbeb38d9SJani Nikula #include "intel_hotplug.h"
46a2649b34SJani Nikula #include "intel_lpe_audio.h"
4755367a27SJani Nikula #include "intel_psr.h"
48c0e09200SDave Airlie 
49fca52a55SDaniel Vetter /**
50fca52a55SDaniel Vetter  * DOC: interrupt handling
51fca52a55SDaniel Vetter  *
52fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
53fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
54fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
55fca52a55SDaniel Vetter  */
56fca52a55SDaniel Vetter 
57e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
58e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
59e4ce95aaSVille Syrjälä };
60e4ce95aaSVille Syrjälä 
6123bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
6223bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
6323bb4cb5SVille Syrjälä };
6423bb4cb5SVille Syrjälä 
653a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
663a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
673a3b3c7dSVille Syrjälä };
683a3b3c7dSVille Syrjälä 
697c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
70e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
71e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
72e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
73e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
74e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
75e5868a31SEgbert Eich };
76e5868a31SEgbert Eich 
777c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
78e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
80e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
81e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
82e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
83e5868a31SEgbert Eich };
84e5868a31SEgbert Eich 
8526951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
8674c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
8726951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
8826951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8926951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
9026951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
9126951cafSXiong Zhang };
9226951cafSXiong Zhang 
937c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1027c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
1114bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
112e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
113e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
114e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
115e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
116e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
117e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
118e5868a31SEgbert Eich };
119e5868a31SEgbert Eich 
120e0a20ad7SShashank Sharma /* BXT hpd list */
121e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1227f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
123e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
124e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
125e0a20ad7SShashank Sharma };
126e0a20ad7SShashank Sharma 
127b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
128b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
129b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
130b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
131b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
132121e758eSDhinakaran Pandiyan };
133121e758eSDhinakaran Pandiyan 
13431604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
13531604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
13631604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
13731604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
13831604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
13931604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
14031604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
14131604222SAnusha Srivatsa };
14231604222SAnusha Srivatsa 
14365f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
14468eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
14568eb49b1SPaulo Zanoni {
14665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
14765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
14868eb49b1SPaulo Zanoni 
14965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
15068eb49b1SPaulo Zanoni 
1515c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
15265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
15365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
15465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
15565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
15668eb49b1SPaulo Zanoni }
1575c502442SPaulo Zanoni 
15865f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore)
15968eb49b1SPaulo Zanoni {
16065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
16165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
162a9d356a6SPaulo Zanoni 
16365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
16468eb49b1SPaulo Zanoni 
16568eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
16665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
16765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
16865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
16965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
17068eb49b1SPaulo Zanoni }
17168eb49b1SPaulo Zanoni 
172b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \
17368eb49b1SPaulo Zanoni ({ \
17468eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
175b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \
17668eb49b1SPaulo Zanoni 		       GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
17768eb49b1SPaulo Zanoni })
17868eb49b1SPaulo Zanoni 
179b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \
180b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER)
18168eb49b1SPaulo Zanoni 
182b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \
183b16b2a2fSPaulo Zanoni 	gen2_irq_reset(uncore)
184e9e9848aSVille Syrjälä 
185337ba017SPaulo Zanoni /*
186337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
187337ba017SPaulo Zanoni  */
18865f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
189b51a2842SVille Syrjälä {
19065f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
191b51a2842SVille Syrjälä 
192b51a2842SVille Syrjälä 	if (val == 0)
193b51a2842SVille Syrjälä 		return;
194b51a2842SVille Syrjälä 
195b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
196f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
19765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
19865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
19965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
20065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
201b51a2842SVille Syrjälä }
202337ba017SPaulo Zanoni 
20365f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
204e9e9848aSVille Syrjälä {
20565f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
206e9e9848aSVille Syrjälä 
207e9e9848aSVille Syrjälä 	if (val == 0)
208e9e9848aSVille Syrjälä 		return;
209e9e9848aSVille Syrjälä 
210e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
2119d9523d8SPaulo Zanoni 	     i915_mmio_reg_offset(GEN2_IIR), val);
21265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
21365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
21465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
21565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
216e9e9848aSVille Syrjälä }
217e9e9848aSVille Syrjälä 
21865f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore,
21968eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
22068eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
22168eb49b1SPaulo Zanoni 			  i915_reg_t iir)
22268eb49b1SPaulo Zanoni {
22365f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
22435079899SPaulo Zanoni 
22565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
22665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
22765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
22868eb49b1SPaulo Zanoni }
22935079899SPaulo Zanoni 
23065f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore,
2312918c3caSPaulo Zanoni 			  u32 imr_val, u32 ier_val)
23268eb49b1SPaulo Zanoni {
23365f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
23468eb49b1SPaulo Zanoni 
23565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
23665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
23765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
23868eb49b1SPaulo Zanoni }
23968eb49b1SPaulo Zanoni 
240b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \
24168eb49b1SPaulo Zanoni ({ \
24268eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
243b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
24468eb49b1SPaulo Zanoni 		      GEN8_##type##_IMR(which_), imr_val, \
24568eb49b1SPaulo Zanoni 		      GEN8_##type##_IER(which_), ier_val, \
24668eb49b1SPaulo Zanoni 		      GEN8_##type##_IIR(which_)); \
24768eb49b1SPaulo Zanoni })
24868eb49b1SPaulo Zanoni 
249b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \
250b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
25168eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
25268eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
25368eb49b1SPaulo Zanoni 		      type##IIR)
25468eb49b1SPaulo Zanoni 
255b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \
256b16b2a2fSPaulo Zanoni 	gen2_irq_init((uncore), imr_val, ier_val)
257e9e9848aSVille Syrjälä 
258c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
25926705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
260c9a9a268SImre Deak 
2610706f17cSEgbert Eich /* For display hotplug interrupt */
2620706f17cSEgbert Eich static inline void
2630706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
264a9c287c9SJani Nikula 				     u32 mask,
265a9c287c9SJani Nikula 				     u32 bits)
2660706f17cSEgbert Eich {
267a9c287c9SJani Nikula 	u32 val;
2680706f17cSEgbert Eich 
26967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2700706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2710706f17cSEgbert Eich 
2720706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2730706f17cSEgbert Eich 	val &= ~mask;
2740706f17cSEgbert Eich 	val |= bits;
2750706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2760706f17cSEgbert Eich }
2770706f17cSEgbert Eich 
2780706f17cSEgbert Eich /**
2790706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2800706f17cSEgbert Eich  * @dev_priv: driver private
2810706f17cSEgbert Eich  * @mask: bits to update
2820706f17cSEgbert Eich  * @bits: bits to enable
2830706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2840706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2850706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2860706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2870706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2880706f17cSEgbert Eich  * version is also available.
2890706f17cSEgbert Eich  */
2900706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
291a9c287c9SJani Nikula 				   u32 mask,
292a9c287c9SJani Nikula 				   u32 bits)
2930706f17cSEgbert Eich {
2940706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2950706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2960706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2970706f17cSEgbert Eich }
2980706f17cSEgbert Eich 
29996606f3bSOscar Mateo static u32
30096606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915,
30196606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
30296606f3bSOscar Mateo 
30360a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
30496606f3bSOscar Mateo 				const unsigned int bank,
30596606f3bSOscar Mateo 				const unsigned int bit)
30696606f3bSOscar Mateo {
30725286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
30896606f3bSOscar Mateo 	u32 dw;
30996606f3bSOscar Mateo 
31096606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
31196606f3bSOscar Mateo 
31296606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
31396606f3bSOscar Mateo 	if (dw & BIT(bit)) {
31496606f3bSOscar Mateo 		/*
31596606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
31696606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
31796606f3bSOscar Mateo 		 */
31896606f3bSOscar Mateo 		gen11_gt_engine_identity(i915, bank, bit);
31996606f3bSOscar Mateo 
32096606f3bSOscar Mateo 		/*
32196606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
32296606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
32396606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
32496606f3bSOscar Mateo 		 * everybody.
32596606f3bSOscar Mateo 		 */
32696606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
32796606f3bSOscar Mateo 
32896606f3bSOscar Mateo 		return true;
32996606f3bSOscar Mateo 	}
33096606f3bSOscar Mateo 
33196606f3bSOscar Mateo 	return false;
33296606f3bSOscar Mateo }
33396606f3bSOscar Mateo 
334d9dc34f1SVille Syrjälä /**
335d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
336d9dc34f1SVille Syrjälä  * @dev_priv: driver private
337d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
338d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
339d9dc34f1SVille Syrjälä  */
340fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
341a9c287c9SJani Nikula 			    u32 interrupt_mask,
342a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
343036a4a7dSZhenyu Wang {
344a9c287c9SJani Nikula 	u32 new_val;
345d9dc34f1SVille Syrjälä 
34667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3474bc9d430SDaniel Vetter 
348d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
349d9dc34f1SVille Syrjälä 
3509df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
351c67a470bSPaulo Zanoni 		return;
352c67a470bSPaulo Zanoni 
353d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
354d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
355d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
356d9dc34f1SVille Syrjälä 
357d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
358d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
361036a4a7dSZhenyu Wang 	}
362036a4a7dSZhenyu Wang }
363036a4a7dSZhenyu Wang 
36443eaea13SPaulo Zanoni /**
36543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
36643eaea13SPaulo Zanoni  * @dev_priv: driver private
36743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
36843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
36943eaea13SPaulo Zanoni  */
37043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
371a9c287c9SJani Nikula 			      u32 interrupt_mask,
372a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
37343eaea13SPaulo Zanoni {
37467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
37543eaea13SPaulo Zanoni 
37615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
37715a17aaeSDaniel Vetter 
3789df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
379c67a470bSPaulo Zanoni 		return;
380c67a470bSPaulo Zanoni 
38143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
38243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
38343eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
38443eaea13SPaulo Zanoni }
38543eaea13SPaulo Zanoni 
386a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
38743eaea13SPaulo Zanoni {
38843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
38931bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
39043eaea13SPaulo Zanoni }
39143eaea13SPaulo Zanoni 
392a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
39343eaea13SPaulo Zanoni {
39443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
39543eaea13SPaulo Zanoni }
39643eaea13SPaulo Zanoni 
397f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
398b900b949SImre Deak {
399d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
400d02b98b8SOscar Mateo 
401bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
402b900b949SImre Deak }
403b900b949SImre Deak 
404917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv)
405a72fbc3aSImre Deak {
406917dc6b5SMika Kuoppala 	i915_reg_t reg;
407917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_imr;
408917dc6b5SMika Kuoppala 
409917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
410917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
411917dc6b5SMika Kuoppala 		/* pm is in upper half */
412917dc6b5SMika Kuoppala 		mask = mask << 16;
413917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
414917dc6b5SMika Kuoppala 		reg = GEN8_GT_IMR(2);
415917dc6b5SMika Kuoppala 	} else {
416917dc6b5SMika Kuoppala 		reg = GEN6_PMIMR;
417a72fbc3aSImre Deak 	}
418a72fbc3aSImre Deak 
419917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
420917dc6b5SMika Kuoppala 	POSTING_READ(reg);
421917dc6b5SMika Kuoppala }
422917dc6b5SMika Kuoppala 
423917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv)
424b900b949SImre Deak {
425917dc6b5SMika Kuoppala 	i915_reg_t reg;
426917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_ier;
427917dc6b5SMika Kuoppala 
428917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
429917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
430917dc6b5SMika Kuoppala 		/* pm is in upper half */
431917dc6b5SMika Kuoppala 		mask = mask << 16;
432917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
433917dc6b5SMika Kuoppala 		reg = GEN8_GT_IER(2);
434917dc6b5SMika Kuoppala 	} else {
435917dc6b5SMika Kuoppala 		reg = GEN6_PMIER;
436917dc6b5SMika Kuoppala 	}
437917dc6b5SMika Kuoppala 
438917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
439b900b949SImre Deak }
440b900b949SImre Deak 
441edbfdb45SPaulo Zanoni /**
442edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
443edbfdb45SPaulo Zanoni  * @dev_priv: driver private
444edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
445edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
446edbfdb45SPaulo Zanoni  */
447edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
448a9c287c9SJani Nikula 			      u32 interrupt_mask,
449a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
450edbfdb45SPaulo Zanoni {
451a9c287c9SJani Nikula 	u32 new_val;
452edbfdb45SPaulo Zanoni 
45315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
45415a17aaeSDaniel Vetter 
45567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
456edbfdb45SPaulo Zanoni 
457f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
458f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
459f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
460f52ecbcfSPaulo Zanoni 
461f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
462f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
463917dc6b5SMika Kuoppala 		write_pm_imr(dev_priv);
464edbfdb45SPaulo Zanoni 	}
465f52ecbcfSPaulo Zanoni }
466edbfdb45SPaulo Zanoni 
467f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
468edbfdb45SPaulo Zanoni {
4699939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4709939fba2SImre Deak 		return;
4719939fba2SImre Deak 
472edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
473edbfdb45SPaulo Zanoni }
474edbfdb45SPaulo Zanoni 
475f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
4769939fba2SImre Deak {
4779939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
4789939fba2SImre Deak }
4799939fba2SImre Deak 
480f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
481edbfdb45SPaulo Zanoni {
4829939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4839939fba2SImre Deak 		return;
4849939fba2SImre Deak 
485f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
486f4e9af4fSAkash Goel }
487f4e9af4fSAkash Goel 
4883814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
489f4e9af4fSAkash Goel {
490f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
491f4e9af4fSAkash Goel 
49267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
493f4e9af4fSAkash Goel 
494f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
495f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
496f4e9af4fSAkash Goel 	POSTING_READ(reg);
497f4e9af4fSAkash Goel }
498f4e9af4fSAkash Goel 
4993814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
500f4e9af4fSAkash Goel {
50167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
502f4e9af4fSAkash Goel 
503f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
504917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
505f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
506f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
507f4e9af4fSAkash Goel }
508f4e9af4fSAkash Goel 
5093814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
510f4e9af4fSAkash Goel {
51167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
512f4e9af4fSAkash Goel 
513f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
514f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
515917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
516f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
517edbfdb45SPaulo Zanoni }
518edbfdb45SPaulo Zanoni 
519d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
520d02b98b8SOscar Mateo {
521d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
522d02b98b8SOscar Mateo 
52396606f3bSOscar Mateo 	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
52496606f3bSOscar Mateo 		;
525d02b98b8SOscar Mateo 
526d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
527d02b98b8SOscar Mateo 
528d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
529d02b98b8SOscar Mateo }
530d02b98b8SOscar Mateo 
531dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
5323cc134e3SImre Deak {
5333cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
5344668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
535562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
5363cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
5373cc134e3SImre Deak }
5383cc134e3SImre Deak 
53991d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
540b900b949SImre Deak {
541562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
542562d9baeSSagar Arun Kamble 
543562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
544f2a91d1aSChris Wilson 		return;
545f2a91d1aSChris Wilson 
546b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
547562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
54896606f3bSOscar Mateo 
549d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
55096606f3bSOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
551d02b98b8SOscar Mateo 	else
552c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
55396606f3bSOscar Mateo 
554562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
555b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
55678e68d36SImre Deak 
557b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
558b900b949SImre Deak }
559b900b949SImre Deak 
56091d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
561b900b949SImre Deak {
562562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
563562d9baeSSagar Arun Kamble 
564562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
565f2a91d1aSChris Wilson 		return;
566f2a91d1aSChris Wilson 
567d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
568562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5699939fba2SImre Deak 
570b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5719939fba2SImre Deak 
5724668f695SChris Wilson 	gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
57358072ccbSImre Deak 
57458072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
57591c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
576c33d247dSChris Wilson 
577c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
5783814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
579c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
580c33d247dSChris Wilson 	 * state of the worker can be discarded.
581c33d247dSChris Wilson 	 */
582562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
583d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
584d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
585d02b98b8SOscar Mateo 	else
586c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
587b900b949SImre Deak }
588b900b949SImre Deak 
58926705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
59026705e20SSagar Arun Kamble {
5911be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5921be333d3SSagar Arun Kamble 
59326705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
59426705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
59526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
59626705e20SSagar Arun Kamble }
59726705e20SSagar Arun Kamble 
59826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
59926705e20SSagar Arun Kamble {
6001be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
6011be333d3SSagar Arun Kamble 
60226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
603*1e83e7a6SOscar Mateo 	if (!dev_priv->guc.interrupts.enabled) {
60426705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
60526705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
606*1e83e7a6SOscar Mateo 		dev_priv->guc.interrupts.enabled = true;
60726705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
60826705e20SSagar Arun Kamble 	}
60926705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
61026705e20SSagar Arun Kamble }
61126705e20SSagar Arun Kamble 
61226705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
61326705e20SSagar Arun Kamble {
6141be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
6151be333d3SSagar Arun Kamble 
61626705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
617*1e83e7a6SOscar Mateo 	dev_priv->guc.interrupts.enabled = false;
61826705e20SSagar Arun Kamble 
61926705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
62026705e20SSagar Arun Kamble 
62126705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
62226705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
62326705e20SSagar Arun Kamble 
62426705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
62526705e20SSagar Arun Kamble }
62626705e20SSagar Arun Kamble 
6270961021aSBen Widawsky /**
6283a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
6293a3b3c7dSVille Syrjälä  * @dev_priv: driver private
6303a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
6313a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
6323a3b3c7dSVille Syrjälä  */
6333a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
634a9c287c9SJani Nikula 				u32 interrupt_mask,
635a9c287c9SJani Nikula 				u32 enabled_irq_mask)
6363a3b3c7dSVille Syrjälä {
637a9c287c9SJani Nikula 	u32 new_val;
638a9c287c9SJani Nikula 	u32 old_val;
6393a3b3c7dSVille Syrjälä 
64067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
6413a3b3c7dSVille Syrjälä 
6423a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
6433a3b3c7dSVille Syrjälä 
6443a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
6453a3b3c7dSVille Syrjälä 		return;
6463a3b3c7dSVille Syrjälä 
6473a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
6483a3b3c7dSVille Syrjälä 
6493a3b3c7dSVille Syrjälä 	new_val = old_val;
6503a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
6513a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
6523a3b3c7dSVille Syrjälä 
6533a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
6543a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
6553a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
6563a3b3c7dSVille Syrjälä 	}
6573a3b3c7dSVille Syrjälä }
6583a3b3c7dSVille Syrjälä 
6593a3b3c7dSVille Syrjälä /**
660013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
661013d3752SVille Syrjälä  * @dev_priv: driver private
662013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
663013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
664013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
665013d3752SVille Syrjälä  */
666013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
667013d3752SVille Syrjälä 			 enum pipe pipe,
668a9c287c9SJani Nikula 			 u32 interrupt_mask,
669a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
670013d3752SVille Syrjälä {
671a9c287c9SJani Nikula 	u32 new_val;
672013d3752SVille Syrjälä 
67367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
674013d3752SVille Syrjälä 
675013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
676013d3752SVille Syrjälä 
677013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
678013d3752SVille Syrjälä 		return;
679013d3752SVille Syrjälä 
680013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
681013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
682013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
683013d3752SVille Syrjälä 
684013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
685013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
686013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
687013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
688013d3752SVille Syrjälä 	}
689013d3752SVille Syrjälä }
690013d3752SVille Syrjälä 
691013d3752SVille Syrjälä /**
692fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
693fee884edSDaniel Vetter  * @dev_priv: driver private
694fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
695fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
696fee884edSDaniel Vetter  */
69747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
698a9c287c9SJani Nikula 				  u32 interrupt_mask,
699a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
700fee884edSDaniel Vetter {
701a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
702fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
703fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
704fee884edSDaniel Vetter 
70515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
70615a17aaeSDaniel Vetter 
70767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
708fee884edSDaniel Vetter 
7099df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
710c67a470bSPaulo Zanoni 		return;
711c67a470bSPaulo Zanoni 
712fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
713fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
714fee884edSDaniel Vetter }
7158664281bSPaulo Zanoni 
7166b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
7176b12ca56SVille Syrjälä 			      enum pipe pipe)
7187c463586SKeith Packard {
7196b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
72010c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
72110c59c51SImre Deak 
7226b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7236b12ca56SVille Syrjälä 
7246b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
7256b12ca56SVille Syrjälä 		goto out;
7266b12ca56SVille Syrjälä 
72710c59c51SImre Deak 	/*
728724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
729724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
73010c59c51SImre Deak 	 */
73110c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
73210c59c51SImre Deak 		return 0;
733724a6905SVille Syrjälä 	/*
734724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
735724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
736724a6905SVille Syrjälä 	 */
737724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
738724a6905SVille Syrjälä 		return 0;
73910c59c51SImre Deak 
74010c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
74110c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
74210c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
74310c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
74410c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
74510c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
74610c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
74710c59c51SImre Deak 
7486b12ca56SVille Syrjälä out:
7496b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
7506b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
7516b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
7526b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
7536b12ca56SVille Syrjälä 
75410c59c51SImre Deak 	return enable_mask;
75510c59c51SImre Deak }
75610c59c51SImre Deak 
7576b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
7586b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
759755e9019SImre Deak {
7606b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
761755e9019SImre Deak 	u32 enable_mask;
762755e9019SImre Deak 
7636b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7646b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7656b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7666b12ca56SVille Syrjälä 
7676b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7686b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7696b12ca56SVille Syrjälä 
7706b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
7716b12ca56SVille Syrjälä 		return;
7726b12ca56SVille Syrjälä 
7736b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
7746b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7756b12ca56SVille Syrjälä 
7766b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7776b12ca56SVille Syrjälä 	POSTING_READ(reg);
778755e9019SImre Deak }
779755e9019SImre Deak 
7806b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
7816b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
782755e9019SImre Deak {
7836b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
784755e9019SImre Deak 	u32 enable_mask;
785755e9019SImre Deak 
7866b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7876b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7886b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7896b12ca56SVille Syrjälä 
7906b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7916b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7926b12ca56SVille Syrjälä 
7936b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
7946b12ca56SVille Syrjälä 		return;
7956b12ca56SVille Syrjälä 
7966b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
7976b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7986b12ca56SVille Syrjälä 
7996b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8006b12ca56SVille Syrjälä 	POSTING_READ(reg);
801755e9019SImre Deak }
802755e9019SImre Deak 
803f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
804f3e30485SVille Syrjälä {
805f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
806f3e30485SVille Syrjälä 		return false;
807f3e30485SVille Syrjälä 
808f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
809f3e30485SVille Syrjälä }
810f3e30485SVille Syrjälä 
811c0e09200SDave Airlie /**
812f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
81314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
81401c66889SZhao Yakui  */
81591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
81601c66889SZhao Yakui {
817f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
818f49e38ddSJani Nikula 		return;
819f49e38ddSJani Nikula 
82013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
82101c66889SZhao Yakui 
822755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
82391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
8243b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
825755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
8261ec14ad3SChris Wilson 
82713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
82801c66889SZhao Yakui }
82901c66889SZhao Yakui 
830f75f3746SVille Syrjälä /*
831f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
832f75f3746SVille Syrjälä  * around the vertical blanking period.
833f75f3746SVille Syrjälä  *
834f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
835f75f3746SVille Syrjälä  *  vblank_start >= 3
836f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
837f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
838f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
839f75f3746SVille Syrjälä  *
840f75f3746SVille Syrjälä  *           start of vblank:
841f75f3746SVille Syrjälä  *           latch double buffered registers
842f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
843f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
844f75f3746SVille Syrjälä  *           |
845f75f3746SVille Syrjälä  *           |          frame start:
846f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
847f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
848f75f3746SVille Syrjälä  *           |          |
849f75f3746SVille Syrjälä  *           |          |  start of vsync:
850f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
851f75f3746SVille Syrjälä  *           |          |  |
852f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
853f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
854f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
855f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
856f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
857f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
858f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
859f75f3746SVille Syrjälä  *       |          |                                         |
860f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
861f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
862f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
863f75f3746SVille Syrjälä  *
864f75f3746SVille Syrjälä  * x  = horizontal active
865f75f3746SVille Syrjälä  * _  = horizontal blanking
866f75f3746SVille Syrjälä  * hs = horizontal sync
867f75f3746SVille Syrjälä  * va = vertical active
868f75f3746SVille Syrjälä  * vb = vertical blanking
869f75f3746SVille Syrjälä  * vs = vertical sync
870f75f3746SVille Syrjälä  * vbs = vblank_start (number)
871f75f3746SVille Syrjälä  *
872f75f3746SVille Syrjälä  * Summary:
873f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
874f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
875f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
876f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
877f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
878f75f3746SVille Syrjälä  */
879f75f3746SVille Syrjälä 
88042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
88142f52ef8SKeith Packard  * we use as a pipe index
88242f52ef8SKeith Packard  */
88388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8840a3e67a4SJesse Barnes {
885fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
88632db0b65SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev->vblank[pipe];
88732db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
888f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
8890b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
890694e409dSVille Syrjälä 	unsigned long irqflags;
891391f75e2SVille Syrjälä 
89232db0b65SVille Syrjälä 	/*
89332db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
89432db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
89532db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
89632db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
89732db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
89832db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
89932db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
90032db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
90132db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
90232db0b65SVille Syrjälä 	 */
90332db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
90432db0b65SVille Syrjälä 		return 0;
90532db0b65SVille Syrjälä 
9060b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
9070b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
9080b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
9090b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
9100b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
911391f75e2SVille Syrjälä 
9120b2a8e09SVille Syrjälä 	/* Convert to pixel count */
9130b2a8e09SVille Syrjälä 	vbl_start *= htotal;
9140b2a8e09SVille Syrjälä 
9150b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
9160b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
9170b2a8e09SVille Syrjälä 
9189db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
9199db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
9205eddb70bSChris Wilson 
921694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922694e409dSVille Syrjälä 
9230a3e67a4SJesse Barnes 	/*
9240a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
9250a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
9260a3e67a4SJesse Barnes 	 * register.
9270a3e67a4SJesse Barnes 	 */
9280a3e67a4SJesse Barnes 	do {
929694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
930694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
931694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
9320a3e67a4SJesse Barnes 	} while (high1 != high2);
9330a3e67a4SJesse Barnes 
934694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
935694e409dSVille Syrjälä 
9365eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
937391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
9385eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
939391f75e2SVille Syrjälä 
940391f75e2SVille Syrjälä 	/*
941391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
942391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
943391f75e2SVille Syrjälä 	 * counter against vblank start.
944391f75e2SVille Syrjälä 	 */
945edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
9460a3e67a4SJesse Barnes }
9470a3e67a4SJesse Barnes 
948974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
9499880b7a5SJesse Barnes {
950fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
9519880b7a5SJesse Barnes 
952649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
9539880b7a5SJesse Barnes }
9549880b7a5SJesse Barnes 
955aec0246fSUma Shankar /*
956aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
957aec0246fSUma Shankar  * scanline register will not work to get the scanline,
958aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
959aec0246fSUma Shankar  * with scanline register updates.
960aec0246fSUma Shankar  * This function will use Framestamp and current
961aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
962aec0246fSUma Shankar  */
963aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
964aec0246fSUma Shankar {
965aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
966aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
967aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
968aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
969aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
970aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
971aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
972aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
973aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
974aec0246fSUma Shankar 
975aec0246fSUma Shankar 	/*
976aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
977aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
978aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
979aec0246fSUma Shankar 	 * during the same frame.
980aec0246fSUma Shankar 	 */
981aec0246fSUma Shankar 	do {
982aec0246fSUma Shankar 		/*
983aec0246fSUma Shankar 		 * This field provides read back of the display
984aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
985aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
986aec0246fSUma Shankar 		 */
987aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
988aec0246fSUma Shankar 
989aec0246fSUma Shankar 		/*
990aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
991aec0246fSUma Shankar 		 * time stamp value.
992aec0246fSUma Shankar 		 */
993aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
994aec0246fSUma Shankar 
995aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
996aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
997aec0246fSUma Shankar 
998aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
999aec0246fSUma Shankar 					clock), 1000 * htotal);
1000aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
1001aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
1002aec0246fSUma Shankar 
1003aec0246fSUma Shankar 	return scanline;
1004aec0246fSUma Shankar }
1005aec0246fSUma Shankar 
100675aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
1007a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
1008a225f079SVille Syrjälä {
1009a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
1010fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
10115caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
10125caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
1013a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
101480715b2fSVille Syrjälä 	int position, vtotal;
1015a225f079SVille Syrjälä 
101672259536SVille Syrjälä 	if (!crtc->active)
101772259536SVille Syrjälä 		return -1;
101872259536SVille Syrjälä 
10195caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
10205caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
10215caa0feaSDaniel Vetter 
1022aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
1023aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
1024aec0246fSUma Shankar 
102580715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
1026a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1027a225f079SVille Syrjälä 		vtotal /= 2;
1028a225f079SVille Syrjälä 
1029cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
103075aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
1031a225f079SVille Syrjälä 	else
103275aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
1033a225f079SVille Syrjälä 
1034a225f079SVille Syrjälä 	/*
103541b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
103641b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
103741b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
103841b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
103941b578fbSJesse Barnes 	 *
104041b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
104141b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
104241b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
104341b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
104441b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
104541b578fbSJesse Barnes 	 */
104691d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
104741b578fbSJesse Barnes 		int i, temp;
104841b578fbSJesse Barnes 
104941b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
105041b578fbSJesse Barnes 			udelay(1);
1051707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
105241b578fbSJesse Barnes 			if (temp != position) {
105341b578fbSJesse Barnes 				position = temp;
105441b578fbSJesse Barnes 				break;
105541b578fbSJesse Barnes 			}
105641b578fbSJesse Barnes 		}
105741b578fbSJesse Barnes 	}
105841b578fbSJesse Barnes 
105941b578fbSJesse Barnes 	/*
106080715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
106180715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1062a225f079SVille Syrjälä 	 */
106380715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1064a225f079SVille Syrjälä }
1065a225f079SVille Syrjälä 
10661bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
10671bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
10683bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
10693bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
10700af7e4dfSMario Kleiner {
1071fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
107298187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
107398187836SVille Syrjälä 								pipe);
10743aa18df8SVille Syrjälä 	int position;
107578e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1076ad3543edSMario Kleiner 	unsigned long irqflags;
10778a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
10788a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
10798a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
10800af7e4dfSMario Kleiner 
1081fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
10820af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
10839db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
10841bf6ad62SDaniel Vetter 		return false;
10850af7e4dfSMario Kleiner 	}
10860af7e4dfSMario Kleiner 
1087c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
108878e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1089c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1090c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1091c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
10920af7e4dfSMario Kleiner 
1093d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1094d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1095d31faf65SVille Syrjälä 		vbl_end /= 2;
1096d31faf65SVille Syrjälä 		vtotal /= 2;
1097d31faf65SVille Syrjälä 	}
1098d31faf65SVille Syrjälä 
1099ad3543edSMario Kleiner 	/*
1100ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1101ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1102ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1103ad3543edSMario Kleiner 	 */
1104ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1105ad3543edSMario Kleiner 
1106ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1107ad3543edSMario Kleiner 
1108ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1109ad3543edSMario Kleiner 	if (stime)
1110ad3543edSMario Kleiner 		*stime = ktime_get();
1111ad3543edSMario Kleiner 
11128a920e24SVille Syrjälä 	if (use_scanline_counter) {
11130af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
11140af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
11150af7e4dfSMario Kleiner 		 */
1116a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
11170af7e4dfSMario Kleiner 	} else {
11180af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
11190af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
11200af7e4dfSMario Kleiner 		 * scanout position.
11210af7e4dfSMario Kleiner 		 */
112275aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
11230af7e4dfSMario Kleiner 
11243aa18df8SVille Syrjälä 		/* convert to pixel counts */
11253aa18df8SVille Syrjälä 		vbl_start *= htotal;
11263aa18df8SVille Syrjälä 		vbl_end *= htotal;
11273aa18df8SVille Syrjälä 		vtotal *= htotal;
112878e8fc6bSVille Syrjälä 
112978e8fc6bSVille Syrjälä 		/*
11307e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
11317e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
11327e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
11337e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
11347e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
11357e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
11367e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
11377e78f1cbSVille Syrjälä 		 */
11387e78f1cbSVille Syrjälä 		if (position >= vtotal)
11397e78f1cbSVille Syrjälä 			position = vtotal - 1;
11407e78f1cbSVille Syrjälä 
11417e78f1cbSVille Syrjälä 		/*
114278e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
114378e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
114478e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
114578e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
114678e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
114778e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
114878e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
114978e8fc6bSVille Syrjälä 		 */
115078e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
11513aa18df8SVille Syrjälä 	}
11523aa18df8SVille Syrjälä 
1153ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1154ad3543edSMario Kleiner 	if (etime)
1155ad3543edSMario Kleiner 		*etime = ktime_get();
1156ad3543edSMario Kleiner 
1157ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1158ad3543edSMario Kleiner 
1159ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1160ad3543edSMario Kleiner 
11613aa18df8SVille Syrjälä 	/*
11623aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
11633aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
11643aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
11653aa18df8SVille Syrjälä 	 * up since vbl_end.
11663aa18df8SVille Syrjälä 	 */
11673aa18df8SVille Syrjälä 	if (position >= vbl_start)
11683aa18df8SVille Syrjälä 		position -= vbl_end;
11693aa18df8SVille Syrjälä 	else
11703aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
11713aa18df8SVille Syrjälä 
11728a920e24SVille Syrjälä 	if (use_scanline_counter) {
11733aa18df8SVille Syrjälä 		*vpos = position;
11743aa18df8SVille Syrjälä 		*hpos = 0;
11753aa18df8SVille Syrjälä 	} else {
11760af7e4dfSMario Kleiner 		*vpos = position / htotal;
11770af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
11780af7e4dfSMario Kleiner 	}
11790af7e4dfSMario Kleiner 
11801bf6ad62SDaniel Vetter 	return true;
11810af7e4dfSMario Kleiner }
11820af7e4dfSMario Kleiner 
1183a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1184a225f079SVille Syrjälä {
1185fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1186a225f079SVille Syrjälä 	unsigned long irqflags;
1187a225f079SVille Syrjälä 	int position;
1188a225f079SVille Syrjälä 
1189a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1190a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1191a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1192a225f079SVille Syrjälä 
1193a225f079SVille Syrjälä 	return position;
1194a225f079SVille Syrjälä }
1195a225f079SVille Syrjälä 
119691d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1197f97108d1SJesse Barnes {
1198b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11999270388eSDaniel Vetter 	u8 new_delay;
12009270388eSDaniel Vetter 
1201d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1202f97108d1SJesse Barnes 
120373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
120473edd18fSDaniel Vetter 
120520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
12069270388eSDaniel Vetter 
12077648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1208b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1209b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1210f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1211f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1212f97108d1SJesse Barnes 
1213f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1214b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
121520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
121620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
121720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
121820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1219b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
122020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
122120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
122220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
122320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1224f97108d1SJesse Barnes 	}
1225f97108d1SJesse Barnes 
122691d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
122720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1228f97108d1SJesse Barnes 
1229d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
12309270388eSDaniel Vetter 
1231f97108d1SJesse Barnes 	return;
1232f97108d1SJesse Barnes }
1233f97108d1SJesse Barnes 
123443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
123543cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
123631685c25SDeepak S {
1237679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
123843cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
123943cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
124031685c25SDeepak S }
124131685c25SDeepak S 
124243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
124343cf3bf0SChris Wilson {
1244562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
124543cf3bf0SChris Wilson }
124643cf3bf0SChris Wilson 
124743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
124843cf3bf0SChris Wilson {
1249562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1250562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
125143cf3bf0SChris Wilson 	struct intel_rps_ei now;
125243cf3bf0SChris Wilson 	u32 events = 0;
125343cf3bf0SChris Wilson 
1254e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
125543cf3bf0SChris Wilson 		return 0;
125643cf3bf0SChris Wilson 
125743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
125831685c25SDeepak S 
1259679cb6c1SMika Kuoppala 	if (prev->ktime) {
1260e0e8c7cbSChris Wilson 		u64 time, c0;
1261569884e3SChris Wilson 		u32 render, media;
1262e0e8c7cbSChris Wilson 
1263679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
12648f68d591SChris Wilson 
1265e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1266e0e8c7cbSChris Wilson 
1267e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1268e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1269e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1270e0e8c7cbSChris Wilson 		 * into our activity counter.
1271e0e8c7cbSChris Wilson 		 */
1272569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1273569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1274569884e3SChris Wilson 		c0 = max(render, media);
12756b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1276e0e8c7cbSChris Wilson 
127760548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1278e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
127960548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1280e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
128131685c25SDeepak S 	}
128231685c25SDeepak S 
1283562d9baeSSagar Arun Kamble 	rps->ei = now;
128443cf3bf0SChris Wilson 	return events;
128531685c25SDeepak S }
128631685c25SDeepak S 
12874912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12883b8d8d91SJesse Barnes {
12892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1290562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1291562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
12927c0a16adSChris Wilson 	bool client_boost = false;
12938d3afd7dSChris Wilson 	int new_delay, adj, min, max;
12947c0a16adSChris Wilson 	u32 pm_iir = 0;
12953b8d8d91SJesse Barnes 
129659cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1297562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1298562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1299562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1300d4d70aa5SImre Deak 	}
130159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
13024912d041SBen Widawsky 
130360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1304a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
13058d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
13067c0a16adSChris Wilson 		goto out;
13073b8d8d91SJesse Barnes 
1308ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
13097b9e0ae6SChris Wilson 
131043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
131143cf3bf0SChris Wilson 
1312562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1313562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1314562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1315562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
13167b92c1bdSChris Wilson 	if (client_boost)
1317562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1318562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1319562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
13208d3afd7dSChris Wilson 		adj = 0;
13218d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1322dd75fdc8SChris Wilson 		if (adj > 0)
1323dd75fdc8SChris Wilson 			adj *= 2;
1324edcf284bSChris Wilson 		else /* CHV needs even encode values */
1325edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
13267e79a683SSagar Arun Kamble 
1327562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
13287e79a683SSagar Arun Kamble 			adj = 0;
13297b92c1bdSChris Wilson 	} else if (client_boost) {
1330f5a4c67dSChris Wilson 		adj = 0;
1331dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1332562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1333562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1334562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1335562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1336dd75fdc8SChris Wilson 		adj = 0;
1337dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1338dd75fdc8SChris Wilson 		if (adj < 0)
1339dd75fdc8SChris Wilson 			adj *= 2;
1340edcf284bSChris Wilson 		else /* CHV needs even encode values */
1341edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
13427e79a683SSagar Arun Kamble 
1343562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
13447e79a683SSagar Arun Kamble 			adj = 0;
1345dd75fdc8SChris Wilson 	} else { /* unknown event */
1346edcf284bSChris Wilson 		adj = 0;
1347dd75fdc8SChris Wilson 	}
13483b8d8d91SJesse Barnes 
1349562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1350edcf284bSChris Wilson 
13512a8862d2SChris Wilson 	/*
13522a8862d2SChris Wilson 	 * Limit deboosting and boosting to keep ourselves at the extremes
13532a8862d2SChris Wilson 	 * when in the respective power modes (i.e. slowly decrease frequencies
13542a8862d2SChris Wilson 	 * while in the HIGH_POWER zone and slowly increase frequencies while
13552a8862d2SChris Wilson 	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
13562a8862d2SChris Wilson 	 * to the next level quickly, and conversely if busy we expect to
13572a8862d2SChris Wilson 	 * hit a waitboost and rapidly switch into max power.
13582a8862d2SChris Wilson 	 */
13592a8862d2SChris Wilson 	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
13602a8862d2SChris Wilson 	    (adj > 0 && rps->power.mode == LOW_POWER))
13612a8862d2SChris Wilson 		rps->last_adj = 0;
13622a8862d2SChris Wilson 
136379249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
136479249636SBen Widawsky 	 * interrupt
136579249636SBen Widawsky 	 */
1366edcf284bSChris Wilson 	new_delay += adj;
13678d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
136827544369SDeepak S 
13699fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
13709fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1371562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
13729fcee2f7SChris Wilson 	}
13733b8d8d91SJesse Barnes 
1374ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
13757c0a16adSChris Wilson 
13767c0a16adSChris Wilson out:
13777c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
13787c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1379562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
13807c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
13817c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
13823b8d8d91SJesse Barnes }
13833b8d8d91SJesse Barnes 
1384e3689190SBen Widawsky 
1385e3689190SBen Widawsky /**
1386e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1387e3689190SBen Widawsky  * occurred.
1388e3689190SBen Widawsky  * @work: workqueue struct
1389e3689190SBen Widawsky  *
1390e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1391e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1392e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1393e3689190SBen Widawsky  */
1394e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1395e3689190SBen Widawsky {
13962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1397cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1398e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
139935a85ac6SBen Widawsky 	char *parity_event[6];
1400a9c287c9SJani Nikula 	u32 misccpctl;
1401a9c287c9SJani Nikula 	u8 slice = 0;
1402e3689190SBen Widawsky 
1403e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1404e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1405e3689190SBen Widawsky 	 * any time we access those registers.
1406e3689190SBen Widawsky 	 */
140791c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1408e3689190SBen Widawsky 
140935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
141035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
141135a85ac6SBen Widawsky 		goto out;
141235a85ac6SBen Widawsky 
1413e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1414e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1415e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1416e3689190SBen Widawsky 
141735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1418f0f59a00SVille Syrjälä 		i915_reg_t reg;
141935a85ac6SBen Widawsky 
142035a85ac6SBen Widawsky 		slice--;
14212d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
142235a85ac6SBen Widawsky 			break;
142335a85ac6SBen Widawsky 
142435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
142535a85ac6SBen Widawsky 
14266fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
142735a85ac6SBen Widawsky 
142835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1429e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1430e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1431e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1432e3689190SBen Widawsky 
143335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
143435a85ac6SBen Widawsky 		POSTING_READ(reg);
1435e3689190SBen Widawsky 
1436cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1437e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1438e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1439e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
144035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
144135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1442e3689190SBen Widawsky 
144391c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1444e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1445e3689190SBen Widawsky 
144635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
144735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1448e3689190SBen Widawsky 
144935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1450e3689190SBen Widawsky 		kfree(parity_event[3]);
1451e3689190SBen Widawsky 		kfree(parity_event[2]);
1452e3689190SBen Widawsky 		kfree(parity_event[1]);
1453e3689190SBen Widawsky 	}
1454e3689190SBen Widawsky 
145535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
145635a85ac6SBen Widawsky 
145735a85ac6SBen Widawsky out:
145835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
14594cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
14602d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
14614cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
146235a85ac6SBen Widawsky 
146391c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
146435a85ac6SBen Widawsky }
146535a85ac6SBen Widawsky 
1466261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1467261e40b8SVille Syrjälä 					       u32 iir)
1468e3689190SBen Widawsky {
1469261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1470e3689190SBen Widawsky 		return;
1471e3689190SBen Widawsky 
1472d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1473261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1474d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1475e3689190SBen Widawsky 
1476261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
147735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
147835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
147935a85ac6SBen Widawsky 
148035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
148135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
148235a85ac6SBen Widawsky 
1483a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1484e3689190SBen Widawsky }
1485e3689190SBen Widawsky 
1486261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1487f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1488f1af8fc1SPaulo Zanoni {
1489f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14908a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1491f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
14928a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1493f1af8fc1SPaulo Zanoni }
1494f1af8fc1SPaulo Zanoni 
1495261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1496e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1497e7b4c6b1SDaniel Vetter {
1498f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14998a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1500cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
15018a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1502cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
15038a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]);
1504e7b4c6b1SDaniel Vetter 
1505cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1506cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1507aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1508aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1509e3689190SBen Widawsky 
1510261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1511261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1512e7b4c6b1SDaniel Vetter }
1513e7b4c6b1SDaniel Vetter 
15145d3d69d5SChris Wilson static void
151551f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1516fbcc1a0cSNick Hoath {
151731de7350SChris Wilson 	bool tasklet = false;
1518f747026cSChris Wilson 
1519fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
15208ea397faSChris Wilson 		tasklet = true;
152131de7350SChris Wilson 
152251f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
152352c0fdb2SChris Wilson 		intel_engine_breadcrumbs_irq(engine);
15244c6ce5c9SChris Wilson 		tasklet |= intel_engine_needs_breadcrumb_tasklet(engine);
152531de7350SChris Wilson 	}
152631de7350SChris Wilson 
152731de7350SChris Wilson 	if (tasklet)
1528fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1529fbcc1a0cSNick Hoath }
1530fbcc1a0cSNick Hoath 
15312e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
153255ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1533abd58f01SBen Widawsky {
153425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
15352e4a5b25SChris Wilson 
1536f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1537f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
15388a68d464SChris Wilson 		      GEN8_GT_VCS0_IRQ | \
1539f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1540f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1541f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1542f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1543f0fd96f5SChris Wilson 
1544abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15452e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
15462e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
15472e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1548abd58f01SBen Widawsky 	}
1549abd58f01SBen Widawsky 
15508a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
15512e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
15522e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
15532e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
155474cdb337SChris Wilson 	}
155574cdb337SChris Wilson 
155626705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15572e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1558f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1559f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
15600961021aSBen Widawsky 	}
15612e4a5b25SChris Wilson 
15622e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15632e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
15642e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
15652e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
156655ef72f2SChris Wilson 	}
1567abd58f01SBen Widawsky }
1568abd58f01SBen Widawsky 
15692e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1570f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1571e30e251aSVille Syrjälä {
1572f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15738a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS0],
157451f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
15758a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS0],
157651f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1577e30e251aSVille Syrjälä 	}
1578e30e251aSVille Syrjälä 
15798a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
15808a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS0],
15818a68d464SChris Wilson 				    gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT);
15828a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS1],
158351f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1584e30e251aSVille Syrjälä 	}
1585e30e251aSVille Syrjälä 
1586f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15878a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS0],
158851f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1589f0fd96f5SChris Wilson 	}
1590e30e251aSVille Syrjälä 
1591f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15922e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
15932e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1594e30e251aSVille Syrjälä 	}
1595f0fd96f5SChris Wilson }
1596e30e251aSVille Syrjälä 
1597af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1598121e758eSDhinakaran Pandiyan {
1599af92058fSVille Syrjälä 	switch (pin) {
1600af92058fSVille Syrjälä 	case HPD_PORT_C:
1601121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1602af92058fSVille Syrjälä 	case HPD_PORT_D:
1603121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1604af92058fSVille Syrjälä 	case HPD_PORT_E:
1605121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1606af92058fSVille Syrjälä 	case HPD_PORT_F:
1607121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1608121e758eSDhinakaran Pandiyan 	default:
1609121e758eSDhinakaran Pandiyan 		return false;
1610121e758eSDhinakaran Pandiyan 	}
1611121e758eSDhinakaran Pandiyan }
1612121e758eSDhinakaran Pandiyan 
1613af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
161463c88d22SImre Deak {
1615af92058fSVille Syrjälä 	switch (pin) {
1616af92058fSVille Syrjälä 	case HPD_PORT_A:
1617195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1618af92058fSVille Syrjälä 	case HPD_PORT_B:
161963c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1620af92058fSVille Syrjälä 	case HPD_PORT_C:
162163c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
162263c88d22SImre Deak 	default:
162363c88d22SImre Deak 		return false;
162463c88d22SImre Deak 	}
162563c88d22SImre Deak }
162663c88d22SImre Deak 
1627af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
162831604222SAnusha Srivatsa {
1629af92058fSVille Syrjälä 	switch (pin) {
1630af92058fSVille Syrjälä 	case HPD_PORT_A:
163131604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1632af92058fSVille Syrjälä 	case HPD_PORT_B:
163331604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
163431604222SAnusha Srivatsa 	default:
163531604222SAnusha Srivatsa 		return false;
163631604222SAnusha Srivatsa 	}
163731604222SAnusha Srivatsa }
163831604222SAnusha Srivatsa 
1639af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
164031604222SAnusha Srivatsa {
1641af92058fSVille Syrjälä 	switch (pin) {
1642af92058fSVille Syrjälä 	case HPD_PORT_C:
164331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1644af92058fSVille Syrjälä 	case HPD_PORT_D:
164531604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1646af92058fSVille Syrjälä 	case HPD_PORT_E:
164731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1648af92058fSVille Syrjälä 	case HPD_PORT_F:
164931604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
165031604222SAnusha Srivatsa 	default:
165131604222SAnusha Srivatsa 		return false;
165231604222SAnusha Srivatsa 	}
165331604222SAnusha Srivatsa }
165431604222SAnusha Srivatsa 
1655af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
16566dbf30ceSVille Syrjälä {
1657af92058fSVille Syrjälä 	switch (pin) {
1658af92058fSVille Syrjälä 	case HPD_PORT_E:
16596dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
16606dbf30ceSVille Syrjälä 	default:
16616dbf30ceSVille Syrjälä 		return false;
16626dbf30ceSVille Syrjälä 	}
16636dbf30ceSVille Syrjälä }
16646dbf30ceSVille Syrjälä 
1665af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
166674c0b395SVille Syrjälä {
1667af92058fSVille Syrjälä 	switch (pin) {
1668af92058fSVille Syrjälä 	case HPD_PORT_A:
166974c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1670af92058fSVille Syrjälä 	case HPD_PORT_B:
167174c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1672af92058fSVille Syrjälä 	case HPD_PORT_C:
167374c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1674af92058fSVille Syrjälä 	case HPD_PORT_D:
167574c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
167674c0b395SVille Syrjälä 	default:
167774c0b395SVille Syrjälä 		return false;
167874c0b395SVille Syrjälä 	}
167974c0b395SVille Syrjälä }
168074c0b395SVille Syrjälä 
1681af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1682e4ce95aaSVille Syrjälä {
1683af92058fSVille Syrjälä 	switch (pin) {
1684af92058fSVille Syrjälä 	case HPD_PORT_A:
1685e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1686e4ce95aaSVille Syrjälä 	default:
1687e4ce95aaSVille Syrjälä 		return false;
1688e4ce95aaSVille Syrjälä 	}
1689e4ce95aaSVille Syrjälä }
1690e4ce95aaSVille Syrjälä 
1691af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
169213cf5504SDave Airlie {
1693af92058fSVille Syrjälä 	switch (pin) {
1694af92058fSVille Syrjälä 	case HPD_PORT_B:
1695676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1696af92058fSVille Syrjälä 	case HPD_PORT_C:
1697676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1698af92058fSVille Syrjälä 	case HPD_PORT_D:
1699676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1700676574dfSJani Nikula 	default:
1701676574dfSJani Nikula 		return false;
170213cf5504SDave Airlie 	}
170313cf5504SDave Airlie }
170413cf5504SDave Airlie 
1705af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
170613cf5504SDave Airlie {
1707af92058fSVille Syrjälä 	switch (pin) {
1708af92058fSVille Syrjälä 	case HPD_PORT_B:
1709676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1710af92058fSVille Syrjälä 	case HPD_PORT_C:
1711676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1712af92058fSVille Syrjälä 	case HPD_PORT_D:
1713676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1714676574dfSJani Nikula 	default:
1715676574dfSJani Nikula 		return false;
171613cf5504SDave Airlie 	}
171713cf5504SDave Airlie }
171813cf5504SDave Airlie 
171942db67d6SVille Syrjälä /*
172042db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
172142db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
172242db67d6SVille Syrjälä  * hotplug detection results from several registers.
172342db67d6SVille Syrjälä  *
172442db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
172542db67d6SVille Syrjälä  */
1726cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1727cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
17288c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1729fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1730af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1731676574dfSJani Nikula {
1732e9be2850SVille Syrjälä 	enum hpd_pin pin;
1733676574dfSJani Nikula 
1734e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1735e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
17368c841e57SJani Nikula 			continue;
17378c841e57SJani Nikula 
1738e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1739676574dfSJani Nikula 
1740af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1741e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1742676574dfSJani Nikula 	}
1743676574dfSJani Nikula 
1744f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1745f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1746676574dfSJani Nikula 
1747676574dfSJani Nikula }
1748676574dfSJani Nikula 
174991d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1750515ac2bbSDaniel Vetter {
175128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1752515ac2bbSDaniel Vetter }
1753515ac2bbSDaniel Vetter 
175491d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1755ce99c256SDaniel Vetter {
17569ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1757ce99c256SDaniel Vetter }
1758ce99c256SDaniel Vetter 
17598bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
176091d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
176191d14251STvrtko Ursulin 					 enum pipe pipe,
1762a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1763a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1764a9c287c9SJani Nikula 					 u32 crc4)
17658bf1e9f1SShuang He {
17668bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
17678c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
17685cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
17695cee6c45SVille Syrjälä 
17705cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1771b2c88f5bSDamien Lespiau 
1772d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
17738c6b709dSTomeu Vizoso 	/*
17748c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
17758c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
17768c6b709dSTomeu Vizoso 	 * out the buggy result.
17778c6b709dSTomeu Vizoso 	 *
1778163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
17798c6b709dSTomeu Vizoso 	 * don't trust that one either.
17808c6b709dSTomeu Vizoso 	 */
1781033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1782163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
17838c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
17848c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
17858c6b709dSTomeu Vizoso 		return;
17868c6b709dSTomeu Vizoso 	}
17878c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
17886cc42152SMaarten Lankhorst 
1789246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1790ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1791246ee524STomeu Vizoso 				crcs);
17928c6b709dSTomeu Vizoso }
1793277de95eSDaniel Vetter #else
1794277de95eSDaniel Vetter static inline void
179591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
179691d14251STvrtko Ursulin 			     enum pipe pipe,
1797a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1798a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1799a9c287c9SJani Nikula 			     u32 crc4) {}
1800277de95eSDaniel Vetter #endif
1801eba94eb9SDaniel Vetter 
1802277de95eSDaniel Vetter 
180391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
180491d14251STvrtko Ursulin 				     enum pipe pipe)
18055a69b89fSDaniel Vetter {
180691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18075a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
18085a69b89fSDaniel Vetter 				     0, 0, 0, 0);
18095a69b89fSDaniel Vetter }
18105a69b89fSDaniel Vetter 
181191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
181291d14251STvrtko Ursulin 				     enum pipe pipe)
1813eba94eb9SDaniel Vetter {
181491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1815eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1816eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1817eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1818eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18198bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1820eba94eb9SDaniel Vetter }
18215b3a856bSDaniel Vetter 
182291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
182391d14251STvrtko Ursulin 				      enum pipe pipe)
18245b3a856bSDaniel Vetter {
1825a9c287c9SJani Nikula 	u32 res1, res2;
18260b5c5ed0SDaniel Vetter 
182791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
18280b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18290b5c5ed0SDaniel Vetter 	else
18300b5c5ed0SDaniel Vetter 		res1 = 0;
18310b5c5ed0SDaniel Vetter 
183291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
18330b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18340b5c5ed0SDaniel Vetter 	else
18350b5c5ed0SDaniel Vetter 		res2 = 0;
18365b3a856bSDaniel Vetter 
183791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18380b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18390b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18400b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18410b5c5ed0SDaniel Vetter 				     res1, res2);
18425b3a856bSDaniel Vetter }
18438bf1e9f1SShuang He 
18441403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18451403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18461403c0d4SPaulo Zanoni  * the work queue. */
1847a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir)
1848a087bafeSMika Kuoppala {
1849a087bafeSMika Kuoppala 	struct intel_rps *rps = &i915->gt_pm.rps;
1850a087bafeSMika Kuoppala 	const u32 events = i915->pm_rps_events & pm_iir;
1851a087bafeSMika Kuoppala 
1852a087bafeSMika Kuoppala 	lockdep_assert_held(&i915->irq_lock);
1853a087bafeSMika Kuoppala 
1854a087bafeSMika Kuoppala 	if (unlikely(!events))
1855a087bafeSMika Kuoppala 		return;
1856a087bafeSMika Kuoppala 
1857a087bafeSMika Kuoppala 	gen6_mask_pm_irq(i915, events);
1858a087bafeSMika Kuoppala 
1859a087bafeSMika Kuoppala 	if (!rps->interrupts_enabled)
1860a087bafeSMika Kuoppala 		return;
1861a087bafeSMika Kuoppala 
1862a087bafeSMika Kuoppala 	rps->pm_iir |= events;
1863a087bafeSMika Kuoppala 	schedule_work(&rps->work);
1864a087bafeSMika Kuoppala }
1865a087bafeSMika Kuoppala 
18661403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1867baf02a1fSBen Widawsky {
1868562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1869562d9baeSSagar Arun Kamble 
1870a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
187159cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1872f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1873562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1874562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1875562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
187641a05a3aSDaniel Vetter 		}
1877d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1878d4d70aa5SImre Deak 	}
1879baf02a1fSBen Widawsky 
1880bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1881c9a9a268SImre Deak 		return;
1882c9a9a268SImre Deak 
188312638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
18848a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
188512638c57SBen Widawsky 
1886aaecdf61SDaniel Vetter 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1887aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
188812638c57SBen Widawsky }
1889baf02a1fSBen Widawsky 
189026705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
189126705e20SSagar Arun Kamble {
189293bf8096SMichal Wajdeczko 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
189393bf8096SMichal Wajdeczko 		intel_guc_to_host_event_handler(&dev_priv->guc);
189426705e20SSagar Arun Kamble }
189526705e20SSagar Arun Kamble 
189644d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
189744d9241eSVille Syrjälä {
189844d9241eSVille Syrjälä 	enum pipe pipe;
189944d9241eSVille Syrjälä 
190044d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
190144d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
190244d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
190344d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
190444d9241eSVille Syrjälä 
190544d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
190644d9241eSVille Syrjälä 	}
190744d9241eSVille Syrjälä }
190844d9241eSVille Syrjälä 
1909eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
191091d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
19117e231dbeSJesse Barnes {
19127e231dbeSJesse Barnes 	int pipe;
19137e231dbeSJesse Barnes 
191458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
19151ca993d2SVille Syrjälä 
19161ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
19171ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
19181ca993d2SVille Syrjälä 		return;
19191ca993d2SVille Syrjälä 	}
19201ca993d2SVille Syrjälä 
1921055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1922f0f59a00SVille Syrjälä 		i915_reg_t reg;
19236b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
192491d181ddSImre Deak 
1925bbb5eebfSDaniel Vetter 		/*
1926bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1927bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1928bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1929bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1930bbb5eebfSDaniel Vetter 		 * handle.
1931bbb5eebfSDaniel Vetter 		 */
19320f239f4cSDaniel Vetter 
19330f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
19346b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1935bbb5eebfSDaniel Vetter 
1936bbb5eebfSDaniel Vetter 		switch (pipe) {
1937bbb5eebfSDaniel Vetter 		case PIPE_A:
1938bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1939bbb5eebfSDaniel Vetter 			break;
1940bbb5eebfSDaniel Vetter 		case PIPE_B:
1941bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1942bbb5eebfSDaniel Vetter 			break;
19433278f67fSVille Syrjälä 		case PIPE_C:
19443278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19453278f67fSVille Syrjälä 			break;
1946bbb5eebfSDaniel Vetter 		}
1947bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
19486b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1949bbb5eebfSDaniel Vetter 
19506b12ca56SVille Syrjälä 		if (!status_mask)
195191d181ddSImre Deak 			continue;
195291d181ddSImre Deak 
195391d181ddSImre Deak 		reg = PIPESTAT(pipe);
19546b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
19556b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
19567e231dbeSJesse Barnes 
19577e231dbeSJesse Barnes 		/*
19587e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1959132c27c9SVille Syrjälä 		 *
1960132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1961132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1962132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1963132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1964132c27c9SVille Syrjälä 		 * an interrupt is still pending.
19657e231dbeSJesse Barnes 		 */
1966132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1967132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1968132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1969132c27c9SVille Syrjälä 		}
19707e231dbeSJesse Barnes 	}
197158ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
19722ecb8ca4SVille Syrjälä }
19732ecb8ca4SVille Syrjälä 
1974eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1975eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1976eb64343cSVille Syrjälä {
1977eb64343cSVille Syrjälä 	enum pipe pipe;
1978eb64343cSVille Syrjälä 
1979eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1980eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1981eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1982eb64343cSVille Syrjälä 
1983eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1984eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1985eb64343cSVille Syrjälä 
1986eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1987eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1988eb64343cSVille Syrjälä 	}
1989eb64343cSVille Syrjälä }
1990eb64343cSVille Syrjälä 
1991eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1992eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1993eb64343cSVille Syrjälä {
1994eb64343cSVille Syrjälä 	bool blc_event = false;
1995eb64343cSVille Syrjälä 	enum pipe pipe;
1996eb64343cSVille Syrjälä 
1997eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1998eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1999eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2000eb64343cSVille Syrjälä 
2001eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2002eb64343cSVille Syrjälä 			blc_event = true;
2003eb64343cSVille Syrjälä 
2004eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2005eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2006eb64343cSVille Syrjälä 
2007eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2008eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2009eb64343cSVille Syrjälä 	}
2010eb64343cSVille Syrjälä 
2011eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2012eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2013eb64343cSVille Syrjälä }
2014eb64343cSVille Syrjälä 
2015eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2016eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2017eb64343cSVille Syrjälä {
2018eb64343cSVille Syrjälä 	bool blc_event = false;
2019eb64343cSVille Syrjälä 	enum pipe pipe;
2020eb64343cSVille Syrjälä 
2021eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2022eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2023eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2024eb64343cSVille Syrjälä 
2025eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2026eb64343cSVille Syrjälä 			blc_event = true;
2027eb64343cSVille Syrjälä 
2028eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2029eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2030eb64343cSVille Syrjälä 
2031eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2032eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2033eb64343cSVille Syrjälä 	}
2034eb64343cSVille Syrjälä 
2035eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2036eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2037eb64343cSVille Syrjälä 
2038eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2039eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2040eb64343cSVille Syrjälä }
2041eb64343cSVille Syrjälä 
204291d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
20432ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
20442ecb8ca4SVille Syrjälä {
20452ecb8ca4SVille Syrjälä 	enum pipe pipe;
20467e231dbeSJesse Barnes 
2047055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2048fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2049fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20504356d586SDaniel Vetter 
20514356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
205291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
20532d9d2b0bSVille Syrjälä 
20541f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
20551f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
205631acc7f5SJesse Barnes 	}
205731acc7f5SJesse Barnes 
2058c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
205991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2060c1874ed7SImre Deak }
2061c1874ed7SImre Deak 
20621ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
206316c6c56bSVille Syrjälä {
20640ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
20650ba7c51aSVille Syrjälä 	int i;
206616c6c56bSVille Syrjälä 
20670ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
20680ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
20690ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
20700ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
20710ba7c51aSVille Syrjälä 	else
20720ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
20730ba7c51aSVille Syrjälä 
20740ba7c51aSVille Syrjälä 	/*
20750ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
20760ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
20770ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
20780ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
20790ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
20800ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
20810ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
20820ba7c51aSVille Syrjälä 	 */
20830ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
20840ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
20850ba7c51aSVille Syrjälä 
20860ba7c51aSVille Syrjälä 		if (tmp == 0)
20870ba7c51aSVille Syrjälä 			return hotplug_status;
20880ba7c51aSVille Syrjälä 
20890ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
20903ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
20910ba7c51aSVille Syrjälä 	}
20920ba7c51aSVille Syrjälä 
20930ba7c51aSVille Syrjälä 	WARN_ONCE(1,
20940ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
20950ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
20961ae3c34cSVille Syrjälä 
20971ae3c34cSVille Syrjälä 	return hotplug_status;
20981ae3c34cSVille Syrjälä }
20991ae3c34cSVille Syrjälä 
210091d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
21011ae3c34cSVille Syrjälä 				 u32 hotplug_status)
21021ae3c34cSVille Syrjälä {
21031ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21043ff60f89SOscar Mateo 
210591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
210691d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
210716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
210816c6c56bSVille Syrjälä 
210958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2110cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2111cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2112cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2113fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
211458f2cf24SVille Syrjälä 
211591d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
211658f2cf24SVille Syrjälä 		}
2117369712e8SJani Nikula 
2118369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
211991d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
212016c6c56bSVille Syrjälä 	} else {
212116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
212216c6c56bSVille Syrjälä 
212358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2124cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2125cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2126cf53902fSRodrigo Vivi 					   hpd_status_i915,
2127fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
212891d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
212916c6c56bSVille Syrjälä 		}
21303ff60f89SOscar Mateo 	}
213158f2cf24SVille Syrjälä }
213216c6c56bSVille Syrjälä 
2133c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2134c1874ed7SImre Deak {
213545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2136fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2137c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2138c1874ed7SImre Deak 
21392dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21402dd2a883SImre Deak 		return IRQ_NONE;
21412dd2a883SImre Deak 
21421f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21431f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21441f814dacSImre Deak 
21451e1cace9SVille Syrjälä 	do {
21466e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
21472ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21481ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2149a5e485a9SVille Syrjälä 		u32 ier = 0;
21503ff60f89SOscar Mateo 
2151c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2152c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
21533ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2154c1874ed7SImre Deak 
2155c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
21561e1cace9SVille Syrjälä 			break;
2157c1874ed7SImre Deak 
2158c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2159c1874ed7SImre Deak 
2160a5e485a9SVille Syrjälä 		/*
2161a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2162a5e485a9SVille Syrjälä 		 *
2163a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2164a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2165a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2166a5e485a9SVille Syrjälä 		 *
2167a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2168a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2169a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2170a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2171a5e485a9SVille Syrjälä 		 * bits this time around.
2172a5e485a9SVille Syrjälä 		 */
21734a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2174a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2175a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
21764a0a0202SVille Syrjälä 
21774a0a0202SVille Syrjälä 		if (gt_iir)
21784a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
21794a0a0202SVille Syrjälä 		if (pm_iir)
21804a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
21814a0a0202SVille Syrjälä 
21827ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21831ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
21847ce4d1f2SVille Syrjälä 
21853ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
21863ff60f89SOscar Mateo 		 * signalled in iir */
2187eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
21887ce4d1f2SVille Syrjälä 
2189eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2190eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2191eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2192eef57324SJerome Anand 
21937ce4d1f2SVille Syrjälä 		/*
21947ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21957ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
21967ce4d1f2SVille Syrjälä 		 */
21977ce4d1f2SVille Syrjälä 		if (iir)
21987ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
21994a0a0202SVille Syrjälä 
2200a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
22014a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
22021ae3c34cSVille Syrjälä 
220352894874SVille Syrjälä 		if (gt_iir)
2204261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
220552894874SVille Syrjälä 		if (pm_iir)
220652894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
220752894874SVille Syrjälä 
22081ae3c34cSVille Syrjälä 		if (hotplug_status)
220991d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22102ecb8ca4SVille Syrjälä 
221191d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
22121e1cace9SVille Syrjälä 	} while (0);
22137e231dbeSJesse Barnes 
22141f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22151f814dacSImre Deak 
22167e231dbeSJesse Barnes 	return ret;
22177e231dbeSJesse Barnes }
22187e231dbeSJesse Barnes 
221943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
222043f328d7SVille Syrjälä {
222145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2222fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
222343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
222443f328d7SVille Syrjälä 
22252dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22262dd2a883SImre Deak 		return IRQ_NONE;
22272dd2a883SImre Deak 
22281f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22291f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22301f814dacSImre Deak 
2231579de73bSChris Wilson 	do {
22326e814800SVille Syrjälä 		u32 master_ctl, iir;
22332ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22341ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2235f0fd96f5SChris Wilson 		u32 gt_iir[4];
2236a5e485a9SVille Syrjälä 		u32 ier = 0;
2237a5e485a9SVille Syrjälä 
22388e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
22393278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
22403278f67fSVille Syrjälä 
22413278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
22428e5fd599SVille Syrjälä 			break;
224343f328d7SVille Syrjälä 
224427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
224527b6c122SOscar Mateo 
2246a5e485a9SVille Syrjälä 		/*
2247a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2248a5e485a9SVille Syrjälä 		 *
2249a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2250a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2251a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2252a5e485a9SVille Syrjälä 		 *
2253a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2254a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2255a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2256a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2257a5e485a9SVille Syrjälä 		 * bits this time around.
2258a5e485a9SVille Syrjälä 		 */
225943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2260a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2261a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
226243f328d7SVille Syrjälä 
2263e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
226427b6c122SOscar Mateo 
226527b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
22661ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
226743f328d7SVille Syrjälä 
226827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
226927b6c122SOscar Mateo 		 * signalled in iir */
2270eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
227143f328d7SVille Syrjälä 
2272eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2273eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2274eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2275eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2276eef57324SJerome Anand 
22777ce4d1f2SVille Syrjälä 		/*
22787ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
22797ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22807ce4d1f2SVille Syrjälä 		 */
22817ce4d1f2SVille Syrjälä 		if (iir)
22827ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22837ce4d1f2SVille Syrjälä 
2284a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2285e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
22861ae3c34cSVille Syrjälä 
2287f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2288e30e251aSVille Syrjälä 
22891ae3c34cSVille Syrjälä 		if (hotplug_status)
229091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22912ecb8ca4SVille Syrjälä 
229291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2293579de73bSChris Wilson 	} while (0);
22943278f67fSVille Syrjälä 
22951f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22961f814dacSImre Deak 
229743f328d7SVille Syrjälä 	return ret;
229843f328d7SVille Syrjälä }
229943f328d7SVille Syrjälä 
230091d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
230191d14251STvrtko Ursulin 				u32 hotplug_trigger,
230240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2303776ad806SJesse Barnes {
230442db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2305776ad806SJesse Barnes 
23066a39d7c9SJani Nikula 	/*
23076a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
23086a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
23096a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
23106a39d7c9SJani Nikula 	 * errors.
23116a39d7c9SJani Nikula 	 */
231213cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
23136a39d7c9SJani Nikula 	if (!hotplug_trigger) {
23146a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
23156a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
23166a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
23176a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
23186a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
23196a39d7c9SJani Nikula 	}
23206a39d7c9SJani Nikula 
232113cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23226a39d7c9SJani Nikula 	if (!hotplug_trigger)
23236a39d7c9SJani Nikula 		return;
232413cf5504SDave Airlie 
2325cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
232640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2327fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
232840e56410SVille Syrjälä 
232991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2330aaf5ec2eSSonika Jindal }
233191d131d2SDaniel Vetter 
233291d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
233340e56410SVille Syrjälä {
233440e56410SVille Syrjälä 	int pipe;
233540e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
233640e56410SVille Syrjälä 
233791d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
233840e56410SVille Syrjälä 
2339cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2340cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2341776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2342cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2343cfc33bf7SVille Syrjälä 				 port_name(port));
2344cfc33bf7SVille Syrjälä 	}
2345776ad806SJesse Barnes 
2346ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
234791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2348ce99c256SDaniel Vetter 
2349776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
235091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2351776ad806SJesse Barnes 
2352776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2353776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2354776ad806SJesse Barnes 
2355776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2356776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2357776ad806SJesse Barnes 
2358776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2359776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2360776ad806SJesse Barnes 
23619db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2362055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
23639db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
23649db4a9c7SJesse Barnes 					 pipe_name(pipe),
23659db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2366776ad806SJesse Barnes 
2367776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2368776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2369776ad806SJesse Barnes 
2370776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2371776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2372776ad806SJesse Barnes 
2373776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2374a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
23758664281bSPaulo Zanoni 
23768664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2377a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
23788664281bSPaulo Zanoni }
23798664281bSPaulo Zanoni 
238091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
23818664281bSPaulo Zanoni {
23828664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
23835a69b89fSDaniel Vetter 	enum pipe pipe;
23848664281bSPaulo Zanoni 
2385de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2386de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2387de032bf4SPaulo Zanoni 
2388055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23891f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
23901f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
23918664281bSPaulo Zanoni 
23925a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
239391d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
239491d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
23955a69b89fSDaniel Vetter 			else
239691d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
23975a69b89fSDaniel Vetter 		}
23985a69b89fSDaniel Vetter 	}
23998bf1e9f1SShuang He 
24008664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
24018664281bSPaulo Zanoni }
24028664281bSPaulo Zanoni 
240391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
24048664281bSPaulo Zanoni {
24058664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
240645c1cd87SMika Kahola 	enum pipe pipe;
24078664281bSPaulo Zanoni 
2408de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2409de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2410de032bf4SPaulo Zanoni 
241145c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
241245c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
241345c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
24148664281bSPaulo Zanoni 
24158664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2416776ad806SJesse Barnes }
2417776ad806SJesse Barnes 
241891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
241923e81d69SAdam Jackson {
242023e81d69SAdam Jackson 	int pipe;
24216dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2422aaf5ec2eSSonika Jindal 
242391d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
242491d131d2SDaniel Vetter 
2425cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2426cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
242723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2428cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2429cfc33bf7SVille Syrjälä 				 port_name(port));
2430cfc33bf7SVille Syrjälä 	}
243123e81d69SAdam Jackson 
243223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
243391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
243423e81d69SAdam Jackson 
243523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
243691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
243723e81d69SAdam Jackson 
243823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
243923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
244023e81d69SAdam Jackson 
244123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
244223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
244323e81d69SAdam Jackson 
244423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2445055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
244623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
244723e81d69SAdam Jackson 					 pipe_name(pipe),
244823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
24498664281bSPaulo Zanoni 
24508664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
245191d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
245223e81d69SAdam Jackson }
245323e81d69SAdam Jackson 
245431604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
245531604222SAnusha Srivatsa {
245631604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
245731604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
245831604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
245931604222SAnusha Srivatsa 
246031604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
246131604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
246231604222SAnusha Srivatsa 
246331604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
246431604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
246531604222SAnusha Srivatsa 
246631604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
246731604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
246831604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
246931604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
247031604222SAnusha Srivatsa 	}
247131604222SAnusha Srivatsa 
247231604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
247331604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
247431604222SAnusha Srivatsa 
247531604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
247631604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
247731604222SAnusha Srivatsa 
247831604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
247931604222SAnusha Srivatsa 				   tc_hotplug_trigger,
248031604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
248131604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
248231604222SAnusha Srivatsa 	}
248331604222SAnusha Srivatsa 
248431604222SAnusha Srivatsa 	if (pin_mask)
248531604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
248631604222SAnusha Srivatsa 
248731604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
248831604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
248931604222SAnusha Srivatsa }
249031604222SAnusha Srivatsa 
249191d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
24926dbf30ceSVille Syrjälä {
24936dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
24946dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
24956dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
24966dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
24976dbf30ceSVille Syrjälä 
24986dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
24996dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
25006dbf30ceSVille Syrjälä 
25016dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
25026dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
25036dbf30ceSVille Syrjälä 
2504cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2505cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
250674c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
25076dbf30ceSVille Syrjälä 	}
25086dbf30ceSVille Syrjälä 
25096dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
25106dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
25116dbf30ceSVille Syrjälä 
25126dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
25136dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
25146dbf30ceSVille Syrjälä 
2515cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2516cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
25176dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
25186dbf30ceSVille Syrjälä 	}
25196dbf30ceSVille Syrjälä 
25206dbf30ceSVille Syrjälä 	if (pin_mask)
252191d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
25226dbf30ceSVille Syrjälä 
25236dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
252491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
25256dbf30ceSVille Syrjälä }
25266dbf30ceSVille Syrjälä 
252791d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
252891d14251STvrtko Ursulin 				u32 hotplug_trigger,
252940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2530c008bc6eSPaulo Zanoni {
2531e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2532e4ce95aaSVille Syrjälä 
2533e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2534e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2535e4ce95aaSVille Syrjälä 
2536cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
253740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2538e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
253940e56410SVille Syrjälä 
254091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2541e4ce95aaSVille Syrjälä }
2542c008bc6eSPaulo Zanoni 
254391d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
254491d14251STvrtko Ursulin 				    u32 de_iir)
254540e56410SVille Syrjälä {
254640e56410SVille Syrjälä 	enum pipe pipe;
254740e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
254840e56410SVille Syrjälä 
254940e56410SVille Syrjälä 	if (hotplug_trigger)
255091d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
255140e56410SVille Syrjälä 
2552c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
255391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2554c008bc6eSPaulo Zanoni 
2555c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
255691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2557c008bc6eSPaulo Zanoni 
2558c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2559c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2560c008bc6eSPaulo Zanoni 
2561055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2562fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2563fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2564c008bc6eSPaulo Zanoni 
256540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
25661f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2567c008bc6eSPaulo Zanoni 
256840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
256991d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2570c008bc6eSPaulo Zanoni 	}
2571c008bc6eSPaulo Zanoni 
2572c008bc6eSPaulo Zanoni 	/* check event from PCH */
2573c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2574c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2575c008bc6eSPaulo Zanoni 
257691d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
257791d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2578c008bc6eSPaulo Zanoni 		else
257991d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2580c008bc6eSPaulo Zanoni 
2581c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2582c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2583c008bc6eSPaulo Zanoni 	}
2584c008bc6eSPaulo Zanoni 
2585cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
258691d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2587c008bc6eSPaulo Zanoni }
2588c008bc6eSPaulo Zanoni 
258991d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
259091d14251STvrtko Ursulin 				    u32 de_iir)
25919719fb98SPaulo Zanoni {
259207d27e20SDamien Lespiau 	enum pipe pipe;
259323bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
259423bb4cb5SVille Syrjälä 
259540e56410SVille Syrjälä 	if (hotplug_trigger)
259691d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
25979719fb98SPaulo Zanoni 
25989719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
259991d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
26009719fb98SPaulo Zanoni 
260154fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
260254fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
260354fd3149SDhinakaran Pandiyan 
260454fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
260554fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
260654fd3149SDhinakaran Pandiyan 	}
2607fc340442SDaniel Vetter 
26089719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
260991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
26109719fb98SPaulo Zanoni 
26119719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
261291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
26139719fb98SPaulo Zanoni 
2614055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2615fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2616fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
26179719fb98SPaulo Zanoni 	}
26189719fb98SPaulo Zanoni 
26199719fb98SPaulo Zanoni 	/* check event from PCH */
262091d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
26219719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
26229719fb98SPaulo Zanoni 
262391d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
26249719fb98SPaulo Zanoni 
26259719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
26269719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
26279719fb98SPaulo Zanoni 	}
26289719fb98SPaulo Zanoni }
26299719fb98SPaulo Zanoni 
263072c90f62SOscar Mateo /*
263172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
263272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
263372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
263472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
263572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
263672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
263772c90f62SOscar Mateo  */
2638f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2639b1f14ad0SJesse Barnes {
264045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2641fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2642f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
26430e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2644b1f14ad0SJesse Barnes 
26452dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
26462dd2a883SImre Deak 		return IRQ_NONE;
26472dd2a883SImre Deak 
26481f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26491f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
26501f814dacSImre Deak 
2651b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2652b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2653b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
26540e43406bSChris Wilson 
265544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
265644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
265744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
265844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
265944498aeaSPaulo Zanoni 	 * due to its back queue). */
266091d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
266144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
266244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2663ab5c608bSBen Widawsky 	}
266444498aeaSPaulo Zanoni 
266572c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
266672c90f62SOscar Mateo 
26670e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
26680e43406bSChris Wilson 	if (gt_iir) {
266972c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
267072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
267191d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2672261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2673d8fc8a47SPaulo Zanoni 		else
2674261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
26750e43406bSChris Wilson 	}
2676b1f14ad0SJesse Barnes 
2677b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
26780e43406bSChris Wilson 	if (de_iir) {
267972c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
268072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
268191d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
268291d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2683f1af8fc1SPaulo Zanoni 		else
268491d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
26850e43406bSChris Wilson 	}
26860e43406bSChris Wilson 
268791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2688f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
26890e43406bSChris Wilson 		if (pm_iir) {
2690b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
26910e43406bSChris Wilson 			ret = IRQ_HANDLED;
269272c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
26930e43406bSChris Wilson 		}
2694f1af8fc1SPaulo Zanoni 	}
2695b1f14ad0SJesse Barnes 
2696b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
269774093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
269844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2699b1f14ad0SJesse Barnes 
27001f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
27011f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
27021f814dacSImre Deak 
2703b1f14ad0SJesse Barnes 	return ret;
2704b1f14ad0SJesse Barnes }
2705b1f14ad0SJesse Barnes 
270691d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
270791d14251STvrtko Ursulin 				u32 hotplug_trigger,
270840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2709d04a492dSShashank Sharma {
2710cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2711d04a492dSShashank Sharma 
2712a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2713a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2714d04a492dSShashank Sharma 
2715cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
271640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2717cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
271840e56410SVille Syrjälä 
271991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2720d04a492dSShashank Sharma }
2721d04a492dSShashank Sharma 
2722121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2723121e758eSDhinakaran Pandiyan {
2724121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2725b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2726b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2727121e758eSDhinakaran Pandiyan 
2728121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2729b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2730b796b971SDhinakaran Pandiyan 
2731121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2732121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2733121e758eSDhinakaran Pandiyan 
2734121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2735b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2736121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2737121e758eSDhinakaran Pandiyan 	}
2738b796b971SDhinakaran Pandiyan 
2739b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2740b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2741b796b971SDhinakaran Pandiyan 
2742b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2743b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2744b796b971SDhinakaran Pandiyan 
2745b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2746b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2747b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2748b796b971SDhinakaran Pandiyan 	}
2749b796b971SDhinakaran Pandiyan 
2750b796b971SDhinakaran Pandiyan 	if (pin_mask)
2751b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2752b796b971SDhinakaran Pandiyan 	else
2753b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2754121e758eSDhinakaran Pandiyan }
2755121e758eSDhinakaran Pandiyan 
27569d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
27579d17210fSLucas De Marchi {
27589d17210fSLucas De Marchi 	u32 mask = GEN8_AUX_CHANNEL_A;
27599d17210fSLucas De Marchi 
27609d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
27619d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
27629d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
27639d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
27649d17210fSLucas De Marchi 
27659d17210fSLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv))
27669d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
27679d17210fSLucas De Marchi 
27689d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 11)
27699d17210fSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E |
27709d17210fSLucas De Marchi 			CNL_AUX_CHANNEL_F;
27719d17210fSLucas De Marchi 
27729d17210fSLucas De Marchi 	return mask;
27739d17210fSLucas De Marchi }
27749d17210fSLucas De Marchi 
2775f11a0f46STvrtko Ursulin static irqreturn_t
2776f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2777abd58f01SBen Widawsky {
2778abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2779f11a0f46STvrtko Ursulin 	u32 iir;
2780c42664ccSDaniel Vetter 	enum pipe pipe;
278188e04703SJesse Barnes 
2782abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2783e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2784e32192e1STvrtko Ursulin 		if (iir) {
2785e04f7eceSVille Syrjälä 			bool found = false;
2786e04f7eceSVille Syrjälä 
2787e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2788abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2789e04f7eceSVille Syrjälä 
2790e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
279191d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2792e04f7eceSVille Syrjälä 				found = true;
2793e04f7eceSVille Syrjälä 			}
2794e04f7eceSVille Syrjälä 
2795e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
279654fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
279754fd3149SDhinakaran Pandiyan 
279854fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
279954fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2800e04f7eceSVille Syrjälä 				found = true;
2801e04f7eceSVille Syrjälä 			}
2802e04f7eceSVille Syrjälä 
2803e04f7eceSVille Syrjälä 			if (!found)
280438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2805abd58f01SBen Widawsky 		}
280638cc46d7SOscar Mateo 		else
280738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2808abd58f01SBen Widawsky 	}
2809abd58f01SBen Widawsky 
2810121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2811121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2812121e758eSDhinakaran Pandiyan 		if (iir) {
2813121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2814121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2815121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2816121e758eSDhinakaran Pandiyan 		} else {
2817121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2818121e758eSDhinakaran Pandiyan 		}
2819121e758eSDhinakaran Pandiyan 	}
2820121e758eSDhinakaran Pandiyan 
28216d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2822e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2823e32192e1STvrtko Ursulin 		if (iir) {
2824e32192e1STvrtko Ursulin 			u32 tmp_mask;
2825d04a492dSShashank Sharma 			bool found = false;
2826cebd87a0SVille Syrjälä 
2827e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
28286d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
282988e04703SJesse Barnes 
28309d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
283191d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2832d04a492dSShashank Sharma 				found = true;
2833d04a492dSShashank Sharma 			}
2834d04a492dSShashank Sharma 
2835cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2836e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2837e32192e1STvrtko Ursulin 				if (tmp_mask) {
283891d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
283991d14251STvrtko Ursulin 							    hpd_bxt);
2840d04a492dSShashank Sharma 					found = true;
2841d04a492dSShashank Sharma 				}
2842e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2843e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2844e32192e1STvrtko Ursulin 				if (tmp_mask) {
284591d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
284691d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2847e32192e1STvrtko Ursulin 					found = true;
2848e32192e1STvrtko Ursulin 				}
2849e32192e1STvrtko Ursulin 			}
2850d04a492dSShashank Sharma 
2851cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
285291d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
28539e63743eSShashank Sharma 				found = true;
28549e63743eSShashank Sharma 			}
28559e63743eSShashank Sharma 
2856d04a492dSShashank Sharma 			if (!found)
285738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
28586d766f02SDaniel Vetter 		}
285938cc46d7SOscar Mateo 		else
286038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
28616d766f02SDaniel Vetter 	}
28626d766f02SDaniel Vetter 
2863055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2864fd3a4024SDaniel Vetter 		u32 fault_errors;
2865abd58f01SBen Widawsky 
2866c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2867c42664ccSDaniel Vetter 			continue;
2868c42664ccSDaniel Vetter 
2869e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2870e32192e1STvrtko Ursulin 		if (!iir) {
2871e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2872e32192e1STvrtko Ursulin 			continue;
2873e32192e1STvrtko Ursulin 		}
2874770de83dSDamien Lespiau 
2875e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2876e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2877e32192e1STvrtko Ursulin 
2878fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2879fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2880abd58f01SBen Widawsky 
2881e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
288291d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
28830fbe7870SDaniel Vetter 
2884e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2885e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
288638d83c96SDaniel Vetter 
2887e32192e1STvrtko Ursulin 		fault_errors = iir;
2888bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2889e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2890770de83dSDamien Lespiau 		else
2891e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2892770de83dSDamien Lespiau 
2893770de83dSDamien Lespiau 		if (fault_errors)
28941353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
289530100f2bSDaniel Vetter 				  pipe_name(pipe),
2896e32192e1STvrtko Ursulin 				  fault_errors);
2897abd58f01SBen Widawsky 	}
2898abd58f01SBen Widawsky 
289991d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2900266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
290192d03a80SDaniel Vetter 		/*
290292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
290392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
290492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
290592d03a80SDaniel Vetter 		 */
2906e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2907e32192e1STvrtko Ursulin 		if (iir) {
2908e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
290992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
29106dbf30ceSVille Syrjälä 
291129b43ae2SRodrigo Vivi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
291231604222SAnusha Srivatsa 				icp_irq_handler(dev_priv, iir);
2913c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
291491d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
29156dbf30ceSVille Syrjälä 			else
291691d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
29172dfb0b81SJani Nikula 		} else {
29182dfb0b81SJani Nikula 			/*
29192dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
29202dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
29212dfb0b81SJani Nikula 			 */
29222dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
29232dfb0b81SJani Nikula 		}
292492d03a80SDaniel Vetter 	}
292592d03a80SDaniel Vetter 
2926f11a0f46STvrtko Ursulin 	return ret;
2927f11a0f46STvrtko Ursulin }
2928f11a0f46STvrtko Ursulin 
29294376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
29304376b9c9SMika Kuoppala {
29314376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
29324376b9c9SMika Kuoppala 
29334376b9c9SMika Kuoppala 	/*
29344376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
29354376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
29364376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
29374376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
29384376b9c9SMika Kuoppala 	 */
29394376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
29404376b9c9SMika Kuoppala }
29414376b9c9SMika Kuoppala 
29424376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
29434376b9c9SMika Kuoppala {
29444376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
29454376b9c9SMika Kuoppala }
29464376b9c9SMika Kuoppala 
2947f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2948f11a0f46STvrtko Ursulin {
2949f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
295025286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2951f11a0f46STvrtko Ursulin 	u32 master_ctl;
2952f0fd96f5SChris Wilson 	u32 gt_iir[4];
2953f11a0f46STvrtko Ursulin 
2954f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2955f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2956f11a0f46STvrtko Ursulin 
29574376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
29584376b9c9SMika Kuoppala 	if (!master_ctl) {
29594376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2960f11a0f46STvrtko Ursulin 		return IRQ_NONE;
29614376b9c9SMika Kuoppala 	}
2962f11a0f46STvrtko Ursulin 
2963f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
296455ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2965f0fd96f5SChris Wilson 
2966f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2967f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
2968f0fd96f5SChris Wilson 		disable_rpm_wakeref_asserts(dev_priv);
296955ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
2970f0fd96f5SChris Wilson 		enable_rpm_wakeref_asserts(dev_priv);
2971f0fd96f5SChris Wilson 	}
2972f11a0f46STvrtko Ursulin 
29734376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2974abd58f01SBen Widawsky 
2975f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
29761f814dacSImre Deak 
297755ef72f2SChris Wilson 	return IRQ_HANDLED;
2978abd58f01SBen Widawsky }
2979abd58f01SBen Widawsky 
298051951ae7SMika Kuoppala static u32
2981f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915,
298251951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
298351951ae7SMika Kuoppala {
298425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
298551951ae7SMika Kuoppala 	u32 timeout_ts;
298651951ae7SMika Kuoppala 	u32 ident;
298751951ae7SMika Kuoppala 
298896606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
298996606f3bSOscar Mateo 
299051951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
299151951ae7SMika Kuoppala 
299251951ae7SMika Kuoppala 	/*
299351951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
299451951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
299551951ae7SMika Kuoppala 	 */
299651951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
299751951ae7SMika Kuoppala 	do {
299851951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
299951951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
300051951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
300151951ae7SMika Kuoppala 
300251951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
300351951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
300451951ae7SMika Kuoppala 			  bank, bit, ident);
300551951ae7SMika Kuoppala 		return 0;
300651951ae7SMika Kuoppala 	}
300751951ae7SMika Kuoppala 
300851951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
300951951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
301051951ae7SMika Kuoppala 
3011f744dbc2SMika Kuoppala 	return ident;
3012f744dbc2SMika Kuoppala }
3013f744dbc2SMika Kuoppala 
3014f744dbc2SMika Kuoppala static void
3015f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915,
3016f744dbc2SMika Kuoppala 			const u8 instance, const u16 iir)
3017f744dbc2SMika Kuoppala {
3018d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
3019a087bafeSMika Kuoppala 		return gen11_rps_irq_handler(i915, iir);
3020d02b98b8SOscar Mateo 
3021f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3022f744dbc2SMika Kuoppala 		  instance, iir);
3023f744dbc2SMika Kuoppala }
3024f744dbc2SMika Kuoppala 
3025f744dbc2SMika Kuoppala static void
3026f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915,
3027f744dbc2SMika Kuoppala 			 const u8 class, const u8 instance, const u16 iir)
3028f744dbc2SMika Kuoppala {
3029f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3030f744dbc2SMika Kuoppala 
3031f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3032f744dbc2SMika Kuoppala 		engine = i915->engine_class[class][instance];
3033f744dbc2SMika Kuoppala 	else
3034f744dbc2SMika Kuoppala 		engine = NULL;
3035f744dbc2SMika Kuoppala 
3036f744dbc2SMika Kuoppala 	if (likely(engine))
3037f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3038f744dbc2SMika Kuoppala 
3039f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3040f744dbc2SMika Kuoppala 		  class, instance);
3041f744dbc2SMika Kuoppala }
3042f744dbc2SMika Kuoppala 
3043f744dbc2SMika Kuoppala static void
3044f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915,
3045f744dbc2SMika Kuoppala 			  const u32 identity)
3046f744dbc2SMika Kuoppala {
3047f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3048f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3049f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3050f744dbc2SMika Kuoppala 
3051f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3052f744dbc2SMika Kuoppala 		return;
3053f744dbc2SMika Kuoppala 
3054f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
3055f744dbc2SMika Kuoppala 		return gen11_engine_irq_handler(i915, class, instance, intr);
3056f744dbc2SMika Kuoppala 
3057f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
3058f744dbc2SMika Kuoppala 		return gen11_other_irq_handler(i915, instance, intr);
3059f744dbc2SMika Kuoppala 
3060f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3061f744dbc2SMika Kuoppala 		  class, instance, intr);
306251951ae7SMika Kuoppala }
306351951ae7SMika Kuoppala 
306451951ae7SMika Kuoppala static void
306596606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915,
306696606f3bSOscar Mateo 		      const unsigned int bank)
306751951ae7SMika Kuoppala {
306825286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
306951951ae7SMika Kuoppala 	unsigned long intr_dw;
307051951ae7SMika Kuoppala 	unsigned int bit;
307151951ae7SMika Kuoppala 
307296606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
307351951ae7SMika Kuoppala 
307451951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
307551951ae7SMika Kuoppala 
307651951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
30778455dad7SMika Kuoppala 		const u32 ident = gen11_gt_engine_identity(i915, bank, bit);
307851951ae7SMika Kuoppala 
3079f744dbc2SMika Kuoppala 		gen11_gt_identity_handler(i915, ident);
308051951ae7SMika Kuoppala 	}
308151951ae7SMika Kuoppala 
308251951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
308351951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
308451951ae7SMika Kuoppala }
308596606f3bSOscar Mateo 
308696606f3bSOscar Mateo static void
308796606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915,
308896606f3bSOscar Mateo 		     const u32 master_ctl)
308996606f3bSOscar Mateo {
309096606f3bSOscar Mateo 	unsigned int bank;
309196606f3bSOscar Mateo 
309296606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
309396606f3bSOscar Mateo 
309496606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
309596606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
309696606f3bSOscar Mateo 			gen11_gt_bank_handler(i915, bank);
309796606f3bSOscar Mateo 	}
309896606f3bSOscar Mateo 
309996606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
310051951ae7SMika Kuoppala }
310151951ae7SMika Kuoppala 
31027a909383SChris Wilson static u32
31037a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
3104df0d28c1SDhinakaran Pandiyan {
310525286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
31067a909383SChris Wilson 	u32 iir;
3107df0d28c1SDhinakaran Pandiyan 
3108df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
31097a909383SChris Wilson 		return 0;
3110df0d28c1SDhinakaran Pandiyan 
31117a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
31127a909383SChris Wilson 	if (likely(iir))
31137a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
31147a909383SChris Wilson 
31157a909383SChris Wilson 	return iir;
3116df0d28c1SDhinakaran Pandiyan }
3117df0d28c1SDhinakaran Pandiyan 
3118df0d28c1SDhinakaran Pandiyan static void
31197a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
3120df0d28c1SDhinakaran Pandiyan {
3121df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
3122df0d28c1SDhinakaran Pandiyan 		intel_opregion_asle_intr(dev_priv);
3123df0d28c1SDhinakaran Pandiyan }
3124df0d28c1SDhinakaran Pandiyan 
312581067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
312681067b71SMika Kuoppala {
312781067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
312881067b71SMika Kuoppala 
312981067b71SMika Kuoppala 	/*
313081067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
313181067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
313281067b71SMika Kuoppala 	 * New indications can and will light up during processing,
313381067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
313481067b71SMika Kuoppala 	 */
313581067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
313681067b71SMika Kuoppala }
313781067b71SMika Kuoppala 
313881067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
313981067b71SMika Kuoppala {
314081067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
314181067b71SMika Kuoppala }
314281067b71SMika Kuoppala 
314351951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
314451951ae7SMika Kuoppala {
314551951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
314625286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
314751951ae7SMika Kuoppala 	u32 master_ctl;
3148df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
314951951ae7SMika Kuoppala 
315051951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
315151951ae7SMika Kuoppala 		return IRQ_NONE;
315251951ae7SMika Kuoppala 
315381067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
315481067b71SMika Kuoppala 	if (!master_ctl) {
315581067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
315651951ae7SMika Kuoppala 		return IRQ_NONE;
315781067b71SMika Kuoppala 	}
315851951ae7SMika Kuoppala 
315951951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
316051951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
316151951ae7SMika Kuoppala 
316251951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
316351951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
316451951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
316551951ae7SMika Kuoppala 
316651951ae7SMika Kuoppala 		disable_rpm_wakeref_asserts(i915);
316751951ae7SMika Kuoppala 		/*
316851951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
316951951ae7SMika Kuoppala 		 * for the display related bits.
317051951ae7SMika Kuoppala 		 */
317151951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
317251951ae7SMika Kuoppala 		enable_rpm_wakeref_asserts(i915);
317351951ae7SMika Kuoppala 	}
317451951ae7SMika Kuoppala 
31757a909383SChris Wilson 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
3176df0d28c1SDhinakaran Pandiyan 
317781067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
317851951ae7SMika Kuoppala 
31797a909383SChris Wilson 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
3180df0d28c1SDhinakaran Pandiyan 
318151951ae7SMika Kuoppala 	return IRQ_HANDLED;
318251951ae7SMika Kuoppala }
318351951ae7SMika Kuoppala 
318442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
318542f52ef8SKeith Packard  * we use as a pipe index
318642f52ef8SKeith Packard  */
318786e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
31880a3e67a4SJesse Barnes {
3189fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3190e9d21d7fSKeith Packard 	unsigned long irqflags;
319171e0ffa5SJesse Barnes 
31921ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
319386e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
319486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
319586e83e35SChris Wilson 
319686e83e35SChris Wilson 	return 0;
319786e83e35SChris Wilson }
319886e83e35SChris Wilson 
3199d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe)
3200d938da6bSVille Syrjälä {
3201d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3202d938da6bSVille Syrjälä 
3203d938da6bSVille Syrjälä 	if (dev_priv->i945gm_vblank.enabled++ == 0)
3204d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3205d938da6bSVille Syrjälä 
3206d938da6bSVille Syrjälä 	return i8xx_enable_vblank(dev, pipe);
3207d938da6bSVille Syrjälä }
3208d938da6bSVille Syrjälä 
320986e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
321086e83e35SChris Wilson {
321186e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
321286e83e35SChris Wilson 	unsigned long irqflags;
321386e83e35SChris Wilson 
321486e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32157c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3216755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
32171ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32188692d00eSChris Wilson 
32190a3e67a4SJesse Barnes 	return 0;
32200a3e67a4SJesse Barnes }
32210a3e67a4SJesse Barnes 
322288e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3223f796cf8fSJesse Barnes {
3224fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3225f796cf8fSJesse Barnes 	unsigned long irqflags;
3226a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
322786e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3228f796cf8fSJesse Barnes 
3229f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3230fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3231b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3232b1f14ad0SJesse Barnes 
32332e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
32342e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
32352e8bf223SDhinakaran Pandiyan 	 */
32362e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32372e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32382e8bf223SDhinakaran Pandiyan 
3239b1f14ad0SJesse Barnes 	return 0;
3240b1f14ad0SJesse Barnes }
3241b1f14ad0SJesse Barnes 
324288e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3243abd58f01SBen Widawsky {
3244fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3245abd58f01SBen Widawsky 	unsigned long irqflags;
3246abd58f01SBen Widawsky 
3247abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3248013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3249abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3250013d3752SVille Syrjälä 
32512e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
32522e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
32532e8bf223SDhinakaran Pandiyan 	 */
32542e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32552e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32562e8bf223SDhinakaran Pandiyan 
3257abd58f01SBen Widawsky 	return 0;
3258abd58f01SBen Widawsky }
3259abd58f01SBen Widawsky 
326042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
326142f52ef8SKeith Packard  * we use as a pipe index
326242f52ef8SKeith Packard  */
326386e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
326486e83e35SChris Wilson {
326586e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
326686e83e35SChris Wilson 	unsigned long irqflags;
326786e83e35SChris Wilson 
326886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
326986e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
327086e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
327186e83e35SChris Wilson }
327286e83e35SChris Wilson 
3273d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe)
3274d938da6bSVille Syrjälä {
3275d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3276d938da6bSVille Syrjälä 
3277d938da6bSVille Syrjälä 	i8xx_disable_vblank(dev, pipe);
3278d938da6bSVille Syrjälä 
3279d938da6bSVille Syrjälä 	if (--dev_priv->i945gm_vblank.enabled == 0)
3280d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3281d938da6bSVille Syrjälä }
3282d938da6bSVille Syrjälä 
328386e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
32840a3e67a4SJesse Barnes {
3285fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3286e9d21d7fSKeith Packard 	unsigned long irqflags;
32870a3e67a4SJesse Barnes 
32881ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32897c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3290755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
32911ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32920a3e67a4SJesse Barnes }
32930a3e67a4SJesse Barnes 
329488e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3295f796cf8fSJesse Barnes {
3296fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3297f796cf8fSJesse Barnes 	unsigned long irqflags;
3298a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
329986e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3300f796cf8fSJesse Barnes 
3301f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3302fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3303b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3304b1f14ad0SJesse Barnes }
3305b1f14ad0SJesse Barnes 
330688e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3307abd58f01SBen Widawsky {
3308fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3309abd58f01SBen Widawsky 	unsigned long irqflags;
3310abd58f01SBen Widawsky 
3311abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3312013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3313abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3314abd58f01SBen Widawsky }
3315abd58f01SBen Widawsky 
3316d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work)
3317d938da6bSVille Syrjälä {
3318d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv =
3319d938da6bSVille Syrjälä 		container_of(work, struct drm_i915_private, i945gm_vblank.work);
3320d938da6bSVille Syrjälä 
3321d938da6bSVille Syrjälä 	/*
3322d938da6bSVille Syrjälä 	 * Vblank interrupts fail to wake up the device from C3,
3323d938da6bSVille Syrjälä 	 * hence we want to prevent C3 usage while vblank interrupts
3324d938da6bSVille Syrjälä 	 * are enabled.
3325d938da6bSVille Syrjälä 	 */
3326d938da6bSVille Syrjälä 	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
3327d938da6bSVille Syrjälä 			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
3328d938da6bSVille Syrjälä 			      dev_priv->i945gm_vblank.c3_disable_latency :
3329d938da6bSVille Syrjälä 			      PM_QOS_DEFAULT_VALUE);
3330d938da6bSVille Syrjälä }
3331d938da6bSVille Syrjälä 
3332d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name)
3333d938da6bSVille Syrjälä {
3334d938da6bSVille Syrjälä 	const struct cpuidle_driver *drv;
3335d938da6bSVille Syrjälä 	int i;
3336d938da6bSVille Syrjälä 
3337d938da6bSVille Syrjälä 	drv = cpuidle_get_driver();
3338d938da6bSVille Syrjälä 	if (!drv)
3339d938da6bSVille Syrjälä 		return 0;
3340d938da6bSVille Syrjälä 
3341d938da6bSVille Syrjälä 	for (i = 0; i < drv->state_count; i++) {
3342d938da6bSVille Syrjälä 		const struct cpuidle_state *state = &drv->states[i];
3343d938da6bSVille Syrjälä 
3344d938da6bSVille Syrjälä 		if (!strcmp(state->name, name))
3345d938da6bSVille Syrjälä 			return state->exit_latency ?
3346d938da6bSVille Syrjälä 				state->exit_latency - 1 : 0;
3347d938da6bSVille Syrjälä 	}
3348d938da6bSVille Syrjälä 
3349d938da6bSVille Syrjälä 	return 0;
3350d938da6bSVille Syrjälä }
3351d938da6bSVille Syrjälä 
3352d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
3353d938da6bSVille Syrjälä {
3354d938da6bSVille Syrjälä 	INIT_WORK(&dev_priv->i945gm_vblank.work,
3355d938da6bSVille Syrjälä 		  i945gm_vblank_work_func);
3356d938da6bSVille Syrjälä 
3357d938da6bSVille Syrjälä 	dev_priv->i945gm_vblank.c3_disable_latency =
3358d938da6bSVille Syrjälä 		cstate_disable_latency("C3");
3359d938da6bSVille Syrjälä 	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
3360d938da6bSVille Syrjälä 			   PM_QOS_CPU_DMA_LATENCY,
3361d938da6bSVille Syrjälä 			   PM_QOS_DEFAULT_VALUE);
3362d938da6bSVille Syrjälä }
3363d938da6bSVille Syrjälä 
3364d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
3365d938da6bSVille Syrjälä {
3366d938da6bSVille Syrjälä 	cancel_work_sync(&dev_priv->i945gm_vblank.work);
3367d938da6bSVille Syrjälä 	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
3368d938da6bSVille Syrjälä }
3369d938da6bSVille Syrjälä 
3370b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
337191738a95SPaulo Zanoni {
3372b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3373b16b2a2fSPaulo Zanoni 
33746e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
337591738a95SPaulo Zanoni 		return;
337691738a95SPaulo Zanoni 
3377b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3378105b122eSPaulo Zanoni 
33796e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3380105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3381622364b6SPaulo Zanoni }
3382105b122eSPaulo Zanoni 
338391738a95SPaulo Zanoni /*
3384622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3385622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3386622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3387622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3388622364b6SPaulo Zanoni  *
3389622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
339091738a95SPaulo Zanoni  */
3391622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3392622364b6SPaulo Zanoni {
3393fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3394622364b6SPaulo Zanoni 
33956e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3396622364b6SPaulo Zanoni 		return;
3397622364b6SPaulo Zanoni 
3398622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
339991738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
340091738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
340191738a95SPaulo Zanoni }
340291738a95SPaulo Zanoni 
3403b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3404d18ea1b5SDaniel Vetter {
3405b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3406b16b2a2fSPaulo Zanoni 
3407b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GT);
3408b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
3409b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, GEN6_PM);
3410d18ea1b5SDaniel Vetter }
3411d18ea1b5SDaniel Vetter 
341270591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
341370591a41SVille Syrjälä {
3414b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3415b16b2a2fSPaulo Zanoni 
341671b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
341771b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
341871b8b41dSVille Syrjälä 	else
341971b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
342071b8b41dSVille Syrjälä 
3421ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
342270591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
342370591a41SVille Syrjälä 
342444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
342570591a41SVille Syrjälä 
3426b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
34278bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
342870591a41SVille Syrjälä }
342970591a41SVille Syrjälä 
34308bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34318bb61306SVille Syrjälä {
3432b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3433b16b2a2fSPaulo Zanoni 
34348bb61306SVille Syrjälä 	u32 pipestat_mask;
34359ab981f2SVille Syrjälä 	u32 enable_mask;
34368bb61306SVille Syrjälä 	enum pipe pipe;
34378bb61306SVille Syrjälä 
3438842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
34398bb61306SVille Syrjälä 
34408bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
34418bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
34428bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
34438bb61306SVille Syrjälä 
34449ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
34458bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3446ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3447ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3448ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3449ebf5f921SVille Syrjälä 
34508bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3451ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3452ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
34536b7eafc1SVille Syrjälä 
34548bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
34556b7eafc1SVille Syrjälä 
34569ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
34578bb61306SVille Syrjälä 
3458b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
34598bb61306SVille Syrjälä }
34608bb61306SVille Syrjälä 
34618bb61306SVille Syrjälä /* drm_dma.h hooks
34628bb61306SVille Syrjälä */
34638bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
34648bb61306SVille Syrjälä {
3465fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3466b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
34678bb61306SVille Syrjälä 
3468b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3469cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
34708bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
34718bb61306SVille Syrjälä 
3472fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3473fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3474fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3475fc340442SDaniel Vetter 	}
3476fc340442SDaniel Vetter 
3477b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
34788bb61306SVille Syrjälä 
3479b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
34808bb61306SVille Syrjälä }
34818bb61306SVille Syrjälä 
34826bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
34837e231dbeSJesse Barnes {
3484fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34857e231dbeSJesse Barnes 
348634c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
348734c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
348834c7b8a7SVille Syrjälä 
3489b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
34907e231dbeSJesse Barnes 
3491ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34929918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
349370591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3494ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34957e231dbeSJesse Barnes }
34967e231dbeSJesse Barnes 
3497d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3498d6e3cca3SDaniel Vetter {
3499b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3500b16b2a2fSPaulo Zanoni 
3501b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 0);
3502b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 1);
3503b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 2);
3504b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 3);
3505d6e3cca3SDaniel Vetter }
3506d6e3cca3SDaniel Vetter 
3507823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3508abd58f01SBen Widawsky {
3509fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3510b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3511abd58f01SBen Widawsky 	int pipe;
3512abd58f01SBen Widawsky 
351325286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3514abd58f01SBen Widawsky 
3515d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3516abd58f01SBen Widawsky 
3517e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3518e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3519e04f7eceSVille Syrjälä 
3520055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3521f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3522813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3523b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3524abd58f01SBen Widawsky 
3525b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3526b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3527b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3528abd58f01SBen Widawsky 
35296e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3530b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3531abd58f01SBen Widawsky }
3532abd58f01SBen Widawsky 
353351951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
353451951ae7SMika Kuoppala {
353551951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
353651951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
353751951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
353851951ae7SMika Kuoppala 
353951951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
354051951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
354151951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
354251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
354351951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
354451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3545d02b98b8SOscar Mateo 
3546d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3547d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
354851951ae7SMika Kuoppala }
354951951ae7SMika Kuoppala 
355051951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
355151951ae7SMika Kuoppala {
355251951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3553b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
355451951ae7SMika Kuoppala 	int pipe;
355551951ae7SMika Kuoppala 
355625286aacSDaniele Ceraolo Spurio 	gen11_master_intr_disable(dev_priv->uncore.regs);
355751951ae7SMika Kuoppala 
355851951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
355951951ae7SMika Kuoppala 
356051951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
356151951ae7SMika Kuoppala 
356262819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
356362819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
356462819dfdSJosé Roberto de Souza 
356551951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
356651951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
356751951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3568b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
356951951ae7SMika Kuoppala 
3570b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3571b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3572b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3573b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3574b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
357531604222SAnusha Srivatsa 
357629b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3577b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
357851951ae7SMika Kuoppala }
357951951ae7SMika Kuoppala 
35804c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3581001bd2cbSImre Deak 				     u8 pipe_mask)
3582d49bdb0eSPaulo Zanoni {
3583b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3584b16b2a2fSPaulo Zanoni 
3585a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
35866831f3e3SVille Syrjälä 	enum pipe pipe;
3587d49bdb0eSPaulo Zanoni 
358813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
35899dfe2e3aSImre Deak 
35909dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
35919dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
35929dfe2e3aSImre Deak 		return;
35939dfe2e3aSImre Deak 	}
35949dfe2e3aSImre Deak 
35956831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3596b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
35976831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
35986831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
35999dfe2e3aSImre Deak 
360013321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3601d49bdb0eSPaulo Zanoni }
3602d49bdb0eSPaulo Zanoni 
3603aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3604001bd2cbSImre Deak 				     u8 pipe_mask)
3605aae8ba84SVille Syrjälä {
3606b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36076831f3e3SVille Syrjälä 	enum pipe pipe;
36086831f3e3SVille Syrjälä 
3609aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36109dfe2e3aSImre Deak 
36119dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
36129dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
36139dfe2e3aSImre Deak 		return;
36149dfe2e3aSImre Deak 	}
36159dfe2e3aSImre Deak 
36166831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3617b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
36189dfe2e3aSImre Deak 
3619aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3620aae8ba84SVille Syrjälä 
3621aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
362291c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3623aae8ba84SVille Syrjälä }
3624aae8ba84SVille Syrjälä 
36256bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
362643f328d7SVille Syrjälä {
3627fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3628b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
362943f328d7SVille Syrjälä 
363043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
363143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
363243f328d7SVille Syrjälä 
3633d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
363443f328d7SVille Syrjälä 
3635b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
363643f328d7SVille Syrjälä 
3637ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36389918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
363970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3640ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
364143f328d7SVille Syrjälä }
364243f328d7SVille Syrjälä 
364391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
364487a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
364587a02106SVille Syrjälä {
364687a02106SVille Syrjälä 	struct intel_encoder *encoder;
364787a02106SVille Syrjälä 	u32 enabled_irqs = 0;
364887a02106SVille Syrjälä 
364991c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
365087a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
365187a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
365287a02106SVille Syrjälä 
365387a02106SVille Syrjälä 	return enabled_irqs;
365487a02106SVille Syrjälä }
365587a02106SVille Syrjälä 
36561a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
36571a56b1a2SImre Deak {
36581a56b1a2SImre Deak 	u32 hotplug;
36591a56b1a2SImre Deak 
36601a56b1a2SImre Deak 	/*
36611a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
36621a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
36631a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
36641a56b1a2SImre Deak 	 */
36651a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
36661a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
36671a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
36681a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
36691a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
36701a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
36711a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
36721a56b1a2SImre Deak 	/*
36731a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
36741a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
36751a56b1a2SImre Deak 	 */
36761a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
36771a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
36781a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
36791a56b1a2SImre Deak }
36801a56b1a2SImre Deak 
368191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
368282a28bcfSDaniel Vetter {
36831a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
368482a28bcfSDaniel Vetter 
368591d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3686fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
368791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
368882a28bcfSDaniel Vetter 	} else {
3689fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
369091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
369182a28bcfSDaniel Vetter 	}
369282a28bcfSDaniel Vetter 
3693fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
369482a28bcfSDaniel Vetter 
36951a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
36966dbf30ceSVille Syrjälä }
369726951cafSXiong Zhang 
369831604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
369931604222SAnusha Srivatsa {
370031604222SAnusha Srivatsa 	u32 hotplug;
370131604222SAnusha Srivatsa 
370231604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
370331604222SAnusha Srivatsa 	hotplug |= ICP_DDIA_HPD_ENABLE |
370431604222SAnusha Srivatsa 		   ICP_DDIB_HPD_ENABLE;
370531604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
370631604222SAnusha Srivatsa 
370731604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
370831604222SAnusha Srivatsa 	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
370931604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC2) |
371031604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC3) |
371131604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC4);
371231604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
371331604222SAnusha Srivatsa }
371431604222SAnusha Srivatsa 
371531604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
371631604222SAnusha Srivatsa {
371731604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
371831604222SAnusha Srivatsa 
371931604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
372031604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
372131604222SAnusha Srivatsa 
372231604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
372331604222SAnusha Srivatsa 
372431604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
372531604222SAnusha Srivatsa }
372631604222SAnusha Srivatsa 
3727121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3728121e758eSDhinakaran Pandiyan {
3729121e758eSDhinakaran Pandiyan 	u32 hotplug;
3730121e758eSDhinakaran Pandiyan 
3731121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3732121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3733121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3734121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3735121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3736121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3737b796b971SDhinakaran Pandiyan 
3738b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3739b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3740b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3741b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3742b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3743b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3744121e758eSDhinakaran Pandiyan }
3745121e758eSDhinakaran Pandiyan 
3746121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3747121e758eSDhinakaran Pandiyan {
3748121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3749121e758eSDhinakaran Pandiyan 	u32 val;
3750121e758eSDhinakaran Pandiyan 
3751b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3752b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3753121e758eSDhinakaran Pandiyan 
3754121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3755121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3756121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3757121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3758121e758eSDhinakaran Pandiyan 
3759121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
376031604222SAnusha Srivatsa 
376129b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
376231604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3763121e758eSDhinakaran Pandiyan }
3764121e758eSDhinakaran Pandiyan 
37652a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
37662a57d9ccSImre Deak {
37673b92e263SRodrigo Vivi 	u32 val, hotplug;
37683b92e263SRodrigo Vivi 
37693b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
37703b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
37713b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
37723b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
37733b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
37743b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
37753b92e263SRodrigo Vivi 	}
37762a57d9ccSImre Deak 
37772a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
37782a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
37792a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
37802a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
37812a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
37822a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
37832a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
37842a57d9ccSImre Deak 
37852a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
37862a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
37872a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
37882a57d9ccSImre Deak }
37892a57d9ccSImre Deak 
379091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
37916dbf30ceSVille Syrjälä {
37922a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
37936dbf30ceSVille Syrjälä 
37946dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
379591d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
37966dbf30ceSVille Syrjälä 
37976dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
37986dbf30ceSVille Syrjälä 
37992a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
380026951cafSXiong Zhang }
38017fe0b973SKeith Packard 
38021a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
38031a56b1a2SImre Deak {
38041a56b1a2SImre Deak 	u32 hotplug;
38051a56b1a2SImre Deak 
38061a56b1a2SImre Deak 	/*
38071a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
38081a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
38091a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
38101a56b1a2SImre Deak 	 */
38111a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
38121a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
38131a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
38141a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
38151a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
38161a56b1a2SImre Deak }
38171a56b1a2SImre Deak 
381891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3819e4ce95aaSVille Syrjälä {
38201a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3821e4ce95aaSVille Syrjälä 
382291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
38233a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
382491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
38253a3b3c7dSVille Syrjälä 
38263a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
382791d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
382823bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
382991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
38303a3b3c7dSVille Syrjälä 
38313a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
383223bb4cb5SVille Syrjälä 	} else {
3833e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
383491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3835e4ce95aaSVille Syrjälä 
3836e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
38373a3b3c7dSVille Syrjälä 	}
3838e4ce95aaSVille Syrjälä 
38391a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3840e4ce95aaSVille Syrjälä 
384191d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3842e4ce95aaSVille Syrjälä }
3843e4ce95aaSVille Syrjälä 
38442a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
38452a57d9ccSImre Deak 				      u32 enabled_irqs)
3846e0a20ad7SShashank Sharma {
38472a57d9ccSImre Deak 	u32 hotplug;
3848e0a20ad7SShashank Sharma 
3849a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38502a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
38512a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
38522a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3853d252bf68SShubhangi Shrivastava 
3854d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3855d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3856d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3857d252bf68SShubhangi Shrivastava 
3858d252bf68SShubhangi Shrivastava 	/*
3859d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3860d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3861d252bf68SShubhangi Shrivastava 	 */
3862d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3863d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3864d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3865d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3866d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3867d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3868d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3869d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3870d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3871d252bf68SShubhangi Shrivastava 
3872a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3873e0a20ad7SShashank Sharma }
3874e0a20ad7SShashank Sharma 
38752a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
38762a57d9ccSImre Deak {
38772a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
38782a57d9ccSImre Deak }
38792a57d9ccSImre Deak 
38802a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
38812a57d9ccSImre Deak {
38822a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
38832a57d9ccSImre Deak 
38842a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
38852a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
38862a57d9ccSImre Deak 
38872a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
38882a57d9ccSImre Deak 
38892a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
38902a57d9ccSImre Deak }
38912a57d9ccSImre Deak 
3892d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3893d46da437SPaulo Zanoni {
3894fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
389582a28bcfSDaniel Vetter 	u32 mask;
3896d46da437SPaulo Zanoni 
38976e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3898692a04cfSDaniel Vetter 		return;
3899692a04cfSDaniel Vetter 
39006e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
39015c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
39024ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
39035c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
39044ebc6509SDhinakaran Pandiyan 	else
39054ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
39068664281bSPaulo Zanoni 
390765f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3908d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
39092a57d9ccSImre Deak 
39102a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
39112a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
39121a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
39132a57d9ccSImre Deak 	else
39142a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3915d46da437SPaulo Zanoni }
3916d46da437SPaulo Zanoni 
39170a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
39180a9a8c91SDaniel Vetter {
3919fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3920b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
39210a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
39220a9a8c91SDaniel Vetter 
39230a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
39240a9a8c91SDaniel Vetter 
39250a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
39263c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
39270a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3928772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3929772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
39300a9a8c91SDaniel Vetter 	}
39310a9a8c91SDaniel Vetter 
39320a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3933cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
3934f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
39350a9a8c91SDaniel Vetter 	} else {
39360a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
39370a9a8c91SDaniel Vetter 	}
39380a9a8c91SDaniel Vetter 
3939b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs);
39400a9a8c91SDaniel Vetter 
3941b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
394278e68d36SImre Deak 		/*
394378e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
394478e68d36SImre Deak 		 * itself is enabled/disabled.
394578e68d36SImre Deak 		 */
39468a68d464SChris Wilson 		if (HAS_ENGINE(dev_priv, VECS0)) {
39470a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3948f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3949f4e9af4fSAkash Goel 		}
39500a9a8c91SDaniel Vetter 
3951f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3952b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs);
39530a9a8c91SDaniel Vetter 	}
39540a9a8c91SDaniel Vetter }
39550a9a8c91SDaniel Vetter 
3956f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3957036a4a7dSZhenyu Wang {
3958fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3959b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
39608e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
39618e76f8dcSPaulo Zanoni 
3962b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
39638e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3964842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
39658e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
396623bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
396723bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
39688e76f8dcSPaulo Zanoni 	} else {
39698e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3970842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3971842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3972e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3973e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3974e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
39758e76f8dcSPaulo Zanoni 	}
3976036a4a7dSZhenyu Wang 
3977fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3978b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
39791aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
3980fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3981fc340442SDaniel Vetter 	}
3982fc340442SDaniel Vetter 
39831ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3984036a4a7dSZhenyu Wang 
3985622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3986622364b6SPaulo Zanoni 
3987b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3988b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3989036a4a7dSZhenyu Wang 
39900a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3991036a4a7dSZhenyu Wang 
39921a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
39931a56b1a2SImre Deak 
3994d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
39957fe0b973SKeith Packard 
399650a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
39976005ce42SDaniel Vetter 		/* Enable PCU event interrupts
39986005ce42SDaniel Vetter 		 *
39996005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
40004bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
40014bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
4002d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
4003fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
4004d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
4005f97108d1SJesse Barnes 	}
4006f97108d1SJesse Barnes 
4007036a4a7dSZhenyu Wang 	return 0;
4008036a4a7dSZhenyu Wang }
4009036a4a7dSZhenyu Wang 
4010f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
4011f8b79e58SImre Deak {
401267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4013f8b79e58SImre Deak 
4014f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
4015f8b79e58SImre Deak 		return;
4016f8b79e58SImre Deak 
4017f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4018f8b79e58SImre Deak 
4019d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4020d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4021ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4022f8b79e58SImre Deak 	}
4023d6c69803SVille Syrjälä }
4024f8b79e58SImre Deak 
4025f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4026f8b79e58SImre Deak {
402767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4028f8b79e58SImre Deak 
4029f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4030f8b79e58SImre Deak 		return;
4031f8b79e58SImre Deak 
4032f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4033f8b79e58SImre Deak 
4034950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4035ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4036f8b79e58SImre Deak }
4037f8b79e58SImre Deak 
40380e6c9a9eSVille Syrjälä 
40390e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
40400e6c9a9eSVille Syrjälä {
4041fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
40420e6c9a9eSVille Syrjälä 
40430a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
40447e231dbeSJesse Barnes 
4045ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
40469918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4047ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4048ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4049ad22d106SVille Syrjälä 
40507e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
405134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
405220afbda2SDaniel Vetter 
405320afbda2SDaniel Vetter 	return 0;
405420afbda2SDaniel Vetter }
405520afbda2SDaniel Vetter 
4056abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
4057abd58f01SBen Widawsky {
4058b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4059b16b2a2fSPaulo Zanoni 
4060abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4061a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
40628a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
406373d477f6SOscar Mateo 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
406473d477f6SOscar Mateo 		 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
40658a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT),
40668a68d464SChris Wilson 
40678a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
40688a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
4069abd58f01SBen Widawsky 		 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
40708a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT),
40718a68d464SChris Wilson 
4072abd58f01SBen Widawsky 		0,
40738a68d464SChris Wilson 
40748a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
40758a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)
4076abd58f01SBen Widawsky 	};
4077abd58f01SBen Widawsky 
4078f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
4079f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4080b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
4081b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
408278e68d36SImre Deak 	/*
408378e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
408426705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
408578e68d36SImre Deak 	 */
4086b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
4087b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4088abd58f01SBen Widawsky }
4089abd58f01SBen Widawsky 
4090abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4091abd58f01SBen Widawsky {
4092b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4093b16b2a2fSPaulo Zanoni 
4094a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4095a9c287c9SJani Nikula 	u32 de_pipe_enables;
40963a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
40973a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4098df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
40993a3b3c7dSVille Syrjälä 	enum pipe pipe;
4100770de83dSDamien Lespiau 
4101df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4102df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4103df0d28c1SDhinakaran Pandiyan 
4104bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4105842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
41063a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
410788e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4108cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
41093a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
41103a3b3c7dSVille Syrjälä 	} else {
4111842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
41123a3b3c7dSVille Syrjälä 	}
4113770de83dSDamien Lespiau 
4114bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4115bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4116bb187e93SJames Ausmus 
41179bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4118a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4119a324fcacSRodrigo Vivi 
4120770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4121770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4122770de83dSDamien Lespiau 
41233a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4124cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4125a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4126a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
41273a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
41283a3b3c7dSVille Syrjälä 
4129b16b2a2fSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
413054fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4131e04f7eceSVille Syrjälä 
41320a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
41330a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4134abd58f01SBen Widawsky 
4135f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4136813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4137b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
4138813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
413935079899SPaulo Zanoni 					  de_pipe_enables);
41400a195c02SMika Kahola 	}
4141abd58f01SBen Widawsky 
4142b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
4143b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
41442a57d9ccSImre Deak 
4145121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4146121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4147b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4148b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4149121e758eSDhinakaran Pandiyan 
4150b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
4151b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
4152121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4153121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
41542a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4155121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
41561a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4157abd58f01SBen Widawsky 	}
4158121e758eSDhinakaran Pandiyan }
4159abd58f01SBen Widawsky 
4160abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
4161abd58f01SBen Widawsky {
4162fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4163abd58f01SBen Widawsky 
41646e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4165622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
4166622364b6SPaulo Zanoni 
4167abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4168abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4169abd58f01SBen Widawsky 
41706e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4171abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
4172abd58f01SBen Widawsky 
417325286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
4174abd58f01SBen Widawsky 
4175abd58f01SBen Widawsky 	return 0;
4176abd58f01SBen Widawsky }
4177abd58f01SBen Widawsky 
417851951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
417951951ae7SMika Kuoppala {
418051951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
418151951ae7SMika Kuoppala 
418251951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
418351951ae7SMika Kuoppala 
418451951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
418551951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
418651951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
418751951ae7SMika Kuoppala 
418851951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
418951951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
419051951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
419151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
419251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
419351951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
419451951ae7SMika Kuoppala 
4195d02b98b8SOscar Mateo 	/*
4196d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4197d02b98b8SOscar Mateo 	 * is enabled/disabled.
4198d02b98b8SOscar Mateo 	 */
4199d02b98b8SOscar Mateo 	dev_priv->pm_ier = 0x0;
4200d02b98b8SOscar Mateo 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4201d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4202d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
420351951ae7SMika Kuoppala }
420451951ae7SMika Kuoppala 
420531604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev)
420631604222SAnusha Srivatsa {
420731604222SAnusha Srivatsa 	struct drm_i915_private *dev_priv = to_i915(dev);
420831604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
420931604222SAnusha Srivatsa 
421031604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
421131604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
421231604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
421331604222SAnusha Srivatsa 
421465f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
421531604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
421631604222SAnusha Srivatsa 
421731604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
421831604222SAnusha Srivatsa }
421931604222SAnusha Srivatsa 
422051951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
422151951ae7SMika Kuoppala {
422251951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
4223b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4224df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
422551951ae7SMika Kuoppala 
422629b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
422731604222SAnusha Srivatsa 		icp_irq_postinstall(dev);
422831604222SAnusha Srivatsa 
422951951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
423051951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
423151951ae7SMika Kuoppala 
4232b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4233df0d28c1SDhinakaran Pandiyan 
423451951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
423551951ae7SMika Kuoppala 
423625286aacSDaniele Ceraolo Spurio 	gen11_master_intr_enable(dev_priv->uncore.regs);
4237c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
423851951ae7SMika Kuoppala 
423951951ae7SMika Kuoppala 	return 0;
424051951ae7SMika Kuoppala }
424151951ae7SMika Kuoppala 
424243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
424343f328d7SVille Syrjälä {
4244fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
424543f328d7SVille Syrjälä 
424643f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
424743f328d7SVille Syrjälä 
4248ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
42499918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4250ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4251ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4252ad22d106SVille Syrjälä 
4253e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
425443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
425543f328d7SVille Syrjälä 
425643f328d7SVille Syrjälä 	return 0;
425743f328d7SVille Syrjälä }
425843f328d7SVille Syrjälä 
42596bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
4260c2798b19SChris Wilson {
4261fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4262b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4263c2798b19SChris Wilson 
426444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
426544d9241eSVille Syrjälä 
4266b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
4267c2798b19SChris Wilson }
4268c2798b19SChris Wilson 
4269c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
4270c2798b19SChris Wilson {
4271fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4272b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4273e9e9848aSVille Syrjälä 	u16 enable_mask;
4274c2798b19SChris Wilson 
4275045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
4276045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
4277c2798b19SChris Wilson 
4278c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4279c2798b19SChris Wilson 	dev_priv->irq_mask =
4280c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
428116659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
428216659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4283c2798b19SChris Wilson 
4284e9e9848aSVille Syrjälä 	enable_mask =
4285c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4286c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
428716659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4288e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4289e9e9848aSVille Syrjälä 
4290b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
4291c2798b19SChris Wilson 
4292379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4293379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4294d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4295755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4296755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4297d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4298379ef82dSDaniel Vetter 
4299c2798b19SChris Wilson 	return 0;
4300c2798b19SChris Wilson }
4301c2798b19SChris Wilson 
430278c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv,
430378c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
430478c357ddSVille Syrjälä {
430578c357ddSVille Syrjälä 	u16 emr;
430678c357ddSVille Syrjälä 
430778c357ddSVille Syrjälä 	*eir = I915_READ16(EIR);
430878c357ddSVille Syrjälä 
430978c357ddSVille Syrjälä 	if (*eir)
431078c357ddSVille Syrjälä 		I915_WRITE16(EIR, *eir);
431178c357ddSVille Syrjälä 
431278c357ddSVille Syrjälä 	*eir_stuck = I915_READ16(EIR);
431378c357ddSVille Syrjälä 	if (*eir_stuck == 0)
431478c357ddSVille Syrjälä 		return;
431578c357ddSVille Syrjälä 
431678c357ddSVille Syrjälä 	/*
431778c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
431878c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
431978c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
432078c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
432178c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
432278c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
432378c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
432478c357ddSVille Syrjälä 	 * remains set.
432578c357ddSVille Syrjälä 	 */
432678c357ddSVille Syrjälä 	emr = I915_READ16(EMR);
432778c357ddSVille Syrjälä 	I915_WRITE16(EMR, 0xffff);
432878c357ddSVille Syrjälä 	I915_WRITE16(EMR, emr | *eir_stuck);
432978c357ddSVille Syrjälä }
433078c357ddSVille Syrjälä 
433178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
433278c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
433378c357ddSVille Syrjälä {
433478c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
433578c357ddSVille Syrjälä 
433678c357ddSVille Syrjälä 	if (eir_stuck)
433778c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
433878c357ddSVille Syrjälä }
433978c357ddSVille Syrjälä 
434078c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
434178c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
434278c357ddSVille Syrjälä {
434378c357ddSVille Syrjälä 	u32 emr;
434478c357ddSVille Syrjälä 
434578c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
434678c357ddSVille Syrjälä 
434778c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
434878c357ddSVille Syrjälä 
434978c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
435078c357ddSVille Syrjälä 	if (*eir_stuck == 0)
435178c357ddSVille Syrjälä 		return;
435278c357ddSVille Syrjälä 
435378c357ddSVille Syrjälä 	/*
435478c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
435578c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
435678c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
435778c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
435878c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
435978c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
436078c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
436178c357ddSVille Syrjälä 	 * remains set.
436278c357ddSVille Syrjälä 	 */
436378c357ddSVille Syrjälä 	emr = I915_READ(EMR);
436478c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
436578c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
436678c357ddSVille Syrjälä }
436778c357ddSVille Syrjälä 
436878c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
436978c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
437078c357ddSVille Syrjälä {
437178c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
437278c357ddSVille Syrjälä 
437378c357ddSVille Syrjälä 	if (eir_stuck)
437478c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
437578c357ddSVille Syrjälä }
437678c357ddSVille Syrjälä 
4377ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4378c2798b19SChris Wilson {
437945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4380fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4381af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4382c2798b19SChris Wilson 
43832dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43842dd2a883SImre Deak 		return IRQ_NONE;
43852dd2a883SImre Deak 
43861f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43871f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
43881f814dacSImre Deak 
4389af722d28SVille Syrjälä 	do {
4390af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
439178c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4392af722d28SVille Syrjälä 		u16 iir;
4393af722d28SVille Syrjälä 
43949d9523d8SPaulo Zanoni 		iir = I915_READ16(GEN2_IIR);
4395c2798b19SChris Wilson 		if (iir == 0)
4396af722d28SVille Syrjälä 			break;
4397c2798b19SChris Wilson 
4398af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4399c2798b19SChris Wilson 
4400eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4401eb64343cSVille Syrjälä 		 * signalled in iir */
4402eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4403c2798b19SChris Wilson 
440478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
440578c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
440678c357ddSVille Syrjälä 
44079d9523d8SPaulo Zanoni 		I915_WRITE16(GEN2_IIR, iir);
4408c2798b19SChris Wilson 
4409c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44108a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4411c2798b19SChris Wilson 
441278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
441378c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4414af722d28SVille Syrjälä 
4415eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4416af722d28SVille Syrjälä 	} while (0);
4417c2798b19SChris Wilson 
44181f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
44191f814dacSImre Deak 
44201f814dacSImre Deak 	return ret;
4421c2798b19SChris Wilson }
4422c2798b19SChris Wilson 
44236bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4424a266c7d5SChris Wilson {
4425fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4426b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4427a266c7d5SChris Wilson 
442856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
44290706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4430a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4431a266c7d5SChris Wilson 	}
4432a266c7d5SChris Wilson 
443344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
443444d9241eSVille Syrjälä 
4435b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4436a266c7d5SChris Wilson }
4437a266c7d5SChris Wilson 
4438a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4439a266c7d5SChris Wilson {
4440fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4441b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
444238bde180SChris Wilson 	u32 enable_mask;
4443a266c7d5SChris Wilson 
4444045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4445045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
444638bde180SChris Wilson 
444738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
444838bde180SChris Wilson 	dev_priv->irq_mask =
444938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
445038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
445116659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
445216659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
445338bde180SChris Wilson 
445438bde180SChris Wilson 	enable_mask =
445538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
445638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
445738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
445816659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
445938bde180SChris Wilson 		I915_USER_INTERRUPT;
446038bde180SChris Wilson 
446156b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4462a266c7d5SChris Wilson 		/* Enable in IER... */
4463a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4464a266c7d5SChris Wilson 		/* and unmask in IMR */
4465a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4466a266c7d5SChris Wilson 	}
4467a266c7d5SChris Wilson 
4468b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4469a266c7d5SChris Wilson 
4470379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4471379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4472d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4473755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4474755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4475d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4476379ef82dSDaniel Vetter 
4477c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4478c30bb1fdSVille Syrjälä 
447920afbda2SDaniel Vetter 	return 0;
448020afbda2SDaniel Vetter }
448120afbda2SDaniel Vetter 
4482ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4483a266c7d5SChris Wilson {
448445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4485fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4486af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4487a266c7d5SChris Wilson 
44882dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44892dd2a883SImre Deak 		return IRQ_NONE;
44902dd2a883SImre Deak 
44911f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44921f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44931f814dacSImre Deak 
449438bde180SChris Wilson 	do {
4495eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
449678c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4497af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4498af722d28SVille Syrjälä 		u32 iir;
4499a266c7d5SChris Wilson 
45009d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4501af722d28SVille Syrjälä 		if (iir == 0)
4502af722d28SVille Syrjälä 			break;
4503af722d28SVille Syrjälä 
4504af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4505af722d28SVille Syrjälä 
4506af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4507af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4508af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4509a266c7d5SChris Wilson 
4510eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4511eb64343cSVille Syrjälä 		 * signalled in iir */
4512eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4513a266c7d5SChris Wilson 
451478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
451578c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
451678c357ddSVille Syrjälä 
45179d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4518a266c7d5SChris Wilson 
4519a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45208a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4521a266c7d5SChris Wilson 
452278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
452378c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4524a266c7d5SChris Wilson 
4525af722d28SVille Syrjälä 		if (hotplug_status)
4526af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4527af722d28SVille Syrjälä 
4528af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4529af722d28SVille Syrjälä 	} while (0);
4530a266c7d5SChris Wilson 
45311f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45321f814dacSImre Deak 
4533a266c7d5SChris Wilson 	return ret;
4534a266c7d5SChris Wilson }
4535a266c7d5SChris Wilson 
45366bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4537a266c7d5SChris Wilson {
4538fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4539b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4540a266c7d5SChris Wilson 
45410706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4542a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4543a266c7d5SChris Wilson 
454444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
454544d9241eSVille Syrjälä 
4546b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4547a266c7d5SChris Wilson }
4548a266c7d5SChris Wilson 
4549a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4550a266c7d5SChris Wilson {
4551fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4552b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4553bbba0a97SChris Wilson 	u32 enable_mask;
4554a266c7d5SChris Wilson 	u32 error_mask;
4555a266c7d5SChris Wilson 
4556045cebd2SVille Syrjälä 	/*
4557045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4558045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4559045cebd2SVille Syrjälä 	 */
4560045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4561045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4562045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4563045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4564045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4565045cebd2SVille Syrjälä 	} else {
4566045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4567045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4568045cebd2SVille Syrjälä 	}
4569045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4570045cebd2SVille Syrjälä 
4571a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4572c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4573c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4574adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4575bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4576bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
457778c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4578bbba0a97SChris Wilson 
4579c30bb1fdSVille Syrjälä 	enable_mask =
4580c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4581c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4582c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4583c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
458478c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4585c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4586bbba0a97SChris Wilson 
458791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4588bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4589a266c7d5SChris Wilson 
4590b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4591c30bb1fdSVille Syrjälä 
4592b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4593b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4594d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4595755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4596755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4597755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4598d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4599a266c7d5SChris Wilson 
460091d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
460120afbda2SDaniel Vetter 
460220afbda2SDaniel Vetter 	return 0;
460320afbda2SDaniel Vetter }
460420afbda2SDaniel Vetter 
460591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
460620afbda2SDaniel Vetter {
460720afbda2SDaniel Vetter 	u32 hotplug_en;
460820afbda2SDaniel Vetter 
460967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4610b5ea2d56SDaniel Vetter 
4611adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4612e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
461391d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4614a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4615a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4616a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4617a266c7d5SChris Wilson 	*/
461891d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4619a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4620a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4621a266c7d5SChris Wilson 
4622a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
46230706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4624f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4625f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4626f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
46270706f17cSEgbert Eich 					     hotplug_en);
4628a266c7d5SChris Wilson }
4629a266c7d5SChris Wilson 
4630ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4631a266c7d5SChris Wilson {
463245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4633fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4634af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4635a266c7d5SChris Wilson 
46362dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46372dd2a883SImre Deak 		return IRQ_NONE;
46382dd2a883SImre Deak 
46391f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
46401f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
46411f814dacSImre Deak 
4642af722d28SVille Syrjälä 	do {
4643eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
464478c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4645af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4646af722d28SVille Syrjälä 		u32 iir;
46472c8ba29fSChris Wilson 
46489d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4649af722d28SVille Syrjälä 		if (iir == 0)
4650af722d28SVille Syrjälä 			break;
4651af722d28SVille Syrjälä 
4652af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4653af722d28SVille Syrjälä 
4654af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4655af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4656a266c7d5SChris Wilson 
4657eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4658eb64343cSVille Syrjälä 		 * signalled in iir */
4659eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4660a266c7d5SChris Wilson 
466178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
466278c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
466378c357ddSVille Syrjälä 
46649d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4665a266c7d5SChris Wilson 
4666a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
46678a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4668af722d28SVille Syrjälä 
4669a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
46708a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4671a266c7d5SChris Wilson 
467278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
467378c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4674515ac2bbSDaniel Vetter 
4675af722d28SVille Syrjälä 		if (hotplug_status)
4676af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4677af722d28SVille Syrjälä 
4678af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4679af722d28SVille Syrjälä 	} while (0);
4680a266c7d5SChris Wilson 
46811f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
46821f814dacSImre Deak 
4683a266c7d5SChris Wilson 	return ret;
4684a266c7d5SChris Wilson }
4685a266c7d5SChris Wilson 
4686fca52a55SDaniel Vetter /**
4687fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4688fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4689fca52a55SDaniel Vetter  *
4690fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4691fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4692fca52a55SDaniel Vetter  */
4693b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4694f71d4af4SJesse Barnes {
469591c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4696562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4697cefcff8fSJoonas Lahtinen 	int i;
46988b2e326dSChris Wilson 
4699d938da6bSVille Syrjälä 	if (IS_I945GM(dev_priv))
4700d938da6bSVille Syrjälä 		i945gm_vblank_work_init(dev_priv);
4701d938da6bSVille Syrjälä 
470277913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
470377913b39SJani Nikula 
4704562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4705cefcff8fSJoonas Lahtinen 
4706a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4707cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4708cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
47098b2e326dSChris Wilson 
47104805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
471126705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
471226705e20SSagar Arun Kamble 
4713a6706b45SDeepak S 	/* Let's track the enabled rps events */
4714666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
47156c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4716e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
471731685c25SDeepak S 	else
47184668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
47194668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
47204668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4721a6706b45SDeepak S 
4722917dc6b5SMika Kuoppala 	/* We share the register with other engine */
4723917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) > 9)
4724917dc6b5SMika Kuoppala 		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);
4725917dc6b5SMika Kuoppala 
4726562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
47271800ad25SSagar Arun Kamble 
47281800ad25SSagar Arun Kamble 	/*
4729acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
47301800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
47311800ad25SSagar Arun Kamble 	 *
47321800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
47331800ad25SSagar Arun Kamble 	 */
4734bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4735562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
47361800ad25SSagar Arun Kamble 
4737bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4738562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
47391800ad25SSagar Arun Kamble 
474032db0b65SVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
4741fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
474232db0b65SVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 3)
4743391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4744f71d4af4SJesse Barnes 
474521da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
474621da2700SVille Syrjälä 
4747262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4748262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4749262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4750262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4751262fd485SChris Wilson 	 * in this case to the runtime pm.
4752262fd485SChris Wilson 	 */
4753262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4754262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4755262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4756262fd485SChris Wilson 
4757317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
47589a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
47599a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
47609a64c650SLyude Paul 	 * sideband messaging with MST.
47619a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
47629a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
47639a64c650SLyude Paul 	 */
47649a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4765317eaa95SLyude 
47661bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4767f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4768f71d4af4SJesse Barnes 
4769b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
477043f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
47716bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
477243f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
47736bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
477486e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
477586e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
477643f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4777b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
47787e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
47796bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
47807e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
47816bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
478286e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
478386e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4784fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
478551951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
478651951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
478751951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
478851951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
478951951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
479051951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
479151951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
4792121e758eSDhinakaran Pandiyan 		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4793bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4794abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4795723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4796abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
47976bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4798abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4799abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4800cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4801e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4802c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
48036dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
48046dbf30ceSVille Syrjälä 		else
48053a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
48066e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4807f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4808723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4809f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
48106bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4811f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4812f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4813e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4814f71d4af4SJesse Barnes 	} else {
4815cf819effSLucas De Marchi 		if (IS_GEN(dev_priv, 2)) {
48166bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4817c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4818c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
48196bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
482086e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
482186e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4822d938da6bSVille Syrjälä 		} else if (IS_I945GM(dev_priv)) {
4823d938da6bSVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4824d938da6bSVille Syrjälä 			dev->driver->irq_postinstall = i915_irq_postinstall;
4825d938da6bSVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4826d938da6bSVille Syrjälä 			dev->driver->irq_handler = i915_irq_handler;
4827d938da6bSVille Syrjälä 			dev->driver->enable_vblank = i945gm_enable_vblank;
4828d938da6bSVille Syrjälä 			dev->driver->disable_vblank = i945gm_disable_vblank;
4829cf819effSLucas De Marchi 		} else if (IS_GEN(dev_priv, 3)) {
48306bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4831a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
48326bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4833a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
483486e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
483586e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4836c2798b19SChris Wilson 		} else {
48376bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4838a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
48396bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4840a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
484186e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
484286e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4843c2798b19SChris Wilson 		}
4844778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4845778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4846f71d4af4SJesse Barnes 	}
4847f71d4af4SJesse Barnes }
484820afbda2SDaniel Vetter 
4849fca52a55SDaniel Vetter /**
4850cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4851cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4852cefcff8fSJoonas Lahtinen  *
4853cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4854cefcff8fSJoonas Lahtinen  */
4855cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4856cefcff8fSJoonas Lahtinen {
4857cefcff8fSJoonas Lahtinen 	int i;
4858cefcff8fSJoonas Lahtinen 
4859d938da6bSVille Syrjälä 	if (IS_I945GM(i915))
4860d938da6bSVille Syrjälä 		i945gm_vblank_work_fini(i915);
4861d938da6bSVille Syrjälä 
4862cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4863cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4864cefcff8fSJoonas Lahtinen }
4865cefcff8fSJoonas Lahtinen 
4866cefcff8fSJoonas Lahtinen /**
4867fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4868fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4869fca52a55SDaniel Vetter  *
4870fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4871fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4872fca52a55SDaniel Vetter  *
4873fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4874fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4875fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4876fca52a55SDaniel Vetter  */
48772aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
48782aeb7d3aSDaniel Vetter {
48792aeb7d3aSDaniel Vetter 	/*
48802aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
48812aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
48822aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
48832aeb7d3aSDaniel Vetter 	 */
4884ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
48852aeb7d3aSDaniel Vetter 
488691c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
48872aeb7d3aSDaniel Vetter }
48882aeb7d3aSDaniel Vetter 
4889fca52a55SDaniel Vetter /**
4890fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4891fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4892fca52a55SDaniel Vetter  *
4893fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4894fca52a55SDaniel Vetter  * resources acquired in the init functions.
4895fca52a55SDaniel Vetter  */
48962aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
48972aeb7d3aSDaniel Vetter {
489891c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
48992aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4900ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
49012aeb7d3aSDaniel Vetter }
49022aeb7d3aSDaniel Vetter 
4903fca52a55SDaniel Vetter /**
4904fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4905fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4906fca52a55SDaniel Vetter  *
4907fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4908fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4909fca52a55SDaniel Vetter  */
4910b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4911c67a470bSPaulo Zanoni {
491291c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4913ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
491491c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4915c67a470bSPaulo Zanoni }
4916c67a470bSPaulo Zanoni 
4917fca52a55SDaniel Vetter /**
4918fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4919fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4920fca52a55SDaniel Vetter  *
4921fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4922fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4923fca52a55SDaniel Vetter  */
4924b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4925c67a470bSPaulo Zanoni {
4926ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
492791c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
492891c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4929c67a470bSPaulo Zanoni }
4930