xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 1d455f8de8e8a211cc91e19484eeda2e454531a1)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/cpuidle.h>
3355367a27SJani Nikula #include <linux/slab.h>
3455367a27SJani Nikula #include <linux/sysrq.h>
3555367a27SJani Nikula 
36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3755367a27SJani Nikula #include <drm/drm_irq.h>
38760285e7SDavid Howells #include <drm/i915_drm.h>
3955367a27SJani Nikula 
40*1d455f8dSJani Nikula #include "display/intel_display_types.h"
41df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
42df0566a6SJani Nikula #include "display/intel_hotplug.h"
43df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
44df0566a6SJani Nikula #include "display/intel_psr.h"
45df0566a6SJani Nikula 
462239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
472239e6dfSDaniele Ceraolo Spurio 
48c0e09200SDave Airlie #include "i915_drv.h"
49440e2b3dSJani Nikula #include "i915_irq.h"
501c5d22f7SChris Wilson #include "i915_trace.h"
51d13616dbSJani Nikula #include "intel_pm.h"
52c0e09200SDave Airlie 
53fca52a55SDaniel Vetter /**
54fca52a55SDaniel Vetter  * DOC: interrupt handling
55fca52a55SDaniel Vetter  *
56fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
57fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
58fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
59fca52a55SDaniel Vetter  */
60fca52a55SDaniel Vetter 
6148ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
6248ef15d3SJosé Roberto de Souza 
63e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
64e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
65e4ce95aaSVille Syrjälä };
66e4ce95aaSVille Syrjälä 
6723bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
6823bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
6923bb4cb5SVille Syrjälä };
7023bb4cb5SVille Syrjälä 
713a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
723a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
733a3b3c7dSVille Syrjälä };
743a3b3c7dSVille Syrjälä 
757c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
76e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
77e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
837c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
84e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8573c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
9126951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
9274c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
9326951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
9426951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9526951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
9626951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
9726951cafSXiong Zhang };
9826951cafSXiong Zhang 
997c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
100e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
101e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
102e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
103e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
104e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
105e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
106e5868a31SEgbert Eich };
107e5868a31SEgbert Eich 
1087c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
109e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
110e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
111e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
112e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
113e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
114e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
115e5868a31SEgbert Eich };
116e5868a31SEgbert Eich 
1174bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
118e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
119e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
120e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
121e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
122e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
123e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
124e5868a31SEgbert Eich };
125e5868a31SEgbert Eich 
126e0a20ad7SShashank Sharma /* BXT hpd list */
127e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1287f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
129e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
130e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
131e0a20ad7SShashank Sharma };
132e0a20ad7SShashank Sharma 
133b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
134b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
135b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
136b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
137b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
138121e758eSDhinakaran Pandiyan };
139121e758eSDhinakaran Pandiyan 
14048ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = {
14148ef15d3SJosé Roberto de Souza 	[HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
14248ef15d3SJosé Roberto de Souza 	[HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
14348ef15d3SJosé Roberto de Souza 	[HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
14448ef15d3SJosé Roberto de Souza 	[HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
14548ef15d3SJosé Roberto de Souza 	[HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
14648ef15d3SJosé Roberto de Souza 	[HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG
14748ef15d3SJosé Roberto de Souza };
14848ef15d3SJosé Roberto de Souza 
14931604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
15031604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
15131604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
15231604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
15331604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
15431604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
15531604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
15631604222SAnusha Srivatsa };
15731604222SAnusha Srivatsa 
158c6f7acb8SMatt Roper static const u32 hpd_mcc[HPD_NUM_PINS] = {
159c6f7acb8SMatt Roper 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
160c6f7acb8SMatt Roper 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
161c6f7acb8SMatt Roper 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP
162c6f7acb8SMatt Roper };
163c6f7acb8SMatt Roper 
16452dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = {
16552dfdba0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
16652dfdba0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
16752dfdba0SLucas De Marchi 	[HPD_PORT_C] = SDE_DDIC_HOTPLUG_TGP,
16852dfdba0SLucas De Marchi 	[HPD_PORT_D] = SDE_TC1_HOTPLUG_ICP,
16952dfdba0SLucas De Marchi 	[HPD_PORT_E] = SDE_TC2_HOTPLUG_ICP,
17052dfdba0SLucas De Marchi 	[HPD_PORT_F] = SDE_TC3_HOTPLUG_ICP,
17152dfdba0SLucas De Marchi 	[HPD_PORT_G] = SDE_TC4_HOTPLUG_ICP,
17252dfdba0SLucas De Marchi 	[HPD_PORT_H] = SDE_TC5_HOTPLUG_TGP,
17352dfdba0SLucas De Marchi 	[HPD_PORT_I] = SDE_TC6_HOTPLUG_TGP,
17452dfdba0SLucas De Marchi };
17552dfdba0SLucas De Marchi 
17665f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
17768eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
17868eb49b1SPaulo Zanoni {
17965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
18065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
18168eb49b1SPaulo Zanoni 
18265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
18368eb49b1SPaulo Zanoni 
1845c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
18565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
18665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
18765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
18865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
18968eb49b1SPaulo Zanoni }
1905c502442SPaulo Zanoni 
19165f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore)
19268eb49b1SPaulo Zanoni {
19365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
19465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
195a9d356a6SPaulo Zanoni 
19665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
19768eb49b1SPaulo Zanoni 
19868eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
19965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
20065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
20165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
20265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
20368eb49b1SPaulo Zanoni }
20468eb49b1SPaulo Zanoni 
205b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \
20668eb49b1SPaulo Zanoni ({ \
20768eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
208b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \
20968eb49b1SPaulo Zanoni 		       GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
21068eb49b1SPaulo Zanoni })
21168eb49b1SPaulo Zanoni 
212b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \
213b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER)
21468eb49b1SPaulo Zanoni 
215b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \
216b16b2a2fSPaulo Zanoni 	gen2_irq_reset(uncore)
217e9e9848aSVille Syrjälä 
218337ba017SPaulo Zanoni /*
219337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
220337ba017SPaulo Zanoni  */
22165f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
222b51a2842SVille Syrjälä {
22365f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
224b51a2842SVille Syrjälä 
225b51a2842SVille Syrjälä 	if (val == 0)
226b51a2842SVille Syrjälä 		return;
227b51a2842SVille Syrjälä 
228b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
229f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
23065f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
23165f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
23265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
23365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
234b51a2842SVille Syrjälä }
235337ba017SPaulo Zanoni 
23665f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
237e9e9848aSVille Syrjälä {
23865f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
239e9e9848aSVille Syrjälä 
240e9e9848aSVille Syrjälä 	if (val == 0)
241e9e9848aSVille Syrjälä 		return;
242e9e9848aSVille Syrjälä 
243e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
2449d9523d8SPaulo Zanoni 	     i915_mmio_reg_offset(GEN2_IIR), val);
24565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
24665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
24765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
24865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
249e9e9848aSVille Syrjälä }
250e9e9848aSVille Syrjälä 
25165f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore,
25268eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
25368eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
25468eb49b1SPaulo Zanoni 			  i915_reg_t iir)
25568eb49b1SPaulo Zanoni {
25665f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
25735079899SPaulo Zanoni 
25865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
25965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
26065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
26168eb49b1SPaulo Zanoni }
26235079899SPaulo Zanoni 
26365f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore,
2642918c3caSPaulo Zanoni 			  u32 imr_val, u32 ier_val)
26568eb49b1SPaulo Zanoni {
26665f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
26768eb49b1SPaulo Zanoni 
26865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
26965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
27065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
27168eb49b1SPaulo Zanoni }
27268eb49b1SPaulo Zanoni 
273b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \
27468eb49b1SPaulo Zanoni ({ \
27568eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
276b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
27768eb49b1SPaulo Zanoni 		      GEN8_##type##_IMR(which_), imr_val, \
27868eb49b1SPaulo Zanoni 		      GEN8_##type##_IER(which_), ier_val, \
27968eb49b1SPaulo Zanoni 		      GEN8_##type##_IIR(which_)); \
28068eb49b1SPaulo Zanoni })
28168eb49b1SPaulo Zanoni 
282b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \
283b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
28468eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
28568eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
28668eb49b1SPaulo Zanoni 		      type##IIR)
28768eb49b1SPaulo Zanoni 
288b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \
289b16b2a2fSPaulo Zanoni 	gen2_irq_init((uncore), imr_val, ier_val)
290e9e9848aSVille Syrjälä 
291c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
292633023a4SDaniele Ceraolo Spurio static void guc_irq_handler(struct intel_guc *guc, u16 guc_iir);
293c9a9a268SImre Deak 
2940706f17cSEgbert Eich /* For display hotplug interrupt */
2950706f17cSEgbert Eich static inline void
2960706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
297a9c287c9SJani Nikula 				     u32 mask,
298a9c287c9SJani Nikula 				     u32 bits)
2990706f17cSEgbert Eich {
300a9c287c9SJani Nikula 	u32 val;
3010706f17cSEgbert Eich 
30267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3030706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
3040706f17cSEgbert Eich 
3050706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
3060706f17cSEgbert Eich 	val &= ~mask;
3070706f17cSEgbert Eich 	val |= bits;
3080706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
3090706f17cSEgbert Eich }
3100706f17cSEgbert Eich 
3110706f17cSEgbert Eich /**
3120706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3130706f17cSEgbert Eich  * @dev_priv: driver private
3140706f17cSEgbert Eich  * @mask: bits to update
3150706f17cSEgbert Eich  * @bits: bits to enable
3160706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3170706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3180706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3190706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3200706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3210706f17cSEgbert Eich  * version is also available.
3220706f17cSEgbert Eich  */
3230706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
324a9c287c9SJani Nikula 				   u32 mask,
325a9c287c9SJani Nikula 				   u32 bits)
3260706f17cSEgbert Eich {
3270706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3280706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3290706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3300706f17cSEgbert Eich }
3310706f17cSEgbert Eich 
33296606f3bSOscar Mateo static u32
3339b77011eSTvrtko Ursulin gen11_gt_engine_identity(struct intel_gt *gt,
33496606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
33596606f3bSOscar Mateo 
3369b77011eSTvrtko Ursulin static bool gen11_reset_one_iir(struct intel_gt *gt,
33796606f3bSOscar Mateo 				const unsigned int bank,
33896606f3bSOscar Mateo 				const unsigned int bit)
33996606f3bSOscar Mateo {
3409b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
34196606f3bSOscar Mateo 	u32 dw;
34296606f3bSOscar Mateo 
3439b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
34496606f3bSOscar Mateo 
34596606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
34696606f3bSOscar Mateo 	if (dw & BIT(bit)) {
34796606f3bSOscar Mateo 		/*
34896606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
34996606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
35096606f3bSOscar Mateo 		 */
3519b77011eSTvrtko Ursulin 		gen11_gt_engine_identity(gt, bank, bit);
35296606f3bSOscar Mateo 
35396606f3bSOscar Mateo 		/*
35496606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
35596606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
35696606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
35796606f3bSOscar Mateo 		 * everybody.
35896606f3bSOscar Mateo 		 */
35996606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
36096606f3bSOscar Mateo 
36196606f3bSOscar Mateo 		return true;
36296606f3bSOscar Mateo 	}
36396606f3bSOscar Mateo 
36496606f3bSOscar Mateo 	return false;
36596606f3bSOscar Mateo }
36696606f3bSOscar Mateo 
367d9dc34f1SVille Syrjälä /**
368d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
369d9dc34f1SVille Syrjälä  * @dev_priv: driver private
370d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
371d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
372d9dc34f1SVille Syrjälä  */
373fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
374a9c287c9SJani Nikula 			    u32 interrupt_mask,
375a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
376036a4a7dSZhenyu Wang {
377a9c287c9SJani Nikula 	u32 new_val;
378d9dc34f1SVille Syrjälä 
37967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3804bc9d430SDaniel Vetter 
381d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
382d9dc34f1SVille Syrjälä 
3839df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
384c67a470bSPaulo Zanoni 		return;
385c67a470bSPaulo Zanoni 
386d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
387d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
388d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
389d9dc34f1SVille Syrjälä 
390d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
391d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3921ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3933143a2bfSChris Wilson 		POSTING_READ(DEIMR);
394036a4a7dSZhenyu Wang 	}
395036a4a7dSZhenyu Wang }
396036a4a7dSZhenyu Wang 
39743eaea13SPaulo Zanoni /**
39843eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
39943eaea13SPaulo Zanoni  * @dev_priv: driver private
40043eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
40143eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
40243eaea13SPaulo Zanoni  */
40343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
404a9c287c9SJani Nikula 			      u32 interrupt_mask,
405a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
40643eaea13SPaulo Zanoni {
40767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
40843eaea13SPaulo Zanoni 
40915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
41015a17aaeSDaniel Vetter 
4119df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
412c67a470bSPaulo Zanoni 		return;
413c67a470bSPaulo Zanoni 
41443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
41543eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
41643eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
41743eaea13SPaulo Zanoni }
41843eaea13SPaulo Zanoni 
419a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
42043eaea13SPaulo Zanoni {
42143eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
422e33a4be8STvrtko Ursulin 	intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR);
42343eaea13SPaulo Zanoni }
42443eaea13SPaulo Zanoni 
425a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
42643eaea13SPaulo Zanoni {
42743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
42843eaea13SPaulo Zanoni }
42943eaea13SPaulo Zanoni 
430f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
431b900b949SImre Deak {
432d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
433d02b98b8SOscar Mateo 
434bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
435b900b949SImre Deak }
436b900b949SImre Deak 
43758820574STvrtko Ursulin static void write_pm_imr(struct intel_gt *gt)
438a72fbc3aSImre Deak {
43958820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
44058820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
44158820574STvrtko Ursulin 	u32 mask = gt->pm_imr;
442917dc6b5SMika Kuoppala 	i915_reg_t reg;
443917dc6b5SMika Kuoppala 
44458820574STvrtko Ursulin 	if (INTEL_GEN(i915) >= 11) {
445917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
446917dc6b5SMika Kuoppala 		/* pm is in upper half */
447917dc6b5SMika Kuoppala 		mask = mask << 16;
44858820574STvrtko Ursulin 	} else if (INTEL_GEN(i915) >= 8) {
449917dc6b5SMika Kuoppala 		reg = GEN8_GT_IMR(2);
450917dc6b5SMika Kuoppala 	} else {
451917dc6b5SMika Kuoppala 		reg = GEN6_PMIMR;
452a72fbc3aSImre Deak 	}
453a72fbc3aSImre Deak 
45458820574STvrtko Ursulin 	intel_uncore_write(uncore, reg, mask);
45558820574STvrtko Ursulin 	intel_uncore_posting_read(uncore, reg);
456917dc6b5SMika Kuoppala }
457917dc6b5SMika Kuoppala 
45858820574STvrtko Ursulin static void write_pm_ier(struct intel_gt *gt)
459b900b949SImre Deak {
46058820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
46158820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
46258820574STvrtko Ursulin 	u32 mask = gt->pm_ier;
463917dc6b5SMika Kuoppala 	i915_reg_t reg;
464917dc6b5SMika Kuoppala 
46558820574STvrtko Ursulin 	if (INTEL_GEN(i915) >= 11) {
466917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
467917dc6b5SMika Kuoppala 		/* pm is in upper half */
468917dc6b5SMika Kuoppala 		mask = mask << 16;
46958820574STvrtko Ursulin 	} else if (INTEL_GEN(i915) >= 8) {
470917dc6b5SMika Kuoppala 		reg = GEN8_GT_IER(2);
471917dc6b5SMika Kuoppala 	} else {
472917dc6b5SMika Kuoppala 		reg = GEN6_PMIER;
473917dc6b5SMika Kuoppala 	}
474917dc6b5SMika Kuoppala 
47558820574STvrtko Ursulin 	intel_uncore_write(uncore, reg, mask);
476b900b949SImre Deak }
477b900b949SImre Deak 
478edbfdb45SPaulo Zanoni /**
479edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
48058820574STvrtko Ursulin  * @gt: gt for the interrupts
481edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
482edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
483edbfdb45SPaulo Zanoni  */
48458820574STvrtko Ursulin static void snb_update_pm_irq(struct intel_gt *gt,
485a9c287c9SJani Nikula 			      u32 interrupt_mask,
486a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
487edbfdb45SPaulo Zanoni {
488a9c287c9SJani Nikula 	u32 new_val;
489edbfdb45SPaulo Zanoni 
49015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
49115a17aaeSDaniel Vetter 
49258820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
493edbfdb45SPaulo Zanoni 
49458820574STvrtko Ursulin 	new_val = gt->pm_imr;
495f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
496f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
497f52ecbcfSPaulo Zanoni 
49858820574STvrtko Ursulin 	if (new_val != gt->pm_imr) {
49958820574STvrtko Ursulin 		gt->pm_imr = new_val;
50058820574STvrtko Ursulin 		write_pm_imr(gt);
501edbfdb45SPaulo Zanoni 	}
502f52ecbcfSPaulo Zanoni }
503edbfdb45SPaulo Zanoni 
50458820574STvrtko Ursulin void gen6_unmask_pm_irq(struct intel_gt *gt, u32 mask)
505edbfdb45SPaulo Zanoni {
50658820574STvrtko Ursulin 	if (WARN_ON(!intel_irqs_enabled(gt->i915)))
5079939fba2SImre Deak 		return;
5089939fba2SImre Deak 
50958820574STvrtko Ursulin 	snb_update_pm_irq(gt, mask, mask);
510edbfdb45SPaulo Zanoni }
511edbfdb45SPaulo Zanoni 
51258820574STvrtko Ursulin static void __gen6_mask_pm_irq(struct intel_gt *gt, u32 mask)
5139939fba2SImre Deak {
51458820574STvrtko Ursulin 	snb_update_pm_irq(gt, mask, 0);
5159939fba2SImre Deak }
5169939fba2SImre Deak 
51758820574STvrtko Ursulin void gen6_mask_pm_irq(struct intel_gt *gt, u32 mask)
518edbfdb45SPaulo Zanoni {
51958820574STvrtko Ursulin 	if (WARN_ON(!intel_irqs_enabled(gt->i915)))
5209939fba2SImre Deak 		return;
5219939fba2SImre Deak 
52258820574STvrtko Ursulin 	__gen6_mask_pm_irq(gt, mask);
523f4e9af4fSAkash Goel }
524f4e9af4fSAkash Goel 
5253814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
526f4e9af4fSAkash Goel {
527f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
528f4e9af4fSAkash Goel 
52967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
530f4e9af4fSAkash Goel 
531f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
532f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
533f4e9af4fSAkash Goel 	POSTING_READ(reg);
534f4e9af4fSAkash Goel }
535f4e9af4fSAkash Goel 
53658820574STvrtko Ursulin static void gen6_enable_pm_irq(struct intel_gt *gt, u32 enable_mask)
537f4e9af4fSAkash Goel {
53858820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
539f4e9af4fSAkash Goel 
54058820574STvrtko Ursulin 	gt->pm_ier |= enable_mask;
54158820574STvrtko Ursulin 	write_pm_ier(gt);
54258820574STvrtko Ursulin 	gen6_unmask_pm_irq(gt, enable_mask);
543f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
544f4e9af4fSAkash Goel }
545f4e9af4fSAkash Goel 
54658820574STvrtko Ursulin static void gen6_disable_pm_irq(struct intel_gt *gt, u32 disable_mask)
547f4e9af4fSAkash Goel {
54858820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
549f4e9af4fSAkash Goel 
55058820574STvrtko Ursulin 	gt->pm_ier &= ~disable_mask;
55158820574STvrtko Ursulin 	__gen6_mask_pm_irq(gt, disable_mask);
55258820574STvrtko Ursulin 	write_pm_ier(gt);
553f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
554edbfdb45SPaulo Zanoni }
555edbfdb45SPaulo Zanoni 
556d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
557d02b98b8SOscar Mateo {
558d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
559d02b98b8SOscar Mateo 
5609b77011eSTvrtko Ursulin 	while (gen11_reset_one_iir(&dev_priv->gt, 0, GEN11_GTPM))
56196606f3bSOscar Mateo 		;
562d02b98b8SOscar Mateo 
563d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
564d02b98b8SOscar Mateo 
565d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
566d02b98b8SOscar Mateo }
567d02b98b8SOscar Mateo 
568dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
5693cc134e3SImre Deak {
5703cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
5714668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
572562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
5733cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
5743cc134e3SImre Deak }
5753cc134e3SImre Deak 
57691d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
577b900b949SImre Deak {
57858820574STvrtko Ursulin 	struct intel_gt *gt = &dev_priv->gt;
579562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
580562d9baeSSagar Arun Kamble 
581562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
582f2a91d1aSChris Wilson 		return;
583f2a91d1aSChris Wilson 
584b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
585562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
58696606f3bSOscar Mateo 
587d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
58858820574STvrtko Ursulin 		WARN_ON_ONCE(gen11_reset_one_iir(gt, 0, GEN11_GTPM));
589d02b98b8SOscar Mateo 	else
590c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
59196606f3bSOscar Mateo 
592562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
59358820574STvrtko Ursulin 	gen6_enable_pm_irq(gt, dev_priv->pm_rps_events);
59478e68d36SImre Deak 
595b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
596b900b949SImre Deak }
597b900b949SImre Deak 
598d64575eeSJani Nikula u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915, u32 mask)
599d64575eeSJani Nikula {
600d64575eeSJani Nikula 	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
601d64575eeSJani Nikula }
602d64575eeSJani Nikula 
60391d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
604b900b949SImre Deak {
605562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
606562d9baeSSagar Arun Kamble 
607562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
608f2a91d1aSChris Wilson 		return;
609f2a91d1aSChris Wilson 
610d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
611562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
6129939fba2SImre Deak 
613b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
6149939fba2SImre Deak 
61558820574STvrtko Ursulin 	gen6_disable_pm_irq(&dev_priv->gt, GEN6_PM_RPS_EVENTS);
61658072ccbSImre Deak 
61758072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
618315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
619c33d247dSChris Wilson 
620c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
6213814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
622c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
623c33d247dSChris Wilson 	 * state of the worker can be discarded.
624c33d247dSChris Wilson 	 */
625562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
626d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
627d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
628d02b98b8SOscar Mateo 	else
629c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
630b900b949SImre Deak }
631b900b949SImre Deak 
6329cbd51c2SDaniele Ceraolo Spurio void gen9_reset_guc_interrupts(struct intel_guc *guc)
63326705e20SSagar Arun Kamble {
6342239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6352239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6369cbd51c2SDaniele Ceraolo Spurio 
6372239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6381be333d3SSagar Arun Kamble 
6392239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6402239e6dfSDaniele Ceraolo Spurio 	gen6_reset_pm_iir(i915, gt->pm_guc_events);
6412239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
64226705e20SSagar Arun Kamble }
64326705e20SSagar Arun Kamble 
6449cbd51c2SDaniele Ceraolo Spurio void gen9_enable_guc_interrupts(struct intel_guc *guc)
64526705e20SSagar Arun Kamble {
6462239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6472239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6489cbd51c2SDaniele Ceraolo Spurio 
6492239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6501be333d3SSagar Arun Kamble 
6512239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6529cbd51c2SDaniele Ceraolo Spurio 	if (!guc->interrupts.enabled) {
6532239e6dfSDaniele Ceraolo Spurio 		WARN_ON_ONCE(intel_uncore_read(gt->uncore, gen6_pm_iir(i915)) &
6542239e6dfSDaniele Ceraolo Spurio 			     gt->pm_guc_events);
6559cbd51c2SDaniele Ceraolo Spurio 		guc->interrupts.enabled = true;
6562239e6dfSDaniele Ceraolo Spurio 		gen6_enable_pm_irq(gt, gt->pm_guc_events);
65726705e20SSagar Arun Kamble 	}
6582239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
65926705e20SSagar Arun Kamble }
66026705e20SSagar Arun Kamble 
6619cbd51c2SDaniele Ceraolo Spurio void gen9_disable_guc_interrupts(struct intel_guc *guc)
66226705e20SSagar Arun Kamble {
6632239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6642239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6659cbd51c2SDaniele Ceraolo Spurio 
6662239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6671be333d3SSagar Arun Kamble 
6682239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6699cbd51c2SDaniele Ceraolo Spurio 	guc->interrupts.enabled = false;
67026705e20SSagar Arun Kamble 
6712239e6dfSDaniele Ceraolo Spurio 	gen6_disable_pm_irq(gt, gt->pm_guc_events);
67226705e20SSagar Arun Kamble 
6732239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
6742239e6dfSDaniele Ceraolo Spurio 	intel_synchronize_irq(i915);
67526705e20SSagar Arun Kamble 
6769cbd51c2SDaniele Ceraolo Spurio 	gen9_reset_guc_interrupts(guc);
67726705e20SSagar Arun Kamble }
67826705e20SSagar Arun Kamble 
6799cbd51c2SDaniele Ceraolo Spurio void gen11_reset_guc_interrupts(struct intel_guc *guc)
68054c52a84SOscar Mateo {
6812239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6822239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6839cbd51c2SDaniele Ceraolo Spurio 
68454c52a84SOscar Mateo 	spin_lock_irq(&i915->irq_lock);
6852239e6dfSDaniele Ceraolo Spurio 	gen11_reset_one_iir(gt, 0, GEN11_GUC);
68654c52a84SOscar Mateo 	spin_unlock_irq(&i915->irq_lock);
68754c52a84SOscar Mateo }
68854c52a84SOscar Mateo 
6899cbd51c2SDaniele Ceraolo Spurio void gen11_enable_guc_interrupts(struct intel_guc *guc)
69054c52a84SOscar Mateo {
6912239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6929cbd51c2SDaniele Ceraolo Spurio 
6932239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&gt->i915->irq_lock);
6949cbd51c2SDaniele Ceraolo Spurio 	if (!guc->interrupts.enabled) {
695633023a4SDaniele Ceraolo Spurio 		u32 events = REG_FIELD_PREP(ENGINE1_MASK, GUC_INTR_GUC2HOST);
69654c52a84SOscar Mateo 
6972239e6dfSDaniele Ceraolo Spurio 		WARN_ON_ONCE(gen11_reset_one_iir(gt, 0, GEN11_GUC));
6982239e6dfSDaniele Ceraolo Spurio 		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, events);
6992239e6dfSDaniele Ceraolo Spurio 		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~events);
7009cbd51c2SDaniele Ceraolo Spurio 		guc->interrupts.enabled = true;
70154c52a84SOscar Mateo 	}
7022239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&gt->i915->irq_lock);
70354c52a84SOscar Mateo }
70454c52a84SOscar Mateo 
7059cbd51c2SDaniele Ceraolo Spurio void gen11_disable_guc_interrupts(struct intel_guc *guc)
70654c52a84SOscar Mateo {
7072239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
7082239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
7099cbd51c2SDaniele Ceraolo Spurio 
7102239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
7119cbd51c2SDaniele Ceraolo Spurio 	guc->interrupts.enabled = false;
71254c52a84SOscar Mateo 
7132239e6dfSDaniele Ceraolo Spurio 	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~0);
7142239e6dfSDaniele Ceraolo Spurio 	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
71554c52a84SOscar Mateo 
7162239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
7172239e6dfSDaniele Ceraolo Spurio 	intel_synchronize_irq(i915);
71854c52a84SOscar Mateo 
7199cbd51c2SDaniele Ceraolo Spurio 	gen11_reset_guc_interrupts(guc);
72054c52a84SOscar Mateo }
72154c52a84SOscar Mateo 
7220961021aSBen Widawsky /**
7233a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
7243a3b3c7dSVille Syrjälä  * @dev_priv: driver private
7253a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
7263a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
7273a3b3c7dSVille Syrjälä  */
7283a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
729a9c287c9SJani Nikula 				u32 interrupt_mask,
730a9c287c9SJani Nikula 				u32 enabled_irq_mask)
7313a3b3c7dSVille Syrjälä {
732a9c287c9SJani Nikula 	u32 new_val;
733a9c287c9SJani Nikula 	u32 old_val;
7343a3b3c7dSVille Syrjälä 
73567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
7363a3b3c7dSVille Syrjälä 
7373a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
7383a3b3c7dSVille Syrjälä 
7393a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
7403a3b3c7dSVille Syrjälä 		return;
7413a3b3c7dSVille Syrjälä 
7423a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
7433a3b3c7dSVille Syrjälä 
7443a3b3c7dSVille Syrjälä 	new_val = old_val;
7453a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
7463a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
7473a3b3c7dSVille Syrjälä 
7483a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
7493a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
7503a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
7513a3b3c7dSVille Syrjälä 	}
7523a3b3c7dSVille Syrjälä }
7533a3b3c7dSVille Syrjälä 
7543a3b3c7dSVille Syrjälä /**
755013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
756013d3752SVille Syrjälä  * @dev_priv: driver private
757013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
758013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
759013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
760013d3752SVille Syrjälä  */
761013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
762013d3752SVille Syrjälä 			 enum pipe pipe,
763a9c287c9SJani Nikula 			 u32 interrupt_mask,
764a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
765013d3752SVille Syrjälä {
766a9c287c9SJani Nikula 	u32 new_val;
767013d3752SVille Syrjälä 
76867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
769013d3752SVille Syrjälä 
770013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
771013d3752SVille Syrjälä 
772013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
773013d3752SVille Syrjälä 		return;
774013d3752SVille Syrjälä 
775013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
776013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
777013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
778013d3752SVille Syrjälä 
779013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
780013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
781013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
782013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
783013d3752SVille Syrjälä 	}
784013d3752SVille Syrjälä }
785013d3752SVille Syrjälä 
786013d3752SVille Syrjälä /**
787fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
788fee884edSDaniel Vetter  * @dev_priv: driver private
789fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
790fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
791fee884edSDaniel Vetter  */
79247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
793a9c287c9SJani Nikula 				  u32 interrupt_mask,
794a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
795fee884edSDaniel Vetter {
796a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
797fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
798fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
799fee884edSDaniel Vetter 
80015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
80115a17aaeSDaniel Vetter 
80267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
803fee884edSDaniel Vetter 
8049df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
805c67a470bSPaulo Zanoni 		return;
806c67a470bSPaulo Zanoni 
807fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
808fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
809fee884edSDaniel Vetter }
8108664281bSPaulo Zanoni 
8116b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
8126b12ca56SVille Syrjälä 			      enum pipe pipe)
8137c463586SKeith Packard {
8146b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
81510c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
81610c59c51SImre Deak 
8176b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8186b12ca56SVille Syrjälä 
8196b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
8206b12ca56SVille Syrjälä 		goto out;
8216b12ca56SVille Syrjälä 
82210c59c51SImre Deak 	/*
823724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
824724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
82510c59c51SImre Deak 	 */
82610c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
82710c59c51SImre Deak 		return 0;
828724a6905SVille Syrjälä 	/*
829724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
830724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
831724a6905SVille Syrjälä 	 */
832724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
833724a6905SVille Syrjälä 		return 0;
83410c59c51SImre Deak 
83510c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
83610c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
83710c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
83810c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
83910c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
84010c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
84110c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
84210c59c51SImre Deak 
8436b12ca56SVille Syrjälä out:
8446b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
8456b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
8466b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
8476b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
8486b12ca56SVille Syrjälä 
84910c59c51SImre Deak 	return enable_mask;
85010c59c51SImre Deak }
85110c59c51SImre Deak 
8526b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
8536b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
854755e9019SImre Deak {
8556b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
856755e9019SImre Deak 	u32 enable_mask;
857755e9019SImre Deak 
8586b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8596b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8606b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8616b12ca56SVille Syrjälä 
8626b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8636b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8646b12ca56SVille Syrjälä 
8656b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
8666b12ca56SVille Syrjälä 		return;
8676b12ca56SVille Syrjälä 
8686b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
8696b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8706b12ca56SVille Syrjälä 
8716b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8726b12ca56SVille Syrjälä 	POSTING_READ(reg);
873755e9019SImre Deak }
874755e9019SImre Deak 
8756b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
8766b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
877755e9019SImre Deak {
8786b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
879755e9019SImre Deak 	u32 enable_mask;
880755e9019SImre Deak 
8816b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8826b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8836b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8846b12ca56SVille Syrjälä 
8856b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8866b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8876b12ca56SVille Syrjälä 
8886b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
8896b12ca56SVille Syrjälä 		return;
8906b12ca56SVille Syrjälä 
8916b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
8926b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8936b12ca56SVille Syrjälä 
8946b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8956b12ca56SVille Syrjälä 	POSTING_READ(reg);
896755e9019SImre Deak }
897755e9019SImre Deak 
898f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
899f3e30485SVille Syrjälä {
900f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
901f3e30485SVille Syrjälä 		return false;
902f3e30485SVille Syrjälä 
903f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
904f3e30485SVille Syrjälä }
905f3e30485SVille Syrjälä 
906c0e09200SDave Airlie /**
907f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
90814bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
90901c66889SZhao Yakui  */
91091d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
91101c66889SZhao Yakui {
912f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
913f49e38ddSJani Nikula 		return;
914f49e38ddSJani Nikula 
91513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
91601c66889SZhao Yakui 
917755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
91891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
9193b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
920755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
9211ec14ad3SChris Wilson 
92213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
92301c66889SZhao Yakui }
92401c66889SZhao Yakui 
925f75f3746SVille Syrjälä /*
926f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
927f75f3746SVille Syrjälä  * around the vertical blanking period.
928f75f3746SVille Syrjälä  *
929f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
930f75f3746SVille Syrjälä  *  vblank_start >= 3
931f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
932f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
933f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
934f75f3746SVille Syrjälä  *
935f75f3746SVille Syrjälä  *           start of vblank:
936f75f3746SVille Syrjälä  *           latch double buffered registers
937f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
938f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
939f75f3746SVille Syrjälä  *           |
940f75f3746SVille Syrjälä  *           |          frame start:
941f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
942f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
943f75f3746SVille Syrjälä  *           |          |
944f75f3746SVille Syrjälä  *           |          |  start of vsync:
945f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
946f75f3746SVille Syrjälä  *           |          |  |
947f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
948f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
949f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
950f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
951f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
952f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
953f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
954f75f3746SVille Syrjälä  *       |          |                                         |
955f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
956f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
957f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
958f75f3746SVille Syrjälä  *
959f75f3746SVille Syrjälä  * x  = horizontal active
960f75f3746SVille Syrjälä  * _  = horizontal blanking
961f75f3746SVille Syrjälä  * hs = horizontal sync
962f75f3746SVille Syrjälä  * va = vertical active
963f75f3746SVille Syrjälä  * vb = vertical blanking
964f75f3746SVille Syrjälä  * vs = vertical sync
965f75f3746SVille Syrjälä  * vbs = vblank_start (number)
966f75f3746SVille Syrjälä  *
967f75f3746SVille Syrjälä  * Summary:
968f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
969f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
970f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
971f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
972f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
973f75f3746SVille Syrjälä  */
974f75f3746SVille Syrjälä 
97542f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
97642f52ef8SKeith Packard  * we use as a pipe index
97742f52ef8SKeith Packard  */
97808fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
9790a3e67a4SJesse Barnes {
98008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
98108fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
98232db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
98308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
984f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
9850b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
986694e409dSVille Syrjälä 	unsigned long irqflags;
987391f75e2SVille Syrjälä 
98832db0b65SVille Syrjälä 	/*
98932db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
99032db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
99132db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
99232db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
99332db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
99432db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
99532db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
99632db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
99732db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
99832db0b65SVille Syrjälä 	 */
99932db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
100032db0b65SVille Syrjälä 		return 0;
100132db0b65SVille Syrjälä 
10020b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
10030b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
10040b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
10050b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10060b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1007391f75e2SVille Syrjälä 
10080b2a8e09SVille Syrjälä 	/* Convert to pixel count */
10090b2a8e09SVille Syrjälä 	vbl_start *= htotal;
10100b2a8e09SVille Syrjälä 
10110b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
10120b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
10130b2a8e09SVille Syrjälä 
10149db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
10159db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
10165eddb70bSChris Wilson 
1017694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1018694e409dSVille Syrjälä 
10190a3e67a4SJesse Barnes 	/*
10200a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
10210a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
10220a3e67a4SJesse Barnes 	 * register.
10230a3e67a4SJesse Barnes 	 */
10240a3e67a4SJesse Barnes 	do {
1025694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
1026694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
1027694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
10280a3e67a4SJesse Barnes 	} while (high1 != high2);
10290a3e67a4SJesse Barnes 
1030694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1031694e409dSVille Syrjälä 
10325eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1033391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
10345eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1035391f75e2SVille Syrjälä 
1036391f75e2SVille Syrjälä 	/*
1037391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
1038391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
1039391f75e2SVille Syrjälä 	 * counter against vblank start.
1040391f75e2SVille Syrjälä 	 */
1041edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
10420a3e67a4SJesse Barnes }
10430a3e67a4SJesse Barnes 
104408fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
10459880b7a5SJesse Barnes {
104608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
104708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
10489880b7a5SJesse Barnes 
1049649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
10509880b7a5SJesse Barnes }
10519880b7a5SJesse Barnes 
1052aec0246fSUma Shankar /*
1053aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
1054aec0246fSUma Shankar  * scanline register will not work to get the scanline,
1055aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
1056aec0246fSUma Shankar  * with scanline register updates.
1057aec0246fSUma Shankar  * This function will use Framestamp and current
1058aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
1059aec0246fSUma Shankar  */
1060aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
1061aec0246fSUma Shankar {
1062aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1063aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
1064aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
1065aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
1066aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
1067aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
1068aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
1069aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
1070aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
1071aec0246fSUma Shankar 
1072aec0246fSUma Shankar 	/*
1073aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
1074aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
1075aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
1076aec0246fSUma Shankar 	 * during the same frame.
1077aec0246fSUma Shankar 	 */
1078aec0246fSUma Shankar 	do {
1079aec0246fSUma Shankar 		/*
1080aec0246fSUma Shankar 		 * This field provides read back of the display
1081aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
1082aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
1083aec0246fSUma Shankar 		 */
1084aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1085aec0246fSUma Shankar 
1086aec0246fSUma Shankar 		/*
1087aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
1088aec0246fSUma Shankar 		 * time stamp value.
1089aec0246fSUma Shankar 		 */
1090aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
1091aec0246fSUma Shankar 
1092aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1093aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
1094aec0246fSUma Shankar 
1095aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
1096aec0246fSUma Shankar 					clock), 1000 * htotal);
1097aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
1098aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
1099aec0246fSUma Shankar 
1100aec0246fSUma Shankar 	return scanline;
1101aec0246fSUma Shankar }
1102aec0246fSUma Shankar 
110375aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
1104a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
1105a225f079SVille Syrjälä {
1106a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
1107fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
11085caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
11095caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
1110a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
111180715b2fSVille Syrjälä 	int position, vtotal;
1112a225f079SVille Syrjälä 
111372259536SVille Syrjälä 	if (!crtc->active)
111472259536SVille Syrjälä 		return -1;
111572259536SVille Syrjälä 
11165caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
11175caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
11185caa0feaSDaniel Vetter 
1119aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
1120aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
1121aec0246fSUma Shankar 
112280715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
1123a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1124a225f079SVille Syrjälä 		vtotal /= 2;
1125a225f079SVille Syrjälä 
1126cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
112775aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
1128a225f079SVille Syrjälä 	else
112975aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
1130a225f079SVille Syrjälä 
1131a225f079SVille Syrjälä 	/*
113241b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
113341b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
113441b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
113541b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
113641b578fbSJesse Barnes 	 *
113741b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
113841b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
113941b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
114041b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
114141b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
114241b578fbSJesse Barnes 	 */
114391d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
114441b578fbSJesse Barnes 		int i, temp;
114541b578fbSJesse Barnes 
114641b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
114741b578fbSJesse Barnes 			udelay(1);
1148707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
114941b578fbSJesse Barnes 			if (temp != position) {
115041b578fbSJesse Barnes 				position = temp;
115141b578fbSJesse Barnes 				break;
115241b578fbSJesse Barnes 			}
115341b578fbSJesse Barnes 		}
115441b578fbSJesse Barnes 	}
115541b578fbSJesse Barnes 
115641b578fbSJesse Barnes 	/*
115780715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
115880715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1159a225f079SVille Syrjälä 	 */
116080715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1161a225f079SVille Syrjälä }
1162a225f079SVille Syrjälä 
11637d23e593SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
11641bf6ad62SDaniel Vetter 			      bool in_vblank_irq, int *vpos, int *hpos,
11653bb403bfSVille Syrjälä 			      ktime_t *stime, ktime_t *etime,
11663bb403bfSVille Syrjälä 			      const struct drm_display_mode *mode)
11670af7e4dfSMario Kleiner {
1168fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
116998187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
117098187836SVille Syrjälä 								pipe);
11713aa18df8SVille Syrjälä 	int position;
117278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1173ad3543edSMario Kleiner 	unsigned long irqflags;
11748a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
11758a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
11768a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
11770af7e4dfSMario Kleiner 
1178fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
11790af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
11809db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
11811bf6ad62SDaniel Vetter 		return false;
11820af7e4dfSMario Kleiner 	}
11830af7e4dfSMario Kleiner 
1184c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
118578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1186c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1187c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1188c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
11890af7e4dfSMario Kleiner 
1190d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1191d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1192d31faf65SVille Syrjälä 		vbl_end /= 2;
1193d31faf65SVille Syrjälä 		vtotal /= 2;
1194d31faf65SVille Syrjälä 	}
1195d31faf65SVille Syrjälä 
1196ad3543edSMario Kleiner 	/*
1197ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1198ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1199ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1200ad3543edSMario Kleiner 	 */
1201ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1202ad3543edSMario Kleiner 
1203ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1204ad3543edSMario Kleiner 
1205ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1206ad3543edSMario Kleiner 	if (stime)
1207ad3543edSMario Kleiner 		*stime = ktime_get();
1208ad3543edSMario Kleiner 
12098a920e24SVille Syrjälä 	if (use_scanline_counter) {
12100af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
12110af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
12120af7e4dfSMario Kleiner 		 */
1213a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
12140af7e4dfSMario Kleiner 	} else {
12150af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
12160af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
12170af7e4dfSMario Kleiner 		 * scanout position.
12180af7e4dfSMario Kleiner 		 */
121975aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
12200af7e4dfSMario Kleiner 
12213aa18df8SVille Syrjälä 		/* convert to pixel counts */
12223aa18df8SVille Syrjälä 		vbl_start *= htotal;
12233aa18df8SVille Syrjälä 		vbl_end *= htotal;
12243aa18df8SVille Syrjälä 		vtotal *= htotal;
122578e8fc6bSVille Syrjälä 
122678e8fc6bSVille Syrjälä 		/*
12277e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
12287e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
12297e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
12307e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
12317e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
12327e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
12337e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
12347e78f1cbSVille Syrjälä 		 */
12357e78f1cbSVille Syrjälä 		if (position >= vtotal)
12367e78f1cbSVille Syrjälä 			position = vtotal - 1;
12377e78f1cbSVille Syrjälä 
12387e78f1cbSVille Syrjälä 		/*
123978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
124078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
124178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
124278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
124378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
124478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
124578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
124678e8fc6bSVille Syrjälä 		 */
124778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
12483aa18df8SVille Syrjälä 	}
12493aa18df8SVille Syrjälä 
1250ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1251ad3543edSMario Kleiner 	if (etime)
1252ad3543edSMario Kleiner 		*etime = ktime_get();
1253ad3543edSMario Kleiner 
1254ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1255ad3543edSMario Kleiner 
1256ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1257ad3543edSMario Kleiner 
12583aa18df8SVille Syrjälä 	/*
12593aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
12603aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
12613aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
12623aa18df8SVille Syrjälä 	 * up since vbl_end.
12633aa18df8SVille Syrjälä 	 */
12643aa18df8SVille Syrjälä 	if (position >= vbl_start)
12653aa18df8SVille Syrjälä 		position -= vbl_end;
12663aa18df8SVille Syrjälä 	else
12673aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
12683aa18df8SVille Syrjälä 
12698a920e24SVille Syrjälä 	if (use_scanline_counter) {
12703aa18df8SVille Syrjälä 		*vpos = position;
12713aa18df8SVille Syrjälä 		*hpos = 0;
12723aa18df8SVille Syrjälä 	} else {
12730af7e4dfSMario Kleiner 		*vpos = position / htotal;
12740af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
12750af7e4dfSMario Kleiner 	}
12760af7e4dfSMario Kleiner 
12771bf6ad62SDaniel Vetter 	return true;
12780af7e4dfSMario Kleiner }
12790af7e4dfSMario Kleiner 
1280a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1281a225f079SVille Syrjälä {
1282fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1283a225f079SVille Syrjälä 	unsigned long irqflags;
1284a225f079SVille Syrjälä 	int position;
1285a225f079SVille Syrjälä 
1286a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1287a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1288a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1289a225f079SVille Syrjälä 
1290a225f079SVille Syrjälä 	return position;
1291a225f079SVille Syrjälä }
1292a225f079SVille Syrjälä 
129391d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1294f97108d1SJesse Barnes {
12954f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &dev_priv->uncore;
1296b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
12979270388eSDaniel Vetter 	u8 new_delay;
12989270388eSDaniel Vetter 
1299d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1300f97108d1SJesse Barnes 
13014f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
13024f5fd91fSTvrtko Ursulin 			     MEMINTRSTS,
13034f5fd91fSTvrtko Ursulin 			     intel_uncore_read(uncore, MEMINTRSTS));
130473edd18fSDaniel Vetter 
130520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
13069270388eSDaniel Vetter 
13074f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG);
13084f5fd91fSTvrtko Ursulin 	busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG);
13094f5fd91fSTvrtko Ursulin 	busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG);
13104f5fd91fSTvrtko Ursulin 	max_avg = intel_uncore_read(uncore, RCBMAXAVG);
13114f5fd91fSTvrtko Ursulin 	min_avg = intel_uncore_read(uncore, RCBMINAVG);
1312f97108d1SJesse Barnes 
1313f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1314b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
131520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
131620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
131720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
131820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1319b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
132020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
132120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
132220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
132320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1324f97108d1SJesse Barnes 	}
1325f97108d1SJesse Barnes 
132691d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
132720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1328f97108d1SJesse Barnes 
1329d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
13309270388eSDaniel Vetter 
1331f97108d1SJesse Barnes 	return;
1332f97108d1SJesse Barnes }
1333f97108d1SJesse Barnes 
133443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
133543cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
133631685c25SDeepak S {
1337679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
133843cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
133943cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
134031685c25SDeepak S }
134131685c25SDeepak S 
134243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
134343cf3bf0SChris Wilson {
1344562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
134543cf3bf0SChris Wilson }
134643cf3bf0SChris Wilson 
134743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
134843cf3bf0SChris Wilson {
1349562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1350562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
135143cf3bf0SChris Wilson 	struct intel_rps_ei now;
135243cf3bf0SChris Wilson 	u32 events = 0;
135343cf3bf0SChris Wilson 
1354e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
135543cf3bf0SChris Wilson 		return 0;
135643cf3bf0SChris Wilson 
135743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
135831685c25SDeepak S 
1359679cb6c1SMika Kuoppala 	if (prev->ktime) {
1360e0e8c7cbSChris Wilson 		u64 time, c0;
1361569884e3SChris Wilson 		u32 render, media;
1362e0e8c7cbSChris Wilson 
1363679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
13648f68d591SChris Wilson 
1365e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1366e0e8c7cbSChris Wilson 
1367e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1368e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1369e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1370e0e8c7cbSChris Wilson 		 * into our activity counter.
1371e0e8c7cbSChris Wilson 		 */
1372569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1373569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1374569884e3SChris Wilson 		c0 = max(render, media);
13756b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1376e0e8c7cbSChris Wilson 
137760548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1378e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
137960548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1380e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
138131685c25SDeepak S 	}
138231685c25SDeepak S 
1383562d9baeSSagar Arun Kamble 	rps->ei = now;
138443cf3bf0SChris Wilson 	return events;
138531685c25SDeepak S }
138631685c25SDeepak S 
13874912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
13883b8d8d91SJesse Barnes {
13892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1390562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1391562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
13927c0a16adSChris Wilson 	bool client_boost = false;
13938d3afd7dSChris Wilson 	int new_delay, adj, min, max;
13947c0a16adSChris Wilson 	u32 pm_iir = 0;
13953b8d8d91SJesse Barnes 
139659cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1397562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1398562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1399562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1400d4d70aa5SImre Deak 	}
140159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
14024912d041SBen Widawsky 
140360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1404a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
14058d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
14067c0a16adSChris Wilson 		goto out;
14073b8d8d91SJesse Barnes 
1408ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
14097b9e0ae6SChris Wilson 
141043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
141143cf3bf0SChris Wilson 
1412562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1413562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1414562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1415562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
14167b92c1bdSChris Wilson 	if (client_boost)
1417562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1418562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1419562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
14208d3afd7dSChris Wilson 		adj = 0;
14218d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1422dd75fdc8SChris Wilson 		if (adj > 0)
1423dd75fdc8SChris Wilson 			adj *= 2;
1424edcf284bSChris Wilson 		else /* CHV needs even encode values */
1425edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
14267e79a683SSagar Arun Kamble 
1427562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
14287e79a683SSagar Arun Kamble 			adj = 0;
14297b92c1bdSChris Wilson 	} else if (client_boost) {
1430f5a4c67dSChris Wilson 		adj = 0;
1431dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1432562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1433562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1434562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1435562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1436dd75fdc8SChris Wilson 		adj = 0;
1437dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1438dd75fdc8SChris Wilson 		if (adj < 0)
1439dd75fdc8SChris Wilson 			adj *= 2;
1440edcf284bSChris Wilson 		else /* CHV needs even encode values */
1441edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
14427e79a683SSagar Arun Kamble 
1443562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
14447e79a683SSagar Arun Kamble 			adj = 0;
1445dd75fdc8SChris Wilson 	} else { /* unknown event */
1446edcf284bSChris Wilson 		adj = 0;
1447dd75fdc8SChris Wilson 	}
14483b8d8d91SJesse Barnes 
1449562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1450edcf284bSChris Wilson 
14512a8862d2SChris Wilson 	/*
14522a8862d2SChris Wilson 	 * Limit deboosting and boosting to keep ourselves at the extremes
14532a8862d2SChris Wilson 	 * when in the respective power modes (i.e. slowly decrease frequencies
14542a8862d2SChris Wilson 	 * while in the HIGH_POWER zone and slowly increase frequencies while
14552a8862d2SChris Wilson 	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
14562a8862d2SChris Wilson 	 * to the next level quickly, and conversely if busy we expect to
14572a8862d2SChris Wilson 	 * hit a waitboost and rapidly switch into max power.
14582a8862d2SChris Wilson 	 */
14592a8862d2SChris Wilson 	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
14602a8862d2SChris Wilson 	    (adj > 0 && rps->power.mode == LOW_POWER))
14612a8862d2SChris Wilson 		rps->last_adj = 0;
14622a8862d2SChris Wilson 
146379249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
146479249636SBen Widawsky 	 * interrupt
146579249636SBen Widawsky 	 */
1466edcf284bSChris Wilson 	new_delay += adj;
14678d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
146827544369SDeepak S 
14699fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
14709fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1471562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
14729fcee2f7SChris Wilson 	}
14733b8d8d91SJesse Barnes 
1474ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
14757c0a16adSChris Wilson 
14767c0a16adSChris Wilson out:
14777c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
14787c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1479562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
148058820574STvrtko Ursulin 		gen6_unmask_pm_irq(&dev_priv->gt, dev_priv->pm_rps_events);
14817c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
14823b8d8d91SJesse Barnes }
14833b8d8d91SJesse Barnes 
1484e3689190SBen Widawsky 
1485e3689190SBen Widawsky /**
1486e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1487e3689190SBen Widawsky  * occurred.
1488e3689190SBen Widawsky  * @work: workqueue struct
1489e3689190SBen Widawsky  *
1490e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1491e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1492e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1493e3689190SBen Widawsky  */
1494e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1495e3689190SBen Widawsky {
14962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1497cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1498e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
149935a85ac6SBen Widawsky 	char *parity_event[6];
1500a9c287c9SJani Nikula 	u32 misccpctl;
1501a9c287c9SJani Nikula 	u8 slice = 0;
1502e3689190SBen Widawsky 
1503e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1504e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1505e3689190SBen Widawsky 	 * any time we access those registers.
1506e3689190SBen Widawsky 	 */
150791c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1508e3689190SBen Widawsky 
150935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
151035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
151135a85ac6SBen Widawsky 		goto out;
151235a85ac6SBen Widawsky 
1513e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1514e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1515e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1516e3689190SBen Widawsky 
151735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1518f0f59a00SVille Syrjälä 		i915_reg_t reg;
151935a85ac6SBen Widawsky 
152035a85ac6SBen Widawsky 		slice--;
15212d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
152235a85ac6SBen Widawsky 			break;
152335a85ac6SBen Widawsky 
152435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
152535a85ac6SBen Widawsky 
15266fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
152735a85ac6SBen Widawsky 
152835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1529e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1530e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1531e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1532e3689190SBen Widawsky 
153335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
153435a85ac6SBen Widawsky 		POSTING_READ(reg);
1535e3689190SBen Widawsky 
1536cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1537e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1538e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1539e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
154035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
154135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1542e3689190SBen Widawsky 
154391c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1544e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1545e3689190SBen Widawsky 
154635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
154735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1548e3689190SBen Widawsky 
154935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1550e3689190SBen Widawsky 		kfree(parity_event[3]);
1551e3689190SBen Widawsky 		kfree(parity_event[2]);
1552e3689190SBen Widawsky 		kfree(parity_event[1]);
1553e3689190SBen Widawsky 	}
1554e3689190SBen Widawsky 
155535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
155635a85ac6SBen Widawsky 
155735a85ac6SBen Widawsky out:
155835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
15594cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
15602d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
15614cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
156235a85ac6SBen Widawsky 
156391c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
156435a85ac6SBen Widawsky }
156535a85ac6SBen Widawsky 
1566261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1567261e40b8SVille Syrjälä 					       u32 iir)
1568e3689190SBen Widawsky {
1569261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1570e3689190SBen Widawsky 		return;
1571e3689190SBen Widawsky 
1572d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1573261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1574d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1575e3689190SBen Widawsky 
1576261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
157735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
157835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
157935a85ac6SBen Widawsky 
158035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
158135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
158235a85ac6SBen Widawsky 
1583a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1584e3689190SBen Widawsky }
1585e3689190SBen Widawsky 
1586261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1587f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1588f1af8fc1SPaulo Zanoni {
1589f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15908a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1591f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
15928a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1593f1af8fc1SPaulo Zanoni }
1594f1af8fc1SPaulo Zanoni 
1595261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1596e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1597e7b4c6b1SDaniel Vetter {
1598f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15998a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1600cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
16018a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1602cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
16038a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]);
1604e7b4c6b1SDaniel Vetter 
1605cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1606cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1607aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1608aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1609e3689190SBen Widawsky 
1610261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1611261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1612e7b4c6b1SDaniel Vetter }
1613e7b4c6b1SDaniel Vetter 
16145d3d69d5SChris Wilson static void
161551f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1616fbcc1a0cSNick Hoath {
161731de7350SChris Wilson 	bool tasklet = false;
1618f747026cSChris Wilson 
1619fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
16208ea397faSChris Wilson 		tasklet = true;
162131de7350SChris Wilson 
162251f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
162352c0fdb2SChris Wilson 		intel_engine_breadcrumbs_irq(engine);
16244c6ce5c9SChris Wilson 		tasklet |= intel_engine_needs_breadcrumb_tasklet(engine);
162531de7350SChris Wilson 	}
162631de7350SChris Wilson 
162731de7350SChris Wilson 	if (tasklet)
1628fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1629fbcc1a0cSNick Hoath }
1630fbcc1a0cSNick Hoath 
16312e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
163255ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1633abd58f01SBen Widawsky {
163425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
16352e4a5b25SChris Wilson 
1636f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1637f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
16388a68d464SChris Wilson 		      GEN8_GT_VCS0_IRQ | \
1639f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1640f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1641f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1642f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1643f0fd96f5SChris Wilson 
1644abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
16452e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
16462e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
16472e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1648abd58f01SBen Widawsky 	}
1649abd58f01SBen Widawsky 
16508a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
16512e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
16522e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
16532e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
165474cdb337SChris Wilson 	}
165574cdb337SChris Wilson 
165626705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
16572e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1658f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1659f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
16600961021aSBen Widawsky 	}
16612e4a5b25SChris Wilson 
16622e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16632e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
16642e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
16652e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
166655ef72f2SChris Wilson 	}
1667abd58f01SBen Widawsky }
1668abd58f01SBen Widawsky 
16692e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1670f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1671e30e251aSVille Syrjälä {
1672f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
16738a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS0],
167451f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
16758a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS0],
167651f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1677e30e251aSVille Syrjälä 	}
1678e30e251aSVille Syrjälä 
16798a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
16808a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS0],
16818a68d464SChris Wilson 				    gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT);
16828a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS1],
168351f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1684e30e251aSVille Syrjälä 	}
1685e30e251aSVille Syrjälä 
1686f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16878a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS0],
168851f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1689f0fd96f5SChris Wilson 	}
1690e30e251aSVille Syrjälä 
1691f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
16922e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
16938b5689d7SDaniele Ceraolo Spurio 		guc_irq_handler(&i915->gt.uc.guc, gt_iir[2] >> 16);
1694e30e251aSVille Syrjälä 	}
1695f0fd96f5SChris Wilson }
1696e30e251aSVille Syrjälä 
1697af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1698121e758eSDhinakaran Pandiyan {
1699af92058fSVille Syrjälä 	switch (pin) {
1700af92058fSVille Syrjälä 	case HPD_PORT_C:
1701121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1702af92058fSVille Syrjälä 	case HPD_PORT_D:
1703121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1704af92058fSVille Syrjälä 	case HPD_PORT_E:
1705121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1706af92058fSVille Syrjälä 	case HPD_PORT_F:
1707121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1708121e758eSDhinakaran Pandiyan 	default:
1709121e758eSDhinakaran Pandiyan 		return false;
1710121e758eSDhinakaran Pandiyan 	}
1711121e758eSDhinakaran Pandiyan }
1712121e758eSDhinakaran Pandiyan 
171348ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
171448ef15d3SJosé Roberto de Souza {
171548ef15d3SJosé Roberto de Souza 	switch (pin) {
171648ef15d3SJosé Roberto de Souza 	case HPD_PORT_D:
171748ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
171848ef15d3SJosé Roberto de Souza 	case HPD_PORT_E:
171948ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
172048ef15d3SJosé Roberto de Souza 	case HPD_PORT_F:
172148ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
172248ef15d3SJosé Roberto de Souza 	case HPD_PORT_G:
172348ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
172448ef15d3SJosé Roberto de Souza 	case HPD_PORT_H:
172548ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
172648ef15d3SJosé Roberto de Souza 	case HPD_PORT_I:
172748ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
172848ef15d3SJosé Roberto de Souza 	default:
172948ef15d3SJosé Roberto de Souza 		return false;
173048ef15d3SJosé Roberto de Souza 	}
173148ef15d3SJosé Roberto de Souza }
173248ef15d3SJosé Roberto de Souza 
1733af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
173463c88d22SImre Deak {
1735af92058fSVille Syrjälä 	switch (pin) {
1736af92058fSVille Syrjälä 	case HPD_PORT_A:
1737195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1738af92058fSVille Syrjälä 	case HPD_PORT_B:
173963c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1740af92058fSVille Syrjälä 	case HPD_PORT_C:
174163c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
174263c88d22SImre Deak 	default:
174363c88d22SImre Deak 		return false;
174463c88d22SImre Deak 	}
174563c88d22SImre Deak }
174663c88d22SImre Deak 
1747af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
174831604222SAnusha Srivatsa {
1749af92058fSVille Syrjälä 	switch (pin) {
1750af92058fSVille Syrjälä 	case HPD_PORT_A:
175131604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1752af92058fSVille Syrjälä 	case HPD_PORT_B:
175331604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
17548ef7e340SMatt Roper 	case HPD_PORT_C:
17558ef7e340SMatt Roper 		return val & TGP_DDIC_HPD_LONG_DETECT;
175631604222SAnusha Srivatsa 	default:
175731604222SAnusha Srivatsa 		return false;
175831604222SAnusha Srivatsa 	}
175931604222SAnusha Srivatsa }
176031604222SAnusha Srivatsa 
1761af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
176231604222SAnusha Srivatsa {
1763af92058fSVille Syrjälä 	switch (pin) {
1764af92058fSVille Syrjälä 	case HPD_PORT_C:
176531604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1766af92058fSVille Syrjälä 	case HPD_PORT_D:
176731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1768af92058fSVille Syrjälä 	case HPD_PORT_E:
176931604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1770af92058fSVille Syrjälä 	case HPD_PORT_F:
177131604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
177231604222SAnusha Srivatsa 	default:
177331604222SAnusha Srivatsa 		return false;
177431604222SAnusha Srivatsa 	}
177531604222SAnusha Srivatsa }
177631604222SAnusha Srivatsa 
177752dfdba0SLucas De Marchi static bool tgp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
177852dfdba0SLucas De Marchi {
177952dfdba0SLucas De Marchi 	switch (pin) {
178052dfdba0SLucas De Marchi 	case HPD_PORT_A:
178152dfdba0SLucas De Marchi 		return val & ICP_DDIA_HPD_LONG_DETECT;
178252dfdba0SLucas De Marchi 	case HPD_PORT_B:
178352dfdba0SLucas De Marchi 		return val & ICP_DDIB_HPD_LONG_DETECT;
178452dfdba0SLucas De Marchi 	case HPD_PORT_C:
178552dfdba0SLucas De Marchi 		return val & TGP_DDIC_HPD_LONG_DETECT;
178652dfdba0SLucas De Marchi 	default:
178752dfdba0SLucas De Marchi 		return false;
178852dfdba0SLucas De Marchi 	}
178952dfdba0SLucas De Marchi }
179052dfdba0SLucas De Marchi 
179152dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
179252dfdba0SLucas De Marchi {
179352dfdba0SLucas De Marchi 	switch (pin) {
179452dfdba0SLucas De Marchi 	case HPD_PORT_D:
179552dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
179652dfdba0SLucas De Marchi 	case HPD_PORT_E:
179752dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
179852dfdba0SLucas De Marchi 	case HPD_PORT_F:
179952dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
180052dfdba0SLucas De Marchi 	case HPD_PORT_G:
180152dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
180252dfdba0SLucas De Marchi 	case HPD_PORT_H:
180352dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
180452dfdba0SLucas De Marchi 	case HPD_PORT_I:
180552dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
180652dfdba0SLucas De Marchi 	default:
180752dfdba0SLucas De Marchi 		return false;
180852dfdba0SLucas De Marchi 	}
180952dfdba0SLucas De Marchi }
181052dfdba0SLucas De Marchi 
1811af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
18126dbf30ceSVille Syrjälä {
1813af92058fSVille Syrjälä 	switch (pin) {
1814af92058fSVille Syrjälä 	case HPD_PORT_E:
18156dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
18166dbf30ceSVille Syrjälä 	default:
18176dbf30ceSVille Syrjälä 		return false;
18186dbf30ceSVille Syrjälä 	}
18196dbf30ceSVille Syrjälä }
18206dbf30ceSVille Syrjälä 
1821af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
182274c0b395SVille Syrjälä {
1823af92058fSVille Syrjälä 	switch (pin) {
1824af92058fSVille Syrjälä 	case HPD_PORT_A:
182574c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1826af92058fSVille Syrjälä 	case HPD_PORT_B:
182774c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1828af92058fSVille Syrjälä 	case HPD_PORT_C:
182974c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1830af92058fSVille Syrjälä 	case HPD_PORT_D:
183174c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
183274c0b395SVille Syrjälä 	default:
183374c0b395SVille Syrjälä 		return false;
183474c0b395SVille Syrjälä 	}
183574c0b395SVille Syrjälä }
183674c0b395SVille Syrjälä 
1837af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1838e4ce95aaSVille Syrjälä {
1839af92058fSVille Syrjälä 	switch (pin) {
1840af92058fSVille Syrjälä 	case HPD_PORT_A:
1841e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1842e4ce95aaSVille Syrjälä 	default:
1843e4ce95aaSVille Syrjälä 		return false;
1844e4ce95aaSVille Syrjälä 	}
1845e4ce95aaSVille Syrjälä }
1846e4ce95aaSVille Syrjälä 
1847af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
184813cf5504SDave Airlie {
1849af92058fSVille Syrjälä 	switch (pin) {
1850af92058fSVille Syrjälä 	case HPD_PORT_B:
1851676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1852af92058fSVille Syrjälä 	case HPD_PORT_C:
1853676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1854af92058fSVille Syrjälä 	case HPD_PORT_D:
1855676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1856676574dfSJani Nikula 	default:
1857676574dfSJani Nikula 		return false;
185813cf5504SDave Airlie 	}
185913cf5504SDave Airlie }
186013cf5504SDave Airlie 
1861af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
186213cf5504SDave Airlie {
1863af92058fSVille Syrjälä 	switch (pin) {
1864af92058fSVille Syrjälä 	case HPD_PORT_B:
1865676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1866af92058fSVille Syrjälä 	case HPD_PORT_C:
1867676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1868af92058fSVille Syrjälä 	case HPD_PORT_D:
1869676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1870676574dfSJani Nikula 	default:
1871676574dfSJani Nikula 		return false;
187213cf5504SDave Airlie 	}
187313cf5504SDave Airlie }
187413cf5504SDave Airlie 
187542db67d6SVille Syrjälä /*
187642db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
187742db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
187842db67d6SVille Syrjälä  * hotplug detection results from several registers.
187942db67d6SVille Syrjälä  *
188042db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
188142db67d6SVille Syrjälä  */
1882cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1883cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
18848c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1885fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1886af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1887676574dfSJani Nikula {
1888e9be2850SVille Syrjälä 	enum hpd_pin pin;
1889676574dfSJani Nikula 
189052dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
189152dfdba0SLucas De Marchi 
1892e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1893e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
18948c841e57SJani Nikula 			continue;
18958c841e57SJani Nikula 
1896e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1897676574dfSJani Nikula 
1898af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1899e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1900676574dfSJani Nikula 	}
1901676574dfSJani Nikula 
1902f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1903f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1904676574dfSJani Nikula 
1905676574dfSJani Nikula }
1906676574dfSJani Nikula 
190791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1908515ac2bbSDaniel Vetter {
190928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1910515ac2bbSDaniel Vetter }
1911515ac2bbSDaniel Vetter 
191291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1913ce99c256SDaniel Vetter {
19149ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1915ce99c256SDaniel Vetter }
1916ce99c256SDaniel Vetter 
19178bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
191891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
191991d14251STvrtko Ursulin 					 enum pipe pipe,
1920a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1921a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1922a9c287c9SJani Nikula 					 u32 crc4)
19238bf1e9f1SShuang He {
19248bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
19258c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
19265cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
19275cee6c45SVille Syrjälä 
19285cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1929b2c88f5bSDamien Lespiau 
1930d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
19318c6b709dSTomeu Vizoso 	/*
19328c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
19338c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
19348c6b709dSTomeu Vizoso 	 * out the buggy result.
19358c6b709dSTomeu Vizoso 	 *
1936163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
19378c6b709dSTomeu Vizoso 	 * don't trust that one either.
19388c6b709dSTomeu Vizoso 	 */
1939033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1940163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
19418c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
19428c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
19438c6b709dSTomeu Vizoso 		return;
19448c6b709dSTomeu Vizoso 	}
19458c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
19466cc42152SMaarten Lankhorst 
1947246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1948ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1949246ee524STomeu Vizoso 				crcs);
19508c6b709dSTomeu Vizoso }
1951277de95eSDaniel Vetter #else
1952277de95eSDaniel Vetter static inline void
195391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
195491d14251STvrtko Ursulin 			     enum pipe pipe,
1955a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1956a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1957a9c287c9SJani Nikula 			     u32 crc4) {}
1958277de95eSDaniel Vetter #endif
1959eba94eb9SDaniel Vetter 
1960277de95eSDaniel Vetter 
196191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
196291d14251STvrtko Ursulin 				     enum pipe pipe)
19635a69b89fSDaniel Vetter {
196491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
19655a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
19665a69b89fSDaniel Vetter 				     0, 0, 0, 0);
19675a69b89fSDaniel Vetter }
19685a69b89fSDaniel Vetter 
196991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
197091d14251STvrtko Ursulin 				     enum pipe pipe)
1971eba94eb9SDaniel Vetter {
197291d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1973eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1974eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1975eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1976eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
19778bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1978eba94eb9SDaniel Vetter }
19795b3a856bSDaniel Vetter 
198091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
198191d14251STvrtko Ursulin 				      enum pipe pipe)
19825b3a856bSDaniel Vetter {
1983a9c287c9SJani Nikula 	u32 res1, res2;
19840b5c5ed0SDaniel Vetter 
198591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
19860b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
19870b5c5ed0SDaniel Vetter 	else
19880b5c5ed0SDaniel Vetter 		res1 = 0;
19890b5c5ed0SDaniel Vetter 
199091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
19910b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
19920b5c5ed0SDaniel Vetter 	else
19930b5c5ed0SDaniel Vetter 		res2 = 0;
19945b3a856bSDaniel Vetter 
199591d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
19960b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
19970b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
19980b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
19990b5c5ed0SDaniel Vetter 				     res1, res2);
20005b3a856bSDaniel Vetter }
20018bf1e9f1SShuang He 
20021403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
20031403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
20041403c0d4SPaulo Zanoni  * the work queue. */
200558820574STvrtko Ursulin static void gen11_rps_irq_handler(struct intel_gt *gt, u32 pm_iir)
2006a087bafeSMika Kuoppala {
200758820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
2008a087bafeSMika Kuoppala 	struct intel_rps *rps = &i915->gt_pm.rps;
2009a087bafeSMika Kuoppala 	const u32 events = i915->pm_rps_events & pm_iir;
2010a087bafeSMika Kuoppala 
2011a087bafeSMika Kuoppala 	lockdep_assert_held(&i915->irq_lock);
2012a087bafeSMika Kuoppala 
2013a087bafeSMika Kuoppala 	if (unlikely(!events))
2014a087bafeSMika Kuoppala 		return;
2015a087bafeSMika Kuoppala 
201658820574STvrtko Ursulin 	gen6_mask_pm_irq(gt, events);
2017a087bafeSMika Kuoppala 
2018a087bafeSMika Kuoppala 	if (!rps->interrupts_enabled)
2019a087bafeSMika Kuoppala 		return;
2020a087bafeSMika Kuoppala 
2021a087bafeSMika Kuoppala 	rps->pm_iir |= events;
2022a087bafeSMika Kuoppala 	schedule_work(&rps->work);
2023a087bafeSMika Kuoppala }
2024a087bafeSMika Kuoppala 
20251403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
2026baf02a1fSBen Widawsky {
2027562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2028562d9baeSSagar Arun Kamble 
2029a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
203059cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
203158820574STvrtko Ursulin 		gen6_mask_pm_irq(&dev_priv->gt,
203258820574STvrtko Ursulin 				 pm_iir & dev_priv->pm_rps_events);
2033562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
2034562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
2035562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
203641a05a3aSDaniel Vetter 		}
2037d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
2038d4d70aa5SImre Deak 	}
2039baf02a1fSBen Widawsky 
2040bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
2041c9a9a268SImre Deak 		return;
2042c9a9a268SImre Deak 
204312638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
20448a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
204512638c57SBen Widawsky 
2046aaecdf61SDaniel Vetter 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
2047aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
204812638c57SBen Widawsky }
2049baf02a1fSBen Widawsky 
2050633023a4SDaniele Ceraolo Spurio static void guc_irq_handler(struct intel_guc *guc, u16 iir)
205126705e20SSagar Arun Kamble {
2052633023a4SDaniele Ceraolo Spurio 	if (iir & GUC_INTR_GUC2HOST)
2053633023a4SDaniele Ceraolo Spurio 		intel_guc_to_host_event_handler(guc);
205454c52a84SOscar Mateo }
205554c52a84SOscar Mateo 
205644d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
205744d9241eSVille Syrjälä {
205844d9241eSVille Syrjälä 	enum pipe pipe;
205944d9241eSVille Syrjälä 
206044d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
206144d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
206244d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
206344d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
206444d9241eSVille Syrjälä 
206544d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
206644d9241eSVille Syrjälä 	}
206744d9241eSVille Syrjälä }
206844d9241eSVille Syrjälä 
2069eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
207091d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
20717e231dbeSJesse Barnes {
20727e231dbeSJesse Barnes 	int pipe;
20737e231dbeSJesse Barnes 
207458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
20751ca993d2SVille Syrjälä 
20761ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
20771ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
20781ca993d2SVille Syrjälä 		return;
20791ca993d2SVille Syrjälä 	}
20801ca993d2SVille Syrjälä 
2081055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2082f0f59a00SVille Syrjälä 		i915_reg_t reg;
20836b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
208491d181ddSImre Deak 
2085bbb5eebfSDaniel Vetter 		/*
2086bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
2087bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
2088bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
2089bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
2090bbb5eebfSDaniel Vetter 		 * handle.
2091bbb5eebfSDaniel Vetter 		 */
20920f239f4cSDaniel Vetter 
20930f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
20946b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
2095bbb5eebfSDaniel Vetter 
2096bbb5eebfSDaniel Vetter 		switch (pipe) {
2097bbb5eebfSDaniel Vetter 		case PIPE_A:
2098bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2099bbb5eebfSDaniel Vetter 			break;
2100bbb5eebfSDaniel Vetter 		case PIPE_B:
2101bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2102bbb5eebfSDaniel Vetter 			break;
21033278f67fSVille Syrjälä 		case PIPE_C:
21043278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
21053278f67fSVille Syrjälä 			break;
2106bbb5eebfSDaniel Vetter 		}
2107bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
21086b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
2109bbb5eebfSDaniel Vetter 
21106b12ca56SVille Syrjälä 		if (!status_mask)
211191d181ddSImre Deak 			continue;
211291d181ddSImre Deak 
211391d181ddSImre Deak 		reg = PIPESTAT(pipe);
21146b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
21156b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
21167e231dbeSJesse Barnes 
21177e231dbeSJesse Barnes 		/*
21187e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
2119132c27c9SVille Syrjälä 		 *
2120132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
2121132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
2122132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
2123132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
2124132c27c9SVille Syrjälä 		 * an interrupt is still pending.
21257e231dbeSJesse Barnes 		 */
2126132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
2127132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
2128132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
2129132c27c9SVille Syrjälä 		}
21307e231dbeSJesse Barnes 	}
213158ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
21322ecb8ca4SVille Syrjälä }
21332ecb8ca4SVille Syrjälä 
2134eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2135eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
2136eb64343cSVille Syrjälä {
2137eb64343cSVille Syrjälä 	enum pipe pipe;
2138eb64343cSVille Syrjälä 
2139eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2140eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2141eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2142eb64343cSVille Syrjälä 
2143eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2144eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2145eb64343cSVille Syrjälä 
2146eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2147eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2148eb64343cSVille Syrjälä 	}
2149eb64343cSVille Syrjälä }
2150eb64343cSVille Syrjälä 
2151eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2152eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2153eb64343cSVille Syrjälä {
2154eb64343cSVille Syrjälä 	bool blc_event = false;
2155eb64343cSVille Syrjälä 	enum pipe pipe;
2156eb64343cSVille Syrjälä 
2157eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2158eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2159eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2160eb64343cSVille Syrjälä 
2161eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2162eb64343cSVille Syrjälä 			blc_event = true;
2163eb64343cSVille Syrjälä 
2164eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2165eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2166eb64343cSVille Syrjälä 
2167eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2168eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2169eb64343cSVille Syrjälä 	}
2170eb64343cSVille Syrjälä 
2171eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2172eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2173eb64343cSVille Syrjälä }
2174eb64343cSVille Syrjälä 
2175eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2176eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2177eb64343cSVille Syrjälä {
2178eb64343cSVille Syrjälä 	bool blc_event = false;
2179eb64343cSVille Syrjälä 	enum pipe pipe;
2180eb64343cSVille Syrjälä 
2181eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2182eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2183eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2184eb64343cSVille Syrjälä 
2185eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2186eb64343cSVille Syrjälä 			blc_event = true;
2187eb64343cSVille Syrjälä 
2188eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2189eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2190eb64343cSVille Syrjälä 
2191eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2192eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2193eb64343cSVille Syrjälä 	}
2194eb64343cSVille Syrjälä 
2195eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2196eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2197eb64343cSVille Syrjälä 
2198eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2199eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2200eb64343cSVille Syrjälä }
2201eb64343cSVille Syrjälä 
220291d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
22032ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
22042ecb8ca4SVille Syrjälä {
22052ecb8ca4SVille Syrjälä 	enum pipe pipe;
22067e231dbeSJesse Barnes 
2207055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2208fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2209fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
22104356d586SDaniel Vetter 
22114356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
221291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
22132d9d2b0bSVille Syrjälä 
22141f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
22151f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
221631acc7f5SJesse Barnes 	}
221731acc7f5SJesse Barnes 
2218c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
221991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2220c1874ed7SImre Deak }
2221c1874ed7SImre Deak 
22221ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
222316c6c56bSVille Syrjälä {
22240ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
22250ba7c51aSVille Syrjälä 	int i;
222616c6c56bSVille Syrjälä 
22270ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
22280ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
22290ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
22300ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
22310ba7c51aSVille Syrjälä 	else
22320ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
22330ba7c51aSVille Syrjälä 
22340ba7c51aSVille Syrjälä 	/*
22350ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
22360ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
22370ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
22380ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
22390ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
22400ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
22410ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
22420ba7c51aSVille Syrjälä 	 */
22430ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
22440ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
22450ba7c51aSVille Syrjälä 
22460ba7c51aSVille Syrjälä 		if (tmp == 0)
22470ba7c51aSVille Syrjälä 			return hotplug_status;
22480ba7c51aSVille Syrjälä 
22490ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
22503ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
22510ba7c51aSVille Syrjälä 	}
22520ba7c51aSVille Syrjälä 
22530ba7c51aSVille Syrjälä 	WARN_ONCE(1,
22540ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
22550ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
22561ae3c34cSVille Syrjälä 
22571ae3c34cSVille Syrjälä 	return hotplug_status;
22581ae3c34cSVille Syrjälä }
22591ae3c34cSVille Syrjälä 
226091d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
22611ae3c34cSVille Syrjälä 				 u32 hotplug_status)
22621ae3c34cSVille Syrjälä {
22631ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
22643ff60f89SOscar Mateo 
226591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
226691d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
226716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
226816c6c56bSVille Syrjälä 
226958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2270cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2271cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2272cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2273fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
227458f2cf24SVille Syrjälä 
227591d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
227658f2cf24SVille Syrjälä 		}
2277369712e8SJani Nikula 
2278369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
227991d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
228016c6c56bSVille Syrjälä 	} else {
228116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
228216c6c56bSVille Syrjälä 
228358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2284cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2285cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2286cf53902fSRodrigo Vivi 					   hpd_status_i915,
2287fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
228891d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
228916c6c56bSVille Syrjälä 		}
22903ff60f89SOscar Mateo 	}
229158f2cf24SVille Syrjälä }
229216c6c56bSVille Syrjälä 
2293c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2294c1874ed7SImre Deak {
2295b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
2296c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2297c1874ed7SImre Deak 
22982dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22992dd2a883SImre Deak 		return IRQ_NONE;
23002dd2a883SImre Deak 
23011f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23029102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23031f814dacSImre Deak 
23041e1cace9SVille Syrjälä 	do {
23056e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
23062ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
23071ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2308a5e485a9SVille Syrjälä 		u32 ier = 0;
23093ff60f89SOscar Mateo 
2310c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2311c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
23123ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2313c1874ed7SImre Deak 
2314c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
23151e1cace9SVille Syrjälä 			break;
2316c1874ed7SImre Deak 
2317c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2318c1874ed7SImre Deak 
2319a5e485a9SVille Syrjälä 		/*
2320a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2321a5e485a9SVille Syrjälä 		 *
2322a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2323a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2324a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2325a5e485a9SVille Syrjälä 		 *
2326a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2327a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2328a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2329a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2330a5e485a9SVille Syrjälä 		 * bits this time around.
2331a5e485a9SVille Syrjälä 		 */
23324a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2333a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2334a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
23354a0a0202SVille Syrjälä 
23364a0a0202SVille Syrjälä 		if (gt_iir)
23374a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
23384a0a0202SVille Syrjälä 		if (pm_iir)
23394a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
23404a0a0202SVille Syrjälä 
23417ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
23421ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
23437ce4d1f2SVille Syrjälä 
23443ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
23453ff60f89SOscar Mateo 		 * signalled in iir */
2346eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
23477ce4d1f2SVille Syrjälä 
2348eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2349eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2350eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2351eef57324SJerome Anand 
23527ce4d1f2SVille Syrjälä 		/*
23537ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
23547ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
23557ce4d1f2SVille Syrjälä 		 */
23567ce4d1f2SVille Syrjälä 		if (iir)
23577ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
23584a0a0202SVille Syrjälä 
2359a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
23604a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
23611ae3c34cSVille Syrjälä 
236252894874SVille Syrjälä 		if (gt_iir)
2363261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
236452894874SVille Syrjälä 		if (pm_iir)
236552894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
236652894874SVille Syrjälä 
23671ae3c34cSVille Syrjälä 		if (hotplug_status)
236891d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
23692ecb8ca4SVille Syrjälä 
237091d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
23711e1cace9SVille Syrjälä 	} while (0);
23727e231dbeSJesse Barnes 
23739102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23741f814dacSImre Deak 
23757e231dbeSJesse Barnes 	return ret;
23767e231dbeSJesse Barnes }
23777e231dbeSJesse Barnes 
237843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
237943f328d7SVille Syrjälä {
2380b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
238143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
238243f328d7SVille Syrjälä 
23832dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23842dd2a883SImre Deak 		return IRQ_NONE;
23852dd2a883SImre Deak 
23861f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23879102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23881f814dacSImre Deak 
2389579de73bSChris Wilson 	do {
23906e814800SVille Syrjälä 		u32 master_ctl, iir;
23912ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
23921ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2393f0fd96f5SChris Wilson 		u32 gt_iir[4];
2394a5e485a9SVille Syrjälä 		u32 ier = 0;
2395a5e485a9SVille Syrjälä 
23968e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
23973278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
23983278f67fSVille Syrjälä 
23993278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
24008e5fd599SVille Syrjälä 			break;
240143f328d7SVille Syrjälä 
240227b6c122SOscar Mateo 		ret = IRQ_HANDLED;
240327b6c122SOscar Mateo 
2404a5e485a9SVille Syrjälä 		/*
2405a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2406a5e485a9SVille Syrjälä 		 *
2407a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2408a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2409a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2410a5e485a9SVille Syrjälä 		 *
2411a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2412a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2413a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2414a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2415a5e485a9SVille Syrjälä 		 * bits this time around.
2416a5e485a9SVille Syrjälä 		 */
241743f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2418a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2419a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
242043f328d7SVille Syrjälä 
2421e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
242227b6c122SOscar Mateo 
242327b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
24241ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
242543f328d7SVille Syrjälä 
242627b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
242727b6c122SOscar Mateo 		 * signalled in iir */
2428eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
242943f328d7SVille Syrjälä 
2430eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2431eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2432eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2433eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2434eef57324SJerome Anand 
24357ce4d1f2SVille Syrjälä 		/*
24367ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
24377ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
24387ce4d1f2SVille Syrjälä 		 */
24397ce4d1f2SVille Syrjälä 		if (iir)
24407ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
24417ce4d1f2SVille Syrjälä 
2442a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2443e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
24441ae3c34cSVille Syrjälä 
2445f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2446e30e251aSVille Syrjälä 
24471ae3c34cSVille Syrjälä 		if (hotplug_status)
244891d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
24492ecb8ca4SVille Syrjälä 
245091d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2451579de73bSChris Wilson 	} while (0);
24523278f67fSVille Syrjälä 
24539102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
24541f814dacSImre Deak 
245543f328d7SVille Syrjälä 	return ret;
245643f328d7SVille Syrjälä }
245743f328d7SVille Syrjälä 
245891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
245991d14251STvrtko Ursulin 				u32 hotplug_trigger,
246040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2461776ad806SJesse Barnes {
246242db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2463776ad806SJesse Barnes 
24646a39d7c9SJani Nikula 	/*
24656a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
24666a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
24676a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
24686a39d7c9SJani Nikula 	 * errors.
24696a39d7c9SJani Nikula 	 */
247013cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
24716a39d7c9SJani Nikula 	if (!hotplug_trigger) {
24726a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
24736a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
24746a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
24756a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
24766a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
24776a39d7c9SJani Nikula 	}
24786a39d7c9SJani Nikula 
247913cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
24806a39d7c9SJani Nikula 	if (!hotplug_trigger)
24816a39d7c9SJani Nikula 		return;
248213cf5504SDave Airlie 
2483cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
248440e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2485fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
248640e56410SVille Syrjälä 
248791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2488aaf5ec2eSSonika Jindal }
248991d131d2SDaniel Vetter 
249091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
249140e56410SVille Syrjälä {
249240e56410SVille Syrjälä 	int pipe;
249340e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
249440e56410SVille Syrjälä 
249591d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
249640e56410SVille Syrjälä 
2497cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2498cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2499776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2500cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2501cfc33bf7SVille Syrjälä 				 port_name(port));
2502cfc33bf7SVille Syrjälä 	}
2503776ad806SJesse Barnes 
2504ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
250591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2506ce99c256SDaniel Vetter 
2507776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
250891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2509776ad806SJesse Barnes 
2510776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2511776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2512776ad806SJesse Barnes 
2513776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2514776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2515776ad806SJesse Barnes 
2516776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2517776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2518776ad806SJesse Barnes 
25199db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2520055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
25219db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
25229db4a9c7SJesse Barnes 					 pipe_name(pipe),
25239db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2524776ad806SJesse Barnes 
2525776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2526776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2527776ad806SJesse Barnes 
2528776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2529776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2530776ad806SJesse Barnes 
2531776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2532a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
25338664281bSPaulo Zanoni 
25348664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2535a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
25368664281bSPaulo Zanoni }
25378664281bSPaulo Zanoni 
253891d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
25398664281bSPaulo Zanoni {
25408664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
25415a69b89fSDaniel Vetter 	enum pipe pipe;
25428664281bSPaulo Zanoni 
2543de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2544de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2545de032bf4SPaulo Zanoni 
2546055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
25471f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
25481f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
25498664281bSPaulo Zanoni 
25505a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
255191d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
255291d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
25535a69b89fSDaniel Vetter 			else
255491d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
25555a69b89fSDaniel Vetter 		}
25565a69b89fSDaniel Vetter 	}
25578bf1e9f1SShuang He 
25588664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
25598664281bSPaulo Zanoni }
25608664281bSPaulo Zanoni 
256191d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
25628664281bSPaulo Zanoni {
25638664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
256445c1cd87SMika Kahola 	enum pipe pipe;
25658664281bSPaulo Zanoni 
2566de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2567de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2568de032bf4SPaulo Zanoni 
256945c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
257045c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
257145c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
25728664281bSPaulo Zanoni 
25738664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2574776ad806SJesse Barnes }
2575776ad806SJesse Barnes 
257691d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
257723e81d69SAdam Jackson {
257823e81d69SAdam Jackson 	int pipe;
25796dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2580aaf5ec2eSSonika Jindal 
258191d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
258291d131d2SDaniel Vetter 
2583cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2584cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
258523e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2586cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2587cfc33bf7SVille Syrjälä 				 port_name(port));
2588cfc33bf7SVille Syrjälä 	}
258923e81d69SAdam Jackson 
259023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
259191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
259223e81d69SAdam Jackson 
259323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
259491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
259523e81d69SAdam Jackson 
259623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
259723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
259823e81d69SAdam Jackson 
259923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
260023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
260123e81d69SAdam Jackson 
260223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2603055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
260423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
260523e81d69SAdam Jackson 					 pipe_name(pipe),
260623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
26078664281bSPaulo Zanoni 
26088664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
260991d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
261023e81d69SAdam Jackson }
261123e81d69SAdam Jackson 
2612c6f7acb8SMatt Roper static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir,
2613c6f7acb8SMatt Roper 			    const u32 *pins)
261431604222SAnusha Srivatsa {
26158ef7e340SMatt Roper 	u32 ddi_hotplug_trigger;
26168ef7e340SMatt Roper 	u32 tc_hotplug_trigger;
261731604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
261831604222SAnusha Srivatsa 
26198ef7e340SMatt Roper 	if (HAS_PCH_MCC(dev_priv)) {
26208ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
26218ef7e340SMatt Roper 		tc_hotplug_trigger = 0;
26228ef7e340SMatt Roper 	} else {
26238ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
26248ef7e340SMatt Roper 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
26258ef7e340SMatt Roper 	}
26268ef7e340SMatt Roper 
262731604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
262831604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
262931604222SAnusha Srivatsa 
263031604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
263131604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
263231604222SAnusha Srivatsa 
263331604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
263431604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
2635c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
263631604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
263731604222SAnusha Srivatsa 	}
263831604222SAnusha Srivatsa 
263931604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
264031604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
264131604222SAnusha Srivatsa 
264231604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
264331604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
264431604222SAnusha Srivatsa 
264531604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
264631604222SAnusha Srivatsa 				   tc_hotplug_trigger,
2647c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
264831604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
264931604222SAnusha Srivatsa 	}
265031604222SAnusha Srivatsa 
265131604222SAnusha Srivatsa 	if (pin_mask)
265231604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
265331604222SAnusha Srivatsa 
265431604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
265531604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
265631604222SAnusha Srivatsa }
265731604222SAnusha Srivatsa 
265852dfdba0SLucas De Marchi static void tgp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
265952dfdba0SLucas De Marchi {
266052dfdba0SLucas De Marchi 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
266152dfdba0SLucas De Marchi 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
266252dfdba0SLucas De Marchi 	u32 pin_mask = 0, long_mask = 0;
266352dfdba0SLucas De Marchi 
266452dfdba0SLucas De Marchi 	if (ddi_hotplug_trigger) {
266552dfdba0SLucas De Marchi 		u32 dig_hotplug_reg;
266652dfdba0SLucas De Marchi 
266752dfdba0SLucas De Marchi 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
266852dfdba0SLucas De Marchi 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
266952dfdba0SLucas De Marchi 
267052dfdba0SLucas De Marchi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
267152dfdba0SLucas De Marchi 				   ddi_hotplug_trigger,
267252dfdba0SLucas De Marchi 				   dig_hotplug_reg, hpd_tgp,
267352dfdba0SLucas De Marchi 				   tgp_ddi_port_hotplug_long_detect);
267452dfdba0SLucas De Marchi 	}
267552dfdba0SLucas De Marchi 
267652dfdba0SLucas De Marchi 	if (tc_hotplug_trigger) {
267752dfdba0SLucas De Marchi 		u32 dig_hotplug_reg;
267852dfdba0SLucas De Marchi 
267952dfdba0SLucas De Marchi 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
268052dfdba0SLucas De Marchi 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
268152dfdba0SLucas De Marchi 
268252dfdba0SLucas De Marchi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
268352dfdba0SLucas De Marchi 				   tc_hotplug_trigger,
268452dfdba0SLucas De Marchi 				   dig_hotplug_reg, hpd_tgp,
268552dfdba0SLucas De Marchi 				   tgp_tc_port_hotplug_long_detect);
268652dfdba0SLucas De Marchi 	}
268752dfdba0SLucas De Marchi 
268852dfdba0SLucas De Marchi 	if (pin_mask)
268952dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
269052dfdba0SLucas De Marchi 
269152dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
269252dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
269352dfdba0SLucas De Marchi }
269452dfdba0SLucas De Marchi 
269591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
26966dbf30ceSVille Syrjälä {
26976dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
26986dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
26996dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
27006dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
27016dbf30ceSVille Syrjälä 
27026dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
27036dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
27046dbf30ceSVille Syrjälä 
27056dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
27066dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
27076dbf30ceSVille Syrjälä 
2708cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2709cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
271074c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
27116dbf30ceSVille Syrjälä 	}
27126dbf30ceSVille Syrjälä 
27136dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
27146dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
27156dbf30ceSVille Syrjälä 
27166dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
27176dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
27186dbf30ceSVille Syrjälä 
2719cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2720cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
27216dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
27226dbf30ceSVille Syrjälä 	}
27236dbf30ceSVille Syrjälä 
27246dbf30ceSVille Syrjälä 	if (pin_mask)
272591d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
27266dbf30ceSVille Syrjälä 
27276dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
272891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
27296dbf30ceSVille Syrjälä }
27306dbf30ceSVille Syrjälä 
273191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
273291d14251STvrtko Ursulin 				u32 hotplug_trigger,
273340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2734c008bc6eSPaulo Zanoni {
2735e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2736e4ce95aaSVille Syrjälä 
2737e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2738e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2739e4ce95aaSVille Syrjälä 
2740cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
274140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2742e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
274340e56410SVille Syrjälä 
274491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2745e4ce95aaSVille Syrjälä }
2746c008bc6eSPaulo Zanoni 
274791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
274891d14251STvrtko Ursulin 				    u32 de_iir)
274940e56410SVille Syrjälä {
275040e56410SVille Syrjälä 	enum pipe pipe;
275140e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
275240e56410SVille Syrjälä 
275340e56410SVille Syrjälä 	if (hotplug_trigger)
275491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
275540e56410SVille Syrjälä 
2756c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
275791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2758c008bc6eSPaulo Zanoni 
2759c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
276091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2761c008bc6eSPaulo Zanoni 
2762c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2763c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2764c008bc6eSPaulo Zanoni 
2765055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2766fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2767fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2768c008bc6eSPaulo Zanoni 
276940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
27701f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2771c008bc6eSPaulo Zanoni 
277240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
277391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2774c008bc6eSPaulo Zanoni 	}
2775c008bc6eSPaulo Zanoni 
2776c008bc6eSPaulo Zanoni 	/* check event from PCH */
2777c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2778c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2779c008bc6eSPaulo Zanoni 
278091d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
278191d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2782c008bc6eSPaulo Zanoni 		else
278391d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2784c008bc6eSPaulo Zanoni 
2785c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2786c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2787c008bc6eSPaulo Zanoni 	}
2788c008bc6eSPaulo Zanoni 
2789cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
279091d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2791c008bc6eSPaulo Zanoni }
2792c008bc6eSPaulo Zanoni 
279391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
279491d14251STvrtko Ursulin 				    u32 de_iir)
27959719fb98SPaulo Zanoni {
279607d27e20SDamien Lespiau 	enum pipe pipe;
279723bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
279823bb4cb5SVille Syrjälä 
279940e56410SVille Syrjälä 	if (hotplug_trigger)
280091d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
28019719fb98SPaulo Zanoni 
28029719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
280391d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
28049719fb98SPaulo Zanoni 
280554fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
280654fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
280754fd3149SDhinakaran Pandiyan 
280854fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
280954fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
281054fd3149SDhinakaran Pandiyan 	}
2811fc340442SDaniel Vetter 
28129719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
281391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
28149719fb98SPaulo Zanoni 
28159719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
281691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
28179719fb98SPaulo Zanoni 
2818055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2819fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2820fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
28219719fb98SPaulo Zanoni 	}
28229719fb98SPaulo Zanoni 
28239719fb98SPaulo Zanoni 	/* check event from PCH */
282491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
28259719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
28269719fb98SPaulo Zanoni 
282791d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
28289719fb98SPaulo Zanoni 
28299719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
28309719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
28319719fb98SPaulo Zanoni 	}
28329719fb98SPaulo Zanoni }
28339719fb98SPaulo Zanoni 
283472c90f62SOscar Mateo /*
283572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
283672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
283772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
283872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
283972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
284072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
284172c90f62SOscar Mateo  */
2842f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2843b1f14ad0SJesse Barnes {
2844b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
2845f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
28460e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2847b1f14ad0SJesse Barnes 
28482dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
28492dd2a883SImre Deak 		return IRQ_NONE;
28502dd2a883SImre Deak 
28511f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
28529102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
28531f814dacSImre Deak 
2854b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2855b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2856b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
28570e43406bSChris Wilson 
285844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
285944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
286044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
286144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
286244498aeaSPaulo Zanoni 	 * due to its back queue). */
286391d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
286444498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
286544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2866ab5c608bSBen Widawsky 	}
286744498aeaSPaulo Zanoni 
286872c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
286972c90f62SOscar Mateo 
28700e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
28710e43406bSChris Wilson 	if (gt_iir) {
287272c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
287372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
287491d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2875261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2876d8fc8a47SPaulo Zanoni 		else
2877261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
28780e43406bSChris Wilson 	}
2879b1f14ad0SJesse Barnes 
2880b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
28810e43406bSChris Wilson 	if (de_iir) {
288272c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
288372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
288491d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
288591d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2886f1af8fc1SPaulo Zanoni 		else
288791d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
28880e43406bSChris Wilson 	}
28890e43406bSChris Wilson 
289091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2891f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
28920e43406bSChris Wilson 		if (pm_iir) {
2893b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
28940e43406bSChris Wilson 			ret = IRQ_HANDLED;
289572c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
28960e43406bSChris Wilson 		}
2897f1af8fc1SPaulo Zanoni 	}
2898b1f14ad0SJesse Barnes 
2899b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
290074093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
290144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2902b1f14ad0SJesse Barnes 
29031f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
29049102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
29051f814dacSImre Deak 
2906b1f14ad0SJesse Barnes 	return ret;
2907b1f14ad0SJesse Barnes }
2908b1f14ad0SJesse Barnes 
290991d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
291091d14251STvrtko Ursulin 				u32 hotplug_trigger,
291140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2912d04a492dSShashank Sharma {
2913cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2914d04a492dSShashank Sharma 
2915a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2916a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2917d04a492dSShashank Sharma 
2918cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
291940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2920cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
292140e56410SVille Syrjälä 
292291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2923d04a492dSShashank Sharma }
2924d04a492dSShashank Sharma 
2925121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2926121e758eSDhinakaran Pandiyan {
2927121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2928b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2929b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
293048ef15d3SJosé Roberto de Souza 	long_pulse_detect_func long_pulse_detect;
293148ef15d3SJosé Roberto de Souza 	const u32 *hpd;
293248ef15d3SJosé Roberto de Souza 
293348ef15d3SJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
293448ef15d3SJosé Roberto de Souza 		long_pulse_detect = gen12_port_hotplug_long_detect;
293548ef15d3SJosé Roberto de Souza 		hpd = hpd_gen12;
293648ef15d3SJosé Roberto de Souza 	} else {
293748ef15d3SJosé Roberto de Souza 		long_pulse_detect = gen11_port_hotplug_long_detect;
293848ef15d3SJosé Roberto de Souza 		hpd = hpd_gen11;
293948ef15d3SJosé Roberto de Souza 	}
2940121e758eSDhinakaran Pandiyan 
2941121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2942b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2943b796b971SDhinakaran Pandiyan 
2944121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2945121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2946121e758eSDhinakaran Pandiyan 
2947121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
294848ef15d3SJosé Roberto de Souza 				   dig_hotplug_reg, hpd, long_pulse_detect);
2949121e758eSDhinakaran Pandiyan 	}
2950b796b971SDhinakaran Pandiyan 
2951b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2952b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2953b796b971SDhinakaran Pandiyan 
2954b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2955b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2956b796b971SDhinakaran Pandiyan 
2957b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
295848ef15d3SJosé Roberto de Souza 				   dig_hotplug_reg, hpd, long_pulse_detect);
2959b796b971SDhinakaran Pandiyan 	}
2960b796b971SDhinakaran Pandiyan 
2961b796b971SDhinakaran Pandiyan 	if (pin_mask)
2962b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2963b796b971SDhinakaran Pandiyan 	else
2964b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2965121e758eSDhinakaran Pandiyan }
2966121e758eSDhinakaran Pandiyan 
29679d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
29689d17210fSLucas De Marchi {
296955523360SLucas De Marchi 	u32 mask;
29709d17210fSLucas De Marchi 
297155523360SLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 12)
297255523360SLucas De Marchi 		/* TODO: Add AUX entries for USBC */
297355523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
297455523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
297555523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIC;
297655523360SLucas De Marchi 
297755523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
29789d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
29799d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
29809d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
29819d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
29829d17210fSLucas De Marchi 
298355523360SLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
29849d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
29859d17210fSLucas De Marchi 
298655523360SLucas De Marchi 	if (IS_GEN(dev_priv, 11))
298755523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
29889d17210fSLucas De Marchi 
29899d17210fSLucas De Marchi 	return mask;
29909d17210fSLucas De Marchi }
29919d17210fSLucas De Marchi 
29925270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
29935270130dSVille Syrjälä {
29945270130dSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 9)
29955270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
29965270130dSVille Syrjälä 	else
29975270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
29985270130dSVille Syrjälä }
29995270130dSVille Syrjälä 
3000f11a0f46STvrtko Ursulin static irqreturn_t
3001f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
3002abd58f01SBen Widawsky {
3003abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
3004f11a0f46STvrtko Ursulin 	u32 iir;
3005c42664ccSDaniel Vetter 	enum pipe pipe;
300688e04703SJesse Barnes 
3007abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
3008e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
3009e32192e1STvrtko Ursulin 		if (iir) {
3010e04f7eceSVille Syrjälä 			bool found = false;
3011e04f7eceSVille Syrjälä 
3012e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
3013abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
3014e04f7eceSVille Syrjälä 
3015e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
301691d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
3017e04f7eceSVille Syrjälä 				found = true;
3018e04f7eceSVille Syrjälä 			}
3019e04f7eceSVille Syrjälä 
3020e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
302154fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
302254fd3149SDhinakaran Pandiyan 
302354fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
302454fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
3025e04f7eceSVille Syrjälä 				found = true;
3026e04f7eceSVille Syrjälä 			}
3027e04f7eceSVille Syrjälä 
3028e04f7eceSVille Syrjälä 			if (!found)
302938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
3030abd58f01SBen Widawsky 		}
303138cc46d7SOscar Mateo 		else
303238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
3033abd58f01SBen Widawsky 	}
3034abd58f01SBen Widawsky 
3035121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
3036121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
3037121e758eSDhinakaran Pandiyan 		if (iir) {
3038121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
3039121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
3040121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
3041121e758eSDhinakaran Pandiyan 		} else {
3042121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
3043121e758eSDhinakaran Pandiyan 		}
3044121e758eSDhinakaran Pandiyan 	}
3045121e758eSDhinakaran Pandiyan 
30466d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
3047e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
3048e32192e1STvrtko Ursulin 		if (iir) {
3049e32192e1STvrtko Ursulin 			u32 tmp_mask;
3050d04a492dSShashank Sharma 			bool found = false;
3051cebd87a0SVille Syrjälä 
3052e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
30536d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
305488e04703SJesse Barnes 
30559d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
305691d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
3057d04a492dSShashank Sharma 				found = true;
3058d04a492dSShashank Sharma 			}
3059d04a492dSShashank Sharma 
3060cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
3061e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
3062e32192e1STvrtko Ursulin 				if (tmp_mask) {
306391d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
306491d14251STvrtko Ursulin 							    hpd_bxt);
3065d04a492dSShashank Sharma 					found = true;
3066d04a492dSShashank Sharma 				}
3067e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
3068e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
3069e32192e1STvrtko Ursulin 				if (tmp_mask) {
307091d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
307191d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
3072e32192e1STvrtko Ursulin 					found = true;
3073e32192e1STvrtko Ursulin 				}
3074e32192e1STvrtko Ursulin 			}
3075d04a492dSShashank Sharma 
3076cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
307791d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
30789e63743eSShashank Sharma 				found = true;
30799e63743eSShashank Sharma 			}
30809e63743eSShashank Sharma 
3081d04a492dSShashank Sharma 			if (!found)
308238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
30836d766f02SDaniel Vetter 		}
308438cc46d7SOscar Mateo 		else
308538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
30866d766f02SDaniel Vetter 	}
30876d766f02SDaniel Vetter 
3088055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3089fd3a4024SDaniel Vetter 		u32 fault_errors;
3090abd58f01SBen Widawsky 
3091c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
3092c42664ccSDaniel Vetter 			continue;
3093c42664ccSDaniel Vetter 
3094e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3095e32192e1STvrtko Ursulin 		if (!iir) {
3096e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
3097e32192e1STvrtko Ursulin 			continue;
3098e32192e1STvrtko Ursulin 		}
3099770de83dSDamien Lespiau 
3100e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
3101e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
3102e32192e1STvrtko Ursulin 
3103fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
3104fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
3105abd58f01SBen Widawsky 
3106e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
310791d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
31080fbe7870SDaniel Vetter 
3109e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
3110e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
311138d83c96SDaniel Vetter 
31125270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
3113770de83dSDamien Lespiau 		if (fault_errors)
31141353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
311530100f2bSDaniel Vetter 				  pipe_name(pipe),
3116e32192e1STvrtko Ursulin 				  fault_errors);
3117abd58f01SBen Widawsky 	}
3118abd58f01SBen Widawsky 
311991d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
3120266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
312192d03a80SDaniel Vetter 		/*
312292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
312392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
312492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
312592d03a80SDaniel Vetter 		 */
3126e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
3127e32192e1STvrtko Ursulin 		if (iir) {
3128e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
312992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
31306dbf30ceSVille Syrjälä 
313152dfdba0SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
313252dfdba0SLucas De Marchi 				tgp_irq_handler(dev_priv, iir);
313352dfdba0SLucas De Marchi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC)
3134c6f7acb8SMatt Roper 				icp_irq_handler(dev_priv, iir, hpd_mcc);
3135c6f7acb8SMatt Roper 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3136c6f7acb8SMatt Roper 				icp_irq_handler(dev_priv, iir, hpd_icp);
3137c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
313891d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
31396dbf30ceSVille Syrjälä 			else
314091d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
31412dfb0b81SJani Nikula 		} else {
31422dfb0b81SJani Nikula 			/*
31432dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
31442dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
31452dfb0b81SJani Nikula 			 */
31462dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
31472dfb0b81SJani Nikula 		}
314892d03a80SDaniel Vetter 	}
314992d03a80SDaniel Vetter 
3150f11a0f46STvrtko Ursulin 	return ret;
3151f11a0f46STvrtko Ursulin }
3152f11a0f46STvrtko Ursulin 
31534376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
31544376b9c9SMika Kuoppala {
31554376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
31564376b9c9SMika Kuoppala 
31574376b9c9SMika Kuoppala 	/*
31584376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
31594376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
31604376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
31614376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
31624376b9c9SMika Kuoppala 	 */
31634376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
31644376b9c9SMika Kuoppala }
31654376b9c9SMika Kuoppala 
31664376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
31674376b9c9SMika Kuoppala {
31684376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
31694376b9c9SMika Kuoppala }
31704376b9c9SMika Kuoppala 
3171f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
3172f11a0f46STvrtko Ursulin {
3173b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
317425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
3175f11a0f46STvrtko Ursulin 	u32 master_ctl;
3176f0fd96f5SChris Wilson 	u32 gt_iir[4];
3177f11a0f46STvrtko Ursulin 
3178f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
3179f11a0f46STvrtko Ursulin 		return IRQ_NONE;
3180f11a0f46STvrtko Ursulin 
31814376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
31824376b9c9SMika Kuoppala 	if (!master_ctl) {
31834376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
3184f11a0f46STvrtko Ursulin 		return IRQ_NONE;
31854376b9c9SMika Kuoppala 	}
3186f11a0f46STvrtko Ursulin 
3187f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
318855ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
3189f0fd96f5SChris Wilson 
3190f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3191f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
31929102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
319355ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
31949102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3195f0fd96f5SChris Wilson 	}
3196f11a0f46STvrtko Ursulin 
31974376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
3198abd58f01SBen Widawsky 
3199f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
32001f814dacSImre Deak 
320155ef72f2SChris Wilson 	return IRQ_HANDLED;
3202abd58f01SBen Widawsky }
3203abd58f01SBen Widawsky 
320451951ae7SMika Kuoppala static u32
32059b77011eSTvrtko Ursulin gen11_gt_engine_identity(struct intel_gt *gt,
320651951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
320751951ae7SMika Kuoppala {
32089b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
320951951ae7SMika Kuoppala 	u32 timeout_ts;
321051951ae7SMika Kuoppala 	u32 ident;
321151951ae7SMika Kuoppala 
32129b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
321396606f3bSOscar Mateo 
321451951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
321551951ae7SMika Kuoppala 
321651951ae7SMika Kuoppala 	/*
321751951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
321851951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
321951951ae7SMika Kuoppala 	 */
322051951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
322151951ae7SMika Kuoppala 	do {
322251951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
322351951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
322451951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
322551951ae7SMika Kuoppala 
322651951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
322751951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
322851951ae7SMika Kuoppala 			  bank, bit, ident);
322951951ae7SMika Kuoppala 		return 0;
323051951ae7SMika Kuoppala 	}
323151951ae7SMika Kuoppala 
323251951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
323351951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
323451951ae7SMika Kuoppala 
3235f744dbc2SMika Kuoppala 	return ident;
3236f744dbc2SMika Kuoppala }
3237f744dbc2SMika Kuoppala 
3238f744dbc2SMika Kuoppala static void
32399b77011eSTvrtko Ursulin gen11_other_irq_handler(struct intel_gt *gt, const u8 instance,
32409b77011eSTvrtko Ursulin 			const u16 iir)
3241f744dbc2SMika Kuoppala {
324254c52a84SOscar Mateo 	if (instance == OTHER_GUC_INSTANCE)
32438b5689d7SDaniele Ceraolo Spurio 		return guc_irq_handler(&gt->uc.guc, iir);
324454c52a84SOscar Mateo 
3245d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
324658820574STvrtko Ursulin 		return gen11_rps_irq_handler(gt, iir);
3247d02b98b8SOscar Mateo 
3248f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3249f744dbc2SMika Kuoppala 		  instance, iir);
3250f744dbc2SMika Kuoppala }
3251f744dbc2SMika Kuoppala 
3252f744dbc2SMika Kuoppala static void
32539b77011eSTvrtko Ursulin gen11_engine_irq_handler(struct intel_gt *gt, const u8 class,
32549b77011eSTvrtko Ursulin 			 const u8 instance, const u16 iir)
3255f744dbc2SMika Kuoppala {
3256f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3257f744dbc2SMika Kuoppala 
3258f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3259750e76b4SChris Wilson 		engine = gt->engine_class[class][instance];
3260f744dbc2SMika Kuoppala 	else
3261f744dbc2SMika Kuoppala 		engine = NULL;
3262f744dbc2SMika Kuoppala 
3263f744dbc2SMika Kuoppala 	if (likely(engine))
3264f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3265f744dbc2SMika Kuoppala 
3266f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3267f744dbc2SMika Kuoppala 		  class, instance);
3268f744dbc2SMika Kuoppala }
3269f744dbc2SMika Kuoppala 
3270f744dbc2SMika Kuoppala static void
32719b77011eSTvrtko Ursulin gen11_gt_identity_handler(struct intel_gt *gt, const u32 identity)
3272f744dbc2SMika Kuoppala {
3273f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3274f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3275f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3276f744dbc2SMika Kuoppala 
3277f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3278f744dbc2SMika Kuoppala 		return;
3279f744dbc2SMika Kuoppala 
3280f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
32819b77011eSTvrtko Ursulin 		return gen11_engine_irq_handler(gt, class, instance, intr);
3282f744dbc2SMika Kuoppala 
3283f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
32849b77011eSTvrtko Ursulin 		return gen11_other_irq_handler(gt, instance, intr);
3285f744dbc2SMika Kuoppala 
3286f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3287f744dbc2SMika Kuoppala 		  class, instance, intr);
328851951ae7SMika Kuoppala }
328951951ae7SMika Kuoppala 
329051951ae7SMika Kuoppala static void
32919b77011eSTvrtko Ursulin gen11_gt_bank_handler(struct intel_gt *gt, const unsigned int bank)
329251951ae7SMika Kuoppala {
32939b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
329451951ae7SMika Kuoppala 	unsigned long intr_dw;
329551951ae7SMika Kuoppala 	unsigned int bit;
329651951ae7SMika Kuoppala 
32979b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
329851951ae7SMika Kuoppala 
329951951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
330051951ae7SMika Kuoppala 
330151951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
33029b77011eSTvrtko Ursulin 		const u32 ident = gen11_gt_engine_identity(gt, bank, bit);
330351951ae7SMika Kuoppala 
33049b77011eSTvrtko Ursulin 		gen11_gt_identity_handler(gt, ident);
330551951ae7SMika Kuoppala 	}
330651951ae7SMika Kuoppala 
330751951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
330851951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
330951951ae7SMika Kuoppala }
331096606f3bSOscar Mateo 
331196606f3bSOscar Mateo static void
33129b77011eSTvrtko Ursulin gen11_gt_irq_handler(struct intel_gt *gt, const u32 master_ctl)
331396606f3bSOscar Mateo {
33149b77011eSTvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
331596606f3bSOscar Mateo 	unsigned int bank;
331696606f3bSOscar Mateo 
331796606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
331896606f3bSOscar Mateo 
331996606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
332096606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
33219b77011eSTvrtko Ursulin 			gen11_gt_bank_handler(gt, bank);
332296606f3bSOscar Mateo 	}
332396606f3bSOscar Mateo 
332496606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
332551951ae7SMika Kuoppala }
332651951ae7SMika Kuoppala 
33277a909383SChris Wilson static u32
33289b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
3329df0d28c1SDhinakaran Pandiyan {
33309b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
33317a909383SChris Wilson 	u32 iir;
3332df0d28c1SDhinakaran Pandiyan 
3333df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
33347a909383SChris Wilson 		return 0;
3335df0d28c1SDhinakaran Pandiyan 
33367a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
33377a909383SChris Wilson 	if (likely(iir))
33387a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
33397a909383SChris Wilson 
33407a909383SChris Wilson 	return iir;
3341df0d28c1SDhinakaran Pandiyan }
3342df0d28c1SDhinakaran Pandiyan 
3343df0d28c1SDhinakaran Pandiyan static void
33449b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
3345df0d28c1SDhinakaran Pandiyan {
3346df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
33479b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
3348df0d28c1SDhinakaran Pandiyan }
3349df0d28c1SDhinakaran Pandiyan 
335081067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
335181067b71SMika Kuoppala {
335281067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
335381067b71SMika Kuoppala 
335481067b71SMika Kuoppala 	/*
335581067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
335681067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
335781067b71SMika Kuoppala 	 * New indications can and will light up during processing,
335881067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
335981067b71SMika Kuoppala 	 */
336081067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
336181067b71SMika Kuoppala }
336281067b71SMika Kuoppala 
336381067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
336481067b71SMika Kuoppala {
336581067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
336681067b71SMika Kuoppala }
336781067b71SMika Kuoppala 
336851951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
336951951ae7SMika Kuoppala {
3370b318b824SVille Syrjälä 	struct drm_i915_private * const i915 = arg;
337125286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
33729b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
337351951ae7SMika Kuoppala 	u32 master_ctl;
3374df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
337551951ae7SMika Kuoppala 
337651951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
337751951ae7SMika Kuoppala 		return IRQ_NONE;
337851951ae7SMika Kuoppala 
337981067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
338081067b71SMika Kuoppala 	if (!master_ctl) {
338181067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
338251951ae7SMika Kuoppala 		return IRQ_NONE;
338381067b71SMika Kuoppala 	}
338451951ae7SMika Kuoppala 
338551951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
33869b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
338751951ae7SMika Kuoppala 
338851951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
338951951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
339051951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
339151951ae7SMika Kuoppala 
33929102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&i915->runtime_pm);
339351951ae7SMika Kuoppala 		/*
339451951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
339551951ae7SMika Kuoppala 		 * for the display related bits.
339651951ae7SMika Kuoppala 		 */
339751951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
33989102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&i915->runtime_pm);
339951951ae7SMika Kuoppala 	}
340051951ae7SMika Kuoppala 
34019b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
3402df0d28c1SDhinakaran Pandiyan 
340381067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
340451951ae7SMika Kuoppala 
34059b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
3406df0d28c1SDhinakaran Pandiyan 
340751951ae7SMika Kuoppala 	return IRQ_HANDLED;
340851951ae7SMika Kuoppala }
340951951ae7SMika Kuoppala 
341042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
341142f52ef8SKeith Packard  * we use as a pipe index
341242f52ef8SKeith Packard  */
341308fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
34140a3e67a4SJesse Barnes {
341508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
341608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3417e9d21d7fSKeith Packard 	unsigned long irqflags;
341871e0ffa5SJesse Barnes 
34191ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
342086e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
342186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
342286e83e35SChris Wilson 
342386e83e35SChris Wilson 	return 0;
342486e83e35SChris Wilson }
342586e83e35SChris Wilson 
342608fa8fd0SVille Syrjälä int i945gm_enable_vblank(struct drm_crtc *crtc)
3427d938da6bSVille Syrjälä {
342808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3429d938da6bSVille Syrjälä 
3430d938da6bSVille Syrjälä 	if (dev_priv->i945gm_vblank.enabled++ == 0)
3431d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3432d938da6bSVille Syrjälä 
343308fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
3434d938da6bSVille Syrjälä }
3435d938da6bSVille Syrjälä 
343608fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
343786e83e35SChris Wilson {
343808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
343908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
344086e83e35SChris Wilson 	unsigned long irqflags;
344186e83e35SChris Wilson 
344286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34437c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3444755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
34451ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
34468692d00eSChris Wilson 
34470a3e67a4SJesse Barnes 	return 0;
34480a3e67a4SJesse Barnes }
34490a3e67a4SJesse Barnes 
345008fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
3451f796cf8fSJesse Barnes {
345208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
345308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3454f796cf8fSJesse Barnes 	unsigned long irqflags;
3455a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
345686e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3457f796cf8fSJesse Barnes 
3458f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3459fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3460b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3461b1f14ad0SJesse Barnes 
34622e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
34632e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
34642e8bf223SDhinakaran Pandiyan 	 */
34652e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
346608fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
34672e8bf223SDhinakaran Pandiyan 
3468b1f14ad0SJesse Barnes 	return 0;
3469b1f14ad0SJesse Barnes }
3470b1f14ad0SJesse Barnes 
347108fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
3472abd58f01SBen Widawsky {
347308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
347408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3475abd58f01SBen Widawsky 	unsigned long irqflags;
3476abd58f01SBen Widawsky 
3477abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3478013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3479abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3480013d3752SVille Syrjälä 
34812e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
34822e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
34832e8bf223SDhinakaran Pandiyan 	 */
34842e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
348508fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
34862e8bf223SDhinakaran Pandiyan 
3487abd58f01SBen Widawsky 	return 0;
3488abd58f01SBen Widawsky }
3489abd58f01SBen Widawsky 
349042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
349142f52ef8SKeith Packard  * we use as a pipe index
349242f52ef8SKeith Packard  */
349308fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
349486e83e35SChris Wilson {
349508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
349608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
349786e83e35SChris Wilson 	unsigned long irqflags;
349886e83e35SChris Wilson 
349986e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
350086e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
350186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
350286e83e35SChris Wilson }
350386e83e35SChris Wilson 
350408fa8fd0SVille Syrjälä void i945gm_disable_vblank(struct drm_crtc *crtc)
3505d938da6bSVille Syrjälä {
350608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3507d938da6bSVille Syrjälä 
350808fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
3509d938da6bSVille Syrjälä 
3510d938da6bSVille Syrjälä 	if (--dev_priv->i945gm_vblank.enabled == 0)
3511d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3512d938da6bSVille Syrjälä }
3513d938da6bSVille Syrjälä 
351408fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
35150a3e67a4SJesse Barnes {
351608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
351708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3518e9d21d7fSKeith Packard 	unsigned long irqflags;
35190a3e67a4SJesse Barnes 
35201ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
35217c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3522755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
35231ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
35240a3e67a4SJesse Barnes }
35250a3e67a4SJesse Barnes 
352608fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
3527f796cf8fSJesse Barnes {
352808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
352908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3530f796cf8fSJesse Barnes 	unsigned long irqflags;
3531a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
353286e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3533f796cf8fSJesse Barnes 
3534f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3535fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3536b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3537b1f14ad0SJesse Barnes }
3538b1f14ad0SJesse Barnes 
353908fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
3540abd58f01SBen Widawsky {
354108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
354208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3543abd58f01SBen Widawsky 	unsigned long irqflags;
3544abd58f01SBen Widawsky 
3545abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3546013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3547abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3548abd58f01SBen Widawsky }
3549abd58f01SBen Widawsky 
35507218524dSChris Wilson static void i945gm_vblank_work_func(struct work_struct *work)
3551d938da6bSVille Syrjälä {
3552d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv =
3553d938da6bSVille Syrjälä 		container_of(work, struct drm_i915_private, i945gm_vblank.work);
3554d938da6bSVille Syrjälä 
3555d938da6bSVille Syrjälä 	/*
3556d938da6bSVille Syrjälä 	 * Vblank interrupts fail to wake up the device from C3,
3557d938da6bSVille Syrjälä 	 * hence we want to prevent C3 usage while vblank interrupts
3558d938da6bSVille Syrjälä 	 * are enabled.
3559d938da6bSVille Syrjälä 	 */
3560d938da6bSVille Syrjälä 	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
3561d938da6bSVille Syrjälä 			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
3562d938da6bSVille Syrjälä 			      dev_priv->i945gm_vblank.c3_disable_latency :
3563d938da6bSVille Syrjälä 			      PM_QOS_DEFAULT_VALUE);
3564d938da6bSVille Syrjälä }
3565d938da6bSVille Syrjälä 
3566d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name)
3567d938da6bSVille Syrjälä {
3568d938da6bSVille Syrjälä 	const struct cpuidle_driver *drv;
3569d938da6bSVille Syrjälä 	int i;
3570d938da6bSVille Syrjälä 
3571d938da6bSVille Syrjälä 	drv = cpuidle_get_driver();
3572d938da6bSVille Syrjälä 	if (!drv)
3573d938da6bSVille Syrjälä 		return 0;
3574d938da6bSVille Syrjälä 
3575d938da6bSVille Syrjälä 	for (i = 0; i < drv->state_count; i++) {
3576d938da6bSVille Syrjälä 		const struct cpuidle_state *state = &drv->states[i];
3577d938da6bSVille Syrjälä 
3578d938da6bSVille Syrjälä 		if (!strcmp(state->name, name))
3579d938da6bSVille Syrjälä 			return state->exit_latency ?
3580d938da6bSVille Syrjälä 				state->exit_latency - 1 : 0;
3581d938da6bSVille Syrjälä 	}
3582d938da6bSVille Syrjälä 
3583d938da6bSVille Syrjälä 	return 0;
3584d938da6bSVille Syrjälä }
3585d938da6bSVille Syrjälä 
3586d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
3587d938da6bSVille Syrjälä {
3588d938da6bSVille Syrjälä 	INIT_WORK(&dev_priv->i945gm_vblank.work,
3589d938da6bSVille Syrjälä 		  i945gm_vblank_work_func);
3590d938da6bSVille Syrjälä 
3591d938da6bSVille Syrjälä 	dev_priv->i945gm_vblank.c3_disable_latency =
3592d938da6bSVille Syrjälä 		cstate_disable_latency("C3");
3593d938da6bSVille Syrjälä 	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
3594d938da6bSVille Syrjälä 			   PM_QOS_CPU_DMA_LATENCY,
3595d938da6bSVille Syrjälä 			   PM_QOS_DEFAULT_VALUE);
3596d938da6bSVille Syrjälä }
3597d938da6bSVille Syrjälä 
3598d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
3599d938da6bSVille Syrjälä {
3600d938da6bSVille Syrjälä 	cancel_work_sync(&dev_priv->i945gm_vblank.work);
3601d938da6bSVille Syrjälä 	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
3602d938da6bSVille Syrjälä }
3603d938da6bSVille Syrjälä 
3604b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
360591738a95SPaulo Zanoni {
3606b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3607b16b2a2fSPaulo Zanoni 
36086e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
360991738a95SPaulo Zanoni 		return;
361091738a95SPaulo Zanoni 
3611b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3612105b122eSPaulo Zanoni 
36136e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3614105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3615622364b6SPaulo Zanoni }
3616105b122eSPaulo Zanoni 
361791738a95SPaulo Zanoni /*
3618622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3619622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3620622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3621622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3622622364b6SPaulo Zanoni  *
3623622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
362491738a95SPaulo Zanoni  */
3625b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
3626622364b6SPaulo Zanoni {
36276e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3628622364b6SPaulo Zanoni 		return;
3629622364b6SPaulo Zanoni 
3630622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
363191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
363291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
363391738a95SPaulo Zanoni }
363491738a95SPaulo Zanoni 
3635b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3636d18ea1b5SDaniel Vetter {
3637b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3638b16b2a2fSPaulo Zanoni 
3639b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GT);
3640b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
3641b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, GEN6_PM);
3642d18ea1b5SDaniel Vetter }
3643d18ea1b5SDaniel Vetter 
364470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
364570591a41SVille Syrjälä {
3646b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3647b16b2a2fSPaulo Zanoni 
364871b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3649f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
365071b8b41dSVille Syrjälä 	else
3651f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
365271b8b41dSVille Syrjälä 
3653ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3654f0818984STvrtko Ursulin 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
365570591a41SVille Syrjälä 
365644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
365770591a41SVille Syrjälä 
3658b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
36598bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
366070591a41SVille Syrjälä }
366170591a41SVille Syrjälä 
36628bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
36638bb61306SVille Syrjälä {
3664b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3665b16b2a2fSPaulo Zanoni 
36668bb61306SVille Syrjälä 	u32 pipestat_mask;
36679ab981f2SVille Syrjälä 	u32 enable_mask;
36688bb61306SVille Syrjälä 	enum pipe pipe;
36698bb61306SVille Syrjälä 
3670842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
36718bb61306SVille Syrjälä 
36728bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
36738bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
36748bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
36758bb61306SVille Syrjälä 
36769ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
36778bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3678ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3679ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3680ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3681ebf5f921SVille Syrjälä 
36828bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3683ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3684ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
36856b7eafc1SVille Syrjälä 
36868bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
36876b7eafc1SVille Syrjälä 
36889ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
36898bb61306SVille Syrjälä 
3690b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
36918bb61306SVille Syrjälä }
36928bb61306SVille Syrjälä 
36938bb61306SVille Syrjälä /* drm_dma.h hooks
36948bb61306SVille Syrjälä */
3695b318b824SVille Syrjälä static void ironlake_irq_reset(struct drm_i915_private *dev_priv)
36968bb61306SVille Syrjälä {
3697b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36988bb61306SVille Syrjälä 
3699b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3700cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
3701f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
37028bb61306SVille Syrjälä 
3703fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3704f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3705f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3706fc340442SDaniel Vetter 	}
3707fc340442SDaniel Vetter 
3708b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
37098bb61306SVille Syrjälä 
3710b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
37118bb61306SVille Syrjälä }
37128bb61306SVille Syrjälä 
3713b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
37147e231dbeSJesse Barnes {
371534c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
371634c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
371734c7b8a7SVille Syrjälä 
3718b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
37197e231dbeSJesse Barnes 
3720ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37219918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
372270591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3723ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
37247e231dbeSJesse Barnes }
37257e231dbeSJesse Barnes 
3726d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3727d6e3cca3SDaniel Vetter {
3728b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3729b16b2a2fSPaulo Zanoni 
3730b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 0);
3731b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 1);
3732b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 2);
3733b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 3);
3734d6e3cca3SDaniel Vetter }
3735d6e3cca3SDaniel Vetter 
3736b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3737abd58f01SBen Widawsky {
3738b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3739abd58f01SBen Widawsky 	int pipe;
3740abd58f01SBen Widawsky 
374125286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3742abd58f01SBen Widawsky 
3743d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3744abd58f01SBen Widawsky 
3745f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3746f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3747e04f7eceSVille Syrjälä 
3748055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3749f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3750813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3751b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3752abd58f01SBen Widawsky 
3753b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3754b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3755b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3756abd58f01SBen Widawsky 
37576e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3758b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3759abd58f01SBen Widawsky }
3760abd58f01SBen Widawsky 
37619b77011eSTvrtko Ursulin static void gen11_gt_irq_reset(struct intel_gt *gt)
376251951ae7SMika Kuoppala {
3763f0818984STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
37649b77011eSTvrtko Ursulin 
376551951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
3766f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RENDER_COPY_INTR_ENABLE, 0);
3767f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS_VECS_INTR_ENABLE,	  0);
376851951ae7SMika Kuoppala 
376951951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
3770f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RCS0_RSVD_INTR_MASK,	~0);
3771f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_BCS_RSVD_INTR_MASK,	~0);
3772f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS0_VCS1_INTR_MASK,	~0);
3773f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS2_VCS3_INTR_MASK,	~0);
3774f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VECS0_VECS1_INTR_MASK,	~0);
3775d02b98b8SOscar Mateo 
3776f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3777f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
3778f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
3779f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_MASK,  ~0);
378051951ae7SMika Kuoppala }
378151951ae7SMika Kuoppala 
3782b318b824SVille Syrjälä static void gen11_irq_reset(struct drm_i915_private *dev_priv)
378351951ae7SMika Kuoppala {
3784b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
378551951ae7SMika Kuoppala 	int pipe;
378651951ae7SMika Kuoppala 
378725286aacSDaniele Ceraolo Spurio 	gen11_master_intr_disable(dev_priv->uncore.regs);
378851951ae7SMika Kuoppala 
37899b77011eSTvrtko Ursulin 	gen11_gt_irq_reset(&dev_priv->gt);
379051951ae7SMika Kuoppala 
3791f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
379251951ae7SMika Kuoppala 
3793f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3794f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
379562819dfdSJosé Roberto de Souza 
379651951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
379751951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
379851951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3799b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
380051951ae7SMika Kuoppala 
3801b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3802b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3803b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3804b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3805b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
380631604222SAnusha Srivatsa 
380729b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3808b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
380951951ae7SMika Kuoppala }
381051951ae7SMika Kuoppala 
38114c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3812001bd2cbSImre Deak 				     u8 pipe_mask)
3813d49bdb0eSPaulo Zanoni {
3814b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3815b16b2a2fSPaulo Zanoni 
3816a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
38176831f3e3SVille Syrjälä 	enum pipe pipe;
3818d49bdb0eSPaulo Zanoni 
381913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
38209dfe2e3aSImre Deak 
38219dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
38229dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
38239dfe2e3aSImre Deak 		return;
38249dfe2e3aSImre Deak 	}
38259dfe2e3aSImre Deak 
38266831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3827b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
38286831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
38296831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
38309dfe2e3aSImre Deak 
383113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3832d49bdb0eSPaulo Zanoni }
3833d49bdb0eSPaulo Zanoni 
3834aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3835001bd2cbSImre Deak 				     u8 pipe_mask)
3836aae8ba84SVille Syrjälä {
3837b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
38386831f3e3SVille Syrjälä 	enum pipe pipe;
38396831f3e3SVille Syrjälä 
3840aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38419dfe2e3aSImre Deak 
38429dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
38439dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
38449dfe2e3aSImre Deak 		return;
38459dfe2e3aSImre Deak 	}
38469dfe2e3aSImre Deak 
38476831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3848b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
38499dfe2e3aSImre Deak 
3850aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3851aae8ba84SVille Syrjälä 
3852aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3853315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3854aae8ba84SVille Syrjälä }
3855aae8ba84SVille Syrjälä 
3856b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
385743f328d7SVille Syrjälä {
3858b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
385943f328d7SVille Syrjälä 
386043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
386143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
386243f328d7SVille Syrjälä 
3863d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
386443f328d7SVille Syrjälä 
3865b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
386643f328d7SVille Syrjälä 
3867ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38689918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
386970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3870ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
387143f328d7SVille Syrjälä }
387243f328d7SVille Syrjälä 
387391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
387487a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
387587a02106SVille Syrjälä {
387687a02106SVille Syrjälä 	struct intel_encoder *encoder;
387787a02106SVille Syrjälä 	u32 enabled_irqs = 0;
387887a02106SVille Syrjälä 
387991c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
388087a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
388187a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
388287a02106SVille Syrjälä 
388387a02106SVille Syrjälä 	return enabled_irqs;
388487a02106SVille Syrjälä }
388587a02106SVille Syrjälä 
38861a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
38871a56b1a2SImre Deak {
38881a56b1a2SImre Deak 	u32 hotplug;
38891a56b1a2SImre Deak 
38901a56b1a2SImre Deak 	/*
38911a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
38921a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
38931a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
38941a56b1a2SImre Deak 	 */
38951a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38961a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
38971a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
38981a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
38991a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
39001a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
39011a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
39021a56b1a2SImre Deak 	/*
39031a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
39041a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
39051a56b1a2SImre Deak 	 */
39061a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
39071a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
39081a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
39091a56b1a2SImre Deak }
39101a56b1a2SImre Deak 
391191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
391282a28bcfSDaniel Vetter {
39131a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
391482a28bcfSDaniel Vetter 
391591d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3916fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
391791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
391882a28bcfSDaniel Vetter 	} else {
3919fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
392091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
392182a28bcfSDaniel Vetter 	}
392282a28bcfSDaniel Vetter 
3923fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
392482a28bcfSDaniel Vetter 
39251a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
39266dbf30ceSVille Syrjälä }
392726951cafSXiong Zhang 
392852dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
392952dfdba0SLucas De Marchi 				    u32 ddi_hotplug_enable_mask,
393052dfdba0SLucas De Marchi 				    u32 tc_hotplug_enable_mask)
393131604222SAnusha Srivatsa {
393231604222SAnusha Srivatsa 	u32 hotplug;
393331604222SAnusha Srivatsa 
393431604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
393552dfdba0SLucas De Marchi 	hotplug |= ddi_hotplug_enable_mask;
393631604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
393731604222SAnusha Srivatsa 
39388ef7e340SMatt Roper 	if (tc_hotplug_enable_mask) {
393931604222SAnusha Srivatsa 		hotplug = I915_READ(SHOTPLUG_CTL_TC);
394052dfdba0SLucas De Marchi 		hotplug |= tc_hotplug_enable_mask;
394131604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
394231604222SAnusha Srivatsa 	}
39438ef7e340SMatt Roper }
394431604222SAnusha Srivatsa 
394531604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
394631604222SAnusha Srivatsa {
394731604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
394831604222SAnusha Srivatsa 
394931604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
395031604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
395131604222SAnusha Srivatsa 
395231604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
395331604222SAnusha Srivatsa 
395452dfdba0SLucas De Marchi 	icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
395552dfdba0SLucas De Marchi 				ICP_TC_HPD_ENABLE_MASK);
395652dfdba0SLucas De Marchi }
395752dfdba0SLucas De Marchi 
39588ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
39598ef7e340SMatt Roper {
39608ef7e340SMatt Roper 	u32 hotplug_irqs, enabled_irqs;
39618ef7e340SMatt Roper 
39628ef7e340SMatt Roper 	hotplug_irqs = SDE_DDI_MASK_TGP;
39638ef7e340SMatt Roper 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_mcc);
39648ef7e340SMatt Roper 
39658ef7e340SMatt Roper 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
39668ef7e340SMatt Roper 
39678ef7e340SMatt Roper 	icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
39688ef7e340SMatt Roper }
39698ef7e340SMatt Roper 
397052dfdba0SLucas De Marchi static void tgp_hpd_irq_setup(struct drm_i915_private *dev_priv)
397152dfdba0SLucas De Marchi {
397252dfdba0SLucas De Marchi 	u32 hotplug_irqs, enabled_irqs;
397352dfdba0SLucas De Marchi 
397452dfdba0SLucas De Marchi 	hotplug_irqs = SDE_DDI_MASK_TGP | SDE_TC_MASK_TGP;
397552dfdba0SLucas De Marchi 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_tgp);
397652dfdba0SLucas De Marchi 
397752dfdba0SLucas De Marchi 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
397852dfdba0SLucas De Marchi 
397952dfdba0SLucas De Marchi 	icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
398052dfdba0SLucas De Marchi 				TGP_TC_HPD_ENABLE_MASK);
398131604222SAnusha Srivatsa }
398231604222SAnusha Srivatsa 
3983121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3984121e758eSDhinakaran Pandiyan {
3985121e758eSDhinakaran Pandiyan 	u32 hotplug;
3986121e758eSDhinakaran Pandiyan 
3987121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3988121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3989121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3990121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3991121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3992121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3993b796b971SDhinakaran Pandiyan 
3994b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3995b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3996b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3997b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3998b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3999b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
4000121e758eSDhinakaran Pandiyan }
4001121e758eSDhinakaran Pandiyan 
4002121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
4003121e758eSDhinakaran Pandiyan {
4004121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
400548ef15d3SJosé Roberto de Souza 	const u32 *hpd;
4006121e758eSDhinakaran Pandiyan 	u32 val;
4007121e758eSDhinakaran Pandiyan 
400848ef15d3SJosé Roberto de Souza 	hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11;
400948ef15d3SJosé Roberto de Souza 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd);
4010b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
4011121e758eSDhinakaran Pandiyan 
4012121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
4013121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
4014121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
4015121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
4016121e758eSDhinakaran Pandiyan 
4017121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
401831604222SAnusha Srivatsa 
401952dfdba0SLucas De Marchi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
402052dfdba0SLucas De Marchi 		tgp_hpd_irq_setup(dev_priv);
402152dfdba0SLucas De Marchi 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
402231604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
4023121e758eSDhinakaran Pandiyan }
4024121e758eSDhinakaran Pandiyan 
40252a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
40262a57d9ccSImre Deak {
40273b92e263SRodrigo Vivi 	u32 val, hotplug;
40283b92e263SRodrigo Vivi 
40293b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
40303b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
40313b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
40323b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
40333b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
40343b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
40353b92e263SRodrigo Vivi 	}
40362a57d9ccSImre Deak 
40372a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
40382a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
40392a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
40402a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
40412a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
40422a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
40432a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
40442a57d9ccSImre Deak 
40452a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
40462a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
40472a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
40482a57d9ccSImre Deak }
40492a57d9ccSImre Deak 
405091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
40516dbf30ceSVille Syrjälä {
40522a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
40536dbf30ceSVille Syrjälä 
40546dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
405591d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
40566dbf30ceSVille Syrjälä 
40576dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
40586dbf30ceSVille Syrjälä 
40592a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
406026951cafSXiong Zhang }
40617fe0b973SKeith Packard 
40621a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
40631a56b1a2SImre Deak {
40641a56b1a2SImre Deak 	u32 hotplug;
40651a56b1a2SImre Deak 
40661a56b1a2SImre Deak 	/*
40671a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
40681a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
40691a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
40701a56b1a2SImre Deak 	 */
40711a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
40721a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
40731a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
40741a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
40751a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
40761a56b1a2SImre Deak }
40771a56b1a2SImre Deak 
407891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
4079e4ce95aaSVille Syrjälä {
40801a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
4081e4ce95aaSVille Syrjälä 
408291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
40833a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
408491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
40853a3b3c7dSVille Syrjälä 
40863a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
408791d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
408823bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
408991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
40903a3b3c7dSVille Syrjälä 
40913a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
409223bb4cb5SVille Syrjälä 	} else {
4093e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
409491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
4095e4ce95aaSVille Syrjälä 
4096e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
40973a3b3c7dSVille Syrjälä 	}
4098e4ce95aaSVille Syrjälä 
40991a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
4100e4ce95aaSVille Syrjälä 
410191d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
4102e4ce95aaSVille Syrjälä }
4103e4ce95aaSVille Syrjälä 
41042a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
41052a57d9ccSImre Deak 				      u32 enabled_irqs)
4106e0a20ad7SShashank Sharma {
41072a57d9ccSImre Deak 	u32 hotplug;
4108e0a20ad7SShashank Sharma 
4109a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
41102a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
41112a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
41122a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
4113d252bf68SShubhangi Shrivastava 
4114d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
4115d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
4116d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
4117d252bf68SShubhangi Shrivastava 
4118d252bf68SShubhangi Shrivastava 	/*
4119d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
4120d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
4121d252bf68SShubhangi Shrivastava 	 */
4122d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
4123d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
4124d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
4125d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
4126d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
4127d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
4128d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
4129d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
4130d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
4131d252bf68SShubhangi Shrivastava 
4132a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
4133e0a20ad7SShashank Sharma }
4134e0a20ad7SShashank Sharma 
41352a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
41362a57d9ccSImre Deak {
41372a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
41382a57d9ccSImre Deak }
41392a57d9ccSImre Deak 
41402a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
41412a57d9ccSImre Deak {
41422a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
41432a57d9ccSImre Deak 
41442a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
41452a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
41462a57d9ccSImre Deak 
41472a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
41482a57d9ccSImre Deak 
41492a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
41502a57d9ccSImre Deak }
41512a57d9ccSImre Deak 
4152b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
4153d46da437SPaulo Zanoni {
415482a28bcfSDaniel Vetter 	u32 mask;
4155d46da437SPaulo Zanoni 
41566e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
4157692a04cfSDaniel Vetter 		return;
4158692a04cfSDaniel Vetter 
41596e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
41605c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
41614ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
41625c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
41634ebc6509SDhinakaran Pandiyan 	else
41644ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
41658664281bSPaulo Zanoni 
416665f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
4167d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
41682a57d9ccSImre Deak 
41692a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
41702a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
41711a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
41722a57d9ccSImre Deak 	else
41732a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
4174d46da437SPaulo Zanoni }
4175d46da437SPaulo Zanoni 
4176b318b824SVille Syrjälä static void gen5_gt_irq_postinstall(struct drm_i915_private *dev_priv)
41770a9a8c91SDaniel Vetter {
4178b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
41790a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
41800a9a8c91SDaniel Vetter 
41810a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
41820a9a8c91SDaniel Vetter 
41830a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
41843c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
41850a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
4186772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
4187772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
41880a9a8c91SDaniel Vetter 	}
41890a9a8c91SDaniel Vetter 
41900a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
4191cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
4192f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
41930a9a8c91SDaniel Vetter 	} else {
41940a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
41950a9a8c91SDaniel Vetter 	}
41960a9a8c91SDaniel Vetter 
4197b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs);
41980a9a8c91SDaniel Vetter 
4199b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
420078e68d36SImre Deak 		/*
420178e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
420278e68d36SImre Deak 		 * itself is enabled/disabled.
420378e68d36SImre Deak 		 */
42048a68d464SChris Wilson 		if (HAS_ENGINE(dev_priv, VECS0)) {
42050a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
420658820574STvrtko Ursulin 			dev_priv->gt.pm_ier |= PM_VEBOX_USER_INTERRUPT;
4207f4e9af4fSAkash Goel 		}
42080a9a8c91SDaniel Vetter 
420958820574STvrtko Ursulin 		dev_priv->gt.pm_imr = 0xffffffff;
421058820574STvrtko Ursulin 		GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->gt.pm_imr, pm_irqs);
42110a9a8c91SDaniel Vetter 	}
42120a9a8c91SDaniel Vetter }
42130a9a8c91SDaniel Vetter 
4214b318b824SVille Syrjälä static void ironlake_irq_postinstall(struct drm_i915_private *dev_priv)
4215036a4a7dSZhenyu Wang {
4216b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
42178e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
42188e76f8dcSPaulo Zanoni 
4219b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
42208e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
4221842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
42228e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
422323bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
422423bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
42258e76f8dcSPaulo Zanoni 	} else {
42268e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
4227842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
4228842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
4229e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
4230e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
4231e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
42328e76f8dcSPaulo Zanoni 	}
4233036a4a7dSZhenyu Wang 
4234fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
4235b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
42361aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4237fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
4238fc340442SDaniel Vetter 	}
4239fc340442SDaniel Vetter 
42401ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
4241036a4a7dSZhenyu Wang 
4242b318b824SVille Syrjälä 	ibx_irq_pre_postinstall(dev_priv);
4243622364b6SPaulo Zanoni 
4244b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
4245b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
4246036a4a7dSZhenyu Wang 
4247b318b824SVille Syrjälä 	gen5_gt_irq_postinstall(dev_priv);
4248036a4a7dSZhenyu Wang 
42491a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
42501a56b1a2SImre Deak 
4251b318b824SVille Syrjälä 	ibx_irq_postinstall(dev_priv);
42527fe0b973SKeith Packard 
425350a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
42546005ce42SDaniel Vetter 		/* Enable PCU event interrupts
42556005ce42SDaniel Vetter 		 *
42566005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
42574bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
42584bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
4259d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
4260fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
4261d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
4262f97108d1SJesse Barnes 	}
4263036a4a7dSZhenyu Wang }
4264036a4a7dSZhenyu Wang 
4265f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
4266f8b79e58SImre Deak {
426767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4268f8b79e58SImre Deak 
4269f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
4270f8b79e58SImre Deak 		return;
4271f8b79e58SImre Deak 
4272f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4273f8b79e58SImre Deak 
4274d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4275d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4276ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4277f8b79e58SImre Deak 	}
4278d6c69803SVille Syrjälä }
4279f8b79e58SImre Deak 
4280f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4281f8b79e58SImre Deak {
428267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4283f8b79e58SImre Deak 
4284f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4285f8b79e58SImre Deak 		return;
4286f8b79e58SImre Deak 
4287f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4288f8b79e58SImre Deak 
4289950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4290ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4291f8b79e58SImre Deak }
4292f8b79e58SImre Deak 
42930e6c9a9eSVille Syrjälä 
4294b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
42950e6c9a9eSVille Syrjälä {
4296b318b824SVille Syrjälä 	gen5_gt_irq_postinstall(dev_priv);
42977e231dbeSJesse Barnes 
4298ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
42999918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4300ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4301ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4302ad22d106SVille Syrjälä 
43037e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
430434c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
430520afbda2SDaniel Vetter }
430620afbda2SDaniel Vetter 
430758820574STvrtko Ursulin static void gen8_gt_irq_postinstall(struct drm_i915_private *i915)
4308abd58f01SBen Widawsky {
430958820574STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
431058820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
4311b16b2a2fSPaulo Zanoni 
4312abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4313a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
43148a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
431573d477f6SOscar Mateo 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
431673d477f6SOscar Mateo 		 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
43178a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT),
43188a68d464SChris Wilson 
43198a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
43208a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
4321abd58f01SBen Widawsky 		 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
43228a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT),
43238a68d464SChris Wilson 
4324abd58f01SBen Widawsky 		0,
43258a68d464SChris Wilson 
43268a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
43278a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)
4328abd58f01SBen Widawsky 	};
4329abd58f01SBen Widawsky 
433058820574STvrtko Ursulin 	gt->pm_ier = 0x0;
433158820574STvrtko Ursulin 	gt->pm_imr = ~gt->pm_ier;
4332b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
4333b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
433478e68d36SImre Deak 	/*
433578e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
433626705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
433778e68d36SImre Deak 	 */
433858820574STvrtko Ursulin 	GEN8_IRQ_INIT_NDX(uncore, GT, 2, gt->pm_imr, gt->pm_ier);
4339b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4340abd58f01SBen Widawsky }
4341abd58f01SBen Widawsky 
4342abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4343abd58f01SBen Widawsky {
4344b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4345b16b2a2fSPaulo Zanoni 
4346a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4347a9c287c9SJani Nikula 	u32 de_pipe_enables;
43483a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
43493a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4350df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
43513a3b3c7dSVille Syrjälä 	enum pipe pipe;
4352770de83dSDamien Lespiau 
4353df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4354df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4355df0d28c1SDhinakaran Pandiyan 
4356bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4357842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
43583a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
435988e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4360cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
43613a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
43623a3b3c7dSVille Syrjälä 	} else {
4363842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
43643a3b3c7dSVille Syrjälä 	}
4365770de83dSDamien Lespiau 
4366bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4367bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4368bb187e93SJames Ausmus 
43699bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4370a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4371a324fcacSRodrigo Vivi 
4372770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4373770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4374770de83dSDamien Lespiau 
43753a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4376cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4377a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4378a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
43793a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
43803a3b3c7dSVille Syrjälä 
4381b16b2a2fSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
438254fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4383e04f7eceSVille Syrjälä 
43840a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
43850a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4386abd58f01SBen Widawsky 
4387f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4388813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4389b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
4390813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
439135079899SPaulo Zanoni 					  de_pipe_enables);
43920a195c02SMika Kahola 	}
4393abd58f01SBen Widawsky 
4394b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
4395b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
43962a57d9ccSImre Deak 
4397121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4398121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4399b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4400b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4401121e758eSDhinakaran Pandiyan 
4402b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
4403b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
4404121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4405121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
44062a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4407121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
44081a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4409abd58f01SBen Widawsky 	}
4410121e758eSDhinakaran Pandiyan }
4411abd58f01SBen Widawsky 
4412b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
4413abd58f01SBen Widawsky {
44146e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4415b318b824SVille Syrjälä 		ibx_irq_pre_postinstall(dev_priv);
4416622364b6SPaulo Zanoni 
4417abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4418abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4419abd58f01SBen Widawsky 
44206e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4421b318b824SVille Syrjälä 		ibx_irq_postinstall(dev_priv);
4422abd58f01SBen Widawsky 
442325286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
4424abd58f01SBen Widawsky }
4425abd58f01SBen Widawsky 
44269b77011eSTvrtko Ursulin static void gen11_gt_irq_postinstall(struct intel_gt *gt)
442751951ae7SMika Kuoppala {
442851951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
4429f0818984STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
4430f0818984STvrtko Ursulin 	const u32 dmask = irqs << 16 | irqs;
4431f0818984STvrtko Ursulin 	const u32 smask = irqs << 16;
443251951ae7SMika Kuoppala 
443351951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
443451951ae7SMika Kuoppala 
443551951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
4436f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RENDER_COPY_INTR_ENABLE, dmask);
4437f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS_VECS_INTR_ENABLE, dmask);
443851951ae7SMika Kuoppala 
443951951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
4440f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RCS0_RSVD_INTR_MASK, ~smask);
4441f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_BCS_RSVD_INTR_MASK, ~smask);
4442f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS0_VCS1_INTR_MASK, ~dmask);
4443f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS2_VCS3_INTR_MASK, ~dmask);
4444f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VECS0_VECS1_INTR_MASK, ~dmask);
444551951ae7SMika Kuoppala 
4446d02b98b8SOscar Mateo 	/*
4447d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4448d02b98b8SOscar Mateo 	 * is enabled/disabled.
4449d02b98b8SOscar Mateo 	 */
445058820574STvrtko Ursulin 	gt->pm_ier = 0x0;
445158820574STvrtko Ursulin 	gt->pm_imr = ~gt->pm_ier;
4452f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4453f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
445454c52a84SOscar Mateo 
445554c52a84SOscar Mateo 	/* Same thing for GuC interrupts */
4456f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
4457f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_MASK,  ~0);
445851951ae7SMika Kuoppala }
445951951ae7SMika Kuoppala 
4460b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
446131604222SAnusha Srivatsa {
446231604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
446331604222SAnusha Srivatsa 
446431604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
446531604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
446631604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
446731604222SAnusha Srivatsa 
446865f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
446931604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
447031604222SAnusha Srivatsa 
447152dfdba0SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv))
447252dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
447352dfdba0SLucas De Marchi 					TGP_TC_HPD_ENABLE_MASK);
44748ef7e340SMatt Roper 	else if (HAS_PCH_MCC(dev_priv))
44758ef7e340SMatt Roper 		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
447652dfdba0SLucas De Marchi 	else
447752dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
447852dfdba0SLucas De Marchi 					ICP_TC_HPD_ENABLE_MASK);
447931604222SAnusha Srivatsa }
448031604222SAnusha Srivatsa 
4481b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
448251951ae7SMika Kuoppala {
4483b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4484df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
448551951ae7SMika Kuoppala 
448629b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
4487b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
448831604222SAnusha Srivatsa 
44899b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
449051951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
449151951ae7SMika Kuoppala 
4492b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4493df0d28c1SDhinakaran Pandiyan 
449451951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
449551951ae7SMika Kuoppala 
44969b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
4497c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
449851951ae7SMika Kuoppala }
449951951ae7SMika Kuoppala 
4500b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
450143f328d7SVille Syrjälä {
450243f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
450343f328d7SVille Syrjälä 
4504ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
45059918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4506ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4507ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4508ad22d106SVille Syrjälä 
4509e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
451043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
451143f328d7SVille Syrjälä }
451243f328d7SVille Syrjälä 
4513b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
4514c2798b19SChris Wilson {
4515b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4516c2798b19SChris Wilson 
451744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
451844d9241eSVille Syrjälä 
4519b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
4520c2798b19SChris Wilson }
4521c2798b19SChris Wilson 
4522b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
4523c2798b19SChris Wilson {
4524b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4525e9e9848aSVille Syrjälä 	u16 enable_mask;
4526c2798b19SChris Wilson 
45274f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
45284f5fd91fSTvrtko Ursulin 			     EMR,
45294f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
4530045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
4531c2798b19SChris Wilson 
4532c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4533c2798b19SChris Wilson 	dev_priv->irq_mask =
4534c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
453516659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
453616659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4537c2798b19SChris Wilson 
4538e9e9848aSVille Syrjälä 	enable_mask =
4539c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4540c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
454116659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4542e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4543e9e9848aSVille Syrjälä 
4544b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
4545c2798b19SChris Wilson 
4546379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4547379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4548d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4549755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4550755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4551d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4552c2798b19SChris Wilson }
4553c2798b19SChris Wilson 
45544f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
455578c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
455678c357ddSVille Syrjälä {
45574f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
455878c357ddSVille Syrjälä 	u16 emr;
455978c357ddSVille Syrjälä 
45604f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
456178c357ddSVille Syrjälä 
456278c357ddSVille Syrjälä 	if (*eir)
45634f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
456478c357ddSVille Syrjälä 
45654f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
456678c357ddSVille Syrjälä 	if (*eir_stuck == 0)
456778c357ddSVille Syrjälä 		return;
456878c357ddSVille Syrjälä 
456978c357ddSVille Syrjälä 	/*
457078c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
457178c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
457278c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
457378c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
457478c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
457578c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
457678c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
457778c357ddSVille Syrjälä 	 * remains set.
457878c357ddSVille Syrjälä 	 */
45794f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
45804f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
45814f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
458278c357ddSVille Syrjälä }
458378c357ddSVille Syrjälä 
458478c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
458578c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
458678c357ddSVille Syrjälä {
458778c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
458878c357ddSVille Syrjälä 
458978c357ddSVille Syrjälä 	if (eir_stuck)
459078c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
459178c357ddSVille Syrjälä }
459278c357ddSVille Syrjälä 
459378c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
459478c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
459578c357ddSVille Syrjälä {
459678c357ddSVille Syrjälä 	u32 emr;
459778c357ddSVille Syrjälä 
459878c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
459978c357ddSVille Syrjälä 
460078c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
460178c357ddSVille Syrjälä 
460278c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
460378c357ddSVille Syrjälä 	if (*eir_stuck == 0)
460478c357ddSVille Syrjälä 		return;
460578c357ddSVille Syrjälä 
460678c357ddSVille Syrjälä 	/*
460778c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
460878c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
460978c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
461078c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
461178c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
461278c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
461378c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
461478c357ddSVille Syrjälä 	 * remains set.
461578c357ddSVille Syrjälä 	 */
461678c357ddSVille Syrjälä 	emr = I915_READ(EMR);
461778c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
461878c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
461978c357ddSVille Syrjälä }
462078c357ddSVille Syrjälä 
462178c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
462278c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
462378c357ddSVille Syrjälä {
462478c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
462578c357ddSVille Syrjälä 
462678c357ddSVille Syrjälä 	if (eir_stuck)
462778c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
462878c357ddSVille Syrjälä }
462978c357ddSVille Syrjälä 
4630ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4631c2798b19SChris Wilson {
4632b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4633af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4634c2798b19SChris Wilson 
46352dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46362dd2a883SImre Deak 		return IRQ_NONE;
46372dd2a883SImre Deak 
46381f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
46399102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
46401f814dacSImre Deak 
4641af722d28SVille Syrjälä 	do {
4642af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
464378c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4644af722d28SVille Syrjälä 		u16 iir;
4645af722d28SVille Syrjälä 
46464f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4647c2798b19SChris Wilson 		if (iir == 0)
4648af722d28SVille Syrjälä 			break;
4649c2798b19SChris Wilson 
4650af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4651c2798b19SChris Wilson 
4652eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4653eb64343cSVille Syrjälä 		 * signalled in iir */
4654eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4655c2798b19SChris Wilson 
465678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
465778c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
465878c357ddSVille Syrjälä 
46594f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4660c2798b19SChris Wilson 
4661c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
46628a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4663c2798b19SChris Wilson 
466478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
466578c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4666af722d28SVille Syrjälä 
4667eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4668af722d28SVille Syrjälä 	} while (0);
4669c2798b19SChris Wilson 
46709102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
46711f814dacSImre Deak 
46721f814dacSImre Deak 	return ret;
4673c2798b19SChris Wilson }
4674c2798b19SChris Wilson 
4675b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4676a266c7d5SChris Wilson {
4677b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4678a266c7d5SChris Wilson 
467956b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
46800706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4681a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4682a266c7d5SChris Wilson 	}
4683a266c7d5SChris Wilson 
468444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
468544d9241eSVille Syrjälä 
4686b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4687a266c7d5SChris Wilson }
4688a266c7d5SChris Wilson 
4689b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4690a266c7d5SChris Wilson {
4691b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
469238bde180SChris Wilson 	u32 enable_mask;
4693a266c7d5SChris Wilson 
4694045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4695045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
469638bde180SChris Wilson 
469738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
469838bde180SChris Wilson 	dev_priv->irq_mask =
469938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
470038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
470116659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
470216659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
470338bde180SChris Wilson 
470438bde180SChris Wilson 	enable_mask =
470538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
470638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
470738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
470816659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
470938bde180SChris Wilson 		I915_USER_INTERRUPT;
471038bde180SChris Wilson 
471156b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4712a266c7d5SChris Wilson 		/* Enable in IER... */
4713a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4714a266c7d5SChris Wilson 		/* and unmask in IMR */
4715a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4716a266c7d5SChris Wilson 	}
4717a266c7d5SChris Wilson 
4718b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4719a266c7d5SChris Wilson 
4720379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4721379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4722d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4723755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4724755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4725d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4726379ef82dSDaniel Vetter 
4727c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
472820afbda2SDaniel Vetter }
472920afbda2SDaniel Vetter 
4730ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4731a266c7d5SChris Wilson {
4732b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4733af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4734a266c7d5SChris Wilson 
47352dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
47362dd2a883SImre Deak 		return IRQ_NONE;
47372dd2a883SImre Deak 
47381f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
47399102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
47401f814dacSImre Deak 
474138bde180SChris Wilson 	do {
4742eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
474378c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4744af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4745af722d28SVille Syrjälä 		u32 iir;
4746a266c7d5SChris Wilson 
47479d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4748af722d28SVille Syrjälä 		if (iir == 0)
4749af722d28SVille Syrjälä 			break;
4750af722d28SVille Syrjälä 
4751af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4752af722d28SVille Syrjälä 
4753af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4754af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4755af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4756a266c7d5SChris Wilson 
4757eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4758eb64343cSVille Syrjälä 		 * signalled in iir */
4759eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4760a266c7d5SChris Wilson 
476178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
476278c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
476378c357ddSVille Syrjälä 
47649d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4765a266c7d5SChris Wilson 
4766a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
47678a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4768a266c7d5SChris Wilson 
476978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
477078c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4771a266c7d5SChris Wilson 
4772af722d28SVille Syrjälä 		if (hotplug_status)
4773af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4774af722d28SVille Syrjälä 
4775af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4776af722d28SVille Syrjälä 	} while (0);
4777a266c7d5SChris Wilson 
47789102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
47791f814dacSImre Deak 
4780a266c7d5SChris Wilson 	return ret;
4781a266c7d5SChris Wilson }
4782a266c7d5SChris Wilson 
4783b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4784a266c7d5SChris Wilson {
4785b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4786a266c7d5SChris Wilson 
47870706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4788a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4789a266c7d5SChris Wilson 
479044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
479144d9241eSVille Syrjälä 
4792b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4793a266c7d5SChris Wilson }
4794a266c7d5SChris Wilson 
4795b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4796a266c7d5SChris Wilson {
4797b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4798bbba0a97SChris Wilson 	u32 enable_mask;
4799a266c7d5SChris Wilson 	u32 error_mask;
4800a266c7d5SChris Wilson 
4801045cebd2SVille Syrjälä 	/*
4802045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4803045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4804045cebd2SVille Syrjälä 	 */
4805045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4806045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4807045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4808045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4809045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4810045cebd2SVille Syrjälä 	} else {
4811045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4812045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4813045cebd2SVille Syrjälä 	}
4814045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4815045cebd2SVille Syrjälä 
4816a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4817c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4818c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4819adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4820bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4821bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
482278c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4823bbba0a97SChris Wilson 
4824c30bb1fdSVille Syrjälä 	enable_mask =
4825c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4826c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4827c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4828c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
482978c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4830c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4831bbba0a97SChris Wilson 
483291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4833bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4834a266c7d5SChris Wilson 
4835b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4836c30bb1fdSVille Syrjälä 
4837b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4838b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4839d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4840755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4841755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4842755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4843d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4844a266c7d5SChris Wilson 
484591d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
484620afbda2SDaniel Vetter }
484720afbda2SDaniel Vetter 
484891d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
484920afbda2SDaniel Vetter {
485020afbda2SDaniel Vetter 	u32 hotplug_en;
485120afbda2SDaniel Vetter 
485267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4853b5ea2d56SDaniel Vetter 
4854adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4855e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
485691d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4857a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4858a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4859a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4860a266c7d5SChris Wilson 	*/
486191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4862a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4863a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4864a266c7d5SChris Wilson 
4865a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
48660706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4867f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4868f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4869f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
48700706f17cSEgbert Eich 					     hotplug_en);
4871a266c7d5SChris Wilson }
4872a266c7d5SChris Wilson 
4873ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4874a266c7d5SChris Wilson {
4875b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4876af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4877a266c7d5SChris Wilson 
48782dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
48792dd2a883SImre Deak 		return IRQ_NONE;
48802dd2a883SImre Deak 
48811f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
48829102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
48831f814dacSImre Deak 
4884af722d28SVille Syrjälä 	do {
4885eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
488678c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4887af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4888af722d28SVille Syrjälä 		u32 iir;
48892c8ba29fSChris Wilson 
48909d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4891af722d28SVille Syrjälä 		if (iir == 0)
4892af722d28SVille Syrjälä 			break;
4893af722d28SVille Syrjälä 
4894af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4895af722d28SVille Syrjälä 
4896af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4897af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4898a266c7d5SChris Wilson 
4899eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4900eb64343cSVille Syrjälä 		 * signalled in iir */
4901eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4902a266c7d5SChris Wilson 
490378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
490478c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
490578c357ddSVille Syrjälä 
49069d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4907a266c7d5SChris Wilson 
4908a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
49098a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4910af722d28SVille Syrjälä 
4911a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
49128a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4913a266c7d5SChris Wilson 
491478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
491578c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4916515ac2bbSDaniel Vetter 
4917af722d28SVille Syrjälä 		if (hotplug_status)
4918af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4919af722d28SVille Syrjälä 
4920af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4921af722d28SVille Syrjälä 	} while (0);
4922a266c7d5SChris Wilson 
49239102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
49241f814dacSImre Deak 
4925a266c7d5SChris Wilson 	return ret;
4926a266c7d5SChris Wilson }
4927a266c7d5SChris Wilson 
4928fca52a55SDaniel Vetter /**
4929fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4930fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4931fca52a55SDaniel Vetter  *
4932fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4933fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4934fca52a55SDaniel Vetter  */
4935b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4936f71d4af4SJesse Barnes {
493791c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4938562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4939cefcff8fSJoonas Lahtinen 	int i;
49408b2e326dSChris Wilson 
4941d938da6bSVille Syrjälä 	if (IS_I945GM(dev_priv))
4942d938da6bSVille Syrjälä 		i945gm_vblank_work_init(dev_priv);
4943d938da6bSVille Syrjälä 
494477913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
494577913b39SJani Nikula 
4946562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4947cefcff8fSJoonas Lahtinen 
4948a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4949cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4950cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
49518b2e326dSChris Wilson 
4952633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4953702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
49542239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
495526705e20SSagar Arun Kamble 
4956a6706b45SDeepak S 	/* Let's track the enabled rps events */
4957666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
49586c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4959e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
496031685c25SDeepak S 	else
49614668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
49624668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
49634668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4964a6706b45SDeepak S 
4965917dc6b5SMika Kuoppala 	/* We share the register with other engine */
4966917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) > 9)
4967917dc6b5SMika Kuoppala 		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);
4968917dc6b5SMika Kuoppala 
4969562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
49701800ad25SSagar Arun Kamble 
49711800ad25SSagar Arun Kamble 	/*
4972acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
49731800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
49741800ad25SSagar Arun Kamble 	 *
49751800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
49761800ad25SSagar Arun Kamble 	 */
4977bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4978562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
49791800ad25SSagar Arun Kamble 
4980bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4981562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
49821800ad25SSagar Arun Kamble 
498321da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
498421da2700SVille Syrjälä 
4985262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4986262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4987262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4988262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4989262fd485SChris Wilson 	 * in this case to the runtime pm.
4990262fd485SChris Wilson 	 */
4991262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4992262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4993262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4994262fd485SChris Wilson 
4995317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
49969a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
49979a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
49989a64c650SLyude Paul 	 * sideband messaging with MST.
49999a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
50009a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
50019a64c650SLyude Paul 	 */
50029a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
5003317eaa95SLyude 
5004b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5005b318b824SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
500643f328d7SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
5007b318b824SVille Syrjälä 	} else {
50088ef7e340SMatt Roper 		if (HAS_PCH_MCC(dev_priv))
50098ef7e340SMatt Roper 			/* EHL doesn't need most of gen11_hpd_irq_setup */
50108ef7e340SMatt Roper 			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
50118ef7e340SMatt Roper 		else if (INTEL_GEN(dev_priv) >= 11)
5012121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
5013b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
5014e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
5015c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
50166dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
50176dbf30ceSVille Syrjälä 		else
50183a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
5019f71d4af4SJesse Barnes 	}
5020f71d4af4SJesse Barnes }
502120afbda2SDaniel Vetter 
5022fca52a55SDaniel Vetter /**
5023cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
5024cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
5025cefcff8fSJoonas Lahtinen  *
5026cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
5027cefcff8fSJoonas Lahtinen  */
5028cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
5029cefcff8fSJoonas Lahtinen {
5030cefcff8fSJoonas Lahtinen 	int i;
5031cefcff8fSJoonas Lahtinen 
5032d938da6bSVille Syrjälä 	if (IS_I945GM(i915))
5033d938da6bSVille Syrjälä 		i945gm_vblank_work_fini(i915);
5034d938da6bSVille Syrjälä 
5035cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
5036cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
5037cefcff8fSJoonas Lahtinen }
5038cefcff8fSJoonas Lahtinen 
5039b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
5040b318b824SVille Syrjälä {
5041b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5042b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
5043b318b824SVille Syrjälä 			return cherryview_irq_handler;
5044b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
5045b318b824SVille Syrjälä 			return valleyview_irq_handler;
5046b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
5047b318b824SVille Syrjälä 			return i965_irq_handler;
5048b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
5049b318b824SVille Syrjälä 			return i915_irq_handler;
5050b318b824SVille Syrjälä 		else
5051b318b824SVille Syrjälä 			return i8xx_irq_handler;
5052b318b824SVille Syrjälä 	} else {
5053b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
5054b318b824SVille Syrjälä 			return gen11_irq_handler;
5055b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
5056b318b824SVille Syrjälä 			return gen8_irq_handler;
5057b318b824SVille Syrjälä 		else
5058b318b824SVille Syrjälä 			return ironlake_irq_handler;
5059b318b824SVille Syrjälä 	}
5060b318b824SVille Syrjälä }
5061b318b824SVille Syrjälä 
5062b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
5063b318b824SVille Syrjälä {
5064b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5065b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
5066b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
5067b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
5068b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
5069b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
5070b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
5071b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
5072b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
5073b318b824SVille Syrjälä 		else
5074b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
5075b318b824SVille Syrjälä 	} else {
5076b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
5077b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
5078b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
5079b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
5080b318b824SVille Syrjälä 		else
5081b318b824SVille Syrjälä 			ironlake_irq_reset(dev_priv);
5082b318b824SVille Syrjälä 	}
5083b318b824SVille Syrjälä }
5084b318b824SVille Syrjälä 
5085b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
5086b318b824SVille Syrjälä {
5087b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5088b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
5089b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
5090b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
5091b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
5092b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
5093b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
5094b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
5095b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
5096b318b824SVille Syrjälä 		else
5097b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
5098b318b824SVille Syrjälä 	} else {
5099b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
5100b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
5101b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
5102b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
5103b318b824SVille Syrjälä 		else
5104b318b824SVille Syrjälä 			ironlake_irq_postinstall(dev_priv);
5105b318b824SVille Syrjälä 	}
5106b318b824SVille Syrjälä }
5107b318b824SVille Syrjälä 
5108cefcff8fSJoonas Lahtinen /**
5109fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
5110fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5111fca52a55SDaniel Vetter  *
5112fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
5113fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
5114fca52a55SDaniel Vetter  *
5115fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
5116fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
5117fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
5118fca52a55SDaniel Vetter  */
51192aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
51202aeb7d3aSDaniel Vetter {
5121b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
5122b318b824SVille Syrjälä 	int ret;
5123b318b824SVille Syrjälä 
51242aeb7d3aSDaniel Vetter 	/*
51252aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
51262aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
51272aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
51282aeb7d3aSDaniel Vetter 	 */
5129ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
51302aeb7d3aSDaniel Vetter 
5131b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
5132b318b824SVille Syrjälä 
5133b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5134b318b824SVille Syrjälä 
5135b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
5136b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
5137b318b824SVille Syrjälä 	if (ret < 0) {
5138b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
5139b318b824SVille Syrjälä 		return ret;
5140b318b824SVille Syrjälä 	}
5141b318b824SVille Syrjälä 
5142b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
5143b318b824SVille Syrjälä 
5144b318b824SVille Syrjälä 	return ret;
51452aeb7d3aSDaniel Vetter }
51462aeb7d3aSDaniel Vetter 
5147fca52a55SDaniel Vetter /**
5148fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
5149fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5150fca52a55SDaniel Vetter  *
5151fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
5152fca52a55SDaniel Vetter  * resources acquired in the init functions.
5153fca52a55SDaniel Vetter  */
51542aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
51552aeb7d3aSDaniel Vetter {
5156b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
5157b318b824SVille Syrjälä 
5158b318b824SVille Syrjälä 	/*
5159b318b824SVille Syrjälä 	 * FIXME we can get called twice during driver load
5160b318b824SVille Syrjälä 	 * error handling due to intel_modeset_cleanup()
5161b318b824SVille Syrjälä 	 * calling us out of sequence. Would be nice if
5162b318b824SVille Syrjälä 	 * it didn't do that...
5163b318b824SVille Syrjälä 	 */
5164b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
5165b318b824SVille Syrjälä 		return;
5166b318b824SVille Syrjälä 
5167b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
5168b318b824SVille Syrjälä 
5169b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5170b318b824SVille Syrjälä 
5171b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
5172b318b824SVille Syrjälä 
51732aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
5174ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
51752aeb7d3aSDaniel Vetter }
51762aeb7d3aSDaniel Vetter 
5177fca52a55SDaniel Vetter /**
5178fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
5179fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5180fca52a55SDaniel Vetter  *
5181fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
5182fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
5183fca52a55SDaniel Vetter  */
5184b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
5185c67a470bSPaulo Zanoni {
5186b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5187ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
5188315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
5189c67a470bSPaulo Zanoni }
5190c67a470bSPaulo Zanoni 
5191fca52a55SDaniel Vetter /**
5192fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
5193fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5194fca52a55SDaniel Vetter  *
5195fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
5196fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
5197fca52a55SDaniel Vetter  */
5198b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
5199c67a470bSPaulo Zanoni {
5200ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
5201b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5202b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
5203c67a470bSPaulo Zanoni }
5204d64575eeSJani Nikula 
5205d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
5206d64575eeSJani Nikula {
5207d64575eeSJani Nikula 	/*
5208d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
5209d64575eeSJani Nikula 	 * this is the only thing we need to check.
5210d64575eeSJani Nikula 	 */
5211d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
5212d64575eeSJani Nikula }
5213d64575eeSJani Nikula 
5214d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
5215d64575eeSJani Nikula {
5216d64575eeSJani Nikula 	synchronize_irq(i915->drm.pdev->irq);
5217d64575eeSJani Nikula }
5218