1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 173c9a9a268SImre Deak 1740706f17cSEgbert Eich /* For display hotplug interrupt */ 1750706f17cSEgbert Eich static inline void 1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1770706f17cSEgbert Eich uint32_t mask, 1780706f17cSEgbert Eich uint32_t bits) 1790706f17cSEgbert Eich { 1800706f17cSEgbert Eich uint32_t val; 1810706f17cSEgbert Eich 1820706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1830706f17cSEgbert Eich WARN_ON(bits & ~mask); 1840706f17cSEgbert Eich 1850706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1860706f17cSEgbert Eich val &= ~mask; 1870706f17cSEgbert Eich val |= bits; 1880706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1890706f17cSEgbert Eich } 1900706f17cSEgbert Eich 1910706f17cSEgbert Eich /** 1920706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1930706f17cSEgbert Eich * @dev_priv: driver private 1940706f17cSEgbert Eich * @mask: bits to update 1950706f17cSEgbert Eich * @bits: bits to enable 1960706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1970706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1980706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 1990706f17cSEgbert Eich * function is usually not called from a context where the lock is 2000706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2010706f17cSEgbert Eich * version is also available. 2020706f17cSEgbert Eich */ 2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2040706f17cSEgbert Eich uint32_t mask, 2050706f17cSEgbert Eich uint32_t bits) 2060706f17cSEgbert Eich { 2070706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2080706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2090706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2100706f17cSEgbert Eich } 2110706f17cSEgbert Eich 212d9dc34f1SVille Syrjälä /** 213d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 214d9dc34f1SVille Syrjälä * @dev_priv: driver private 215d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 216d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 217d9dc34f1SVille Syrjälä */ 218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 219d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 220d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 221036a4a7dSZhenyu Wang { 222d9dc34f1SVille Syrjälä uint32_t new_val; 223d9dc34f1SVille Syrjälä 2244bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2254bc9d430SDaniel Vetter 226d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 227d9dc34f1SVille Syrjälä 2289df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 229c67a470bSPaulo Zanoni return; 230c67a470bSPaulo Zanoni 231d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 232d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 233d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 234d9dc34f1SVille Syrjälä 235d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 236d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2371ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2383143a2bfSChris Wilson POSTING_READ(DEIMR); 239036a4a7dSZhenyu Wang } 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang 24243eaea13SPaulo Zanoni /** 24343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24443eaea13SPaulo Zanoni * @dev_priv: driver private 24543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24743eaea13SPaulo Zanoni */ 24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 24943eaea13SPaulo Zanoni uint32_t interrupt_mask, 25043eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25143eaea13SPaulo Zanoni { 25243eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25343eaea13SPaulo Zanoni 25415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25515a17aaeSDaniel Vetter 2569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 257c67a470bSPaulo Zanoni return; 258c67a470bSPaulo Zanoni 25943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26843eaea13SPaulo Zanoni } 26943eaea13SPaulo Zanoni 270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27143eaea13SPaulo Zanoni { 27243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27343eaea13SPaulo Zanoni } 27443eaea13SPaulo Zanoni 275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 276b900b949SImre Deak { 277b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 278b900b949SImre Deak } 279b900b949SImre Deak 280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 281a72fbc3aSImre Deak { 282a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 283a72fbc3aSImre Deak } 284a72fbc3aSImre Deak 285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 286b900b949SImre Deak { 287b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 288b900b949SImre Deak } 289b900b949SImre Deak 290edbfdb45SPaulo Zanoni /** 291edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 292edbfdb45SPaulo Zanoni * @dev_priv: driver private 293edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 294edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 295edbfdb45SPaulo Zanoni */ 296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 297edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 298edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 299edbfdb45SPaulo Zanoni { 300605cd25bSPaulo Zanoni uint32_t new_val; 301edbfdb45SPaulo Zanoni 30215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30315a17aaeSDaniel Vetter 304edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 305edbfdb45SPaulo Zanoni 306605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 307f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 308f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 309f52ecbcfSPaulo Zanoni 310605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 311605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 312a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 313a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 314edbfdb45SPaulo Zanoni } 315f52ecbcfSPaulo Zanoni } 316edbfdb45SPaulo Zanoni 317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 318edbfdb45SPaulo Zanoni { 3199939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3209939fba2SImre Deak return; 3219939fba2SImre Deak 322edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 323edbfdb45SPaulo Zanoni } 324edbfdb45SPaulo Zanoni 3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 3269939fba2SImre Deak uint32_t mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 3369939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 337edbfdb45SPaulo Zanoni } 338edbfdb45SPaulo Zanoni 339dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3403cc134e3SImre Deak { 341f0f59a00SVille Syrjälä i915_reg_t reg = gen6_pm_iir(dev_priv); 3423cc134e3SImre Deak 3433cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3443cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3453cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3463cc134e3SImre Deak POSTING_READ(reg); 347096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3483cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3493cc134e3SImre Deak } 3503cc134e3SImre Deak 35191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 352b900b949SImre Deak { 353b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 35478e68d36SImre Deak 355b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 3563cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 357d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 35878e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 35978e68d36SImre Deak dev_priv->pm_rps_events); 360b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 36178e68d36SImre Deak 362b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 363b900b949SImre Deak } 364b900b949SImre Deak 36559d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 36659d02a1fSImre Deak { 3671800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 36859d02a1fSImre Deak } 36959d02a1fSImre Deak 37091d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 371b900b949SImre Deak { 372d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 373d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 374d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 375d4d70aa5SImre Deak 376d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 377d4d70aa5SImre Deak 3789939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3799939fba2SImre Deak 38059d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3819939fba2SImre Deak 3829939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 383b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 384b900b949SImre Deak ~dev_priv->pm_rps_events); 38558072ccbSImre Deak 38658072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 38758072ccbSImre Deak 38891d14251STvrtko Ursulin synchronize_irq(dev_priv->dev->irq); 389b900b949SImre Deak } 390b900b949SImre Deak 3910961021aSBen Widawsky /** 3923a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3933a3b3c7dSVille Syrjälä * @dev_priv: driver private 3943a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3953a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3963a3b3c7dSVille Syrjälä */ 3973a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 3983a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 3993a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4003a3b3c7dSVille Syrjälä { 4013a3b3c7dSVille Syrjälä uint32_t new_val; 4023a3b3c7dSVille Syrjälä uint32_t old_val; 4033a3b3c7dSVille Syrjälä 4043a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4053a3b3c7dSVille Syrjälä 4063a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4073a3b3c7dSVille Syrjälä 4083a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4093a3b3c7dSVille Syrjälä return; 4103a3b3c7dSVille Syrjälä 4113a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4123a3b3c7dSVille Syrjälä 4133a3b3c7dSVille Syrjälä new_val = old_val; 4143a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4153a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4163a3b3c7dSVille Syrjälä 4173a3b3c7dSVille Syrjälä if (new_val != old_val) { 4183a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4193a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4203a3b3c7dSVille Syrjälä } 4213a3b3c7dSVille Syrjälä } 4223a3b3c7dSVille Syrjälä 4233a3b3c7dSVille Syrjälä /** 424013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 425013d3752SVille Syrjälä * @dev_priv: driver private 426013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 427013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 428013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 429013d3752SVille Syrjälä */ 430013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 431013d3752SVille Syrjälä enum pipe pipe, 432013d3752SVille Syrjälä uint32_t interrupt_mask, 433013d3752SVille Syrjälä uint32_t enabled_irq_mask) 434013d3752SVille Syrjälä { 435013d3752SVille Syrjälä uint32_t new_val; 436013d3752SVille Syrjälä 437013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 438013d3752SVille Syrjälä 439013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 440013d3752SVille Syrjälä 441013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 442013d3752SVille Syrjälä return; 443013d3752SVille Syrjälä 444013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 445013d3752SVille Syrjälä new_val &= ~interrupt_mask; 446013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 447013d3752SVille Syrjälä 448013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 449013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 450013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 451013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 452013d3752SVille Syrjälä } 453013d3752SVille Syrjälä } 454013d3752SVille Syrjälä 455013d3752SVille Syrjälä /** 456fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 457fee884edSDaniel Vetter * @dev_priv: driver private 458fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 459fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 460fee884edSDaniel Vetter */ 46147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 462fee884edSDaniel Vetter uint32_t interrupt_mask, 463fee884edSDaniel Vetter uint32_t enabled_irq_mask) 464fee884edSDaniel Vetter { 465fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 466fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 467fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 468fee884edSDaniel Vetter 46915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 47015a17aaeSDaniel Vetter 471fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 472fee884edSDaniel Vetter 4739df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 474c67a470bSPaulo Zanoni return; 475c67a470bSPaulo Zanoni 476fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 477fee884edSDaniel Vetter POSTING_READ(SDEIMR); 478fee884edSDaniel Vetter } 4798664281bSPaulo Zanoni 480b5ea642aSDaniel Vetter static void 481755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 482755e9019SImre Deak u32 enable_mask, u32 status_mask) 4837c463586SKeith Packard { 484f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 485755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4867c463586SKeith Packard 487b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 488d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 489b79480baSDaniel Vetter 49004feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 49104feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 49204feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 49304feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 494755e9019SImre Deak return; 495755e9019SImre Deak 496755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 49746c06a30SVille Syrjälä return; 49846c06a30SVille Syrjälä 49991d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 50091d181ddSImre Deak 5017c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 502755e9019SImre Deak pipestat |= enable_mask | status_mask; 50346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5043143a2bfSChris Wilson POSTING_READ(reg); 5057c463586SKeith Packard } 5067c463586SKeith Packard 507b5ea642aSDaniel Vetter static void 508755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 509755e9019SImre Deak u32 enable_mask, u32 status_mask) 5107c463586SKeith Packard { 511f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 512755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5137c463586SKeith Packard 514b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 515d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 516b79480baSDaniel Vetter 51704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 51804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 51904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 52004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 52146c06a30SVille Syrjälä return; 52246c06a30SVille Syrjälä 523755e9019SImre Deak if ((pipestat & enable_mask) == 0) 524755e9019SImre Deak return; 525755e9019SImre Deak 52691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 52791d181ddSImre Deak 528755e9019SImre Deak pipestat &= ~enable_mask; 52946c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5303143a2bfSChris Wilson POSTING_READ(reg); 5317c463586SKeith Packard } 5327c463586SKeith Packard 53310c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 53410c59c51SImre Deak { 53510c59c51SImre Deak u32 enable_mask = status_mask << 16; 53610c59c51SImre Deak 53710c59c51SImre Deak /* 538724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 539724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 54010c59c51SImre Deak */ 54110c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 54210c59c51SImre Deak return 0; 543724a6905SVille Syrjälä /* 544724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 545724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 546724a6905SVille Syrjälä */ 547724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 548724a6905SVille Syrjälä return 0; 54910c59c51SImre Deak 55010c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 55110c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 55210c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 55310c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 55410c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 55510c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 55610c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 55710c59c51SImre Deak 55810c59c51SImre Deak return enable_mask; 55910c59c51SImre Deak } 56010c59c51SImre Deak 561755e9019SImre Deak void 562755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 563755e9019SImre Deak u32 status_mask) 564755e9019SImre Deak { 565755e9019SImre Deak u32 enable_mask; 566755e9019SImre Deak 567666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 56810c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 56910c59c51SImre Deak status_mask); 57010c59c51SImre Deak else 571755e9019SImre Deak enable_mask = status_mask << 16; 572755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 573755e9019SImre Deak } 574755e9019SImre Deak 575755e9019SImre Deak void 576755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 577755e9019SImre Deak u32 status_mask) 578755e9019SImre Deak { 579755e9019SImre Deak u32 enable_mask; 580755e9019SImre Deak 581666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 58210c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 58310c59c51SImre Deak status_mask); 58410c59c51SImre Deak else 585755e9019SImre Deak enable_mask = status_mask << 16; 586755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 587755e9019SImre Deak } 588755e9019SImre Deak 589c0e09200SDave Airlie /** 590f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 59114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 59201c66889SZhao Yakui */ 59391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 59401c66889SZhao Yakui { 59591d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 596f49e38ddSJani Nikula return; 597f49e38ddSJani Nikula 59813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 59901c66889SZhao Yakui 600755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 60191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6023b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 603755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6041ec14ad3SChris Wilson 60513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 60601c66889SZhao Yakui } 60701c66889SZhao Yakui 608f75f3746SVille Syrjälä /* 609f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 610f75f3746SVille Syrjälä * around the vertical blanking period. 611f75f3746SVille Syrjälä * 612f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 613f75f3746SVille Syrjälä * vblank_start >= 3 614f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 615f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 616f75f3746SVille Syrjälä * vtotal = vblank_start + 3 617f75f3746SVille Syrjälä * 618f75f3746SVille Syrjälä * start of vblank: 619f75f3746SVille Syrjälä * latch double buffered registers 620f75f3746SVille Syrjälä * increment frame counter (ctg+) 621f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 622f75f3746SVille Syrjälä * | 623f75f3746SVille Syrjälä * | frame start: 624f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 625f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 626f75f3746SVille Syrjälä * | | 627f75f3746SVille Syrjälä * | | start of vsync: 628f75f3746SVille Syrjälä * | | generate vsync interrupt 629f75f3746SVille Syrjälä * | | | 630f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 631f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 632f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 633f75f3746SVille Syrjälä * | | <----vs-----> | 634f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 635f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 636f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 637f75f3746SVille Syrjälä * | | | 638f75f3746SVille Syrjälä * last visible pixel first visible pixel 639f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 640f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 641f75f3746SVille Syrjälä * 642f75f3746SVille Syrjälä * x = horizontal active 643f75f3746SVille Syrjälä * _ = horizontal blanking 644f75f3746SVille Syrjälä * hs = horizontal sync 645f75f3746SVille Syrjälä * va = vertical active 646f75f3746SVille Syrjälä * vb = vertical blanking 647f75f3746SVille Syrjälä * vs = vertical sync 648f75f3746SVille Syrjälä * vbs = vblank_start (number) 649f75f3746SVille Syrjälä * 650f75f3746SVille Syrjälä * Summary: 651f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 652f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 653f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 654f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 655f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 656f75f3746SVille Syrjälä */ 657f75f3746SVille Syrjälä 65888e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6594cdb83ecSVille Syrjälä { 6604cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6614cdb83ecSVille Syrjälä return 0; 6624cdb83ecSVille Syrjälä } 6634cdb83ecSVille Syrjälä 66442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 66542f52ef8SKeith Packard * we use as a pipe index 66642f52ef8SKeith Packard */ 66788e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6680a3e67a4SJesse Barnes { 6692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 670f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6710b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 672391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 673391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 674fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 675391f75e2SVille Syrjälä 6760b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6770b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6780b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6790b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6800b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 681391f75e2SVille Syrjälä 6820b2a8e09SVille Syrjälä /* Convert to pixel count */ 6830b2a8e09SVille Syrjälä vbl_start *= htotal; 6840b2a8e09SVille Syrjälä 6850b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6860b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6870b2a8e09SVille Syrjälä 6889db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6899db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6905eddb70bSChris Wilson 6910a3e67a4SJesse Barnes /* 6920a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6930a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6940a3e67a4SJesse Barnes * register. 6950a3e67a4SJesse Barnes */ 6960a3e67a4SJesse Barnes do { 6975eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 698391f75e2SVille Syrjälä low = I915_READ(low_frame); 6995eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7000a3e67a4SJesse Barnes } while (high1 != high2); 7010a3e67a4SJesse Barnes 7025eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 703391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7045eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 705391f75e2SVille Syrjälä 706391f75e2SVille Syrjälä /* 707391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 708391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 709391f75e2SVille Syrjälä * counter against vblank start. 710391f75e2SVille Syrjälä */ 711edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7120a3e67a4SJesse Barnes } 7130a3e67a4SJesse Barnes 714974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7159880b7a5SJesse Barnes { 7162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 7179880b7a5SJesse Barnes 718649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7199880b7a5SJesse Barnes } 7209880b7a5SJesse Barnes 72175aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 722a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 723a225f079SVille Syrjälä { 724a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 725a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 726fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 727a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 72880715b2fSVille Syrjälä int position, vtotal; 729a225f079SVille Syrjälä 73080715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 731a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 732a225f079SVille Syrjälä vtotal /= 2; 733a225f079SVille Syrjälä 73491d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 73575aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 736a225f079SVille Syrjälä else 73775aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 738a225f079SVille Syrjälä 739a225f079SVille Syrjälä /* 74041b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 74141b578fbSJesse Barnes * read it just before the start of vblank. So try it again 74241b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 74341b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 74441b578fbSJesse Barnes * 74541b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 74641b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 74741b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 74841b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 74941b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 75041b578fbSJesse Barnes */ 75191d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 75241b578fbSJesse Barnes int i, temp; 75341b578fbSJesse Barnes 75441b578fbSJesse Barnes for (i = 0; i < 100; i++) { 75541b578fbSJesse Barnes udelay(1); 75641b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 75741b578fbSJesse Barnes DSL_LINEMASK_GEN3; 75841b578fbSJesse Barnes if (temp != position) { 75941b578fbSJesse Barnes position = temp; 76041b578fbSJesse Barnes break; 76141b578fbSJesse Barnes } 76241b578fbSJesse Barnes } 76341b578fbSJesse Barnes } 76441b578fbSJesse Barnes 76541b578fbSJesse Barnes /* 76680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 76780715b2fSVille Syrjälä * scanline_offset adjustment. 768a225f079SVille Syrjälä */ 76980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 770a225f079SVille Syrjälä } 771a225f079SVille Syrjälä 77288e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 773abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 7743bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7753bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7760af7e4dfSMario Kleiner { 777c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 778c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 779c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 7803aa18df8SVille Syrjälä int position; 78178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 7820af7e4dfSMario Kleiner bool in_vbl = true; 7830af7e4dfSMario Kleiner int ret = 0; 784ad3543edSMario Kleiner unsigned long irqflags; 7850af7e4dfSMario Kleiner 786fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 7870af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7889db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7890af7e4dfSMario Kleiner return 0; 7900af7e4dfSMario Kleiner } 7910af7e4dfSMario Kleiner 792c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 79378e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 794c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 795c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 796c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7970af7e4dfSMario Kleiner 798d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 799d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 800d31faf65SVille Syrjälä vbl_end /= 2; 801d31faf65SVille Syrjälä vtotal /= 2; 802d31faf65SVille Syrjälä } 803d31faf65SVille Syrjälä 804c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 805c2baf4b7SVille Syrjälä 806ad3543edSMario Kleiner /* 807ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 808ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 809ad3543edSMario Kleiner * following code must not block on uncore.lock. 810ad3543edSMario Kleiner */ 811ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 812ad3543edSMario Kleiner 813ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 814ad3543edSMario Kleiner 815ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 816ad3543edSMario Kleiner if (stime) 817ad3543edSMario Kleiner *stime = ktime_get(); 818ad3543edSMario Kleiner 81991d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8200af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8210af7e4dfSMario Kleiner * scanout position from Display scan line register. 8220af7e4dfSMario Kleiner */ 823a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8240af7e4dfSMario Kleiner } else { 8250af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8260af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8270af7e4dfSMario Kleiner * scanout position. 8280af7e4dfSMario Kleiner */ 82975aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8300af7e4dfSMario Kleiner 8313aa18df8SVille Syrjälä /* convert to pixel counts */ 8323aa18df8SVille Syrjälä vbl_start *= htotal; 8333aa18df8SVille Syrjälä vbl_end *= htotal; 8343aa18df8SVille Syrjälä vtotal *= htotal; 83578e8fc6bSVille Syrjälä 83678e8fc6bSVille Syrjälä /* 8377e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8387e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8397e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8407e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8417e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8427e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8437e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8447e78f1cbSVille Syrjälä */ 8457e78f1cbSVille Syrjälä if (position >= vtotal) 8467e78f1cbSVille Syrjälä position = vtotal - 1; 8477e78f1cbSVille Syrjälä 8487e78f1cbSVille Syrjälä /* 84978e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 85078e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 85178e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 85278e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 85378e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 85478e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 85578e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85678e8fc6bSVille Syrjälä */ 85778e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8583aa18df8SVille Syrjälä } 8593aa18df8SVille Syrjälä 860ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 861ad3543edSMario Kleiner if (etime) 862ad3543edSMario Kleiner *etime = ktime_get(); 863ad3543edSMario Kleiner 864ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 865ad3543edSMario Kleiner 866ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 867ad3543edSMario Kleiner 8683aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8693aa18df8SVille Syrjälä 8703aa18df8SVille Syrjälä /* 8713aa18df8SVille Syrjälä * While in vblank, position will be negative 8723aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8733aa18df8SVille Syrjälä * vblank, position will be positive counting 8743aa18df8SVille Syrjälä * up since vbl_end. 8753aa18df8SVille Syrjälä */ 8763aa18df8SVille Syrjälä if (position >= vbl_start) 8773aa18df8SVille Syrjälä position -= vbl_end; 8783aa18df8SVille Syrjälä else 8793aa18df8SVille Syrjälä position += vtotal - vbl_end; 8803aa18df8SVille Syrjälä 88191d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8823aa18df8SVille Syrjälä *vpos = position; 8833aa18df8SVille Syrjälä *hpos = 0; 8843aa18df8SVille Syrjälä } else { 8850af7e4dfSMario Kleiner *vpos = position / htotal; 8860af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8870af7e4dfSMario Kleiner } 8880af7e4dfSMario Kleiner 8890af7e4dfSMario Kleiner /* In vblank? */ 8900af7e4dfSMario Kleiner if (in_vbl) 8913d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 8920af7e4dfSMario Kleiner 8930af7e4dfSMario Kleiner return ret; 8940af7e4dfSMario Kleiner } 8950af7e4dfSMario Kleiner 896a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 897a225f079SVille Syrjälä { 898a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 899a225f079SVille Syrjälä unsigned long irqflags; 900a225f079SVille Syrjälä int position; 901a225f079SVille Syrjälä 902a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 903a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 904a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 905a225f079SVille Syrjälä 906a225f079SVille Syrjälä return position; 907a225f079SVille Syrjälä } 908a225f079SVille Syrjälä 90988e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9100af7e4dfSMario Kleiner int *max_error, 9110af7e4dfSMario Kleiner struct timeval *vblank_time, 9120af7e4dfSMario Kleiner unsigned flags) 9130af7e4dfSMario Kleiner { 9144041b853SChris Wilson struct drm_crtc *crtc; 9150af7e4dfSMario Kleiner 91688e72717SThierry Reding if (pipe >= INTEL_INFO(dev)->num_pipes) { 91788e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9180af7e4dfSMario Kleiner return -EINVAL; 9190af7e4dfSMario Kleiner } 9200af7e4dfSMario Kleiner 9210af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9224041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9234041b853SChris Wilson if (crtc == NULL) { 92488e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9254041b853SChris Wilson return -EINVAL; 9264041b853SChris Wilson } 9274041b853SChris Wilson 928fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 92988e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9304041b853SChris Wilson return -EBUSY; 9314041b853SChris Wilson } 9320af7e4dfSMario Kleiner 9330af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9344041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9354041b853SChris Wilson vblank_time, flags, 936fc467a22SMaarten Lankhorst &crtc->hwmode); 9370af7e4dfSMario Kleiner } 9380af7e4dfSMario Kleiner 93991d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 940f97108d1SJesse Barnes { 941b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9429270388eSDaniel Vetter u8 new_delay; 9439270388eSDaniel Vetter 944d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 945f97108d1SJesse Barnes 94673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 94773edd18fSDaniel Vetter 94820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9499270388eSDaniel Vetter 9507648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 951b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 952b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 953f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 954f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 955f97108d1SJesse Barnes 956f97108d1SJesse Barnes /* Handle RCS change request from hw */ 957b5b72e89SMatthew Garrett if (busy_up > max_avg) { 95820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 95920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 96020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 96120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 962b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 96320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 96420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 96520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 96620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 967f97108d1SJesse Barnes } 968f97108d1SJesse Barnes 96991d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 97020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 971f97108d1SJesse Barnes 972d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9739270388eSDaniel Vetter 974f97108d1SJesse Barnes return; 975f97108d1SJesse Barnes } 976f97108d1SJesse Barnes 9770bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 978549f7365SChris Wilson { 979688e6c72SChris Wilson if (intel_engine_wakeup(engine)) { 9800bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 98112471ba8SChris Wilson engine->user_interrupts++; 982688e6c72SChris Wilson } 983549f7365SChris Wilson } 984549f7365SChris Wilson 98543cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 98643cf3bf0SChris Wilson struct intel_rps_ei *ei) 98731685c25SDeepak S { 98843cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 98943cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 99043cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 99131685c25SDeepak S } 99231685c25SDeepak S 99343cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 99443cf3bf0SChris Wilson const struct intel_rps_ei *old, 99543cf3bf0SChris Wilson const struct intel_rps_ei *now, 99643cf3bf0SChris Wilson int threshold) 99731685c25SDeepak S { 99843cf3bf0SChris Wilson u64 time, c0; 9997bad74d5SVille Syrjälä unsigned int mul = 100; 100031685c25SDeepak S 100143cf3bf0SChris Wilson if (old->cz_clock == 0) 100243cf3bf0SChris Wilson return false; 100331685c25SDeepak S 10047bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10057bad74d5SVille Syrjälä mul <<= 8; 10067bad74d5SVille Syrjälä 100743cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10087bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 100931685c25SDeepak S 101043cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 101143cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 101243cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 101343cf3bf0SChris Wilson */ 101443cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 101543cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10167bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 101731685c25SDeepak S 101843cf3bf0SChris Wilson return c0 >= time; 101931685c25SDeepak S } 102031685c25SDeepak S 102143cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 102243cf3bf0SChris Wilson { 102343cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 102443cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 102543cf3bf0SChris Wilson } 102643cf3bf0SChris Wilson 102743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 102843cf3bf0SChris Wilson { 102943cf3bf0SChris Wilson struct intel_rps_ei now; 103043cf3bf0SChris Wilson u32 events = 0; 103143cf3bf0SChris Wilson 10326f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 103343cf3bf0SChris Wilson return 0; 103443cf3bf0SChris Wilson 103543cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 103643cf3bf0SChris Wilson if (now.cz_clock == 0) 103743cf3bf0SChris Wilson return 0; 103831685c25SDeepak S 103943cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 104043cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 104143cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10428fb55197SChris Wilson dev_priv->rps.down_threshold)) 104343cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 104443cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 104531685c25SDeepak S } 104631685c25SDeepak S 104743cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 104843cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 104943cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 10508fb55197SChris Wilson dev_priv->rps.up_threshold)) 105143cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 105243cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 105343cf3bf0SChris Wilson } 105443cf3bf0SChris Wilson 105543cf3bf0SChris Wilson return events; 105631685c25SDeepak S } 105731685c25SDeepak S 1058f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1059f5a4c67dSChris Wilson { 1060e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 1061f5a4c67dSChris Wilson 1062b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 1063688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1064f5a4c67dSChris Wilson return true; 1065f5a4c67dSChris Wilson 1066f5a4c67dSChris Wilson return false; 1067f5a4c67dSChris Wilson } 1068f5a4c67dSChris Wilson 10694912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10703b8d8d91SJesse Barnes { 10712d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10722d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 10738d3afd7dSChris Wilson bool client_boost; 10748d3afd7dSChris Wilson int new_delay, adj, min, max; 1075edbfdb45SPaulo Zanoni u32 pm_iir; 10763b8d8d91SJesse Barnes 107759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1078d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1079d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1080d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1081d4d70aa5SImre Deak return; 1082d4d70aa5SImre Deak } 10831f814dacSImre Deak 10841f814dacSImre Deak /* 10851f814dacSImre Deak * The RPS work is synced during runtime suspend, we don't require a 10861f814dacSImre Deak * wakeref. TODO: instead of disabling the asserts make sure that we 10871f814dacSImre Deak * always hold an RPM reference while the work is running. 10881f814dacSImre Deak */ 10891f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 10901f814dacSImre Deak 1091c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1092c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1093a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1094480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 10958d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 10968d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 109759cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 10984912d041SBen Widawsky 109960611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1100a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 110160611c13SPaulo Zanoni 11028d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11031f814dacSImre Deak goto out; 11043b8d8d91SJesse Barnes 11054fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11067b9e0ae6SChris Wilson 110743cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 110843cf3bf0SChris Wilson 1109dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1110edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11118d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11128d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 11138d3afd7dSChris Wilson 11148d3afd7dSChris Wilson if (client_boost) { 11158d3afd7dSChris Wilson new_delay = dev_priv->rps.max_freq_softlimit; 11168d3afd7dSChris Wilson adj = 0; 11178d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1118dd75fdc8SChris Wilson if (adj > 0) 1119dd75fdc8SChris Wilson adj *= 2; 1120edcf284bSChris Wilson else /* CHV needs even encode values */ 1121edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11227425034aSVille Syrjälä /* 11237425034aSVille Syrjälä * For better performance, jump directly 11247425034aSVille Syrjälä * to RPe if we're below it. 11257425034aSVille Syrjälä */ 1126edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1127b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1128edcf284bSChris Wilson adj = 0; 1129edcf284bSChris Wilson } 1130f5a4c67dSChris Wilson } else if (any_waiters(dev_priv)) { 1131f5a4c67dSChris Wilson adj = 0; 1132dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1133b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1134b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1135dd75fdc8SChris Wilson else 1136b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1137dd75fdc8SChris Wilson adj = 0; 1138dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1139dd75fdc8SChris Wilson if (adj < 0) 1140dd75fdc8SChris Wilson adj *= 2; 1141edcf284bSChris Wilson else /* CHV needs even encode values */ 1142edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1143dd75fdc8SChris Wilson } else { /* unknown event */ 1144edcf284bSChris Wilson adj = 0; 1145dd75fdc8SChris Wilson } 11463b8d8d91SJesse Barnes 1147edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1148edcf284bSChris Wilson 114979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 115079249636SBen Widawsky * interrupt 115179249636SBen Widawsky */ 1152edcf284bSChris Wilson new_delay += adj; 11538d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 115427544369SDeepak S 1155dc97997aSChris Wilson intel_set_rps(dev_priv, new_delay); 11563b8d8d91SJesse Barnes 11574fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11581f814dacSImre Deak out: 11591f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 11603b8d8d91SJesse Barnes } 11613b8d8d91SJesse Barnes 1162e3689190SBen Widawsky 1163e3689190SBen Widawsky /** 1164e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1165e3689190SBen Widawsky * occurred. 1166e3689190SBen Widawsky * @work: workqueue struct 1167e3689190SBen Widawsky * 1168e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1169e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1170e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1171e3689190SBen Widawsky */ 1172e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1173e3689190SBen Widawsky { 11742d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11752d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1176e3689190SBen Widawsky u32 error_status, row, bank, subbank; 117735a85ac6SBen Widawsky char *parity_event[6]; 1178e3689190SBen Widawsky uint32_t misccpctl; 117935a85ac6SBen Widawsky uint8_t slice = 0; 1180e3689190SBen Widawsky 1181e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1182e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1183e3689190SBen Widawsky * any time we access those registers. 1184e3689190SBen Widawsky */ 1185e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1186e3689190SBen Widawsky 118735a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 118835a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 118935a85ac6SBen Widawsky goto out; 119035a85ac6SBen Widawsky 1191e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1192e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1193e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1194e3689190SBen Widawsky 119535a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1196f0f59a00SVille Syrjälä i915_reg_t reg; 119735a85ac6SBen Widawsky 119835a85ac6SBen Widawsky slice--; 11992d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 120035a85ac6SBen Widawsky break; 120135a85ac6SBen Widawsky 120235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 120335a85ac6SBen Widawsky 12046fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 120535a85ac6SBen Widawsky 120635a85ac6SBen Widawsky error_status = I915_READ(reg); 1207e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1208e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1209e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1210e3689190SBen Widawsky 121135a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 121235a85ac6SBen Widawsky POSTING_READ(reg); 1213e3689190SBen Widawsky 1214cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1215e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1216e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1217e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 121835a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 121935a85ac6SBen Widawsky parity_event[5] = NULL; 1220e3689190SBen Widawsky 12215bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1222e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1223e3689190SBen Widawsky 122435a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 122535a85ac6SBen Widawsky slice, row, bank, subbank); 1226e3689190SBen Widawsky 122735a85ac6SBen Widawsky kfree(parity_event[4]); 1228e3689190SBen Widawsky kfree(parity_event[3]); 1229e3689190SBen Widawsky kfree(parity_event[2]); 1230e3689190SBen Widawsky kfree(parity_event[1]); 1231e3689190SBen Widawsky } 1232e3689190SBen Widawsky 123335a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 123435a85ac6SBen Widawsky 123535a85ac6SBen Widawsky out: 123635a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12374cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12382d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12394cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 124035a85ac6SBen Widawsky 124135a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 124235a85ac6SBen Widawsky } 124335a85ac6SBen Widawsky 1244261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1245261e40b8SVille Syrjälä u32 iir) 1246e3689190SBen Widawsky { 1247261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1248e3689190SBen Widawsky return; 1249e3689190SBen Widawsky 1250d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1251261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1252d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1253e3689190SBen Widawsky 1254261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 125535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 125635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 125735a85ac6SBen Widawsky 125835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 125935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 126035a85ac6SBen Widawsky 1261a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1262e3689190SBen Widawsky } 1263e3689190SBen Widawsky 1264261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1265f1af8fc1SPaulo Zanoni u32 gt_iir) 1266f1af8fc1SPaulo Zanoni { 1267f1af8fc1SPaulo Zanoni if (gt_iir & 1268f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 12694a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1270f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 12714a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1272f1af8fc1SPaulo Zanoni } 1273f1af8fc1SPaulo Zanoni 1274261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1275e7b4c6b1SDaniel Vetter u32 gt_iir) 1276e7b4c6b1SDaniel Vetter { 1277e7b4c6b1SDaniel Vetter 1278cc609d5dSBen Widawsky if (gt_iir & 1279cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 12804a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1281cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 12824a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1283cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 12844a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[BCS]); 1285e7b4c6b1SDaniel Vetter 1286cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1287cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1288aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1289aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1290e3689190SBen Widawsky 1291261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1292261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1293e7b4c6b1SDaniel Vetter } 1294e7b4c6b1SDaniel Vetter 1295fbcc1a0cSNick Hoath static __always_inline void 12960bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1297fbcc1a0cSNick Hoath { 1298fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 12990bc40be8STvrtko Ursulin notify_ring(engine); 1300fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 130127af5eeaSTvrtko Ursulin tasklet_schedule(&engine->irq_tasklet); 1302fbcc1a0cSNick Hoath } 1303fbcc1a0cSNick Hoath 1304e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1305e30e251aSVille Syrjälä u32 master_ctl, 1306e30e251aSVille Syrjälä u32 gt_iir[4]) 1307abd58f01SBen Widawsky { 1308abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1309abd58f01SBen Widawsky 1310abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1311e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1312e30e251aSVille Syrjälä if (gt_iir[0]) { 1313e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1314abd58f01SBen Widawsky ret = IRQ_HANDLED; 1315abd58f01SBen Widawsky } else 1316abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1317abd58f01SBen Widawsky } 1318abd58f01SBen Widawsky 131985f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1320e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1321e30e251aSVille Syrjälä if (gt_iir[1]) { 1322e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1323abd58f01SBen Widawsky ret = IRQ_HANDLED; 1324abd58f01SBen Widawsky } else 1325abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1326abd58f01SBen Widawsky } 1327abd58f01SBen Widawsky 132874cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1329e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1330e30e251aSVille Syrjälä if (gt_iir[3]) { 1331e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 133274cdb337SChris Wilson ret = IRQ_HANDLED; 133374cdb337SChris Wilson } else 133474cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 133574cdb337SChris Wilson } 133674cdb337SChris Wilson 13370961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 1338e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 1339e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) { 1340cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 1341e30e251aSVille Syrjälä gt_iir[2] & dev_priv->pm_rps_events); 134238cc46d7SOscar Mateo ret = IRQ_HANDLED; 13430961021aSBen Widawsky } else 13440961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13450961021aSBen Widawsky } 13460961021aSBen Widawsky 1347abd58f01SBen Widawsky return ret; 1348abd58f01SBen Widawsky } 1349abd58f01SBen Widawsky 1350e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1351e30e251aSVille Syrjälä u32 gt_iir[4]) 1352e30e251aSVille Syrjälä { 1353e30e251aSVille Syrjälä if (gt_iir[0]) { 1354e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[RCS], 1355e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 1356e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[BCS], 1357e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1358e30e251aSVille Syrjälä } 1359e30e251aSVille Syrjälä 1360e30e251aSVille Syrjälä if (gt_iir[1]) { 1361e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VCS], 1362e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 1363e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VCS2], 1364e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1365e30e251aSVille Syrjälä } 1366e30e251aSVille Syrjälä 1367e30e251aSVille Syrjälä if (gt_iir[3]) 1368e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VECS], 1369e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1370e30e251aSVille Syrjälä 1371e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1372e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 1373e30e251aSVille Syrjälä } 1374e30e251aSVille Syrjälä 137563c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 137663c88d22SImre Deak { 137763c88d22SImre Deak switch (port) { 137863c88d22SImre Deak case PORT_A: 1379195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 138063c88d22SImre Deak case PORT_B: 138163c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 138263c88d22SImre Deak case PORT_C: 138363c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 138463c88d22SImre Deak default: 138563c88d22SImre Deak return false; 138663c88d22SImre Deak } 138763c88d22SImre Deak } 138863c88d22SImre Deak 13896dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 13906dbf30ceSVille Syrjälä { 13916dbf30ceSVille Syrjälä switch (port) { 13926dbf30ceSVille Syrjälä case PORT_E: 13936dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 13946dbf30ceSVille Syrjälä default: 13956dbf30ceSVille Syrjälä return false; 13966dbf30ceSVille Syrjälä } 13976dbf30ceSVille Syrjälä } 13986dbf30ceSVille Syrjälä 139974c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 140074c0b395SVille Syrjälä { 140174c0b395SVille Syrjälä switch (port) { 140274c0b395SVille Syrjälä case PORT_A: 140374c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 140474c0b395SVille Syrjälä case PORT_B: 140574c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 140674c0b395SVille Syrjälä case PORT_C: 140774c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 140874c0b395SVille Syrjälä case PORT_D: 140974c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 141074c0b395SVille Syrjälä default: 141174c0b395SVille Syrjälä return false; 141274c0b395SVille Syrjälä } 141374c0b395SVille Syrjälä } 141474c0b395SVille Syrjälä 1415e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1416e4ce95aaSVille Syrjälä { 1417e4ce95aaSVille Syrjälä switch (port) { 1418e4ce95aaSVille Syrjälä case PORT_A: 1419e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1420e4ce95aaSVille Syrjälä default: 1421e4ce95aaSVille Syrjälä return false; 1422e4ce95aaSVille Syrjälä } 1423e4ce95aaSVille Syrjälä } 1424e4ce95aaSVille Syrjälä 1425676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 142613cf5504SDave Airlie { 142713cf5504SDave Airlie switch (port) { 142813cf5504SDave Airlie case PORT_B: 1429676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 143013cf5504SDave Airlie case PORT_C: 1431676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 143213cf5504SDave Airlie case PORT_D: 1433676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1434676574dfSJani Nikula default: 1435676574dfSJani Nikula return false; 143613cf5504SDave Airlie } 143713cf5504SDave Airlie } 143813cf5504SDave Airlie 1439676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 144013cf5504SDave Airlie { 144113cf5504SDave Airlie switch (port) { 144213cf5504SDave Airlie case PORT_B: 1443676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 144413cf5504SDave Airlie case PORT_C: 1445676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 144613cf5504SDave Airlie case PORT_D: 1447676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1448676574dfSJani Nikula default: 1449676574dfSJani Nikula return false; 145013cf5504SDave Airlie } 145113cf5504SDave Airlie } 145213cf5504SDave Airlie 145342db67d6SVille Syrjälä /* 145442db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 145542db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 145642db67d6SVille Syrjälä * hotplug detection results from several registers. 145742db67d6SVille Syrjälä * 145842db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 145942db67d6SVille Syrjälä */ 1460fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 14618c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1462fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1463fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1464676574dfSJani Nikula { 14658c841e57SJani Nikula enum port port; 1466676574dfSJani Nikula int i; 1467676574dfSJani Nikula 1468676574dfSJani Nikula for_each_hpd_pin(i) { 14698c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 14708c841e57SJani Nikula continue; 14718c841e57SJani Nikula 1472676574dfSJani Nikula *pin_mask |= BIT(i); 1473676574dfSJani Nikula 1474cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1475cc24fcdcSImre Deak continue; 1476cc24fcdcSImre Deak 1477fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1478676574dfSJani Nikula *long_mask |= BIT(i); 1479676574dfSJani Nikula } 1480676574dfSJani Nikula 1481676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1482676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1483676574dfSJani Nikula 1484676574dfSJani Nikula } 1485676574dfSJani Nikula 148691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1487515ac2bbSDaniel Vetter { 148828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1489515ac2bbSDaniel Vetter } 1490515ac2bbSDaniel Vetter 149191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1492ce99c256SDaniel Vetter { 14939ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1494ce99c256SDaniel Vetter } 1495ce99c256SDaniel Vetter 14968bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 149791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 149891d14251STvrtko Ursulin enum pipe pipe, 1499eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1500eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15018bc5e955SDaniel Vetter uint32_t crc4) 15028bf1e9f1SShuang He { 15038bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15048bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1505ac2300d4SDamien Lespiau int head, tail; 1506b2c88f5bSDamien Lespiau 1507d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1508d538bbdfSDamien Lespiau 15090c912c79SDamien Lespiau if (!pipe_crc->entries) { 1510d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 151134273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15120c912c79SDamien Lespiau return; 15130c912c79SDamien Lespiau } 15140c912c79SDamien Lespiau 1515d538bbdfSDamien Lespiau head = pipe_crc->head; 1516d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1517b2c88f5bSDamien Lespiau 1518b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1519d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1520b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1521b2c88f5bSDamien Lespiau return; 1522b2c88f5bSDamien Lespiau } 1523b2c88f5bSDamien Lespiau 1524b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15258bf1e9f1SShuang He 152691d14251STvrtko Ursulin entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev, 152791d14251STvrtko Ursulin pipe); 1528eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1529eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1530eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1531eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1532eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1533b2c88f5bSDamien Lespiau 1534b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1535d538bbdfSDamien Lespiau pipe_crc->head = head; 1536d538bbdfSDamien Lespiau 1537d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 153807144428SDamien Lespiau 153907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15408bf1e9f1SShuang He } 1541277de95eSDaniel Vetter #else 1542277de95eSDaniel Vetter static inline void 154391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 154491d14251STvrtko Ursulin enum pipe pipe, 1545277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1546277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1547277de95eSDaniel Vetter uint32_t crc4) {} 1548277de95eSDaniel Vetter #endif 1549eba94eb9SDaniel Vetter 1550277de95eSDaniel Vetter 155191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 155291d14251STvrtko Ursulin enum pipe pipe) 15535a69b89fSDaniel Vetter { 155491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 15555a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 15565a69b89fSDaniel Vetter 0, 0, 0, 0); 15575a69b89fSDaniel Vetter } 15585a69b89fSDaniel Vetter 155991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 156091d14251STvrtko Ursulin enum pipe pipe) 1561eba94eb9SDaniel Vetter { 156291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1563eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1564eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1565eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1566eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15678bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1568eba94eb9SDaniel Vetter } 15695b3a856bSDaniel Vetter 157091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 157191d14251STvrtko Ursulin enum pipe pipe) 15725b3a856bSDaniel Vetter { 15730b5c5ed0SDaniel Vetter uint32_t res1, res2; 15740b5c5ed0SDaniel Vetter 157591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 15760b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15770b5c5ed0SDaniel Vetter else 15780b5c5ed0SDaniel Vetter res1 = 0; 15790b5c5ed0SDaniel Vetter 158091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 15810b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 15820b5c5ed0SDaniel Vetter else 15830b5c5ed0SDaniel Vetter res2 = 0; 15845b3a856bSDaniel Vetter 158591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 15860b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 15870b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 15880b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 15890b5c5ed0SDaniel Vetter res1, res2); 15905b3a856bSDaniel Vetter } 15918bf1e9f1SShuang He 15921403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 15931403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 15941403c0d4SPaulo Zanoni * the work queue. */ 15951403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1596baf02a1fSBen Widawsky { 1597a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 159859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1599480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1600d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1601d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 16022adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 160341a05a3aSDaniel Vetter } 1604d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1605d4d70aa5SImre Deak } 1606baf02a1fSBen Widawsky 1607c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1608c9a9a268SImre Deak return; 1609c9a9a268SImre Deak 16102d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 161112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16124a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VECS]); 161312638c57SBen Widawsky 1614aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1615aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 161612638c57SBen Widawsky } 16171403c0d4SPaulo Zanoni } 1618baf02a1fSBen Widawsky 16195a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 162091d14251STvrtko Ursulin enum pipe pipe) 16218d7849dbSVille Syrjälä { 16225a21b665SDaniel Vetter bool ret; 16235a21b665SDaniel Vetter 16245a21b665SDaniel Vetter ret = drm_handle_vblank(dev_priv->dev, pipe); 16255a21b665SDaniel Vetter if (ret) 162651cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 16275a21b665SDaniel Vetter 16285a21b665SDaniel Vetter return ret; 16298d7849dbSVille Syrjälä } 16308d7849dbSVille Syrjälä 163191d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 163291d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 16337e231dbeSJesse Barnes { 16347e231dbeSJesse Barnes int pipe; 16357e231dbeSJesse Barnes 163658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 16371ca993d2SVille Syrjälä 16381ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 16391ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 16401ca993d2SVille Syrjälä return; 16411ca993d2SVille Syrjälä } 16421ca993d2SVille Syrjälä 1643055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1644f0f59a00SVille Syrjälä i915_reg_t reg; 1645bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 164691d181ddSImre Deak 1647bbb5eebfSDaniel Vetter /* 1648bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1649bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1650bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1651bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1652bbb5eebfSDaniel Vetter * handle. 1653bbb5eebfSDaniel Vetter */ 16540f239f4cSDaniel Vetter 16550f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 16560f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1657bbb5eebfSDaniel Vetter 1658bbb5eebfSDaniel Vetter switch (pipe) { 1659bbb5eebfSDaniel Vetter case PIPE_A: 1660bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1661bbb5eebfSDaniel Vetter break; 1662bbb5eebfSDaniel Vetter case PIPE_B: 1663bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1664bbb5eebfSDaniel Vetter break; 16653278f67fSVille Syrjälä case PIPE_C: 16663278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 16673278f67fSVille Syrjälä break; 1668bbb5eebfSDaniel Vetter } 1669bbb5eebfSDaniel Vetter if (iir & iir_bit) 1670bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1671bbb5eebfSDaniel Vetter 1672bbb5eebfSDaniel Vetter if (!mask) 167391d181ddSImre Deak continue; 167491d181ddSImre Deak 167591d181ddSImre Deak reg = PIPESTAT(pipe); 1676bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1677bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16787e231dbeSJesse Barnes 16797e231dbeSJesse Barnes /* 16807e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16817e231dbeSJesse Barnes */ 168291d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 168391d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 16847e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 16857e231dbeSJesse Barnes } 168658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 16872ecb8ca4SVille Syrjälä } 16882ecb8ca4SVille Syrjälä 168991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 16902ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 16912ecb8ca4SVille Syrjälä { 16922ecb8ca4SVille Syrjälä enum pipe pipe; 16937e231dbeSJesse Barnes 1694055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 16955a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 16965a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 16975a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 169831acc7f5SJesse Barnes 16995251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 170051cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 17014356d586SDaniel Vetter 17024356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 170391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 17042d9d2b0bSVille Syrjälä 17051f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17061f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 170731acc7f5SJesse Barnes } 170831acc7f5SJesse Barnes 1709c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 171091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1711c1874ed7SImre Deak } 1712c1874ed7SImre Deak 17131ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 171416c6c56bSVille Syrjälä { 171516c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 171616c6c56bSVille Syrjälä 17171ae3c34cSVille Syrjälä if (hotplug_status) 17183ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17191ae3c34cSVille Syrjälä 17201ae3c34cSVille Syrjälä return hotplug_status; 17211ae3c34cSVille Syrjälä } 17221ae3c34cSVille Syrjälä 172391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17241ae3c34cSVille Syrjälä u32 hotplug_status) 17251ae3c34cSVille Syrjälä { 17261ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 17273ff60f89SOscar Mateo 172891d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 172991d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 173016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 173116c6c56bSVille Syrjälä 173258f2cf24SVille Syrjälä if (hotplug_trigger) { 1733fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1734fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1735fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 173658f2cf24SVille Syrjälä 173791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 173858f2cf24SVille Syrjälä } 1739369712e8SJani Nikula 1740369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 174191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 174216c6c56bSVille Syrjälä } else { 174316c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 174416c6c56bSVille Syrjälä 174558f2cf24SVille Syrjälä if (hotplug_trigger) { 1746fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 17474e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1748fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 174991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 175016c6c56bSVille Syrjälä } 17513ff60f89SOscar Mateo } 175258f2cf24SVille Syrjälä } 175316c6c56bSVille Syrjälä 1754c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1755c1874ed7SImre Deak { 175645a83f84SDaniel Vetter struct drm_device *dev = arg; 17572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1758c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1759c1874ed7SImre Deak 17602dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17612dd2a883SImre Deak return IRQ_NONE; 17622dd2a883SImre Deak 17631f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17641f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 17651f814dacSImre Deak 17661e1cace9SVille Syrjälä do { 17676e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 17682ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17691ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1770a5e485a9SVille Syrjälä u32 ier = 0; 17713ff60f89SOscar Mateo 1772c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1773c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 17743ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1775c1874ed7SImre Deak 1776c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 17771e1cace9SVille Syrjälä break; 1778c1874ed7SImre Deak 1779c1874ed7SImre Deak ret = IRQ_HANDLED; 1780c1874ed7SImre Deak 1781a5e485a9SVille Syrjälä /* 1782a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1783a5e485a9SVille Syrjälä * 1784a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1785a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1786a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1787a5e485a9SVille Syrjälä * 1788a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1789a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1790a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1791a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1792a5e485a9SVille Syrjälä * bits this time around. 1793a5e485a9SVille Syrjälä */ 17944a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1795a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1796a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 17974a0a0202SVille Syrjälä 17984a0a0202SVille Syrjälä if (gt_iir) 17994a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 18004a0a0202SVille Syrjälä if (pm_iir) 18014a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 18024a0a0202SVille Syrjälä 18037ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 18041ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 18057ce4d1f2SVille Syrjälä 18063ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18073ff60f89SOscar Mateo * signalled in iir */ 180891d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 18097ce4d1f2SVille Syrjälä 18107ce4d1f2SVille Syrjälä /* 18117ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18127ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18137ce4d1f2SVille Syrjälä */ 18147ce4d1f2SVille Syrjälä if (iir) 18157ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18164a0a0202SVille Syrjälä 1817a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 18184a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 18194a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 18201ae3c34cSVille Syrjälä 182152894874SVille Syrjälä if (gt_iir) 1822261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 182352894874SVille Syrjälä if (pm_iir) 182452894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 182552894874SVille Syrjälä 18261ae3c34cSVille Syrjälä if (hotplug_status) 182791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 18282ecb8ca4SVille Syrjälä 182991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 18301e1cace9SVille Syrjälä } while (0); 18317e231dbeSJesse Barnes 18321f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18331f814dacSImre Deak 18347e231dbeSJesse Barnes return ret; 18357e231dbeSJesse Barnes } 18367e231dbeSJesse Barnes 183743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 183843f328d7SVille Syrjälä { 183945a83f84SDaniel Vetter struct drm_device *dev = arg; 184043f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 184143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 184243f328d7SVille Syrjälä 18432dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18442dd2a883SImre Deak return IRQ_NONE; 18452dd2a883SImre Deak 18461f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18471f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18481f814dacSImre Deak 1849579de73bSChris Wilson do { 18506e814800SVille Syrjälä u32 master_ctl, iir; 1851e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 18522ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18531ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1854a5e485a9SVille Syrjälä u32 ier = 0; 1855a5e485a9SVille Syrjälä 18568e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18573278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18583278f67fSVille Syrjälä 18593278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18608e5fd599SVille Syrjälä break; 186143f328d7SVille Syrjälä 186227b6c122SOscar Mateo ret = IRQ_HANDLED; 186327b6c122SOscar Mateo 1864a5e485a9SVille Syrjälä /* 1865a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1866a5e485a9SVille Syrjälä * 1867a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1868a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1869a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1870a5e485a9SVille Syrjälä * 1871a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1872a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1873a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1874a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1875a5e485a9SVille Syrjälä * bits this time around. 1876a5e485a9SVille Syrjälä */ 187743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1878a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1879a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 188043f328d7SVille Syrjälä 1881e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 188227b6c122SOscar Mateo 188327b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18841ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 188543f328d7SVille Syrjälä 188627b6c122SOscar Mateo /* Call regardless, as some status bits might not be 188727b6c122SOscar Mateo * signalled in iir */ 188891d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 188943f328d7SVille Syrjälä 18907ce4d1f2SVille Syrjälä /* 18917ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18927ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18937ce4d1f2SVille Syrjälä */ 18947ce4d1f2SVille Syrjälä if (iir) 18957ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18967ce4d1f2SVille Syrjälä 1897a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1898e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 189943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19001ae3c34cSVille Syrjälä 1901e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 1902e30e251aSVille Syrjälä 19031ae3c34cSVille Syrjälä if (hotplug_status) 190491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19052ecb8ca4SVille Syrjälä 190691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1907579de73bSChris Wilson } while (0); 19083278f67fSVille Syrjälä 19091f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19101f814dacSImre Deak 191143f328d7SVille Syrjälä return ret; 191243f328d7SVille Syrjälä } 191343f328d7SVille Syrjälä 191491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 191591d14251STvrtko Ursulin u32 hotplug_trigger, 191640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1917776ad806SJesse Barnes { 191842db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1919776ad806SJesse Barnes 19206a39d7c9SJani Nikula /* 19216a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 19226a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 19236a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 19246a39d7c9SJani Nikula * errors. 19256a39d7c9SJani Nikula */ 192613cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19276a39d7c9SJani Nikula if (!hotplug_trigger) { 19286a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 19296a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 19306a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 19316a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 19326a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 19336a39d7c9SJani Nikula } 19346a39d7c9SJani Nikula 193513cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19366a39d7c9SJani Nikula if (!hotplug_trigger) 19376a39d7c9SJani Nikula return; 193813cf5504SDave Airlie 1939fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 194040e56410SVille Syrjälä dig_hotplug_reg, hpd, 1941fd63e2a9SImre Deak pch_port_hotplug_long_detect); 194240e56410SVille Syrjälä 194391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1944aaf5ec2eSSonika Jindal } 194591d131d2SDaniel Vetter 194691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 194740e56410SVille Syrjälä { 194840e56410SVille Syrjälä int pipe; 194940e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 195040e56410SVille Syrjälä 195191d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 195240e56410SVille Syrjälä 1953cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1954cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1955776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1956cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1957cfc33bf7SVille Syrjälä port_name(port)); 1958cfc33bf7SVille Syrjälä } 1959776ad806SJesse Barnes 1960ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 196191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1962ce99c256SDaniel Vetter 1963776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 196491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1965776ad806SJesse Barnes 1966776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1967776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1968776ad806SJesse Barnes 1969776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1970776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1971776ad806SJesse Barnes 1972776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1973776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1974776ad806SJesse Barnes 19759db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1976055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19779db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19789db4a9c7SJesse Barnes pipe_name(pipe), 19799db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1980776ad806SJesse Barnes 1981776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1982776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1983776ad806SJesse Barnes 1984776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1985776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1986776ad806SJesse Barnes 1987776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19881f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19898664281bSPaulo Zanoni 19908664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19911f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19928664281bSPaulo Zanoni } 19938664281bSPaulo Zanoni 199491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 19958664281bSPaulo Zanoni { 19968664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 19975a69b89fSDaniel Vetter enum pipe pipe; 19988664281bSPaulo Zanoni 1999de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2000de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2001de032bf4SPaulo Zanoni 2002055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20031f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20041f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20058664281bSPaulo Zanoni 20065a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 200791d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 200891d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 20095a69b89fSDaniel Vetter else 201091d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 20115a69b89fSDaniel Vetter } 20125a69b89fSDaniel Vetter } 20138bf1e9f1SShuang He 20148664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20158664281bSPaulo Zanoni } 20168664281bSPaulo Zanoni 201791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 20188664281bSPaulo Zanoni { 20198664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20208664281bSPaulo Zanoni 2021de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2022de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2023de032bf4SPaulo Zanoni 20248664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20251f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20268664281bSPaulo Zanoni 20278664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20281f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20298664281bSPaulo Zanoni 20308664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20311f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20328664281bSPaulo Zanoni 20338664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2034776ad806SJesse Barnes } 2035776ad806SJesse Barnes 203691d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 203723e81d69SAdam Jackson { 203823e81d69SAdam Jackson int pipe; 20396dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2040aaf5ec2eSSonika Jindal 204191d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 204291d131d2SDaniel Vetter 2043cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2044cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 204523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2046cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2047cfc33bf7SVille Syrjälä port_name(port)); 2048cfc33bf7SVille Syrjälä } 204923e81d69SAdam Jackson 205023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 205191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 205223e81d69SAdam Jackson 205323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 205491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 205523e81d69SAdam Jackson 205623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 205723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 205823e81d69SAdam Jackson 205923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 206023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 206123e81d69SAdam Jackson 206223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2063055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 206423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 206523e81d69SAdam Jackson pipe_name(pipe), 206623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20678664281bSPaulo Zanoni 20688664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 206991d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 207023e81d69SAdam Jackson } 207123e81d69SAdam Jackson 207291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 20736dbf30ceSVille Syrjälä { 20746dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20756dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20766dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20776dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20786dbf30ceSVille Syrjälä 20796dbf30ceSVille Syrjälä if (hotplug_trigger) { 20806dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20816dbf30ceSVille Syrjälä 20826dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20836dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20846dbf30ceSVille Syrjälä 20856dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 20866dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 208774c0b395SVille Syrjälä spt_port_hotplug_long_detect); 20886dbf30ceSVille Syrjälä } 20896dbf30ceSVille Syrjälä 20906dbf30ceSVille Syrjälä if (hotplug2_trigger) { 20916dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20926dbf30ceSVille Syrjälä 20936dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 20946dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 20956dbf30ceSVille Syrjälä 20966dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 20976dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 20986dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 20996dbf30ceSVille Syrjälä } 21006dbf30ceSVille Syrjälä 21016dbf30ceSVille Syrjälä if (pin_mask) 210291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 21036dbf30ceSVille Syrjälä 21046dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 210591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 21066dbf30ceSVille Syrjälä } 21076dbf30ceSVille Syrjälä 210891d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 210991d14251STvrtko Ursulin u32 hotplug_trigger, 211040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2111c008bc6eSPaulo Zanoni { 2112e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2113e4ce95aaSVille Syrjälä 2114e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2115e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2116e4ce95aaSVille Syrjälä 2117e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 211840e56410SVille Syrjälä dig_hotplug_reg, hpd, 2119e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 212040e56410SVille Syrjälä 212191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2122e4ce95aaSVille Syrjälä } 2123c008bc6eSPaulo Zanoni 212491d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 212591d14251STvrtko Ursulin u32 de_iir) 212640e56410SVille Syrjälä { 212740e56410SVille Syrjälä enum pipe pipe; 212840e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 212940e56410SVille Syrjälä 213040e56410SVille Syrjälä if (hotplug_trigger) 213191d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 213240e56410SVille Syrjälä 2133c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 213491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2135c008bc6eSPaulo Zanoni 2136c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 213791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2138c008bc6eSPaulo Zanoni 2139c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2140c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2141c008bc6eSPaulo Zanoni 2142055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21435a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 21445a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 21455a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2146c008bc6eSPaulo Zanoni 214740da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21481f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2149c008bc6eSPaulo Zanoni 215040da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 215191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 21525b3a856bSDaniel Vetter 215340da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 21545251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 215551cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2156c008bc6eSPaulo Zanoni } 2157c008bc6eSPaulo Zanoni 2158c008bc6eSPaulo Zanoni /* check event from PCH */ 2159c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2160c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2161c008bc6eSPaulo Zanoni 216291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 216391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2164c008bc6eSPaulo Zanoni else 216591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2166c008bc6eSPaulo Zanoni 2167c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2168c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2169c008bc6eSPaulo Zanoni } 2170c008bc6eSPaulo Zanoni 217191d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 217291d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2173c008bc6eSPaulo Zanoni } 2174c008bc6eSPaulo Zanoni 217591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 217691d14251STvrtko Ursulin u32 de_iir) 21779719fb98SPaulo Zanoni { 217807d27e20SDamien Lespiau enum pipe pipe; 217923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 218023bb4cb5SVille Syrjälä 218140e56410SVille Syrjälä if (hotplug_trigger) 218291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 21839719fb98SPaulo Zanoni 21849719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 218591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 21869719fb98SPaulo Zanoni 21879719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 218891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 21899719fb98SPaulo Zanoni 21909719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 219191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 21929719fb98SPaulo Zanoni 2193055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21945a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 21955a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 21965a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 219740da17c2SDaniel Vetter 219840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 21995251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 220051cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 22019719fb98SPaulo Zanoni } 22029719fb98SPaulo Zanoni 22039719fb98SPaulo Zanoni /* check event from PCH */ 220491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 22059719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 22069719fb98SPaulo Zanoni 220791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 22089719fb98SPaulo Zanoni 22099719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 22109719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 22119719fb98SPaulo Zanoni } 22129719fb98SPaulo Zanoni } 22139719fb98SPaulo Zanoni 221472c90f62SOscar Mateo /* 221572c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 221672c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 221772c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 221872c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 221972c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 222072c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 222172c90f62SOscar Mateo */ 2222f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2223b1f14ad0SJesse Barnes { 222445a83f84SDaniel Vetter struct drm_device *dev = arg; 22252d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2226f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 22270e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2228b1f14ad0SJesse Barnes 22292dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22302dd2a883SImre Deak return IRQ_NONE; 22312dd2a883SImre Deak 22321f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22331f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22341f814dacSImre Deak 2235b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2236b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2237b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 223823a78516SPaulo Zanoni POSTING_READ(DEIER); 22390e43406bSChris Wilson 224044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 224144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 224244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 224344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 224444498aeaSPaulo Zanoni * due to its back queue). */ 224591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 224644498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 224744498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 224844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2249ab5c608bSBen Widawsky } 225044498aeaSPaulo Zanoni 225172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 225272c90f62SOscar Mateo 22530e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22540e43406bSChris Wilson if (gt_iir) { 225572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 225672c90f62SOscar Mateo ret = IRQ_HANDLED; 225791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2258261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2259d8fc8a47SPaulo Zanoni else 2260261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 22610e43406bSChris Wilson } 2262b1f14ad0SJesse Barnes 2263b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22640e43406bSChris Wilson if (de_iir) { 226572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 226672c90f62SOscar Mateo ret = IRQ_HANDLED; 226791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 226891d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2269f1af8fc1SPaulo Zanoni else 227091d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 22710e43406bSChris Wilson } 22720e43406bSChris Wilson 227391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2274f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22750e43406bSChris Wilson if (pm_iir) { 2276b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22770e43406bSChris Wilson ret = IRQ_HANDLED; 227872c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22790e43406bSChris Wilson } 2280f1af8fc1SPaulo Zanoni } 2281b1f14ad0SJesse Barnes 2282b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2283b1f14ad0SJesse Barnes POSTING_READ(DEIER); 228491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 228544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 228644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2287ab5c608bSBen Widawsky } 2288b1f14ad0SJesse Barnes 22891f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22901f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22911f814dacSImre Deak 2292b1f14ad0SJesse Barnes return ret; 2293b1f14ad0SJesse Barnes } 2294b1f14ad0SJesse Barnes 229591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 229691d14251STvrtko Ursulin u32 hotplug_trigger, 229740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2298d04a492dSShashank Sharma { 2299cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2300d04a492dSShashank Sharma 2301a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2302a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2303d04a492dSShashank Sharma 2304cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 230540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2306cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 230740e56410SVille Syrjälä 230891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2309d04a492dSShashank Sharma } 2310d04a492dSShashank Sharma 2311f11a0f46STvrtko Ursulin static irqreturn_t 2312f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2313abd58f01SBen Widawsky { 2314abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2315f11a0f46STvrtko Ursulin u32 iir; 2316c42664ccSDaniel Vetter enum pipe pipe; 231788e04703SJesse Barnes 2318abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2319e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2320e32192e1STvrtko Ursulin if (iir) { 2321e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2322abd58f01SBen Widawsky ret = IRQ_HANDLED; 2323e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 232491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 232538cc46d7SOscar Mateo else 232638cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2327abd58f01SBen Widawsky } 232838cc46d7SOscar Mateo else 232938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2330abd58f01SBen Widawsky } 2331abd58f01SBen Widawsky 23326d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2333e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2334e32192e1STvrtko Ursulin if (iir) { 2335e32192e1STvrtko Ursulin u32 tmp_mask; 2336d04a492dSShashank Sharma bool found = false; 2337cebd87a0SVille Syrjälä 2338e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23396d766f02SDaniel Vetter ret = IRQ_HANDLED; 234088e04703SJesse Barnes 2341e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2342e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2343e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2344e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2345e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2346e32192e1STvrtko Ursulin 2347e32192e1STvrtko Ursulin if (iir & tmp_mask) { 234891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2349d04a492dSShashank Sharma found = true; 2350d04a492dSShashank Sharma } 2351d04a492dSShashank Sharma 2352e32192e1STvrtko Ursulin if (IS_BROXTON(dev_priv)) { 2353e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2354e32192e1STvrtko Ursulin if (tmp_mask) { 235591d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 235691d14251STvrtko Ursulin hpd_bxt); 2357d04a492dSShashank Sharma found = true; 2358d04a492dSShashank Sharma } 2359e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2360e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2361e32192e1STvrtko Ursulin if (tmp_mask) { 236291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 236391d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2364e32192e1STvrtko Ursulin found = true; 2365e32192e1STvrtko Ursulin } 2366e32192e1STvrtko Ursulin } 2367d04a492dSShashank Sharma 236891d14251STvrtko Ursulin if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 236991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23709e63743eSShashank Sharma found = true; 23719e63743eSShashank Sharma } 23729e63743eSShashank Sharma 2373d04a492dSShashank Sharma if (!found) 237438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23756d766f02SDaniel Vetter } 237638cc46d7SOscar Mateo else 237738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23786d766f02SDaniel Vetter } 23796d766f02SDaniel Vetter 2380055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2381e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2382abd58f01SBen Widawsky 2383c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2384c42664ccSDaniel Vetter continue; 2385c42664ccSDaniel Vetter 2386e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2387e32192e1STvrtko Ursulin if (!iir) { 2388e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2389e32192e1STvrtko Ursulin continue; 2390e32192e1STvrtko Ursulin } 2391770de83dSDamien Lespiau 2392e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2393e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2394e32192e1STvrtko Ursulin 23955a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 23965a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 23975a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2398abd58f01SBen Widawsky 2399e32192e1STvrtko Ursulin flip_done = iir; 2400b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2401e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2402770de83dSDamien Lespiau else 2403e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2404770de83dSDamien Lespiau 24055251f04eSMaarten Lankhorst if (flip_done) 240651cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2407abd58f01SBen Widawsky 2408e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 240991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24100fbe7870SDaniel Vetter 2411e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2412e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 241338d83c96SDaniel Vetter 2414e32192e1STvrtko Ursulin fault_errors = iir; 2415b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2416e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2417770de83dSDamien Lespiau else 2418e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2419770de83dSDamien Lespiau 2420770de83dSDamien Lespiau if (fault_errors) 242130100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 242230100f2bSDaniel Vetter pipe_name(pipe), 2423e32192e1STvrtko Ursulin fault_errors); 2424abd58f01SBen Widawsky } 2425abd58f01SBen Widawsky 242691d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2427266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 242892d03a80SDaniel Vetter /* 242992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 243092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 243192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 243292d03a80SDaniel Vetter */ 2433e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2434e32192e1STvrtko Ursulin if (iir) { 2435e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 243692d03a80SDaniel Vetter ret = IRQ_HANDLED; 24376dbf30ceSVille Syrjälä 24386dbf30ceSVille Syrjälä if (HAS_PCH_SPT(dev_priv)) 243991d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24406dbf30ceSVille Syrjälä else 244191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24422dfb0b81SJani Nikula } else { 24432dfb0b81SJani Nikula /* 24442dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24452dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24462dfb0b81SJani Nikula */ 24472dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 24482dfb0b81SJani Nikula } 244992d03a80SDaniel Vetter } 245092d03a80SDaniel Vetter 2451f11a0f46STvrtko Ursulin return ret; 2452f11a0f46STvrtko Ursulin } 2453f11a0f46STvrtko Ursulin 2454f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2455f11a0f46STvrtko Ursulin { 2456f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2457f11a0f46STvrtko Ursulin struct drm_i915_private *dev_priv = dev->dev_private; 2458f11a0f46STvrtko Ursulin u32 master_ctl; 2459e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2460f11a0f46STvrtko Ursulin irqreturn_t ret; 2461f11a0f46STvrtko Ursulin 2462f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2463f11a0f46STvrtko Ursulin return IRQ_NONE; 2464f11a0f46STvrtko Ursulin 2465f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2466f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2467f11a0f46STvrtko Ursulin if (!master_ctl) 2468f11a0f46STvrtko Ursulin return IRQ_NONE; 2469f11a0f46STvrtko Ursulin 2470f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2471f11a0f46STvrtko Ursulin 2472f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2473f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2474f11a0f46STvrtko Ursulin 2475f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2476e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2477e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2478f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2479f11a0f46STvrtko Ursulin 2480cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2481cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2482abd58f01SBen Widawsky 24831f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24841f814dacSImre Deak 2485abd58f01SBen Widawsky return ret; 2486abd58f01SBen Widawsky } 2487abd58f01SBen Widawsky 24881f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 248917e1df07SDaniel Vetter { 249017e1df07SDaniel Vetter /* 249117e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 249217e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 249317e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 249417e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 249517e1df07SDaniel Vetter */ 249617e1df07SDaniel Vetter 249717e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 24981f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 249917e1df07SDaniel Vetter 250017e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 250117e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 250217e1df07SDaniel Vetter } 250317e1df07SDaniel Vetter 25048a905236SJesse Barnes /** 2505b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 250614bb2c11STvrtko Ursulin * @dev_priv: i915 device private 25078a905236SJesse Barnes * 25088a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 25098a905236SJesse Barnes * was detected. 25108a905236SJesse Barnes */ 2511c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 25128a905236SJesse Barnes { 2513c033666aSChris Wilson struct kobject *kobj = &dev_priv->dev->primary->kdev->kobj; 2514cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2515cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2516cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 251717e1df07SDaniel Vetter int ret; 25188a905236SJesse Barnes 2519c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 25208a905236SJesse Barnes 25217db0ba24SDaniel Vetter /* 25227db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 25237db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 25247db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 25257db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 25267db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 25277db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 25287db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 25297db0ba24SDaniel Vetter * work we don't need to worry about any other races. 25307db0ba24SDaniel Vetter */ 2531d98c52cfSChris Wilson if (i915_reset_in_progress(&dev_priv->gpu_error)) { 253244d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2533c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 25341f83fee0SDaniel Vetter 253517e1df07SDaniel Vetter /* 2536f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2537f454c694SImre Deak * reference held, for example because there is a pending GPU 2538f454c694SImre Deak * request that won't finish until the reset is done. This 2539f454c694SImre Deak * isn't the case at least when we get here by doing a 2540f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2541f454c694SImre Deak */ 2542f454c694SImre Deak intel_runtime_pm_get(dev_priv); 25437514747dSVille Syrjälä 2544c033666aSChris Wilson intel_prepare_reset(dev_priv); 25457514747dSVille Syrjälä 2546f454c694SImre Deak /* 254717e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 254817e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 254917e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 255017e1df07SDaniel Vetter * deadlocks with the reset work. 255117e1df07SDaniel Vetter */ 2552c033666aSChris Wilson ret = i915_reset(dev_priv); 2553f69061beSDaniel Vetter 2554c033666aSChris Wilson intel_finish_reset(dev_priv); 255517e1df07SDaniel Vetter 2556f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2557f454c694SImre Deak 2558d98c52cfSChris Wilson if (ret == 0) 2559c033666aSChris Wilson kobject_uevent_env(kobj, 2560f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 25611f83fee0SDaniel Vetter 256217e1df07SDaniel Vetter /* 256317e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 256417e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 256517e1df07SDaniel Vetter */ 25661f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2567f316a42cSBen Gamari } 25688a905236SJesse Barnes } 25698a905236SJesse Barnes 2570c033666aSChris Wilson static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv) 2571c0e09200SDave Airlie { 2572bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 257363eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2574050ee91fSBen Widawsky int pipe, i; 257563eeaf38SJesse Barnes 257635aed2e6SChris Wilson if (!eir) 257735aed2e6SChris Wilson return; 257863eeaf38SJesse Barnes 2579a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 25808a905236SJesse Barnes 2581c033666aSChris Wilson i915_get_extra_instdone(dev_priv, instdone); 2582bd9854f9SBen Widawsky 2583c033666aSChris Wilson if (IS_G4X(dev_priv)) { 25848a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25858a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25868a905236SJesse Barnes 2587a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2588a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2589050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2590050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2591a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2592a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25938a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25943143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25958a905236SJesse Barnes } 25968a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25978a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2598a70491ccSJoe Perches pr_err("page table error\n"); 2599a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 26008a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 26013143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 26028a905236SJesse Barnes } 26038a905236SJesse Barnes } 26048a905236SJesse Barnes 2605c033666aSChris Wilson if (!IS_GEN2(dev_priv)) { 260663eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 260763eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2608a70491ccSJoe Perches pr_err("page table error\n"); 2609a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 261063eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 26113143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 261263eeaf38SJesse Barnes } 26138a905236SJesse Barnes } 26148a905236SJesse Barnes 261563eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2616a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2617055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2618a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 26199db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 262063eeaf38SJesse Barnes /* pipestat has already been acked */ 262163eeaf38SJesse Barnes } 262263eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2623a70491ccSJoe Perches pr_err("instruction error\n"); 2624a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2625050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2626050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2627c033666aSChris Wilson if (INTEL_GEN(dev_priv) < 4) { 262863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 262963eeaf38SJesse Barnes 2630a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2631a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2632a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 263363eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 26343143a2bfSChris Wilson POSTING_READ(IPEIR); 263563eeaf38SJesse Barnes } else { 263663eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 263763eeaf38SJesse Barnes 2638a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2639a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2640a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2641a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 264263eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26433143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 264463eeaf38SJesse Barnes } 264563eeaf38SJesse Barnes } 264663eeaf38SJesse Barnes 264763eeaf38SJesse Barnes I915_WRITE(EIR, eir); 26483143a2bfSChris Wilson POSTING_READ(EIR); 264963eeaf38SJesse Barnes eir = I915_READ(EIR); 265063eeaf38SJesse Barnes if (eir) { 265163eeaf38SJesse Barnes /* 265263eeaf38SJesse Barnes * some errors might have become stuck, 265363eeaf38SJesse Barnes * mask them. 265463eeaf38SJesse Barnes */ 265563eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 265663eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 265763eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 265863eeaf38SJesse Barnes } 265935aed2e6SChris Wilson } 266035aed2e6SChris Wilson 266135aed2e6SChris Wilson /** 2662b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 266314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 266414b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 2665aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 266635aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 266735aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 266835aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 266935aed2e6SChris Wilson * of a ring dump etc.). 267014bb2c11STvrtko Ursulin * @fmt: Error message format string 267135aed2e6SChris Wilson */ 2672c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2673c033666aSChris Wilson u32 engine_mask, 267458174462SMika Kuoppala const char *fmt, ...) 267535aed2e6SChris Wilson { 267658174462SMika Kuoppala va_list args; 267758174462SMika Kuoppala char error_msg[80]; 267835aed2e6SChris Wilson 267958174462SMika Kuoppala va_start(args, fmt); 268058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 268158174462SMika Kuoppala va_end(args); 268258174462SMika Kuoppala 2683c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2684c033666aSChris Wilson i915_report_and_clear_eir(dev_priv); 26858a905236SJesse Barnes 268614b730fcSarun.siluvery@linux.intel.com if (engine_mask) { 2687805de8f4SPeter Zijlstra atomic_or(I915_RESET_IN_PROGRESS_FLAG, 2688f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2689ba1234d1SBen Gamari 269011ed50ecSBen Gamari /* 2691b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2692b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2693b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 269417e1df07SDaniel Vetter * processes will see a reset in progress and back off, 269517e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 269617e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 269717e1df07SDaniel Vetter * that the reset work needs to acquire. 269817e1df07SDaniel Vetter * 269917e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 270017e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 270117e1df07SDaniel Vetter * counter atomic_t. 270211ed50ecSBen Gamari */ 27031f15b76fSChris Wilson i915_error_wake_up(dev_priv); 270411ed50ecSBen Gamari } 270511ed50ecSBen Gamari 2706c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 27078a905236SJesse Barnes } 27088a905236SJesse Barnes 270942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 271042f52ef8SKeith Packard * we use as a pipe index 271142f52ef8SKeith Packard */ 271288e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe) 27130a3e67a4SJesse Barnes { 27142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2715e9d21d7fSKeith Packard unsigned long irqflags; 271671e0ffa5SJesse Barnes 27171ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2718f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 27197c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2720755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27210a3e67a4SJesse Barnes else 27227c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2723755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 27241ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27258692d00eSChris Wilson 27260a3e67a4SJesse Barnes return 0; 27270a3e67a4SJesse Barnes } 27280a3e67a4SJesse Barnes 272988e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2730f796cf8fSJesse Barnes { 27312d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2732f796cf8fSJesse Barnes unsigned long irqflags; 2733b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 273440da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2735f796cf8fSJesse Barnes 2736f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2737fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2738b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2739b1f14ad0SJesse Barnes 2740b1f14ad0SJesse Barnes return 0; 2741b1f14ad0SJesse Barnes } 2742b1f14ad0SJesse Barnes 274388e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe) 27447e231dbeSJesse Barnes { 27452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27467e231dbeSJesse Barnes unsigned long irqflags; 27477e231dbeSJesse Barnes 27487e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 274931acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2750755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27517e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27527e231dbeSJesse Barnes 27537e231dbeSJesse Barnes return 0; 27547e231dbeSJesse Barnes } 27557e231dbeSJesse Barnes 275688e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2757abd58f01SBen Widawsky { 2758abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2759abd58f01SBen Widawsky unsigned long irqflags; 2760abd58f01SBen Widawsky 2761abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2762013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2763abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2764013d3752SVille Syrjälä 2765abd58f01SBen Widawsky return 0; 2766abd58f01SBen Widawsky } 2767abd58f01SBen Widawsky 276842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 276942f52ef8SKeith Packard * we use as a pipe index 277042f52ef8SKeith Packard */ 277188e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe) 27720a3e67a4SJesse Barnes { 27732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2774e9d21d7fSKeith Packard unsigned long irqflags; 27750a3e67a4SJesse Barnes 27761ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27777c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2778755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2779755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27801ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27810a3e67a4SJesse Barnes } 27820a3e67a4SJesse Barnes 278388e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2784f796cf8fSJesse Barnes { 27852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2786f796cf8fSJesse Barnes unsigned long irqflags; 2787b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 278840da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2789f796cf8fSJesse Barnes 2790f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2791fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2792b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2793b1f14ad0SJesse Barnes } 2794b1f14ad0SJesse Barnes 279588e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe) 27967e231dbeSJesse Barnes { 27972d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27987e231dbeSJesse Barnes unsigned long irqflags; 27997e231dbeSJesse Barnes 28007e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 280131acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2802755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28037e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28047e231dbeSJesse Barnes } 28057e231dbeSJesse Barnes 280688e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2807abd58f01SBen Widawsky { 2808abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2809abd58f01SBen Widawsky unsigned long irqflags; 2810abd58f01SBen Widawsky 2811abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2812013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2813abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2814abd58f01SBen Widawsky } 2815abd58f01SBen Widawsky 28169107e9d2SChris Wilson static bool 28170bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno) 2818893eead0SChris Wilson { 2819cffa781eSChris Wilson return i915_seqno_passed(seqno, 2820cffa781eSChris Wilson READ_ONCE(engine->last_submitted_seqno)); 2821f65d9421SBen Gamari } 2822f65d9421SBen Gamari 2823a028c4b0SDaniel Vetter static bool 2824c033666aSChris Wilson ipehr_is_semaphore_wait(struct drm_i915_private *dev_priv, u32 ipehr) 2825a028c4b0SDaniel Vetter { 2826c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 2827a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2828a028c4b0SDaniel Vetter } else { 2829a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2830a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2831a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2832a028c4b0SDaniel Vetter } 2833a028c4b0SDaniel Vetter } 2834a028c4b0SDaniel Vetter 2835a4872ba6SOscar Mateo static struct intel_engine_cs * 28360bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr, 28370bc40be8STvrtko Ursulin u64 offset) 2838921d42eaSDaniel Vetter { 2839c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2840a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2841921d42eaSDaniel Vetter 2842c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 2843b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28440bc40be8STvrtko Ursulin if (engine == signaller) 2845a6cdb93aSRodrigo Vivi continue; 2846a6cdb93aSRodrigo Vivi 28470bc40be8STvrtko Ursulin if (offset == signaller->semaphore.signal_ggtt[engine->id]) 2848a6cdb93aSRodrigo Vivi return signaller; 2849a6cdb93aSRodrigo Vivi } 2850921d42eaSDaniel Vetter } else { 2851921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2852921d42eaSDaniel Vetter 2853b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28540bc40be8STvrtko Ursulin if(engine == signaller) 2855921d42eaSDaniel Vetter continue; 2856921d42eaSDaniel Vetter 28570bc40be8STvrtko Ursulin if (sync_bits == signaller->semaphore.mbox.wait[engine->id]) 2858921d42eaSDaniel Vetter return signaller; 2859921d42eaSDaniel Vetter } 2860921d42eaSDaniel Vetter } 2861921d42eaSDaniel Vetter 2862a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 28630bc40be8STvrtko Ursulin engine->id, ipehr, offset); 2864921d42eaSDaniel Vetter 2865921d42eaSDaniel Vetter return NULL; 2866921d42eaSDaniel Vetter } 2867921d42eaSDaniel Vetter 2868a4872ba6SOscar Mateo static struct intel_engine_cs * 28690bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno) 2870a24a11e6SChris Wilson { 2871c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 287288fe429dSDaniel Vetter u32 cmd, ipehr, head; 2873a6cdb93aSRodrigo Vivi u64 offset = 0; 2874a6cdb93aSRodrigo Vivi int i, backwards; 2875a24a11e6SChris Wilson 2876381e8ae3STomas Elf /* 2877381e8ae3STomas Elf * This function does not support execlist mode - any attempt to 2878381e8ae3STomas Elf * proceed further into this function will result in a kernel panic 2879381e8ae3STomas Elf * when dereferencing ring->buffer, which is not set up in execlist 2880381e8ae3STomas Elf * mode. 2881381e8ae3STomas Elf * 2882381e8ae3STomas Elf * The correct way of doing it would be to derive the currently 2883381e8ae3STomas Elf * executing ring buffer from the current context, which is derived 2884381e8ae3STomas Elf * from the currently running request. Unfortunately, to get the 2885381e8ae3STomas Elf * current request we would have to grab the struct_mutex before doing 2886381e8ae3STomas Elf * anything else, which would be ill-advised since some other thread 2887381e8ae3STomas Elf * might have grabbed it already and managed to hang itself, causing 2888381e8ae3STomas Elf * the hang checker to deadlock. 2889381e8ae3STomas Elf * 2890381e8ae3STomas Elf * Therefore, this function does not support execlist mode in its 2891381e8ae3STomas Elf * current form. Just return NULL and move on. 2892381e8ae3STomas Elf */ 28930bc40be8STvrtko Ursulin if (engine->buffer == NULL) 2894381e8ae3STomas Elf return NULL; 2895381e8ae3STomas Elf 28960bc40be8STvrtko Ursulin ipehr = I915_READ(RING_IPEHR(engine->mmio_base)); 2897c033666aSChris Wilson if (!ipehr_is_semaphore_wait(engine->i915, ipehr)) 28986274f212SChris Wilson return NULL; 2899a24a11e6SChris Wilson 290088fe429dSDaniel Vetter /* 290188fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 290288fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2903a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2904a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 290588fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 290688fe429dSDaniel Vetter * ringbuffer itself. 2907a24a11e6SChris Wilson */ 29080bc40be8STvrtko Ursulin head = I915_READ_HEAD(engine) & HEAD_ADDR; 2909c033666aSChris Wilson backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4; 291088fe429dSDaniel Vetter 2911a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 291288fe429dSDaniel Vetter /* 291388fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 291488fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 291588fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 291688fe429dSDaniel Vetter */ 29170bc40be8STvrtko Ursulin head &= engine->buffer->size - 1; 291888fe429dSDaniel Vetter 291988fe429dSDaniel Vetter /* This here seems to blow up */ 29200bc40be8STvrtko Ursulin cmd = ioread32(engine->buffer->virtual_start + head); 2921a24a11e6SChris Wilson if (cmd == ipehr) 2922a24a11e6SChris Wilson break; 2923a24a11e6SChris Wilson 292488fe429dSDaniel Vetter head -= 4; 292588fe429dSDaniel Vetter } 2926a24a11e6SChris Wilson 292788fe429dSDaniel Vetter if (!i) 292888fe429dSDaniel Vetter return NULL; 292988fe429dSDaniel Vetter 29300bc40be8STvrtko Ursulin *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1; 2931c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 29320bc40be8STvrtko Ursulin offset = ioread32(engine->buffer->virtual_start + head + 12); 2933a6cdb93aSRodrigo Vivi offset <<= 32; 29340bc40be8STvrtko Ursulin offset = ioread32(engine->buffer->virtual_start + head + 8); 2935a6cdb93aSRodrigo Vivi } 29360bc40be8STvrtko Ursulin return semaphore_wait_to_signaller_ring(engine, ipehr, offset); 2937a24a11e6SChris Wilson } 2938a24a11e6SChris Wilson 29390bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine) 29406274f212SChris Wilson { 2941c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2942a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2943a0d036b0SChris Wilson u32 seqno; 29446274f212SChris Wilson 29450bc40be8STvrtko Ursulin engine->hangcheck.deadlock++; 29466274f212SChris Wilson 29470bc40be8STvrtko Ursulin signaller = semaphore_waits_for(engine, &seqno); 29484be17381SChris Wilson if (signaller == NULL) 29494be17381SChris Wilson return -1; 29504be17381SChris Wilson 29514be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 2952666796daSTvrtko Ursulin if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES) 29536274f212SChris Wilson return -1; 29546274f212SChris Wilson 2955*1b7744e7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno)) 29564be17381SChris Wilson return 1; 29574be17381SChris Wilson 2958a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2959a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2960a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29614be17381SChris Wilson return -1; 29624be17381SChris Wilson 29634be17381SChris Wilson return 0; 29646274f212SChris Wilson } 29656274f212SChris Wilson 29666274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29676274f212SChris Wilson { 2968e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 29696274f212SChris Wilson 2970b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 2971e2f80391STvrtko Ursulin engine->hangcheck.deadlock = 0; 29726274f212SChris Wilson } 29736274f212SChris Wilson 29740bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine) 29751ec14ad3SChris Wilson { 297661642ff0SMika Kuoppala u32 instdone[I915_NUM_INSTDONE_REG]; 297761642ff0SMika Kuoppala bool stuck; 297861642ff0SMika Kuoppala int i; 29799107e9d2SChris Wilson 29800bc40be8STvrtko Ursulin if (engine->id != RCS) 298161642ff0SMika Kuoppala return true; 298261642ff0SMika Kuoppala 2983c033666aSChris Wilson i915_get_extra_instdone(engine->i915, instdone); 298461642ff0SMika Kuoppala 298561642ff0SMika Kuoppala /* There might be unstable subunit states even when 298661642ff0SMika Kuoppala * actual head is not moving. Filter out the unstable ones by 298761642ff0SMika Kuoppala * accumulating the undone -> done transitions and only 298861642ff0SMika Kuoppala * consider those as progress. 298961642ff0SMika Kuoppala */ 299061642ff0SMika Kuoppala stuck = true; 299161642ff0SMika Kuoppala for (i = 0; i < I915_NUM_INSTDONE_REG; i++) { 29920bc40be8STvrtko Ursulin const u32 tmp = instdone[i] | engine->hangcheck.instdone[i]; 299361642ff0SMika Kuoppala 29940bc40be8STvrtko Ursulin if (tmp != engine->hangcheck.instdone[i]) 299561642ff0SMika Kuoppala stuck = false; 299661642ff0SMika Kuoppala 29970bc40be8STvrtko Ursulin engine->hangcheck.instdone[i] |= tmp; 299861642ff0SMika Kuoppala } 299961642ff0SMika Kuoppala 300061642ff0SMika Kuoppala return stuck; 300161642ff0SMika Kuoppala } 300261642ff0SMika Kuoppala 300361642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 30040bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd) 300561642ff0SMika Kuoppala { 30060bc40be8STvrtko Ursulin if (acthd != engine->hangcheck.acthd) { 300761642ff0SMika Kuoppala 300861642ff0SMika Kuoppala /* Clear subunit states on head movement */ 30090bc40be8STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 30100bc40be8STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 301161642ff0SMika Kuoppala 3012f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 3013f260fe7bSMika Kuoppala } 3014f260fe7bSMika Kuoppala 30150bc40be8STvrtko Ursulin if (!subunits_stuck(engine)) 301661642ff0SMika Kuoppala return HANGCHECK_ACTIVE; 301761642ff0SMika Kuoppala 301861642ff0SMika Kuoppala return HANGCHECK_HUNG; 301961642ff0SMika Kuoppala } 302061642ff0SMika Kuoppala 302161642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 30220bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd) 302361642ff0SMika Kuoppala { 3024c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 302561642ff0SMika Kuoppala enum intel_ring_hangcheck_action ha; 302661642ff0SMika Kuoppala u32 tmp; 302761642ff0SMika Kuoppala 30280bc40be8STvrtko Ursulin ha = head_stuck(engine, acthd); 302961642ff0SMika Kuoppala if (ha != HANGCHECK_HUNG) 303061642ff0SMika Kuoppala return ha; 303161642ff0SMika Kuoppala 3032c033666aSChris Wilson if (IS_GEN2(dev_priv)) 3033f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30349107e9d2SChris Wilson 30359107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 30369107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 30379107e9d2SChris Wilson * and break the hang. This should work on 30389107e9d2SChris Wilson * all but the second generation chipsets. 30399107e9d2SChris Wilson */ 30400bc40be8STvrtko Ursulin tmp = I915_READ_CTL(engine); 30411ec14ad3SChris Wilson if (tmp & RING_WAIT) { 3042c033666aSChris Wilson i915_handle_error(dev_priv, 0, 304358174462SMika Kuoppala "Kicking stuck wait on %s", 30440bc40be8STvrtko Ursulin engine->name); 30450bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3046f2f4d82fSJani Nikula return HANGCHECK_KICK; 30471ec14ad3SChris Wilson } 3048a24a11e6SChris Wilson 3049c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) { 30500bc40be8STvrtko Ursulin switch (semaphore_passed(engine)) { 30516274f212SChris Wilson default: 3052f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30536274f212SChris Wilson case 1: 3054c033666aSChris Wilson i915_handle_error(dev_priv, 0, 305558174462SMika Kuoppala "Kicking stuck semaphore on %s", 30560bc40be8STvrtko Ursulin engine->name); 30570bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3058f2f4d82fSJani Nikula return HANGCHECK_KICK; 30596274f212SChris Wilson case 0: 3060f2f4d82fSJani Nikula return HANGCHECK_WAIT; 30616274f212SChris Wilson } 30629107e9d2SChris Wilson } 30639107e9d2SChris Wilson 3064f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3065a24a11e6SChris Wilson } 3066d1e61e7fSChris Wilson 306712471ba8SChris Wilson static unsigned kick_waiters(struct intel_engine_cs *engine) 306812471ba8SChris Wilson { 3069c033666aSChris Wilson struct drm_i915_private *i915 = engine->i915; 307012471ba8SChris Wilson unsigned user_interrupts = READ_ONCE(engine->user_interrupts); 307112471ba8SChris Wilson 307212471ba8SChris Wilson if (engine->hangcheck.user_interrupts == user_interrupts && 307312471ba8SChris Wilson !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) { 3074688e6c72SChris Wilson if (!test_bit(engine->id, &i915->gpu_error.test_irq_rings)) 307512471ba8SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 307612471ba8SChris Wilson engine->name); 307712471ba8SChris Wilson else 307812471ba8SChris Wilson DRM_INFO("Fake missed irq on %s\n", 307912471ba8SChris Wilson engine->name); 3080688e6c72SChris Wilson 3081688e6c72SChris Wilson intel_engine_enable_fake_irq(engine); 308212471ba8SChris Wilson } 308312471ba8SChris Wilson 308412471ba8SChris Wilson return user_interrupts; 308512471ba8SChris Wilson } 3086737b1506SChris Wilson /* 3087f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 308805407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 308905407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 309005407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 309105407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 309205407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3093f65d9421SBen Gamari */ 3094737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 3095f65d9421SBen Gamari { 3096737b1506SChris Wilson struct drm_i915_private *dev_priv = 3097737b1506SChris Wilson container_of(work, typeof(*dev_priv), 3098737b1506SChris Wilson gpu_error.hangcheck_work.work); 3099e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 3100c3232b18SDave Gordon enum intel_engine_id id; 310105407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 3102666796daSTvrtko Ursulin bool stuck[I915_NUM_ENGINES] = { 0 }; 31039107e9d2SChris Wilson #define BUSY 1 31049107e9d2SChris Wilson #define KICK 5 31059107e9d2SChris Wilson #define HUNG 20 310624a65e62SMika Kuoppala #define ACTIVE_DECAY 15 3107893eead0SChris Wilson 3108d330a953SJani Nikula if (!i915.enable_hangcheck) 31093e0dc6b0SBen Widawsky return; 31103e0dc6b0SBen Widawsky 31111f814dacSImre Deak /* 31121f814dacSImre Deak * The hangcheck work is synced during runtime suspend, we don't 31131f814dacSImre Deak * require a wakeref. TODO: instead of disabling the asserts make 31141f814dacSImre Deak * sure that we hold a reference when this work is running. 31151f814dacSImre Deak */ 31161f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 31171f814dacSImre Deak 311875714940SMika Kuoppala /* As enabling the GPU requires fairly extensive mmio access, 311975714940SMika Kuoppala * periodically arm the mmio checker to see if we are triggering 312075714940SMika Kuoppala * any invalid access. 312175714940SMika Kuoppala */ 312275714940SMika Kuoppala intel_uncore_arm_unclaimed_mmio_detection(dev_priv); 312375714940SMika Kuoppala 3124c3232b18SDave Gordon for_each_engine_id(engine, dev_priv, id) { 3125688e6c72SChris Wilson bool busy = intel_engine_has_waiter(engine); 312650877445SChris Wilson u64 acthd; 312750877445SChris Wilson u32 seqno; 312812471ba8SChris Wilson unsigned user_interrupts; 3129b4519513SChris Wilson 31306274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 31316274f212SChris Wilson 3132c04e0f3bSChris Wilson /* We don't strictly need an irq-barrier here, as we are not 3133c04e0f3bSChris Wilson * serving an interrupt request, be paranoid in case the 3134c04e0f3bSChris Wilson * barrier has side-effects (such as preventing a broken 3135c04e0f3bSChris Wilson * cacheline snoop) and so be sure that we can see the seqno 3136c04e0f3bSChris Wilson * advance. If the seqno should stick, due to a stale 3137c04e0f3bSChris Wilson * cacheline, we would erroneously declare the GPU hung. 3138c04e0f3bSChris Wilson */ 3139c04e0f3bSChris Wilson if (engine->irq_seqno_barrier) 3140c04e0f3bSChris Wilson engine->irq_seqno_barrier(engine); 3141c04e0f3bSChris Wilson 3142e2f80391STvrtko Ursulin acthd = intel_ring_get_active_head(engine); 3143*1b7744e7SChris Wilson seqno = intel_engine_get_seqno(engine); 314405407ff8SMika Kuoppala 314512471ba8SChris Wilson /* Reset stuck interrupts between batch advances */ 314612471ba8SChris Wilson user_interrupts = 0; 314712471ba8SChris Wilson 3148e2f80391STvrtko Ursulin if (engine->hangcheck.seqno == seqno) { 3149e2f80391STvrtko Ursulin if (ring_idle(engine, seqno)) { 3150e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_IDLE; 315105535726SChris Wilson if (busy) { 3152094f9a54SChris Wilson /* Safeguard against driver failure */ 315312471ba8SChris Wilson user_interrupts = kick_waiters(engine); 3154e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 315505535726SChris Wilson } 315605407ff8SMika Kuoppala } else { 31576274f212SChris Wilson /* We always increment the hangcheck score 31586274f212SChris Wilson * if the ring is busy and still processing 31596274f212SChris Wilson * the same request, so that no single request 31606274f212SChris Wilson * can run indefinitely (such as a chain of 31616274f212SChris Wilson * batches). The only time we do not increment 31626274f212SChris Wilson * the hangcheck score on this ring, if this 31636274f212SChris Wilson * ring is in a legitimate wait for another 31646274f212SChris Wilson * ring. In that case the waiting ring is a 31656274f212SChris Wilson * victim and we want to be sure we catch the 31666274f212SChris Wilson * right culprit. Then every time we do kick 31676274f212SChris Wilson * the ring, add a small increment to the 31686274f212SChris Wilson * score so that we can catch a batch that is 31696274f212SChris Wilson * being repeatedly kicked and so responsible 31706274f212SChris Wilson * for stalling the machine. 31719107e9d2SChris Wilson */ 3172e2f80391STvrtko Ursulin engine->hangcheck.action = ring_stuck(engine, 3173ad8beaeaSMika Kuoppala acthd); 3174ad8beaeaSMika Kuoppala 3175e2f80391STvrtko Ursulin switch (engine->hangcheck.action) { 3176da661464SMika Kuoppala case HANGCHECK_IDLE: 3177f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3178f260fe7bSMika Kuoppala break; 317924a65e62SMika Kuoppala case HANGCHECK_ACTIVE: 3180e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 31816274f212SChris Wilson break; 3182f2f4d82fSJani Nikula case HANGCHECK_KICK: 3183e2f80391STvrtko Ursulin engine->hangcheck.score += KICK; 31846274f212SChris Wilson break; 3185f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3186e2f80391STvrtko Ursulin engine->hangcheck.score += HUNG; 3187c3232b18SDave Gordon stuck[id] = true; 31886274f212SChris Wilson break; 31896274f212SChris Wilson } 319005407ff8SMika Kuoppala } 31919107e9d2SChris Wilson } else { 3192e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_ACTIVE; 3193da661464SMika Kuoppala 31949107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 31959107e9d2SChris Wilson * attempts across multiple batches. 31969107e9d2SChris Wilson */ 3197e2f80391STvrtko Ursulin if (engine->hangcheck.score > 0) 3198e2f80391STvrtko Ursulin engine->hangcheck.score -= ACTIVE_DECAY; 3199e2f80391STvrtko Ursulin if (engine->hangcheck.score < 0) 3200e2f80391STvrtko Ursulin engine->hangcheck.score = 0; 3201f260fe7bSMika Kuoppala 320261642ff0SMika Kuoppala /* Clear head and subunit states on seqno movement */ 320312471ba8SChris Wilson acthd = 0; 320461642ff0SMika Kuoppala 3205e2f80391STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 3206e2f80391STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 3207cbb465e7SChris Wilson } 3208f65d9421SBen Gamari 3209e2f80391STvrtko Ursulin engine->hangcheck.seqno = seqno; 3210e2f80391STvrtko Ursulin engine->hangcheck.acthd = acthd; 321112471ba8SChris Wilson engine->hangcheck.user_interrupts = user_interrupts; 32129107e9d2SChris Wilson busy_count += busy; 321305407ff8SMika Kuoppala } 321405407ff8SMika Kuoppala 3215c3232b18SDave Gordon for_each_engine_id(engine, dev_priv, id) { 3216e2f80391STvrtko Ursulin if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3217b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 3218c3232b18SDave Gordon stuck[id] ? "stuck" : "no progress", 3219e2f80391STvrtko Ursulin engine->name); 322014b730fcSarun.siluvery@linux.intel.com rings_hung |= intel_engine_flag(engine); 322105407ff8SMika Kuoppala } 322205407ff8SMika Kuoppala } 322305407ff8SMika Kuoppala 32241f814dacSImre Deak if (rings_hung) { 3225c033666aSChris Wilson i915_handle_error(dev_priv, rings_hung, "Engine(s) hung"); 32261f814dacSImre Deak goto out; 32271f814dacSImre Deak } 322805407ff8SMika Kuoppala 322905535726SChris Wilson /* Reset timer in case GPU hangs without another request being added */ 323005407ff8SMika Kuoppala if (busy_count) 3231c033666aSChris Wilson i915_queue_hangcheck(dev_priv); 32321f814dacSImre Deak 32331f814dacSImre Deak out: 32341f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 323510cd45b6SMika Kuoppala } 323610cd45b6SMika Kuoppala 32371c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 323891738a95SPaulo Zanoni { 323991738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 324091738a95SPaulo Zanoni 324191738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 324291738a95SPaulo Zanoni return; 324391738a95SPaulo Zanoni 3244f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3245105b122eSPaulo Zanoni 3246105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3247105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3248622364b6SPaulo Zanoni } 3249105b122eSPaulo Zanoni 325091738a95SPaulo Zanoni /* 3251622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3252622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3253622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3254622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3255622364b6SPaulo Zanoni * 3256622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 325791738a95SPaulo Zanoni */ 3258622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3259622364b6SPaulo Zanoni { 3260622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3261622364b6SPaulo Zanoni 3262622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3263622364b6SPaulo Zanoni return; 3264622364b6SPaulo Zanoni 3265622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 326691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 326791738a95SPaulo Zanoni POSTING_READ(SDEIER); 326891738a95SPaulo Zanoni } 326991738a95SPaulo Zanoni 32707c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3271d18ea1b5SDaniel Vetter { 3272d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3273d18ea1b5SDaniel Vetter 3274f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3275a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3276f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3277d18ea1b5SDaniel Vetter } 3278d18ea1b5SDaniel Vetter 327970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 328070591a41SVille Syrjälä { 328170591a41SVille Syrjälä enum pipe pipe; 328270591a41SVille Syrjälä 328371b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 328471b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 328571b8b41dSVille Syrjälä else 328671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 328771b8b41dSVille Syrjälä 3288ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 328970591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 329070591a41SVille Syrjälä 3291ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 3292ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 3293ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 3294ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 3295ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 3296ad22d106SVille Syrjälä } 329770591a41SVille Syrjälä 329870591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 3299ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 330070591a41SVille Syrjälä } 330170591a41SVille Syrjälä 33028bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 33038bb61306SVille Syrjälä { 33048bb61306SVille Syrjälä u32 pipestat_mask; 33059ab981f2SVille Syrjälä u32 enable_mask; 33068bb61306SVille Syrjälä enum pipe pipe; 33078bb61306SVille Syrjälä 33088bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 33098bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 33108bb61306SVille Syrjälä 33118bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 33128bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 33138bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 33148bb61306SVille Syrjälä 33159ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 33168bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 33178bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 33188bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 33199ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 33206b7eafc1SVille Syrjälä 33216b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 33226b7eafc1SVille Syrjälä 33239ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 33248bb61306SVille Syrjälä 33259ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 33268bb61306SVille Syrjälä } 33278bb61306SVille Syrjälä 33288bb61306SVille Syrjälä /* drm_dma.h hooks 33298bb61306SVille Syrjälä */ 33308bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 33318bb61306SVille Syrjälä { 33328bb61306SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 33338bb61306SVille Syrjälä 33348bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 33358bb61306SVille Syrjälä 33368bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 33378bb61306SVille Syrjälä if (IS_GEN7(dev)) 33388bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 33398bb61306SVille Syrjälä 33408bb61306SVille Syrjälä gen5_gt_irq_reset(dev); 33418bb61306SVille Syrjälä 33428bb61306SVille Syrjälä ibx_irq_reset(dev); 33438bb61306SVille Syrjälä } 33448bb61306SVille Syrjälä 33457e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 33467e231dbeSJesse Barnes { 33472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33487e231dbeSJesse Barnes 334934c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 335034c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 335134c7b8a7SVille Syrjälä 33527c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 33537e231dbeSJesse Barnes 3354ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33559918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 335670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3357ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33587e231dbeSJesse Barnes } 33597e231dbeSJesse Barnes 3360d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3361d6e3cca3SDaniel Vetter { 3362d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3363d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3364d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3365d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3366d6e3cca3SDaniel Vetter } 3367d6e3cca3SDaniel Vetter 3368823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3369abd58f01SBen Widawsky { 3370abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3371abd58f01SBen Widawsky int pipe; 3372abd58f01SBen Widawsky 3373abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3374abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3375abd58f01SBen Widawsky 3376d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3377abd58f01SBen Widawsky 3378055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3379f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3380813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3381f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3382abd58f01SBen Widawsky 3383f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3384f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3385f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3386abd58f01SBen Widawsky 3387266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 33881c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3389abd58f01SBen Widawsky } 3390abd58f01SBen Widawsky 33914c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 33924c6c03beSDamien Lespiau unsigned int pipe_mask) 3393d49bdb0eSPaulo Zanoni { 33941180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 33956831f3e3SVille Syrjälä enum pipe pipe; 3396d49bdb0eSPaulo Zanoni 339713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 33986831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 33996831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 34006831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 34016831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 340213321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3403d49bdb0eSPaulo Zanoni } 3404d49bdb0eSPaulo Zanoni 3405aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3406aae8ba84SVille Syrjälä unsigned int pipe_mask) 3407aae8ba84SVille Syrjälä { 34086831f3e3SVille Syrjälä enum pipe pipe; 34096831f3e3SVille Syrjälä 3410aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34116831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34126831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3413aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3414aae8ba84SVille Syrjälä 3415aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3416aae8ba84SVille Syrjälä synchronize_irq(dev_priv->dev->irq); 3417aae8ba84SVille Syrjälä } 3418aae8ba84SVille Syrjälä 341943f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 342043f328d7SVille Syrjälä { 342143f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 342243f328d7SVille Syrjälä 342343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 342443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 342543f328d7SVille Syrjälä 3426d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 342743f328d7SVille Syrjälä 342843f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 342943f328d7SVille Syrjälä 3430ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34319918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 343270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3433ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 343443f328d7SVille Syrjälä } 343543f328d7SVille Syrjälä 343691d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 343787a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 343887a02106SVille Syrjälä { 343987a02106SVille Syrjälä struct intel_encoder *encoder; 344087a02106SVille Syrjälä u32 enabled_irqs = 0; 344187a02106SVille Syrjälä 344291d14251STvrtko Ursulin for_each_intel_encoder(dev_priv->dev, encoder) 344387a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 344487a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 344587a02106SVille Syrjälä 344687a02106SVille Syrjälä return enabled_irqs; 344787a02106SVille Syrjälä } 344887a02106SVille Syrjälä 344991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 345082a28bcfSDaniel Vetter { 345187a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 345282a28bcfSDaniel Vetter 345391d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3454fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 345591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 345682a28bcfSDaniel Vetter } else { 3457fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 345891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 345982a28bcfSDaniel Vetter } 346082a28bcfSDaniel Vetter 3461fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 346282a28bcfSDaniel Vetter 34637fe0b973SKeith Packard /* 34647fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 34656dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 34666dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 34677fe0b973SKeith Packard */ 34687fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 34697fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 34707fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 34717fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 34727fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 34730b2eb33eSVille Syrjälä /* 34740b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 34750b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 34760b2eb33eSVille Syrjälä */ 347791d14251STvrtko Ursulin if (HAS_PCH_LPT_LP(dev_priv)) 34780b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 34797fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34806dbf30ceSVille Syrjälä } 348126951cafSXiong Zhang 348291d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34836dbf30ceSVille Syrjälä { 34846dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 34856dbf30ceSVille Syrjälä 34866dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 348791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 34886dbf30ceSVille Syrjälä 34896dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34906dbf30ceSVille Syrjälä 34916dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 34926dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 34936dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 349474c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 34956dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34966dbf30ceSVille Syrjälä 349726951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 349826951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 349926951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 350026951cafSXiong Zhang } 35017fe0b973SKeith Packard 350291d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3503e4ce95aaSVille Syrjälä { 3504e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3505e4ce95aaSVille Syrjälä 350691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 35073a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 350891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 35093a3b3c7dSVille Syrjälä 35103a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 351191d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 351223bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 351391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 35143a3b3c7dSVille Syrjälä 35153a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 351623bb4cb5SVille Syrjälä } else { 3517e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 351891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3519e4ce95aaSVille Syrjälä 3520e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35213a3b3c7dSVille Syrjälä } 3522e4ce95aaSVille Syrjälä 3523e4ce95aaSVille Syrjälä /* 3524e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3525e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 352623bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3527e4ce95aaSVille Syrjälä */ 3528e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3529e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3530e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3531e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3532e4ce95aaSVille Syrjälä 353391d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3534e4ce95aaSVille Syrjälä } 3535e4ce95aaSVille Syrjälä 353691d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 3537e0a20ad7SShashank Sharma { 3538a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3539e0a20ad7SShashank Sharma 354091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 3541a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3542e0a20ad7SShashank Sharma 3543a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3544e0a20ad7SShashank Sharma 3545a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3546a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3547a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3548d252bf68SShubhangi Shrivastava 3549d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3550d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3551d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3552d252bf68SShubhangi Shrivastava 3553d252bf68SShubhangi Shrivastava /* 3554d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3555d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3556d252bf68SShubhangi Shrivastava */ 3557d252bf68SShubhangi Shrivastava 3558d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3559d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3560d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3561d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3562d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3563d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3564d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3565d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3566d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3567d252bf68SShubhangi Shrivastava 3568a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3569e0a20ad7SShashank Sharma } 3570e0a20ad7SShashank Sharma 3571d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3572d46da437SPaulo Zanoni { 35732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 357482a28bcfSDaniel Vetter u32 mask; 3575d46da437SPaulo Zanoni 3576692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3577692a04cfSDaniel Vetter return; 3578692a04cfSDaniel Vetter 3579105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 35805c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3581105b122eSPaulo Zanoni else 35825c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 35838664281bSPaulo Zanoni 3584b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3585d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3586d46da437SPaulo Zanoni } 3587d46da437SPaulo Zanoni 35880a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 35890a9a8c91SDaniel Vetter { 35900a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 35910a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 35920a9a8c91SDaniel Vetter 35930a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 35940a9a8c91SDaniel Vetter 35950a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3596040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 35970a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 359835a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 359935a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 36000a9a8c91SDaniel Vetter } 36010a9a8c91SDaniel Vetter 36020a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 36030a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 36040a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 36050a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 36060a9a8c91SDaniel Vetter } else { 36070a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 36080a9a8c91SDaniel Vetter } 36090a9a8c91SDaniel Vetter 361035079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 36110a9a8c91SDaniel Vetter 36120a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 361378e68d36SImre Deak /* 361478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 361578e68d36SImre Deak * itself is enabled/disabled. 361678e68d36SImre Deak */ 36170a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 36180a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 36190a9a8c91SDaniel Vetter 3620605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 362135079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 36220a9a8c91SDaniel Vetter } 36230a9a8c91SDaniel Vetter } 36240a9a8c91SDaniel Vetter 3625f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3626036a4a7dSZhenyu Wang { 36272d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36288e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36298e76f8dcSPaulo Zanoni 36308e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 36318e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 36328e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 36338e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 36345c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 36358e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 363623bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 363723bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36388e76f8dcSPaulo Zanoni } else { 36398e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3640ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 36415b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 36425b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 36435b3a856bSDaniel Vetter DE_POISON); 3644e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3645e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3646e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36478e76f8dcSPaulo Zanoni } 3648036a4a7dSZhenyu Wang 36491ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3650036a4a7dSZhenyu Wang 36510c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 36520c841212SPaulo Zanoni 3653622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3654622364b6SPaulo Zanoni 365535079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3656036a4a7dSZhenyu Wang 36570a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3658036a4a7dSZhenyu Wang 3659d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 36607fe0b973SKeith Packard 3661f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 36626005ce42SDaniel Vetter /* Enable PCU event interrupts 36636005ce42SDaniel Vetter * 36646005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 36654bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 36664bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3667d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3668fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3669d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3670f97108d1SJesse Barnes } 3671f97108d1SJesse Barnes 3672036a4a7dSZhenyu Wang return 0; 3673036a4a7dSZhenyu Wang } 3674036a4a7dSZhenyu Wang 3675f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3676f8b79e58SImre Deak { 3677f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3678f8b79e58SImre Deak 3679f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3680f8b79e58SImre Deak return; 3681f8b79e58SImre Deak 3682f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3683f8b79e58SImre Deak 3684d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3685d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3686ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3687f8b79e58SImre Deak } 3688d6c69803SVille Syrjälä } 3689f8b79e58SImre Deak 3690f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3691f8b79e58SImre Deak { 3692f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3693f8b79e58SImre Deak 3694f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3695f8b79e58SImre Deak return; 3696f8b79e58SImre Deak 3697f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3698f8b79e58SImre Deak 3699950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3700ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3701f8b79e58SImre Deak } 3702f8b79e58SImre Deak 37030e6c9a9eSVille Syrjälä 37040e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 37050e6c9a9eSVille Syrjälä { 37060e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 37070e6c9a9eSVille Syrjälä 37080a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37097e231dbeSJesse Barnes 3710ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37119918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3712ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3713ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3714ad22d106SVille Syrjälä 37157e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 371634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 371720afbda2SDaniel Vetter 371820afbda2SDaniel Vetter return 0; 371920afbda2SDaniel Vetter } 372020afbda2SDaniel Vetter 3721abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3722abd58f01SBen Widawsky { 3723abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3724abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3725abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 372673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 372773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 372873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3729abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 373073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 373173d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 373273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3733abd58f01SBen Widawsky 0, 373473d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 373573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3736abd58f01SBen Widawsky }; 3737abd58f01SBen Widawsky 373898735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 373998735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 374098735739STvrtko Ursulin 37410961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 37429a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 37439a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 374478e68d36SImre Deak /* 374578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 374678e68d36SImre Deak * is enabled/disabled. 374778e68d36SImre Deak */ 374878e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 37499a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3750abd58f01SBen Widawsky } 3751abd58f01SBen Widawsky 3752abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3753abd58f01SBen Widawsky { 3754770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3755770de83dSDamien Lespiau uint32_t de_pipe_enables; 37563a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 37573a3b3c7dSVille Syrjälä u32 de_port_enables; 375811825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 37593a3b3c7dSVille Syrjälä enum pipe pipe; 3760770de83dSDamien Lespiau 3761b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3762770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3763770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 37643a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 376588e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 37669e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 37673a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 37683a3b3c7dSVille Syrjälä } else { 3769770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3770770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 37713a3b3c7dSVille Syrjälä } 3772770de83dSDamien Lespiau 3773770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3774770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3775770de83dSDamien Lespiau 37763a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3777a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3778a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3779a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 37803a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 37813a3b3c7dSVille Syrjälä 378213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 378313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 378413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3785abd58f01SBen Widawsky 3786055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3787f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3788813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3789813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3790813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 379135079899SPaulo Zanoni de_pipe_enables); 3792abd58f01SBen Widawsky 37933a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 379411825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 3795abd58f01SBen Widawsky } 3796abd58f01SBen Widawsky 3797abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3798abd58f01SBen Widawsky { 3799abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3800abd58f01SBen Widawsky 3801266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3802622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3803622364b6SPaulo Zanoni 3804abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3805abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3806abd58f01SBen Widawsky 3807266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3808abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3809abd58f01SBen Widawsky 3810e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3811abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3812abd58f01SBen Widawsky 3813abd58f01SBen Widawsky return 0; 3814abd58f01SBen Widawsky } 3815abd58f01SBen Widawsky 381643f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 381743f328d7SVille Syrjälä { 381843f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 381943f328d7SVille Syrjälä 382043f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 382143f328d7SVille Syrjälä 3822ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38239918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3824ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3825ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3826ad22d106SVille Syrjälä 3827e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 382843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 382943f328d7SVille Syrjälä 383043f328d7SVille Syrjälä return 0; 383143f328d7SVille Syrjälä } 383243f328d7SVille Syrjälä 3833abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3834abd58f01SBen Widawsky { 3835abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3836abd58f01SBen Widawsky 3837abd58f01SBen Widawsky if (!dev_priv) 3838abd58f01SBen Widawsky return; 3839abd58f01SBen Widawsky 3840823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3841abd58f01SBen Widawsky } 3842abd58f01SBen Widawsky 38437e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 38447e231dbeSJesse Barnes { 38452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38467e231dbeSJesse Barnes 38477e231dbeSJesse Barnes if (!dev_priv) 38487e231dbeSJesse Barnes return; 38497e231dbeSJesse Barnes 3850843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 385134c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3852843d0e7dSImre Deak 3853893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3854893fce8eSVille Syrjälä 38557e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3856f8b79e58SImre Deak 3857ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38589918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3859ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3860ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 38617e231dbeSJesse Barnes } 38627e231dbeSJesse Barnes 386343f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 386443f328d7SVille Syrjälä { 386543f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 386643f328d7SVille Syrjälä 386743f328d7SVille Syrjälä if (!dev_priv) 386843f328d7SVille Syrjälä return; 386943f328d7SVille Syrjälä 387043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 387143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 387243f328d7SVille Syrjälä 3873a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 387443f328d7SVille Syrjälä 3875a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 387643f328d7SVille Syrjälä 3877ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38789918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3879ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3880ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 388143f328d7SVille Syrjälä } 388243f328d7SVille Syrjälä 3883f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3884036a4a7dSZhenyu Wang { 38852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38864697995bSJesse Barnes 38874697995bSJesse Barnes if (!dev_priv) 38884697995bSJesse Barnes return; 38894697995bSJesse Barnes 3890be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3891036a4a7dSZhenyu Wang } 3892036a4a7dSZhenyu Wang 3893c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3894c2798b19SChris Wilson { 38952d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3896c2798b19SChris Wilson int pipe; 3897c2798b19SChris Wilson 3898055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3899c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3900c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3901c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3902c2798b19SChris Wilson POSTING_READ16(IER); 3903c2798b19SChris Wilson } 3904c2798b19SChris Wilson 3905c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3906c2798b19SChris Wilson { 39072d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3908c2798b19SChris Wilson 3909c2798b19SChris Wilson I915_WRITE16(EMR, 3910c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3911c2798b19SChris Wilson 3912c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3913c2798b19SChris Wilson dev_priv->irq_mask = 3914c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3915c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3916c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 391737ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3918c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3919c2798b19SChris Wilson 3920c2798b19SChris Wilson I915_WRITE16(IER, 3921c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3922c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3923c2798b19SChris Wilson I915_USER_INTERRUPT); 3924c2798b19SChris Wilson POSTING_READ16(IER); 3925c2798b19SChris Wilson 3926379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3927379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3928d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3929755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3930755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3931d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3932379ef82dSDaniel Vetter 3933c2798b19SChris Wilson return 0; 3934c2798b19SChris Wilson } 3935c2798b19SChris Wilson 39365a21b665SDaniel Vetter /* 39375a21b665SDaniel Vetter * Returns true when a page flip has completed. 39385a21b665SDaniel Vetter */ 39395a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 39405a21b665SDaniel Vetter int plane, int pipe, u32 iir) 39415a21b665SDaniel Vetter { 39425a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 39435a21b665SDaniel Vetter 39445a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 39455a21b665SDaniel Vetter return false; 39465a21b665SDaniel Vetter 39475a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 39485a21b665SDaniel Vetter goto check_page_flip; 39495a21b665SDaniel Vetter 39505a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 39515a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 39525a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 39535a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 39545a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 39555a21b665SDaniel Vetter */ 39565a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 39575a21b665SDaniel Vetter goto check_page_flip; 39585a21b665SDaniel Vetter 39595a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 39605a21b665SDaniel Vetter return true; 39615a21b665SDaniel Vetter 39625a21b665SDaniel Vetter check_page_flip: 39635a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 39645a21b665SDaniel Vetter return false; 39655a21b665SDaniel Vetter } 39665a21b665SDaniel Vetter 3967ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3968c2798b19SChris Wilson { 396945a83f84SDaniel Vetter struct drm_device *dev = arg; 39702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3971c2798b19SChris Wilson u16 iir, new_iir; 3972c2798b19SChris Wilson u32 pipe_stats[2]; 3973c2798b19SChris Wilson int pipe; 3974c2798b19SChris Wilson u16 flip_mask = 3975c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3976c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 39771f814dacSImre Deak irqreturn_t ret; 3978c2798b19SChris Wilson 39792dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39802dd2a883SImre Deak return IRQ_NONE; 39812dd2a883SImre Deak 39821f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39831f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39841f814dacSImre Deak 39851f814dacSImre Deak ret = IRQ_NONE; 3986c2798b19SChris Wilson iir = I915_READ16(IIR); 3987c2798b19SChris Wilson if (iir == 0) 39881f814dacSImre Deak goto out; 3989c2798b19SChris Wilson 3990c2798b19SChris Wilson while (iir & ~flip_mask) { 3991c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3992c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3993c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3994c2798b19SChris Wilson * interrupts (for non-MSI). 3995c2798b19SChris Wilson */ 3996222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3997c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3998aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3999c2798b19SChris Wilson 4000055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4001f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4002c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4003c2798b19SChris Wilson 4004c2798b19SChris Wilson /* 4005c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 4006c2798b19SChris Wilson */ 40072d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 4008c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4009c2798b19SChris Wilson } 4010222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4011c2798b19SChris Wilson 4012c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 4013c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 4014c2798b19SChris Wilson 4015c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40164a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4017c2798b19SChris Wilson 4018055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 40195a21b665SDaniel Vetter int plane = pipe; 40205a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 40215a21b665SDaniel Vetter plane = !plane; 40225a21b665SDaniel Vetter 40235a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 40245a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 40255a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4026c2798b19SChris Wilson 40274356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 402891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 40292d9d2b0bSVille Syrjälä 40301f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40311f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40321f7247c0SDaniel Vetter pipe); 40334356d586SDaniel Vetter } 4034c2798b19SChris Wilson 4035c2798b19SChris Wilson iir = new_iir; 4036c2798b19SChris Wilson } 40371f814dacSImre Deak ret = IRQ_HANDLED; 4038c2798b19SChris Wilson 40391f814dacSImre Deak out: 40401f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40411f814dacSImre Deak 40421f814dacSImre Deak return ret; 4043c2798b19SChris Wilson } 4044c2798b19SChris Wilson 4045c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 4046c2798b19SChris Wilson { 40472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4048c2798b19SChris Wilson int pipe; 4049c2798b19SChris Wilson 4050055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4051c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4052c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4053c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4054c2798b19SChris Wilson } 4055c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4056c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4057c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4058c2798b19SChris Wilson } 4059c2798b19SChris Wilson 4060a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4061a266c7d5SChris Wilson { 40622d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4063a266c7d5SChris Wilson int pipe; 4064a266c7d5SChris Wilson 4065a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40660706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4067a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4068a266c7d5SChris Wilson } 4069a266c7d5SChris Wilson 407000d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4071055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4072a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4073a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4074a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4075a266c7d5SChris Wilson POSTING_READ(IER); 4076a266c7d5SChris Wilson } 4077a266c7d5SChris Wilson 4078a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4079a266c7d5SChris Wilson { 40802d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 408138bde180SChris Wilson u32 enable_mask; 4082a266c7d5SChris Wilson 408338bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 408438bde180SChris Wilson 408538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 408638bde180SChris Wilson dev_priv->irq_mask = 408738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 408838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 408938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 409038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 409137ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 409238bde180SChris Wilson 409338bde180SChris Wilson enable_mask = 409438bde180SChris Wilson I915_ASLE_INTERRUPT | 409538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 409638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 409738bde180SChris Wilson I915_USER_INTERRUPT; 409838bde180SChris Wilson 4099a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 41000706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 410120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 410220afbda2SDaniel Vetter 4103a266c7d5SChris Wilson /* Enable in IER... */ 4104a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4105a266c7d5SChris Wilson /* and unmask in IMR */ 4106a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4107a266c7d5SChris Wilson } 4108a266c7d5SChris Wilson 4109a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4110a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4111a266c7d5SChris Wilson POSTING_READ(IER); 4112a266c7d5SChris Wilson 411391d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 411420afbda2SDaniel Vetter 4115379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4116379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4117d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4118755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4119755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4120d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4121379ef82dSDaniel Vetter 412220afbda2SDaniel Vetter return 0; 412320afbda2SDaniel Vetter } 412420afbda2SDaniel Vetter 41255a21b665SDaniel Vetter /* 41265a21b665SDaniel Vetter * Returns true when a page flip has completed. 41275a21b665SDaniel Vetter */ 41285a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 41295a21b665SDaniel Vetter int plane, int pipe, u32 iir) 41305a21b665SDaniel Vetter { 41315a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 41325a21b665SDaniel Vetter 41335a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 41345a21b665SDaniel Vetter return false; 41355a21b665SDaniel Vetter 41365a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 41375a21b665SDaniel Vetter goto check_page_flip; 41385a21b665SDaniel Vetter 41395a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 41405a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 41415a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 41425a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 41435a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 41445a21b665SDaniel Vetter */ 41455a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 41465a21b665SDaniel Vetter goto check_page_flip; 41475a21b665SDaniel Vetter 41485a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 41495a21b665SDaniel Vetter return true; 41505a21b665SDaniel Vetter 41515a21b665SDaniel Vetter check_page_flip: 41525a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 41535a21b665SDaniel Vetter return false; 41545a21b665SDaniel Vetter } 41555a21b665SDaniel Vetter 4156ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4157a266c7d5SChris Wilson { 415845a83f84SDaniel Vetter struct drm_device *dev = arg; 41592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 41608291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 416138bde180SChris Wilson u32 flip_mask = 416238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 416338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 416438bde180SChris Wilson int pipe, ret = IRQ_NONE; 4165a266c7d5SChris Wilson 41662dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41672dd2a883SImre Deak return IRQ_NONE; 41682dd2a883SImre Deak 41691f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41701f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41711f814dacSImre Deak 4172a266c7d5SChris Wilson iir = I915_READ(IIR); 417338bde180SChris Wilson do { 417438bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 41758291ee90SChris Wilson bool blc_event = false; 4176a266c7d5SChris Wilson 4177a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4178a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4179a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4180a266c7d5SChris Wilson * interrupts (for non-MSI). 4181a266c7d5SChris Wilson */ 4182222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4183a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4184aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4185a266c7d5SChris Wilson 4186055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4187f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4188a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4189a266c7d5SChris Wilson 419038bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4191a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4192a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 419338bde180SChris Wilson irq_received = true; 4194a266c7d5SChris Wilson } 4195a266c7d5SChris Wilson } 4196222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4197a266c7d5SChris Wilson 4198a266c7d5SChris Wilson if (!irq_received) 4199a266c7d5SChris Wilson break; 4200a266c7d5SChris Wilson 4201a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 420291d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 42031ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 42041ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 42051ae3c34cSVille Syrjälä if (hotplug_status) 420691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 42071ae3c34cSVille Syrjälä } 4208a266c7d5SChris Wilson 420938bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4210a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4211a266c7d5SChris Wilson 4212a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42134a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4214a266c7d5SChris Wilson 4215055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42165a21b665SDaniel Vetter int plane = pipe; 42175a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 42185a21b665SDaniel Vetter plane = !plane; 42195a21b665SDaniel Vetter 42205a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 42215a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 42225a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4223a266c7d5SChris Wilson 4224a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4225a266c7d5SChris Wilson blc_event = true; 42264356d586SDaniel Vetter 42274356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 422891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 42292d9d2b0bSVille Syrjälä 42301f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42311f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 42321f7247c0SDaniel Vetter pipe); 4233a266c7d5SChris Wilson } 4234a266c7d5SChris Wilson 4235a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 423691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4237a266c7d5SChris Wilson 4238a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4239a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4240a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4241a266c7d5SChris Wilson * we would never get another interrupt. 4242a266c7d5SChris Wilson * 4243a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4244a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4245a266c7d5SChris Wilson * another one. 4246a266c7d5SChris Wilson * 4247a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4248a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4249a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4250a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4251a266c7d5SChris Wilson * stray interrupts. 4252a266c7d5SChris Wilson */ 425338bde180SChris Wilson ret = IRQ_HANDLED; 4254a266c7d5SChris Wilson iir = new_iir; 425538bde180SChris Wilson } while (iir & ~flip_mask); 4256a266c7d5SChris Wilson 42571f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42581f814dacSImre Deak 4259a266c7d5SChris Wilson return ret; 4260a266c7d5SChris Wilson } 4261a266c7d5SChris Wilson 4262a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4263a266c7d5SChris Wilson { 42642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4265a266c7d5SChris Wilson int pipe; 4266a266c7d5SChris Wilson 4267a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 42680706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4269a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4270a266c7d5SChris Wilson } 4271a266c7d5SChris Wilson 427200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4273055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 427455b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4275a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 427655b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 427755b39755SChris Wilson } 4278a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4279a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4280a266c7d5SChris Wilson 4281a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4282a266c7d5SChris Wilson } 4283a266c7d5SChris Wilson 4284a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4285a266c7d5SChris Wilson { 42862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4287a266c7d5SChris Wilson int pipe; 4288a266c7d5SChris Wilson 42890706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4290a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4291a266c7d5SChris Wilson 4292a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4293055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4294a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4295a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4296a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4297a266c7d5SChris Wilson POSTING_READ(IER); 4298a266c7d5SChris Wilson } 4299a266c7d5SChris Wilson 4300a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4301a266c7d5SChris Wilson { 43022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4303bbba0a97SChris Wilson u32 enable_mask; 4304a266c7d5SChris Wilson u32 error_mask; 4305a266c7d5SChris Wilson 4306a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4307bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4308adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4309bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4310bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4311bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4312bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4313bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4314bbba0a97SChris Wilson 4315bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 431621ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 431721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4318bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4319bbba0a97SChris Wilson 432091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4321bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4322a266c7d5SChris Wilson 4323b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4324b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4325d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4326755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4327755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4328755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4329d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4330a266c7d5SChris Wilson 4331a266c7d5SChris Wilson /* 4332a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4333a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4334a266c7d5SChris Wilson */ 433591d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 4336a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4337a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4338a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4339a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4340a266c7d5SChris Wilson } else { 4341a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4342a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4343a266c7d5SChris Wilson } 4344a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4345a266c7d5SChris Wilson 4346a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4347a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4348a266c7d5SChris Wilson POSTING_READ(IER); 4349a266c7d5SChris Wilson 43500706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 435120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 435220afbda2SDaniel Vetter 435391d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 435420afbda2SDaniel Vetter 435520afbda2SDaniel Vetter return 0; 435620afbda2SDaniel Vetter } 435720afbda2SDaniel Vetter 435891d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 435920afbda2SDaniel Vetter { 436020afbda2SDaniel Vetter u32 hotplug_en; 436120afbda2SDaniel Vetter 4362b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4363b5ea2d56SDaniel Vetter 4364adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4365e5868a31SEgbert Eich /* enable bits are the same for all generations */ 436691d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4367a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4368a266c7d5SChris Wilson to generate a spurious hotplug event about three 4369a266c7d5SChris Wilson seconds later. So just do it once. 4370a266c7d5SChris Wilson */ 437191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4372a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4373a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4374a266c7d5SChris Wilson 4375a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 43760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4377f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4378f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4379f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 43800706f17cSEgbert Eich hotplug_en); 4381a266c7d5SChris Wilson } 4382a266c7d5SChris Wilson 4383ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4384a266c7d5SChris Wilson { 438545a83f84SDaniel Vetter struct drm_device *dev = arg; 43862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4387a266c7d5SChris Wilson u32 iir, new_iir; 4388a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4389a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 439021ad8330SVille Syrjälä u32 flip_mask = 439121ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 439221ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4393a266c7d5SChris Wilson 43942dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43952dd2a883SImre Deak return IRQ_NONE; 43962dd2a883SImre Deak 43971f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43981f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43991f814dacSImre Deak 4400a266c7d5SChris Wilson iir = I915_READ(IIR); 4401a266c7d5SChris Wilson 4402a266c7d5SChris Wilson for (;;) { 4403501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 44042c8ba29fSChris Wilson bool blc_event = false; 44052c8ba29fSChris Wilson 4406a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4407a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4408a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4409a266c7d5SChris Wilson * interrupts (for non-MSI). 4410a266c7d5SChris Wilson */ 4411222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4412a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4413aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4414a266c7d5SChris Wilson 4415055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4416f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4417a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4418a266c7d5SChris Wilson 4419a266c7d5SChris Wilson /* 4420a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4421a266c7d5SChris Wilson */ 4422a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4423a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4424501e01d7SVille Syrjälä irq_received = true; 4425a266c7d5SChris Wilson } 4426a266c7d5SChris Wilson } 4427222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4428a266c7d5SChris Wilson 4429a266c7d5SChris Wilson if (!irq_received) 4430a266c7d5SChris Wilson break; 4431a266c7d5SChris Wilson 4432a266c7d5SChris Wilson ret = IRQ_HANDLED; 4433a266c7d5SChris Wilson 4434a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 44351ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 44361ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 44371ae3c34cSVille Syrjälä if (hotplug_status) 443891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 44391ae3c34cSVille Syrjälä } 4440a266c7d5SChris Wilson 444121ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4442a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4443a266c7d5SChris Wilson 4444a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 44454a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4446a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 44474a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 4448a266c7d5SChris Wilson 4449055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 44505a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 44515a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 44525a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4453a266c7d5SChris Wilson 4454a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4455a266c7d5SChris Wilson blc_event = true; 44564356d586SDaniel Vetter 44574356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 445891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4459a266c7d5SChris Wilson 44601f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 44611f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 44622d9d2b0bSVille Syrjälä } 4463a266c7d5SChris Wilson 4464a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 446591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4466a266c7d5SChris Wilson 4467515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 446891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4469515ac2bbSDaniel Vetter 4470a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4471a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4472a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4473a266c7d5SChris Wilson * we would never get another interrupt. 4474a266c7d5SChris Wilson * 4475a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4476a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4477a266c7d5SChris Wilson * another one. 4478a266c7d5SChris Wilson * 4479a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4480a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4481a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4482a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4483a266c7d5SChris Wilson * stray interrupts. 4484a266c7d5SChris Wilson */ 4485a266c7d5SChris Wilson iir = new_iir; 4486a266c7d5SChris Wilson } 4487a266c7d5SChris Wilson 44881f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44891f814dacSImre Deak 4490a266c7d5SChris Wilson return ret; 4491a266c7d5SChris Wilson } 4492a266c7d5SChris Wilson 4493a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4494a266c7d5SChris Wilson { 44952d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4496a266c7d5SChris Wilson int pipe; 4497a266c7d5SChris Wilson 4498a266c7d5SChris Wilson if (!dev_priv) 4499a266c7d5SChris Wilson return; 4500a266c7d5SChris Wilson 45010706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4502a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4503a266c7d5SChris Wilson 4504a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4505055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4506a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4507a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4508a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4509a266c7d5SChris Wilson 4510055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4511a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4512a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4513a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4514a266c7d5SChris Wilson } 4515a266c7d5SChris Wilson 4516fca52a55SDaniel Vetter /** 4517fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4518fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4519fca52a55SDaniel Vetter * 4520fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4521fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4522fca52a55SDaniel Vetter */ 4523b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4524f71d4af4SJesse Barnes { 4525b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 45268b2e326dSChris Wilson 452777913b39SJani Nikula intel_hpd_init_work(dev_priv); 452877913b39SJani Nikula 4529c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4530a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 45318b2e326dSChris Wilson 4532a6706b45SDeepak S /* Let's track the enabled rps events */ 4533666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 45346c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 45356f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 453631685c25SDeepak S else 4537a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4538a6706b45SDeepak S 45391800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 45401800ad25SSagar Arun Kamble 45411800ad25SSagar Arun Kamble /* 45421800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 45431800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 45441800ad25SSagar Arun Kamble * 45451800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 45461800ad25SSagar Arun Kamble */ 45471800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 45481800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 45491800ad25SSagar Arun Kamble 45501800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 45511800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_NON_DISP; 45521800ad25SSagar Arun Kamble 4553737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4554737b1506SChris Wilson i915_hangcheck_elapsed); 455561bac78eSDaniel Vetter 4556b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 45574cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 45584cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4559b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4560f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4561fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4562391f75e2SVille Syrjälä } else { 4563391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4564391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4565f71d4af4SJesse Barnes } 4566f71d4af4SJesse Barnes 456721da2700SVille Syrjälä /* 456821da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 456921da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 457021da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 457121da2700SVille Syrjälä */ 4572b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 457321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 457421da2700SVille Syrjälä 4575f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4576f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4577f71d4af4SJesse Barnes 4578b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 457943f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 458043f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 458143f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 458243f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 458343f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 458443f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 458543f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4586b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 45877e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 45887e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 45897e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 45907e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 45917e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 45927e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4593fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4594b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4595abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4596723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4597abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4598abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4599abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4600abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 46016dbf30ceSVille Syrjälä if (IS_BROXTON(dev)) 4602e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 46036dbf30ceSVille Syrjälä else if (HAS_PCH_SPT(dev)) 46046dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 46056dbf30ceSVille Syrjälä else 46063a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4607f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4608f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4609723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4610f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4611f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4612f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4613f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4614e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4615f71d4af4SJesse Barnes } else { 46167e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4617c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4618c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4619c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4620c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 46217e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4622a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4623a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4624a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4625a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4626c2798b19SChris Wilson } else { 4627a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4628a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4629a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4630a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4631c2798b19SChris Wilson } 4632778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4633778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4634f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4635f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4636f71d4af4SJesse Barnes } 4637f71d4af4SJesse Barnes } 463820afbda2SDaniel Vetter 4639fca52a55SDaniel Vetter /** 4640fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4641fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4642fca52a55SDaniel Vetter * 4643fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4644fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4645fca52a55SDaniel Vetter * 4646fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4647fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4648fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4649fca52a55SDaniel Vetter */ 46502aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 46512aeb7d3aSDaniel Vetter { 46522aeb7d3aSDaniel Vetter /* 46532aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 46542aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 46552aeb7d3aSDaniel Vetter * special cases in our ordering checks. 46562aeb7d3aSDaniel Vetter */ 46572aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 46582aeb7d3aSDaniel Vetter 46592aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 46602aeb7d3aSDaniel Vetter } 46612aeb7d3aSDaniel Vetter 4662fca52a55SDaniel Vetter /** 4663fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4664fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4665fca52a55SDaniel Vetter * 4666fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4667fca52a55SDaniel Vetter * resources acquired in the init functions. 4668fca52a55SDaniel Vetter */ 46692aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 46702aeb7d3aSDaniel Vetter { 46712aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 46722aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 46732aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 46742aeb7d3aSDaniel Vetter } 46752aeb7d3aSDaniel Vetter 4676fca52a55SDaniel Vetter /** 4677fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4678fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4679fca52a55SDaniel Vetter * 4680fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4681fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4682fca52a55SDaniel Vetter */ 4683b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4684c67a470bSPaulo Zanoni { 4685b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 46862aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 46872dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4688c67a470bSPaulo Zanoni } 4689c67a470bSPaulo Zanoni 4690fca52a55SDaniel Vetter /** 4691fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4692fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4693fca52a55SDaniel Vetter * 4694fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4695fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4696fca52a55SDaniel Vetter */ 4697b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4698c67a470bSPaulo Zanoni { 46992aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4700b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4701b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4702c67a470bSPaulo Zanoni } 4703