xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 1b5a433a4dd967b125131da42b89b5cc0d5b1f57)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
935c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
945c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
955c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
965c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
975c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
985c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1005c502442SPaulo Zanoni } while (0)
1015c502442SPaulo Zanoni 
102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
103a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1045c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
105a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1065c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1085c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1095c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
110a9d356a6SPaulo Zanoni } while (0)
111a9d356a6SPaulo Zanoni 
112337ba017SPaulo Zanoni /*
113337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114337ba017SPaulo Zanoni  */
115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
117337ba017SPaulo Zanoni 	if (val) { \
118337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119337ba017SPaulo Zanoni 		     (reg), val); \
120337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
121337ba017SPaulo Zanoni 		POSTING_READ(reg); \
122337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
123337ba017SPaulo Zanoni 		POSTING_READ(reg); \
124337ba017SPaulo Zanoni 	} \
125337ba017SPaulo Zanoni } while (0)
126337ba017SPaulo Zanoni 
12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1307d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1317d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13235079899SPaulo Zanoni } while (0)
13335079899SPaulo Zanoni 
13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
13635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1377d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1387d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
13935079899SPaulo Zanoni } while (0)
14035079899SPaulo Zanoni 
141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142c9a9a268SImre Deak 
143036a4a7dSZhenyu Wang /* For display hotplug interrupt */
14447339cd9SDaniel Vetter void
1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146036a4a7dSZhenyu Wang {
1474bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1484bc9d430SDaniel Vetter 
1499df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150c67a470bSPaulo Zanoni 		return;
151c67a470bSPaulo Zanoni 
1521ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1531ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1541ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1553143a2bfSChris Wilson 		POSTING_READ(DEIMR);
156036a4a7dSZhenyu Wang 	}
157036a4a7dSZhenyu Wang }
158036a4a7dSZhenyu Wang 
15947339cd9SDaniel Vetter void
1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161036a4a7dSZhenyu Wang {
1624bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1634bc9d430SDaniel Vetter 
16406ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165c67a470bSPaulo Zanoni 		return;
166c67a470bSPaulo Zanoni 
1671ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1681ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1691ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1703143a2bfSChris Wilson 		POSTING_READ(DEIMR);
171036a4a7dSZhenyu Wang 	}
172036a4a7dSZhenyu Wang }
173036a4a7dSZhenyu Wang 
17443eaea13SPaulo Zanoni /**
17543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
17643eaea13SPaulo Zanoni  * @dev_priv: driver private
17743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
17843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
17943eaea13SPaulo Zanoni  */
18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18343eaea13SPaulo Zanoni {
18443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
18543eaea13SPaulo Zanoni 
1869df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
187c67a470bSPaulo Zanoni 		return;
188c67a470bSPaulo Zanoni 
18943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19643eaea13SPaulo Zanoni {
19743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
19843eaea13SPaulo Zanoni }
19943eaea13SPaulo Zanoni 
200480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20143eaea13SPaulo Zanoni {
20243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
20343eaea13SPaulo Zanoni }
20443eaea13SPaulo Zanoni 
205b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
206b900b949SImre Deak {
207b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
208b900b949SImre Deak }
209b900b949SImre Deak 
210a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
211a72fbc3aSImre Deak {
212a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
213a72fbc3aSImre Deak }
214a72fbc3aSImre Deak 
215b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
216b900b949SImre Deak {
217b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
218b900b949SImre Deak }
219b900b949SImre Deak 
220edbfdb45SPaulo Zanoni /**
221edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
222edbfdb45SPaulo Zanoni   * @dev_priv: driver private
223edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
224edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
225edbfdb45SPaulo Zanoni   */
226edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
227edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
228edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
229edbfdb45SPaulo Zanoni {
230605cd25bSPaulo Zanoni 	uint32_t new_val;
231edbfdb45SPaulo Zanoni 
232edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
233edbfdb45SPaulo Zanoni 
234605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
235f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
236f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
237f52ecbcfSPaulo Zanoni 
238605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
239605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
240a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
241a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
242edbfdb45SPaulo Zanoni 	}
243f52ecbcfSPaulo Zanoni }
244edbfdb45SPaulo Zanoni 
245480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
246edbfdb45SPaulo Zanoni {
2479939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2489939fba2SImre Deak 		return;
2499939fba2SImre Deak 
250edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
251edbfdb45SPaulo Zanoni }
252edbfdb45SPaulo Zanoni 
2539939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2549939fba2SImre Deak 				  uint32_t mask)
2559939fba2SImre Deak {
2569939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2579939fba2SImre Deak }
2589939fba2SImre Deak 
259480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
260edbfdb45SPaulo Zanoni {
2619939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2629939fba2SImre Deak 		return;
2639939fba2SImre Deak 
2649939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
265edbfdb45SPaulo Zanoni }
266edbfdb45SPaulo Zanoni 
2673cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2683cc134e3SImre Deak {
2693cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2703cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2713cc134e3SImre Deak 
2723cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2733cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2743cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2753cc134e3SImre Deak 	POSTING_READ(reg);
2763cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2773cc134e3SImre Deak }
2783cc134e3SImre Deak 
279b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
280b900b949SImre Deak {
281b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
282b900b949SImre Deak 
283b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
284b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2853cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
286d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
287b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
288b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
289b900b949SImre Deak }
290b900b949SImre Deak 
291b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
292b900b949SImre Deak {
293b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
294b900b949SImre Deak 
295d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
296d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
297d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
298d4d70aa5SImre Deak 
299d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
300d4d70aa5SImre Deak 
3019939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3029939fba2SImre Deak 
303b900b949SImre Deak 	I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ?
304b900b949SImre Deak 		   ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0);
3059939fba2SImre Deak 
3069939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
307b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
308b900b949SImre Deak 				~dev_priv->pm_rps_events);
309b900b949SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3109939fba2SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3119939fba2SImre Deak 
3129939fba2SImre Deak 	dev_priv->rps.pm_iir = 0;
3139939fba2SImre Deak 
3149939fba2SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
315b900b949SImre Deak }
316b900b949SImre Deak 
3170961021aSBen Widawsky /**
318fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
319fee884edSDaniel Vetter  * @dev_priv: driver private
320fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
321fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
322fee884edSDaniel Vetter  */
32347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
324fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
325fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
326fee884edSDaniel Vetter {
327fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
328fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
329fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
330fee884edSDaniel Vetter 
331fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
332fee884edSDaniel Vetter 
3339df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334c67a470bSPaulo Zanoni 		return;
335c67a470bSPaulo Zanoni 
336fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
337fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
338fee884edSDaniel Vetter }
3398664281bSPaulo Zanoni 
340b5ea642aSDaniel Vetter static void
341755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
342755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3437c463586SKeith Packard {
3449db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
345755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3467c463586SKeith Packard 
347b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
348d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
349b79480baSDaniel Vetter 
35004feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
35104feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
35204feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
35304feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
354755e9019SImre Deak 		return;
355755e9019SImre Deak 
356755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
35746c06a30SVille Syrjälä 		return;
35846c06a30SVille Syrjälä 
35991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
36091d181ddSImre Deak 
3617c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
362755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
36346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3643143a2bfSChris Wilson 	POSTING_READ(reg);
3657c463586SKeith Packard }
3667c463586SKeith Packard 
367b5ea642aSDaniel Vetter static void
368755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
369755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
3707c463586SKeith Packard {
3719db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
372755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3737c463586SKeith Packard 
374b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
375d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
376b79480baSDaniel Vetter 
37704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
37804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
37904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
38004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
38146c06a30SVille Syrjälä 		return;
38246c06a30SVille Syrjälä 
383755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
384755e9019SImre Deak 		return;
385755e9019SImre Deak 
38691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
38791d181ddSImre Deak 
388755e9019SImre Deak 	pipestat &= ~enable_mask;
38946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3903143a2bfSChris Wilson 	POSTING_READ(reg);
3917c463586SKeith Packard }
3927c463586SKeith Packard 
39310c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
39410c59c51SImre Deak {
39510c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
39610c59c51SImre Deak 
39710c59c51SImre Deak 	/*
398724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
399724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
40010c59c51SImre Deak 	 */
40110c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
40210c59c51SImre Deak 		return 0;
403724a6905SVille Syrjälä 	/*
404724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
405724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
406724a6905SVille Syrjälä 	 */
407724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
408724a6905SVille Syrjälä 		return 0;
40910c59c51SImre Deak 
41010c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
41110c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
41210c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
41310c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
41410c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
41510c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
41610c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
41710c59c51SImre Deak 
41810c59c51SImre Deak 	return enable_mask;
41910c59c51SImre Deak }
42010c59c51SImre Deak 
421755e9019SImre Deak void
422755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
423755e9019SImre Deak 		     u32 status_mask)
424755e9019SImre Deak {
425755e9019SImre Deak 	u32 enable_mask;
426755e9019SImre Deak 
42710c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
42810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
42910c59c51SImre Deak 							   status_mask);
43010c59c51SImre Deak 	else
431755e9019SImre Deak 		enable_mask = status_mask << 16;
432755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
433755e9019SImre Deak }
434755e9019SImre Deak 
435755e9019SImre Deak void
436755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
437755e9019SImre Deak 		      u32 status_mask)
438755e9019SImre Deak {
439755e9019SImre Deak 	u32 enable_mask;
440755e9019SImre Deak 
44110c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
44210c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
44310c59c51SImre Deak 							   status_mask);
44410c59c51SImre Deak 	else
445755e9019SImre Deak 		enable_mask = status_mask << 16;
446755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
447755e9019SImre Deak }
448755e9019SImre Deak 
449c0e09200SDave Airlie /**
450f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
45101c66889SZhao Yakui  */
452f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
45301c66889SZhao Yakui {
4542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4551ec14ad3SChris Wilson 
456f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
457f49e38ddSJani Nikula 		return;
458f49e38ddSJani Nikula 
45913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
46001c66889SZhao Yakui 
461755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
462a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4633b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
464755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4651ec14ad3SChris Wilson 
46613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
46701c66889SZhao Yakui }
46801c66889SZhao Yakui 
46901c66889SZhao Yakui /**
4700a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4710a3e67a4SJesse Barnes  * @dev: DRM device
4720a3e67a4SJesse Barnes  * @pipe: pipe to check
4730a3e67a4SJesse Barnes  *
4740a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
4750a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
4760a3e67a4SJesse Barnes  * before reading such registers if unsure.
4770a3e67a4SJesse Barnes  */
4780a3e67a4SJesse Barnes static int
4790a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
4800a3e67a4SJesse Barnes {
4812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
482702e7a56SPaulo Zanoni 
483a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
484a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
485a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
486a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
48771f8ba6bSPaulo Zanoni 
488a01025afSDaniel Vetter 		return intel_crtc->active;
489a01025afSDaniel Vetter 	} else {
490a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
491a01025afSDaniel Vetter 	}
4920a3e67a4SJesse Barnes }
4930a3e67a4SJesse Barnes 
494f75f3746SVille Syrjälä /*
495f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
496f75f3746SVille Syrjälä  * around the vertical blanking period.
497f75f3746SVille Syrjälä  *
498f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
499f75f3746SVille Syrjälä  *  vblank_start >= 3
500f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
501f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
502f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
503f75f3746SVille Syrjälä  *
504f75f3746SVille Syrjälä  *           start of vblank:
505f75f3746SVille Syrjälä  *           latch double buffered registers
506f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
507f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
508f75f3746SVille Syrjälä  *           |
509f75f3746SVille Syrjälä  *           |          frame start:
510f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
511f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
512f75f3746SVille Syrjälä  *           |          |
513f75f3746SVille Syrjälä  *           |          |  start of vsync:
514f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
515f75f3746SVille Syrjälä  *           |          |  |
516f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
517f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
518f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
519f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
520f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
521f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
522f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
523f75f3746SVille Syrjälä  *       |          |                                         |
524f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
525f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
526f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
527f75f3746SVille Syrjälä  *
528f75f3746SVille Syrjälä  * x  = horizontal active
529f75f3746SVille Syrjälä  * _  = horizontal blanking
530f75f3746SVille Syrjälä  * hs = horizontal sync
531f75f3746SVille Syrjälä  * va = vertical active
532f75f3746SVille Syrjälä  * vb = vertical blanking
533f75f3746SVille Syrjälä  * vs = vertical sync
534f75f3746SVille Syrjälä  * vbs = vblank_start (number)
535f75f3746SVille Syrjälä  *
536f75f3746SVille Syrjälä  * Summary:
537f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
538f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
539f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
540f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
541f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
542f75f3746SVille Syrjälä  */
543f75f3746SVille Syrjälä 
5444cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5454cdb83ecSVille Syrjälä {
5464cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5474cdb83ecSVille Syrjälä 	return 0;
5484cdb83ecSVille Syrjälä }
5494cdb83ecSVille Syrjälä 
55042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
55142f52ef8SKeith Packard  * we use as a pipe index
55242f52ef8SKeith Packard  */
553f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5540a3e67a4SJesse Barnes {
5552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5560a3e67a4SJesse Barnes 	unsigned long high_frame;
5570a3e67a4SJesse Barnes 	unsigned long low_frame;
5580b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
5590a3e67a4SJesse Barnes 
5600a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
56144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5629db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5630a3e67a4SJesse Barnes 		return 0;
5640a3e67a4SJesse Barnes 	}
5650a3e67a4SJesse Barnes 
566391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
567391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
568391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
569391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
570391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
571391f75e2SVille Syrjälä 
5720b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
5730b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
5740b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
5750b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5760b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
577391f75e2SVille Syrjälä 	} else {
578a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
579391f75e2SVille Syrjälä 
580391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
5810b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
582391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
5830b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
5840b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
5850b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
586391f75e2SVille Syrjälä 	}
587391f75e2SVille Syrjälä 
5880b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5890b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5900b2a8e09SVille Syrjälä 
5910b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5920b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5930b2a8e09SVille Syrjälä 
5949db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5959db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5965eddb70bSChris Wilson 
5970a3e67a4SJesse Barnes 	/*
5980a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5990a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6000a3e67a4SJesse Barnes 	 * register.
6010a3e67a4SJesse Barnes 	 */
6020a3e67a4SJesse Barnes 	do {
6035eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
604391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6055eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6060a3e67a4SJesse Barnes 	} while (high1 != high2);
6070a3e67a4SJesse Barnes 
6085eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
609391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6105eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
611391f75e2SVille Syrjälä 
612391f75e2SVille Syrjälä 	/*
613391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
614391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
615391f75e2SVille Syrjälä 	 * counter against vblank start.
616391f75e2SVille Syrjälä 	 */
617edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6180a3e67a4SJesse Barnes }
6190a3e67a4SJesse Barnes 
620f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6219880b7a5SJesse Barnes {
6222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6239db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6249880b7a5SJesse Barnes 
6259880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
62644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6279db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6289880b7a5SJesse Barnes 		return 0;
6299880b7a5SJesse Barnes 	}
6309880b7a5SJesse Barnes 
6319880b7a5SJesse Barnes 	return I915_READ(reg);
6329880b7a5SJesse Barnes }
6339880b7a5SJesse Barnes 
634ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
635ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
636ad3543edSMario Kleiner 
637a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
638a225f079SVille Syrjälä {
639a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
640a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
641a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
642a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
64380715b2fSVille Syrjälä 	int position, vtotal;
644a225f079SVille Syrjälä 
64580715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
646a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
647a225f079SVille Syrjälä 		vtotal /= 2;
648a225f079SVille Syrjälä 
649a225f079SVille Syrjälä 	if (IS_GEN2(dev))
650a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
651a225f079SVille Syrjälä 	else
652a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
653a225f079SVille Syrjälä 
654a225f079SVille Syrjälä 	/*
65580715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
65680715b2fSVille Syrjälä 	 * scanline_offset adjustment.
657a225f079SVille Syrjälä 	 */
65880715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
659a225f079SVille Syrjälä }
660a225f079SVille Syrjälä 
661f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
662abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
663abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6640af7e4dfSMario Kleiner {
665c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
666c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
667c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
668c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
6693aa18df8SVille Syrjälä 	int position;
67078e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6710af7e4dfSMario Kleiner 	bool in_vbl = true;
6720af7e4dfSMario Kleiner 	int ret = 0;
673ad3543edSMario Kleiner 	unsigned long irqflags;
6740af7e4dfSMario Kleiner 
675c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6760af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6779db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6780af7e4dfSMario Kleiner 		return 0;
6790af7e4dfSMario Kleiner 	}
6800af7e4dfSMario Kleiner 
681c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
68278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
683c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
684c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
685c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6860af7e4dfSMario Kleiner 
687d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
688d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
689d31faf65SVille Syrjälä 		vbl_end /= 2;
690d31faf65SVille Syrjälä 		vtotal /= 2;
691d31faf65SVille Syrjälä 	}
692d31faf65SVille Syrjälä 
693c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
694c2baf4b7SVille Syrjälä 
695ad3543edSMario Kleiner 	/*
696ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
697ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
698ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
699ad3543edSMario Kleiner 	 */
700ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
701ad3543edSMario Kleiner 
702ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
703ad3543edSMario Kleiner 
704ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
705ad3543edSMario Kleiner 	if (stime)
706ad3543edSMario Kleiner 		*stime = ktime_get();
707ad3543edSMario Kleiner 
7087c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7090af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7100af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7110af7e4dfSMario Kleiner 		 */
712a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7130af7e4dfSMario Kleiner 	} else {
7140af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7150af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7160af7e4dfSMario Kleiner 		 * scanout position.
7170af7e4dfSMario Kleiner 		 */
718ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7190af7e4dfSMario Kleiner 
7203aa18df8SVille Syrjälä 		/* convert to pixel counts */
7213aa18df8SVille Syrjälä 		vbl_start *= htotal;
7223aa18df8SVille Syrjälä 		vbl_end *= htotal;
7233aa18df8SVille Syrjälä 		vtotal *= htotal;
72478e8fc6bSVille Syrjälä 
72578e8fc6bSVille Syrjälä 		/*
7267e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7277e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7287e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7297e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7307e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7317e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7327e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7337e78f1cbSVille Syrjälä 		 */
7347e78f1cbSVille Syrjälä 		if (position >= vtotal)
7357e78f1cbSVille Syrjälä 			position = vtotal - 1;
7367e78f1cbSVille Syrjälä 
7377e78f1cbSVille Syrjälä 		/*
73878e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
73978e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
74078e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
74178e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
74278e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
74378e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
74478e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
74578e8fc6bSVille Syrjälä 		 */
74678e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7473aa18df8SVille Syrjälä 	}
7483aa18df8SVille Syrjälä 
749ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
750ad3543edSMario Kleiner 	if (etime)
751ad3543edSMario Kleiner 		*etime = ktime_get();
752ad3543edSMario Kleiner 
753ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
754ad3543edSMario Kleiner 
755ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
756ad3543edSMario Kleiner 
7573aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7583aa18df8SVille Syrjälä 
7593aa18df8SVille Syrjälä 	/*
7603aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7613aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7623aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7633aa18df8SVille Syrjälä 	 * up since vbl_end.
7643aa18df8SVille Syrjälä 	 */
7653aa18df8SVille Syrjälä 	if (position >= vbl_start)
7663aa18df8SVille Syrjälä 		position -= vbl_end;
7673aa18df8SVille Syrjälä 	else
7683aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7693aa18df8SVille Syrjälä 
7707c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7713aa18df8SVille Syrjälä 		*vpos = position;
7723aa18df8SVille Syrjälä 		*hpos = 0;
7733aa18df8SVille Syrjälä 	} else {
7740af7e4dfSMario Kleiner 		*vpos = position / htotal;
7750af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7760af7e4dfSMario Kleiner 	}
7770af7e4dfSMario Kleiner 
7780af7e4dfSMario Kleiner 	/* In vblank? */
7790af7e4dfSMario Kleiner 	if (in_vbl)
7803d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7810af7e4dfSMario Kleiner 
7820af7e4dfSMario Kleiner 	return ret;
7830af7e4dfSMario Kleiner }
7840af7e4dfSMario Kleiner 
785a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
786a225f079SVille Syrjälä {
787a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
788a225f079SVille Syrjälä 	unsigned long irqflags;
789a225f079SVille Syrjälä 	int position;
790a225f079SVille Syrjälä 
791a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
792a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
793a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
794a225f079SVille Syrjälä 
795a225f079SVille Syrjälä 	return position;
796a225f079SVille Syrjälä }
797a225f079SVille Syrjälä 
798f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7990af7e4dfSMario Kleiner 			      int *max_error,
8000af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8010af7e4dfSMario Kleiner 			      unsigned flags)
8020af7e4dfSMario Kleiner {
8034041b853SChris Wilson 	struct drm_crtc *crtc;
8040af7e4dfSMario Kleiner 
8057eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8064041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8070af7e4dfSMario Kleiner 		return -EINVAL;
8080af7e4dfSMario Kleiner 	}
8090af7e4dfSMario Kleiner 
8100af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8114041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8124041b853SChris Wilson 	if (crtc == NULL) {
8134041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8144041b853SChris Wilson 		return -EINVAL;
8154041b853SChris Wilson 	}
8164041b853SChris Wilson 
8174041b853SChris Wilson 	if (!crtc->enabled) {
8184041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8194041b853SChris Wilson 		return -EBUSY;
8204041b853SChris Wilson 	}
8210af7e4dfSMario Kleiner 
8220af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8234041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8244041b853SChris Wilson 						     vblank_time, flags,
8257da903efSVille Syrjälä 						     crtc,
8267da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
8270af7e4dfSMario Kleiner }
8280af7e4dfSMario Kleiner 
82967c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
83067c347ffSJani Nikula 				struct drm_connector *connector)
831321a1b30SEgbert Eich {
832321a1b30SEgbert Eich 	enum drm_connector_status old_status;
833321a1b30SEgbert Eich 
834321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
835321a1b30SEgbert Eich 	old_status = connector->status;
836321a1b30SEgbert Eich 
837321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
83867c347ffSJani Nikula 	if (old_status == connector->status)
83967c347ffSJani Nikula 		return false;
84067c347ffSJani Nikula 
84167c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
842321a1b30SEgbert Eich 		      connector->base.id,
843c23cc417SJani Nikula 		      connector->name,
84467c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
84567c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
84667c347ffSJani Nikula 
84767c347ffSJani Nikula 	return true;
848321a1b30SEgbert Eich }
849321a1b30SEgbert Eich 
85013cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
85113cf5504SDave Airlie {
85213cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
85313cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
85413cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
85513cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
85613cf5504SDave Airlie 	int i, ret;
85713cf5504SDave Airlie 	u32 old_bits = 0;
85813cf5504SDave Airlie 
8594cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
86013cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
86113cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
86213cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
86313cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
8644cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
86513cf5504SDave Airlie 
86613cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
86713cf5504SDave Airlie 		bool valid = false;
86813cf5504SDave Airlie 		bool long_hpd = false;
86913cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
87013cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
87113cf5504SDave Airlie 			continue;
87213cf5504SDave Airlie 
87313cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
87413cf5504SDave Airlie 			valid = true;
87513cf5504SDave Airlie 			long_hpd = true;
87613cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
87713cf5504SDave Airlie 			valid = true;
87813cf5504SDave Airlie 
87913cf5504SDave Airlie 		if (valid) {
88013cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
88113cf5504SDave Airlie 			if (ret == true) {
88213cf5504SDave Airlie 				/* if we get true fallback to old school hpd */
88313cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
88413cf5504SDave Airlie 			}
88513cf5504SDave Airlie 		}
88613cf5504SDave Airlie 	}
88713cf5504SDave Airlie 
88813cf5504SDave Airlie 	if (old_bits) {
8894cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
89013cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
8914cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
89213cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
89313cf5504SDave Airlie 	}
89413cf5504SDave Airlie }
89513cf5504SDave Airlie 
8965ca58282SJesse Barnes /*
8975ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8985ca58282SJesse Barnes  */
899ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
900ac4c16c5SEgbert Eich 
9015ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9025ca58282SJesse Barnes {
9032d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9042d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9055ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
906c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
907cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
908cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
909cd569aedSEgbert Eich 	struct drm_connector *connector;
910cd569aedSEgbert Eich 	bool hpd_disabled = false;
911321a1b30SEgbert Eich 	bool changed = false;
912142e2398SEgbert Eich 	u32 hpd_event_bits;
9135ca58282SJesse Barnes 
914a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
915e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
916e67189abSJesse Barnes 
9174cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
918142e2398SEgbert Eich 
919142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
920142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
921cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
922cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
92336cd7444SDave Airlie 		if (!intel_connector->encoder)
92436cd7444SDave Airlie 			continue;
925cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
926cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
927cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
928cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
929cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
930cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
931c23cc417SJani Nikula 				connector->name);
932cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
933cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
934cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
935cd569aedSEgbert Eich 			hpd_disabled = true;
936cd569aedSEgbert Eich 		}
937142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
938142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
939c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
940142e2398SEgbert Eich 		}
941cd569aedSEgbert Eich 	}
942cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
943cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
944cd569aedSEgbert Eich 	  * some connectors */
945ac4c16c5SEgbert Eich 	if (hpd_disabled) {
946cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
9476323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
9486323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
949ac4c16c5SEgbert Eich 	}
950cd569aedSEgbert Eich 
9514cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
952cd569aedSEgbert Eich 
953321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
954321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
95536cd7444SDave Airlie 		if (!intel_connector->encoder)
95636cd7444SDave Airlie 			continue;
957321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
958321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
959cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
960cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
961321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
962321a1b30SEgbert Eich 				changed = true;
963321a1b30SEgbert Eich 		}
964321a1b30SEgbert Eich 	}
96540ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
96640ee3381SKeith Packard 
967321a1b30SEgbert Eich 	if (changed)
968321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9695ca58282SJesse Barnes }
9705ca58282SJesse Barnes 
971d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
972f97108d1SJesse Barnes {
9732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
974b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9759270388eSDaniel Vetter 	u8 new_delay;
9769270388eSDaniel Vetter 
977d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
978f97108d1SJesse Barnes 
97973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
98073edd18fSDaniel Vetter 
98120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9829270388eSDaniel Vetter 
9837648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
984b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
985b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
986f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
987f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
988f97108d1SJesse Barnes 
989f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
990b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
99120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
99220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
99320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
99420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
995b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
99620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
99720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
99820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
99920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1000f97108d1SJesse Barnes 	}
1001f97108d1SJesse Barnes 
10027648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
100320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1004f97108d1SJesse Barnes 
1005d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10069270388eSDaniel Vetter 
1007f97108d1SJesse Barnes 	return;
1008f97108d1SJesse Barnes }
1009f97108d1SJesse Barnes 
1010549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1011a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
1012549f7365SChris Wilson {
101393b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
1014475553deSChris Wilson 		return;
1015475553deSChris Wilson 
1016814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
10179862e600SChris Wilson 
1018549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
1019549f7365SChris Wilson }
1020549f7365SChris Wilson 
102131685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1022bf225f20SChris Wilson 			    struct intel_rps_ei *rps_ei)
102331685c25SDeepak S {
102431685c25SDeepak S 	u32 cz_ts, cz_freq_khz;
102531685c25SDeepak S 	u32 render_count, media_count;
102631685c25SDeepak S 	u32 elapsed_render, elapsed_media, elapsed_time;
102731685c25SDeepak S 	u32 residency = 0;
102831685c25SDeepak S 
102931685c25SDeepak S 	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
103031685c25SDeepak S 	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
103131685c25SDeepak S 
103231685c25SDeepak S 	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
103331685c25SDeepak S 	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
103431685c25SDeepak S 
1035bf225f20SChris Wilson 	if (rps_ei->cz_clock == 0) {
1036bf225f20SChris Wilson 		rps_ei->cz_clock = cz_ts;
1037bf225f20SChris Wilson 		rps_ei->render_c0 = render_count;
1038bf225f20SChris Wilson 		rps_ei->media_c0 = media_count;
103931685c25SDeepak S 
104031685c25SDeepak S 		return dev_priv->rps.cur_freq;
104131685c25SDeepak S 	}
104231685c25SDeepak S 
1043bf225f20SChris Wilson 	elapsed_time = cz_ts - rps_ei->cz_clock;
1044bf225f20SChris Wilson 	rps_ei->cz_clock = cz_ts;
104531685c25SDeepak S 
1046bf225f20SChris Wilson 	elapsed_render = render_count - rps_ei->render_c0;
1047bf225f20SChris Wilson 	rps_ei->render_c0 = render_count;
104831685c25SDeepak S 
1049bf225f20SChris Wilson 	elapsed_media = media_count - rps_ei->media_c0;
1050bf225f20SChris Wilson 	rps_ei->media_c0 = media_count;
105131685c25SDeepak S 
105231685c25SDeepak S 	/* Convert all the counters into common unit of milli sec */
105331685c25SDeepak S 	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
105431685c25SDeepak S 	elapsed_render /=  cz_freq_khz;
105531685c25SDeepak S 	elapsed_media /= cz_freq_khz;
105631685c25SDeepak S 
105731685c25SDeepak S 	/*
105831685c25SDeepak S 	 * Calculate overall C0 residency percentage
105931685c25SDeepak S 	 * only if elapsed time is non zero
106031685c25SDeepak S 	 */
106131685c25SDeepak S 	if (elapsed_time) {
106231685c25SDeepak S 		residency =
106331685c25SDeepak S 			((max(elapsed_render, elapsed_media) * 100)
106431685c25SDeepak S 				/ elapsed_time);
106531685c25SDeepak S 	}
106631685c25SDeepak S 
106731685c25SDeepak S 	return residency;
106831685c25SDeepak S }
106931685c25SDeepak S 
107031685c25SDeepak S /**
107131685c25SDeepak S  * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
107231685c25SDeepak S  * busy-ness calculated from C0 counters of render & media power wells
107331685c25SDeepak S  * @dev_priv: DRM device private
107431685c25SDeepak S  *
107531685c25SDeepak S  */
10764fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
107731685c25SDeepak S {
107831685c25SDeepak S 	u32 residency_C0_up = 0, residency_C0_down = 0;
10794fa79042SDamien Lespiau 	int new_delay, adj;
108031685c25SDeepak S 
108131685c25SDeepak S 	dev_priv->rps.ei_interrupt_count++;
108231685c25SDeepak S 
108331685c25SDeepak S 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
108431685c25SDeepak S 
108531685c25SDeepak S 
1086bf225f20SChris Wilson 	if (dev_priv->rps.up_ei.cz_clock == 0) {
1087bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1088bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
108931685c25SDeepak S 		return dev_priv->rps.cur_freq;
109031685c25SDeepak S 	}
109131685c25SDeepak S 
109231685c25SDeepak S 
109331685c25SDeepak S 	/*
109431685c25SDeepak S 	 * To down throttle, C0 residency should be less than down threshold
109531685c25SDeepak S 	 * for continous EI intervals. So calculate down EI counters
109631685c25SDeepak S 	 * once in VLV_INT_COUNT_FOR_DOWN_EI
109731685c25SDeepak S 	 */
109831685c25SDeepak S 	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
109931685c25SDeepak S 
110031685c25SDeepak S 		dev_priv->rps.ei_interrupt_count = 0;
110131685c25SDeepak S 
110231685c25SDeepak S 		residency_C0_down = vlv_c0_residency(dev_priv,
1103bf225f20SChris Wilson 						     &dev_priv->rps.down_ei);
110431685c25SDeepak S 	} else {
110531685c25SDeepak S 		residency_C0_up = vlv_c0_residency(dev_priv,
1106bf225f20SChris Wilson 						   &dev_priv->rps.up_ei);
110731685c25SDeepak S 	}
110831685c25SDeepak S 
110931685c25SDeepak S 	new_delay = dev_priv->rps.cur_freq;
111031685c25SDeepak S 
111131685c25SDeepak S 	adj = dev_priv->rps.last_adj;
111231685c25SDeepak S 	/* C0 residency is greater than UP threshold. Increase Frequency */
111331685c25SDeepak S 	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
111431685c25SDeepak S 		if (adj > 0)
111531685c25SDeepak S 			adj *= 2;
111631685c25SDeepak S 		else
111731685c25SDeepak S 			adj = 1;
111831685c25SDeepak S 
111931685c25SDeepak S 		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
112031685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
112131685c25SDeepak S 
112231685c25SDeepak S 		/*
112331685c25SDeepak S 		 * For better performance, jump directly
112431685c25SDeepak S 		 * to RPe if we're below it.
112531685c25SDeepak S 		 */
112631685c25SDeepak S 		if (new_delay < dev_priv->rps.efficient_freq)
112731685c25SDeepak S 			new_delay = dev_priv->rps.efficient_freq;
112831685c25SDeepak S 
112931685c25SDeepak S 	} else if (!dev_priv->rps.ei_interrupt_count &&
113031685c25SDeepak S 			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
113131685c25SDeepak S 		if (adj < 0)
113231685c25SDeepak S 			adj *= 2;
113331685c25SDeepak S 		else
113431685c25SDeepak S 			adj = -1;
113531685c25SDeepak S 		/*
113631685c25SDeepak S 		 * This means, C0 residency is less than down threshold over
113731685c25SDeepak S 		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
113831685c25SDeepak S 		 */
113931685c25SDeepak S 		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
114031685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
114131685c25SDeepak S 	}
114231685c25SDeepak S 
114331685c25SDeepak S 	return new_delay;
114431685c25SDeepak S }
114531685c25SDeepak S 
11464912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11473b8d8d91SJesse Barnes {
11482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11492d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1150edbfdb45SPaulo Zanoni 	u32 pm_iir;
1151dd75fdc8SChris Wilson 	int new_delay, adj;
11523b8d8d91SJesse Barnes 
115359cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1154d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1155d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1156d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1157d4d70aa5SImre Deak 		return;
1158d4d70aa5SImre Deak 	}
1159c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1160c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1161a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1162480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
116359cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11644912d041SBen Widawsky 
116560611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1166a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
116760611c13SPaulo Zanoni 
1168a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11693b8d8d91SJesse Barnes 		return;
11703b8d8d91SJesse Barnes 
11714fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11727b9e0ae6SChris Wilson 
1173dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11747425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1175dd75fdc8SChris Wilson 		if (adj > 0)
1176dd75fdc8SChris Wilson 			adj *= 2;
117713a5660cSDeepak S 		else {
117813a5660cSDeepak S 			/* CHV needs even encode values */
117913a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
118013a5660cSDeepak S 		}
1181b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11827425034aSVille Syrjälä 
11837425034aSVille Syrjälä 		/*
11847425034aSVille Syrjälä 		 * For better performance, jump directly
11857425034aSVille Syrjälä 		 * to RPe if we're below it.
11867425034aSVille Syrjälä 		 */
1187b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1188b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1189dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1190b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1191b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1192dd75fdc8SChris Wilson 		else
1193b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1194dd75fdc8SChris Wilson 		adj = 0;
119531685c25SDeepak S 	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
119631685c25SDeepak S 		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1197dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1198dd75fdc8SChris Wilson 		if (adj < 0)
1199dd75fdc8SChris Wilson 			adj *= 2;
120013a5660cSDeepak S 		else {
120113a5660cSDeepak S 			/* CHV needs even encode values */
120213a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
120313a5660cSDeepak S 		}
1204b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1205dd75fdc8SChris Wilson 	} else { /* unknown event */
1206b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1207dd75fdc8SChris Wilson 	}
12083b8d8d91SJesse Barnes 
120979249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
121079249636SBen Widawsky 	 * interrupt
121179249636SBen Widawsky 	 */
12121272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1213b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1214b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
121527544369SDeepak S 
1216b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1217dd75fdc8SChris Wilson 
12180a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12190a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12200a073b84SJesse Barnes 	else
12214912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
12223b8d8d91SJesse Barnes 
12234fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12243b8d8d91SJesse Barnes }
12253b8d8d91SJesse Barnes 
1226e3689190SBen Widawsky 
1227e3689190SBen Widawsky /**
1228e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1229e3689190SBen Widawsky  * occurred.
1230e3689190SBen Widawsky  * @work: workqueue struct
1231e3689190SBen Widawsky  *
1232e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1233e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1234e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1235e3689190SBen Widawsky  */
1236e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1237e3689190SBen Widawsky {
12382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12392d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1240e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
124135a85ac6SBen Widawsky 	char *parity_event[6];
1242e3689190SBen Widawsky 	uint32_t misccpctl;
124335a85ac6SBen Widawsky 	uint8_t slice = 0;
1244e3689190SBen Widawsky 
1245e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1246e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1247e3689190SBen Widawsky 	 * any time we access those registers.
1248e3689190SBen Widawsky 	 */
1249e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1250e3689190SBen Widawsky 
125135a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
125235a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
125335a85ac6SBen Widawsky 		goto out;
125435a85ac6SBen Widawsky 
1255e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1256e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1257e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1258e3689190SBen Widawsky 
125935a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
126035a85ac6SBen Widawsky 		u32 reg;
126135a85ac6SBen Widawsky 
126235a85ac6SBen Widawsky 		slice--;
126335a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
126435a85ac6SBen Widawsky 			break;
126535a85ac6SBen Widawsky 
126635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
126735a85ac6SBen Widawsky 
126835a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
126935a85ac6SBen Widawsky 
127035a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1271e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1272e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1273e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1274e3689190SBen Widawsky 
127535a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
127635a85ac6SBen Widawsky 		POSTING_READ(reg);
1277e3689190SBen Widawsky 
1278cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1279e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1280e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1281e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
128235a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
128335a85ac6SBen Widawsky 		parity_event[5] = NULL;
1284e3689190SBen Widawsky 
12855bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1286e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1287e3689190SBen Widawsky 
128835a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
128935a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1290e3689190SBen Widawsky 
129135a85ac6SBen Widawsky 		kfree(parity_event[4]);
1292e3689190SBen Widawsky 		kfree(parity_event[3]);
1293e3689190SBen Widawsky 		kfree(parity_event[2]);
1294e3689190SBen Widawsky 		kfree(parity_event[1]);
1295e3689190SBen Widawsky 	}
1296e3689190SBen Widawsky 
129735a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
129835a85ac6SBen Widawsky 
129935a85ac6SBen Widawsky out:
130035a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13014cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1302480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
13034cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
130435a85ac6SBen Widawsky 
130535a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
130635a85ac6SBen Widawsky }
130735a85ac6SBen Widawsky 
130835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1309e3689190SBen Widawsky {
13102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1311e3689190SBen Widawsky 
1312040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1313e3689190SBen Widawsky 		return;
1314e3689190SBen Widawsky 
1315d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1316480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1317d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1318e3689190SBen Widawsky 
131935a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
132035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
132135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
132235a85ac6SBen Widawsky 
132335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
132435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
132535a85ac6SBen Widawsky 
1326a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1327e3689190SBen Widawsky }
1328e3689190SBen Widawsky 
1329f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1330f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1331f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1332f1af8fc1SPaulo Zanoni {
1333f1af8fc1SPaulo Zanoni 	if (gt_iir &
1334f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1335f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1336f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1337f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1338f1af8fc1SPaulo Zanoni }
1339f1af8fc1SPaulo Zanoni 
1340e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1341e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1342e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1343e7b4c6b1SDaniel Vetter {
1344e7b4c6b1SDaniel Vetter 
1345cc609d5dSBen Widawsky 	if (gt_iir &
1346cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1347e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1348cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1349e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1350cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1351e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1352e7b4c6b1SDaniel Vetter 
1353cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1354cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1355aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1356aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1357e3689190SBen Widawsky 
135835a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
135935a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1360e7b4c6b1SDaniel Vetter }
1361e7b4c6b1SDaniel Vetter 
1362abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1363abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1364abd58f01SBen Widawsky 				       u32 master_ctl)
1365abd58f01SBen Widawsky {
1366e981e7b1SThomas Daniel 	struct intel_engine_cs *ring;
1367abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1368abd58f01SBen Widawsky 	uint32_t tmp = 0;
1369abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1370abd58f01SBen Widawsky 
1371abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1372abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1373abd58f01SBen Widawsky 		if (tmp) {
137438cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1375abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1376e981e7b1SThomas Daniel 
1377abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1378e981e7b1SThomas Daniel 			ring = &dev_priv->ring[RCS];
1379abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1380e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1381e981e7b1SThomas Daniel 			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1382e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1383e981e7b1SThomas Daniel 
1384e981e7b1SThomas Daniel 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1385e981e7b1SThomas Daniel 			ring = &dev_priv->ring[BCS];
1386abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1387e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1388e981e7b1SThomas Daniel 			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1389e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1390abd58f01SBen Widawsky 		} else
1391abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1392abd58f01SBen Widawsky 	}
1393abd58f01SBen Widawsky 
139485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1395abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1396abd58f01SBen Widawsky 		if (tmp) {
139738cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1398abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1399e981e7b1SThomas Daniel 
1400abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1401e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS];
1402abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1403e981e7b1SThomas Daniel 				notify_ring(dev, ring);
140473d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1405e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1406e981e7b1SThomas Daniel 
140785f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1408e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS2];
140985f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
1410e981e7b1SThomas Daniel 				notify_ring(dev, ring);
141173d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1412e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1413abd58f01SBen Widawsky 		} else
1414abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1415abd58f01SBen Widawsky 	}
1416abd58f01SBen Widawsky 
14170961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14180961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14190961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14200961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14210961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
142238cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1423c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
14240961021aSBen Widawsky 		} else
14250961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14260961021aSBen Widawsky 	}
14270961021aSBen Widawsky 
1428abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1429abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1430abd58f01SBen Widawsky 		if (tmp) {
143138cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1432abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1433e981e7b1SThomas Daniel 
1434abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1435e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VECS];
1436abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1437e981e7b1SThomas Daniel 				notify_ring(dev, ring);
143873d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1439e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1440abd58f01SBen Widawsky 		} else
1441abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1442abd58f01SBen Widawsky 	}
1443abd58f01SBen Widawsky 
1444abd58f01SBen Widawsky 	return ret;
1445abd58f01SBen Widawsky }
1446abd58f01SBen Widawsky 
1447b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1448b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1449b543fb04SEgbert Eich 
145007c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
145113cf5504SDave Airlie {
145213cf5504SDave Airlie 	switch (port) {
145313cf5504SDave Airlie 	case PORT_A:
145413cf5504SDave Airlie 	case PORT_E:
145513cf5504SDave Airlie 	default:
145613cf5504SDave Airlie 		return -1;
145713cf5504SDave Airlie 	case PORT_B:
145813cf5504SDave Airlie 		return 0;
145913cf5504SDave Airlie 	case PORT_C:
146013cf5504SDave Airlie 		return 8;
146113cf5504SDave Airlie 	case PORT_D:
146213cf5504SDave Airlie 		return 16;
146313cf5504SDave Airlie 	}
146413cf5504SDave Airlie }
146513cf5504SDave Airlie 
146607c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
146713cf5504SDave Airlie {
146813cf5504SDave Airlie 	switch (port) {
146913cf5504SDave Airlie 	case PORT_A:
147013cf5504SDave Airlie 	case PORT_E:
147113cf5504SDave Airlie 	default:
147213cf5504SDave Airlie 		return -1;
147313cf5504SDave Airlie 	case PORT_B:
147413cf5504SDave Airlie 		return 17;
147513cf5504SDave Airlie 	case PORT_C:
147613cf5504SDave Airlie 		return 19;
147713cf5504SDave Airlie 	case PORT_D:
147813cf5504SDave Airlie 		return 21;
147913cf5504SDave Airlie 	}
148013cf5504SDave Airlie }
148113cf5504SDave Airlie 
148213cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
148313cf5504SDave Airlie {
148413cf5504SDave Airlie 	switch (pin) {
148513cf5504SDave Airlie 	case HPD_PORT_B:
148613cf5504SDave Airlie 		return PORT_B;
148713cf5504SDave Airlie 	case HPD_PORT_C:
148813cf5504SDave Airlie 		return PORT_C;
148913cf5504SDave Airlie 	case HPD_PORT_D:
149013cf5504SDave Airlie 		return PORT_D;
149113cf5504SDave Airlie 	default:
149213cf5504SDave Airlie 		return PORT_A; /* no hpd */
149313cf5504SDave Airlie 	}
149413cf5504SDave Airlie }
149513cf5504SDave Airlie 
149610a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1497b543fb04SEgbert Eich 					 u32 hotplug_trigger,
149813cf5504SDave Airlie 					 u32 dig_hotplug_reg,
1499b543fb04SEgbert Eich 					 const u32 *hpd)
1500b543fb04SEgbert Eich {
15012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1502b543fb04SEgbert Eich 	int i;
150313cf5504SDave Airlie 	enum port port;
150410a504deSDaniel Vetter 	bool storm_detected = false;
150513cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
150613cf5504SDave Airlie 	u32 dig_shift;
150713cf5504SDave Airlie 	u32 dig_port_mask = 0;
1508b543fb04SEgbert Eich 
150991d131d2SDaniel Vetter 	if (!hotplug_trigger)
151091d131d2SDaniel Vetter 		return;
151191d131d2SDaniel Vetter 
151213cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
151313cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1514cc9bd499SImre Deak 
1515b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1516b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
151713cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
151813cf5504SDave Airlie 			continue;
1519821450c6SEgbert Eich 
152013cf5504SDave Airlie 		port = get_port_from_pin(i);
152113cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
152213cf5504SDave Airlie 			bool long_hpd;
152313cf5504SDave Airlie 
152407c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
152507c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
152613cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
152707c338ceSJani Nikula 			} else {
152807c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
152907c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
153013cf5504SDave Airlie 			}
153113cf5504SDave Airlie 
153226fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
153326fbb774SVille Syrjälä 					 port_name(port),
153426fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
153513cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
153613cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
153713cf5504SDave Airlie 			if (long_hpd) {
153813cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
153913cf5504SDave Airlie 				dig_port_mask |= hpd[i];
154013cf5504SDave Airlie 			} else {
154113cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
154213cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
154313cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
154413cf5504SDave Airlie 			}
154513cf5504SDave Airlie 			queue_dig = true;
154613cf5504SDave Airlie 		}
154713cf5504SDave Airlie 	}
154813cf5504SDave Airlie 
154913cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
15503ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
15513ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
15523ff04a16SDaniel Vetter 			/*
15533ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
15543ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
15553ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
15563ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
15573ff04a16SDaniel Vetter 			 */
15583ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1559cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1560cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1561b8f102e8SEgbert Eich 
15623ff04a16SDaniel Vetter 			continue;
15633ff04a16SDaniel Vetter 		}
15643ff04a16SDaniel Vetter 
1565b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1566b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1567b543fb04SEgbert Eich 			continue;
1568b543fb04SEgbert Eich 
156913cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1570bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
157113cf5504SDave Airlie 			queue_hp = true;
157213cf5504SDave Airlie 		}
157313cf5504SDave Airlie 
1574b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1575b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1576b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1577b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1578b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1579b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1580b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1581b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1582142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1583b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
158410a504deSDaniel Vetter 			storm_detected = true;
1585b543fb04SEgbert Eich 		} else {
1586b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1587b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1588b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1589b543fb04SEgbert Eich 		}
1590b543fb04SEgbert Eich 	}
1591b543fb04SEgbert Eich 
159210a504deSDaniel Vetter 	if (storm_detected)
159310a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1594b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15955876fa0dSDaniel Vetter 
1596645416f5SDaniel Vetter 	/*
1597645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1598645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1599645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1600645416f5SDaniel Vetter 	 * deadlock.
1601645416f5SDaniel Vetter 	 */
160213cf5504SDave Airlie 	if (queue_dig)
16030e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
160413cf5504SDave Airlie 	if (queue_hp)
1605645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1606b543fb04SEgbert Eich }
1607b543fb04SEgbert Eich 
1608515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1609515ac2bbSDaniel Vetter {
16102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
161128c70f16SDaniel Vetter 
161228c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1613515ac2bbSDaniel Vetter }
1614515ac2bbSDaniel Vetter 
1615ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1616ce99c256SDaniel Vetter {
16172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16189ee32feaSDaniel Vetter 
16199ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1620ce99c256SDaniel Vetter }
1621ce99c256SDaniel Vetter 
16228bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1623277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1624eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1625eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
16268bc5e955SDaniel Vetter 					 uint32_t crc4)
16278bf1e9f1SShuang He {
16288bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
16298bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16308bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1631ac2300d4SDamien Lespiau 	int head, tail;
1632b2c88f5bSDamien Lespiau 
1633d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1634d538bbdfSDamien Lespiau 
16350c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1636d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
163734273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
16380c912c79SDamien Lespiau 		return;
16390c912c79SDamien Lespiau 	}
16400c912c79SDamien Lespiau 
1641d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1642d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1643b2c88f5bSDamien Lespiau 
1644b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1645d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1646b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1647b2c88f5bSDamien Lespiau 		return;
1648b2c88f5bSDamien Lespiau 	}
1649b2c88f5bSDamien Lespiau 
1650b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
16518bf1e9f1SShuang He 
16528bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1653eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1654eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1655eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1656eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1657eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1658b2c88f5bSDamien Lespiau 
1659b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1660d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1661d538bbdfSDamien Lespiau 
1662d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
166307144428SDamien Lespiau 
166407144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
16658bf1e9f1SShuang He }
1666277de95eSDaniel Vetter #else
1667277de95eSDaniel Vetter static inline void
1668277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1669277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1670277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1671277de95eSDaniel Vetter 			     uint32_t crc4) {}
1672277de95eSDaniel Vetter #endif
1673eba94eb9SDaniel Vetter 
1674277de95eSDaniel Vetter 
1675277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16765a69b89fSDaniel Vetter {
16775a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16785a69b89fSDaniel Vetter 
1679277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16805a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16815a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16825a69b89fSDaniel Vetter }
16835a69b89fSDaniel Vetter 
1684277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1685eba94eb9SDaniel Vetter {
1686eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1687eba94eb9SDaniel Vetter 
1688277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1689eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1690eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1691eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1692eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16938bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1694eba94eb9SDaniel Vetter }
16955b3a856bSDaniel Vetter 
1696277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16975b3a856bSDaniel Vetter {
16985b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16990b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
17000b5c5ed0SDaniel Vetter 
17010b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
17020b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
17030b5c5ed0SDaniel Vetter 	else
17040b5c5ed0SDaniel Vetter 		res1 = 0;
17050b5c5ed0SDaniel Vetter 
17060b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
17070b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
17080b5c5ed0SDaniel Vetter 	else
17090b5c5ed0SDaniel Vetter 		res2 = 0;
17105b3a856bSDaniel Vetter 
1711277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
17120b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17130b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17140b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17150b5c5ed0SDaniel Vetter 				     res1, res2);
17165b3a856bSDaniel Vetter }
17178bf1e9f1SShuang He 
17181403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17191403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17201403c0d4SPaulo Zanoni  * the work queue. */
17211403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1722baf02a1fSBen Widawsky {
17234a74de82SImre Deak 	/* TODO: RPS on GEN9+ is not supported yet. */
17244a74de82SImre Deak 	if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
17254a74de82SImre Deak 		      "GEN9+: unexpected RPS IRQ\n"))
1726132f3f17SImre Deak 		return;
1727132f3f17SImre Deak 
1728a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
172959cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1730480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1731d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1732d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
17332adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
173441a05a3aSDaniel Vetter 		}
1735d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1736d4d70aa5SImre Deak 	}
1737baf02a1fSBen Widawsky 
1738c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1739c9a9a268SImre Deak 		return;
1740c9a9a268SImre Deak 
17411403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
174212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
174312638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
174412638c57SBen Widawsky 
1745aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1746aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
174712638c57SBen Widawsky 	}
17481403c0d4SPaulo Zanoni }
1749baf02a1fSBen Widawsky 
17508d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
17518d7849dbSVille Syrjälä {
17528d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
17538d7849dbSVille Syrjälä 		return false;
17548d7849dbSVille Syrjälä 
17558d7849dbSVille Syrjälä 	return true;
17568d7849dbSVille Syrjälä }
17578d7849dbSVille Syrjälä 
1758c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
17597e231dbeSJesse Barnes {
1760c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
176191d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
17627e231dbeSJesse Barnes 	int pipe;
17637e231dbeSJesse Barnes 
176458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1765055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
176691d181ddSImre Deak 		int reg;
1767bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
176891d181ddSImre Deak 
1769bbb5eebfSDaniel Vetter 		/*
1770bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1771bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1772bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1773bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1774bbb5eebfSDaniel Vetter 		 * handle.
1775bbb5eebfSDaniel Vetter 		 */
17760f239f4cSDaniel Vetter 
17770f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17780f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1779bbb5eebfSDaniel Vetter 
1780bbb5eebfSDaniel Vetter 		switch (pipe) {
1781bbb5eebfSDaniel Vetter 		case PIPE_A:
1782bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1783bbb5eebfSDaniel Vetter 			break;
1784bbb5eebfSDaniel Vetter 		case PIPE_B:
1785bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1786bbb5eebfSDaniel Vetter 			break;
17873278f67fSVille Syrjälä 		case PIPE_C:
17883278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17893278f67fSVille Syrjälä 			break;
1790bbb5eebfSDaniel Vetter 		}
1791bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1792bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1793bbb5eebfSDaniel Vetter 
1794bbb5eebfSDaniel Vetter 		if (!mask)
179591d181ddSImre Deak 			continue;
179691d181ddSImre Deak 
179791d181ddSImre Deak 		reg = PIPESTAT(pipe);
1798bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1799bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
18007e231dbeSJesse Barnes 
18017e231dbeSJesse Barnes 		/*
18027e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18037e231dbeSJesse Barnes 		 */
180491d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
180591d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
18067e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
18077e231dbeSJesse Barnes 	}
180858ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18097e231dbeSJesse Barnes 
1810055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1811d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1812d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1813d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
181431acc7f5SJesse Barnes 
1815579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
181631acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
181731acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
181831acc7f5SJesse Barnes 		}
18194356d586SDaniel Vetter 
18204356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1821277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18222d9d2b0bSVille Syrjälä 
18231f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18241f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
182531acc7f5SJesse Barnes 	}
182631acc7f5SJesse Barnes 
1827c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1828c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1829c1874ed7SImre Deak }
1830c1874ed7SImre Deak 
183116c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
183216c6c56bSVille Syrjälä {
183316c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
183416c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
183516c6c56bSVille Syrjälä 
18363ff60f89SOscar Mateo 	if (hotplug_status) {
18373ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18383ff60f89SOscar Mateo 		/*
18393ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
18403ff60f89SOscar Mateo 		 * may miss hotplug events.
18413ff60f89SOscar Mateo 		 */
18423ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
18433ff60f89SOscar Mateo 
184416c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
184516c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
184616c6c56bSVille Syrjälä 
184713cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
184816c6c56bSVille Syrjälä 		} else {
184916c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
185016c6c56bSVille Syrjälä 
185113cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
185216c6c56bSVille Syrjälä 		}
185316c6c56bSVille Syrjälä 
185416c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
185516c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
185616c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
18573ff60f89SOscar Mateo 	}
185816c6c56bSVille Syrjälä }
185916c6c56bSVille Syrjälä 
1860c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1861c1874ed7SImre Deak {
186245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1864c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1865c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1866c1874ed7SImre Deak 
1867c1874ed7SImre Deak 	while (true) {
18683ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
18693ff60f89SOscar Mateo 
1870c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
18713ff60f89SOscar Mateo 		if (gt_iir)
18723ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
18733ff60f89SOscar Mateo 
1874c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18753ff60f89SOscar Mateo 		if (pm_iir)
18763ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
18773ff60f89SOscar Mateo 
18783ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
18793ff60f89SOscar Mateo 		if (iir) {
18803ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
18813ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
18823ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
18833ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
18843ff60f89SOscar Mateo 		}
1885c1874ed7SImre Deak 
1886c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1887c1874ed7SImre Deak 			goto out;
1888c1874ed7SImre Deak 
1889c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1890c1874ed7SImre Deak 
18913ff60f89SOscar Mateo 		if (gt_iir)
1892c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
189360611c13SPaulo Zanoni 		if (pm_iir)
1894d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18953ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18963ff60f89SOscar Mateo 		 * signalled in iir */
18973ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
18987e231dbeSJesse Barnes 	}
18997e231dbeSJesse Barnes 
19007e231dbeSJesse Barnes out:
19017e231dbeSJesse Barnes 	return ret;
19027e231dbeSJesse Barnes }
19037e231dbeSJesse Barnes 
190443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
190543f328d7SVille Syrjälä {
190645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
190743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
190843f328d7SVille Syrjälä 	u32 master_ctl, iir;
190943f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
191043f328d7SVille Syrjälä 
19118e5fd599SVille Syrjälä 	for (;;) {
19128e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19133278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19143278f67fSVille Syrjälä 
19153278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19168e5fd599SVille Syrjälä 			break;
191743f328d7SVille Syrjälä 
191827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
191927b6c122SOscar Mateo 
192043f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
192143f328d7SVille Syrjälä 
192227b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
192327b6c122SOscar Mateo 
192427b6c122SOscar Mateo 		if (iir) {
192527b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
192627b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
192727b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
192827b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
192927b6c122SOscar Mateo 		}
193027b6c122SOscar Mateo 
19313278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
193243f328d7SVille Syrjälä 
193327b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
193427b6c122SOscar Mateo 		 * signalled in iir */
19353278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
193643f328d7SVille Syrjälä 
193743f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
193843f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19398e5fd599SVille Syrjälä 	}
19403278f67fSVille Syrjälä 
194143f328d7SVille Syrjälä 	return ret;
194243f328d7SVille Syrjälä }
194343f328d7SVille Syrjälä 
194423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1945776ad806SJesse Barnes {
19462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
19479db4a9c7SJesse Barnes 	int pipe;
1948b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
194913cf5504SDave Airlie 	u32 dig_hotplug_reg;
1950776ad806SJesse Barnes 
195113cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
195213cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
195313cf5504SDave Airlie 
195413cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
195591d131d2SDaniel Vetter 
1956cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1957cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1958776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1959cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1960cfc33bf7SVille Syrjälä 				 port_name(port));
1961cfc33bf7SVille Syrjälä 	}
1962776ad806SJesse Barnes 
1963ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1964ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1965ce99c256SDaniel Vetter 
1966776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1967515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1968776ad806SJesse Barnes 
1969776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1970776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1971776ad806SJesse Barnes 
1972776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1973776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1974776ad806SJesse Barnes 
1975776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1976776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1977776ad806SJesse Barnes 
19789db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1979055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19809db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19819db4a9c7SJesse Barnes 					 pipe_name(pipe),
19829db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1983776ad806SJesse Barnes 
1984776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1985776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1986776ad806SJesse Barnes 
1987776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1988776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1989776ad806SJesse Barnes 
1990776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19911f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19928664281bSPaulo Zanoni 
19938664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19941f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19958664281bSPaulo Zanoni }
19968664281bSPaulo Zanoni 
19978664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19988664281bSPaulo Zanoni {
19998664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20008664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20015a69b89fSDaniel Vetter 	enum pipe pipe;
20028664281bSPaulo Zanoni 
2003de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2004de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2005de032bf4SPaulo Zanoni 
2006055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20071f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20081f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20098664281bSPaulo Zanoni 
20105a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
20115a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
2012277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
20135a69b89fSDaniel Vetter 			else
2014277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
20155a69b89fSDaniel Vetter 		}
20165a69b89fSDaniel Vetter 	}
20178bf1e9f1SShuang He 
20188664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20198664281bSPaulo Zanoni }
20208664281bSPaulo Zanoni 
20218664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
20228664281bSPaulo Zanoni {
20238664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20248664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20258664281bSPaulo Zanoni 
2026de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2027de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2028de032bf4SPaulo Zanoni 
20298664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20301f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20318664281bSPaulo Zanoni 
20328664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20331f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20348664281bSPaulo Zanoni 
20358664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20361f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20378664281bSPaulo Zanoni 
20388664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2039776ad806SJesse Barnes }
2040776ad806SJesse Barnes 
204123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
204223e81d69SAdam Jackson {
20432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
204423e81d69SAdam Jackson 	int pipe;
2045b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
204613cf5504SDave Airlie 	u32 dig_hotplug_reg;
204723e81d69SAdam Jackson 
204813cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
204913cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
205013cf5504SDave Airlie 
205113cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
205291d131d2SDaniel Vetter 
2053cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2054cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
205523e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2056cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2057cfc33bf7SVille Syrjälä 				 port_name(port));
2058cfc33bf7SVille Syrjälä 	}
205923e81d69SAdam Jackson 
206023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2061ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
206223e81d69SAdam Jackson 
206323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2064515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
206523e81d69SAdam Jackson 
206623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
206723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
206823e81d69SAdam Jackson 
206923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
207023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
207123e81d69SAdam Jackson 
207223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2073055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
207423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
207523e81d69SAdam Jackson 					 pipe_name(pipe),
207623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20778664281bSPaulo Zanoni 
20788664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20798664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
208023e81d69SAdam Jackson }
208123e81d69SAdam Jackson 
2082c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2083c008bc6eSPaulo Zanoni {
2084c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
208540da17c2SDaniel Vetter 	enum pipe pipe;
2086c008bc6eSPaulo Zanoni 
2087c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2088c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2089c008bc6eSPaulo Zanoni 
2090c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2091c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2092c008bc6eSPaulo Zanoni 
2093c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2094c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2095c008bc6eSPaulo Zanoni 
2096055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2097d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2098d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2099d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2100c008bc6eSPaulo Zanoni 
210140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21021f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2103c008bc6eSPaulo Zanoni 
210440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
210540da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
21065b3a856bSDaniel Vetter 
210740da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
210840da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
210940da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
211040da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2111c008bc6eSPaulo Zanoni 		}
2112c008bc6eSPaulo Zanoni 	}
2113c008bc6eSPaulo Zanoni 
2114c008bc6eSPaulo Zanoni 	/* check event from PCH */
2115c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2116c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2117c008bc6eSPaulo Zanoni 
2118c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2119c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2120c008bc6eSPaulo Zanoni 		else
2121c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2122c008bc6eSPaulo Zanoni 
2123c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2124c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2125c008bc6eSPaulo Zanoni 	}
2126c008bc6eSPaulo Zanoni 
2127c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2128c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2129c008bc6eSPaulo Zanoni }
2130c008bc6eSPaulo Zanoni 
21319719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
21329719fb98SPaulo Zanoni {
21339719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
213407d27e20SDamien Lespiau 	enum pipe pipe;
21359719fb98SPaulo Zanoni 
21369719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
21379719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21389719fb98SPaulo Zanoni 
21399719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21409719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21419719fb98SPaulo Zanoni 
21429719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21439719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21449719fb98SPaulo Zanoni 
2145055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2146d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2147d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2148d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
214940da17c2SDaniel Vetter 
215040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
215107d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
215207d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
215307d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21549719fb98SPaulo Zanoni 		}
21559719fb98SPaulo Zanoni 	}
21569719fb98SPaulo Zanoni 
21579719fb98SPaulo Zanoni 	/* check event from PCH */
21589719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21599719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21609719fb98SPaulo Zanoni 
21619719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21629719fb98SPaulo Zanoni 
21639719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21649719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21659719fb98SPaulo Zanoni 	}
21669719fb98SPaulo Zanoni }
21679719fb98SPaulo Zanoni 
216872c90f62SOscar Mateo /*
216972c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
217072c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
217172c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
217272c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
217372c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
217472c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
217572c90f62SOscar Mateo  */
2176f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2177b1f14ad0SJesse Barnes {
217845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2180f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21810e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2182b1f14ad0SJesse Barnes 
21838664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21848664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2185907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21868664281bSPaulo Zanoni 
2187b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2188b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2189b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
219023a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21910e43406bSChris Wilson 
219244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
219344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
219444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
219544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
219644498aeaSPaulo Zanoni 	 * due to its back queue). */
2197ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
219844498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
219944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
220044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2201ab5c608bSBen Widawsky 	}
220244498aeaSPaulo Zanoni 
220372c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
220472c90f62SOscar Mateo 
22050e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22060e43406bSChris Wilson 	if (gt_iir) {
220772c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
220872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2209d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
22100e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2211d8fc8a47SPaulo Zanoni 		else
2212d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
22130e43406bSChris Wilson 	}
2214b1f14ad0SJesse Barnes 
2215b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22160e43406bSChris Wilson 	if (de_iir) {
221772c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
221872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2219f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
22209719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2221f1af8fc1SPaulo Zanoni 		else
2222f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
22230e43406bSChris Wilson 	}
22240e43406bSChris Wilson 
2225f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2226f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22270e43406bSChris Wilson 		if (pm_iir) {
2228b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22290e43406bSChris Wilson 			ret = IRQ_HANDLED;
223072c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22310e43406bSChris Wilson 		}
2232f1af8fc1SPaulo Zanoni 	}
2233b1f14ad0SJesse Barnes 
2234b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2235b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2236ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
223744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
223844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2239ab5c608bSBen Widawsky 	}
2240b1f14ad0SJesse Barnes 
2241b1f14ad0SJesse Barnes 	return ret;
2242b1f14ad0SJesse Barnes }
2243b1f14ad0SJesse Barnes 
2244abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2245abd58f01SBen Widawsky {
2246abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2247abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2248abd58f01SBen Widawsky 	u32 master_ctl;
2249abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2250abd58f01SBen Widawsky 	uint32_t tmp = 0;
2251c42664ccSDaniel Vetter 	enum pipe pipe;
225288e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
225388e04703SJesse Barnes 
225488e04703SJesse Barnes 	if (IS_GEN9(dev))
225588e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
225688e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2257abd58f01SBen Widawsky 
2258abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2259abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2260abd58f01SBen Widawsky 	if (!master_ctl)
2261abd58f01SBen Widawsky 		return IRQ_NONE;
2262abd58f01SBen Widawsky 
2263abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2264abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2265abd58f01SBen Widawsky 
226638cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
226738cc46d7SOscar Mateo 
2268abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2269abd58f01SBen Widawsky 
2270abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2271abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2272abd58f01SBen Widawsky 		if (tmp) {
2273abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2274abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
227538cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
227638cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
227738cc46d7SOscar Mateo 			else
227838cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2279abd58f01SBen Widawsky 		}
228038cc46d7SOscar Mateo 		else
228138cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2282abd58f01SBen Widawsky 	}
2283abd58f01SBen Widawsky 
22846d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22856d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22866d766f02SDaniel Vetter 		if (tmp) {
22876d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22886d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
228988e04703SJesse Barnes 
229088e04703SJesse Barnes 			if (tmp & aux_mask)
229138cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
229238cc46d7SOscar Mateo 			else
229338cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22946d766f02SDaniel Vetter 		}
229538cc46d7SOscar Mateo 		else
229638cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22976d766f02SDaniel Vetter 	}
22986d766f02SDaniel Vetter 
2299055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2300770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2301abd58f01SBen Widawsky 
2302c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2303c42664ccSDaniel Vetter 			continue;
2304c42664ccSDaniel Vetter 
2305abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
230638cc46d7SOscar Mateo 		if (pipe_iir) {
230738cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
230838cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2309770de83dSDamien Lespiau 
2310d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2311d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2312d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2313abd58f01SBen Widawsky 
2314770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2315770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2316770de83dSDamien Lespiau 			else
2317770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2318770de83dSDamien Lespiau 
2319770de83dSDamien Lespiau 			if (flip_done) {
2320abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2321abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2322abd58f01SBen Widawsky 			}
2323abd58f01SBen Widawsky 
23240fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
23250fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
23260fbe7870SDaniel Vetter 
23271f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23281f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23291f7247c0SDaniel Vetter 								    pipe);
233038d83c96SDaniel Vetter 
2331770de83dSDamien Lespiau 
2332770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2333770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2334770de83dSDamien Lespiau 			else
2335770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2336770de83dSDamien Lespiau 
2337770de83dSDamien Lespiau 			if (fault_errors)
233830100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
233930100f2bSDaniel Vetter 					  pipe_name(pipe),
234030100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2341c42664ccSDaniel Vetter 		} else
2342abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2343abd58f01SBen Widawsky 	}
2344abd58f01SBen Widawsky 
234592d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
234692d03a80SDaniel Vetter 		/*
234792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
234892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
234992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
235092d03a80SDaniel Vetter 		 */
235192d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
235292d03a80SDaniel Vetter 		if (pch_iir) {
235392d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
235492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
235538cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
235638cc46d7SOscar Mateo 		} else
235738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
235838cc46d7SOscar Mateo 
235992d03a80SDaniel Vetter 	}
236092d03a80SDaniel Vetter 
2361abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2362abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2363abd58f01SBen Widawsky 
2364abd58f01SBen Widawsky 	return ret;
2365abd58f01SBen Widawsky }
2366abd58f01SBen Widawsky 
236717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
236817e1df07SDaniel Vetter 			       bool reset_completed)
236917e1df07SDaniel Vetter {
2370a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
237117e1df07SDaniel Vetter 	int i;
237217e1df07SDaniel Vetter 
237317e1df07SDaniel Vetter 	/*
237417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
237517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
237617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
237717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
237817e1df07SDaniel Vetter 	 */
237917e1df07SDaniel Vetter 
238017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
238117e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
238217e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
238317e1df07SDaniel Vetter 
238417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
238517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
238617e1df07SDaniel Vetter 
238717e1df07SDaniel Vetter 	/*
238817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
238917e1df07SDaniel Vetter 	 * reset state is cleared.
239017e1df07SDaniel Vetter 	 */
239117e1df07SDaniel Vetter 	if (reset_completed)
239217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
239317e1df07SDaniel Vetter }
239417e1df07SDaniel Vetter 
23958a905236SJesse Barnes /**
23968a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
23978a905236SJesse Barnes  * @work: work struct
23988a905236SJesse Barnes  *
23998a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
24008a905236SJesse Barnes  * was detected.
24018a905236SJesse Barnes  */
24028a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
24038a905236SJesse Barnes {
24041f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
24051f83fee0SDaniel Vetter 						    work);
24062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
24072d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
24088a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2409cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2410cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2411cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
241217e1df07SDaniel Vetter 	int ret;
24138a905236SJesse Barnes 
24145bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
24158a905236SJesse Barnes 
24167db0ba24SDaniel Vetter 	/*
24177db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
24187db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24197db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24207db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24217db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24227db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
24237db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
24247db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
24257db0ba24SDaniel Vetter 	 */
24267db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
242744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24285bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24297db0ba24SDaniel Vetter 				   reset_event);
24301f83fee0SDaniel Vetter 
243117e1df07SDaniel Vetter 		/*
2432f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2433f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2434f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2435f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2436f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2437f454c694SImre Deak 		 */
2438f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24397514747dSVille Syrjälä 
24407514747dSVille Syrjälä 		intel_prepare_reset(dev);
24417514747dSVille Syrjälä 
2442f454c694SImre Deak 		/*
244317e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
244417e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
244517e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
244617e1df07SDaniel Vetter 		 * deadlocks with the reset work.
244717e1df07SDaniel Vetter 		 */
2448f69061beSDaniel Vetter 		ret = i915_reset(dev);
2449f69061beSDaniel Vetter 
24507514747dSVille Syrjälä 		intel_finish_reset(dev);
245117e1df07SDaniel Vetter 
2452f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2453f454c694SImre Deak 
2454f69061beSDaniel Vetter 		if (ret == 0) {
2455f69061beSDaniel Vetter 			/*
2456f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2457f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2458f69061beSDaniel Vetter 			 * complete.
2459f69061beSDaniel Vetter 			 *
2460f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2461f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2462f69061beSDaniel Vetter 			 * updates before
2463f69061beSDaniel Vetter 			 * the counter increment.
2464f69061beSDaniel Vetter 			 */
24654e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2466f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2467f69061beSDaniel Vetter 
24685bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2469f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24701f83fee0SDaniel Vetter 		} else {
24712ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2472f316a42cSBen Gamari 		}
24731f83fee0SDaniel Vetter 
247417e1df07SDaniel Vetter 		/*
247517e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
247617e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
247717e1df07SDaniel Vetter 		 */
247817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2479f316a42cSBen Gamari 	}
24808a905236SJesse Barnes }
24818a905236SJesse Barnes 
248235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2483c0e09200SDave Airlie {
24848a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2485bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
248663eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2487050ee91fSBen Widawsky 	int pipe, i;
248863eeaf38SJesse Barnes 
248935aed2e6SChris Wilson 	if (!eir)
249035aed2e6SChris Wilson 		return;
249163eeaf38SJesse Barnes 
2492a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24938a905236SJesse Barnes 
2494bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2495bd9854f9SBen Widawsky 
24968a905236SJesse Barnes 	if (IS_G4X(dev)) {
24978a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24988a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24998a905236SJesse Barnes 
2500a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2501a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2502050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2503050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2504a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2505a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25068a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25073143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25088a905236SJesse Barnes 		}
25098a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25108a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2511a70491ccSJoe Perches 			pr_err("page table error\n");
2512a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25138a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25143143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
25158a905236SJesse Barnes 		}
25168a905236SJesse Barnes 	}
25178a905236SJesse Barnes 
2518a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
251963eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
252063eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2521a70491ccSJoe Perches 			pr_err("page table error\n");
2522a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
252363eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25243143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
252563eeaf38SJesse Barnes 		}
25268a905236SJesse Barnes 	}
25278a905236SJesse Barnes 
252863eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2529a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2530055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2531a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25329db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
253363eeaf38SJesse Barnes 		/* pipestat has already been acked */
253463eeaf38SJesse Barnes 	}
253563eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2536a70491ccSJoe Perches 		pr_err("instruction error\n");
2537a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2538050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2539050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2540a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
254163eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
254263eeaf38SJesse Barnes 
2543a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2544a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2545a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
254663eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25473143a2bfSChris Wilson 			POSTING_READ(IPEIR);
254863eeaf38SJesse Barnes 		} else {
254963eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
255063eeaf38SJesse Barnes 
2551a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2552a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2553a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2554a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
255563eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25563143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
255763eeaf38SJesse Barnes 		}
255863eeaf38SJesse Barnes 	}
255963eeaf38SJesse Barnes 
256063eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25613143a2bfSChris Wilson 	POSTING_READ(EIR);
256263eeaf38SJesse Barnes 	eir = I915_READ(EIR);
256363eeaf38SJesse Barnes 	if (eir) {
256463eeaf38SJesse Barnes 		/*
256563eeaf38SJesse Barnes 		 * some errors might have become stuck,
256663eeaf38SJesse Barnes 		 * mask them.
256763eeaf38SJesse Barnes 		 */
256863eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
256963eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
257063eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
257163eeaf38SJesse Barnes 	}
257235aed2e6SChris Wilson }
257335aed2e6SChris Wilson 
257435aed2e6SChris Wilson /**
257535aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
257635aed2e6SChris Wilson  * @dev: drm device
257735aed2e6SChris Wilson  *
257835aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
257935aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
258035aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
258135aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
258235aed2e6SChris Wilson  * of a ring dump etc.).
258335aed2e6SChris Wilson  */
258458174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
258558174462SMika Kuoppala 		       const char *fmt, ...)
258635aed2e6SChris Wilson {
258735aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
258858174462SMika Kuoppala 	va_list args;
258958174462SMika Kuoppala 	char error_msg[80];
259035aed2e6SChris Wilson 
259158174462SMika Kuoppala 	va_start(args, fmt);
259258174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
259358174462SMika Kuoppala 	va_end(args);
259458174462SMika Kuoppala 
259558174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
259635aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25978a905236SJesse Barnes 
2598ba1234d1SBen Gamari 	if (wedged) {
2599f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2600f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2601ba1234d1SBen Gamari 
260211ed50ecSBen Gamari 		/*
260317e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
260417e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
260517e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
260617e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
260717e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
260817e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
260917e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
261017e1df07SDaniel Vetter 		 *
261117e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
261217e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
261317e1df07SDaniel Vetter 		 * counter atomic_t.
261411ed50ecSBen Gamari 		 */
261517e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
261611ed50ecSBen Gamari 	}
261711ed50ecSBen Gamari 
2618122f46baSDaniel Vetter 	/*
2619122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2620122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2621122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2622122f46baSDaniel Vetter 	 * code will deadlock.
2623122f46baSDaniel Vetter 	 */
2624122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
26258a905236SJesse Barnes }
26268a905236SJesse Barnes 
262742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
262842f52ef8SKeith Packard  * we use as a pipe index
262942f52ef8SKeith Packard  */
2630f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26310a3e67a4SJesse Barnes {
26322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2633e9d21d7fSKeith Packard 	unsigned long irqflags;
263471e0ffa5SJesse Barnes 
26355eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
263671e0ffa5SJesse Barnes 		return -EINVAL;
26370a3e67a4SJesse Barnes 
26381ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2639f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26407c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2641755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26420a3e67a4SJesse Barnes 	else
26437c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2644755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26451ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26468692d00eSChris Wilson 
26470a3e67a4SJesse Barnes 	return 0;
26480a3e67a4SJesse Barnes }
26490a3e67a4SJesse Barnes 
2650f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2651f796cf8fSJesse Barnes {
26522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2653f796cf8fSJesse Barnes 	unsigned long irqflags;
2654b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
265540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2656f796cf8fSJesse Barnes 
2657f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2658f796cf8fSJesse Barnes 		return -EINVAL;
2659f796cf8fSJesse Barnes 
2660f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2661b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2662b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2663b1f14ad0SJesse Barnes 
2664b1f14ad0SJesse Barnes 	return 0;
2665b1f14ad0SJesse Barnes }
2666b1f14ad0SJesse Barnes 
26677e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26687e231dbeSJesse Barnes {
26692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26707e231dbeSJesse Barnes 	unsigned long irqflags;
26717e231dbeSJesse Barnes 
26727e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26737e231dbeSJesse Barnes 		return -EINVAL;
26747e231dbeSJesse Barnes 
26757e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
267631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2677755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26787e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26797e231dbeSJesse Barnes 
26807e231dbeSJesse Barnes 	return 0;
26817e231dbeSJesse Barnes }
26827e231dbeSJesse Barnes 
2683abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2684abd58f01SBen Widawsky {
2685abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2686abd58f01SBen Widawsky 	unsigned long irqflags;
2687abd58f01SBen Widawsky 
2688abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2689abd58f01SBen Widawsky 		return -EINVAL;
2690abd58f01SBen Widawsky 
2691abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26927167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26937167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2694abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2695abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2696abd58f01SBen Widawsky 	return 0;
2697abd58f01SBen Widawsky }
2698abd58f01SBen Widawsky 
269942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
270042f52ef8SKeith Packard  * we use as a pipe index
270142f52ef8SKeith Packard  */
2702f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
27030a3e67a4SJesse Barnes {
27042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2705e9d21d7fSKeith Packard 	unsigned long irqflags;
27060a3e67a4SJesse Barnes 
27071ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27087c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2709755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2710755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27111ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27120a3e67a4SJesse Barnes }
27130a3e67a4SJesse Barnes 
2714f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2715f796cf8fSJesse Barnes {
27162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2717f796cf8fSJesse Barnes 	unsigned long irqflags;
2718b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
271940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2720f796cf8fSJesse Barnes 
2721f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2722b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2723b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2724b1f14ad0SJesse Barnes }
2725b1f14ad0SJesse Barnes 
27267e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
27277e231dbeSJesse Barnes {
27282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27297e231dbeSJesse Barnes 	unsigned long irqflags;
27307e231dbeSJesse Barnes 
27317e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
273231acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2733755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27347e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27357e231dbeSJesse Barnes }
27367e231dbeSJesse Barnes 
2737abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2738abd58f01SBen Widawsky {
2739abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2740abd58f01SBen Widawsky 	unsigned long irqflags;
2741abd58f01SBen Widawsky 
2742abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2743abd58f01SBen Widawsky 		return;
2744abd58f01SBen Widawsky 
2745abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27467167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27477167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2748abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2749abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2750abd58f01SBen Widawsky }
2751abd58f01SBen Widawsky 
275244cdd6d2SJohn Harrison static struct drm_i915_gem_request *
275344cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2754852835f3SZou Nan hai {
2755893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
275644cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2757893eead0SChris Wilson }
2758893eead0SChris Wilson 
27599107e9d2SChris Wilson static bool
276044cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2761893eead0SChris Wilson {
27629107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
2763*1b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2764f65d9421SBen Gamari }
2765f65d9421SBen Gamari 
2766a028c4b0SDaniel Vetter static bool
2767a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2768a028c4b0SDaniel Vetter {
2769a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2770a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2771a028c4b0SDaniel Vetter 	} else {
2772a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2773a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2774a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2775a028c4b0SDaniel Vetter 	}
2776a028c4b0SDaniel Vetter }
2777a028c4b0SDaniel Vetter 
2778a4872ba6SOscar Mateo static struct intel_engine_cs *
2779a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2780921d42eaSDaniel Vetter {
2781921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2782a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2783921d42eaSDaniel Vetter 	int i;
2784921d42eaSDaniel Vetter 
2785921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2786a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2787a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2788a6cdb93aSRodrigo Vivi 				continue;
2789a6cdb93aSRodrigo Vivi 
2790a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2791a6cdb93aSRodrigo Vivi 				return signaller;
2792a6cdb93aSRodrigo Vivi 		}
2793921d42eaSDaniel Vetter 	} else {
2794921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2795921d42eaSDaniel Vetter 
2796921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2797921d42eaSDaniel Vetter 			if(ring == signaller)
2798921d42eaSDaniel Vetter 				continue;
2799921d42eaSDaniel Vetter 
2800ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2801921d42eaSDaniel Vetter 				return signaller;
2802921d42eaSDaniel Vetter 		}
2803921d42eaSDaniel Vetter 	}
2804921d42eaSDaniel Vetter 
2805a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2806a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2807921d42eaSDaniel Vetter 
2808921d42eaSDaniel Vetter 	return NULL;
2809921d42eaSDaniel Vetter }
2810921d42eaSDaniel Vetter 
2811a4872ba6SOscar Mateo static struct intel_engine_cs *
2812a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2813a24a11e6SChris Wilson {
2814a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
281588fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2816a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2817a6cdb93aSRodrigo Vivi 	int i, backwards;
2818a24a11e6SChris Wilson 
2819a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2820a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
28216274f212SChris Wilson 		return NULL;
2822a24a11e6SChris Wilson 
282388fe429dSDaniel Vetter 	/*
282488fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
282588fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2826a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2827a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
282888fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
282988fe429dSDaniel Vetter 	 * ringbuffer itself.
2830a24a11e6SChris Wilson 	 */
283188fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2832a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
283388fe429dSDaniel Vetter 
2834a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
283588fe429dSDaniel Vetter 		/*
283688fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
283788fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
283888fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
283988fe429dSDaniel Vetter 		 */
2840ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
284188fe429dSDaniel Vetter 
284288fe429dSDaniel Vetter 		/* This here seems to blow up */
2843ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2844a24a11e6SChris Wilson 		if (cmd == ipehr)
2845a24a11e6SChris Wilson 			break;
2846a24a11e6SChris Wilson 
284788fe429dSDaniel Vetter 		head -= 4;
284888fe429dSDaniel Vetter 	}
2849a24a11e6SChris Wilson 
285088fe429dSDaniel Vetter 	if (!i)
285188fe429dSDaniel Vetter 		return NULL;
285288fe429dSDaniel Vetter 
2853ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2854a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2855a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2856a6cdb93aSRodrigo Vivi 		offset <<= 32;
2857a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2858a6cdb93aSRodrigo Vivi 	}
2859a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2860a24a11e6SChris Wilson }
2861a24a11e6SChris Wilson 
2862a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28636274f212SChris Wilson {
28646274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2865a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2866a0d036b0SChris Wilson 	u32 seqno;
28676274f212SChris Wilson 
28684be17381SChris Wilson 	ring->hangcheck.deadlock++;
28696274f212SChris Wilson 
28706274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28714be17381SChris Wilson 	if (signaller == NULL)
28724be17381SChris Wilson 		return -1;
28734be17381SChris Wilson 
28744be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28754be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28766274f212SChris Wilson 		return -1;
28776274f212SChris Wilson 
28784be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28794be17381SChris Wilson 		return 1;
28804be17381SChris Wilson 
2881a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2882a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2883a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28844be17381SChris Wilson 		return -1;
28854be17381SChris Wilson 
28864be17381SChris Wilson 	return 0;
28876274f212SChris Wilson }
28886274f212SChris Wilson 
28896274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28906274f212SChris Wilson {
2891a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28926274f212SChris Wilson 	int i;
28936274f212SChris Wilson 
28946274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28954be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
28966274f212SChris Wilson }
28976274f212SChris Wilson 
2898ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2899a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
29001ec14ad3SChris Wilson {
29011ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
29021ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
29039107e9d2SChris Wilson 	u32 tmp;
29049107e9d2SChris Wilson 
2905f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2906f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2907f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2908f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2909f260fe7bSMika Kuoppala 		}
2910f260fe7bSMika Kuoppala 
2911f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2912f260fe7bSMika Kuoppala 	}
29136274f212SChris Wilson 
29149107e9d2SChris Wilson 	if (IS_GEN2(dev))
2915f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
29169107e9d2SChris Wilson 
29179107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
29189107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
29199107e9d2SChris Wilson 	 * and break the hang. This should work on
29209107e9d2SChris Wilson 	 * all but the second generation chipsets.
29219107e9d2SChris Wilson 	 */
29229107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
29231ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
292458174462SMika Kuoppala 		i915_handle_error(dev, false,
292558174462SMika Kuoppala 				  "Kicking stuck wait on %s",
29261ec14ad3SChris Wilson 				  ring->name);
29271ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2928f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
29291ec14ad3SChris Wilson 	}
2930a24a11e6SChris Wilson 
29316274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29326274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29336274f212SChris Wilson 		default:
2934f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29356274f212SChris Wilson 		case 1:
293658174462SMika Kuoppala 			i915_handle_error(dev, false,
293758174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2938a24a11e6SChris Wilson 					  ring->name);
2939a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2940f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29416274f212SChris Wilson 		case 0:
2942f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29436274f212SChris Wilson 		}
29449107e9d2SChris Wilson 	}
29459107e9d2SChris Wilson 
2946f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2947a24a11e6SChris Wilson }
2948d1e61e7fSChris Wilson 
2949f65d9421SBen Gamari /**
2950f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
295105407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
295205407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
295305407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
295405407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
295505407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2956f65d9421SBen Gamari  */
2957a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2958f65d9421SBen Gamari {
2959f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
29602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2961a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2962b4519513SChris Wilson 	int i;
296305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29649107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29659107e9d2SChris Wilson #define BUSY 1
29669107e9d2SChris Wilson #define KICK 5
29679107e9d2SChris Wilson #define HUNG 20
2968893eead0SChris Wilson 
2969d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29703e0dc6b0SBen Widawsky 		return;
29713e0dc6b0SBen Widawsky 
2972b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
297350877445SChris Wilson 		u64 acthd;
297450877445SChris Wilson 		u32 seqno;
29759107e9d2SChris Wilson 		bool busy = true;
2976b4519513SChris Wilson 
29776274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29786274f212SChris Wilson 
297905407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
298005407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
298105407ff8SMika Kuoppala 
298205407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
298344cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
2984da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2985da661464SMika Kuoppala 
29869107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29879107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2988094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2989f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29909107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29919107e9d2SChris Wilson 								  ring->name);
2992f4adcd24SDaniel Vetter 						else
2993f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2994f4adcd24SDaniel Vetter 								 ring->name);
29959107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2996094f9a54SChris Wilson 					}
2997094f9a54SChris Wilson 					/* Safeguard against driver failure */
2998094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29999107e9d2SChris Wilson 				} else
30009107e9d2SChris Wilson 					busy = false;
300105407ff8SMika Kuoppala 			} else {
30026274f212SChris Wilson 				/* We always increment the hangcheck score
30036274f212SChris Wilson 				 * if the ring is busy and still processing
30046274f212SChris Wilson 				 * the same request, so that no single request
30056274f212SChris Wilson 				 * can run indefinitely (such as a chain of
30066274f212SChris Wilson 				 * batches). The only time we do not increment
30076274f212SChris Wilson 				 * the hangcheck score on this ring, if this
30086274f212SChris Wilson 				 * ring is in a legitimate wait for another
30096274f212SChris Wilson 				 * ring. In that case the waiting ring is a
30106274f212SChris Wilson 				 * victim and we want to be sure we catch the
30116274f212SChris Wilson 				 * right culprit. Then every time we do kick
30126274f212SChris Wilson 				 * the ring, add a small increment to the
30136274f212SChris Wilson 				 * score so that we can catch a batch that is
30146274f212SChris Wilson 				 * being repeatedly kicked and so responsible
30156274f212SChris Wilson 				 * for stalling the machine.
30169107e9d2SChris Wilson 				 */
3017ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3018ad8beaeaSMika Kuoppala 								    acthd);
3019ad8beaeaSMika Kuoppala 
3020ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3021da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3022f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3023f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3024f260fe7bSMika Kuoppala 					break;
3025f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
3026ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
30276274f212SChris Wilson 					break;
3028f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3029ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
30306274f212SChris Wilson 					break;
3031f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3032ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30336274f212SChris Wilson 					stuck[i] = true;
30346274f212SChris Wilson 					break;
30356274f212SChris Wilson 				}
303605407ff8SMika Kuoppala 			}
30379107e9d2SChris Wilson 		} else {
3038da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3039da661464SMika Kuoppala 
30409107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30419107e9d2SChris Wilson 			 * attempts across multiple batches.
30429107e9d2SChris Wilson 			 */
30439107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30449107e9d2SChris Wilson 				ring->hangcheck.score--;
3045f260fe7bSMika Kuoppala 
3046f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3047cbb465e7SChris Wilson 		}
3048f65d9421SBen Gamari 
304905407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
305005407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30519107e9d2SChris Wilson 		busy_count += busy;
305205407ff8SMika Kuoppala 	}
305305407ff8SMika Kuoppala 
305405407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3055b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3056b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
305705407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3058a43adf07SChris Wilson 				 ring->name);
3059a43adf07SChris Wilson 			rings_hung++;
306005407ff8SMika Kuoppala 		}
306105407ff8SMika Kuoppala 	}
306205407ff8SMika Kuoppala 
306305407ff8SMika Kuoppala 	if (rings_hung)
306458174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
306505407ff8SMika Kuoppala 
306605407ff8SMika Kuoppala 	if (busy_count)
306705407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
306805407ff8SMika Kuoppala 		 * being added */
306910cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
307010cd45b6SMika Kuoppala }
307110cd45b6SMika Kuoppala 
307210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
307310cd45b6SMika Kuoppala {
307410cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3075672e7b7cSChris Wilson 	struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer;
3076672e7b7cSChris Wilson 
3077d330a953SJani Nikula 	if (!i915.enable_hangcheck)
307810cd45b6SMika Kuoppala 		return;
307910cd45b6SMika Kuoppala 
3080672e7b7cSChris Wilson 	/* Don't continually defer the hangcheck, but make sure it is active */
3081d9e600b2SChris Wilson 	if (timer_pending(timer))
3082d9e600b2SChris Wilson 		return;
3083d9e600b2SChris Wilson 	mod_timer(timer,
3084d9e600b2SChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3085f65d9421SBen Gamari }
3086f65d9421SBen Gamari 
30871c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
308891738a95SPaulo Zanoni {
308991738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
309091738a95SPaulo Zanoni 
309191738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
309291738a95SPaulo Zanoni 		return;
309391738a95SPaulo Zanoni 
3094f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3095105b122eSPaulo Zanoni 
3096105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3097105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3098622364b6SPaulo Zanoni }
3099105b122eSPaulo Zanoni 
310091738a95SPaulo Zanoni /*
3101622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3102622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3103622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3104622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3105622364b6SPaulo Zanoni  *
3106622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
310791738a95SPaulo Zanoni  */
3108622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3109622364b6SPaulo Zanoni {
3110622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3111622364b6SPaulo Zanoni 
3112622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3113622364b6SPaulo Zanoni 		return;
3114622364b6SPaulo Zanoni 
3115622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
311691738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
311791738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
311891738a95SPaulo Zanoni }
311991738a95SPaulo Zanoni 
31207c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3121d18ea1b5SDaniel Vetter {
3122d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3123d18ea1b5SDaniel Vetter 
3124f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3125a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3126f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3127d18ea1b5SDaniel Vetter }
3128d18ea1b5SDaniel Vetter 
3129c0e09200SDave Airlie /* drm_dma.h hooks
3130c0e09200SDave Airlie */
3131be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3132036a4a7dSZhenyu Wang {
31332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3134036a4a7dSZhenyu Wang 
31350c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3136bdfcdb63SDaniel Vetter 
3137f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3138c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3139c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3140036a4a7dSZhenyu Wang 
31417c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3142c650156aSZhenyu Wang 
31431c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31447d99163dSBen Widawsky }
31457d99163dSBen Widawsky 
314670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
314770591a41SVille Syrjälä {
314870591a41SVille Syrjälä 	enum pipe pipe;
314970591a41SVille Syrjälä 
315070591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
315170591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
315270591a41SVille Syrjälä 
315370591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
315470591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
315570591a41SVille Syrjälä 
315670591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
315770591a41SVille Syrjälä }
315870591a41SVille Syrjälä 
31597e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31607e231dbeSJesse Barnes {
31612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31627e231dbeSJesse Barnes 
31637e231dbeSJesse Barnes 	/* VLV magic */
31647e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31657e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31667e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31677e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31687e231dbeSJesse Barnes 
31697c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31707e231dbeSJesse Barnes 
31717c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31727e231dbeSJesse Barnes 
317370591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31747e231dbeSJesse Barnes }
31757e231dbeSJesse Barnes 
3176d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3177d6e3cca3SDaniel Vetter {
3178d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3179d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3180d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3181d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3182d6e3cca3SDaniel Vetter }
3183d6e3cca3SDaniel Vetter 
3184823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3185abd58f01SBen Widawsky {
3186abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3187abd58f01SBen Widawsky 	int pipe;
3188abd58f01SBen Widawsky 
3189abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3190abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3191abd58f01SBen Widawsky 
3192d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3193abd58f01SBen Widawsky 
3194055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3195f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3196813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3197f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3198abd58f01SBen Widawsky 
3199f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3200f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3201f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3202abd58f01SBen Widawsky 
32031c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3204abd58f01SBen Widawsky }
3205abd58f01SBen Widawsky 
3206d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3207d49bdb0eSPaulo Zanoni {
32081180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3209d49bdb0eSPaulo Zanoni 
321013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3211d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
32121180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3213d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
32141180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
321513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3216d49bdb0eSPaulo Zanoni }
3217d49bdb0eSPaulo Zanoni 
321843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
321943f328d7SVille Syrjälä {
322043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
322143f328d7SVille Syrjälä 
322243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
322343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
322443f328d7SVille Syrjälä 
3225d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
322643f328d7SVille Syrjälä 
322743f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
322843f328d7SVille Syrjälä 
322943f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
323043f328d7SVille Syrjälä 
323170591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
323243f328d7SVille Syrjälä }
323343f328d7SVille Syrjälä 
323482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
323582a28bcfSDaniel Vetter {
32362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
323782a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3238fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
323982a28bcfSDaniel Vetter 
324082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3241fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3242b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3243cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3244fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
324582a28bcfSDaniel Vetter 	} else {
3246fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3247b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3248cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3249fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
325082a28bcfSDaniel Vetter 	}
325182a28bcfSDaniel Vetter 
3252fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
325382a28bcfSDaniel Vetter 
32547fe0b973SKeith Packard 	/*
32557fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32567fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
32577fe0b973SKeith Packard 	 *
32587fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
32597fe0b973SKeith Packard 	 */
32607fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32617fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32627fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32637fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32647fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32657fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32667fe0b973SKeith Packard }
32677fe0b973SKeith Packard 
3268d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3269d46da437SPaulo Zanoni {
32702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
327182a28bcfSDaniel Vetter 	u32 mask;
3272d46da437SPaulo Zanoni 
3273692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3274692a04cfSDaniel Vetter 		return;
3275692a04cfSDaniel Vetter 
3276105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32775c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3278105b122eSPaulo Zanoni 	else
32795c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32808664281bSPaulo Zanoni 
3281337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3282d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3283d46da437SPaulo Zanoni }
3284d46da437SPaulo Zanoni 
32850a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32860a9a8c91SDaniel Vetter {
32870a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32880a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32890a9a8c91SDaniel Vetter 
32900a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32910a9a8c91SDaniel Vetter 
32920a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3293040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32940a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
329535a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
329635a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32970a9a8c91SDaniel Vetter 	}
32980a9a8c91SDaniel Vetter 
32990a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33000a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
33010a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
33020a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
33030a9a8c91SDaniel Vetter 	} else {
33040a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33050a9a8c91SDaniel Vetter 	}
33060a9a8c91SDaniel Vetter 
330735079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33080a9a8c91SDaniel Vetter 
33090a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3310a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
33110a9a8c91SDaniel Vetter 
33120a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
33130a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
33140a9a8c91SDaniel Vetter 
3315605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
331635079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
33170a9a8c91SDaniel Vetter 	}
33180a9a8c91SDaniel Vetter }
33190a9a8c91SDaniel Vetter 
3320f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3321036a4a7dSZhenyu Wang {
33222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33238e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33248e76f8dcSPaulo Zanoni 
33258e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33268e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33278e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33288e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33295c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33308e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
33315c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
33328e76f8dcSPaulo Zanoni 	} else {
33338e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3334ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33355b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33365b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33375b3a856bSDaniel Vetter 				DE_POISON);
33385c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
33395c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
33408e76f8dcSPaulo Zanoni 	}
3341036a4a7dSZhenyu Wang 
33421ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3343036a4a7dSZhenyu Wang 
33440c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33450c841212SPaulo Zanoni 
3346622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3347622364b6SPaulo Zanoni 
334835079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3349036a4a7dSZhenyu Wang 
33500a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3351036a4a7dSZhenyu Wang 
3352d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33537fe0b973SKeith Packard 
3354f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33556005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33566005ce42SDaniel Vetter 		 *
33576005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33584bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33594bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3360d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3361f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3362d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3363f97108d1SJesse Barnes 	}
3364f97108d1SJesse Barnes 
3365036a4a7dSZhenyu Wang 	return 0;
3366036a4a7dSZhenyu Wang }
3367036a4a7dSZhenyu Wang 
3368f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3369f8b79e58SImre Deak {
3370f8b79e58SImre Deak 	u32 pipestat_mask;
3371f8b79e58SImre Deak 	u32 iir_mask;
3372120dda4fSVille Syrjälä 	enum pipe pipe;
3373f8b79e58SImre Deak 
3374f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3375f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3376f8b79e58SImre Deak 
3377120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3378120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3379f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3380f8b79e58SImre Deak 
3381f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3382f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3383f8b79e58SImre Deak 
3384120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3385120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3386120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3387f8b79e58SImre Deak 
3388f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3389f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3390f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3391120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3392120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3393f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3394f8b79e58SImre Deak 
3395f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3396f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3397f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
339876e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
339976e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3400f8b79e58SImre Deak }
3401f8b79e58SImre Deak 
3402f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3403f8b79e58SImre Deak {
3404f8b79e58SImre Deak 	u32 pipestat_mask;
3405f8b79e58SImre Deak 	u32 iir_mask;
3406120dda4fSVille Syrjälä 	enum pipe pipe;
3407f8b79e58SImre Deak 
3408f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3409f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
34106c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3411120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3412120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3413f8b79e58SImre Deak 
3414f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3415f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
341676e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3417f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3418f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3419f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3420f8b79e58SImre Deak 
3421f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3422f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3423f8b79e58SImre Deak 
3424120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3425120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3426120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3427f8b79e58SImre Deak 
3428f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3429f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3430120dda4fSVille Syrjälä 
3431120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3432120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3433f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3434f8b79e58SImre Deak }
3435f8b79e58SImre Deak 
3436f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3437f8b79e58SImre Deak {
3438f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3439f8b79e58SImre Deak 
3440f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3441f8b79e58SImre Deak 		return;
3442f8b79e58SImre Deak 
3443f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3444f8b79e58SImre Deak 
3445950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3446f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3447f8b79e58SImre Deak }
3448f8b79e58SImre Deak 
3449f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3450f8b79e58SImre Deak {
3451f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3452f8b79e58SImre Deak 
3453f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3454f8b79e58SImre Deak 		return;
3455f8b79e58SImre Deak 
3456f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3457f8b79e58SImre Deak 
3458950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3459f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3460f8b79e58SImre Deak }
3461f8b79e58SImre Deak 
34620e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34637e231dbeSJesse Barnes {
3464f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34657e231dbeSJesse Barnes 
346620afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
346720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
346820afbda2SDaniel Vetter 
34697e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
347076e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
347176e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
347276e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
347376e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
34747e231dbeSJesse Barnes 
3475b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3476b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3477d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3478f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3479f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3480d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
34810e6c9a9eSVille Syrjälä }
34820e6c9a9eSVille Syrjälä 
34830e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34840e6c9a9eSVille Syrjälä {
34850e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34860e6c9a9eSVille Syrjälä 
34870e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34887e231dbeSJesse Barnes 
34890a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34907e231dbeSJesse Barnes 
34917e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34927e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34937e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34947e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34957e231dbeSJesse Barnes #endif
34967e231dbeSJesse Barnes 
34977e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
349820afbda2SDaniel Vetter 
349920afbda2SDaniel Vetter 	return 0;
350020afbda2SDaniel Vetter }
350120afbda2SDaniel Vetter 
3502abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3503abd58f01SBen Widawsky {
3504abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3505abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3506abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
350773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3508abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
350973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
351073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3511abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
351273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
351373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
351473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3515abd58f01SBen Widawsky 		0,
351673d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
351773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3518abd58f01SBen Widawsky 		};
3519abd58f01SBen Widawsky 
35200961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
35219a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35229a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
35239a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
35249a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3525abd58f01SBen Widawsky }
3526abd58f01SBen Widawsky 
3527abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3528abd58f01SBen Widawsky {
3529770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3530770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3531abd58f01SBen Widawsky 	int pipe;
353288e04703SJesse Barnes 	u32 aux_en = GEN8_AUX_CHANNEL_A;
3533770de83dSDamien Lespiau 
353488e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3535770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3536770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
353788e04703SJesse Barnes 		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
353888e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
353988e04703SJesse Barnes 	} else
3540770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3541770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3542770de83dSDamien Lespiau 
3543770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3544770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3545770de83dSDamien Lespiau 
354613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
354713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
354813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3549abd58f01SBen Widawsky 
3550055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3551f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3552813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3553813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3554813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
355535079899SPaulo Zanoni 					  de_pipe_enables);
3556abd58f01SBen Widawsky 
355788e04703SJesse Barnes 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3558abd58f01SBen Widawsky }
3559abd58f01SBen Widawsky 
3560abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3561abd58f01SBen Widawsky {
3562abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3563abd58f01SBen Widawsky 
3564622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3565622364b6SPaulo Zanoni 
3566abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3567abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3568abd58f01SBen Widawsky 
3569abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3570abd58f01SBen Widawsky 
3571abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3572abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3573abd58f01SBen Widawsky 
3574abd58f01SBen Widawsky 	return 0;
3575abd58f01SBen Widawsky }
3576abd58f01SBen Widawsky 
357743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
357843f328d7SVille Syrjälä {
357943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
358043f328d7SVille Syrjälä 
3581c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
358243f328d7SVille Syrjälä 
358343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
358443f328d7SVille Syrjälä 
358543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
358643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
358743f328d7SVille Syrjälä 
358843f328d7SVille Syrjälä 	return 0;
358943f328d7SVille Syrjälä }
359043f328d7SVille Syrjälä 
3591abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3592abd58f01SBen Widawsky {
3593abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3594abd58f01SBen Widawsky 
3595abd58f01SBen Widawsky 	if (!dev_priv)
3596abd58f01SBen Widawsky 		return;
3597abd58f01SBen Widawsky 
3598823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3599abd58f01SBen Widawsky }
3600abd58f01SBen Widawsky 
36018ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
36028ea0be4fSVille Syrjälä {
36038ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
36048ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
36058ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36068ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
36078ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
36088ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36098ea0be4fSVille Syrjälä 
36108ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
36118ea0be4fSVille Syrjälä 
36128ea0be4fSVille Syrjälä 	dev_priv->irq_mask = 0;
36138ea0be4fSVille Syrjälä }
36148ea0be4fSVille Syrjälä 
36157e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
36167e231dbeSJesse Barnes {
36172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36187e231dbeSJesse Barnes 
36197e231dbeSJesse Barnes 	if (!dev_priv)
36207e231dbeSJesse Barnes 		return;
36217e231dbeSJesse Barnes 
3622843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3623843d0e7dSImre Deak 
3624893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3625893fce8eSVille Syrjälä 
36267e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3627f8b79e58SImre Deak 
36288ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
36297e231dbeSJesse Barnes }
36307e231dbeSJesse Barnes 
363143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
363243f328d7SVille Syrjälä {
363343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
363443f328d7SVille Syrjälä 
363543f328d7SVille Syrjälä 	if (!dev_priv)
363643f328d7SVille Syrjälä 		return;
363743f328d7SVille Syrjälä 
363843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
363943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
364043f328d7SVille Syrjälä 
3641a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
364243f328d7SVille Syrjälä 
3643a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
364443f328d7SVille Syrjälä 
3645c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
364643f328d7SVille Syrjälä }
364743f328d7SVille Syrjälä 
3648f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3649036a4a7dSZhenyu Wang {
36502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36514697995bSJesse Barnes 
36524697995bSJesse Barnes 	if (!dev_priv)
36534697995bSJesse Barnes 		return;
36544697995bSJesse Barnes 
3655be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3656036a4a7dSZhenyu Wang }
3657036a4a7dSZhenyu Wang 
3658c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3659c2798b19SChris Wilson {
36602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3661c2798b19SChris Wilson 	int pipe;
3662c2798b19SChris Wilson 
3663055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3664c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3665c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3666c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3667c2798b19SChris Wilson 	POSTING_READ16(IER);
3668c2798b19SChris Wilson }
3669c2798b19SChris Wilson 
3670c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3671c2798b19SChris Wilson {
36722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3673c2798b19SChris Wilson 
3674c2798b19SChris Wilson 	I915_WRITE16(EMR,
3675c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3676c2798b19SChris Wilson 
3677c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3678c2798b19SChris Wilson 	dev_priv->irq_mask =
3679c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3680c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3681c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3682c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3683c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3684c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3685c2798b19SChris Wilson 
3686c2798b19SChris Wilson 	I915_WRITE16(IER,
3687c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3688c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3689c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3690c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3691c2798b19SChris Wilson 	POSTING_READ16(IER);
3692c2798b19SChris Wilson 
3693379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3694379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3695d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3696755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3697755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3698d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3699379ef82dSDaniel Vetter 
3700c2798b19SChris Wilson 	return 0;
3701c2798b19SChris Wilson }
3702c2798b19SChris Wilson 
370390a72f87SVille Syrjälä /*
370490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
370590a72f87SVille Syrjälä  */
370690a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37071f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
370890a72f87SVille Syrjälä {
37092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37101f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
371190a72f87SVille Syrjälä 
37128d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
371390a72f87SVille Syrjälä 		return false;
371490a72f87SVille Syrjälä 
371590a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3716d6bbafa1SChris Wilson 		goto check_page_flip;
371790a72f87SVille Syrjälä 
37181f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
371990a72f87SVille Syrjälä 
372090a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
372190a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
372290a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
372390a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
372490a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
372590a72f87SVille Syrjälä 	 */
372690a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3727d6bbafa1SChris Wilson 		goto check_page_flip;
372890a72f87SVille Syrjälä 
372990a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
373090a72f87SVille Syrjälä 	return true;
3731d6bbafa1SChris Wilson 
3732d6bbafa1SChris Wilson check_page_flip:
3733d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3734d6bbafa1SChris Wilson 	return false;
373590a72f87SVille Syrjälä }
373690a72f87SVille Syrjälä 
3737ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3738c2798b19SChris Wilson {
373945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3741c2798b19SChris Wilson 	u16 iir, new_iir;
3742c2798b19SChris Wilson 	u32 pipe_stats[2];
3743c2798b19SChris Wilson 	int pipe;
3744c2798b19SChris Wilson 	u16 flip_mask =
3745c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3746c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3747c2798b19SChris Wilson 
3748c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3749c2798b19SChris Wilson 	if (iir == 0)
3750c2798b19SChris Wilson 		return IRQ_NONE;
3751c2798b19SChris Wilson 
3752c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3753c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3754c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3755c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3756c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3757c2798b19SChris Wilson 		 */
3758222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3759c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3760aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3761c2798b19SChris Wilson 
3762055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3763c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3764c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3765c2798b19SChris Wilson 
3766c2798b19SChris Wilson 			/*
3767c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3768c2798b19SChris Wilson 			 */
37692d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3770c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3771c2798b19SChris Wilson 		}
3772222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3773c2798b19SChris Wilson 
3774c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3775c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3776c2798b19SChris Wilson 
3777c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3778c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3779c2798b19SChris Wilson 
3780055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37811f1c2e24SVille Syrjälä 			int plane = pipe;
37823a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37831f1c2e24SVille Syrjälä 				plane = !plane;
37841f1c2e24SVille Syrjälä 
37854356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37861f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37871f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3788c2798b19SChris Wilson 
37894356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3790277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37912d9d2b0bSVille Syrjälä 
37921f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37931f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37941f7247c0SDaniel Vetter 								    pipe);
37954356d586SDaniel Vetter 		}
3796c2798b19SChris Wilson 
3797c2798b19SChris Wilson 		iir = new_iir;
3798c2798b19SChris Wilson 	}
3799c2798b19SChris Wilson 
3800c2798b19SChris Wilson 	return IRQ_HANDLED;
3801c2798b19SChris Wilson }
3802c2798b19SChris Wilson 
3803c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3804c2798b19SChris Wilson {
38052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3806c2798b19SChris Wilson 	int pipe;
3807c2798b19SChris Wilson 
3808055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3809c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3810c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3811c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3812c2798b19SChris Wilson 	}
3813c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3814c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3815c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3816c2798b19SChris Wilson }
3817c2798b19SChris Wilson 
3818a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3819a266c7d5SChris Wilson {
38202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3821a266c7d5SChris Wilson 	int pipe;
3822a266c7d5SChris Wilson 
3823a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3824a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3825a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3826a266c7d5SChris Wilson 	}
3827a266c7d5SChris Wilson 
382800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3829055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3830a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3831a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3832a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3833a266c7d5SChris Wilson 	POSTING_READ(IER);
3834a266c7d5SChris Wilson }
3835a266c7d5SChris Wilson 
3836a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3837a266c7d5SChris Wilson {
38382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
383938bde180SChris Wilson 	u32 enable_mask;
3840a266c7d5SChris Wilson 
384138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
384238bde180SChris Wilson 
384338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
384438bde180SChris Wilson 	dev_priv->irq_mask =
384538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
384638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
384738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
384838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
384938bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
385038bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
385138bde180SChris Wilson 
385238bde180SChris Wilson 	enable_mask =
385338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
385438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
385538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
385638bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
385738bde180SChris Wilson 		I915_USER_INTERRUPT;
385838bde180SChris Wilson 
3859a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
386020afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
386120afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
386220afbda2SDaniel Vetter 
3863a266c7d5SChris Wilson 		/* Enable in IER... */
3864a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3865a266c7d5SChris Wilson 		/* and unmask in IMR */
3866a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3867a266c7d5SChris Wilson 	}
3868a266c7d5SChris Wilson 
3869a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3870a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3871a266c7d5SChris Wilson 	POSTING_READ(IER);
3872a266c7d5SChris Wilson 
3873f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
387420afbda2SDaniel Vetter 
3875379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3876379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3877d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3878755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3879755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3880d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3881379ef82dSDaniel Vetter 
388220afbda2SDaniel Vetter 	return 0;
388320afbda2SDaniel Vetter }
388420afbda2SDaniel Vetter 
388590a72f87SVille Syrjälä /*
388690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
388790a72f87SVille Syrjälä  */
388890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
388990a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
389090a72f87SVille Syrjälä {
38912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
389290a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
389390a72f87SVille Syrjälä 
38948d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
389590a72f87SVille Syrjälä 		return false;
389690a72f87SVille Syrjälä 
389790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3898d6bbafa1SChris Wilson 		goto check_page_flip;
389990a72f87SVille Syrjälä 
390090a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
390190a72f87SVille Syrjälä 
390290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
390390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
390490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
390590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
390690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
390790a72f87SVille Syrjälä 	 */
390890a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3909d6bbafa1SChris Wilson 		goto check_page_flip;
391090a72f87SVille Syrjälä 
391190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
391290a72f87SVille Syrjälä 	return true;
3913d6bbafa1SChris Wilson 
3914d6bbafa1SChris Wilson check_page_flip:
3915d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3916d6bbafa1SChris Wilson 	return false;
391790a72f87SVille Syrjälä }
391890a72f87SVille Syrjälä 
3919ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3920a266c7d5SChris Wilson {
392145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39238291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
392438bde180SChris Wilson 	u32 flip_mask =
392538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
392638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
392738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3928a266c7d5SChris Wilson 
3929a266c7d5SChris Wilson 	iir = I915_READ(IIR);
393038bde180SChris Wilson 	do {
393138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39328291ee90SChris Wilson 		bool blc_event = false;
3933a266c7d5SChris Wilson 
3934a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3935a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3936a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3937a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3938a266c7d5SChris Wilson 		 */
3939222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3940a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3941aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3942a266c7d5SChris Wilson 
3943055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3944a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3945a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3946a266c7d5SChris Wilson 
394738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3948a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3949a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
395038bde180SChris Wilson 				irq_received = true;
3951a266c7d5SChris Wilson 			}
3952a266c7d5SChris Wilson 		}
3953222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3954a266c7d5SChris Wilson 
3955a266c7d5SChris Wilson 		if (!irq_received)
3956a266c7d5SChris Wilson 			break;
3957a266c7d5SChris Wilson 
3958a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
395916c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
396016c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
396116c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3962a266c7d5SChris Wilson 
396338bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3964a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3965a266c7d5SChris Wilson 
3966a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3967a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3968a266c7d5SChris Wilson 
3969055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
397038bde180SChris Wilson 			int plane = pipe;
39713a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
397238bde180SChris Wilson 				plane = !plane;
39735e2032d4SVille Syrjälä 
397490a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
397590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
397690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3977a266c7d5SChris Wilson 
3978a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3979a266c7d5SChris Wilson 				blc_event = true;
39804356d586SDaniel Vetter 
39814356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3982277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39832d9d2b0bSVille Syrjälä 
39841f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39851f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39861f7247c0SDaniel Vetter 								    pipe);
3987a266c7d5SChris Wilson 		}
3988a266c7d5SChris Wilson 
3989a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3990a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3991a266c7d5SChris Wilson 
3992a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3993a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3994a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3995a266c7d5SChris Wilson 		 * we would never get another interrupt.
3996a266c7d5SChris Wilson 		 *
3997a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3998a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3999a266c7d5SChris Wilson 		 * another one.
4000a266c7d5SChris Wilson 		 *
4001a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4002a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4003a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4004a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4005a266c7d5SChris Wilson 		 * stray interrupts.
4006a266c7d5SChris Wilson 		 */
400738bde180SChris Wilson 		ret = IRQ_HANDLED;
4008a266c7d5SChris Wilson 		iir = new_iir;
400938bde180SChris Wilson 	} while (iir & ~flip_mask);
4010a266c7d5SChris Wilson 
4011a266c7d5SChris Wilson 	return ret;
4012a266c7d5SChris Wilson }
4013a266c7d5SChris Wilson 
4014a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4015a266c7d5SChris Wilson {
40162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4017a266c7d5SChris Wilson 	int pipe;
4018a266c7d5SChris Wilson 
4019a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4020a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4021a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4022a266c7d5SChris Wilson 	}
4023a266c7d5SChris Wilson 
402400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4025055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
402655b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4027a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
402855b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
402955b39755SChris Wilson 	}
4030a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4031a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4032a266c7d5SChris Wilson 
4033a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4034a266c7d5SChris Wilson }
4035a266c7d5SChris Wilson 
4036a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4037a266c7d5SChris Wilson {
40382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4039a266c7d5SChris Wilson 	int pipe;
4040a266c7d5SChris Wilson 
4041a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4042a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4043a266c7d5SChris Wilson 
4044a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4045055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4046a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4047a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4048a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4049a266c7d5SChris Wilson 	POSTING_READ(IER);
4050a266c7d5SChris Wilson }
4051a266c7d5SChris Wilson 
4052a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4053a266c7d5SChris Wilson {
40542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4055bbba0a97SChris Wilson 	u32 enable_mask;
4056a266c7d5SChris Wilson 	u32 error_mask;
4057a266c7d5SChris Wilson 
4058a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4059bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4060adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4061bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4062bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4063bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4064bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4065bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4066bbba0a97SChris Wilson 
4067bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
406821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
406921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4070bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4071bbba0a97SChris Wilson 
4072bbba0a97SChris Wilson 	if (IS_G4X(dev))
4073bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4074a266c7d5SChris Wilson 
4075b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4076b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4077d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4078755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4079755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4080755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4081d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4082a266c7d5SChris Wilson 
4083a266c7d5SChris Wilson 	/*
4084a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4085a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4086a266c7d5SChris Wilson 	 */
4087a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4088a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4089a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4090a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4091a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4092a266c7d5SChris Wilson 	} else {
4093a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4094a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4095a266c7d5SChris Wilson 	}
4096a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4097a266c7d5SChris Wilson 
4098a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4099a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4100a266c7d5SChris Wilson 	POSTING_READ(IER);
4101a266c7d5SChris Wilson 
410220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
410320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
410420afbda2SDaniel Vetter 
4105f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
410620afbda2SDaniel Vetter 
410720afbda2SDaniel Vetter 	return 0;
410820afbda2SDaniel Vetter }
410920afbda2SDaniel Vetter 
4110bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
411120afbda2SDaniel Vetter {
41122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4113cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
411420afbda2SDaniel Vetter 	u32 hotplug_en;
411520afbda2SDaniel Vetter 
4116b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4117b5ea2d56SDaniel Vetter 
4118bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4119bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4120bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4121adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4122e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4123b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
4124cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4125cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4126a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4127a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4128a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4129a266c7d5SChris Wilson 		*/
4130a266c7d5SChris Wilson 		if (IS_G4X(dev))
4131a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
413285fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4133a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4134a266c7d5SChris Wilson 
4135a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4136a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4137a266c7d5SChris Wilson 	}
4138bac56d5bSEgbert Eich }
4139a266c7d5SChris Wilson 
4140ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4141a266c7d5SChris Wilson {
414245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4144a266c7d5SChris Wilson 	u32 iir, new_iir;
4145a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4146a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
414721ad8330SVille Syrjälä 	u32 flip_mask =
414821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
414921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4150a266c7d5SChris Wilson 
4151a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4152a266c7d5SChris Wilson 
4153a266c7d5SChris Wilson 	for (;;) {
4154501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41552c8ba29fSChris Wilson 		bool blc_event = false;
41562c8ba29fSChris Wilson 
4157a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4158a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4159a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4160a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4161a266c7d5SChris Wilson 		 */
4162222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4163a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4164aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4165a266c7d5SChris Wilson 
4166055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4167a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4168a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4169a266c7d5SChris Wilson 
4170a266c7d5SChris Wilson 			/*
4171a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4172a266c7d5SChris Wilson 			 */
4173a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4174a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4175501e01d7SVille Syrjälä 				irq_received = true;
4176a266c7d5SChris Wilson 			}
4177a266c7d5SChris Wilson 		}
4178222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4179a266c7d5SChris Wilson 
4180a266c7d5SChris Wilson 		if (!irq_received)
4181a266c7d5SChris Wilson 			break;
4182a266c7d5SChris Wilson 
4183a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4184a266c7d5SChris Wilson 
4185a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
418616c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
418716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4188a266c7d5SChris Wilson 
418921ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4190a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4191a266c7d5SChris Wilson 
4192a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4193a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4194a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4195a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4196a266c7d5SChris Wilson 
4197055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41982c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
419990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
420090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4201a266c7d5SChris Wilson 
4202a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4203a266c7d5SChris Wilson 				blc_event = true;
42044356d586SDaniel Vetter 
42054356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4206277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4207a266c7d5SChris Wilson 
42081f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42091f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42102d9d2b0bSVille Syrjälä 		}
4211a266c7d5SChris Wilson 
4212a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4213a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4214a266c7d5SChris Wilson 
4215515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4216515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4217515ac2bbSDaniel Vetter 
4218a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4219a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4220a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4221a266c7d5SChris Wilson 		 * we would never get another interrupt.
4222a266c7d5SChris Wilson 		 *
4223a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4224a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4225a266c7d5SChris Wilson 		 * another one.
4226a266c7d5SChris Wilson 		 *
4227a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4228a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4229a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4230a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4231a266c7d5SChris Wilson 		 * stray interrupts.
4232a266c7d5SChris Wilson 		 */
4233a266c7d5SChris Wilson 		iir = new_iir;
4234a266c7d5SChris Wilson 	}
4235a266c7d5SChris Wilson 
4236a266c7d5SChris Wilson 	return ret;
4237a266c7d5SChris Wilson }
4238a266c7d5SChris Wilson 
4239a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4240a266c7d5SChris Wilson {
42412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4242a266c7d5SChris Wilson 	int pipe;
4243a266c7d5SChris Wilson 
4244a266c7d5SChris Wilson 	if (!dev_priv)
4245a266c7d5SChris Wilson 		return;
4246a266c7d5SChris Wilson 
4247a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4248a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4249a266c7d5SChris Wilson 
4250a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4251055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4252a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4253a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4254a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4255a266c7d5SChris Wilson 
4256055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4257a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4258a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4259a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4260a266c7d5SChris Wilson }
4261a266c7d5SChris Wilson 
42624cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4263ac4c16c5SEgbert Eich {
42646323751dSImre Deak 	struct drm_i915_private *dev_priv =
42656323751dSImre Deak 		container_of(work, typeof(*dev_priv),
42666323751dSImre Deak 			     hotplug_reenable_work.work);
4267ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4268ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4269ac4c16c5SEgbert Eich 	int i;
4270ac4c16c5SEgbert Eich 
42716323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42726323751dSImre Deak 
42734cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4274ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4275ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4276ac4c16c5SEgbert Eich 
4277ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4278ac4c16c5SEgbert Eich 			continue;
4279ac4c16c5SEgbert Eich 
4280ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4281ac4c16c5SEgbert Eich 
4282ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4283ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4284ac4c16c5SEgbert Eich 
4285ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4286ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4287ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4288c23cc417SJani Nikula 							 connector->name);
4289ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4290ac4c16c5SEgbert Eich 				if (!connector->polled)
4291ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4292ac4c16c5SEgbert Eich 			}
4293ac4c16c5SEgbert Eich 		}
4294ac4c16c5SEgbert Eich 	}
4295ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4296ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
42974cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
42986323751dSImre Deak 
42996323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4300ac4c16c5SEgbert Eich }
4301ac4c16c5SEgbert Eich 
4302fca52a55SDaniel Vetter /**
4303fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4304fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4305fca52a55SDaniel Vetter  *
4306fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4307fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4308fca52a55SDaniel Vetter  */
4309b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4310f71d4af4SJesse Barnes {
4311b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43128b2e326dSChris Wilson 
43138b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
431413cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
431599584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4316c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4317a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43188b2e326dSChris Wilson 
4319a6706b45SDeepak S 	/* Let's track the enabled rps events */
4320b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43216c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
432231685c25SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
432331685c25SDeepak S 	else
4324a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4325a6706b45SDeepak S 
432699584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
432799584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
432861bac78eSDaniel Vetter 		    (unsigned long) dev);
43296323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
43304cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
433161bac78eSDaniel Vetter 
433297a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43339ee32feaSDaniel Vetter 
4334b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43354cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43364cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4337b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4338f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4339f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4340391f75e2SVille Syrjälä 	} else {
4341391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4342391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4343f71d4af4SJesse Barnes 	}
4344f71d4af4SJesse Barnes 
434521da2700SVille Syrjälä 	/*
434621da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
434721da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
434821da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
434921da2700SVille Syrjälä 	 */
4350b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
435121da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
435221da2700SVille Syrjälä 
4353c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4354f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4355f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4356c2baf4b7SVille Syrjälä 	}
4357f71d4af4SJesse Barnes 
4358b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
435943f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
436043f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
436143f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
436243f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
436343f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
436443f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
436543f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4366b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43677e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43687e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43697e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43707e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43717e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43727e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4373fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4374b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4375abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4376723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4377abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4378abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4379abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4380abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4381abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4382f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4383f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4384723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4385f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4386f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4387f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4388f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
438982a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4390f71d4af4SJesse Barnes 	} else {
4391b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4392c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4393c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4394c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4395c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4396b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4397a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4398a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4399a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4400a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
440120afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4402c2798b19SChris Wilson 		} else {
4403a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4404a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4405a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4406a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4407bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4408c2798b19SChris Wilson 		}
4409f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4410f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4411f71d4af4SJesse Barnes 	}
4412f71d4af4SJesse Barnes }
441320afbda2SDaniel Vetter 
4414fca52a55SDaniel Vetter /**
4415fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4416fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4417fca52a55SDaniel Vetter  *
4418fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4419fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4420fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4421fca52a55SDaniel Vetter  * obeyed.
4422fca52a55SDaniel Vetter  *
4423fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4424fca52a55SDaniel Vetter  * in the driver load and resume code.
4425fca52a55SDaniel Vetter  */
4426b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
442720afbda2SDaniel Vetter {
4428b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4429821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4430821450c6SEgbert Eich 	struct drm_connector *connector;
4431821450c6SEgbert Eich 	int i;
443220afbda2SDaniel Vetter 
4433821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4434821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4435821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4436821450c6SEgbert Eich 	}
4437821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4438821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4439821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
44400e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
44410e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
44420e32b39cSDave Airlie 		if (intel_connector->mst_port)
4443821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4444821450c6SEgbert Eich 	}
4445b5ea2d56SDaniel Vetter 
4446b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4447b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4448d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
444920afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
445020afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4451d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
445220afbda2SDaniel Vetter }
4453c67a470bSPaulo Zanoni 
4454fca52a55SDaniel Vetter /**
4455fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4456fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4457fca52a55SDaniel Vetter  *
4458fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4459fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4460fca52a55SDaniel Vetter  *
4461fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4462fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4463fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4464fca52a55SDaniel Vetter  */
44652aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44662aeb7d3aSDaniel Vetter {
44672aeb7d3aSDaniel Vetter 	/*
44682aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44692aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44702aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44712aeb7d3aSDaniel Vetter 	 */
44722aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44732aeb7d3aSDaniel Vetter 
44742aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44752aeb7d3aSDaniel Vetter }
44762aeb7d3aSDaniel Vetter 
4477fca52a55SDaniel Vetter /**
4478fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4479fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4480fca52a55SDaniel Vetter  *
4481fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4482fca52a55SDaniel Vetter  * resources acquired in the init functions.
4483fca52a55SDaniel Vetter  */
44842aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44852aeb7d3aSDaniel Vetter {
44862aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44872aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44882aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44892aeb7d3aSDaniel Vetter }
44902aeb7d3aSDaniel Vetter 
4491fca52a55SDaniel Vetter /**
4492fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4493fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4494fca52a55SDaniel Vetter  *
4495fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4496fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4497fca52a55SDaniel Vetter  */
4498b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4499c67a470bSPaulo Zanoni {
4500b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45012aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
4502c67a470bSPaulo Zanoni }
4503c67a470bSPaulo Zanoni 
4504fca52a55SDaniel Vetter /**
4505fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4506fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4507fca52a55SDaniel Vetter  *
4508fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4509fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4510fca52a55SDaniel Vetter  */
4511b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4512c67a470bSPaulo Zanoni {
45132aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4514b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4515b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4516c67a470bSPaulo Zanoni }
4517