1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 1293488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 140e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 141e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 142e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 143e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 144e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 145e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 146e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 147e9e9848aSVille Syrjälä } while (0) 148e9e9848aSVille Syrjälä 149337ba017SPaulo Zanoni /* 150337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 151337ba017SPaulo Zanoni */ 1523488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 153f0f59a00SVille Syrjälä i915_reg_t reg) 154b51a2842SVille Syrjälä { 155b51a2842SVille Syrjälä u32 val = I915_READ(reg); 156b51a2842SVille Syrjälä 157b51a2842SVille Syrjälä if (val == 0) 158b51a2842SVille Syrjälä return; 159b51a2842SVille Syrjälä 160b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 161f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 162b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 163b51a2842SVille Syrjälä POSTING_READ(reg); 164b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 165b51a2842SVille Syrjälä POSTING_READ(reg); 166b51a2842SVille Syrjälä } 167337ba017SPaulo Zanoni 168e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 169e9e9848aSVille Syrjälä i915_reg_t reg) 170e9e9848aSVille Syrjälä { 171e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 172e9e9848aSVille Syrjälä 173e9e9848aSVille Syrjälä if (val == 0) 174e9e9848aSVille Syrjälä return; 175e9e9848aSVille Syrjälä 176e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 177e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 178e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 179e9e9848aSVille Syrjälä POSTING_READ16(reg); 180e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 181e9e9848aSVille Syrjälä POSTING_READ16(reg); 182e9e9848aSVille Syrjälä } 183e9e9848aSVille Syrjälä 18435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 1853488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 18635079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1877d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1887d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 18935079899SPaulo Zanoni } while (0) 19035079899SPaulo Zanoni 1913488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 1923488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 19335079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1947d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1957d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 19635079899SPaulo Zanoni } while (0) 19735079899SPaulo Zanoni 198e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 199e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 200e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 201e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 202e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 203e9e9848aSVille Syrjälä } while (0) 204e9e9848aSVille Syrjälä 205c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 20626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 207c9a9a268SImre Deak 2080706f17cSEgbert Eich /* For display hotplug interrupt */ 2090706f17cSEgbert Eich static inline void 2100706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 2110706f17cSEgbert Eich uint32_t mask, 2120706f17cSEgbert Eich uint32_t bits) 2130706f17cSEgbert Eich { 2140706f17cSEgbert Eich uint32_t val; 2150706f17cSEgbert Eich 21667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2170706f17cSEgbert Eich WARN_ON(bits & ~mask); 2180706f17cSEgbert Eich 2190706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2200706f17cSEgbert Eich val &= ~mask; 2210706f17cSEgbert Eich val |= bits; 2220706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2230706f17cSEgbert Eich } 2240706f17cSEgbert Eich 2250706f17cSEgbert Eich /** 2260706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2270706f17cSEgbert Eich * @dev_priv: driver private 2280706f17cSEgbert Eich * @mask: bits to update 2290706f17cSEgbert Eich * @bits: bits to enable 2300706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2310706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2320706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2330706f17cSEgbert Eich * function is usually not called from a context where the lock is 2340706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2350706f17cSEgbert Eich * version is also available. 2360706f17cSEgbert Eich */ 2370706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2380706f17cSEgbert Eich uint32_t mask, 2390706f17cSEgbert Eich uint32_t bits) 2400706f17cSEgbert Eich { 2410706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2420706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2430706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2440706f17cSEgbert Eich } 2450706f17cSEgbert Eich 246d9dc34f1SVille Syrjälä /** 247d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 248d9dc34f1SVille Syrjälä * @dev_priv: driver private 249d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 250d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 251d9dc34f1SVille Syrjälä */ 252fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 253d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 254d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 255036a4a7dSZhenyu Wang { 256d9dc34f1SVille Syrjälä uint32_t new_val; 257d9dc34f1SVille Syrjälä 25867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2594bc9d430SDaniel Vetter 260d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 261d9dc34f1SVille Syrjälä 2629df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 263c67a470bSPaulo Zanoni return; 264c67a470bSPaulo Zanoni 265d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 266d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 267d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 268d9dc34f1SVille Syrjälä 269d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 270d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2711ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2723143a2bfSChris Wilson POSTING_READ(DEIMR); 273036a4a7dSZhenyu Wang } 274036a4a7dSZhenyu Wang } 275036a4a7dSZhenyu Wang 27643eaea13SPaulo Zanoni /** 27743eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 27843eaea13SPaulo Zanoni * @dev_priv: driver private 27943eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 28043eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 28143eaea13SPaulo Zanoni */ 28243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 28343eaea13SPaulo Zanoni uint32_t interrupt_mask, 28443eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 28543eaea13SPaulo Zanoni { 28667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 28743eaea13SPaulo Zanoni 28815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 28915a17aaeSDaniel Vetter 2909df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 291c67a470bSPaulo Zanoni return; 292c67a470bSPaulo Zanoni 29343eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 29443eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 29543eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 29643eaea13SPaulo Zanoni } 29743eaea13SPaulo Zanoni 298480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 29943eaea13SPaulo Zanoni { 30043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 30131bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 30243eaea13SPaulo Zanoni } 30343eaea13SPaulo Zanoni 304480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 30543eaea13SPaulo Zanoni { 30643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 30743eaea13SPaulo Zanoni } 30843eaea13SPaulo Zanoni 309f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 310b900b949SImre Deak { 311bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 312b900b949SImre Deak } 313b900b949SImre Deak 314f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 315a72fbc3aSImre Deak { 316bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 317a72fbc3aSImre Deak } 318a72fbc3aSImre Deak 319f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 320b900b949SImre Deak { 321bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 322b900b949SImre Deak } 323b900b949SImre Deak 324edbfdb45SPaulo Zanoni /** 325edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 326edbfdb45SPaulo Zanoni * @dev_priv: driver private 327edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 328edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 329edbfdb45SPaulo Zanoni */ 330edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 331edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 332edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 333edbfdb45SPaulo Zanoni { 334605cd25bSPaulo Zanoni uint32_t new_val; 335edbfdb45SPaulo Zanoni 33615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 33715a17aaeSDaniel Vetter 33867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 339edbfdb45SPaulo Zanoni 340f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 341f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 342f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 343f52ecbcfSPaulo Zanoni 344f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 345f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 346f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 347a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 348edbfdb45SPaulo Zanoni } 349f52ecbcfSPaulo Zanoni } 350edbfdb45SPaulo Zanoni 351f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 352edbfdb45SPaulo Zanoni { 3539939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3549939fba2SImre Deak return; 3559939fba2SImre Deak 356edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 357edbfdb45SPaulo Zanoni } 358edbfdb45SPaulo Zanoni 359f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3609939fba2SImre Deak { 3619939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3629939fba2SImre Deak } 3639939fba2SImre Deak 364f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 365edbfdb45SPaulo Zanoni { 3669939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3679939fba2SImre Deak return; 3689939fba2SImre Deak 369f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 370f4e9af4fSAkash Goel } 371f4e9af4fSAkash Goel 3723814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 373f4e9af4fSAkash Goel { 374f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 375f4e9af4fSAkash Goel 37667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 377f4e9af4fSAkash Goel 378f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 379f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 380f4e9af4fSAkash Goel POSTING_READ(reg); 381f4e9af4fSAkash Goel } 382f4e9af4fSAkash Goel 3833814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 384f4e9af4fSAkash Goel { 38567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 386f4e9af4fSAkash Goel 387f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 388f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 389f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 390f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 391f4e9af4fSAkash Goel } 392f4e9af4fSAkash Goel 3933814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 394f4e9af4fSAkash Goel { 39567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 396f4e9af4fSAkash Goel 397f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 398f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 399f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 400f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 401edbfdb45SPaulo Zanoni } 402edbfdb45SPaulo Zanoni 403dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4043cc134e3SImre Deak { 4053cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 406f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 407096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 4083cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4093cc134e3SImre Deak } 4103cc134e3SImre Deak 41191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 412b900b949SImre Deak { 413f2a91d1aSChris Wilson if (READ_ONCE(dev_priv->rps.interrupts_enabled)) 414f2a91d1aSChris Wilson return; 415f2a91d1aSChris Wilson 416b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 417c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 418c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 419d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 420b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 42178e68d36SImre Deak 422b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 423b900b949SImre Deak } 424b900b949SImre Deak 42591d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 426b900b949SImre Deak { 427f2a91d1aSChris Wilson if (!READ_ONCE(dev_priv->rps.interrupts_enabled)) 428f2a91d1aSChris Wilson return; 429f2a91d1aSChris Wilson 430d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 431d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 4329939fba2SImre Deak 433b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4349939fba2SImre Deak 435f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 43658072ccbSImre Deak 43758072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 43891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 439c33d247dSChris Wilson 440c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 4413814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 442c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 443c33d247dSChris Wilson * state of the worker can be discarded. 444c33d247dSChris Wilson */ 445c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 446c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 447b900b949SImre Deak } 448b900b949SImre Deak 44926705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 45026705e20SSagar Arun Kamble { 45126705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 45226705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 45326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 45426705e20SSagar Arun Kamble } 45526705e20SSagar Arun Kamble 45626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 45726705e20SSagar Arun Kamble { 45826705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 45926705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 46026705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 46126705e20SSagar Arun Kamble dev_priv->pm_guc_events); 46226705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 46326705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 46426705e20SSagar Arun Kamble } 46526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 46626705e20SSagar Arun Kamble } 46726705e20SSagar Arun Kamble 46826705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 46926705e20SSagar Arun Kamble { 47026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 47126705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 47226705e20SSagar Arun Kamble 47326705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 47426705e20SSagar Arun Kamble 47526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 47626705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 47726705e20SSagar Arun Kamble 47826705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 47926705e20SSagar Arun Kamble } 48026705e20SSagar Arun Kamble 4810961021aSBen Widawsky /** 4823a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4833a3b3c7dSVille Syrjälä * @dev_priv: driver private 4843a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4853a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4863a3b3c7dSVille Syrjälä */ 4873a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4883a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4893a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4903a3b3c7dSVille Syrjälä { 4913a3b3c7dSVille Syrjälä uint32_t new_val; 4923a3b3c7dSVille Syrjälä uint32_t old_val; 4933a3b3c7dSVille Syrjälä 49467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4953a3b3c7dSVille Syrjälä 4963a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4973a3b3c7dSVille Syrjälä 4983a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4993a3b3c7dSVille Syrjälä return; 5003a3b3c7dSVille Syrjälä 5013a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5023a3b3c7dSVille Syrjälä 5033a3b3c7dSVille Syrjälä new_val = old_val; 5043a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5053a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5063a3b3c7dSVille Syrjälä 5073a3b3c7dSVille Syrjälä if (new_val != old_val) { 5083a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 5093a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 5103a3b3c7dSVille Syrjälä } 5113a3b3c7dSVille Syrjälä } 5123a3b3c7dSVille Syrjälä 5133a3b3c7dSVille Syrjälä /** 514013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 515013d3752SVille Syrjälä * @dev_priv: driver private 516013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 517013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 518013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 519013d3752SVille Syrjälä */ 520013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 521013d3752SVille Syrjälä enum pipe pipe, 522013d3752SVille Syrjälä uint32_t interrupt_mask, 523013d3752SVille Syrjälä uint32_t enabled_irq_mask) 524013d3752SVille Syrjälä { 525013d3752SVille Syrjälä uint32_t new_val; 526013d3752SVille Syrjälä 52767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 528013d3752SVille Syrjälä 529013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 530013d3752SVille Syrjälä 531013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 532013d3752SVille Syrjälä return; 533013d3752SVille Syrjälä 534013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 535013d3752SVille Syrjälä new_val &= ~interrupt_mask; 536013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 537013d3752SVille Syrjälä 538013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 539013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 540013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 541013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 542013d3752SVille Syrjälä } 543013d3752SVille Syrjälä } 544013d3752SVille Syrjälä 545013d3752SVille Syrjälä /** 546fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 547fee884edSDaniel Vetter * @dev_priv: driver private 548fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 549fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 550fee884edSDaniel Vetter */ 55147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 552fee884edSDaniel Vetter uint32_t interrupt_mask, 553fee884edSDaniel Vetter uint32_t enabled_irq_mask) 554fee884edSDaniel Vetter { 555fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 556fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 557fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 558fee884edSDaniel Vetter 55915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 56015a17aaeSDaniel Vetter 56167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 562fee884edSDaniel Vetter 5639df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 564c67a470bSPaulo Zanoni return; 565c67a470bSPaulo Zanoni 566fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 567fee884edSDaniel Vetter POSTING_READ(SDEIMR); 568fee884edSDaniel Vetter } 5698664281bSPaulo Zanoni 570b5ea642aSDaniel Vetter static void 571755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 572755e9019SImre Deak u32 enable_mask, u32 status_mask) 5737c463586SKeith Packard { 574f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 575755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5767c463586SKeith Packard 57767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 578d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 579b79480baSDaniel Vetter 58004feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 58104feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 58204feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 58304feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 584755e9019SImre Deak return; 585755e9019SImre Deak 586755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 58746c06a30SVille Syrjälä return; 58846c06a30SVille Syrjälä 58991d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 59091d181ddSImre Deak 5917c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 592755e9019SImre Deak pipestat |= enable_mask | status_mask; 59346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5943143a2bfSChris Wilson POSTING_READ(reg); 5957c463586SKeith Packard } 5967c463586SKeith Packard 597b5ea642aSDaniel Vetter static void 598755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 599755e9019SImre Deak u32 enable_mask, u32 status_mask) 6007c463586SKeith Packard { 601f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 602755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 6037c463586SKeith Packard 60467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 605d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 606b79480baSDaniel Vetter 60704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 60804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 60904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 61004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 61146c06a30SVille Syrjälä return; 61246c06a30SVille Syrjälä 613755e9019SImre Deak if ((pipestat & enable_mask) == 0) 614755e9019SImre Deak return; 615755e9019SImre Deak 61691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 61791d181ddSImre Deak 618755e9019SImre Deak pipestat &= ~enable_mask; 61946c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 6203143a2bfSChris Wilson POSTING_READ(reg); 6217c463586SKeith Packard } 6227c463586SKeith Packard 62310c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 62410c59c51SImre Deak { 62510c59c51SImre Deak u32 enable_mask = status_mask << 16; 62610c59c51SImre Deak 62710c59c51SImre Deak /* 628724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 629724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 63010c59c51SImre Deak */ 63110c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 63210c59c51SImre Deak return 0; 633724a6905SVille Syrjälä /* 634724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 635724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 636724a6905SVille Syrjälä */ 637724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 638724a6905SVille Syrjälä return 0; 63910c59c51SImre Deak 64010c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 64110c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 64210c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 64310c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 64410c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 64510c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 64610c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 64710c59c51SImre Deak 64810c59c51SImre Deak return enable_mask; 64910c59c51SImre Deak } 65010c59c51SImre Deak 651755e9019SImre Deak void 652755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 653755e9019SImre Deak u32 status_mask) 654755e9019SImre Deak { 655755e9019SImre Deak u32 enable_mask; 656755e9019SImre Deak 657666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 65891c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 65910c59c51SImre Deak status_mask); 66010c59c51SImre Deak else 661755e9019SImre Deak enable_mask = status_mask << 16; 662755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 663755e9019SImre Deak } 664755e9019SImre Deak 665755e9019SImre Deak void 666755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 667755e9019SImre Deak u32 status_mask) 668755e9019SImre Deak { 669755e9019SImre Deak u32 enable_mask; 670755e9019SImre Deak 671666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 67291c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 67310c59c51SImre Deak status_mask); 67410c59c51SImre Deak else 675755e9019SImre Deak enable_mask = status_mask << 16; 676755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 677755e9019SImre Deak } 678755e9019SImre Deak 679c0e09200SDave Airlie /** 680f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 68114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 68201c66889SZhao Yakui */ 68391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 68401c66889SZhao Yakui { 68591d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 686f49e38ddSJani Nikula return; 687f49e38ddSJani Nikula 68813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 68901c66889SZhao Yakui 690755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 69191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6923b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 693755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6941ec14ad3SChris Wilson 69513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 69601c66889SZhao Yakui } 69701c66889SZhao Yakui 698f75f3746SVille Syrjälä /* 699f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 700f75f3746SVille Syrjälä * around the vertical blanking period. 701f75f3746SVille Syrjälä * 702f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 703f75f3746SVille Syrjälä * vblank_start >= 3 704f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 705f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 706f75f3746SVille Syrjälä * vtotal = vblank_start + 3 707f75f3746SVille Syrjälä * 708f75f3746SVille Syrjälä * start of vblank: 709f75f3746SVille Syrjälä * latch double buffered registers 710f75f3746SVille Syrjälä * increment frame counter (ctg+) 711f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 712f75f3746SVille Syrjälä * | 713f75f3746SVille Syrjälä * | frame start: 714f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 715f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 716f75f3746SVille Syrjälä * | | 717f75f3746SVille Syrjälä * | | start of vsync: 718f75f3746SVille Syrjälä * | | generate vsync interrupt 719f75f3746SVille Syrjälä * | | | 720f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 721f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 722f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 723f75f3746SVille Syrjälä * | | <----vs-----> | 724f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 725f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 726f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 727f75f3746SVille Syrjälä * | | | 728f75f3746SVille Syrjälä * last visible pixel first visible pixel 729f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 730f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 731f75f3746SVille Syrjälä * 732f75f3746SVille Syrjälä * x = horizontal active 733f75f3746SVille Syrjälä * _ = horizontal blanking 734f75f3746SVille Syrjälä * hs = horizontal sync 735f75f3746SVille Syrjälä * va = vertical active 736f75f3746SVille Syrjälä * vb = vertical blanking 737f75f3746SVille Syrjälä * vs = vertical sync 738f75f3746SVille Syrjälä * vbs = vblank_start (number) 739f75f3746SVille Syrjälä * 740f75f3746SVille Syrjälä * Summary: 741f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 742f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 743f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 744f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 745f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 746f75f3746SVille Syrjälä */ 747f75f3746SVille Syrjälä 74842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 74942f52ef8SKeith Packard * we use as a pipe index 75042f52ef8SKeith Packard */ 75188e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7520a3e67a4SJesse Barnes { 753fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 754f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7550b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 7565caa0feaSDaniel Vetter const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode; 757694e409dSVille Syrjälä unsigned long irqflags; 758391f75e2SVille Syrjälä 7590b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7600b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7610b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7620b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7630b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 764391f75e2SVille Syrjälä 7650b2a8e09SVille Syrjälä /* Convert to pixel count */ 7660b2a8e09SVille Syrjälä vbl_start *= htotal; 7670b2a8e09SVille Syrjälä 7680b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7690b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7700b2a8e09SVille Syrjälä 7719db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7729db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7735eddb70bSChris Wilson 774694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 775694e409dSVille Syrjälä 7760a3e67a4SJesse Barnes /* 7770a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7780a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7790a3e67a4SJesse Barnes * register. 7800a3e67a4SJesse Barnes */ 7810a3e67a4SJesse Barnes do { 782694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 783694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 784694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 7850a3e67a4SJesse Barnes } while (high1 != high2); 7860a3e67a4SJesse Barnes 787694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 788694e409dSVille Syrjälä 7895eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 790391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7915eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 792391f75e2SVille Syrjälä 793391f75e2SVille Syrjälä /* 794391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 795391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 796391f75e2SVille Syrjälä * counter against vblank start. 797391f75e2SVille Syrjälä */ 798edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7990a3e67a4SJesse Barnes } 8000a3e67a4SJesse Barnes 801974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8029880b7a5SJesse Barnes { 803fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8049880b7a5SJesse Barnes 805649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8069880b7a5SJesse Barnes } 8079880b7a5SJesse Barnes 80875aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 809a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 810a225f079SVille Syrjälä { 811a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 812fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8135caa0feaSDaniel Vetter const struct drm_display_mode *mode; 8145caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 815a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 81680715b2fSVille Syrjälä int position, vtotal; 817a225f079SVille Syrjälä 81872259536SVille Syrjälä if (!crtc->active) 81972259536SVille Syrjälä return -1; 82072259536SVille Syrjälä 8215caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 8225caa0feaSDaniel Vetter mode = &vblank->hwmode; 8235caa0feaSDaniel Vetter 82480715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 825a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 826a225f079SVille Syrjälä vtotal /= 2; 827a225f079SVille Syrjälä 82891d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 82975aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 830a225f079SVille Syrjälä else 83175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 832a225f079SVille Syrjälä 833a225f079SVille Syrjälä /* 83441b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 83541b578fbSJesse Barnes * read it just before the start of vblank. So try it again 83641b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 83741b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 83841b578fbSJesse Barnes * 83941b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 84041b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 84141b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 84241b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 84341b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 84441b578fbSJesse Barnes */ 84591d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 84641b578fbSJesse Barnes int i, temp; 84741b578fbSJesse Barnes 84841b578fbSJesse Barnes for (i = 0; i < 100; i++) { 84941b578fbSJesse Barnes udelay(1); 850707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 85141b578fbSJesse Barnes if (temp != position) { 85241b578fbSJesse Barnes position = temp; 85341b578fbSJesse Barnes break; 85441b578fbSJesse Barnes } 85541b578fbSJesse Barnes } 85641b578fbSJesse Barnes } 85741b578fbSJesse Barnes 85841b578fbSJesse Barnes /* 85980715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 86080715b2fSVille Syrjälä * scanline_offset adjustment. 861a225f079SVille Syrjälä */ 86280715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 863a225f079SVille Syrjälä } 864a225f079SVille Syrjälä 8651bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 8661bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 8673bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8683bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8690af7e4dfSMario Kleiner { 870fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 87198187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 87298187836SVille Syrjälä pipe); 8733aa18df8SVille Syrjälä int position; 87478e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 875ad3543edSMario Kleiner unsigned long irqflags; 8760af7e4dfSMario Kleiner 877fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8780af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8799db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8801bf6ad62SDaniel Vetter return false; 8810af7e4dfSMario Kleiner } 8820af7e4dfSMario Kleiner 883c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 88478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 885c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 886c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 887c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8880af7e4dfSMario Kleiner 889d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 890d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 891d31faf65SVille Syrjälä vbl_end /= 2; 892d31faf65SVille Syrjälä vtotal /= 2; 893d31faf65SVille Syrjälä } 894d31faf65SVille Syrjälä 895ad3543edSMario Kleiner /* 896ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 897ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 898ad3543edSMario Kleiner * following code must not block on uncore.lock. 899ad3543edSMario Kleiner */ 900ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 901ad3543edSMario Kleiner 902ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 903ad3543edSMario Kleiner 904ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 905ad3543edSMario Kleiner if (stime) 906ad3543edSMario Kleiner *stime = ktime_get(); 907ad3543edSMario Kleiner 90891d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9090af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9100af7e4dfSMario Kleiner * scanout position from Display scan line register. 9110af7e4dfSMario Kleiner */ 912a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 9130af7e4dfSMario Kleiner } else { 9140af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9150af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9160af7e4dfSMario Kleiner * scanout position. 9170af7e4dfSMario Kleiner */ 91875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 9190af7e4dfSMario Kleiner 9203aa18df8SVille Syrjälä /* convert to pixel counts */ 9213aa18df8SVille Syrjälä vbl_start *= htotal; 9223aa18df8SVille Syrjälä vbl_end *= htotal; 9233aa18df8SVille Syrjälä vtotal *= htotal; 92478e8fc6bSVille Syrjälä 92578e8fc6bSVille Syrjälä /* 9267e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9277e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9287e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9297e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9307e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9317e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9327e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9337e78f1cbSVille Syrjälä */ 9347e78f1cbSVille Syrjälä if (position >= vtotal) 9357e78f1cbSVille Syrjälä position = vtotal - 1; 9367e78f1cbSVille Syrjälä 9377e78f1cbSVille Syrjälä /* 93878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 93978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 94078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 94178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 94278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 94378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 94478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 94578e8fc6bSVille Syrjälä */ 94678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9473aa18df8SVille Syrjälä } 9483aa18df8SVille Syrjälä 949ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 950ad3543edSMario Kleiner if (etime) 951ad3543edSMario Kleiner *etime = ktime_get(); 952ad3543edSMario Kleiner 953ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 954ad3543edSMario Kleiner 955ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 956ad3543edSMario Kleiner 9573aa18df8SVille Syrjälä /* 9583aa18df8SVille Syrjälä * While in vblank, position will be negative 9593aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9603aa18df8SVille Syrjälä * vblank, position will be positive counting 9613aa18df8SVille Syrjälä * up since vbl_end. 9623aa18df8SVille Syrjälä */ 9633aa18df8SVille Syrjälä if (position >= vbl_start) 9643aa18df8SVille Syrjälä position -= vbl_end; 9653aa18df8SVille Syrjälä else 9663aa18df8SVille Syrjälä position += vtotal - vbl_end; 9673aa18df8SVille Syrjälä 96891d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9693aa18df8SVille Syrjälä *vpos = position; 9703aa18df8SVille Syrjälä *hpos = 0; 9713aa18df8SVille Syrjälä } else { 9720af7e4dfSMario Kleiner *vpos = position / htotal; 9730af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9740af7e4dfSMario Kleiner } 9750af7e4dfSMario Kleiner 9761bf6ad62SDaniel Vetter return true; 9770af7e4dfSMario Kleiner } 9780af7e4dfSMario Kleiner 979a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 980a225f079SVille Syrjälä { 981fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 982a225f079SVille Syrjälä unsigned long irqflags; 983a225f079SVille Syrjälä int position; 984a225f079SVille Syrjälä 985a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 986a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 987a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 988a225f079SVille Syrjälä 989a225f079SVille Syrjälä return position; 990a225f079SVille Syrjälä } 991a225f079SVille Syrjälä 99291d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 993f97108d1SJesse Barnes { 994b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9959270388eSDaniel Vetter u8 new_delay; 9969270388eSDaniel Vetter 997d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 998f97108d1SJesse Barnes 99973edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 100073edd18fSDaniel Vetter 100120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10029270388eSDaniel Vetter 10037648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1004b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1005b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1006f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1007f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1008f97108d1SJesse Barnes 1009f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1010b5b72e89SMatthew Garrett if (busy_up > max_avg) { 101120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 101320e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 101420e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1015b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 101620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 101720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 101820e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 101920e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1020f97108d1SJesse Barnes } 1021f97108d1SJesse Barnes 102291d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 102320e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1024f97108d1SJesse Barnes 1025d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10269270388eSDaniel Vetter 1027f97108d1SJesse Barnes return; 1028f97108d1SJesse Barnes } 1029f97108d1SJesse Barnes 10300bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1031549f7365SChris Wilson { 103256299fb7SChris Wilson struct drm_i915_gem_request *rq = NULL; 103356299fb7SChris Wilson struct intel_wait *wait; 1034dffabc8fSTvrtko Ursulin 10352246bea6SChris Wilson atomic_inc(&engine->irq_count); 1036538b257dSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted); 103756299fb7SChris Wilson 103861d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 103961d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 104056299fb7SChris Wilson if (wait) { 1041*17b51ad8SChris Wilson bool wakeup = engine->irq_seqno_barrier; 1042*17b51ad8SChris Wilson 104356299fb7SChris Wilson /* We use a callback from the dma-fence to submit 104456299fb7SChris Wilson * requests after waiting on our own requests. To 104556299fb7SChris Wilson * ensure minimum delay in queuing the next request to 104656299fb7SChris Wilson * hardware, signal the fence now rather than wait for 104756299fb7SChris Wilson * the signaler to be woken up. We still wake up the 104856299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 104956299fb7SChris Wilson * issues (we may receive the interrupt before the 105056299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 105156299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 105256299fb7SChris Wilson * and many waiters. 105356299fb7SChris Wilson */ 105456299fb7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(engine), 1055*17b51ad8SChris Wilson wait->seqno)) { 1056*17b51ad8SChris Wilson wakeup = true; 1057*17b51ad8SChris Wilson if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, 1058db93991bSChris Wilson &wait->request->fence.flags)) 105924754d75SChris Wilson rq = i915_gem_request_get(wait->request); 1060*17b51ad8SChris Wilson } 106156299fb7SChris Wilson 1062*17b51ad8SChris Wilson if (wakeup) 106356299fb7SChris Wilson wake_up_process(wait->tsk); 106467b807a8SChris Wilson } else { 106567b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 106656299fb7SChris Wilson } 106761d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 106856299fb7SChris Wilson 106924754d75SChris Wilson if (rq) { 107056299fb7SChris Wilson dma_fence_signal(&rq->fence); 107124754d75SChris Wilson i915_gem_request_put(rq); 107224754d75SChris Wilson } 107356299fb7SChris Wilson 107456299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1075549f7365SChris Wilson } 1076549f7365SChris Wilson 107743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 107843cf3bf0SChris Wilson struct intel_rps_ei *ei) 107931685c25SDeepak S { 1080679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 108143cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 108243cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 108331685c25SDeepak S } 108431685c25SDeepak S 108543cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 108643cf3bf0SChris Wilson { 1087e0e8c7cbSChris Wilson memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei)); 108843cf3bf0SChris Wilson } 108943cf3bf0SChris Wilson 109043cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 109143cf3bf0SChris Wilson { 1092e0e8c7cbSChris Wilson const struct intel_rps_ei *prev = &dev_priv->rps.ei; 109343cf3bf0SChris Wilson struct intel_rps_ei now; 109443cf3bf0SChris Wilson u32 events = 0; 109543cf3bf0SChris Wilson 1096e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 109743cf3bf0SChris Wilson return 0; 109843cf3bf0SChris Wilson 109943cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 110031685c25SDeepak S 1101679cb6c1SMika Kuoppala if (prev->ktime) { 1102e0e8c7cbSChris Wilson u64 time, c0; 1103569884e3SChris Wilson u32 render, media; 1104e0e8c7cbSChris Wilson 1105679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 11068f68d591SChris Wilson 1107e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1108e0e8c7cbSChris Wilson 1109e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1110e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1111e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1112e0e8c7cbSChris Wilson * into our activity counter. 1113e0e8c7cbSChris Wilson */ 1114569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1115569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1116569884e3SChris Wilson c0 = max(render, media); 11176b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1118e0e8c7cbSChris Wilson 1119e0e8c7cbSChris Wilson if (c0 > time * dev_priv->rps.up_threshold) 1120e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1121e0e8c7cbSChris Wilson else if (c0 < time * dev_priv->rps.down_threshold) 1122e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 112331685c25SDeepak S } 112431685c25SDeepak S 1125e0e8c7cbSChris Wilson dev_priv->rps.ei = now; 112643cf3bf0SChris Wilson return events; 112731685c25SDeepak S } 112831685c25SDeepak S 11294912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11303b8d8d91SJesse Barnes { 11312d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11322d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 11337c0a16adSChris Wilson bool client_boost = false; 11348d3afd7dSChris Wilson int new_delay, adj, min, max; 11357c0a16adSChris Wilson u32 pm_iir = 0; 11363b8d8d91SJesse Barnes 113759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 11387c0a16adSChris Wilson if (dev_priv->rps.interrupts_enabled) { 11397c0a16adSChris Wilson pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir); 11407b92c1bdSChris Wilson client_boost = atomic_read(&dev_priv->rps.num_waiters); 1141d4d70aa5SImre Deak } 114259cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11434912d041SBen Widawsky 114460611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1145a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 11468d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11477c0a16adSChris Wilson goto out; 11483b8d8d91SJesse Barnes 11494fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11507b9e0ae6SChris Wilson 115143cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 115243cf3bf0SChris Wilson 1153dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1154edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11558d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11568d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 11577b92c1bdSChris Wilson if (client_boost) 115829ecd78dSChris Wilson max = dev_priv->rps.max_freq; 115929ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 116029ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11618d3afd7dSChris Wilson adj = 0; 11628d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1163dd75fdc8SChris Wilson if (adj > 0) 1164dd75fdc8SChris Wilson adj *= 2; 1165edcf284bSChris Wilson else /* CHV needs even encode values */ 1166edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11677e79a683SSagar Arun Kamble 11687e79a683SSagar Arun Kamble if (new_delay >= dev_priv->rps.max_freq_softlimit) 11697e79a683SSagar Arun Kamble adj = 0; 11707b92c1bdSChris Wilson } else if (client_boost) { 1171f5a4c67dSChris Wilson adj = 0; 1172dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1173b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1174b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 117517136d54SChris Wilson else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 1176b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1177dd75fdc8SChris Wilson adj = 0; 1178dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1179dd75fdc8SChris Wilson if (adj < 0) 1180dd75fdc8SChris Wilson adj *= 2; 1181edcf284bSChris Wilson else /* CHV needs even encode values */ 1182edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 11837e79a683SSagar Arun Kamble 11847e79a683SSagar Arun Kamble if (new_delay <= dev_priv->rps.min_freq_softlimit) 11857e79a683SSagar Arun Kamble adj = 0; 1186dd75fdc8SChris Wilson } else { /* unknown event */ 1187edcf284bSChris Wilson adj = 0; 1188dd75fdc8SChris Wilson } 11893b8d8d91SJesse Barnes 1190edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1191edcf284bSChris Wilson 119279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 119379249636SBen Widawsky * interrupt 119479249636SBen Widawsky */ 1195edcf284bSChris Wilson new_delay += adj; 11968d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 119727544369SDeepak S 11989fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 11999fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 12009fcee2f7SChris Wilson dev_priv->rps.last_adj = 0; 12019fcee2f7SChris Wilson } 12023b8d8d91SJesse Barnes 12034fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12047c0a16adSChris Wilson 12057c0a16adSChris Wilson out: 12067c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 12077c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 12087c0a16adSChris Wilson if (dev_priv->rps.interrupts_enabled) 12097c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 12107c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 12113b8d8d91SJesse Barnes } 12123b8d8d91SJesse Barnes 1213e3689190SBen Widawsky 1214e3689190SBen Widawsky /** 1215e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1216e3689190SBen Widawsky * occurred. 1217e3689190SBen Widawsky * @work: workqueue struct 1218e3689190SBen Widawsky * 1219e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1220e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1221e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1222e3689190SBen Widawsky */ 1223e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1224e3689190SBen Widawsky { 12252d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1226cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1227e3689190SBen Widawsky u32 error_status, row, bank, subbank; 122835a85ac6SBen Widawsky char *parity_event[6]; 1229e3689190SBen Widawsky uint32_t misccpctl; 123035a85ac6SBen Widawsky uint8_t slice = 0; 1231e3689190SBen Widawsky 1232e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1233e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1234e3689190SBen Widawsky * any time we access those registers. 1235e3689190SBen Widawsky */ 123691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1237e3689190SBen Widawsky 123835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 123935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 124035a85ac6SBen Widawsky goto out; 124135a85ac6SBen Widawsky 1242e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1243e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1244e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1245e3689190SBen Widawsky 124635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1247f0f59a00SVille Syrjälä i915_reg_t reg; 124835a85ac6SBen Widawsky 124935a85ac6SBen Widawsky slice--; 12502d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 125135a85ac6SBen Widawsky break; 125235a85ac6SBen Widawsky 125335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 125435a85ac6SBen Widawsky 12556fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 125635a85ac6SBen Widawsky 125735a85ac6SBen Widawsky error_status = I915_READ(reg); 1258e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1259e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1260e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1261e3689190SBen Widawsky 126235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 126335a85ac6SBen Widawsky POSTING_READ(reg); 1264e3689190SBen Widawsky 1265cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1266e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1267e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1268e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 126935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 127035a85ac6SBen Widawsky parity_event[5] = NULL; 1271e3689190SBen Widawsky 127291c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1273e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1274e3689190SBen Widawsky 127535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 127635a85ac6SBen Widawsky slice, row, bank, subbank); 1277e3689190SBen Widawsky 127835a85ac6SBen Widawsky kfree(parity_event[4]); 1279e3689190SBen Widawsky kfree(parity_event[3]); 1280e3689190SBen Widawsky kfree(parity_event[2]); 1281e3689190SBen Widawsky kfree(parity_event[1]); 1282e3689190SBen Widawsky } 1283e3689190SBen Widawsky 128435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 128535a85ac6SBen Widawsky 128635a85ac6SBen Widawsky out: 128735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12884cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12892d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12904cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 129135a85ac6SBen Widawsky 129291c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 129335a85ac6SBen Widawsky } 129435a85ac6SBen Widawsky 1295261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1296261e40b8SVille Syrjälä u32 iir) 1297e3689190SBen Widawsky { 1298261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1299e3689190SBen Widawsky return; 1300e3689190SBen Widawsky 1301d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1302261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1303d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1304e3689190SBen Widawsky 1305261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 130635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 130735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 130835a85ac6SBen Widawsky 130935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 131035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 131135a85ac6SBen Widawsky 1312a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1313e3689190SBen Widawsky } 1314e3689190SBen Widawsky 1315261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1316f1af8fc1SPaulo Zanoni u32 gt_iir) 1317f1af8fc1SPaulo Zanoni { 1318f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13193b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1320f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13213b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1322f1af8fc1SPaulo Zanoni } 1323f1af8fc1SPaulo Zanoni 1324261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1325e7b4c6b1SDaniel Vetter u32 gt_iir) 1326e7b4c6b1SDaniel Vetter { 1327f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13283b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1329cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13303b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1331cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13323b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1333e7b4c6b1SDaniel Vetter 1334cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1335cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1336aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1337aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1338e3689190SBen Widawsky 1339261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1340261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1341e7b4c6b1SDaniel Vetter } 1342e7b4c6b1SDaniel Vetter 13435d3d69d5SChris Wilson static void 13440bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1345fbcc1a0cSNick Hoath { 134631de7350SChris Wilson bool tasklet = false; 1347f747026cSChris Wilson 1348f747026cSChris Wilson if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) { 1349a4b2b015SChris Wilson if (port_count(&engine->execlist_port[0])) { 1350955a4b89SChris Wilson __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); 135131de7350SChris Wilson tasklet = true; 1352f747026cSChris Wilson } 1353a4b2b015SChris Wilson } 135431de7350SChris Wilson 135531de7350SChris Wilson if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) { 135631de7350SChris Wilson notify_ring(engine); 135731de7350SChris Wilson tasklet |= i915.enable_guc_submission; 135831de7350SChris Wilson } 135931de7350SChris Wilson 136031de7350SChris Wilson if (tasklet) 136131de7350SChris Wilson tasklet_hi_schedule(&engine->irq_tasklet); 1362fbcc1a0cSNick Hoath } 1363fbcc1a0cSNick Hoath 1364e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1365e30e251aSVille Syrjälä u32 master_ctl, 1366e30e251aSVille Syrjälä u32 gt_iir[4]) 1367abd58f01SBen Widawsky { 1368abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1369abd58f01SBen Widawsky 1370abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1371e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1372e30e251aSVille Syrjälä if (gt_iir[0]) { 1373e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1374abd58f01SBen Widawsky ret = IRQ_HANDLED; 1375abd58f01SBen Widawsky } else 1376abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1377abd58f01SBen Widawsky } 1378abd58f01SBen Widawsky 137985f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1380e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1381e30e251aSVille Syrjälä if (gt_iir[1]) { 1382e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1383abd58f01SBen Widawsky ret = IRQ_HANDLED; 1384abd58f01SBen Widawsky } else 1385abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1386abd58f01SBen Widawsky } 1387abd58f01SBen Widawsky 138874cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1389e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1390e30e251aSVille Syrjälä if (gt_iir[3]) { 1391e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 139274cdb337SChris Wilson ret = IRQ_HANDLED; 139374cdb337SChris Wilson } else 139474cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 139574cdb337SChris Wilson } 139674cdb337SChris Wilson 139726705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 1398e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 139926705e20SSagar Arun Kamble if (gt_iir[2] & (dev_priv->pm_rps_events | 140026705e20SSagar Arun Kamble dev_priv->pm_guc_events)) { 1401cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 140226705e20SSagar Arun Kamble gt_iir[2] & (dev_priv->pm_rps_events | 140326705e20SSagar Arun Kamble dev_priv->pm_guc_events)); 140438cc46d7SOscar Mateo ret = IRQ_HANDLED; 14050961021aSBen Widawsky } else 14060961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14070961021aSBen Widawsky } 14080961021aSBen Widawsky 1409abd58f01SBen Widawsky return ret; 1410abd58f01SBen Widawsky } 1411abd58f01SBen Widawsky 1412e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1413e30e251aSVille Syrjälä u32 gt_iir[4]) 1414e30e251aSVille Syrjälä { 1415e30e251aSVille Syrjälä if (gt_iir[0]) { 14163b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[RCS], 1417e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14183b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[BCS], 1419e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1420e30e251aSVille Syrjälä } 1421e30e251aSVille Syrjälä 1422e30e251aSVille Syrjälä if (gt_iir[1]) { 14233b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS], 1424e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14253b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS2], 1426e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1427e30e251aSVille Syrjälä } 1428e30e251aSVille Syrjälä 1429e30e251aSVille Syrjälä if (gt_iir[3]) 14303b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VECS], 1431e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1432e30e251aSVille Syrjälä 1433e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1434e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 143526705e20SSagar Arun Kamble 143626705e20SSagar Arun Kamble if (gt_iir[2] & dev_priv->pm_guc_events) 143726705e20SSagar Arun Kamble gen9_guc_irq_handler(dev_priv, gt_iir[2]); 1438e30e251aSVille Syrjälä } 1439e30e251aSVille Syrjälä 144063c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 144163c88d22SImre Deak { 144263c88d22SImre Deak switch (port) { 144363c88d22SImre Deak case PORT_A: 1444195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 144563c88d22SImre Deak case PORT_B: 144663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 144763c88d22SImre Deak case PORT_C: 144863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 144963c88d22SImre Deak default: 145063c88d22SImre Deak return false; 145163c88d22SImre Deak } 145263c88d22SImre Deak } 145363c88d22SImre Deak 14546dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14556dbf30ceSVille Syrjälä { 14566dbf30ceSVille Syrjälä switch (port) { 14576dbf30ceSVille Syrjälä case PORT_E: 14586dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14596dbf30ceSVille Syrjälä default: 14606dbf30ceSVille Syrjälä return false; 14616dbf30ceSVille Syrjälä } 14626dbf30ceSVille Syrjälä } 14636dbf30ceSVille Syrjälä 146474c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 146574c0b395SVille Syrjälä { 146674c0b395SVille Syrjälä switch (port) { 146774c0b395SVille Syrjälä case PORT_A: 146874c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 146974c0b395SVille Syrjälä case PORT_B: 147074c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 147174c0b395SVille Syrjälä case PORT_C: 147274c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 147374c0b395SVille Syrjälä case PORT_D: 147474c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 147574c0b395SVille Syrjälä default: 147674c0b395SVille Syrjälä return false; 147774c0b395SVille Syrjälä } 147874c0b395SVille Syrjälä } 147974c0b395SVille Syrjälä 1480e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1481e4ce95aaSVille Syrjälä { 1482e4ce95aaSVille Syrjälä switch (port) { 1483e4ce95aaSVille Syrjälä case PORT_A: 1484e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1485e4ce95aaSVille Syrjälä default: 1486e4ce95aaSVille Syrjälä return false; 1487e4ce95aaSVille Syrjälä } 1488e4ce95aaSVille Syrjälä } 1489e4ce95aaSVille Syrjälä 1490676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 149113cf5504SDave Airlie { 149213cf5504SDave Airlie switch (port) { 149313cf5504SDave Airlie case PORT_B: 1494676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 149513cf5504SDave Airlie case PORT_C: 1496676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 149713cf5504SDave Airlie case PORT_D: 1498676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1499676574dfSJani Nikula default: 1500676574dfSJani Nikula return false; 150113cf5504SDave Airlie } 150213cf5504SDave Airlie } 150313cf5504SDave Airlie 1504676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 150513cf5504SDave Airlie { 150613cf5504SDave Airlie switch (port) { 150713cf5504SDave Airlie case PORT_B: 1508676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 150913cf5504SDave Airlie case PORT_C: 1510676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 151113cf5504SDave Airlie case PORT_D: 1512676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1513676574dfSJani Nikula default: 1514676574dfSJani Nikula return false; 151513cf5504SDave Airlie } 151613cf5504SDave Airlie } 151713cf5504SDave Airlie 151842db67d6SVille Syrjälä /* 151942db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 152042db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 152142db67d6SVille Syrjälä * hotplug detection results from several registers. 152242db67d6SVille Syrjälä * 152342db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 152442db67d6SVille Syrjälä */ 1525fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 15268c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1527fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1528fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1529676574dfSJani Nikula { 15308c841e57SJani Nikula enum port port; 1531676574dfSJani Nikula int i; 1532676574dfSJani Nikula 1533676574dfSJani Nikula for_each_hpd_pin(i) { 15348c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15358c841e57SJani Nikula continue; 15368c841e57SJani Nikula 1537676574dfSJani Nikula *pin_mask |= BIT(i); 1538676574dfSJani Nikula 1539256cfddeSRodrigo Vivi port = intel_hpd_pin_to_port(i); 1540256cfddeSRodrigo Vivi if (port == PORT_NONE) 1541cc24fcdcSImre Deak continue; 1542cc24fcdcSImre Deak 1543fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1544676574dfSJani Nikula *long_mask |= BIT(i); 1545676574dfSJani Nikula } 1546676574dfSJani Nikula 1547676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1548676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1549676574dfSJani Nikula 1550676574dfSJani Nikula } 1551676574dfSJani Nikula 155291d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1553515ac2bbSDaniel Vetter { 155428c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1555515ac2bbSDaniel Vetter } 1556515ac2bbSDaniel Vetter 155791d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1558ce99c256SDaniel Vetter { 15599ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1560ce99c256SDaniel Vetter } 1561ce99c256SDaniel Vetter 15628bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 156391d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 156491d14251STvrtko Ursulin enum pipe pipe, 1565eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1566eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15678bc5e955SDaniel Vetter uint32_t crc4) 15688bf1e9f1SShuang He { 15698bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15708bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 15718c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 15728c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 15738c6b709dSTomeu Vizoso uint32_t crcs[5]; 1574ac2300d4SDamien Lespiau int head, tail; 1575b2c88f5bSDamien Lespiau 1576d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 15778c6b709dSTomeu Vizoso if (pipe_crc->source) { 15780c912c79SDamien Lespiau if (!pipe_crc->entries) { 1579d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 158034273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15810c912c79SDamien Lespiau return; 15820c912c79SDamien Lespiau } 15830c912c79SDamien Lespiau 1584d538bbdfSDamien Lespiau head = pipe_crc->head; 1585d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1586b2c88f5bSDamien Lespiau 1587b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1588d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1589b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1590b2c88f5bSDamien Lespiau return; 1591b2c88f5bSDamien Lespiau } 1592b2c88f5bSDamien Lespiau 1593b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15948bf1e9f1SShuang He 15958c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1596eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1597eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1598eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1599eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1600eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1601b2c88f5bSDamien Lespiau 1602b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1603d538bbdfSDamien Lespiau pipe_crc->head = head; 1604d538bbdfSDamien Lespiau 1605d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 160607144428SDamien Lespiau 160707144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16088c6b709dSTomeu Vizoso } else { 16098c6b709dSTomeu Vizoso /* 16108c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 16118c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 16128c6b709dSTomeu Vizoso * out the buggy result. 16138c6b709dSTomeu Vizoso * 16148c6b709dSTomeu Vizoso * On CHV sometimes the second CRC is bonkers as well, so 16158c6b709dSTomeu Vizoso * don't trust that one either. 16168c6b709dSTomeu Vizoso */ 16178c6b709dSTomeu Vizoso if (pipe_crc->skipped == 0 || 16188c6b709dSTomeu Vizoso (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) { 16198c6b709dSTomeu Vizoso pipe_crc->skipped++; 16208c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16218c6b709dSTomeu Vizoso return; 16228c6b709dSTomeu Vizoso } 16238c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16248c6b709dSTomeu Vizoso crcs[0] = crc0; 16258c6b709dSTomeu Vizoso crcs[1] = crc1; 16268c6b709dSTomeu Vizoso crcs[2] = crc2; 16278c6b709dSTomeu Vizoso crcs[3] = crc3; 16288c6b709dSTomeu Vizoso crcs[4] = crc4; 1629246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1630ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1631246ee524STomeu Vizoso crcs); 16328c6b709dSTomeu Vizoso } 16338bf1e9f1SShuang He } 1634277de95eSDaniel Vetter #else 1635277de95eSDaniel Vetter static inline void 163691d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 163791d14251STvrtko Ursulin enum pipe pipe, 1638277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1639277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1640277de95eSDaniel Vetter uint32_t crc4) {} 1641277de95eSDaniel Vetter #endif 1642eba94eb9SDaniel Vetter 1643277de95eSDaniel Vetter 164491d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 164591d14251STvrtko Ursulin enum pipe pipe) 16465a69b89fSDaniel Vetter { 164791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16485a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16495a69b89fSDaniel Vetter 0, 0, 0, 0); 16505a69b89fSDaniel Vetter } 16515a69b89fSDaniel Vetter 165291d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 165391d14251STvrtko Ursulin enum pipe pipe) 1654eba94eb9SDaniel Vetter { 165591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1656eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1657eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1658eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1659eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16608bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1661eba94eb9SDaniel Vetter } 16625b3a856bSDaniel Vetter 166391d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 166491d14251STvrtko Ursulin enum pipe pipe) 16655b3a856bSDaniel Vetter { 16660b5c5ed0SDaniel Vetter uint32_t res1, res2; 16670b5c5ed0SDaniel Vetter 166891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 16690b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16700b5c5ed0SDaniel Vetter else 16710b5c5ed0SDaniel Vetter res1 = 0; 16720b5c5ed0SDaniel Vetter 167391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 16740b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16750b5c5ed0SDaniel Vetter else 16760b5c5ed0SDaniel Vetter res2 = 0; 16775b3a856bSDaniel Vetter 167891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16790b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16800b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16810b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16820b5c5ed0SDaniel Vetter res1, res2); 16835b3a856bSDaniel Vetter } 16848bf1e9f1SShuang He 16851403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16861403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16871403c0d4SPaulo Zanoni * the work queue. */ 16881403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1689baf02a1fSBen Widawsky { 1690a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 169159cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1692f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1693d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1694d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1695c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 169641a05a3aSDaniel Vetter } 1697d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1698d4d70aa5SImre Deak } 1699baf02a1fSBen Widawsky 1700bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1701c9a9a268SImre Deak return; 1702c9a9a268SImre Deak 17032d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 170412638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 17053b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 170612638c57SBen Widawsky 1707aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1708aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 170912638c57SBen Widawsky } 17101403c0d4SPaulo Zanoni } 1711baf02a1fSBen Widawsky 171226705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 171326705e20SSagar Arun Kamble { 171426705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 17154100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 17164100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 17174100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 17184100b2abSSagar Arun Kamble * to back flush interrupts. 17194100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 17204100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 17214100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 17224100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 17234100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 17244100b2abSSagar Arun Kamble */ 17254100b2abSSagar Arun Kamble u32 msg, flush; 17264100b2abSSagar Arun Kamble 17274100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 1728a80bc45fSArkadiusz Hiler flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED | 1729a80bc45fSArkadiusz Hiler INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER); 17304100b2abSSagar Arun Kamble if (flush) { 17314100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 17324100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 17334100b2abSSagar Arun Kamble 17344100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 1735e7465473SOscar Mateo queue_work(dev_priv->guc.log.runtime.flush_wq, 1736e7465473SOscar Mateo &dev_priv->guc.log.runtime.flush_work); 17375aa1ee4bSAkash Goel 17385aa1ee4bSAkash Goel dev_priv->guc.log.flush_interrupt_count++; 17394100b2abSSagar Arun Kamble } else { 17404100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 17414100b2abSSagar Arun Kamble * re-triggering of the interrupt. 17424100b2abSSagar Arun Kamble */ 17434100b2abSSagar Arun Kamble } 174426705e20SSagar Arun Kamble } 174526705e20SSagar Arun Kamble } 174626705e20SSagar Arun Kamble 174744d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 174844d9241eSVille Syrjälä { 174944d9241eSVille Syrjälä enum pipe pipe; 175044d9241eSVille Syrjälä 175144d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 175244d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 175344d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 175444d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 175544d9241eSVille Syrjälä 175644d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 175744d9241eSVille Syrjälä } 175844d9241eSVille Syrjälä } 175944d9241eSVille Syrjälä 1760eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 176191d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17627e231dbeSJesse Barnes { 17637e231dbeSJesse Barnes int pipe; 17647e231dbeSJesse Barnes 176558ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 17661ca993d2SVille Syrjälä 17671ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 17681ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 17691ca993d2SVille Syrjälä return; 17701ca993d2SVille Syrjälä } 17711ca993d2SVille Syrjälä 1772055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1773f0f59a00SVille Syrjälä i915_reg_t reg; 1774bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 177591d181ddSImre Deak 1776bbb5eebfSDaniel Vetter /* 1777bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1778bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1779bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1780bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1781bbb5eebfSDaniel Vetter * handle. 1782bbb5eebfSDaniel Vetter */ 17830f239f4cSDaniel Vetter 17840f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17850f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1786bbb5eebfSDaniel Vetter 1787bbb5eebfSDaniel Vetter switch (pipe) { 1788bbb5eebfSDaniel Vetter case PIPE_A: 1789bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1790bbb5eebfSDaniel Vetter break; 1791bbb5eebfSDaniel Vetter case PIPE_B: 1792bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1793bbb5eebfSDaniel Vetter break; 17943278f67fSVille Syrjälä case PIPE_C: 17953278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17963278f67fSVille Syrjälä break; 1797bbb5eebfSDaniel Vetter } 1798bbb5eebfSDaniel Vetter if (iir & iir_bit) 1799bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1800bbb5eebfSDaniel Vetter 1801bbb5eebfSDaniel Vetter if (!mask) 180291d181ddSImre Deak continue; 180391d181ddSImre Deak 180491d181ddSImre Deak reg = PIPESTAT(pipe); 1805bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1806bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 18077e231dbeSJesse Barnes 18087e231dbeSJesse Barnes /* 18097e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18107e231dbeSJesse Barnes */ 181191d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 181291d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18137e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18147e231dbeSJesse Barnes } 181558ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18162ecb8ca4SVille Syrjälä } 18172ecb8ca4SVille Syrjälä 1818eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1819eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1820eb64343cSVille Syrjälä { 1821eb64343cSVille Syrjälä enum pipe pipe; 1822eb64343cSVille Syrjälä 1823eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1824eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1825eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1826eb64343cSVille Syrjälä 1827eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1828eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1829eb64343cSVille Syrjälä 1830eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1831eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1832eb64343cSVille Syrjälä } 1833eb64343cSVille Syrjälä } 1834eb64343cSVille Syrjälä 1835eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1836eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1837eb64343cSVille Syrjälä { 1838eb64343cSVille Syrjälä bool blc_event = false; 1839eb64343cSVille Syrjälä enum pipe pipe; 1840eb64343cSVille Syrjälä 1841eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1842eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1843eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1844eb64343cSVille Syrjälä 1845eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1846eb64343cSVille Syrjälä blc_event = true; 1847eb64343cSVille Syrjälä 1848eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1849eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1850eb64343cSVille Syrjälä 1851eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1852eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1853eb64343cSVille Syrjälä } 1854eb64343cSVille Syrjälä 1855eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1856eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1857eb64343cSVille Syrjälä } 1858eb64343cSVille Syrjälä 1859eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1860eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1861eb64343cSVille Syrjälä { 1862eb64343cSVille Syrjälä bool blc_event = false; 1863eb64343cSVille Syrjälä enum pipe pipe; 1864eb64343cSVille Syrjälä 1865eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1866eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1867eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1868eb64343cSVille Syrjälä 1869eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1870eb64343cSVille Syrjälä blc_event = true; 1871eb64343cSVille Syrjälä 1872eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1873eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1874eb64343cSVille Syrjälä 1875eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1876eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1877eb64343cSVille Syrjälä } 1878eb64343cSVille Syrjälä 1879eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1880eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1881eb64343cSVille Syrjälä 1882eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1883eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1884eb64343cSVille Syrjälä } 1885eb64343cSVille Syrjälä 188691d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 18872ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 18882ecb8ca4SVille Syrjälä { 18892ecb8ca4SVille Syrjälä enum pipe pipe; 18907e231dbeSJesse Barnes 1891055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1892fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1893fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 18944356d586SDaniel Vetter 18954356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 189691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 18972d9d2b0bSVille Syrjälä 18981f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18991f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 190031acc7f5SJesse Barnes } 190131acc7f5SJesse Barnes 1902c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 190391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1904c1874ed7SImre Deak } 1905c1874ed7SImre Deak 19061ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 190716c6c56bSVille Syrjälä { 190816c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 190916c6c56bSVille Syrjälä 19101ae3c34cSVille Syrjälä if (hotplug_status) 19113ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 19121ae3c34cSVille Syrjälä 19131ae3c34cSVille Syrjälä return hotplug_status; 19141ae3c34cSVille Syrjälä } 19151ae3c34cSVille Syrjälä 191691d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 19171ae3c34cSVille Syrjälä u32 hotplug_status) 19181ae3c34cSVille Syrjälä { 19191ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19203ff60f89SOscar Mateo 192191d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 192291d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 192316c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 192416c6c56bSVille Syrjälä 192558f2cf24SVille Syrjälä if (hotplug_trigger) { 1926fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1927fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1928fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 192958f2cf24SVille Syrjälä 193091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 193158f2cf24SVille Syrjälä } 1932369712e8SJani Nikula 1933369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 193491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 193516c6c56bSVille Syrjälä } else { 193616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 193716c6c56bSVille Syrjälä 193858f2cf24SVille Syrjälä if (hotplug_trigger) { 1939fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 19404e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1941fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 194291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 194316c6c56bSVille Syrjälä } 19443ff60f89SOscar Mateo } 194558f2cf24SVille Syrjälä } 194616c6c56bSVille Syrjälä 1947c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1948c1874ed7SImre Deak { 194945a83f84SDaniel Vetter struct drm_device *dev = arg; 1950fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1951c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1952c1874ed7SImre Deak 19532dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19542dd2a883SImre Deak return IRQ_NONE; 19552dd2a883SImre Deak 19561f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19571f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19581f814dacSImre Deak 19591e1cace9SVille Syrjälä do { 19606e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 19612ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19621ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1963a5e485a9SVille Syrjälä u32 ier = 0; 19643ff60f89SOscar Mateo 1965c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1966c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 19673ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1968c1874ed7SImre Deak 1969c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 19701e1cace9SVille Syrjälä break; 1971c1874ed7SImre Deak 1972c1874ed7SImre Deak ret = IRQ_HANDLED; 1973c1874ed7SImre Deak 1974a5e485a9SVille Syrjälä /* 1975a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1976a5e485a9SVille Syrjälä * 1977a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1978a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1979a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1980a5e485a9SVille Syrjälä * 1981a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1982a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1983a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1984a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1985a5e485a9SVille Syrjälä * bits this time around. 1986a5e485a9SVille Syrjälä */ 19874a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1988a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1989a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 19904a0a0202SVille Syrjälä 19914a0a0202SVille Syrjälä if (gt_iir) 19924a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 19934a0a0202SVille Syrjälä if (pm_iir) 19944a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 19954a0a0202SVille Syrjälä 19967ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 19971ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 19987ce4d1f2SVille Syrjälä 19993ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 20003ff60f89SOscar Mateo * signalled in iir */ 2001eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 20027ce4d1f2SVille Syrjälä 2003eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2004eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2005eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2006eef57324SJerome Anand 20077ce4d1f2SVille Syrjälä /* 20087ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20097ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20107ce4d1f2SVille Syrjälä */ 20117ce4d1f2SVille Syrjälä if (iir) 20127ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20134a0a0202SVille Syrjälä 2014a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 20154a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 20164a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 20171ae3c34cSVille Syrjälä 201852894874SVille Syrjälä if (gt_iir) 2019261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 202052894874SVille Syrjälä if (pm_iir) 202152894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 202252894874SVille Syrjälä 20231ae3c34cSVille Syrjälä if (hotplug_status) 202491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20252ecb8ca4SVille Syrjälä 202691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 20271e1cace9SVille Syrjälä } while (0); 20287e231dbeSJesse Barnes 20291f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 20301f814dacSImre Deak 20317e231dbeSJesse Barnes return ret; 20327e231dbeSJesse Barnes } 20337e231dbeSJesse Barnes 203443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 203543f328d7SVille Syrjälä { 203645a83f84SDaniel Vetter struct drm_device *dev = arg; 2037fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 203843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 203943f328d7SVille Syrjälä 20402dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20412dd2a883SImre Deak return IRQ_NONE; 20422dd2a883SImre Deak 20431f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20441f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 20451f814dacSImre Deak 2046579de73bSChris Wilson do { 20476e814800SVille Syrjälä u32 master_ctl, iir; 2048e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 20492ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 20501ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2051a5e485a9SVille Syrjälä u32 ier = 0; 2052a5e485a9SVille Syrjälä 20538e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 20543278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 20553278f67fSVille Syrjälä 20563278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 20578e5fd599SVille Syrjälä break; 205843f328d7SVille Syrjälä 205927b6c122SOscar Mateo ret = IRQ_HANDLED; 206027b6c122SOscar Mateo 2061a5e485a9SVille Syrjälä /* 2062a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2063a5e485a9SVille Syrjälä * 2064a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2065a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2066a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2067a5e485a9SVille Syrjälä * 2068a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2069a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2070a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2071a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2072a5e485a9SVille Syrjälä * bits this time around. 2073a5e485a9SVille Syrjälä */ 207443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2075a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2076a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 207743f328d7SVille Syrjälä 2078e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 207927b6c122SOscar Mateo 208027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 20811ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 208243f328d7SVille Syrjälä 208327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 208427b6c122SOscar Mateo * signalled in iir */ 2085eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 208643f328d7SVille Syrjälä 2087eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2088eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2089eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2090eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2091eef57324SJerome Anand 20927ce4d1f2SVille Syrjälä /* 20937ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20947ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20957ce4d1f2SVille Syrjälä */ 20967ce4d1f2SVille Syrjälä if (iir) 20977ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20987ce4d1f2SVille Syrjälä 2099a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2100e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 210143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 21021ae3c34cSVille Syrjälä 2103e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2104e30e251aSVille Syrjälä 21051ae3c34cSVille Syrjälä if (hotplug_status) 210691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21072ecb8ca4SVille Syrjälä 210891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2109579de73bSChris Wilson } while (0); 21103278f67fSVille Syrjälä 21111f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 21121f814dacSImre Deak 211343f328d7SVille Syrjälä return ret; 211443f328d7SVille Syrjälä } 211543f328d7SVille Syrjälä 211691d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 211791d14251STvrtko Ursulin u32 hotplug_trigger, 211840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2119776ad806SJesse Barnes { 212042db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2121776ad806SJesse Barnes 21226a39d7c9SJani Nikula /* 21236a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 21246a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 21256a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 21266a39d7c9SJani Nikula * errors. 21276a39d7c9SJani Nikula */ 212813cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21296a39d7c9SJani Nikula if (!hotplug_trigger) { 21306a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 21316a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 21326a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 21336a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 21346a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 21356a39d7c9SJani Nikula } 21366a39d7c9SJani Nikula 213713cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21386a39d7c9SJani Nikula if (!hotplug_trigger) 21396a39d7c9SJani Nikula return; 214013cf5504SDave Airlie 2141fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 214240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2143fd63e2a9SImre Deak pch_port_hotplug_long_detect); 214440e56410SVille Syrjälä 214591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2146aaf5ec2eSSonika Jindal } 214791d131d2SDaniel Vetter 214891d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 214940e56410SVille Syrjälä { 215040e56410SVille Syrjälä int pipe; 215140e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 215240e56410SVille Syrjälä 215391d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 215440e56410SVille Syrjälä 2155cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2156cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2157776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2158cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2159cfc33bf7SVille Syrjälä port_name(port)); 2160cfc33bf7SVille Syrjälä } 2161776ad806SJesse Barnes 2162ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 216391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2164ce99c256SDaniel Vetter 2165776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 216691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2167776ad806SJesse Barnes 2168776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2169776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2170776ad806SJesse Barnes 2171776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2172776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2173776ad806SJesse Barnes 2174776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2175776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2176776ad806SJesse Barnes 21779db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2178055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 21799db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 21809db4a9c7SJesse Barnes pipe_name(pipe), 21819db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2182776ad806SJesse Barnes 2183776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2184776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2185776ad806SJesse Barnes 2186776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2187776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2188776ad806SJesse Barnes 2189776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2190a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 21918664281bSPaulo Zanoni 21928664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2193a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 21948664281bSPaulo Zanoni } 21958664281bSPaulo Zanoni 219691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 21978664281bSPaulo Zanoni { 21988664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 21995a69b89fSDaniel Vetter enum pipe pipe; 22008664281bSPaulo Zanoni 2201de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2202de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2203de032bf4SPaulo Zanoni 2204055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22051f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 22061f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 22078664281bSPaulo Zanoni 22085a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 220991d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 221091d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 22115a69b89fSDaniel Vetter else 221291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 22135a69b89fSDaniel Vetter } 22145a69b89fSDaniel Vetter } 22158bf1e9f1SShuang He 22168664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 22178664281bSPaulo Zanoni } 22188664281bSPaulo Zanoni 221991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 22208664281bSPaulo Zanoni { 22218664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 22228664281bSPaulo Zanoni 2223de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2224de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2225de032bf4SPaulo Zanoni 22268664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 2227a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 22288664281bSPaulo Zanoni 22298664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 2230a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 22318664281bSPaulo Zanoni 22328664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 2233a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C); 22348664281bSPaulo Zanoni 22358664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2236776ad806SJesse Barnes } 2237776ad806SJesse Barnes 223891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 223923e81d69SAdam Jackson { 224023e81d69SAdam Jackson int pipe; 22416dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2242aaf5ec2eSSonika Jindal 224391d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 224491d131d2SDaniel Vetter 2245cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2246cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 224723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2248cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2249cfc33bf7SVille Syrjälä port_name(port)); 2250cfc33bf7SVille Syrjälä } 225123e81d69SAdam Jackson 225223e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 225391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 225423e81d69SAdam Jackson 225523e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 225691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 225723e81d69SAdam Jackson 225823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 225923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 226023e81d69SAdam Jackson 226123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 226223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 226323e81d69SAdam Jackson 226423e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2265055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 226623e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 226723e81d69SAdam Jackson pipe_name(pipe), 226823e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 22698664281bSPaulo Zanoni 22708664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 227191d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 227223e81d69SAdam Jackson } 227323e81d69SAdam Jackson 227491d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 22756dbf30ceSVille Syrjälä { 22766dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 22776dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 22786dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 22796dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 22806dbf30ceSVille Syrjälä 22816dbf30ceSVille Syrjälä if (hotplug_trigger) { 22826dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 22836dbf30ceSVille Syrjälä 22846dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22856dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 22866dbf30ceSVille Syrjälä 22876dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 22886dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 228974c0b395SVille Syrjälä spt_port_hotplug_long_detect); 22906dbf30ceSVille Syrjälä } 22916dbf30ceSVille Syrjälä 22926dbf30ceSVille Syrjälä if (hotplug2_trigger) { 22936dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 22946dbf30ceSVille Syrjälä 22956dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 22966dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 22976dbf30ceSVille Syrjälä 22986dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 22996dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 23006dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 23016dbf30ceSVille Syrjälä } 23026dbf30ceSVille Syrjälä 23036dbf30ceSVille Syrjälä if (pin_mask) 230491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 23056dbf30ceSVille Syrjälä 23066dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 230791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23086dbf30ceSVille Syrjälä } 23096dbf30ceSVille Syrjälä 231091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 231191d14251STvrtko Ursulin u32 hotplug_trigger, 231240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2313c008bc6eSPaulo Zanoni { 2314e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2315e4ce95aaSVille Syrjälä 2316e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2317e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2318e4ce95aaSVille Syrjälä 2319e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 232040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2321e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 232240e56410SVille Syrjälä 232391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2324e4ce95aaSVille Syrjälä } 2325c008bc6eSPaulo Zanoni 232691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 232791d14251STvrtko Ursulin u32 de_iir) 232840e56410SVille Syrjälä { 232940e56410SVille Syrjälä enum pipe pipe; 233040e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 233140e56410SVille Syrjälä 233240e56410SVille Syrjälä if (hotplug_trigger) 233391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 233440e56410SVille Syrjälä 2335c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 233691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2337c008bc6eSPaulo Zanoni 2338c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 233991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2340c008bc6eSPaulo Zanoni 2341c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2342c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2343c008bc6eSPaulo Zanoni 2344055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2345fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2346fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2347c008bc6eSPaulo Zanoni 234840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 23491f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2350c008bc6eSPaulo Zanoni 235140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 235291d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2353c008bc6eSPaulo Zanoni } 2354c008bc6eSPaulo Zanoni 2355c008bc6eSPaulo Zanoni /* check event from PCH */ 2356c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2357c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2358c008bc6eSPaulo Zanoni 235991d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 236091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2361c008bc6eSPaulo Zanoni else 236291d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2363c008bc6eSPaulo Zanoni 2364c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2365c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2366c008bc6eSPaulo Zanoni } 2367c008bc6eSPaulo Zanoni 236891d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 236991d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2370c008bc6eSPaulo Zanoni } 2371c008bc6eSPaulo Zanoni 237291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 237391d14251STvrtko Ursulin u32 de_iir) 23749719fb98SPaulo Zanoni { 237507d27e20SDamien Lespiau enum pipe pipe; 237623bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 237723bb4cb5SVille Syrjälä 237840e56410SVille Syrjälä if (hotplug_trigger) 237991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 23809719fb98SPaulo Zanoni 23819719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 238291d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 23839719fb98SPaulo Zanoni 23849719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 238591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 23869719fb98SPaulo Zanoni 23879719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 238891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 23899719fb98SPaulo Zanoni 2390055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2391fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2392fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 23939719fb98SPaulo Zanoni } 23949719fb98SPaulo Zanoni 23959719fb98SPaulo Zanoni /* check event from PCH */ 239691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 23979719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 23989719fb98SPaulo Zanoni 239991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 24009719fb98SPaulo Zanoni 24019719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 24029719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 24039719fb98SPaulo Zanoni } 24049719fb98SPaulo Zanoni } 24059719fb98SPaulo Zanoni 240672c90f62SOscar Mateo /* 240772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 240872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 240972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 241072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 241172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 241272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 241372c90f62SOscar Mateo */ 2414f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2415b1f14ad0SJesse Barnes { 241645a83f84SDaniel Vetter struct drm_device *dev = arg; 2417fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2418f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 24190e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2420b1f14ad0SJesse Barnes 24212dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 24222dd2a883SImre Deak return IRQ_NONE; 24232dd2a883SImre Deak 24241f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24251f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 24261f814dacSImre Deak 2427b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2428b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2429b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 243023a78516SPaulo Zanoni POSTING_READ(DEIER); 24310e43406bSChris Wilson 243244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 243344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 243444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 243544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 243644498aeaSPaulo Zanoni * due to its back queue). */ 243791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 243844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 243944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 244044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2441ab5c608bSBen Widawsky } 244244498aeaSPaulo Zanoni 244372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 244472c90f62SOscar Mateo 24450e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 24460e43406bSChris Wilson if (gt_iir) { 244772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 244872c90f62SOscar Mateo ret = IRQ_HANDLED; 244991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2450261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2451d8fc8a47SPaulo Zanoni else 2452261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 24530e43406bSChris Wilson } 2454b1f14ad0SJesse Barnes 2455b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 24560e43406bSChris Wilson if (de_iir) { 245772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 245872c90f62SOscar Mateo ret = IRQ_HANDLED; 245991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 246091d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2461f1af8fc1SPaulo Zanoni else 246291d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 24630e43406bSChris Wilson } 24640e43406bSChris Wilson 246591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2466f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 24670e43406bSChris Wilson if (pm_iir) { 2468b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 24690e43406bSChris Wilson ret = IRQ_HANDLED; 247072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 24710e43406bSChris Wilson } 2472f1af8fc1SPaulo Zanoni } 2473b1f14ad0SJesse Barnes 2474b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2475b1f14ad0SJesse Barnes POSTING_READ(DEIER); 247691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 247744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 247844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2479ab5c608bSBen Widawsky } 2480b1f14ad0SJesse Barnes 24811f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24821f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24831f814dacSImre Deak 2484b1f14ad0SJesse Barnes return ret; 2485b1f14ad0SJesse Barnes } 2486b1f14ad0SJesse Barnes 248791d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 248891d14251STvrtko Ursulin u32 hotplug_trigger, 248940e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2490d04a492dSShashank Sharma { 2491cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2492d04a492dSShashank Sharma 2493a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2494a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2495d04a492dSShashank Sharma 2496cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 249740e56410SVille Syrjälä dig_hotplug_reg, hpd, 2498cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 249940e56410SVille Syrjälä 250091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2501d04a492dSShashank Sharma } 2502d04a492dSShashank Sharma 2503f11a0f46STvrtko Ursulin static irqreturn_t 2504f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2505abd58f01SBen Widawsky { 2506abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2507f11a0f46STvrtko Ursulin u32 iir; 2508c42664ccSDaniel Vetter enum pipe pipe; 250988e04703SJesse Barnes 2510abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2511e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2512e32192e1STvrtko Ursulin if (iir) { 2513e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2514abd58f01SBen Widawsky ret = IRQ_HANDLED; 2515e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 251691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 251738cc46d7SOscar Mateo else 251838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2519abd58f01SBen Widawsky } 252038cc46d7SOscar Mateo else 252138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2522abd58f01SBen Widawsky } 2523abd58f01SBen Widawsky 25246d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2525e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2526e32192e1STvrtko Ursulin if (iir) { 2527e32192e1STvrtko Ursulin u32 tmp_mask; 2528d04a492dSShashank Sharma bool found = false; 2529cebd87a0SVille Syrjälä 2530e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 25316d766f02SDaniel Vetter ret = IRQ_HANDLED; 253288e04703SJesse Barnes 2533e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2534bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2535e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2536e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2537e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2538e32192e1STvrtko Ursulin 2539e32192e1STvrtko Ursulin if (iir & tmp_mask) { 254091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2541d04a492dSShashank Sharma found = true; 2542d04a492dSShashank Sharma } 2543d04a492dSShashank Sharma 2544cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2545e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2546e32192e1STvrtko Ursulin if (tmp_mask) { 254791d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 254891d14251STvrtko Ursulin hpd_bxt); 2549d04a492dSShashank Sharma found = true; 2550d04a492dSShashank Sharma } 2551e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2552e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2553e32192e1STvrtko Ursulin if (tmp_mask) { 255491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 255591d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2556e32192e1STvrtko Ursulin found = true; 2557e32192e1STvrtko Ursulin } 2558e32192e1STvrtko Ursulin } 2559d04a492dSShashank Sharma 2560cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 256191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25629e63743eSShashank Sharma found = true; 25639e63743eSShashank Sharma } 25649e63743eSShashank Sharma 2565d04a492dSShashank Sharma if (!found) 256638cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 25676d766f02SDaniel Vetter } 256838cc46d7SOscar Mateo else 256938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 25706d766f02SDaniel Vetter } 25716d766f02SDaniel Vetter 2572055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2573fd3a4024SDaniel Vetter u32 fault_errors; 2574abd58f01SBen Widawsky 2575c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2576c42664ccSDaniel Vetter continue; 2577c42664ccSDaniel Vetter 2578e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2579e32192e1STvrtko Ursulin if (!iir) { 2580e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2581e32192e1STvrtko Ursulin continue; 2582e32192e1STvrtko Ursulin } 2583770de83dSDamien Lespiau 2584e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2585e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2586e32192e1STvrtko Ursulin 2587fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2588fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2589abd58f01SBen Widawsky 2590e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 259191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 25920fbe7870SDaniel Vetter 2593e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2594e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 259538d83c96SDaniel Vetter 2596e32192e1STvrtko Ursulin fault_errors = iir; 2597bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2598e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2599770de83dSDamien Lespiau else 2600e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2601770de83dSDamien Lespiau 2602770de83dSDamien Lespiau if (fault_errors) 26031353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 260430100f2bSDaniel Vetter pipe_name(pipe), 2605e32192e1STvrtko Ursulin fault_errors); 2606abd58f01SBen Widawsky } 2607abd58f01SBen Widawsky 260891d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2609266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 261092d03a80SDaniel Vetter /* 261192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 261292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 261392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 261492d03a80SDaniel Vetter */ 2615e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2616e32192e1STvrtko Ursulin if (iir) { 2617e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 261892d03a80SDaniel Vetter ret = IRQ_HANDLED; 26196dbf30ceSVille Syrjälä 26207b22b8c4SRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 26217b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 262291d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 26236dbf30ceSVille Syrjälä else 262491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 26252dfb0b81SJani Nikula } else { 26262dfb0b81SJani Nikula /* 26272dfb0b81SJani Nikula * Like on previous PCH there seems to be something 26282dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 26292dfb0b81SJani Nikula */ 26302dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 26312dfb0b81SJani Nikula } 263292d03a80SDaniel Vetter } 263392d03a80SDaniel Vetter 2634f11a0f46STvrtko Ursulin return ret; 2635f11a0f46STvrtko Ursulin } 2636f11a0f46STvrtko Ursulin 2637f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2638f11a0f46STvrtko Ursulin { 2639f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2640fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2641f11a0f46STvrtko Ursulin u32 master_ctl; 2642e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2643f11a0f46STvrtko Ursulin irqreturn_t ret; 2644f11a0f46STvrtko Ursulin 2645f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2646f11a0f46STvrtko Ursulin return IRQ_NONE; 2647f11a0f46STvrtko Ursulin 2648f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2649f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2650f11a0f46STvrtko Ursulin if (!master_ctl) 2651f11a0f46STvrtko Ursulin return IRQ_NONE; 2652f11a0f46STvrtko Ursulin 2653f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2654f11a0f46STvrtko Ursulin 2655f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2656f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2657f11a0f46STvrtko Ursulin 2658f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2659e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2660e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2661f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2662f11a0f46STvrtko Ursulin 2663cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2664cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2665abd58f01SBen Widawsky 26661f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26671f814dacSImre Deak 2668abd58f01SBen Widawsky return ret; 2669abd58f01SBen Widawsky } 2670abd58f01SBen Widawsky 267136703e79SChris Wilson struct wedge_me { 267236703e79SChris Wilson struct delayed_work work; 267336703e79SChris Wilson struct drm_i915_private *i915; 267436703e79SChris Wilson const char *name; 267536703e79SChris Wilson }; 267636703e79SChris Wilson 267736703e79SChris Wilson static void wedge_me(struct work_struct *work) 267836703e79SChris Wilson { 267936703e79SChris Wilson struct wedge_me *w = container_of(work, typeof(*w), work.work); 268036703e79SChris Wilson 268136703e79SChris Wilson dev_err(w->i915->drm.dev, 268236703e79SChris Wilson "%s timed out, cancelling all in-flight rendering.\n", 268336703e79SChris Wilson w->name); 268436703e79SChris Wilson i915_gem_set_wedged(w->i915); 268536703e79SChris Wilson } 268636703e79SChris Wilson 268736703e79SChris Wilson static void __init_wedge(struct wedge_me *w, 268836703e79SChris Wilson struct drm_i915_private *i915, 268936703e79SChris Wilson long timeout, 269036703e79SChris Wilson const char *name) 269136703e79SChris Wilson { 269236703e79SChris Wilson w->i915 = i915; 269336703e79SChris Wilson w->name = name; 269436703e79SChris Wilson 269536703e79SChris Wilson INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me); 269636703e79SChris Wilson schedule_delayed_work(&w->work, timeout); 269736703e79SChris Wilson } 269836703e79SChris Wilson 269936703e79SChris Wilson static void __fini_wedge(struct wedge_me *w) 270036703e79SChris Wilson { 270136703e79SChris Wilson cancel_delayed_work_sync(&w->work); 270236703e79SChris Wilson destroy_delayed_work_on_stack(&w->work); 270336703e79SChris Wilson w->i915 = NULL; 270436703e79SChris Wilson } 270536703e79SChris Wilson 270636703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \ 270736703e79SChris Wilson for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \ 270836703e79SChris Wilson (W)->i915; \ 270936703e79SChris Wilson __fini_wedge((W))) 271036703e79SChris Wilson 27118a905236SJesse Barnes /** 2712d5367307SChris Wilson * i915_reset_device - do process context error handling work 271314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 27148a905236SJesse Barnes * 27158a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 27168a905236SJesse Barnes * was detected. 27178a905236SJesse Barnes */ 2718d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv) 27198a905236SJesse Barnes { 272091c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2721cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2722cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2723cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 272436703e79SChris Wilson struct wedge_me w; 27258a905236SJesse Barnes 2726c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 27278a905236SJesse Barnes 272844d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2729c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 27301f83fee0SDaniel Vetter 273136703e79SChris Wilson /* Use a watchdog to ensure that our reset completes */ 273236703e79SChris Wilson i915_wedge_on_timeout(&w, dev_priv, 5*HZ) { 2733c033666aSChris Wilson intel_prepare_reset(dev_priv); 27347514747dSVille Syrjälä 273536703e79SChris Wilson /* Signal that locked waiters should reset the GPU */ 27368c185ecaSChris Wilson set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags); 27378c185ecaSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 27388c185ecaSChris Wilson 273936703e79SChris Wilson /* Wait for anyone holding the lock to wakeup, without 274036703e79SChris Wilson * blocking indefinitely on struct_mutex. 274117e1df07SDaniel Vetter */ 274236703e79SChris Wilson do { 2743780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2744535275d3SChris Wilson i915_reset(dev_priv, 0); 2745221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2746780f262aSChris Wilson } 2747780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 27488c185ecaSChris Wilson I915_RESET_HANDOFF, 2749780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 275036703e79SChris Wilson 1)); 2751f69061beSDaniel Vetter 2752c033666aSChris Wilson intel_finish_reset(dev_priv); 275336703e79SChris Wilson } 2754f454c694SImre Deak 2755780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2756c033666aSChris Wilson kobject_uevent_env(kobj, 2757f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 2758f316a42cSBen Gamari } 27598a905236SJesse Barnes 2760eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2761c0e09200SDave Airlie { 2762eaa14c24SChris Wilson u32 eir; 276363eeaf38SJesse Barnes 2764eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2765eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 276663eeaf38SJesse Barnes 2767eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2768eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2769eaa14c24SChris Wilson else 2770eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 27718a905236SJesse Barnes 2772eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 277363eeaf38SJesse Barnes eir = I915_READ(EIR); 277463eeaf38SJesse Barnes if (eir) { 277563eeaf38SJesse Barnes /* 277663eeaf38SJesse Barnes * some errors might have become stuck, 277763eeaf38SJesse Barnes * mask them. 277863eeaf38SJesse Barnes */ 2779eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 278063eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 278163eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 278263eeaf38SJesse Barnes } 278335aed2e6SChris Wilson } 278435aed2e6SChris Wilson 278535aed2e6SChris Wilson /** 2786b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 278714bb2c11STvrtko Ursulin * @dev_priv: i915 device private 278814b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 278987c390b6SMichel Thierry * @fmt: Error message format string 279087c390b6SMichel Thierry * 2791aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 279235aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 279335aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 279435aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 279535aed2e6SChris Wilson * of a ring dump etc.). 279635aed2e6SChris Wilson */ 2797c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2798c033666aSChris Wilson u32 engine_mask, 279958174462SMika Kuoppala const char *fmt, ...) 280035aed2e6SChris Wilson { 2801142bc7d9SMichel Thierry struct intel_engine_cs *engine; 2802142bc7d9SMichel Thierry unsigned int tmp; 280358174462SMika Kuoppala va_list args; 280458174462SMika Kuoppala char error_msg[80]; 280535aed2e6SChris Wilson 280658174462SMika Kuoppala va_start(args, fmt); 280758174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 280858174462SMika Kuoppala va_end(args); 280958174462SMika Kuoppala 28101604a86dSChris Wilson /* 28111604a86dSChris Wilson * In most cases it's guaranteed that we get here with an RPM 28121604a86dSChris Wilson * reference held, for example because there is a pending GPU 28131604a86dSChris Wilson * request that won't finish until the reset is done. This 28141604a86dSChris Wilson * isn't the case at least when we get here by doing a 28151604a86dSChris Wilson * simulated reset via debugfs, so get an RPM reference. 28161604a86dSChris Wilson */ 28171604a86dSChris Wilson intel_runtime_pm_get(dev_priv); 28181604a86dSChris Wilson 2819c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2820eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 28218a905236SJesse Barnes 2822142bc7d9SMichel Thierry /* 2823142bc7d9SMichel Thierry * Try engine reset when available. We fall back to full reset if 2824142bc7d9SMichel Thierry * single reset fails. 2825142bc7d9SMichel Thierry */ 2826142bc7d9SMichel Thierry if (intel_has_reset_engine(dev_priv)) { 2827142bc7d9SMichel Thierry for_each_engine_masked(engine, dev_priv, engine_mask, tmp) { 28289db529aaSDaniel Vetter BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE); 2829142bc7d9SMichel Thierry if (test_and_set_bit(I915_RESET_ENGINE + engine->id, 2830142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 2831142bc7d9SMichel Thierry continue; 2832142bc7d9SMichel Thierry 2833535275d3SChris Wilson if (i915_reset_engine(engine, 0) == 0) 2834142bc7d9SMichel Thierry engine_mask &= ~intel_engine_flag(engine); 2835142bc7d9SMichel Thierry 2836142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 2837142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 2838142bc7d9SMichel Thierry wake_up_bit(&dev_priv->gpu_error.flags, 2839142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id); 2840142bc7d9SMichel Thierry } 2841142bc7d9SMichel Thierry } 2842142bc7d9SMichel Thierry 28438af29b0cSChris Wilson if (!engine_mask) 28441604a86dSChris Wilson goto out; 28458af29b0cSChris Wilson 2846142bc7d9SMichel Thierry /* Full reset needs the mutex, stop any other user trying to do so. */ 2847d5367307SChris Wilson if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) { 2848d5367307SChris Wilson wait_event(dev_priv->gpu_error.reset_queue, 2849d5367307SChris Wilson !test_bit(I915_RESET_BACKOFF, 2850d5367307SChris Wilson &dev_priv->gpu_error.flags)); 28511604a86dSChris Wilson goto out; 2852d5367307SChris Wilson } 2853ba1234d1SBen Gamari 2854142bc7d9SMichel Thierry /* Prevent any other reset-engine attempt. */ 2855142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 2856142bc7d9SMichel Thierry while (test_and_set_bit(I915_RESET_ENGINE + engine->id, 2857142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 2858142bc7d9SMichel Thierry wait_on_bit(&dev_priv->gpu_error.flags, 2859142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id, 2860142bc7d9SMichel Thierry TASK_UNINTERRUPTIBLE); 2861142bc7d9SMichel Thierry } 2862142bc7d9SMichel Thierry 2863d5367307SChris Wilson i915_reset_device(dev_priv); 2864d5367307SChris Wilson 2865142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 2866142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 2867142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 2868142bc7d9SMichel Thierry } 2869142bc7d9SMichel Thierry 2870d5367307SChris Wilson clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags); 2871d5367307SChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 28721604a86dSChris Wilson 28731604a86dSChris Wilson out: 28741604a86dSChris Wilson intel_runtime_pm_put(dev_priv); 28758a905236SJesse Barnes } 28768a905236SJesse Barnes 287742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 287842f52ef8SKeith Packard * we use as a pipe index 287942f52ef8SKeith Packard */ 288086e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 28810a3e67a4SJesse Barnes { 2882fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2883e9d21d7fSKeith Packard unsigned long irqflags; 288471e0ffa5SJesse Barnes 28851ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 288686e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 288786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 288886e83e35SChris Wilson 288986e83e35SChris Wilson return 0; 289086e83e35SChris Wilson } 289186e83e35SChris Wilson 289286e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 289386e83e35SChris Wilson { 289486e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 289586e83e35SChris Wilson unsigned long irqflags; 289686e83e35SChris Wilson 289786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28987c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2899755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29001ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29018692d00eSChris Wilson 29020a3e67a4SJesse Barnes return 0; 29030a3e67a4SJesse Barnes } 29040a3e67a4SJesse Barnes 290588e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2906f796cf8fSJesse Barnes { 2907fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2908f796cf8fSJesse Barnes unsigned long irqflags; 290955b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 291086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2911f796cf8fSJesse Barnes 2912f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2913fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2914b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2915b1f14ad0SJesse Barnes 2916b1f14ad0SJesse Barnes return 0; 2917b1f14ad0SJesse Barnes } 2918b1f14ad0SJesse Barnes 291988e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2920abd58f01SBen Widawsky { 2921fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2922abd58f01SBen Widawsky unsigned long irqflags; 2923abd58f01SBen Widawsky 2924abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2925013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2926abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2927013d3752SVille Syrjälä 2928abd58f01SBen Widawsky return 0; 2929abd58f01SBen Widawsky } 2930abd58f01SBen Widawsky 293142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 293242f52ef8SKeith Packard * we use as a pipe index 293342f52ef8SKeith Packard */ 293486e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 293586e83e35SChris Wilson { 293686e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 293786e83e35SChris Wilson unsigned long irqflags; 293886e83e35SChris Wilson 293986e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 294086e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 294186e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 294286e83e35SChris Wilson } 294386e83e35SChris Wilson 294486e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 29450a3e67a4SJesse Barnes { 2946fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2947e9d21d7fSKeith Packard unsigned long irqflags; 29480a3e67a4SJesse Barnes 29491ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29507c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2951755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29521ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29530a3e67a4SJesse Barnes } 29540a3e67a4SJesse Barnes 295588e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2956f796cf8fSJesse Barnes { 2957fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2958f796cf8fSJesse Barnes unsigned long irqflags; 295955b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 296086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2961f796cf8fSJesse Barnes 2962f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2963fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2964b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2965b1f14ad0SJesse Barnes } 2966b1f14ad0SJesse Barnes 296788e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2968abd58f01SBen Widawsky { 2969fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2970abd58f01SBen Widawsky unsigned long irqflags; 2971abd58f01SBen Widawsky 2972abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2973013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2974abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2975abd58f01SBen Widawsky } 2976abd58f01SBen Widawsky 2977b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 297891738a95SPaulo Zanoni { 29796e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 298091738a95SPaulo Zanoni return; 298191738a95SPaulo Zanoni 29823488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 2983105b122eSPaulo Zanoni 29846e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2985105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2986622364b6SPaulo Zanoni } 2987105b122eSPaulo Zanoni 298891738a95SPaulo Zanoni /* 2989622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2990622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2991622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2992622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2993622364b6SPaulo Zanoni * 2994622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 299591738a95SPaulo Zanoni */ 2996622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2997622364b6SPaulo Zanoni { 2998fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2999622364b6SPaulo Zanoni 30006e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3001622364b6SPaulo Zanoni return; 3002622364b6SPaulo Zanoni 3003622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 300491738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 300591738a95SPaulo Zanoni POSTING_READ(SDEIER); 300691738a95SPaulo Zanoni } 300791738a95SPaulo Zanoni 3008b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3009d18ea1b5SDaniel Vetter { 30103488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3011b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 30123488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3013d18ea1b5SDaniel Vetter } 3014d18ea1b5SDaniel Vetter 301570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 301670591a41SVille Syrjälä { 301771b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 301871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 301971b8b41dSVille Syrjälä else 302071b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 302171b8b41dSVille Syrjälä 3022ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 302370591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 302470591a41SVille Syrjälä 302544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 302670591a41SVille Syrjälä 30273488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 3028ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 302970591a41SVille Syrjälä } 303070591a41SVille Syrjälä 30318bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 30328bb61306SVille Syrjälä { 30338bb61306SVille Syrjälä u32 pipestat_mask; 30349ab981f2SVille Syrjälä u32 enable_mask; 30358bb61306SVille Syrjälä enum pipe pipe; 30368bb61306SVille Syrjälä 3037842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 30388bb61306SVille Syrjälä 30398bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 30408bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 30418bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 30428bb61306SVille Syrjälä 30439ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 30448bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3045ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3046ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3047ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3048ebf5f921SVille Syrjälä 30498bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3050ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3051ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 30526b7eafc1SVille Syrjälä 30536b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 30546b7eafc1SVille Syrjälä 30559ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 30568bb61306SVille Syrjälä 30573488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 30588bb61306SVille Syrjälä } 30598bb61306SVille Syrjälä 30608bb61306SVille Syrjälä /* drm_dma.h hooks 30618bb61306SVille Syrjälä */ 30628bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 30638bb61306SVille Syrjälä { 3064fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 30658bb61306SVille Syrjälä 3066d420a50cSVille Syrjälä if (IS_GEN5(dev_priv)) 30678bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 30688bb61306SVille Syrjälä 30693488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 30705db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 30718bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 30728bb61306SVille Syrjälä 3073b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 30748bb61306SVille Syrjälä 3075b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 30768bb61306SVille Syrjälä } 30778bb61306SVille Syrjälä 30786bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 30797e231dbeSJesse Barnes { 3080fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 30817e231dbeSJesse Barnes 308234c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 308334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 308434c7b8a7SVille Syrjälä 3085b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 30867e231dbeSJesse Barnes 3087ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30889918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 308970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3090ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30917e231dbeSJesse Barnes } 30927e231dbeSJesse Barnes 3093d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3094d6e3cca3SDaniel Vetter { 3095d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3096d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3097d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3098d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3099d6e3cca3SDaniel Vetter } 3100d6e3cca3SDaniel Vetter 3101823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3102abd58f01SBen Widawsky { 3103fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3104abd58f01SBen Widawsky int pipe; 3105abd58f01SBen Widawsky 3106abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3107abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3108abd58f01SBen Widawsky 3109d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3110abd58f01SBen Widawsky 3111055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3112f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3113813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3114f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3115abd58f01SBen Widawsky 31163488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 31173488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 31183488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3119abd58f01SBen Widawsky 31206e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3121b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3122abd58f01SBen Widawsky } 3123abd58f01SBen Widawsky 31244c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3125001bd2cbSImre Deak u8 pipe_mask) 3126d49bdb0eSPaulo Zanoni { 31271180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 31286831f3e3SVille Syrjälä enum pipe pipe; 3129d49bdb0eSPaulo Zanoni 313013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 31316831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 31326831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 31336831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 31346831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 313513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3136d49bdb0eSPaulo Zanoni } 3137d49bdb0eSPaulo Zanoni 3138aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3139001bd2cbSImre Deak u8 pipe_mask) 3140aae8ba84SVille Syrjälä { 31416831f3e3SVille Syrjälä enum pipe pipe; 31426831f3e3SVille Syrjälä 3143aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31446831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 31456831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3146aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3147aae8ba84SVille Syrjälä 3148aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 314991c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3150aae8ba84SVille Syrjälä } 3151aae8ba84SVille Syrjälä 31526bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 315343f328d7SVille Syrjälä { 3154fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 315543f328d7SVille Syrjälä 315643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 315743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 315843f328d7SVille Syrjälä 3159d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 316043f328d7SVille Syrjälä 31613488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 316243f328d7SVille Syrjälä 3163ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31649918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 316570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3166ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 316743f328d7SVille Syrjälä } 316843f328d7SVille Syrjälä 316991d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 317087a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 317187a02106SVille Syrjälä { 317287a02106SVille Syrjälä struct intel_encoder *encoder; 317387a02106SVille Syrjälä u32 enabled_irqs = 0; 317487a02106SVille Syrjälä 317591c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 317687a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 317787a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 317887a02106SVille Syrjälä 317987a02106SVille Syrjälä return enabled_irqs; 318087a02106SVille Syrjälä } 318187a02106SVille Syrjälä 31821a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 31831a56b1a2SImre Deak { 31841a56b1a2SImre Deak u32 hotplug; 31851a56b1a2SImre Deak 31861a56b1a2SImre Deak /* 31871a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31881a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 31891a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 31901a56b1a2SImre Deak */ 31911a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31921a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 31931a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31941a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31951a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31961a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31971a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31981a56b1a2SImre Deak /* 31991a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 32001a56b1a2SImre Deak * HPD must be enabled in both north and south. 32011a56b1a2SImre Deak */ 32021a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 32031a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 32041a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32051a56b1a2SImre Deak } 32061a56b1a2SImre Deak 320791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 320882a28bcfSDaniel Vetter { 32091a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 321082a28bcfSDaniel Vetter 321191d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3212fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 321391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 321482a28bcfSDaniel Vetter } else { 3215fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 321691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 321782a28bcfSDaniel Vetter } 321882a28bcfSDaniel Vetter 3219fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 322082a28bcfSDaniel Vetter 32211a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32226dbf30ceSVille Syrjälä } 322326951cafSXiong Zhang 32242a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32252a57d9ccSImre Deak { 32263b92e263SRodrigo Vivi u32 val, hotplug; 32273b92e263SRodrigo Vivi 32283b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 32293b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 32303b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 32313b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 32323b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 32333b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 32343b92e263SRodrigo Vivi } 32352a57d9ccSImre Deak 32362a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 32372a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 32382a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32392a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32402a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 32412a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 32422a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32432a57d9ccSImre Deak 32442a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 32452a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 32462a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 32472a57d9ccSImre Deak } 32482a57d9ccSImre Deak 324991d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32506dbf30ceSVille Syrjälä { 32512a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32526dbf30ceSVille Syrjälä 32536dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 325491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 32556dbf30ceSVille Syrjälä 32566dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 32576dbf30ceSVille Syrjälä 32582a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 325926951cafSXiong Zhang } 32607fe0b973SKeith Packard 32611a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 32621a56b1a2SImre Deak { 32631a56b1a2SImre Deak u32 hotplug; 32641a56b1a2SImre Deak 32651a56b1a2SImre Deak /* 32661a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 32671a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 32681a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 32691a56b1a2SImre Deak */ 32701a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 32711a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 32721a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 32731a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 32741a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 32751a56b1a2SImre Deak } 32761a56b1a2SImre Deak 327791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3278e4ce95aaSVille Syrjälä { 32791a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3280e4ce95aaSVille Syrjälä 328191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 32823a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 328391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 32843a3b3c7dSVille Syrjälä 32853a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 328691d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 328723bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 328891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 32893a3b3c7dSVille Syrjälä 32903a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 329123bb4cb5SVille Syrjälä } else { 3292e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 329391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3294e4ce95aaSVille Syrjälä 3295e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 32963a3b3c7dSVille Syrjälä } 3297e4ce95aaSVille Syrjälä 32981a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3299e4ce95aaSVille Syrjälä 330091d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3301e4ce95aaSVille Syrjälä } 3302e4ce95aaSVille Syrjälä 33032a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 33042a57d9ccSImre Deak u32 enabled_irqs) 3305e0a20ad7SShashank Sharma { 33062a57d9ccSImre Deak u32 hotplug; 3307e0a20ad7SShashank Sharma 3308a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 33092a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 33102a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 33112a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3312d252bf68SShubhangi Shrivastava 3313d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3314d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3315d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3316d252bf68SShubhangi Shrivastava 3317d252bf68SShubhangi Shrivastava /* 3318d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3319d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3320d252bf68SShubhangi Shrivastava */ 3321d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3322d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3323d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3324d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3325d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3326d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3327d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3328d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3329d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3330d252bf68SShubhangi Shrivastava 3331a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3332e0a20ad7SShashank Sharma } 3333e0a20ad7SShashank Sharma 33342a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33352a57d9ccSImre Deak { 33362a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 33372a57d9ccSImre Deak } 33382a57d9ccSImre Deak 33392a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 33402a57d9ccSImre Deak { 33412a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 33422a57d9ccSImre Deak 33432a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 33442a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 33452a57d9ccSImre Deak 33462a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 33472a57d9ccSImre Deak 33482a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 33492a57d9ccSImre Deak } 33502a57d9ccSImre Deak 3351d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3352d46da437SPaulo Zanoni { 3353fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 335482a28bcfSDaniel Vetter u32 mask; 3355d46da437SPaulo Zanoni 33566e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3357692a04cfSDaniel Vetter return; 3358692a04cfSDaniel Vetter 33596e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 33605c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 33614ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 33625c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 33634ebc6509SDhinakaran Pandiyan else 33644ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 33658664281bSPaulo Zanoni 33663488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 3367d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 33682a57d9ccSImre Deak 33692a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 33702a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 33711a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 33722a57d9ccSImre Deak else 33732a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3374d46da437SPaulo Zanoni } 3375d46da437SPaulo Zanoni 33760a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 33770a9a8c91SDaniel Vetter { 3378fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33790a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 33800a9a8c91SDaniel Vetter 33810a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 33820a9a8c91SDaniel Vetter 33830a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 33843c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 33850a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3386772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3387772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 33880a9a8c91SDaniel Vetter } 33890a9a8c91SDaniel Vetter 33900a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 33915db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3392f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 33930a9a8c91SDaniel Vetter } else { 33940a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 33950a9a8c91SDaniel Vetter } 33960a9a8c91SDaniel Vetter 33973488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33980a9a8c91SDaniel Vetter 3399b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 340078e68d36SImre Deak /* 340178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 340278e68d36SImre Deak * itself is enabled/disabled. 340378e68d36SImre Deak */ 3404f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 34050a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3406f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3407f4e9af4fSAkash Goel } 34080a9a8c91SDaniel Vetter 3409f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 34103488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 34110a9a8c91SDaniel Vetter } 34120a9a8c91SDaniel Vetter } 34130a9a8c91SDaniel Vetter 3414f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3415036a4a7dSZhenyu Wang { 3416fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34178e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 34188e76f8dcSPaulo Zanoni 3419b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 34208e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3421842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 34228e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 342323bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 342423bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 34258e76f8dcSPaulo Zanoni } else { 34268e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3427842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3428842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3429e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3430e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3431e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 34328e76f8dcSPaulo Zanoni } 3433036a4a7dSZhenyu Wang 34341ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3435036a4a7dSZhenyu Wang 3436622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3437622364b6SPaulo Zanoni 34383488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3439036a4a7dSZhenyu Wang 34400a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3441036a4a7dSZhenyu Wang 34421a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 34431a56b1a2SImre Deak 3444d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 34457fe0b973SKeith Packard 344650a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 34476005ce42SDaniel Vetter /* Enable PCU event interrupts 34486005ce42SDaniel Vetter * 34496005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 34504bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 34514bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3452d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3453fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3454d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3455f97108d1SJesse Barnes } 3456f97108d1SJesse Barnes 3457036a4a7dSZhenyu Wang return 0; 3458036a4a7dSZhenyu Wang } 3459036a4a7dSZhenyu Wang 3460f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3461f8b79e58SImre Deak { 346267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3463f8b79e58SImre Deak 3464f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3465f8b79e58SImre Deak return; 3466f8b79e58SImre Deak 3467f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3468f8b79e58SImre Deak 3469d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3470d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3471ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3472f8b79e58SImre Deak } 3473d6c69803SVille Syrjälä } 3474f8b79e58SImre Deak 3475f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3476f8b79e58SImre Deak { 347767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3478f8b79e58SImre Deak 3479f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3480f8b79e58SImre Deak return; 3481f8b79e58SImre Deak 3482f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3483f8b79e58SImre Deak 3484950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3485ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3486f8b79e58SImre Deak } 3487f8b79e58SImre Deak 34880e6c9a9eSVille Syrjälä 34890e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 34900e6c9a9eSVille Syrjälä { 3491fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34920e6c9a9eSVille Syrjälä 34930a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 34947e231dbeSJesse Barnes 3495ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34969918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3497ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3498ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3499ad22d106SVille Syrjälä 35007e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 350134c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 350220afbda2SDaniel Vetter 350320afbda2SDaniel Vetter return 0; 350420afbda2SDaniel Vetter } 350520afbda2SDaniel Vetter 3506abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3507abd58f01SBen Widawsky { 3508abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3509abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3510abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 351173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 351273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 351373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3514abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 351573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 351673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 351773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3518abd58f01SBen Widawsky 0, 351973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 352073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3521abd58f01SBen Widawsky }; 3522abd58f01SBen Widawsky 352398735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 352498735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 352598735739STvrtko Ursulin 3526f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3527f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 35289a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35299a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 353078e68d36SImre Deak /* 353178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 353226705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 353378e68d36SImre Deak */ 3534f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 35359a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3536abd58f01SBen Widawsky } 3537abd58f01SBen Widawsky 3538abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3539abd58f01SBen Widawsky { 3540770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3541770de83dSDamien Lespiau uint32_t de_pipe_enables; 35423a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 35433a3b3c7dSVille Syrjälä u32 de_port_enables; 354411825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 35453a3b3c7dSVille Syrjälä enum pipe pipe; 3546770de83dSDamien Lespiau 3547bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3548842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 35493a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 355088e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3551cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 35523a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 35533a3b3c7dSVille Syrjälä } else { 3554842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 35553a3b3c7dSVille Syrjälä } 3556770de83dSDamien Lespiau 3557770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3558770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3559770de83dSDamien Lespiau 35603a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3561cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3562a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3563a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 35643a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 35653a3b3c7dSVille Syrjälä 356613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 356713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 356813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3569abd58f01SBen Widawsky 3570055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3571f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3572813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3573813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3574813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 357535079899SPaulo Zanoni de_pipe_enables); 3576abd58f01SBen Widawsky 35773488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 35783488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 35792a57d9ccSImre Deak 35802a57d9ccSImre Deak if (IS_GEN9_LP(dev_priv)) 35812a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 35821a56b1a2SImre Deak else if (IS_BROADWELL(dev_priv)) 35831a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3584abd58f01SBen Widawsky } 3585abd58f01SBen Widawsky 3586abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3587abd58f01SBen Widawsky { 3588fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3589abd58f01SBen Widawsky 35906e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3591622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3592622364b6SPaulo Zanoni 3593abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3594abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3595abd58f01SBen Widawsky 35966e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3597abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3598abd58f01SBen Widawsky 3599e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3600abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3601abd58f01SBen Widawsky 3602abd58f01SBen Widawsky return 0; 3603abd58f01SBen Widawsky } 3604abd58f01SBen Widawsky 360543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 360643f328d7SVille Syrjälä { 3607fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 360843f328d7SVille Syrjälä 360943f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 361043f328d7SVille Syrjälä 3611ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36129918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3613ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3614ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3615ad22d106SVille Syrjälä 3616e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 361743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 361843f328d7SVille Syrjälä 361943f328d7SVille Syrjälä return 0; 362043f328d7SVille Syrjälä } 362143f328d7SVille Syrjälä 36226bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 3623c2798b19SChris Wilson { 3624fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3625c2798b19SChris Wilson 362644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 362744d9241eSVille Syrjälä 3628d420a50cSVille Syrjälä I915_WRITE16(HWSTAM, 0xffff); 3629d420a50cSVille Syrjälä 3630e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 3631c2798b19SChris Wilson } 3632c2798b19SChris Wilson 3633c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3634c2798b19SChris Wilson { 3635fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3636e9e9848aSVille Syrjälä u16 enable_mask; 3637c2798b19SChris Wilson 3638045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 3639045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3640c2798b19SChris Wilson 3641c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3642c2798b19SChris Wilson dev_priv->irq_mask = 3643c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3644842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 3645c2798b19SChris Wilson 3646e9e9848aSVille Syrjälä enable_mask = 3647c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3648c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3649e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3650e9e9848aSVille Syrjälä 3651e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3652c2798b19SChris Wilson 3653379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3654379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3655d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3656755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3657755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3658d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3659379ef82dSDaniel Vetter 3660c2798b19SChris Wilson return 0; 3661c2798b19SChris Wilson } 3662c2798b19SChris Wilson 3663ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3664c2798b19SChris Wilson { 366545a83f84SDaniel Vetter struct drm_device *dev = arg; 3666fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3667af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3668c2798b19SChris Wilson 36692dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36702dd2a883SImre Deak return IRQ_NONE; 36712dd2a883SImre Deak 36721f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36731f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 36741f814dacSImre Deak 3675af722d28SVille Syrjälä do { 3676af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 3677af722d28SVille Syrjälä u16 iir; 3678af722d28SVille Syrjälä 3679c2798b19SChris Wilson iir = I915_READ16(IIR); 3680c2798b19SChris Wilson if (iir == 0) 3681af722d28SVille Syrjälä break; 3682c2798b19SChris Wilson 3683af722d28SVille Syrjälä ret = IRQ_HANDLED; 3684c2798b19SChris Wilson 3685eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3686eb64343cSVille Syrjälä * signalled in iir */ 3687eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3688c2798b19SChris Wilson 3689fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 3690c2798b19SChris Wilson 3691c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 36923b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3693c2798b19SChris Wilson 3694af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3695af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3696af722d28SVille Syrjälä 3697eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3698af722d28SVille Syrjälä } while (0); 3699c2798b19SChris Wilson 37001f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 37011f814dacSImre Deak 37021f814dacSImre Deak return ret; 3703c2798b19SChris Wilson } 3704c2798b19SChris Wilson 37056bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 3706a266c7d5SChris Wilson { 3707fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3708a266c7d5SChris Wilson 370956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37100706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3711a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3712a266c7d5SChris Wilson } 3713a266c7d5SChris Wilson 371444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 371544d9241eSVille Syrjälä 3716d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 371744d9241eSVille Syrjälä 3718ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 3719a266c7d5SChris Wilson } 3720a266c7d5SChris Wilson 3721a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3722a266c7d5SChris Wilson { 3723fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 372438bde180SChris Wilson u32 enable_mask; 3725a266c7d5SChris Wilson 3726045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3727045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 372838bde180SChris Wilson 372938bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 373038bde180SChris Wilson dev_priv->irq_mask = 373138bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 373238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3733842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 373438bde180SChris Wilson 373538bde180SChris Wilson enable_mask = 373638bde180SChris Wilson I915_ASLE_INTERRUPT | 373738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 373838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 373938bde180SChris Wilson I915_USER_INTERRUPT; 374038bde180SChris Wilson 374156b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3742a266c7d5SChris Wilson /* Enable in IER... */ 3743a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3744a266c7d5SChris Wilson /* and unmask in IMR */ 3745a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3746a266c7d5SChris Wilson } 3747a266c7d5SChris Wilson 3748ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3749a266c7d5SChris Wilson 3750379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3751379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3752d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3753755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3754755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3755d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3756379ef82dSDaniel Vetter 3757c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 3758c30bb1fdSVille Syrjälä 375920afbda2SDaniel Vetter return 0; 376020afbda2SDaniel Vetter } 376120afbda2SDaniel Vetter 3762ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3763a266c7d5SChris Wilson { 376445a83f84SDaniel Vetter struct drm_device *dev = arg; 3765fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3766af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3767a266c7d5SChris Wilson 37682dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37692dd2a883SImre Deak return IRQ_NONE; 37702dd2a883SImre Deak 37711f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37721f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 37731f814dacSImre Deak 377438bde180SChris Wilson do { 3775eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 3776af722d28SVille Syrjälä u32 hotplug_status = 0; 3777af722d28SVille Syrjälä u32 iir; 3778a266c7d5SChris Wilson 3779af722d28SVille Syrjälä iir = I915_READ(IIR); 3780af722d28SVille Syrjälä if (iir == 0) 3781af722d28SVille Syrjälä break; 3782af722d28SVille Syrjälä 3783af722d28SVille Syrjälä ret = IRQ_HANDLED; 3784af722d28SVille Syrjälä 3785af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3786af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3787af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3788a266c7d5SChris Wilson 3789eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3790eb64343cSVille Syrjälä * signalled in iir */ 3791eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3792a266c7d5SChris Wilson 3793fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 3794a266c7d5SChris Wilson 3795a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 37963b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3797a266c7d5SChris Wilson 3798af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3799af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3800a266c7d5SChris Wilson 3801af722d28SVille Syrjälä if (hotplug_status) 3802af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3803af722d28SVille Syrjälä 3804af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3805af722d28SVille Syrjälä } while (0); 3806a266c7d5SChris Wilson 38071f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 38081f814dacSImre Deak 3809a266c7d5SChris Wilson return ret; 3810a266c7d5SChris Wilson } 3811a266c7d5SChris Wilson 38126bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 3813a266c7d5SChris Wilson { 3814fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3815a266c7d5SChris Wilson 38160706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3817a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3818a266c7d5SChris Wilson 381944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 382044d9241eSVille Syrjälä 3821d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 382244d9241eSVille Syrjälä 3823ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 3824a266c7d5SChris Wilson } 3825a266c7d5SChris Wilson 3826a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3827a266c7d5SChris Wilson { 3828fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3829bbba0a97SChris Wilson u32 enable_mask; 3830a266c7d5SChris Wilson u32 error_mask; 3831a266c7d5SChris Wilson 3832045cebd2SVille Syrjälä /* 3833045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3834045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3835045cebd2SVille Syrjälä */ 3836045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3837045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3838045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3839045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3840045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3841045cebd2SVille Syrjälä } else { 3842045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3843045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3844045cebd2SVille Syrjälä } 3845045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3846045cebd2SVille Syrjälä 3847a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3848c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3849c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3850adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3851bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3852bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3853bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3854bbba0a97SChris Wilson 3855c30bb1fdSVille Syrjälä enable_mask = 3856c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3857c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3858c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3859c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3860c30bb1fdSVille Syrjälä I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3861c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3862bbba0a97SChris Wilson 386391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3864bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3865a266c7d5SChris Wilson 3866c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3867c30bb1fdSVille Syrjälä 3868b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3869b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3870d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3871755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3872755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3873755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3874d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3875a266c7d5SChris Wilson 387691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 387720afbda2SDaniel Vetter 387820afbda2SDaniel Vetter return 0; 387920afbda2SDaniel Vetter } 388020afbda2SDaniel Vetter 388191d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 388220afbda2SDaniel Vetter { 388320afbda2SDaniel Vetter u32 hotplug_en; 388420afbda2SDaniel Vetter 388567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3886b5ea2d56SDaniel Vetter 3887adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3888e5868a31SEgbert Eich /* enable bits are the same for all generations */ 388991d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3890a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3891a266c7d5SChris Wilson to generate a spurious hotplug event about three 3892a266c7d5SChris Wilson seconds later. So just do it once. 3893a266c7d5SChris Wilson */ 389491d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3895a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3896a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3897a266c7d5SChris Wilson 3898a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 38990706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3900f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3901f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3902f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 39030706f17cSEgbert Eich hotplug_en); 3904a266c7d5SChris Wilson } 3905a266c7d5SChris Wilson 3906ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3907a266c7d5SChris Wilson { 390845a83f84SDaniel Vetter struct drm_device *dev = arg; 3909fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3910af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3911a266c7d5SChris Wilson 39122dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39132dd2a883SImre Deak return IRQ_NONE; 39142dd2a883SImre Deak 39151f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39161f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39171f814dacSImre Deak 3918af722d28SVille Syrjälä do { 3919eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 3920af722d28SVille Syrjälä u32 hotplug_status = 0; 3921af722d28SVille Syrjälä u32 iir; 39222c8ba29fSChris Wilson 3923af722d28SVille Syrjälä iir = I915_READ(IIR); 3924af722d28SVille Syrjälä if (iir == 0) 3925af722d28SVille Syrjälä break; 3926af722d28SVille Syrjälä 3927af722d28SVille Syrjälä ret = IRQ_HANDLED; 3928af722d28SVille Syrjälä 3929af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3930af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3931a266c7d5SChris Wilson 3932eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3933eb64343cSVille Syrjälä * signalled in iir */ 3934eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3935a266c7d5SChris Wilson 3936fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 3937a266c7d5SChris Wilson 3938a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 39393b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3940af722d28SVille Syrjälä 3941a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 39423b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 3943a266c7d5SChris Wilson 3944af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3945af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3946515ac2bbSDaniel Vetter 3947af722d28SVille Syrjälä if (hotplug_status) 3948af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3949af722d28SVille Syrjälä 3950af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3951af722d28SVille Syrjälä } while (0); 3952a266c7d5SChris Wilson 39531f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 39541f814dacSImre Deak 3955a266c7d5SChris Wilson return ret; 3956a266c7d5SChris Wilson } 3957a266c7d5SChris Wilson 3958fca52a55SDaniel Vetter /** 3959fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 3960fca52a55SDaniel Vetter * @dev_priv: i915 device instance 3961fca52a55SDaniel Vetter * 3962fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 3963fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 3964fca52a55SDaniel Vetter */ 3965b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 3966f71d4af4SJesse Barnes { 396791c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 3968cefcff8fSJoonas Lahtinen int i; 39698b2e326dSChris Wilson 397077913b39SJani Nikula intel_hpd_init_work(dev_priv); 397177913b39SJani Nikula 3972c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3973cefcff8fSJoonas Lahtinen 3974a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 3975cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3976cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 39778b2e326dSChris Wilson 39784805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 397926705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 398026705e20SSagar Arun Kamble 3981a6706b45SDeepak S /* Let's track the enabled rps events */ 3982666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 39836c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 3984e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 398531685c25SDeepak S else 3986a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 3987a6706b45SDeepak S 39885dd04556SSagar Arun Kamble dev_priv->rps.pm_intrmsk_mbz = 0; 39891800ad25SSagar Arun Kamble 39901800ad25SSagar Arun Kamble /* 3991acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 39921800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 39931800ad25SSagar Arun Kamble * 39941800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 39951800ad25SSagar Arun Kamble */ 3996bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 39975dd04556SSagar Arun Kamble dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 39981800ad25SSagar Arun Kamble 3999bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4000655d49efSChris Wilson dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 40011800ad25SSagar Arun Kamble 4002b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 40034194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 40044cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4005bca2bf2aSPandiyan, Dhinakaran } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 4006f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4007fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4008391f75e2SVille Syrjälä } else { 4009391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4010391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4011f71d4af4SJesse Barnes } 4012f71d4af4SJesse Barnes 401321da2700SVille Syrjälä /* 401421da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 401521da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 401621da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 401721da2700SVille Syrjälä */ 4018b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 401921da2700SVille Syrjälä dev->vblank_disable_immediate = true; 402021da2700SVille Syrjälä 4021262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4022262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4023262fd485SChris Wilson * special care to avoid writing any of the display block registers 4024262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4025262fd485SChris Wilson * in this case to the runtime pm. 4026262fd485SChris Wilson */ 4027262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4028262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4029262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4030262fd485SChris Wilson 4031317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4032317eaa95SLyude 40331bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4034f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4035f71d4af4SJesse Barnes 4036b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 403743f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 40386bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 403943f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 40406bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 404186e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 404286e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 404343f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4044b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 40457e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 40466bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 40477e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 40486bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 404986e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 405086e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4051fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4052bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4053abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4054723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4055abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 40566bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4057abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4058abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4059cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4060e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 40617b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 40627b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 40636dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 40646dbf30ceSVille Syrjälä else 40653a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 40666e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4067f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4068723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4069f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 40706bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4071f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4072f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4073e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4074f71d4af4SJesse Barnes } else { 40757e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 40766bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4077c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4078c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 40796bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 408086e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 408186e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 40827e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 40836bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4084a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 40856bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4086a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 408786e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 408886e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4089c2798b19SChris Wilson } else { 40906bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4091a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 40926bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4093a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 409486e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 409586e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4096c2798b19SChris Wilson } 4097778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4098778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4099f71d4af4SJesse Barnes } 4100f71d4af4SJesse Barnes } 410120afbda2SDaniel Vetter 4102fca52a55SDaniel Vetter /** 4103cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4104cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4105cefcff8fSJoonas Lahtinen * 4106cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4107cefcff8fSJoonas Lahtinen */ 4108cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4109cefcff8fSJoonas Lahtinen { 4110cefcff8fSJoonas Lahtinen int i; 4111cefcff8fSJoonas Lahtinen 4112cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4113cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4114cefcff8fSJoonas Lahtinen } 4115cefcff8fSJoonas Lahtinen 4116cefcff8fSJoonas Lahtinen /** 4117fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4118fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4119fca52a55SDaniel Vetter * 4120fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4121fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4122fca52a55SDaniel Vetter * 4123fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4124fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4125fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4126fca52a55SDaniel Vetter */ 41272aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 41282aeb7d3aSDaniel Vetter { 41292aeb7d3aSDaniel Vetter /* 41302aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 41312aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 41322aeb7d3aSDaniel Vetter * special cases in our ordering checks. 41332aeb7d3aSDaniel Vetter */ 41342aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 41352aeb7d3aSDaniel Vetter 413691c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 41372aeb7d3aSDaniel Vetter } 41382aeb7d3aSDaniel Vetter 4139fca52a55SDaniel Vetter /** 4140fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4141fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4142fca52a55SDaniel Vetter * 4143fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4144fca52a55SDaniel Vetter * resources acquired in the init functions. 4145fca52a55SDaniel Vetter */ 41462aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 41472aeb7d3aSDaniel Vetter { 414891c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 41492aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 41502aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 41512aeb7d3aSDaniel Vetter } 41522aeb7d3aSDaniel Vetter 4153fca52a55SDaniel Vetter /** 4154fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4155fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4156fca52a55SDaniel Vetter * 4157fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4158fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4159fca52a55SDaniel Vetter */ 4160b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4161c67a470bSPaulo Zanoni { 416291c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 41632aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 416491c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4165c67a470bSPaulo Zanoni } 4166c67a470bSPaulo Zanoni 4167fca52a55SDaniel Vetter /** 4168fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4169fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4170fca52a55SDaniel Vetter * 4171fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4172fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4173fca52a55SDaniel Vetter */ 4174b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4175c67a470bSPaulo Zanoni { 41762aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 417791c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 417891c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4179c67a470bSPaulo Zanoni } 4180