1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 67036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 68995b6762SChris Wilson static void 69f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 70036a4a7dSZhenyu Wang { 711ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 721ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 731ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 743143a2bfSChris Wilson POSTING_READ(DEIMR); 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang } 77036a4a7dSZhenyu Wang 78036a4a7dSZhenyu Wang static inline void 79f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 80036a4a7dSZhenyu Wang { 811ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 821ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 831ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 843143a2bfSChris Wilson POSTING_READ(DEIMR); 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang } 87036a4a7dSZhenyu Wang 887c463586SKeith Packard void 897c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 907c463586SKeith Packard { 917c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 929db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 937c463586SKeith Packard 947c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 957c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 967c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 973143a2bfSChris Wilson POSTING_READ(reg); 987c463586SKeith Packard } 997c463586SKeith Packard } 1007c463586SKeith Packard 1017c463586SKeith Packard void 1027c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1037c463586SKeith Packard { 1047c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1059db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 1067c463586SKeith Packard 1077c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1087c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1093143a2bfSChris Wilson POSTING_READ(reg); 1107c463586SKeith Packard } 1117c463586SKeith Packard } 1127c463586SKeith Packard 113c0e09200SDave Airlie /** 11401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 11501c66889SZhao Yakui */ 11601c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 11701c66889SZhao Yakui { 1181ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1191ec14ad3SChris Wilson unsigned long irqflags; 1201ec14ad3SChris Wilson 1211ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 12201c66889SZhao Yakui 123c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 124f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 125edcb49caSZhao Yakui else { 12601c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 127d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 128a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 129edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 130d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 131edcb49caSZhao Yakui } 1321ec14ad3SChris Wilson 1331ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13401c66889SZhao Yakui } 13501c66889SZhao Yakui 13601c66889SZhao Yakui /** 1370a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1380a3e67a4SJesse Barnes * @dev: DRM device 1390a3e67a4SJesse Barnes * @pipe: pipe to check 1400a3e67a4SJesse Barnes * 1410a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1420a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1430a3e67a4SJesse Barnes * before reading such registers if unsure. 1440a3e67a4SJesse Barnes */ 1450a3e67a4SJesse Barnes static int 1460a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1470a3e67a4SJesse Barnes { 1480a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1495eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1500a3e67a4SJesse Barnes } 1510a3e67a4SJesse Barnes 15242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 15342f52ef8SKeith Packard * we use as a pipe index 15442f52ef8SKeith Packard */ 155f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1560a3e67a4SJesse Barnes { 1570a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1580a3e67a4SJesse Barnes unsigned long high_frame; 1590a3e67a4SJesse Barnes unsigned long low_frame; 1605eddb70bSChris Wilson u32 high1, high2, low; 1610a3e67a4SJesse Barnes 1620a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 16344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1649db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1650a3e67a4SJesse Barnes return 0; 1660a3e67a4SJesse Barnes } 1670a3e67a4SJesse Barnes 1689db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1699db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1705eddb70bSChris Wilson 1710a3e67a4SJesse Barnes /* 1720a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1730a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1740a3e67a4SJesse Barnes * register. 1750a3e67a4SJesse Barnes */ 1760a3e67a4SJesse Barnes do { 1775eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1785eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1795eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1800a3e67a4SJesse Barnes } while (high1 != high2); 1810a3e67a4SJesse Barnes 1825eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1835eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1845eddb70bSChris Wilson return (high1 << 8) | low; 1850a3e67a4SJesse Barnes } 1860a3e67a4SJesse Barnes 187f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1889880b7a5SJesse Barnes { 1899880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1909db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1919880b7a5SJesse Barnes 1929880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 19344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1949db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1959880b7a5SJesse Barnes return 0; 1969880b7a5SJesse Barnes } 1979880b7a5SJesse Barnes 1989880b7a5SJesse Barnes return I915_READ(reg); 1999880b7a5SJesse Barnes } 2009880b7a5SJesse Barnes 201f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 2020af7e4dfSMario Kleiner int *vpos, int *hpos) 2030af7e4dfSMario Kleiner { 2040af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2050af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 2060af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 2070af7e4dfSMario Kleiner bool in_vbl = true; 2080af7e4dfSMario Kleiner int ret = 0; 2090af7e4dfSMario Kleiner 2100af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 2110af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 2129db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2130af7e4dfSMario Kleiner return 0; 2140af7e4dfSMario Kleiner } 2150af7e4dfSMario Kleiner 2160af7e4dfSMario Kleiner /* Get vtotal. */ 2170af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 2180af7e4dfSMario Kleiner 2190af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2200af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2210af7e4dfSMario Kleiner * scanout position from Display scan line register. 2220af7e4dfSMario Kleiner */ 2230af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2240af7e4dfSMario Kleiner 2250af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2260af7e4dfSMario Kleiner * horizontal scanout position. 2270af7e4dfSMario Kleiner */ 2280af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2290af7e4dfSMario Kleiner *hpos = 0; 2300af7e4dfSMario Kleiner } else { 2310af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2320af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2330af7e4dfSMario Kleiner * scanout position. 2340af7e4dfSMario Kleiner */ 2350af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2380af7e4dfSMario Kleiner *vpos = position / htotal; 2390af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2400af7e4dfSMario Kleiner } 2410af7e4dfSMario Kleiner 2420af7e4dfSMario Kleiner /* Query vblank area. */ 2430af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2440af7e4dfSMario Kleiner 2450af7e4dfSMario Kleiner /* Test position against vblank region. */ 2460af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2470af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2480af7e4dfSMario Kleiner 2490af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2500af7e4dfSMario Kleiner in_vbl = false; 2510af7e4dfSMario Kleiner 2520af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2530af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2540af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2550af7e4dfSMario Kleiner 2560af7e4dfSMario Kleiner /* Readouts valid? */ 2570af7e4dfSMario Kleiner if (vbl > 0) 2580af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2590af7e4dfSMario Kleiner 2600af7e4dfSMario Kleiner /* In vblank? */ 2610af7e4dfSMario Kleiner if (in_vbl) 2620af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2630af7e4dfSMario Kleiner 2640af7e4dfSMario Kleiner return ret; 2650af7e4dfSMario Kleiner } 2660af7e4dfSMario Kleiner 267f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2680af7e4dfSMario Kleiner int *max_error, 2690af7e4dfSMario Kleiner struct timeval *vblank_time, 2700af7e4dfSMario Kleiner unsigned flags) 2710af7e4dfSMario Kleiner { 2724041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2734041b853SChris Wilson struct drm_crtc *crtc; 2740af7e4dfSMario Kleiner 2754041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2764041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2770af7e4dfSMario Kleiner return -EINVAL; 2780af7e4dfSMario Kleiner } 2790af7e4dfSMario Kleiner 2800af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2814041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2824041b853SChris Wilson if (crtc == NULL) { 2834041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2844041b853SChris Wilson return -EINVAL; 2854041b853SChris Wilson } 2864041b853SChris Wilson 2874041b853SChris Wilson if (!crtc->enabled) { 2884041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2894041b853SChris Wilson return -EBUSY; 2904041b853SChris Wilson } 2910af7e4dfSMario Kleiner 2920af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2934041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2944041b853SChris Wilson vblank_time, flags, 2954041b853SChris Wilson crtc); 2960af7e4dfSMario Kleiner } 2970af7e4dfSMario Kleiner 2985ca58282SJesse Barnes /* 2995ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 3005ca58282SJesse Barnes */ 3015ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 3025ca58282SJesse Barnes { 3035ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3045ca58282SJesse Barnes hotplug_work); 3055ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 306c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 3074ef69c7aSChris Wilson struct intel_encoder *encoder; 3085ca58282SJesse Barnes 309a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 310e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 311e67189abSJesse Barnes 3124ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 3134ef69c7aSChris Wilson if (encoder->hot_plug) 3144ef69c7aSChris Wilson encoder->hot_plug(encoder); 315c31c4ba3SKeith Packard 31640ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 31740ee3381SKeith Packard 3185ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 319eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3205ca58282SJesse Barnes } 3215ca58282SJesse Barnes 322f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 323f97108d1SJesse Barnes { 324f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 325b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 326f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 327f97108d1SJesse Barnes 3287648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 329b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 330b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 331f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 332f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 333f97108d1SJesse Barnes 334f97108d1SJesse Barnes /* Handle RCS change request from hw */ 335b5b72e89SMatthew Garrett if (busy_up > max_avg) { 336f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 337f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 338f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 339f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 340b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 341f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 342f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 343f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 344f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 345f97108d1SJesse Barnes } 346f97108d1SJesse Barnes 3477648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 348f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 349f97108d1SJesse Barnes 350f97108d1SJesse Barnes return; 351f97108d1SJesse Barnes } 352f97108d1SJesse Barnes 353549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 354549f7365SChris Wilson struct intel_ring_buffer *ring) 355549f7365SChris Wilson { 356549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 357475553deSChris Wilson u32 seqno; 3589862e600SChris Wilson 359475553deSChris Wilson if (ring->obj == NULL) 360475553deSChris Wilson return; 361475553deSChris Wilson 362475553deSChris Wilson seqno = ring->get_seqno(ring); 363db53a302SChris Wilson trace_i915_gem_request_complete(ring, seqno); 3649862e600SChris Wilson 3659862e600SChris Wilson ring->irq_seqno = seqno; 366549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3673e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 368549f7365SChris Wilson dev_priv->hangcheck_count = 0; 369549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 3703e0dc6b0SBen Widawsky jiffies + 3713e0dc6b0SBen Widawsky msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 3723e0dc6b0SBen Widawsky } 373549f7365SChris Wilson } 374549f7365SChris Wilson 3754912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3763b8d8d91SJesse Barnes { 3774912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3784912d041SBen Widawsky rps_work); 3793b8d8d91SJesse Barnes u8 new_delay = dev_priv->cur_delay; 3804912d041SBen Widawsky u32 pm_iir, pm_imr; 3813b8d8d91SJesse Barnes 3824912d041SBen Widawsky spin_lock_irq(&dev_priv->rps_lock); 3834912d041SBen Widawsky pm_iir = dev_priv->pm_iir; 3844912d041SBen Widawsky dev_priv->pm_iir = 0; 3854912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 386a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 3874912d041SBen Widawsky spin_unlock_irq(&dev_priv->rps_lock); 3884912d041SBen Widawsky 3893b8d8d91SJesse Barnes if (!pm_iir) 3903b8d8d91SJesse Barnes return; 3913b8d8d91SJesse Barnes 3924912d041SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 3933b8d8d91SJesse Barnes if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 3943b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 3953b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay + 1; 3963b8d8d91SJesse Barnes if (new_delay > dev_priv->max_delay) 3973b8d8d91SJesse Barnes new_delay = dev_priv->max_delay; 3983b8d8d91SJesse Barnes } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) { 3994912d041SBen Widawsky gen6_gt_force_wake_get(dev_priv); 4003b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 4013b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay - 1; 4023b8d8d91SJesse Barnes if (new_delay < dev_priv->min_delay) { 4033b8d8d91SJesse Barnes new_delay = dev_priv->min_delay; 4043b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 4053b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) | 4063b8d8d91SJesse Barnes ((new_delay << 16) & 0x3f0000)); 4073b8d8d91SJesse Barnes } else { 4083b8d8d91SJesse Barnes /* Make sure we continue to get down interrupts 4093b8d8d91SJesse Barnes * until we hit the minimum frequency */ 4103b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 4113b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000); 4123b8d8d91SJesse Barnes } 4134912d041SBen Widawsky gen6_gt_force_wake_put(dev_priv); 4143b8d8d91SJesse Barnes } 4153b8d8d91SJesse Barnes 4164912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 4173b8d8d91SJesse Barnes dev_priv->cur_delay = new_delay; 4183b8d8d91SJesse Barnes 4194912d041SBen Widawsky /* 4204912d041SBen Widawsky * rps_lock not held here because clearing is non-destructive. There is 4214912d041SBen Widawsky * an *extremely* unlikely race with gen6_rps_enable() that is prevented 4224912d041SBen Widawsky * by holding struct_mutex for the duration of the write. 4234912d041SBen Widawsky */ 4244912d041SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 4253b8d8d91SJesse Barnes } 4263b8d8d91SJesse Barnes 427776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev) 428776ad806SJesse Barnes { 429776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 430776ad806SJesse Barnes u32 pch_iir; 4319db4a9c7SJesse Barnes int pipe; 432776ad806SJesse Barnes 433776ad806SJesse Barnes pch_iir = I915_READ(SDEIIR); 434776ad806SJesse Barnes 435776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 436776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 437776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 438776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 439776ad806SJesse Barnes 440776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 441776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 442776ad806SJesse Barnes 443776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 444776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 445776ad806SJesse Barnes 446776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 447776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 448776ad806SJesse Barnes 449776ad806SJesse Barnes if (pch_iir & SDE_POISON) 450776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 451776ad806SJesse Barnes 4529db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 4539db4a9c7SJesse Barnes for_each_pipe(pipe) 4549db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 4559db4a9c7SJesse Barnes pipe_name(pipe), 4569db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 457776ad806SJesse Barnes 458776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 459776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 460776ad806SJesse Barnes 461776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 462776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 463776ad806SJesse Barnes 464776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 465776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 466776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 467776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 468776ad806SJesse Barnes } 469776ad806SJesse Barnes 470f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) 471b1f14ad0SJesse Barnes { 472b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 473b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 474b1f14ad0SJesse Barnes int ret = IRQ_NONE; 475b1f14ad0SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 476b1f14ad0SJesse Barnes struct drm_i915_master_private *master_priv; 477b1f14ad0SJesse Barnes 478b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 479b1f14ad0SJesse Barnes 480b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 481b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 482b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 483b1f14ad0SJesse Barnes POSTING_READ(DEIER); 484b1f14ad0SJesse Barnes 485b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 486b1f14ad0SJesse Barnes gt_iir = I915_READ(GTIIR); 487b1f14ad0SJesse Barnes pch_iir = I915_READ(SDEIIR); 488b1f14ad0SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 489b1f14ad0SJesse Barnes 490b1f14ad0SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0) 491b1f14ad0SJesse Barnes goto done; 492b1f14ad0SJesse Barnes 493b1f14ad0SJesse Barnes ret = IRQ_HANDLED; 494b1f14ad0SJesse Barnes 495b1f14ad0SJesse Barnes if (dev->primary->master) { 496b1f14ad0SJesse Barnes master_priv = dev->primary->master->driver_priv; 497b1f14ad0SJesse Barnes if (master_priv->sarea_priv) 498b1f14ad0SJesse Barnes master_priv->sarea_priv->last_dispatch = 499b1f14ad0SJesse Barnes READ_BREADCRUMB(dev_priv); 500b1f14ad0SJesse Barnes } 501b1f14ad0SJesse Barnes 502b1f14ad0SJesse Barnes if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 503b1f14ad0SJesse Barnes notify_ring(dev, &dev_priv->ring[RCS]); 504b1f14ad0SJesse Barnes if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT) 505b1f14ad0SJesse Barnes notify_ring(dev, &dev_priv->ring[VCS]); 506b1f14ad0SJesse Barnes if (gt_iir & GT_BLT_USER_INTERRUPT) 507b1f14ad0SJesse Barnes notify_ring(dev, &dev_priv->ring[BCS]); 508b1f14ad0SJesse Barnes 509b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 510b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 511b1f14ad0SJesse Barnes 512b1f14ad0SJesse Barnes if (de_iir & DE_PLANEA_FLIP_DONE_IVB) { 513b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 0); 514b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 0); 515b1f14ad0SJesse Barnes } 516b1f14ad0SJesse Barnes 517b1f14ad0SJesse Barnes if (de_iir & DE_PLANEB_FLIP_DONE_IVB) { 518b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 1); 519b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 1); 520b1f14ad0SJesse Barnes } 521b1f14ad0SJesse Barnes 522b1f14ad0SJesse Barnes if (de_iir & DE_PIPEA_VBLANK_IVB) 523b1f14ad0SJesse Barnes drm_handle_vblank(dev, 0); 524b1f14ad0SJesse Barnes 525f6b07f45SDan Carpenter if (de_iir & DE_PIPEB_VBLANK_IVB) 526b1f14ad0SJesse Barnes drm_handle_vblank(dev, 1); 527b1f14ad0SJesse Barnes 528b1f14ad0SJesse Barnes /* check event from PCH */ 529b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 530b1f14ad0SJesse Barnes if (pch_iir & SDE_HOTPLUG_MASK_CPT) 531b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->hotplug_work); 532b1f14ad0SJesse Barnes pch_irq_handler(dev); 533b1f14ad0SJesse Barnes } 534b1f14ad0SJesse Barnes 535b1f14ad0SJesse Barnes if (pm_iir & GEN6_PM_DEFERRED_EVENTS) { 536b1f14ad0SJesse Barnes unsigned long flags; 537b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->rps_lock, flags); 538b1f14ad0SJesse Barnes WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n"); 539b1f14ad0SJesse Barnes dev_priv->pm_iir |= pm_iir; 5404fb066abSDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir); 5414fb066abSDaniel Vetter POSTING_READ(GEN6_PMIMR); 542b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->rps_lock, flags); 543b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->rps_work); 544b1f14ad0SJesse Barnes } 545b1f14ad0SJesse Barnes 546b1f14ad0SJesse Barnes /* should clear PCH hotplug event before clear CPU irq */ 547b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, pch_iir); 548b1f14ad0SJesse Barnes I915_WRITE(GTIIR, gt_iir); 549b1f14ad0SJesse Barnes I915_WRITE(DEIIR, de_iir); 550b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 551b1f14ad0SJesse Barnes 552b1f14ad0SJesse Barnes done: 553b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 554b1f14ad0SJesse Barnes POSTING_READ(DEIER); 555b1f14ad0SJesse Barnes 556b1f14ad0SJesse Barnes return ret; 557b1f14ad0SJesse Barnes } 558b1f14ad0SJesse Barnes 559f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) 560036a4a7dSZhenyu Wang { 5614697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 562036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 563036a4a7dSZhenyu Wang int ret = IRQ_NONE; 5643b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 5652d7b8366SYuanhan Liu u32 hotplug_mask; 566036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 567881f47b6SXiang, Haihao u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT; 568881f47b6SXiang, Haihao 5694697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 5704697995bSJesse Barnes 571881f47b6SXiang, Haihao if (IS_GEN6(dev)) 572881f47b6SXiang, Haihao bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT; 573036a4a7dSZhenyu Wang 5742d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 5752d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 5762d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 5773143a2bfSChris Wilson POSTING_READ(DEIER); 5782d109a84SZou, Nanhai 579036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 580036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 581c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 5823b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 583036a4a7dSZhenyu Wang 5843b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 5853b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 586c7c85101SZou Nan hai goto done; 587036a4a7dSZhenyu Wang 5882d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 5892d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 5902d7b8366SYuanhan Liu else 5912d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 5922d7b8366SYuanhan Liu 593036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 594036a4a7dSZhenyu Wang 595036a4a7dSZhenyu Wang if (dev->primary->master) { 596036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 597036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 598036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 599036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 600036a4a7dSZhenyu Wang } 601036a4a7dSZhenyu Wang 602c6df541cSChris Wilson if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 6031ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 604881f47b6SXiang, Haihao if (gt_iir & bsd_usr_interrupt) 6051ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 6061ec14ad3SChris Wilson if (gt_iir & GT_BLT_USER_INTERRUPT) 6071ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[BCS]); 608036a4a7dSZhenyu Wang 60901c66889SZhao Yakui if (de_iir & DE_GSE) 6103b617967SChris Wilson intel_opregion_gse_intr(dev); 61101c66889SZhao Yakui 612f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 613013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 6142bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 615013d5aa2SJesse Barnes } 616013d5aa2SJesse Barnes 617f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 618f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 6192bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 620013d5aa2SJesse Barnes } 621c062df61SLi Peng 622f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 623f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 624f072d2e7SZhenyu Wang 625f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 626f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 627f072d2e7SZhenyu Wang 628c650156aSZhenyu Wang /* check event from PCH */ 629776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 630776ad806SJesse Barnes if (pch_iir & hotplug_mask) 631c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 632776ad806SJesse Barnes pch_irq_handler(dev); 633776ad806SJesse Barnes } 634c650156aSZhenyu Wang 635f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 6367648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 637f97108d1SJesse Barnes i915_handle_rps_change(dev); 638f97108d1SJesse Barnes } 639f97108d1SJesse Barnes 6404912d041SBen Widawsky if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) { 6414912d041SBen Widawsky /* 6424912d041SBen Widawsky * IIR bits should never already be set because IMR should 6434912d041SBen Widawsky * prevent an interrupt from being shown in IIR. The warning 6444912d041SBen Widawsky * displays a case where we've unsafely cleared 6454912d041SBen Widawsky * dev_priv->pm_iir. Although missing an interrupt of the same 6464912d041SBen Widawsky * type is not a problem, it displays a problem in the logic. 6474912d041SBen Widawsky * 6484912d041SBen Widawsky * The mask bit in IMR is cleared by rps_work. 6494912d041SBen Widawsky */ 6504912d041SBen Widawsky unsigned long flags; 6514912d041SBen Widawsky spin_lock_irqsave(&dev_priv->rps_lock, flags); 6524912d041SBen Widawsky WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n"); 6534912d041SBen Widawsky dev_priv->pm_iir |= pm_iir; 6544fb066abSDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir); 6554fb066abSDaniel Vetter POSTING_READ(GEN6_PMIMR); 6564912d041SBen Widawsky spin_unlock_irqrestore(&dev_priv->rps_lock, flags); 6574912d041SBen Widawsky queue_work(dev_priv->wq, &dev_priv->rps_work); 6584912d041SBen Widawsky } 6593b8d8d91SJesse Barnes 660c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 661c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 662c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 663c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 6644912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 665036a4a7dSZhenyu Wang 666c7c85101SZou Nan hai done: 6672d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 6683143a2bfSChris Wilson POSTING_READ(DEIER); 6692d109a84SZou, Nanhai 670036a4a7dSZhenyu Wang return ret; 671036a4a7dSZhenyu Wang } 672036a4a7dSZhenyu Wang 6738a905236SJesse Barnes /** 6748a905236SJesse Barnes * i915_error_work_func - do process context error handling work 6758a905236SJesse Barnes * @work: work struct 6768a905236SJesse Barnes * 6778a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 6788a905236SJesse Barnes * was detected. 6798a905236SJesse Barnes */ 6808a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 6818a905236SJesse Barnes { 6828a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 6838a905236SJesse Barnes error_work); 6848a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 685f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 686f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 687f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 6888a905236SJesse Barnes 689f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 6908a905236SJesse Barnes 691ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 69244d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 693f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 694f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 695ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 696f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 697f316a42cSBen Gamari } 69830dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 699f316a42cSBen Gamari } 7008a905236SJesse Barnes } 7018a905236SJesse Barnes 7023bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 7039df30794SChris Wilson static struct drm_i915_error_object * 704bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 70505394f39SChris Wilson struct drm_i915_gem_object *src) 7069df30794SChris Wilson { 7079df30794SChris Wilson struct drm_i915_error_object *dst; 7089df30794SChris Wilson int page, page_count; 709e56660ddSChris Wilson u32 reloc_offset; 7109df30794SChris Wilson 71105394f39SChris Wilson if (src == NULL || src->pages == NULL) 7129df30794SChris Wilson return NULL; 7139df30794SChris Wilson 71405394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 7159df30794SChris Wilson 7169df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC); 7179df30794SChris Wilson if (dst == NULL) 7189df30794SChris Wilson return NULL; 7199df30794SChris Wilson 72005394f39SChris Wilson reloc_offset = src->gtt_offset; 7219df30794SChris Wilson for (page = 0; page < page_count; page++) { 722788885aeSAndrew Morton unsigned long flags; 723e56660ddSChris Wilson void *d; 724788885aeSAndrew Morton 725e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 7269df30794SChris Wilson if (d == NULL) 7279df30794SChris Wilson goto unwind; 728e56660ddSChris Wilson 729788885aeSAndrew Morton local_irq_save(flags); 730*172975aaSChris Wilson if (reloc_offset < dev_priv->mm.gtt_mappable_end) { 731*172975aaSChris Wilson void __iomem *s; 732*172975aaSChris Wilson 733*172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 734*172975aaSChris Wilson * It's part of the error state, and this hopefully 735*172975aaSChris Wilson * captures what the GPU read. 736*172975aaSChris Wilson */ 737*172975aaSChris Wilson 738e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 7393e4d3af5SPeter Zijlstra reloc_offset); 740e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 7413e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 742*172975aaSChris Wilson } else { 743*172975aaSChris Wilson void *s; 744*172975aaSChris Wilson 745*172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 746*172975aaSChris Wilson 747*172975aaSChris Wilson s = kmap_atomic(src->pages[page]); 748*172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 749*172975aaSChris Wilson kunmap_atomic(s); 750*172975aaSChris Wilson 751*172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 752*172975aaSChris Wilson } 753788885aeSAndrew Morton local_irq_restore(flags); 754e56660ddSChris Wilson 7559df30794SChris Wilson dst->pages[page] = d; 756e56660ddSChris Wilson 757e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 7589df30794SChris Wilson } 7599df30794SChris Wilson dst->page_count = page_count; 76005394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 7619df30794SChris Wilson 7629df30794SChris Wilson return dst; 7639df30794SChris Wilson 7649df30794SChris Wilson unwind: 7659df30794SChris Wilson while (page--) 7669df30794SChris Wilson kfree(dst->pages[page]); 7679df30794SChris Wilson kfree(dst); 7689df30794SChris Wilson return NULL; 7699df30794SChris Wilson } 7709df30794SChris Wilson 7719df30794SChris Wilson static void 7729df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 7739df30794SChris Wilson { 7749df30794SChris Wilson int page; 7759df30794SChris Wilson 7769df30794SChris Wilson if (obj == NULL) 7779df30794SChris Wilson return; 7789df30794SChris Wilson 7799df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 7809df30794SChris Wilson kfree(obj->pages[page]); 7819df30794SChris Wilson 7829df30794SChris Wilson kfree(obj); 7839df30794SChris Wilson } 7849df30794SChris Wilson 7859df30794SChris Wilson static void 7869df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 7879df30794SChris Wilson struct drm_i915_error_state *error) 7889df30794SChris Wilson { 789e2f973d5SChris Wilson int i; 790e2f973d5SChris Wilson 791e2f973d5SChris Wilson for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) 792e2f973d5SChris Wilson i915_error_object_free(error->batchbuffer[i]); 793e2f973d5SChris Wilson 794e2f973d5SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++) 795e2f973d5SChris Wilson i915_error_object_free(error->ringbuffer[i]); 796e2f973d5SChris Wilson 7979df30794SChris Wilson kfree(error->active_bo); 7986ef3d427SChris Wilson kfree(error->overlay); 7999df30794SChris Wilson kfree(error); 8009df30794SChris Wilson } 8019df30794SChris Wilson 802c724e8a9SChris Wilson static u32 capture_bo_list(struct drm_i915_error_buffer *err, 803c724e8a9SChris Wilson int count, 804c724e8a9SChris Wilson struct list_head *head) 805c724e8a9SChris Wilson { 806c724e8a9SChris Wilson struct drm_i915_gem_object *obj; 807c724e8a9SChris Wilson int i = 0; 808c724e8a9SChris Wilson 809c724e8a9SChris Wilson list_for_each_entry(obj, head, mm_list) { 810c724e8a9SChris Wilson err->size = obj->base.size; 811c724e8a9SChris Wilson err->name = obj->base.name; 812c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 813c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 814c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 815c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 816c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 817c724e8a9SChris Wilson err->pinned = 0; 818c724e8a9SChris Wilson if (obj->pin_count > 0) 819c724e8a9SChris Wilson err->pinned = 1; 820c724e8a9SChris Wilson if (obj->user_pin_count > 0) 821c724e8a9SChris Wilson err->pinned = -1; 822c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 823c724e8a9SChris Wilson err->dirty = obj->dirty; 824c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 82596154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 82693dfb40cSChris Wilson err->cache_level = obj->cache_level; 827c724e8a9SChris Wilson 828c724e8a9SChris Wilson if (++i == count) 829c724e8a9SChris Wilson break; 830c724e8a9SChris Wilson 831c724e8a9SChris Wilson err++; 832c724e8a9SChris Wilson } 833c724e8a9SChris Wilson 834c724e8a9SChris Wilson return i; 835c724e8a9SChris Wilson } 836c724e8a9SChris Wilson 837748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 838748ebc60SChris Wilson struct drm_i915_error_state *error) 839748ebc60SChris Wilson { 840748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 841748ebc60SChris Wilson int i; 842748ebc60SChris Wilson 843748ebc60SChris Wilson /* Fences */ 844748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 845775d17b6SDaniel Vetter case 7: 846748ebc60SChris Wilson case 6: 847748ebc60SChris Wilson for (i = 0; i < 16; i++) 848748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 849748ebc60SChris Wilson break; 850748ebc60SChris Wilson case 5: 851748ebc60SChris Wilson case 4: 852748ebc60SChris Wilson for (i = 0; i < 16; i++) 853748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 854748ebc60SChris Wilson break; 855748ebc60SChris Wilson case 3: 856748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 857748ebc60SChris Wilson for (i = 0; i < 8; i++) 858748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 859748ebc60SChris Wilson case 2: 860748ebc60SChris Wilson for (i = 0; i < 8; i++) 861748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 862748ebc60SChris Wilson break; 863748ebc60SChris Wilson 864748ebc60SChris Wilson } 865748ebc60SChris Wilson } 866748ebc60SChris Wilson 867bcfb2e28SChris Wilson static struct drm_i915_error_object * 868bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 869bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 870bcfb2e28SChris Wilson { 871bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 872bcfb2e28SChris Wilson u32 seqno; 873bcfb2e28SChris Wilson 874bcfb2e28SChris Wilson if (!ring->get_seqno) 875bcfb2e28SChris Wilson return NULL; 876bcfb2e28SChris Wilson 877bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 878bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 879bcfb2e28SChris Wilson if (obj->ring != ring) 880bcfb2e28SChris Wilson continue; 881bcfb2e28SChris Wilson 882c37d9a5dSChris Wilson if (i915_seqno_passed(seqno, obj->last_rendering_seqno)) 883bcfb2e28SChris Wilson continue; 884bcfb2e28SChris Wilson 885bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 886bcfb2e28SChris Wilson continue; 887bcfb2e28SChris Wilson 888bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 889bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 890bcfb2e28SChris Wilson */ 891bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 892bcfb2e28SChris Wilson } 893bcfb2e28SChris Wilson 894bcfb2e28SChris Wilson return NULL; 895bcfb2e28SChris Wilson } 896bcfb2e28SChris Wilson 897d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 898d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 899d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 900d27b1e0eSDaniel Vetter { 901d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 902d27b1e0eSDaniel Vetter 90333f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 904c1cd90edSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 90533f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 90633f3f518SDaniel Vetter } 907c1cd90edSDaniel Vetter 908d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 909d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 910d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 911d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 912c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 913d27b1e0eSDaniel Vetter if (ring->id == RCS) { 914d27b1e0eSDaniel Vetter error->instdone1 = I915_READ(INSTDONE1); 915d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 916d27b1e0eSDaniel Vetter } 917d27b1e0eSDaniel Vetter } else { 918d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 919d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 920d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 921d27b1e0eSDaniel Vetter } 922d27b1e0eSDaniel Vetter 923c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 924d27b1e0eSDaniel Vetter error->seqno[ring->id] = ring->get_seqno(ring); 925d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 926c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 927c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 928d27b1e0eSDaniel Vetter } 929d27b1e0eSDaniel Vetter 9308a905236SJesse Barnes /** 9318a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 9328a905236SJesse Barnes * @dev: drm device 9338a905236SJesse Barnes * 9348a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 9358a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 9368a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 9378a905236SJesse Barnes * to pick up. 9388a905236SJesse Barnes */ 93963eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 94063eeaf38SJesse Barnes { 94163eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 94205394f39SChris Wilson struct drm_i915_gem_object *obj; 94363eeaf38SJesse Barnes struct drm_i915_error_state *error; 94463eeaf38SJesse Barnes unsigned long flags; 9459db4a9c7SJesse Barnes int i, pipe; 94663eeaf38SJesse Barnes 94763eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 9489df30794SChris Wilson error = dev_priv->first_error; 9499df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 9509df30794SChris Wilson if (error) 9519df30794SChris Wilson return; 95263eeaf38SJesse Barnes 9539db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 95433f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 95563eeaf38SJesse Barnes if (!error) { 9569df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 9579df30794SChris Wilson return; 95863eeaf38SJesse Barnes } 95963eeaf38SJesse Barnes 960b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 961b6f7833bSChris Wilson dev->primary->index); 9622fa772f3SChris Wilson 96363eeaf38SJesse Barnes error->eir = I915_READ(EIR); 96463eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 9659db4a9c7SJesse Barnes for_each_pipe(pipe) 9669db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 967d27b1e0eSDaniel Vetter 96833f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 969f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 97033f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 97133f3f518SDaniel Vetter } 972add354ddSChris Wilson 973d27b1e0eSDaniel Vetter i915_record_ring_state(dev, error, &dev_priv->ring[RCS]); 974d27b1e0eSDaniel Vetter if (HAS_BLT(dev)) 975d27b1e0eSDaniel Vetter i915_record_ring_state(dev, error, &dev_priv->ring[BCS]); 976d27b1e0eSDaniel Vetter if (HAS_BSD(dev)) 977d27b1e0eSDaniel Vetter i915_record_ring_state(dev, error, &dev_priv->ring[VCS]); 978add354ddSChris Wilson 979748ebc60SChris Wilson i915_gem_record_fences(dev, error); 9809df30794SChris Wilson 981e2f973d5SChris Wilson /* Record the active batch and ring buffers */ 982e2f973d5SChris Wilson for (i = 0; i < I915_NUM_RINGS; i++) { 983bcfb2e28SChris Wilson error->batchbuffer[i] = 984bcfb2e28SChris Wilson i915_error_first_batchbuffer(dev_priv, 985bcfb2e28SChris Wilson &dev_priv->ring[i]); 9869df30794SChris Wilson 987e2f973d5SChris Wilson error->ringbuffer[i] = 988e2f973d5SChris Wilson i915_error_object_create(dev_priv, 989e2f973d5SChris Wilson dev_priv->ring[i].obj); 990e2f973d5SChris Wilson } 9919df30794SChris Wilson 992c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 9939df30794SChris Wilson error->active_bo = NULL; 994c724e8a9SChris Wilson error->pinned_bo = NULL; 9959df30794SChris Wilson 996bcfb2e28SChris Wilson i = 0; 997bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 998bcfb2e28SChris Wilson i++; 999bcfb2e28SChris Wilson error->active_bo_count = i; 100005394f39SChris Wilson list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list) 1001bcfb2e28SChris Wilson i++; 1002bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1003c724e8a9SChris Wilson 10048e934dbfSChris Wilson error->active_bo = NULL; 10058e934dbfSChris Wilson error->pinned_bo = NULL; 1006bcfb2e28SChris Wilson if (i) { 1007bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 10089df30794SChris Wilson GFP_ATOMIC); 1009c724e8a9SChris Wilson if (error->active_bo) 1010c724e8a9SChris Wilson error->pinned_bo = 1011c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 10129df30794SChris Wilson } 1013c724e8a9SChris Wilson 1014c724e8a9SChris Wilson if (error->active_bo) 1015c724e8a9SChris Wilson error->active_bo_count = 1016c724e8a9SChris Wilson capture_bo_list(error->active_bo, 1017c724e8a9SChris Wilson error->active_bo_count, 1018c724e8a9SChris Wilson &dev_priv->mm.active_list); 1019c724e8a9SChris Wilson 1020c724e8a9SChris Wilson if (error->pinned_bo) 1021c724e8a9SChris Wilson error->pinned_bo_count = 1022c724e8a9SChris Wilson capture_bo_list(error->pinned_bo, 1023c724e8a9SChris Wilson error->pinned_bo_count, 1024c724e8a9SChris Wilson &dev_priv->mm.pinned_list); 102563eeaf38SJesse Barnes 10268a905236SJesse Barnes do_gettimeofday(&error->time); 10278a905236SJesse Barnes 10286ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1029c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 10306ef3d427SChris Wilson 10319df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 10329df30794SChris Wilson if (dev_priv->first_error == NULL) { 103363eeaf38SJesse Barnes dev_priv->first_error = error; 10349df30794SChris Wilson error = NULL; 10359df30794SChris Wilson } 103663eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 10379df30794SChris Wilson 10389df30794SChris Wilson if (error) 10399df30794SChris Wilson i915_error_state_free(dev, error); 10409df30794SChris Wilson } 10419df30794SChris Wilson 10429df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 10439df30794SChris Wilson { 10449df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 10459df30794SChris Wilson struct drm_i915_error_state *error; 10466dc0e816SBen Widawsky unsigned long flags; 10479df30794SChris Wilson 10486dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 10499df30794SChris Wilson error = dev_priv->first_error; 10509df30794SChris Wilson dev_priv->first_error = NULL; 10516dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 10529df30794SChris Wilson 10539df30794SChris Wilson if (error) 10549df30794SChris Wilson i915_error_state_free(dev, error); 105563eeaf38SJesse Barnes } 10563bd3c932SChris Wilson #else 10573bd3c932SChris Wilson #define i915_capture_error_state(x) 10583bd3c932SChris Wilson #endif 105963eeaf38SJesse Barnes 106035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1061c0e09200SDave Airlie { 10628a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 106363eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 10649db4a9c7SJesse Barnes int pipe; 106563eeaf38SJesse Barnes 106635aed2e6SChris Wilson if (!eir) 106735aed2e6SChris Wilson return; 106863eeaf38SJesse Barnes 106963eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 107063eeaf38SJesse Barnes eir); 10718a905236SJesse Barnes 10728a905236SJesse Barnes if (IS_G4X(dev)) { 10738a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 10748a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 10758a905236SJesse Barnes 10768a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 10778a905236SJesse Barnes I915_READ(IPEIR_I965)); 10788a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 10798a905236SJesse Barnes I915_READ(IPEHR_I965)); 10808a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 10818a905236SJesse Barnes I915_READ(INSTDONE_I965)); 10828a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 10838a905236SJesse Barnes I915_READ(INSTPS)); 10848a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 10858a905236SJesse Barnes I915_READ(INSTDONE1)); 10868a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 10878a905236SJesse Barnes I915_READ(ACTHD_I965)); 10888a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 10893143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 10908a905236SJesse Barnes } 10918a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 10928a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 10938a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 10948a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 10958a905236SJesse Barnes pgtbl_err); 10968a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 10973143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 10988a905236SJesse Barnes } 10998a905236SJesse Barnes } 11008a905236SJesse Barnes 1101a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 110263eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 110363eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 110463eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 110563eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 110663eeaf38SJesse Barnes pgtbl_err); 110763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 11083143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 110963eeaf38SJesse Barnes } 11108a905236SJesse Barnes } 11118a905236SJesse Barnes 111263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 11139db4a9c7SJesse Barnes printk(KERN_ERR "memory refresh error:\n"); 11149db4a9c7SJesse Barnes for_each_pipe(pipe) 11159db4a9c7SJesse Barnes printk(KERN_ERR "pipe %c stat: 0x%08x\n", 11169db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 111763eeaf38SJesse Barnes /* pipestat has already been acked */ 111863eeaf38SJesse Barnes } 111963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 112063eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 112163eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 112263eeaf38SJesse Barnes I915_READ(INSTPM)); 1123a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 112463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 112563eeaf38SJesse Barnes 112663eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 112763eeaf38SJesse Barnes I915_READ(IPEIR)); 112863eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 112963eeaf38SJesse Barnes I915_READ(IPEHR)); 113063eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 113163eeaf38SJesse Barnes I915_READ(INSTDONE)); 113263eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 113363eeaf38SJesse Barnes I915_READ(ACTHD)); 113463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 11353143a2bfSChris Wilson POSTING_READ(IPEIR); 113663eeaf38SJesse Barnes } else { 113763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 113863eeaf38SJesse Barnes 113963eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 114063eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 114163eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 114263eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 114363eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 114463eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 114563eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 114663eeaf38SJesse Barnes I915_READ(INSTPS)); 114763eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 114863eeaf38SJesse Barnes I915_READ(INSTDONE1)); 114963eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 115063eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 115163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 11523143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 115363eeaf38SJesse Barnes } 115463eeaf38SJesse Barnes } 115563eeaf38SJesse Barnes 115663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 11573143a2bfSChris Wilson POSTING_READ(EIR); 115863eeaf38SJesse Barnes eir = I915_READ(EIR); 115963eeaf38SJesse Barnes if (eir) { 116063eeaf38SJesse Barnes /* 116163eeaf38SJesse Barnes * some errors might have become stuck, 116263eeaf38SJesse Barnes * mask them. 116363eeaf38SJesse Barnes */ 116463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 116563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 116663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 116763eeaf38SJesse Barnes } 116835aed2e6SChris Wilson } 116935aed2e6SChris Wilson 117035aed2e6SChris Wilson /** 117135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 117235aed2e6SChris Wilson * @dev: drm device 117335aed2e6SChris Wilson * 117435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 117535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 117635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 117735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 117835aed2e6SChris Wilson * of a ring dump etc.). 117935aed2e6SChris Wilson */ 1180527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 118135aed2e6SChris Wilson { 118235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 118335aed2e6SChris Wilson 118435aed2e6SChris Wilson i915_capture_error_state(dev); 118535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 11868a905236SJesse Barnes 1187ba1234d1SBen Gamari if (wedged) { 118830dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1189ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1190ba1234d1SBen Gamari 119111ed50ecSBen Gamari /* 119211ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 119311ed50ecSBen Gamari */ 11941ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[RCS].irq_queue); 1195f787a5f5SChris Wilson if (HAS_BSD(dev)) 11961ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[VCS].irq_queue); 1197549f7365SChris Wilson if (HAS_BLT(dev)) 11981ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[BCS].irq_queue); 119911ed50ecSBen Gamari } 120011ed50ecSBen Gamari 12019c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 12028a905236SJesse Barnes } 12038a905236SJesse Barnes 12044e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 12054e5359cdSSimon Farnsworth { 12064e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 12074e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 12084e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 120905394f39SChris Wilson struct drm_i915_gem_object *obj; 12104e5359cdSSimon Farnsworth struct intel_unpin_work *work; 12114e5359cdSSimon Farnsworth unsigned long flags; 12124e5359cdSSimon Farnsworth bool stall_detected; 12134e5359cdSSimon Farnsworth 12144e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 12154e5359cdSSimon Farnsworth if (intel_crtc == NULL) 12164e5359cdSSimon Farnsworth return; 12174e5359cdSSimon Farnsworth 12184e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 12194e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 12204e5359cdSSimon Farnsworth 12214e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 12224e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 12234e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 12244e5359cdSSimon Farnsworth return; 12254e5359cdSSimon Farnsworth } 12264e5359cdSSimon Farnsworth 12274e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 122805394f39SChris Wilson obj = work->pending_flip_obj; 1229a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 12309db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 123105394f39SChris Wilson stall_detected = I915_READ(dspsurf) == obj->gtt_offset; 12324e5359cdSSimon Farnsworth } else { 12339db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 123405394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 123501f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 12364e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 12374e5359cdSSimon Farnsworth } 12384e5359cdSSimon Farnsworth 12394e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 12404e5359cdSSimon Farnsworth 12414e5359cdSSimon Farnsworth if (stall_detected) { 12424e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 12434e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 12444e5359cdSSimon Farnsworth } 12454e5359cdSSimon Farnsworth } 12464e5359cdSSimon Farnsworth 1247f71d4af4SJesse Barnes static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 12488a905236SJesse Barnes { 12498a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 12508a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 12518a905236SJesse Barnes struct drm_i915_master_private *master_priv; 12528a905236SJesse Barnes u32 iir, new_iir; 12539db4a9c7SJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 12548a905236SJesse Barnes u32 vblank_status; 12558a905236SJesse Barnes int vblank = 0; 12568a905236SJesse Barnes unsigned long irqflags; 12578a905236SJesse Barnes int irq_received; 12589db4a9c7SJesse Barnes int ret = IRQ_NONE, pipe; 12599db4a9c7SJesse Barnes bool blc_event = false; 12608a905236SJesse Barnes 12618a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 12628a905236SJesse Barnes 12638a905236SJesse Barnes iir = I915_READ(IIR); 12648a905236SJesse Barnes 1265a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 1266d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 1267e25e6601SJesse Barnes else 1268d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 12698a905236SJesse Barnes 12708a905236SJesse Barnes for (;;) { 12718a905236SJesse Barnes irq_received = iir != 0; 12728a905236SJesse Barnes 12738a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 12748a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 12758a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 12768a905236SJesse Barnes * interrupts (for non-MSI). 12778a905236SJesse Barnes */ 12781ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 12798a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 1280ba1234d1SBen Gamari i915_handle_error(dev, false); 12818a905236SJesse Barnes 12829db4a9c7SJesse Barnes for_each_pipe(pipe) { 12839db4a9c7SJesse Barnes int reg = PIPESTAT(pipe); 12849db4a9c7SJesse Barnes pipe_stats[pipe] = I915_READ(reg); 12859db4a9c7SJesse Barnes 12868a905236SJesse Barnes /* 12879db4a9c7SJesse Barnes * Clear the PIPE*STAT regs before the IIR 12888a905236SJesse Barnes */ 12899db4a9c7SJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 12909db4a9c7SJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 12919db4a9c7SJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 12929db4a9c7SJesse Barnes pipe_name(pipe)); 12939db4a9c7SJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 12948a905236SJesse Barnes irq_received = 1; 12958a905236SJesse Barnes } 12968a905236SJesse Barnes } 12971ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 12988a905236SJesse Barnes 12998a905236SJesse Barnes if (!irq_received) 13008a905236SJesse Barnes break; 13018a905236SJesse Barnes 13028a905236SJesse Barnes ret = IRQ_HANDLED; 13038a905236SJesse Barnes 13048a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 13058a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 13068a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 13078a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 13088a905236SJesse Barnes 130944d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 13108a905236SJesse Barnes hotplug_status); 13118a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 13129c9fe1f8SEric Anholt queue_work(dev_priv->wq, 13139c9fe1f8SEric Anholt &dev_priv->hotplug_work); 13148a905236SJesse Barnes 13158a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 13168a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 131763eeaf38SJesse Barnes } 131863eeaf38SJesse Barnes 1319673a394bSEric Anholt I915_WRITE(IIR, iir); 1320cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 13217c463586SKeith Packard 13227c1c2871SDave Airlie if (dev->primary->master) { 13237c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 13247c1c2871SDave Airlie if (master_priv->sarea_priv) 13257c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1326c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 13277c1c2871SDave Airlie } 13280a3e67a4SJesse Barnes 1329549f7365SChris Wilson if (iir & I915_USER_INTERRUPT) 13301ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 13311ec14ad3SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 13321ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 1333d1b851fcSZou Nan hai 13341afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 13356b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 13361afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 13371afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 13381afe3e9dSJesse Barnes } 13396b95a207SKristian Høgsberg 13401afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 134170565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 13421afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 13431afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 13441afe3e9dSJesse Barnes } 13456b95a207SKristian Høgsberg 13469db4a9c7SJesse Barnes for_each_pipe(pipe) { 13479db4a9c7SJesse Barnes if (pipe_stats[pipe] & vblank_status && 13489db4a9c7SJesse Barnes drm_handle_vblank(dev, pipe)) { 13497c463586SKeith Packard vblank++; 13504e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 13519db4a9c7SJesse Barnes i915_pageflip_stall_check(dev, pipe); 13529db4a9c7SJesse Barnes intel_finish_page_flip(dev, pipe); 13537c463586SKeith Packard } 13544e5359cdSSimon Farnsworth } 13557c463586SKeith Packard 13569db4a9c7SJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 13579db4a9c7SJesse Barnes blc_event = true; 13584e5359cdSSimon Farnsworth } 13597c463586SKeith Packard 13609db4a9c7SJesse Barnes 13619db4a9c7SJesse Barnes if (blc_event || (iir & I915_ASLE_INTERRUPT)) 13623b617967SChris Wilson intel_opregion_asle_intr(dev); 13630a3e67a4SJesse Barnes 1364cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1365cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1366cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1367cdfbc41fSEric Anholt * we would never get another interrupt. 1368cdfbc41fSEric Anholt * 1369cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1370cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1371cdfbc41fSEric Anholt * another one. 1372cdfbc41fSEric Anholt * 1373cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1374cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1375cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1376cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1377cdfbc41fSEric Anholt * stray interrupts. 1378cdfbc41fSEric Anholt */ 1379cdfbc41fSEric Anholt iir = new_iir; 138005eff845SKeith Packard } 1381cdfbc41fSEric Anholt 138205eff845SKeith Packard return ret; 1383c0e09200SDave Airlie } 1384c0e09200SDave Airlie 1385c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1386c0e09200SDave Airlie { 1387c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 13887c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1389c0e09200SDave Airlie 1390c0e09200SDave Airlie i915_kernel_lost_context(dev); 1391c0e09200SDave Airlie 139244d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1393c0e09200SDave Airlie 1394c99b058fSKristian Høgsberg dev_priv->counter++; 1395c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1396c99b058fSKristian Høgsberg dev_priv->counter = 1; 13977c1c2871SDave Airlie if (master_priv->sarea_priv) 13987c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1399c0e09200SDave Airlie 1400e1f99ce6SChris Wilson if (BEGIN_LP_RING(4) == 0) { 1401585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 14020baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1403c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1404585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1405c0e09200SDave Airlie ADVANCE_LP_RING(); 1406e1f99ce6SChris Wilson } 1407c0e09200SDave Airlie 1408c0e09200SDave Airlie return dev_priv->counter; 1409c0e09200SDave Airlie } 1410c0e09200SDave Airlie 1411c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1412c0e09200SDave Airlie { 1413c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14147c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1415c0e09200SDave Airlie int ret = 0; 14161ec14ad3SChris Wilson struct intel_ring_buffer *ring = LP_RING(dev_priv); 1417c0e09200SDave Airlie 141844d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1419c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1420c0e09200SDave Airlie 1421ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 14227c1c2871SDave Airlie if (master_priv->sarea_priv) 14237c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1424c0e09200SDave Airlie return 0; 1425ed4cb414SEric Anholt } 1426c0e09200SDave Airlie 14277c1c2871SDave Airlie if (master_priv->sarea_priv) 14287c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1429c0e09200SDave Airlie 1430b13c2b96SChris Wilson if (ring->irq_get(ring)) { 14311ec14ad3SChris Wilson DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ, 1432c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 14331ec14ad3SChris Wilson ring->irq_put(ring); 14345a9a8d1aSChris Wilson } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000)) 14355a9a8d1aSChris Wilson ret = -EBUSY; 1436c0e09200SDave Airlie 1437c0e09200SDave Airlie if (ret == -EBUSY) { 1438c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1439c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1440c0e09200SDave Airlie } 1441c0e09200SDave Airlie 1442c0e09200SDave Airlie return ret; 1443c0e09200SDave Airlie } 1444c0e09200SDave Airlie 1445c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1446c0e09200SDave Airlie */ 1447c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1448c0e09200SDave Airlie struct drm_file *file_priv) 1449c0e09200SDave Airlie { 1450c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1451c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1452c0e09200SDave Airlie int result; 1453c0e09200SDave Airlie 14541ec14ad3SChris Wilson if (!dev_priv || !LP_RING(dev_priv)->virtual_start) { 1455c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1456c0e09200SDave Airlie return -EINVAL; 1457c0e09200SDave Airlie } 1458299eb93cSEric Anholt 1459299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1460299eb93cSEric Anholt 1461546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1462c0e09200SDave Airlie result = i915_emit_irq(dev); 1463546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1464c0e09200SDave Airlie 1465c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1466c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1467c0e09200SDave Airlie return -EFAULT; 1468c0e09200SDave Airlie } 1469c0e09200SDave Airlie 1470c0e09200SDave Airlie return 0; 1471c0e09200SDave Airlie } 1472c0e09200SDave Airlie 1473c0e09200SDave Airlie /* Doesn't need the hardware lock. 1474c0e09200SDave Airlie */ 1475c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1476c0e09200SDave Airlie struct drm_file *file_priv) 1477c0e09200SDave Airlie { 1478c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1479c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1480c0e09200SDave Airlie 1481c0e09200SDave Airlie if (!dev_priv) { 1482c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1483c0e09200SDave Airlie return -EINVAL; 1484c0e09200SDave Airlie } 1485c0e09200SDave Airlie 1486c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1487c0e09200SDave Airlie } 1488c0e09200SDave Airlie 148942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 149042f52ef8SKeith Packard * we use as a pipe index 149142f52ef8SKeith Packard */ 1492f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 14930a3e67a4SJesse Barnes { 14940a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1495e9d21d7fSKeith Packard unsigned long irqflags; 149671e0ffa5SJesse Barnes 14975eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 149871e0ffa5SJesse Barnes return -EINVAL; 14990a3e67a4SJesse Barnes 15001ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1501f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 15027c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15037c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15040a3e67a4SJesse Barnes else 15057c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15067c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 15078692d00eSChris Wilson 15088692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 15098692d00eSChris Wilson if (dev_priv->info->gen == 3) 15108692d00eSChris Wilson I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16); 15111ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15128692d00eSChris Wilson 15130a3e67a4SJesse Barnes return 0; 15140a3e67a4SJesse Barnes } 15150a3e67a4SJesse Barnes 1516f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1517f796cf8fSJesse Barnes { 1518f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1519f796cf8fSJesse Barnes unsigned long irqflags; 1520f796cf8fSJesse Barnes 1521f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1522f796cf8fSJesse Barnes return -EINVAL; 1523f796cf8fSJesse Barnes 1524f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1525f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1526f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1527f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1528f796cf8fSJesse Barnes 1529f796cf8fSJesse Barnes return 0; 1530f796cf8fSJesse Barnes } 1531f796cf8fSJesse Barnes 1532f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1533b1f14ad0SJesse Barnes { 1534b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1535b1f14ad0SJesse Barnes unsigned long irqflags; 1536b1f14ad0SJesse Barnes 1537b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1538b1f14ad0SJesse Barnes return -EINVAL; 1539b1f14ad0SJesse Barnes 1540b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1541b1f14ad0SJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1542b1f14ad0SJesse Barnes DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB); 1543b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1544b1f14ad0SJesse Barnes 1545b1f14ad0SJesse Barnes return 0; 1546b1f14ad0SJesse Barnes } 1547b1f14ad0SJesse Barnes 154842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 154942f52ef8SKeith Packard * we use as a pipe index 155042f52ef8SKeith Packard */ 1551f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 15520a3e67a4SJesse Barnes { 15530a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1554e9d21d7fSKeith Packard unsigned long irqflags; 15550a3e67a4SJesse Barnes 15561ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15578692d00eSChris Wilson if (dev_priv->info->gen == 3) 15588692d00eSChris Wilson I915_WRITE(INSTPM, 15598692d00eSChris Wilson INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS); 15608692d00eSChris Wilson 15617c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 15627c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 15637c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15641ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15650a3e67a4SJesse Barnes } 15660a3e67a4SJesse Barnes 1567f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1568f796cf8fSJesse Barnes { 1569f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1570f796cf8fSJesse Barnes unsigned long irqflags; 1571f796cf8fSJesse Barnes 1572f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1573f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1574f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1575f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1576f796cf8fSJesse Barnes } 1577f796cf8fSJesse Barnes 1578f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1579b1f14ad0SJesse Barnes { 1580b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1581b1f14ad0SJesse Barnes unsigned long irqflags; 1582b1f14ad0SJesse Barnes 1583b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1584b1f14ad0SJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1585b1f14ad0SJesse Barnes DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB); 1586b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1587b1f14ad0SJesse Barnes } 1588b1f14ad0SJesse Barnes 1589c0e09200SDave Airlie /* Set the vblank monitor pipe 1590c0e09200SDave Airlie */ 1591c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1592c0e09200SDave Airlie struct drm_file *file_priv) 1593c0e09200SDave Airlie { 1594c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1595c0e09200SDave Airlie 1596c0e09200SDave Airlie if (!dev_priv) { 1597c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1598c0e09200SDave Airlie return -EINVAL; 1599c0e09200SDave Airlie } 1600c0e09200SDave Airlie 1601c0e09200SDave Airlie return 0; 1602c0e09200SDave Airlie } 1603c0e09200SDave Airlie 1604c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1605c0e09200SDave Airlie struct drm_file *file_priv) 1606c0e09200SDave Airlie { 1607c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1608c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1609c0e09200SDave Airlie 1610c0e09200SDave Airlie if (!dev_priv) { 1611c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1612c0e09200SDave Airlie return -EINVAL; 1613c0e09200SDave Airlie } 1614c0e09200SDave Airlie 16150a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1616c0e09200SDave Airlie 1617c0e09200SDave Airlie return 0; 1618c0e09200SDave Airlie } 1619c0e09200SDave Airlie 1620c0e09200SDave Airlie /** 1621c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1622c0e09200SDave Airlie */ 1623c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1624c0e09200SDave Airlie struct drm_file *file_priv) 1625c0e09200SDave Airlie { 1626bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1627bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1628bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1629bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1630bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1631bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1632bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1633bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1634bd95e0a4SEric Anholt * 1635bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1636bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1637bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1638bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 16390a3e67a4SJesse Barnes */ 1640c0e09200SDave Airlie return -EINVAL; 1641c0e09200SDave Airlie } 1642c0e09200SDave Airlie 1643893eead0SChris Wilson static u32 1644893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1645852835f3SZou Nan hai { 1646893eead0SChris Wilson return list_entry(ring->request_list.prev, 1647893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1648893eead0SChris Wilson } 1649893eead0SChris Wilson 1650893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1651893eead0SChris Wilson { 1652893eead0SChris Wilson if (list_empty(&ring->request_list) || 1653893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1654893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 1655b2223497SChris Wilson if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) { 1656893eead0SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n", 1657893eead0SChris Wilson ring->name, 1658b2223497SChris Wilson ring->waiting_seqno, 1659893eead0SChris Wilson ring->get_seqno(ring)); 1660893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1661893eead0SChris Wilson *err = true; 1662893eead0SChris Wilson } 1663893eead0SChris Wilson return true; 1664893eead0SChris Wilson } 1665893eead0SChris Wilson return false; 1666f65d9421SBen Gamari } 1667f65d9421SBen Gamari 16681ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 16691ec14ad3SChris Wilson { 16701ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 16711ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 16721ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 16731ec14ad3SChris Wilson if (tmp & RING_WAIT) { 16741ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 16751ec14ad3SChris Wilson ring->name); 16761ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 16771ec14ad3SChris Wilson return true; 16781ec14ad3SChris Wilson } 16791ec14ad3SChris Wilson return false; 16801ec14ad3SChris Wilson } 16811ec14ad3SChris Wilson 1682f65d9421SBen Gamari /** 1683f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1684f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1685f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1686f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1687f65d9421SBen Gamari */ 1688f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1689f65d9421SBen Gamari { 1690f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1691f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1692097354ebSDaniel Vetter uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt; 1693893eead0SChris Wilson bool err = false; 1694893eead0SChris Wilson 16953e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 16963e0dc6b0SBen Widawsky return; 16973e0dc6b0SBen Widawsky 1698893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 16991ec14ad3SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) && 17001ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) && 17011ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) { 1702893eead0SChris Wilson dev_priv->hangcheck_count = 0; 1703893eead0SChris Wilson if (err) 1704893eead0SChris Wilson goto repeat; 1705893eead0SChris Wilson return; 1706893eead0SChris Wilson } 1707f65d9421SBen Gamari 1708a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1709cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1710cbb465e7SChris Wilson instdone1 = 0; 1711cbb465e7SChris Wilson } else { 1712cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1713cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1714cbb465e7SChris Wilson } 1715097354ebSDaniel Vetter acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]); 1716097354ebSDaniel Vetter acthd_bsd = HAS_BSD(dev) ? 1717097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0; 1718097354ebSDaniel Vetter acthd_blt = HAS_BLT(dev) ? 1719097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0; 1720f65d9421SBen Gamari 1721cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1722097354ebSDaniel Vetter dev_priv->last_acthd_bsd == acthd_bsd && 1723097354ebSDaniel Vetter dev_priv->last_acthd_blt == acthd_blt && 1724cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1725cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1726cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1727f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1728653d7bedSDaniel Vetter i915_handle_error(dev, true); 17298c80b59bSChris Wilson 17308c80b59bSChris Wilson if (!IS_GEN2(dev)) { 17318c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 17328c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 17338c80b59bSChris Wilson * and break the hang. This should work on 17348c80b59bSChris Wilson * all but the second generation chipsets. 17358c80b59bSChris Wilson */ 17361ec14ad3SChris Wilson if (kick_ring(&dev_priv->ring[RCS])) 1737893eead0SChris Wilson goto repeat; 17381ec14ad3SChris Wilson 17391ec14ad3SChris Wilson if (HAS_BSD(dev) && 17401ec14ad3SChris Wilson kick_ring(&dev_priv->ring[VCS])) 17411ec14ad3SChris Wilson goto repeat; 17421ec14ad3SChris Wilson 17431ec14ad3SChris Wilson if (HAS_BLT(dev) && 17441ec14ad3SChris Wilson kick_ring(&dev_priv->ring[BCS])) 17451ec14ad3SChris Wilson goto repeat; 17468c80b59bSChris Wilson } 17478c80b59bSChris Wilson 1748f65d9421SBen Gamari return; 1749f65d9421SBen Gamari } 1750cbb465e7SChris Wilson } else { 1751cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1752cbb465e7SChris Wilson 1753cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1754097354ebSDaniel Vetter dev_priv->last_acthd_bsd = acthd_bsd; 1755097354ebSDaniel Vetter dev_priv->last_acthd_blt = acthd_blt; 1756cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1757cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1758cbb465e7SChris Wilson } 1759f65d9421SBen Gamari 1760893eead0SChris Wilson repeat: 1761f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1762b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1763b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1764f65d9421SBen Gamari } 1765f65d9421SBen Gamari 1766c0e09200SDave Airlie /* drm_dma.h hooks 1767c0e09200SDave Airlie */ 1768f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1769036a4a7dSZhenyu Wang { 1770036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1771036a4a7dSZhenyu Wang 17724697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17734697995bSJesse Barnes 17744697995bSJesse Barnes INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 17754697995bSJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 17769e3c256dSJesse Barnes if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) 17779e3c256dSJesse Barnes INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work); 17784697995bSJesse Barnes 1779036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 17802b1ecb73SJesse Barnes if (IS_GEN6(dev) || IS_GEN7(dev)) { 1781498e720bSDaniel J Blueman /* Workaround stalls observed on Sandy Bridge GPUs by 1782498e720bSDaniel J Blueman * making the blitter command streamer generate a 1783498e720bSDaniel J Blueman * write to the Hardware Status Page for 1784498e720bSDaniel J Blueman * MI_USER_INTERRUPT. This appears to serialize the 1785498e720bSDaniel J Blueman * previous seqno write out before the interrupt 1786498e720bSDaniel J Blueman * happens. 1787498e720bSDaniel J Blueman */ 1788498e720bSDaniel J Blueman I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT); 1789ec6a890dSChris Wilson I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT); 1790498e720bSDaniel J Blueman } 1791036a4a7dSZhenyu Wang 1792036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1793036a4a7dSZhenyu Wang 1794036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1795036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 17963143a2bfSChris Wilson POSTING_READ(DEIER); 1797036a4a7dSZhenyu Wang 1798036a4a7dSZhenyu Wang /* and GT */ 1799036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1800036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 18013143a2bfSChris Wilson POSTING_READ(GTIER); 1802c650156aSZhenyu Wang 1803c650156aSZhenyu Wang /* south display irq */ 1804c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1805c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 18063143a2bfSChris Wilson POSTING_READ(SDEIER); 1807036a4a7dSZhenyu Wang } 1808036a4a7dSZhenyu Wang 18097fe0b973SKeith Packard /* 18107fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 18117fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 18127fe0b973SKeith Packard * 18137fe0b973SKeith Packard * This register is the same on all known PCH chips. 18147fe0b973SKeith Packard */ 18157fe0b973SKeith Packard 18167fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 18177fe0b973SKeith Packard { 18187fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18197fe0b973SKeith Packard u32 hotplug; 18207fe0b973SKeith Packard 18217fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 18227fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 18237fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 18247fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 18257fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 18267fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 18277fe0b973SKeith Packard } 18287fe0b973SKeith Packard 1829f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1830036a4a7dSZhenyu Wang { 1831036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1832036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1833013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1834013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 18351ec14ad3SChris Wilson u32 render_irqs; 18362d7b8366SYuanhan Liu u32 hotplug_mask; 1837036a4a7dSZhenyu Wang 18384697995bSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue); 18394697995bSJesse Barnes if (HAS_BSD(dev)) 18404697995bSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue); 18414697995bSJesse Barnes if (HAS_BLT(dev)) 18424697995bSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue); 18434697995bSJesse Barnes 18444697995bSJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 18451ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1846036a4a7dSZhenyu Wang 1847036a4a7dSZhenyu Wang /* should always can generate irq */ 1848036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 18491ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 18501ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 18513143a2bfSChris Wilson POSTING_READ(DEIER); 1852036a4a7dSZhenyu Wang 18531ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1854036a4a7dSZhenyu Wang 1855036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 18561ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1857881f47b6SXiang, Haihao 18581ec14ad3SChris Wilson if (IS_GEN6(dev)) 18591ec14ad3SChris Wilson render_irqs = 18601ec14ad3SChris Wilson GT_USER_INTERRUPT | 18611ec14ad3SChris Wilson GT_GEN6_BSD_USER_INTERRUPT | 18621ec14ad3SChris Wilson GT_BLT_USER_INTERRUPT; 18631ec14ad3SChris Wilson else 18641ec14ad3SChris Wilson render_irqs = 186588f23b8fSChris Wilson GT_USER_INTERRUPT | 1866c6df541cSChris Wilson GT_PIPE_NOTIFY | 18671ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 18681ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 18693143a2bfSChris Wilson POSTING_READ(GTIER); 1870036a4a7dSZhenyu Wang 18712d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 18729035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 18739035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 18749035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 18759035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 18762d7b8366SYuanhan Liu } else { 18779035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 18789035a97aSChris Wilson SDE_PORTB_HOTPLUG | 18799035a97aSChris Wilson SDE_PORTC_HOTPLUG | 18809035a97aSChris Wilson SDE_PORTD_HOTPLUG | 18819035a97aSChris Wilson SDE_AUX_MASK); 18822d7b8366SYuanhan Liu } 18832d7b8366SYuanhan Liu 18841ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1885c650156aSZhenyu Wang 1886c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 18871ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 18881ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 18893143a2bfSChris Wilson POSTING_READ(SDEIER); 1890c650156aSZhenyu Wang 18917fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 18927fe0b973SKeith Packard 1893f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1894f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1895f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1896f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1897f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1898f97108d1SJesse Barnes } 1899f97108d1SJesse Barnes 1900036a4a7dSZhenyu Wang return 0; 1901036a4a7dSZhenyu Wang } 1902036a4a7dSZhenyu Wang 1903f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1904b1f14ad0SJesse Barnes { 1905b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1906b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1907b1f14ad0SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 1908b1f14ad0SJesse Barnes DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB | 1909b1f14ad0SJesse Barnes DE_PLANEB_FLIP_DONE_IVB; 1910b1f14ad0SJesse Barnes u32 render_irqs; 1911b1f14ad0SJesse Barnes u32 hotplug_mask; 1912b1f14ad0SJesse Barnes 1913b1f14ad0SJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue); 1914b1f14ad0SJesse Barnes if (HAS_BSD(dev)) 1915b1f14ad0SJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue); 1916b1f14ad0SJesse Barnes if (HAS_BLT(dev)) 1917b1f14ad0SJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue); 1918b1f14ad0SJesse Barnes 1919b1f14ad0SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1920b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1921b1f14ad0SJesse Barnes 1922b1f14ad0SJesse Barnes /* should always can generate irq */ 1923b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1924b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1925b1f14ad0SJesse Barnes I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB | 1926b1f14ad0SJesse Barnes DE_PIPEB_VBLANK_IVB); 1927b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1928b1f14ad0SJesse Barnes 1929b1f14ad0SJesse Barnes dev_priv->gt_irq_mask = ~0; 1930b1f14ad0SJesse Barnes 1931b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1932b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1933b1f14ad0SJesse Barnes 1934b1f14ad0SJesse Barnes render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT | 1935b1f14ad0SJesse Barnes GT_BLT_USER_INTERRUPT; 1936b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1937b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1938b1f14ad0SJesse Barnes 1939b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1940b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1941b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1942b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 1943b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1944b1f14ad0SJesse Barnes 1945b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1946b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1947b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1948b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1949b1f14ad0SJesse Barnes 19507fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 19517fe0b973SKeith Packard 1952b1f14ad0SJesse Barnes return 0; 1953b1f14ad0SJesse Barnes } 1954b1f14ad0SJesse Barnes 1955f71d4af4SJesse Barnes static void i915_driver_irq_preinstall(struct drm_device * dev) 1956c0e09200SDave Airlie { 1957c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19589db4a9c7SJesse Barnes int pipe; 1959c0e09200SDave Airlie 196079e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 196179e53945SJesse Barnes 1962036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 19638a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1964036a4a7dSZhenyu Wang 19655ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 19665ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 19675ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 19685ca58282SJesse Barnes } 19695ca58282SJesse Barnes 19700a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 19719db4a9c7SJesse Barnes for_each_pipe(pipe) 19729db4a9c7SJesse Barnes I915_WRITE(PIPESTAT(pipe), 0); 19730a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1974ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 19753143a2bfSChris Wilson POSTING_READ(IER); 1976c0e09200SDave Airlie } 1977c0e09200SDave Airlie 1978b01f2c3aSJesse Barnes /* 1979b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1980b01f2c3aSJesse Barnes * enabled correctly. 1981b01f2c3aSJesse Barnes */ 1982f71d4af4SJesse Barnes static int i915_driver_irq_postinstall(struct drm_device *dev) 1983c0e09200SDave Airlie { 1984c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19855ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 198663eeaf38SJesse Barnes u32 error_mask; 19870a3e67a4SJesse Barnes 19880a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1989ed4cb414SEric Anholt 19907c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 19911ec14ad3SChris Wilson dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX; 19928ee1c3dbSMatthew Garrett 19937c463586SKeith Packard dev_priv->pipestat[0] = 0; 19947c463586SKeith Packard dev_priv->pipestat[1] = 0; 19957c463586SKeith Packard 19965ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1997c496fa1fSAdam Jackson /* Enable in IER... */ 1998c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1999c496fa1fSAdam Jackson /* and unmask in IMR */ 20001ec14ad3SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2001c496fa1fSAdam Jackson } 2002c496fa1fSAdam Jackson 2003c496fa1fSAdam Jackson /* 2004c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 2005c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 2006c496fa1fSAdam Jackson */ 2007c496fa1fSAdam Jackson if (IS_G4X(dev)) { 2008c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2009c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 2010c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 2011c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 2012c496fa1fSAdam Jackson } else { 2013c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 2014c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 2015c496fa1fSAdam Jackson } 2016c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 2017c496fa1fSAdam Jackson 20181ec14ad3SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2019c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 20203143a2bfSChris Wilson POSTING_READ(IER); 2021c496fa1fSAdam Jackson 2022c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 20235ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 20245ca58282SJesse Barnes 2025b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 2026b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2027b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2028b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2029b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2030b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2031b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 2032b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 2033b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2034b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 2035b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 20362d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2037b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 20382d1c9752SAndy Lutomirski 20392d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 20402d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 20412d1c9752SAndy Lutomirski seconds later. So just do it once. 20422d1c9752SAndy Lutomirski */ 20432d1c9752SAndy Lutomirski if (IS_G4X(dev)) 20442d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 20452d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 20462d1c9752SAndy Lutomirski } 20472d1c9752SAndy Lutomirski 2048b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 2049b01f2c3aSJesse Barnes 20505ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 20515ca58282SJesse Barnes } 20525ca58282SJesse Barnes 20533b617967SChris Wilson intel_opregion_enable_asle(dev); 20540a3e67a4SJesse Barnes 20550a3e67a4SJesse Barnes return 0; 2056c0e09200SDave Airlie } 2057c0e09200SDave Airlie 2058f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2059036a4a7dSZhenyu Wang { 2060036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20614697995bSJesse Barnes 20624697995bSJesse Barnes if (!dev_priv) 20634697995bSJesse Barnes return; 20644697995bSJesse Barnes 20654697995bSJesse Barnes dev_priv->vblank_pipe = 0; 20664697995bSJesse Barnes 2067036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2068036a4a7dSZhenyu Wang 2069036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2070036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2071036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2072036a4a7dSZhenyu Wang 2073036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2074036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2075036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2076192aac1fSKeith Packard 2077192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2078192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2079192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2080036a4a7dSZhenyu Wang } 2081036a4a7dSZhenyu Wang 2082f71d4af4SJesse Barnes static void i915_driver_irq_uninstall(struct drm_device * dev) 2083c0e09200SDave Airlie { 2084c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20859db4a9c7SJesse Barnes int pipe; 2086c0e09200SDave Airlie 2087c0e09200SDave Airlie if (!dev_priv) 2088c0e09200SDave Airlie return; 2089c0e09200SDave Airlie 20900a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 20910a3e67a4SJesse Barnes 20925ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 20935ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20945ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20955ca58282SJesse Barnes } 20965ca58282SJesse Barnes 20970a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 20989db4a9c7SJesse Barnes for_each_pipe(pipe) 20999db4a9c7SJesse Barnes I915_WRITE(PIPESTAT(pipe), 0); 21000a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 2101ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 2102c0e09200SDave Airlie 21039db4a9c7SJesse Barnes for_each_pipe(pipe) 21049db4a9c7SJesse Barnes I915_WRITE(PIPESTAT(pipe), 21059db4a9c7SJesse Barnes I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 21067c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 2107c0e09200SDave Airlie } 2108f71d4af4SJesse Barnes 2109f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2110f71d4af4SJesse Barnes { 2111f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2112f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 2113f71d4af4SJesse Barnes if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) { 2114f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2115f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2116f71d4af4SJesse Barnes } 2117f71d4af4SJesse Barnes 2118c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2119f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2120c3613de9SKeith Packard else 2121c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2122f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2123f71d4af4SJesse Barnes 2124f71d4af4SJesse Barnes if (IS_IVYBRIDGE(dev)) { 2125f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2126f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2127f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2128f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2129f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2130f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2131f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2132f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2133f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2134f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2135f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2136f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2137f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2138f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2139f71d4af4SJesse Barnes } else { 2140f71d4af4SJesse Barnes dev->driver->irq_preinstall = i915_driver_irq_preinstall; 2141f71d4af4SJesse Barnes dev->driver->irq_postinstall = i915_driver_irq_postinstall; 2142f71d4af4SJesse Barnes dev->driver->irq_uninstall = i915_driver_irq_uninstall; 2143f71d4af4SJesse Barnes dev->driver->irq_handler = i915_driver_irq_handler; 2144f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2145f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2146f71d4af4SJesse Barnes } 2147f71d4af4SJesse Barnes } 2148