1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 83036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 84995b6762SChris Wilson static void 852d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 86036a4a7dSZhenyu Wang { 874bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 884bc9d430SDaniel Vetter 895d584b2eSPaulo Zanoni if (dev_priv->pm.irqs_disabled) { 90c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 915d584b2eSPaulo Zanoni dev_priv->pm.regsave.deimr &= ~mask; 92c67a470bSPaulo Zanoni return; 93c67a470bSPaulo Zanoni } 94c67a470bSPaulo Zanoni 951ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 961ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 971ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 983143a2bfSChris Wilson POSTING_READ(DEIMR); 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang 1020ff9800aSPaulo Zanoni static void 1032d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 104036a4a7dSZhenyu Wang { 1054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1064bc9d430SDaniel Vetter 1075d584b2eSPaulo Zanoni if (dev_priv->pm.irqs_disabled) { 108c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 1095d584b2eSPaulo Zanoni dev_priv->pm.regsave.deimr |= mask; 110c67a470bSPaulo Zanoni return; 111c67a470bSPaulo Zanoni } 112c67a470bSPaulo Zanoni 1131ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1141ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1151ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1163143a2bfSChris Wilson POSTING_READ(DEIMR); 117036a4a7dSZhenyu Wang } 118036a4a7dSZhenyu Wang } 119036a4a7dSZhenyu Wang 12043eaea13SPaulo Zanoni /** 12143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 12243eaea13SPaulo Zanoni * @dev_priv: driver private 12343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 12443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 12543eaea13SPaulo Zanoni */ 12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 12743eaea13SPaulo Zanoni uint32_t interrupt_mask, 12843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 12943eaea13SPaulo Zanoni { 13043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 13143eaea13SPaulo Zanoni 1325d584b2eSPaulo Zanoni if (dev_priv->pm.irqs_disabled) { 133c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 1345d584b2eSPaulo Zanoni dev_priv->pm.regsave.gtimr &= ~interrupt_mask; 1355d584b2eSPaulo Zanoni dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask & 136c67a470bSPaulo Zanoni interrupt_mask); 137c67a470bSPaulo Zanoni return; 138c67a470bSPaulo Zanoni } 139c67a470bSPaulo Zanoni 14043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 14143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 14243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 14343eaea13SPaulo Zanoni POSTING_READ(GTIMR); 14443eaea13SPaulo Zanoni } 14543eaea13SPaulo Zanoni 14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 14743eaea13SPaulo Zanoni { 14843eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 14943eaea13SPaulo Zanoni } 15043eaea13SPaulo Zanoni 15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 15243eaea13SPaulo Zanoni { 15343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 15443eaea13SPaulo Zanoni } 15543eaea13SPaulo Zanoni 156edbfdb45SPaulo Zanoni /** 157edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 158edbfdb45SPaulo Zanoni * @dev_priv: driver private 159edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 160edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 161edbfdb45SPaulo Zanoni */ 162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 163edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 164edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 165edbfdb45SPaulo Zanoni { 166605cd25bSPaulo Zanoni uint32_t new_val; 167edbfdb45SPaulo Zanoni 168edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 169edbfdb45SPaulo Zanoni 1705d584b2eSPaulo Zanoni if (dev_priv->pm.irqs_disabled) { 171c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 1725d584b2eSPaulo Zanoni dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask; 1735d584b2eSPaulo Zanoni dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask & 174c67a470bSPaulo Zanoni interrupt_mask); 175c67a470bSPaulo Zanoni return; 176c67a470bSPaulo Zanoni } 177c67a470bSPaulo Zanoni 178605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 179f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 180f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 181f52ecbcfSPaulo Zanoni 182605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 183605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 184605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 185edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 186edbfdb45SPaulo Zanoni } 187f52ecbcfSPaulo Zanoni } 188edbfdb45SPaulo Zanoni 189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 190edbfdb45SPaulo Zanoni { 191edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 192edbfdb45SPaulo Zanoni } 193edbfdb45SPaulo Zanoni 194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 195edbfdb45SPaulo Zanoni { 196edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 197edbfdb45SPaulo Zanoni } 198edbfdb45SPaulo Zanoni 1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2008664281bSPaulo Zanoni { 2018664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2028664281bSPaulo Zanoni struct intel_crtc *crtc; 2038664281bSPaulo Zanoni enum pipe pipe; 2048664281bSPaulo Zanoni 2054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2064bc9d430SDaniel Vetter 2078664281bSPaulo Zanoni for_each_pipe(pipe) { 2088664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2098664281bSPaulo Zanoni 2108664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2118664281bSPaulo Zanoni return false; 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni return true; 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2188664281bSPaulo Zanoni { 2198664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2208664281bSPaulo Zanoni enum pipe pipe; 2218664281bSPaulo Zanoni struct intel_crtc *crtc; 2228664281bSPaulo Zanoni 223fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 224fee884edSDaniel Vetter 2258664281bSPaulo Zanoni for_each_pipe(pipe) { 2268664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2278664281bSPaulo Zanoni 2288664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2298664281bSPaulo Zanoni return false; 2308664281bSPaulo Zanoni } 2318664281bSPaulo Zanoni 2328664281bSPaulo Zanoni return true; 2338664281bSPaulo Zanoni } 2348664281bSPaulo Zanoni 2352d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe) 2362d9d2b0bSVille Syrjälä { 2372d9d2b0bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 2382d9d2b0bSVille Syrjälä u32 reg = PIPESTAT(pipe); 2392d9d2b0bSVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 2402d9d2b0bSVille Syrjälä 2412d9d2b0bSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 2422d9d2b0bSVille Syrjälä 2432d9d2b0bSVille Syrjälä I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS); 2442d9d2b0bSVille Syrjälä POSTING_READ(reg); 2452d9d2b0bSVille Syrjälä } 2462d9d2b0bSVille Syrjälä 2478664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2488664281bSPaulo Zanoni enum pipe pipe, bool enable) 2498664281bSPaulo Zanoni { 2508664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2518664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2528664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2538664281bSPaulo Zanoni 2548664281bSPaulo Zanoni if (enable) 2558664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2568664281bSPaulo Zanoni else 2578664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2588664281bSPaulo Zanoni } 2598664281bSPaulo Zanoni 2608664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2617336df65SDaniel Vetter enum pipe pipe, bool enable) 2628664281bSPaulo Zanoni { 2638664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2648664281bSPaulo Zanoni if (enable) { 2657336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2667336df65SDaniel Vetter 2678664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2688664281bSPaulo Zanoni return; 2698664281bSPaulo Zanoni 2708664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2718664281bSPaulo Zanoni } else { 2727336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2737336df65SDaniel Vetter 2747336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2758664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2767336df65SDaniel Vetter 2777336df65SDaniel Vetter if (!was_enabled && 2787336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2797336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2807336df65SDaniel Vetter pipe_name(pipe)); 2817336df65SDaniel Vetter } 2828664281bSPaulo Zanoni } 2838664281bSPaulo Zanoni } 2848664281bSPaulo Zanoni 28538d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 28638d83c96SDaniel Vetter enum pipe pipe, bool enable) 28738d83c96SDaniel Vetter { 28838d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 28938d83c96SDaniel Vetter 29038d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 29138d83c96SDaniel Vetter 29238d83c96SDaniel Vetter if (enable) 29338d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 29438d83c96SDaniel Vetter else 29538d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 29638d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 29738d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 29838d83c96SDaniel Vetter } 29938d83c96SDaniel Vetter 300fee884edSDaniel Vetter /** 301fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 302fee884edSDaniel Vetter * @dev_priv: driver private 303fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 304fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 305fee884edSDaniel Vetter */ 306fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 307fee884edSDaniel Vetter uint32_t interrupt_mask, 308fee884edSDaniel Vetter uint32_t enabled_irq_mask) 309fee884edSDaniel Vetter { 310fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 311fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 312fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 313fee884edSDaniel Vetter 314fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 315fee884edSDaniel Vetter 3165d584b2eSPaulo Zanoni if (dev_priv->pm.irqs_disabled && 317c67a470bSPaulo Zanoni (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) { 318c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 3195d584b2eSPaulo Zanoni dev_priv->pm.regsave.sdeimr &= ~interrupt_mask; 3205d584b2eSPaulo Zanoni dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask & 321c67a470bSPaulo Zanoni interrupt_mask); 322c67a470bSPaulo Zanoni return; 323c67a470bSPaulo Zanoni } 324c67a470bSPaulo Zanoni 325fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 326fee884edSDaniel Vetter POSTING_READ(SDEIMR); 327fee884edSDaniel Vetter } 328fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 329fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 330fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 331fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 332fee884edSDaniel Vetter 333de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 334de28075dSDaniel Vetter enum transcoder pch_transcoder, 3358664281bSPaulo Zanoni bool enable) 3368664281bSPaulo Zanoni { 3378664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 338de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 339de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3408664281bSPaulo Zanoni 3418664281bSPaulo Zanoni if (enable) 342fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3438664281bSPaulo Zanoni else 344fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3458664281bSPaulo Zanoni } 3468664281bSPaulo Zanoni 3478664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3488664281bSPaulo Zanoni enum transcoder pch_transcoder, 3498664281bSPaulo Zanoni bool enable) 3508664281bSPaulo Zanoni { 3518664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3528664281bSPaulo Zanoni 3538664281bSPaulo Zanoni if (enable) { 3541dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3551dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3561dd246fbSDaniel Vetter 3578664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3588664281bSPaulo Zanoni return; 3598664281bSPaulo Zanoni 360fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3618664281bSPaulo Zanoni } else { 3621dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3631dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3641dd246fbSDaniel Vetter 3651dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 366fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3671dd246fbSDaniel Vetter 3681dd246fbSDaniel Vetter if (!was_enabled && 3691dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3701dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3711dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3721dd246fbSDaniel Vetter } 3738664281bSPaulo Zanoni } 3748664281bSPaulo Zanoni } 3758664281bSPaulo Zanoni 3768664281bSPaulo Zanoni /** 3778664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3788664281bSPaulo Zanoni * @dev: drm device 3798664281bSPaulo Zanoni * @pipe: pipe 3808664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3818664281bSPaulo Zanoni * 3828664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3838664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3848664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3858664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3868664281bSPaulo Zanoni * bit for all the pipes. 3878664281bSPaulo Zanoni * 3888664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3898664281bSPaulo Zanoni */ 390f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3918664281bSPaulo Zanoni enum pipe pipe, bool enable) 3928664281bSPaulo Zanoni { 3938664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3948664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3958664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3968664281bSPaulo Zanoni bool ret; 3978664281bSPaulo Zanoni 39877961eb9SImre Deak assert_spin_locked(&dev_priv->irq_lock); 39977961eb9SImre Deak 4008664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 4018664281bSPaulo Zanoni 4028664281bSPaulo Zanoni if (enable == ret) 4038664281bSPaulo Zanoni goto done; 4048664281bSPaulo Zanoni 4058664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 4068664281bSPaulo Zanoni 4072d9d2b0bSVille Syrjälä if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))) 4082d9d2b0bSVille Syrjälä i9xx_clear_fifo_underrun(dev, pipe); 4092d9d2b0bSVille Syrjälä else if (IS_GEN5(dev) || IS_GEN6(dev)) 4108664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 4118664281bSPaulo Zanoni else if (IS_GEN7(dev)) 4127336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 41338d83c96SDaniel Vetter else if (IS_GEN8(dev)) 41438d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 4158664281bSPaulo Zanoni 4168664281bSPaulo Zanoni done: 417f88d42f1SImre Deak return ret; 418f88d42f1SImre Deak } 419f88d42f1SImre Deak 420f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 421f88d42f1SImre Deak enum pipe pipe, bool enable) 422f88d42f1SImre Deak { 423f88d42f1SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 424f88d42f1SImre Deak unsigned long flags; 425f88d42f1SImre Deak bool ret; 426f88d42f1SImre Deak 427f88d42f1SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, flags); 428f88d42f1SImre Deak ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable); 4298664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 430f88d42f1SImre Deak 4318664281bSPaulo Zanoni return ret; 4328664281bSPaulo Zanoni } 4338664281bSPaulo Zanoni 43491d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev, 43591d181ddSImre Deak enum pipe pipe) 43691d181ddSImre Deak { 43791d181ddSImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 43891d181ddSImre Deak struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 43991d181ddSImre Deak struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 44091d181ddSImre Deak 44191d181ddSImre Deak return !intel_crtc->cpu_fifo_underrun_disabled; 44291d181ddSImre Deak } 44391d181ddSImre Deak 4448664281bSPaulo Zanoni /** 4458664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 4468664281bSPaulo Zanoni * @dev: drm device 4478664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 4488664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4498664281bSPaulo Zanoni * 4508664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 4518664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 4528664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4538664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4548664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4558664281bSPaulo Zanoni * 4568664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4578664281bSPaulo Zanoni */ 4588664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4598664281bSPaulo Zanoni enum transcoder pch_transcoder, 4608664281bSPaulo Zanoni bool enable) 4618664281bSPaulo Zanoni { 4628664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 463de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 464de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4658664281bSPaulo Zanoni unsigned long flags; 4668664281bSPaulo Zanoni bool ret; 4678664281bSPaulo Zanoni 468de28075dSDaniel Vetter /* 469de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 470de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 471de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 472de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 473de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 474de28075dSDaniel Vetter * crtc on LPT won't cause issues. 475de28075dSDaniel Vetter */ 4768664281bSPaulo Zanoni 4778664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4788664281bSPaulo Zanoni 4798664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 4808664281bSPaulo Zanoni 4818664281bSPaulo Zanoni if (enable == ret) 4828664281bSPaulo Zanoni goto done; 4838664281bSPaulo Zanoni 4848664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 4858664281bSPaulo Zanoni 4868664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 487de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4888664281bSPaulo Zanoni else 4898664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4908664281bSPaulo Zanoni 4918664281bSPaulo Zanoni done: 4928664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4938664281bSPaulo Zanoni return ret; 4948664281bSPaulo Zanoni } 4958664281bSPaulo Zanoni 4968664281bSPaulo Zanoni 497b5ea642aSDaniel Vetter static void 498755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 499755e9019SImre Deak u32 enable_mask, u32 status_mask) 5007c463586SKeith Packard { 5019db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 502755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5037c463586SKeith Packard 504b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 505b79480baSDaniel Vetter 506755e9019SImre Deak if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 507755e9019SImre Deak status_mask & ~PIPESTAT_INT_STATUS_MASK)) 508755e9019SImre Deak return; 509755e9019SImre Deak 510755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 51146c06a30SVille Syrjälä return; 51246c06a30SVille Syrjälä 51391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 51491d181ddSImre Deak 5157c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 516755e9019SImre Deak pipestat |= enable_mask | status_mask; 51746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5183143a2bfSChris Wilson POSTING_READ(reg); 5197c463586SKeith Packard } 5207c463586SKeith Packard 521b5ea642aSDaniel Vetter static void 522755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 523755e9019SImre Deak u32 enable_mask, u32 status_mask) 5247c463586SKeith Packard { 5259db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 526755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5277c463586SKeith Packard 528b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 529b79480baSDaniel Vetter 530755e9019SImre Deak if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 531755e9019SImre Deak status_mask & ~PIPESTAT_INT_STATUS_MASK)) 53246c06a30SVille Syrjälä return; 53346c06a30SVille Syrjälä 534755e9019SImre Deak if ((pipestat & enable_mask) == 0) 535755e9019SImre Deak return; 536755e9019SImre Deak 53791d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 53891d181ddSImre Deak 539755e9019SImre Deak pipestat &= ~enable_mask; 54046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5413143a2bfSChris Wilson POSTING_READ(reg); 5427c463586SKeith Packard } 5437c463586SKeith Packard 54410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 54510c59c51SImre Deak { 54610c59c51SImre Deak u32 enable_mask = status_mask << 16; 54710c59c51SImre Deak 54810c59c51SImre Deak /* 54910c59c51SImre Deak * On pipe A we don't support the PSR interrupt yet, on pipe B the 55010c59c51SImre Deak * same bit MBZ. 55110c59c51SImre Deak */ 55210c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 55310c59c51SImre Deak return 0; 55410c59c51SImre Deak 55510c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 55610c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 55710c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 55810c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 55910c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 56010c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 56110c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 56210c59c51SImre Deak 56310c59c51SImre Deak return enable_mask; 56410c59c51SImre Deak } 56510c59c51SImre Deak 566755e9019SImre Deak void 567755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 568755e9019SImre Deak u32 status_mask) 569755e9019SImre Deak { 570755e9019SImre Deak u32 enable_mask; 571755e9019SImre Deak 57210c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 57310c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 57410c59c51SImre Deak status_mask); 57510c59c51SImre Deak else 576755e9019SImre Deak enable_mask = status_mask << 16; 577755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 578755e9019SImre Deak } 579755e9019SImre Deak 580755e9019SImre Deak void 581755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 582755e9019SImre Deak u32 status_mask) 583755e9019SImre Deak { 584755e9019SImre Deak u32 enable_mask; 585755e9019SImre Deak 58610c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 58710c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 58810c59c51SImre Deak status_mask); 58910c59c51SImre Deak else 590755e9019SImre Deak enable_mask = status_mask << 16; 591755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 592755e9019SImre Deak } 593755e9019SImre Deak 594c0e09200SDave Airlie /** 595f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 59601c66889SZhao Yakui */ 597f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 59801c66889SZhao Yakui { 5992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6001ec14ad3SChris Wilson unsigned long irqflags; 6011ec14ad3SChris Wilson 602f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 603f49e38ddSJani Nikula return; 604f49e38ddSJani Nikula 6051ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 60601c66889SZhao Yakui 607755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 608a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 6093b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 610755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6111ec14ad3SChris Wilson 6121ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 61301c66889SZhao Yakui } 61401c66889SZhao Yakui 61501c66889SZhao Yakui /** 6160a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 6170a3e67a4SJesse Barnes * @dev: DRM device 6180a3e67a4SJesse Barnes * @pipe: pipe to check 6190a3e67a4SJesse Barnes * 6200a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 6210a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 6220a3e67a4SJesse Barnes * before reading such registers if unsure. 6230a3e67a4SJesse Barnes */ 6240a3e67a4SJesse Barnes static int 6250a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 6260a3e67a4SJesse Barnes { 6272d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 628702e7a56SPaulo Zanoni 629a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 630a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 631a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 632a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 63371f8ba6bSPaulo Zanoni 634a01025afSDaniel Vetter return intel_crtc->active; 635a01025afSDaniel Vetter } else { 636a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 637a01025afSDaniel Vetter } 6380a3e67a4SJesse Barnes } 6390a3e67a4SJesse Barnes 6404cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 6414cdb83ecSVille Syrjälä { 6424cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6434cdb83ecSVille Syrjälä return 0; 6444cdb83ecSVille Syrjälä } 6454cdb83ecSVille Syrjälä 64642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 64742f52ef8SKeith Packard * we use as a pipe index 64842f52ef8SKeith Packard */ 649f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 6500a3e67a4SJesse Barnes { 6512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6520a3e67a4SJesse Barnes unsigned long high_frame; 6530a3e67a4SJesse Barnes unsigned long low_frame; 654391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 6550a3e67a4SJesse Barnes 6560a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 65744d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6590a3e67a4SJesse Barnes return 0; 6600a3e67a4SJesse Barnes } 6610a3e67a4SJesse Barnes 662391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 663391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 664391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 665391f75e2SVille Syrjälä const struct drm_display_mode *mode = 666391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 667391f75e2SVille Syrjälä 668391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 669391f75e2SVille Syrjälä } else { 670a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 671391f75e2SVille Syrjälä u32 htotal; 672391f75e2SVille Syrjälä 673391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 674391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 675391f75e2SVille Syrjälä 676391f75e2SVille Syrjälä vbl_start *= htotal; 677391f75e2SVille Syrjälä } 678391f75e2SVille Syrjälä 6799db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6809db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6815eddb70bSChris Wilson 6820a3e67a4SJesse Barnes /* 6830a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6840a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6850a3e67a4SJesse Barnes * register. 6860a3e67a4SJesse Barnes */ 6870a3e67a4SJesse Barnes do { 6885eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 689391f75e2SVille Syrjälä low = I915_READ(low_frame); 6905eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 6910a3e67a4SJesse Barnes } while (high1 != high2); 6920a3e67a4SJesse Barnes 6935eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 694391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6955eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 696391f75e2SVille Syrjälä 697391f75e2SVille Syrjälä /* 698391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 699391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 700391f75e2SVille Syrjälä * counter against vblank start. 701391f75e2SVille Syrjälä */ 702edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7030a3e67a4SJesse Barnes } 7040a3e67a4SJesse Barnes 705f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 7069880b7a5SJesse Barnes { 7072d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 7089db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 7099880b7a5SJesse Barnes 7109880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 71144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 7129db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7139880b7a5SJesse Barnes return 0; 7149880b7a5SJesse Barnes } 7159880b7a5SJesse Barnes 7169880b7a5SJesse Barnes return I915_READ(reg); 7179880b7a5SJesse Barnes } 7189880b7a5SJesse Barnes 719ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 720ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 721ad3543edSMario Kleiner 722095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe) 72354ddcbd2SVille Syrjälä { 72454ddcbd2SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 72554ddcbd2SVille Syrjälä uint32_t status; 72624302624SVille Syrjälä int reg; 72754ddcbd2SVille Syrjälä 72824302624SVille Syrjälä if (INTEL_INFO(dev)->gen >= 8) { 72924302624SVille Syrjälä status = GEN8_PIPE_VBLANK; 73024302624SVille Syrjälä reg = GEN8_DE_PIPE_ISR(pipe); 73124302624SVille Syrjälä } else if (INTEL_INFO(dev)->gen >= 7) { 73224302624SVille Syrjälä status = DE_PIPE_VBLANK_IVB(pipe); 73324302624SVille Syrjälä reg = DEISR; 73454ddcbd2SVille Syrjälä } else { 73524302624SVille Syrjälä status = DE_PIPE_VBLANK(pipe); 73624302624SVille Syrjälä reg = DEISR; 73754ddcbd2SVille Syrjälä } 738ad3543edSMario Kleiner 73924302624SVille Syrjälä return __raw_i915_read32(dev_priv, reg) & status; 74054ddcbd2SVille Syrjälä } 74154ddcbd2SVille Syrjälä 742f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 743abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 744abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 7450af7e4dfSMario Kleiner { 746c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 747c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 748c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 749c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 7503aa18df8SVille Syrjälä int position; 7510af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 7520af7e4dfSMario Kleiner bool in_vbl = true; 7530af7e4dfSMario Kleiner int ret = 0; 754ad3543edSMario Kleiner unsigned long irqflags; 7550af7e4dfSMario Kleiner 756c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 7570af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7590af7e4dfSMario Kleiner return 0; 7600af7e4dfSMario Kleiner } 7610af7e4dfSMario Kleiner 762c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 763c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 764c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 765c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7660af7e4dfSMario Kleiner 767d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 768d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 769d31faf65SVille Syrjälä vbl_end /= 2; 770d31faf65SVille Syrjälä vtotal /= 2; 771d31faf65SVille Syrjälä } 772d31faf65SVille Syrjälä 773c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 774c2baf4b7SVille Syrjälä 775ad3543edSMario Kleiner /* 776ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 777ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 778ad3543edSMario Kleiner * following code must not block on uncore.lock. 779ad3543edSMario Kleiner */ 780ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 781ad3543edSMario Kleiner 782ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 783ad3543edSMario Kleiner 784ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 785ad3543edSMario Kleiner if (stime) 786ad3543edSMario Kleiner *stime = ktime_get(); 787ad3543edSMario Kleiner 7887c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7890af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 7900af7e4dfSMario Kleiner * scanout position from Display scan line register. 7910af7e4dfSMario Kleiner */ 7927c06b08aSVille Syrjälä if (IS_GEN2(dev)) 793ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 7947c06b08aSVille Syrjälä else 795ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 79654ddcbd2SVille Syrjälä 797fcb81823SVille Syrjälä if (HAS_DDI(dev)) { 798fcb81823SVille Syrjälä /* 799fcb81823SVille Syrjälä * On HSW HDMI outputs there seems to be a 2 line 800fcb81823SVille Syrjälä * difference, whereas eDP has the normal 1 line 801fcb81823SVille Syrjälä * difference that earlier platforms have. External 802fcb81823SVille Syrjälä * DP is unknown. For now just check for the 2 line 803fcb81823SVille Syrjälä * difference case on all output types on HSW+. 804fcb81823SVille Syrjälä * 805fcb81823SVille Syrjälä * This might misinterpret the scanline counter being 806fcb81823SVille Syrjälä * one line too far along on eDP, but that's less 807fcb81823SVille Syrjälä * dangerous than the alternative since that would lead 808fcb81823SVille Syrjälä * the vblank timestamp code astray when it sees a 809fcb81823SVille Syrjälä * scanline count before vblank_start during a vblank 810fcb81823SVille Syrjälä * interrupt. 811fcb81823SVille Syrjälä */ 812fcb81823SVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 813fcb81823SVille Syrjälä if ((in_vbl && (position == vbl_start - 2 || 814fcb81823SVille Syrjälä position == vbl_start - 1)) || 815fcb81823SVille Syrjälä (!in_vbl && (position == vbl_end - 2 || 816fcb81823SVille Syrjälä position == vbl_end - 1))) 817fcb81823SVille Syrjälä position = (position + 2) % vtotal; 818fcb81823SVille Syrjälä } else if (HAS_PCH_SPLIT(dev)) { 81954ddcbd2SVille Syrjälä /* 82054ddcbd2SVille Syrjälä * The scanline counter increments at the leading edge 82154ddcbd2SVille Syrjälä * of hsync, ie. it completely misses the active portion 82254ddcbd2SVille Syrjälä * of the line. Fix up the counter at both edges of vblank 82354ddcbd2SVille Syrjälä * to get a more accurate picture whether we're in vblank 82454ddcbd2SVille Syrjälä * or not. 82554ddcbd2SVille Syrjälä */ 826095163baSVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 82754ddcbd2SVille Syrjälä if ((in_vbl && position == vbl_start - 1) || 82854ddcbd2SVille Syrjälä (!in_vbl && position == vbl_end - 1)) 82954ddcbd2SVille Syrjälä position = (position + 1) % vtotal; 8300af7e4dfSMario Kleiner } else { 831095163baSVille Syrjälä /* 832095163baSVille Syrjälä * ISR vblank status bits don't work the way we'd want 833095163baSVille Syrjälä * them to work on non-PCH platforms (for 834095163baSVille Syrjälä * ilk_pipe_in_vblank_locked()), and there doesn't 835095163baSVille Syrjälä * appear any other way to determine if we're currently 836095163baSVille Syrjälä * in vblank. 837095163baSVille Syrjälä * 838095163baSVille Syrjälä * Instead let's assume that we're already in vblank if 839095163baSVille Syrjälä * we got called from the vblank interrupt and the 840095163baSVille Syrjälä * scanline counter value indicates that we're on the 841095163baSVille Syrjälä * line just prior to vblank start. This should result 842095163baSVille Syrjälä * in the correct answer, unless the vblank interrupt 843095163baSVille Syrjälä * delivery really got delayed for almost exactly one 844095163baSVille Syrjälä * full frame/field. 845095163baSVille Syrjälä */ 846095163baSVille Syrjälä if (flags & DRM_CALLED_FROM_VBLIRQ && 847095163baSVille Syrjälä position == vbl_start - 1) { 848095163baSVille Syrjälä position = (position + 1) % vtotal; 849095163baSVille Syrjälä 850095163baSVille Syrjälä /* Signal this correction as "applied". */ 851095163baSVille Syrjälä ret |= 0x8; 852095163baSVille Syrjälä } 853095163baSVille Syrjälä } 854095163baSVille Syrjälä } else { 8550af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8560af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8570af7e4dfSMario Kleiner * scanout position. 8580af7e4dfSMario Kleiner */ 859ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8600af7e4dfSMario Kleiner 8613aa18df8SVille Syrjälä /* convert to pixel counts */ 8623aa18df8SVille Syrjälä vbl_start *= htotal; 8633aa18df8SVille Syrjälä vbl_end *= htotal; 8643aa18df8SVille Syrjälä vtotal *= htotal; 8653aa18df8SVille Syrjälä } 8663aa18df8SVille Syrjälä 867ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 868ad3543edSMario Kleiner if (etime) 869ad3543edSMario Kleiner *etime = ktime_get(); 870ad3543edSMario Kleiner 871ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 872ad3543edSMario Kleiner 873ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 874ad3543edSMario Kleiner 8753aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8763aa18df8SVille Syrjälä 8773aa18df8SVille Syrjälä /* 8783aa18df8SVille Syrjälä * While in vblank, position will be negative 8793aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8803aa18df8SVille Syrjälä * vblank, position will be positive counting 8813aa18df8SVille Syrjälä * up since vbl_end. 8823aa18df8SVille Syrjälä */ 8833aa18df8SVille Syrjälä if (position >= vbl_start) 8843aa18df8SVille Syrjälä position -= vbl_end; 8853aa18df8SVille Syrjälä else 8863aa18df8SVille Syrjälä position += vtotal - vbl_end; 8873aa18df8SVille Syrjälä 8887c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8893aa18df8SVille Syrjälä *vpos = position; 8903aa18df8SVille Syrjälä *hpos = 0; 8913aa18df8SVille Syrjälä } else { 8920af7e4dfSMario Kleiner *vpos = position / htotal; 8930af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8940af7e4dfSMario Kleiner } 8950af7e4dfSMario Kleiner 8960af7e4dfSMario Kleiner /* In vblank? */ 8970af7e4dfSMario Kleiner if (in_vbl) 8980af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 8990af7e4dfSMario Kleiner 9000af7e4dfSMario Kleiner return ret; 9010af7e4dfSMario Kleiner } 9020af7e4dfSMario Kleiner 903f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 9040af7e4dfSMario Kleiner int *max_error, 9050af7e4dfSMario Kleiner struct timeval *vblank_time, 9060af7e4dfSMario Kleiner unsigned flags) 9070af7e4dfSMario Kleiner { 9084041b853SChris Wilson struct drm_crtc *crtc; 9090af7e4dfSMario Kleiner 9107eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 9114041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 9120af7e4dfSMario Kleiner return -EINVAL; 9130af7e4dfSMario Kleiner } 9140af7e4dfSMario Kleiner 9150af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9164041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9174041b853SChris Wilson if (crtc == NULL) { 9184041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 9194041b853SChris Wilson return -EINVAL; 9204041b853SChris Wilson } 9214041b853SChris Wilson 9224041b853SChris Wilson if (!crtc->enabled) { 9234041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 9244041b853SChris Wilson return -EBUSY; 9254041b853SChris Wilson } 9260af7e4dfSMario Kleiner 9270af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9284041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9294041b853SChris Wilson vblank_time, flags, 9307da903efSVille Syrjälä crtc, 9317da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 9320af7e4dfSMario Kleiner } 9330af7e4dfSMario Kleiner 93467c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 93567c347ffSJani Nikula struct drm_connector *connector) 936321a1b30SEgbert Eich { 937321a1b30SEgbert Eich enum drm_connector_status old_status; 938321a1b30SEgbert Eich 939321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 940321a1b30SEgbert Eich old_status = connector->status; 941321a1b30SEgbert Eich 942321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 94367c347ffSJani Nikula if (old_status == connector->status) 94467c347ffSJani Nikula return false; 94567c347ffSJani Nikula 94667c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 947321a1b30SEgbert Eich connector->base.id, 948321a1b30SEgbert Eich drm_get_connector_name(connector), 94967c347ffSJani Nikula drm_get_connector_status_name(old_status), 95067c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 95167c347ffSJani Nikula 95267c347ffSJani Nikula return true; 953321a1b30SEgbert Eich } 954321a1b30SEgbert Eich 9555ca58282SJesse Barnes /* 9565ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 9575ca58282SJesse Barnes */ 958ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 959ac4c16c5SEgbert Eich 9605ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 9615ca58282SJesse Barnes { 9622d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9632d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 9645ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 965c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 966cd569aedSEgbert Eich struct intel_connector *intel_connector; 967cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 968cd569aedSEgbert Eich struct drm_connector *connector; 969cd569aedSEgbert Eich unsigned long irqflags; 970cd569aedSEgbert Eich bool hpd_disabled = false; 971321a1b30SEgbert Eich bool changed = false; 972142e2398SEgbert Eich u32 hpd_event_bits; 9735ca58282SJesse Barnes 97452d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 97552d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 97652d7ecedSDaniel Vetter return; 97752d7ecedSDaniel Vetter 978a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 979e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 980e67189abSJesse Barnes 981cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 982142e2398SEgbert Eich 983142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 984142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 985cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 986cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 987cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 988cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 989cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 990cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 991cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 992cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 993cd569aedSEgbert Eich drm_get_connector_name(connector)); 994cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 995cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 996cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 997cd569aedSEgbert Eich hpd_disabled = true; 998cd569aedSEgbert Eich } 999142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1000142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 1001142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 1002142e2398SEgbert Eich } 1003cd569aedSEgbert Eich } 1004cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 1005cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 1006cd569aedSEgbert Eich * some connectors */ 1007ac4c16c5SEgbert Eich if (hpd_disabled) { 1008cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 1009ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 1010ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 1011ac4c16c5SEgbert Eich } 1012cd569aedSEgbert Eich 1013cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1014cd569aedSEgbert Eich 1015321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 1016321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 1017321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 1018321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1019cd569aedSEgbert Eich if (intel_encoder->hot_plug) 1020cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 1021321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 1022321a1b30SEgbert Eich changed = true; 1023321a1b30SEgbert Eich } 1024321a1b30SEgbert Eich } 102540ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 102640ee3381SKeith Packard 1027321a1b30SEgbert Eich if (changed) 1028321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 10295ca58282SJesse Barnes } 10305ca58282SJesse Barnes 10313ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv) 10323ca1ccedSVille Syrjälä { 10333ca1ccedSVille Syrjälä del_timer_sync(&dev_priv->hotplug_reenable_timer); 10343ca1ccedSVille Syrjälä } 10353ca1ccedSVille Syrjälä 1036d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 1037f97108d1SJesse Barnes { 10382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1039b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10409270388eSDaniel Vetter u8 new_delay; 10419270388eSDaniel Vetter 1042d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1043f97108d1SJesse Barnes 104473edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 104573edd18fSDaniel Vetter 104620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10479270388eSDaniel Vetter 10487648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1049b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1050b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1051f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1052f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1053f97108d1SJesse Barnes 1054f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1055b5b72e89SMatthew Garrett if (busy_up > max_avg) { 105620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 105720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 105820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 105920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1060b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 106120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 106220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 106320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 106420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1065f97108d1SJesse Barnes } 1066f97108d1SJesse Barnes 10677648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 106820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1069f97108d1SJesse Barnes 1070d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10719270388eSDaniel Vetter 1072f97108d1SJesse Barnes return; 1073f97108d1SJesse Barnes } 1074f97108d1SJesse Barnes 1075549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1076549f7365SChris Wilson struct intel_ring_buffer *ring) 1077549f7365SChris Wilson { 1078475553deSChris Wilson if (ring->obj == NULL) 1079475553deSChris Wilson return; 1080475553deSChris Wilson 1081814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10829862e600SChris Wilson 1083549f7365SChris Wilson wake_up_all(&ring->irq_queue); 108410cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 1085549f7365SChris Wilson } 1086549f7365SChris Wilson 10874912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10883b8d8d91SJesse Barnes { 10892d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10902d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1091edbfdb45SPaulo Zanoni u32 pm_iir; 1092dd75fdc8SChris Wilson int new_delay, adj; 10933b8d8d91SJesse Barnes 109459cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1095c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1096c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 10974848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 1098a6706b45SDeepak S snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 109959cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11004912d041SBen Widawsky 110160611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1102a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 110360611c13SPaulo Zanoni 1104a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11053b8d8d91SJesse Barnes return; 11063b8d8d91SJesse Barnes 11074fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11087b9e0ae6SChris Wilson 1109dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11107425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1111dd75fdc8SChris Wilson if (adj > 0) 1112dd75fdc8SChris Wilson adj *= 2; 1113dd75fdc8SChris Wilson else 1114dd75fdc8SChris Wilson adj = 1; 1115b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 11167425034aSVille Syrjälä 11177425034aSVille Syrjälä /* 11187425034aSVille Syrjälä * For better performance, jump directly 11197425034aSVille Syrjälä * to RPe if we're below it. 11207425034aSVille Syrjälä */ 1121b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1122b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1123dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1124b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1125b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1126dd75fdc8SChris Wilson else 1127b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1128dd75fdc8SChris Wilson adj = 0; 1129dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1130dd75fdc8SChris Wilson if (adj < 0) 1131dd75fdc8SChris Wilson adj *= 2; 1132dd75fdc8SChris Wilson else 1133dd75fdc8SChris Wilson adj = -1; 1134b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1135dd75fdc8SChris Wilson } else { /* unknown event */ 1136b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1137dd75fdc8SChris Wilson } 11383b8d8d91SJesse Barnes 113979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 114079249636SBen Widawsky * interrupt 114179249636SBen Widawsky */ 11421272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1143b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1144b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 114527544369SDeepak S 1146b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1147dd75fdc8SChris Wilson 11480a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 11490a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 11500a073b84SJesse Barnes else 11514912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 11523b8d8d91SJesse Barnes 11534fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11543b8d8d91SJesse Barnes } 11553b8d8d91SJesse Barnes 1156e3689190SBen Widawsky 1157e3689190SBen Widawsky /** 1158e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1159e3689190SBen Widawsky * occurred. 1160e3689190SBen Widawsky * @work: workqueue struct 1161e3689190SBen Widawsky * 1162e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1163e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1164e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1165e3689190SBen Widawsky */ 1166e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1167e3689190SBen Widawsky { 11682d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11692d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1170e3689190SBen Widawsky u32 error_status, row, bank, subbank; 117135a85ac6SBen Widawsky char *parity_event[6]; 1172e3689190SBen Widawsky uint32_t misccpctl; 1173e3689190SBen Widawsky unsigned long flags; 117435a85ac6SBen Widawsky uint8_t slice = 0; 1175e3689190SBen Widawsky 1176e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1177e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1178e3689190SBen Widawsky * any time we access those registers. 1179e3689190SBen Widawsky */ 1180e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1181e3689190SBen Widawsky 118235a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 118335a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 118435a85ac6SBen Widawsky goto out; 118535a85ac6SBen Widawsky 1186e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1187e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1188e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1189e3689190SBen Widawsky 119035a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 119135a85ac6SBen Widawsky u32 reg; 119235a85ac6SBen Widawsky 119335a85ac6SBen Widawsky slice--; 119435a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 119535a85ac6SBen Widawsky break; 119635a85ac6SBen Widawsky 119735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 119835a85ac6SBen Widawsky 119935a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 120035a85ac6SBen Widawsky 120135a85ac6SBen Widawsky error_status = I915_READ(reg); 1202e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1203e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1204e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1205e3689190SBen Widawsky 120635a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 120735a85ac6SBen Widawsky POSTING_READ(reg); 1208e3689190SBen Widawsky 1209cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1210e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1211e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1212e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 121335a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 121435a85ac6SBen Widawsky parity_event[5] = NULL; 1215e3689190SBen Widawsky 12165bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1217e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1218e3689190SBen Widawsky 121935a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 122035a85ac6SBen Widawsky slice, row, bank, subbank); 1221e3689190SBen Widawsky 122235a85ac6SBen Widawsky kfree(parity_event[4]); 1223e3689190SBen Widawsky kfree(parity_event[3]); 1224e3689190SBen Widawsky kfree(parity_event[2]); 1225e3689190SBen Widawsky kfree(parity_event[1]); 1226e3689190SBen Widawsky } 1227e3689190SBen Widawsky 122835a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 122935a85ac6SBen Widawsky 123035a85ac6SBen Widawsky out: 123135a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 123235a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 123335a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 123435a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 123535a85ac6SBen Widawsky 123635a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 123735a85ac6SBen Widawsky } 123835a85ac6SBen Widawsky 123935a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1240e3689190SBen Widawsky { 12412d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1242e3689190SBen Widawsky 1243040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1244e3689190SBen Widawsky return; 1245e3689190SBen Widawsky 1246d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 124735a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1248d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1249e3689190SBen Widawsky 125035a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 125135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 125235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 125335a85ac6SBen Widawsky 125435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 125535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 125635a85ac6SBen Widawsky 1257a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1258e3689190SBen Widawsky } 1259e3689190SBen Widawsky 1260f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1261f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1262f1af8fc1SPaulo Zanoni u32 gt_iir) 1263f1af8fc1SPaulo Zanoni { 1264f1af8fc1SPaulo Zanoni if (gt_iir & 1265f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1266f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1267f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1268f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1269f1af8fc1SPaulo Zanoni } 1270f1af8fc1SPaulo Zanoni 1271e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1272e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1273e7b4c6b1SDaniel Vetter u32 gt_iir) 1274e7b4c6b1SDaniel Vetter { 1275e7b4c6b1SDaniel Vetter 1276cc609d5dSBen Widawsky if (gt_iir & 1277cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1278e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1279cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1280e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1281cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1282e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1283e7b4c6b1SDaniel Vetter 1284cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1285cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1286cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 128758174462SMika Kuoppala i915_handle_error(dev, false, "GT error interrupt 0x%08x", 128858174462SMika Kuoppala gt_iir); 1289e7b4c6b1SDaniel Vetter } 1290e3689190SBen Widawsky 129135a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 129235a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1293e7b4c6b1SDaniel Vetter } 1294e7b4c6b1SDaniel Vetter 1295abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1296abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1297abd58f01SBen Widawsky u32 master_ctl) 1298abd58f01SBen Widawsky { 1299abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1300abd58f01SBen Widawsky uint32_t tmp = 0; 1301abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1302abd58f01SBen Widawsky 1303abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1304abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1305abd58f01SBen Widawsky if (tmp) { 1306abd58f01SBen Widawsky ret = IRQ_HANDLED; 1307abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1308abd58f01SBen Widawsky bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1309abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1310abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[RCS]); 1311abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1312abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[BCS]); 1313abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(0), tmp); 1314abd58f01SBen Widawsky } else 1315abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1316abd58f01SBen Widawsky } 1317abd58f01SBen Widawsky 1318abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VCS1_IRQ) { 1319abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1320abd58f01SBen Widawsky if (tmp) { 1321abd58f01SBen Widawsky ret = IRQ_HANDLED; 1322abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1323abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1324abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VCS]); 1325abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(1), tmp); 1326abd58f01SBen Widawsky } else 1327abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1328abd58f01SBen Widawsky } 1329abd58f01SBen Widawsky 1330abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1331abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1332abd58f01SBen Widawsky if (tmp) { 1333abd58f01SBen Widawsky ret = IRQ_HANDLED; 1334abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1335abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1336abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VECS]); 1337abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(3), tmp); 1338abd58f01SBen Widawsky } else 1339abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1340abd58f01SBen Widawsky } 1341abd58f01SBen Widawsky 1342abd58f01SBen Widawsky return ret; 1343abd58f01SBen Widawsky } 1344abd58f01SBen Widawsky 1345b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1346b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1347b543fb04SEgbert Eich 134810a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1349b543fb04SEgbert Eich u32 hotplug_trigger, 1350b543fb04SEgbert Eich const u32 *hpd) 1351b543fb04SEgbert Eich { 13522d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1353b543fb04SEgbert Eich int i; 135410a504deSDaniel Vetter bool storm_detected = false; 1355b543fb04SEgbert Eich 135691d131d2SDaniel Vetter if (!hotplug_trigger) 135791d131d2SDaniel Vetter return; 135891d131d2SDaniel Vetter 1359cc9bd499SImre Deak DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 1360cc9bd499SImre Deak hotplug_trigger); 1361cc9bd499SImre Deak 1362b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1363b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1364821450c6SEgbert Eich 13653432087eSChris Wilson WARN_ONCE(hpd[i] & hotplug_trigger && 13668b5565b8SChris Wilson dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED, 1367cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1368cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1369b8f102e8SEgbert Eich 1370b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1371b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1372b543fb04SEgbert Eich continue; 1373b543fb04SEgbert Eich 1374bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1375b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1376b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1377b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1378b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1379b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1380b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1381b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1382b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1383142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1384b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 138510a504deSDaniel Vetter storm_detected = true; 1386b543fb04SEgbert Eich } else { 1387b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1388b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1389b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1390b543fb04SEgbert Eich } 1391b543fb04SEgbert Eich } 1392b543fb04SEgbert Eich 139310a504deSDaniel Vetter if (storm_detected) 139410a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1395b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 13965876fa0dSDaniel Vetter 1397645416f5SDaniel Vetter /* 1398645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1399645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1400645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1401645416f5SDaniel Vetter * deadlock. 1402645416f5SDaniel Vetter */ 1403645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1404b543fb04SEgbert Eich } 1405b543fb04SEgbert Eich 1406515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1407515ac2bbSDaniel Vetter { 14082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 140928c70f16SDaniel Vetter 141028c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1411515ac2bbSDaniel Vetter } 1412515ac2bbSDaniel Vetter 1413ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1414ce99c256SDaniel Vetter { 14152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 14169ee32feaSDaniel Vetter 14179ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1418ce99c256SDaniel Vetter } 1419ce99c256SDaniel Vetter 14208bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1421277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1422eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1423eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 14248bc5e955SDaniel Vetter uint32_t crc4) 14258bf1e9f1SShuang He { 14268bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 14278bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 14288bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1429ac2300d4SDamien Lespiau int head, tail; 1430b2c88f5bSDamien Lespiau 1431d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1432d538bbdfSDamien Lespiau 14330c912c79SDamien Lespiau if (!pipe_crc->entries) { 1434d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 14350c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 14360c912c79SDamien Lespiau return; 14370c912c79SDamien Lespiau } 14380c912c79SDamien Lespiau 1439d538bbdfSDamien Lespiau head = pipe_crc->head; 1440d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1441b2c88f5bSDamien Lespiau 1442b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1443d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1444b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1445b2c88f5bSDamien Lespiau return; 1446b2c88f5bSDamien Lespiau } 1447b2c88f5bSDamien Lespiau 1448b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 14498bf1e9f1SShuang He 14508bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1451eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1452eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1453eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1454eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1455eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1456b2c88f5bSDamien Lespiau 1457b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1458d538bbdfSDamien Lespiau pipe_crc->head = head; 1459d538bbdfSDamien Lespiau 1460d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 146107144428SDamien Lespiau 146207144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 14638bf1e9f1SShuang He } 1464277de95eSDaniel Vetter #else 1465277de95eSDaniel Vetter static inline void 1466277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1467277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1468277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1469277de95eSDaniel Vetter uint32_t crc4) {} 1470277de95eSDaniel Vetter #endif 1471eba94eb9SDaniel Vetter 1472277de95eSDaniel Vetter 1473277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 14745a69b89fSDaniel Vetter { 14755a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 14765a69b89fSDaniel Vetter 1477277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14785a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 14795a69b89fSDaniel Vetter 0, 0, 0, 0); 14805a69b89fSDaniel Vetter } 14815a69b89fSDaniel Vetter 1482277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1483eba94eb9SDaniel Vetter { 1484eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1485eba94eb9SDaniel Vetter 1486277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1487eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1488eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1489eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1490eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 14918bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1492eba94eb9SDaniel Vetter } 14935b3a856bSDaniel Vetter 1494277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 14955b3a856bSDaniel Vetter { 14965b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 14970b5c5ed0SDaniel Vetter uint32_t res1, res2; 14980b5c5ed0SDaniel Vetter 14990b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 15000b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15010b5c5ed0SDaniel Vetter else 15020b5c5ed0SDaniel Vetter res1 = 0; 15030b5c5ed0SDaniel Vetter 15040b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 15050b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 15060b5c5ed0SDaniel Vetter else 15070b5c5ed0SDaniel Vetter res2 = 0; 15085b3a856bSDaniel Vetter 1509277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 15100b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 15110b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 15120b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 15130b5c5ed0SDaniel Vetter res1, res2); 15145b3a856bSDaniel Vetter } 15158bf1e9f1SShuang He 15161403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 15171403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 15181403c0d4SPaulo Zanoni * the work queue. */ 15191403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1520baf02a1fSBen Widawsky { 1521a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 152259cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1523a6706b45SDeepak S dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1524a6706b45SDeepak S snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 152559cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 15262adbee62SDaniel Vetter 15272adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 152841a05a3aSDaniel Vetter } 1529baf02a1fSBen Widawsky 15301403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 153112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 153212638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 153312638c57SBen Widawsky 153412638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 153558174462SMika Kuoppala i915_handle_error(dev_priv->dev, false, 153658174462SMika Kuoppala "VEBOX CS error interrupt 0x%08x", 153758174462SMika Kuoppala pm_iir); 153812638c57SBen Widawsky } 153912638c57SBen Widawsky } 15401403c0d4SPaulo Zanoni } 1541baf02a1fSBen Widawsky 1542c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 15437e231dbeSJesse Barnes { 1544c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 154591d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 15467e231dbeSJesse Barnes int pipe; 15477e231dbeSJesse Barnes 154858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 15497e231dbeSJesse Barnes for_each_pipe(pipe) { 155091d181ddSImre Deak int reg; 1551bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 155291d181ddSImre Deak 1553bbb5eebfSDaniel Vetter /* 1554bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1555bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1556bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1557bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1558bbb5eebfSDaniel Vetter * handle. 1559bbb5eebfSDaniel Vetter */ 1560bbb5eebfSDaniel Vetter mask = 0; 1561bbb5eebfSDaniel Vetter if (__cpu_fifo_underrun_reporting_enabled(dev, pipe)) 1562bbb5eebfSDaniel Vetter mask |= PIPE_FIFO_UNDERRUN_STATUS; 1563bbb5eebfSDaniel Vetter 1564bbb5eebfSDaniel Vetter switch (pipe) { 1565bbb5eebfSDaniel Vetter case PIPE_A: 1566bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1567bbb5eebfSDaniel Vetter break; 1568bbb5eebfSDaniel Vetter case PIPE_B: 1569bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1570bbb5eebfSDaniel Vetter break; 1571bbb5eebfSDaniel Vetter } 1572bbb5eebfSDaniel Vetter if (iir & iir_bit) 1573bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1574bbb5eebfSDaniel Vetter 1575bbb5eebfSDaniel Vetter if (!mask) 157691d181ddSImre Deak continue; 157791d181ddSImre Deak 157891d181ddSImre Deak reg = PIPESTAT(pipe); 1579bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1580bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 15817e231dbeSJesse Barnes 15827e231dbeSJesse Barnes /* 15837e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 15847e231dbeSJesse Barnes */ 158591d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 158691d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 15877e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 15887e231dbeSJesse Barnes } 158958ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 15907e231dbeSJesse Barnes 159131acc7f5SJesse Barnes for_each_pipe(pipe) { 15927b5562d4SJesse Barnes if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 159331acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 159431acc7f5SJesse Barnes 1595579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 159631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 159731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 159831acc7f5SJesse Barnes } 15994356d586SDaniel Vetter 16004356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1601277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 16022d9d2b0bSVille Syrjälä 16032d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 16042d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1605fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 160631acc7f5SJesse Barnes } 160731acc7f5SJesse Barnes 1608c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1609c1874ed7SImre Deak gmbus_irq_handler(dev); 1610c1874ed7SImre Deak } 1611c1874ed7SImre Deak 1612*16c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 1613*16c6c56bSVille Syrjälä { 1614*16c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 1615*16c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1616*16c6c56bSVille Syrjälä 1617*16c6c56bSVille Syrjälä if (IS_G4X(dev)) { 1618*16c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 1619*16c6c56bSVille Syrjälä 1620*16c6c56bSVille Syrjälä intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x); 1621*16c6c56bSVille Syrjälä } else { 1622*16c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 1623*16c6c56bSVille Syrjälä 1624*16c6c56bSVille Syrjälä intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 1625*16c6c56bSVille Syrjälä } 1626*16c6c56bSVille Syrjälä 1627*16c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 1628*16c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 1629*16c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 1630*16c6c56bSVille Syrjälä 1631*16c6c56bSVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 1632*16c6c56bSVille Syrjälä /* 1633*16c6c56bSVille Syrjälä * Make sure hotplug status is cleared before we clear IIR, or else we 1634*16c6c56bSVille Syrjälä * may miss hotplug events. 1635*16c6c56bSVille Syrjälä */ 1636*16c6c56bSVille Syrjälä POSTING_READ(PORT_HOTPLUG_STAT); 1637*16c6c56bSVille Syrjälä } 1638*16c6c56bSVille Syrjälä 1639c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1640c1874ed7SImre Deak { 1641c1874ed7SImre Deak struct drm_device *dev = (struct drm_device *) arg; 16422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1643c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1644c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1645c1874ed7SImre Deak 1646c1874ed7SImre Deak while (true) { 1647c1874ed7SImre Deak iir = I915_READ(VLV_IIR); 1648c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1649c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 1650c1874ed7SImre Deak 1651c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1652c1874ed7SImre Deak goto out; 1653c1874ed7SImre Deak 1654c1874ed7SImre Deak ret = IRQ_HANDLED; 1655c1874ed7SImre Deak 1656c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 1657c1874ed7SImre Deak 1658c1874ed7SImre Deak valleyview_pipestat_irq_handler(dev, iir); 1659c1874ed7SImre Deak 16607e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 1661*16c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 1662*16c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 16637e231dbeSJesse Barnes 166460611c13SPaulo Zanoni if (pm_iir) 1665d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 16667e231dbeSJesse Barnes 16677e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 16687e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 16697e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 16707e231dbeSJesse Barnes } 16717e231dbeSJesse Barnes 16727e231dbeSJesse Barnes out: 16737e231dbeSJesse Barnes return ret; 16747e231dbeSJesse Barnes } 16757e231dbeSJesse Barnes 167623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1677776ad806SJesse Barnes { 16782d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16799db4a9c7SJesse Barnes int pipe; 1680b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1681776ad806SJesse Barnes 168210a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 168391d131d2SDaniel Vetter 1684cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1685cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1686776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1687cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1688cfc33bf7SVille Syrjälä port_name(port)); 1689cfc33bf7SVille Syrjälä } 1690776ad806SJesse Barnes 1691ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1692ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1693ce99c256SDaniel Vetter 1694776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1695515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1696776ad806SJesse Barnes 1697776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1698776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1699776ad806SJesse Barnes 1700776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1701776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1702776ad806SJesse Barnes 1703776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1704776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1705776ad806SJesse Barnes 17069db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 17079db4a9c7SJesse Barnes for_each_pipe(pipe) 17089db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 17099db4a9c7SJesse Barnes pipe_name(pipe), 17109db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1711776ad806SJesse Barnes 1712776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1713776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1714776ad806SJesse Barnes 1715776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1716776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1717776ad806SJesse Barnes 1718776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 17198664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 17208664281bSPaulo Zanoni false)) 1721fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 17228664281bSPaulo Zanoni 17238664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 17248664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 17258664281bSPaulo Zanoni false)) 1726fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 17278664281bSPaulo Zanoni } 17288664281bSPaulo Zanoni 17298664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 17308664281bSPaulo Zanoni { 17318664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17328664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17335a69b89fSDaniel Vetter enum pipe pipe; 17348664281bSPaulo Zanoni 1735de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1736de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1737de032bf4SPaulo Zanoni 17385a69b89fSDaniel Vetter for_each_pipe(pipe) { 17395a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 17405a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 17415a69b89fSDaniel Vetter false)) 1742fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 17435a69b89fSDaniel Vetter pipe_name(pipe)); 17445a69b89fSDaniel Vetter } 17458664281bSPaulo Zanoni 17465a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 17475a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1748277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 17495a69b89fSDaniel Vetter else 1750277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 17515a69b89fSDaniel Vetter } 17525a69b89fSDaniel Vetter } 17538bf1e9f1SShuang He 17548664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17558664281bSPaulo Zanoni } 17568664281bSPaulo Zanoni 17578664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 17588664281bSPaulo Zanoni { 17598664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17608664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 17618664281bSPaulo Zanoni 1762de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1763de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1764de032bf4SPaulo Zanoni 17658664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 17668664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 17678664281bSPaulo Zanoni false)) 1768fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 17698664281bSPaulo Zanoni 17708664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 17718664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 17728664281bSPaulo Zanoni false)) 1773fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 17748664281bSPaulo Zanoni 17758664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 17768664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 17778664281bSPaulo Zanoni false)) 1778fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder C FIFO underrun\n"); 17798664281bSPaulo Zanoni 17808664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1781776ad806SJesse Barnes } 1782776ad806SJesse Barnes 178323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 178423e81d69SAdam Jackson { 17852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 178623e81d69SAdam Jackson int pipe; 1787b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 178823e81d69SAdam Jackson 178910a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 179091d131d2SDaniel Vetter 1791cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1792cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 179323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1794cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1795cfc33bf7SVille Syrjälä port_name(port)); 1796cfc33bf7SVille Syrjälä } 179723e81d69SAdam Jackson 179823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1799ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 180023e81d69SAdam Jackson 180123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1802515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 180323e81d69SAdam Jackson 180423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 180523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 180623e81d69SAdam Jackson 180723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 180823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 180923e81d69SAdam Jackson 181023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 181123e81d69SAdam Jackson for_each_pipe(pipe) 181223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 181323e81d69SAdam Jackson pipe_name(pipe), 181423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 18158664281bSPaulo Zanoni 18168664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 18178664281bSPaulo Zanoni cpt_serr_int_handler(dev); 181823e81d69SAdam Jackson } 181923e81d69SAdam Jackson 1820c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1821c008bc6eSPaulo Zanoni { 1822c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 182340da17c2SDaniel Vetter enum pipe pipe; 1824c008bc6eSPaulo Zanoni 1825c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1826c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1827c008bc6eSPaulo Zanoni 1828c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1829c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1830c008bc6eSPaulo Zanoni 1831c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1832c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1833c008bc6eSPaulo Zanoni 183440da17c2SDaniel Vetter for_each_pipe(pipe) { 183540da17c2SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 183640da17c2SDaniel Vetter drm_handle_vblank(dev, pipe); 1837c008bc6eSPaulo Zanoni 183840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 183940da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1840fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 184140da17c2SDaniel Vetter pipe_name(pipe)); 1842c008bc6eSPaulo Zanoni 184340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 184440da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18455b3a856bSDaniel Vetter 184640da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 184740da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 184840da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 184940da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1850c008bc6eSPaulo Zanoni } 1851c008bc6eSPaulo Zanoni } 1852c008bc6eSPaulo Zanoni 1853c008bc6eSPaulo Zanoni /* check event from PCH */ 1854c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1855c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1856c008bc6eSPaulo Zanoni 1857c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1858c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1859c008bc6eSPaulo Zanoni else 1860c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1861c008bc6eSPaulo Zanoni 1862c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1863c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1864c008bc6eSPaulo Zanoni } 1865c008bc6eSPaulo Zanoni 1866c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1867c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1868c008bc6eSPaulo Zanoni } 1869c008bc6eSPaulo Zanoni 18709719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 18719719fb98SPaulo Zanoni { 18729719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 187307d27e20SDamien Lespiau enum pipe pipe; 18749719fb98SPaulo Zanoni 18759719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 18769719fb98SPaulo Zanoni ivb_err_int_handler(dev); 18779719fb98SPaulo Zanoni 18789719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 18799719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 18809719fb98SPaulo Zanoni 18819719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 18829719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 18839719fb98SPaulo Zanoni 188407d27e20SDamien Lespiau for_each_pipe(pipe) { 188507d27e20SDamien Lespiau if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 188607d27e20SDamien Lespiau drm_handle_vblank(dev, pipe); 188740da17c2SDaniel Vetter 188840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 188907d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 189007d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 189107d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 18929719fb98SPaulo Zanoni } 18939719fb98SPaulo Zanoni } 18949719fb98SPaulo Zanoni 18959719fb98SPaulo Zanoni /* check event from PCH */ 18969719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 18979719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 18989719fb98SPaulo Zanoni 18999719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 19009719fb98SPaulo Zanoni 19019719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 19029719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 19039719fb98SPaulo Zanoni } 19049719fb98SPaulo Zanoni } 19059719fb98SPaulo Zanoni 1906f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1907b1f14ad0SJesse Barnes { 1908b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 19092d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1910f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 19110e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1912b1f14ad0SJesse Barnes 19138664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 19148664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1915907b28c5SChris Wilson intel_uncore_check_errors(dev); 19168664281bSPaulo Zanoni 1917b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1918b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1919b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 192023a78516SPaulo Zanoni POSTING_READ(DEIER); 19210e43406bSChris Wilson 192244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 192344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 192444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 192544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 192644498aeaSPaulo Zanoni * due to its back queue). */ 1927ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 192844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 192944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 193044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1931ab5c608bSBen Widawsky } 193244498aeaSPaulo Zanoni 19330e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 19340e43406bSChris Wilson if (gt_iir) { 1935d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 19360e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1937d8fc8a47SPaulo Zanoni else 1938d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 19390e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 19400e43406bSChris Wilson ret = IRQ_HANDLED; 19410e43406bSChris Wilson } 1942b1f14ad0SJesse Barnes 1943b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 19440e43406bSChris Wilson if (de_iir) { 1945f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 19469719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1947f1af8fc1SPaulo Zanoni else 1948f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 19490e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 19500e43406bSChris Wilson ret = IRQ_HANDLED; 19510e43406bSChris Wilson } 19520e43406bSChris Wilson 1953f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1954f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 19550e43406bSChris Wilson if (pm_iir) { 1956d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1957b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 19580e43406bSChris Wilson ret = IRQ_HANDLED; 19590e43406bSChris Wilson } 1960f1af8fc1SPaulo Zanoni } 1961b1f14ad0SJesse Barnes 1962b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1963b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1964ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 196544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 196644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1967ab5c608bSBen Widawsky } 1968b1f14ad0SJesse Barnes 1969b1f14ad0SJesse Barnes return ret; 1970b1f14ad0SJesse Barnes } 1971b1f14ad0SJesse Barnes 1972abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 1973abd58f01SBen Widawsky { 1974abd58f01SBen Widawsky struct drm_device *dev = arg; 1975abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 1976abd58f01SBen Widawsky u32 master_ctl; 1977abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1978abd58f01SBen Widawsky uint32_t tmp = 0; 1979c42664ccSDaniel Vetter enum pipe pipe; 1980abd58f01SBen Widawsky 1981abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 1982abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 1983abd58f01SBen Widawsky if (!master_ctl) 1984abd58f01SBen Widawsky return IRQ_NONE; 1985abd58f01SBen Widawsky 1986abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 1987abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1988abd58f01SBen Widawsky 1989abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 1990abd58f01SBen Widawsky 1991abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 1992abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 1993abd58f01SBen Widawsky if (tmp & GEN8_DE_MISC_GSE) 1994abd58f01SBen Widawsky intel_opregion_asle_intr(dev); 1995abd58f01SBen Widawsky else if (tmp) 1996abd58f01SBen Widawsky DRM_ERROR("Unexpected DE Misc interrupt\n"); 1997abd58f01SBen Widawsky else 1998abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 1999abd58f01SBen Widawsky 2000abd58f01SBen Widawsky if (tmp) { 2001abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2002abd58f01SBen Widawsky ret = IRQ_HANDLED; 2003abd58f01SBen Widawsky } 2004abd58f01SBen Widawsky } 2005abd58f01SBen Widawsky 20066d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 20076d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 20086d766f02SDaniel Vetter if (tmp & GEN8_AUX_CHANNEL_A) 20096d766f02SDaniel Vetter dp_aux_irq_handler(dev); 20106d766f02SDaniel Vetter else if (tmp) 20116d766f02SDaniel Vetter DRM_ERROR("Unexpected DE Port interrupt\n"); 20126d766f02SDaniel Vetter else 20136d766f02SDaniel Vetter DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 20146d766f02SDaniel Vetter 20156d766f02SDaniel Vetter if (tmp) { 20166d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 20176d766f02SDaniel Vetter ret = IRQ_HANDLED; 20186d766f02SDaniel Vetter } 20196d766f02SDaniel Vetter } 20206d766f02SDaniel Vetter 2021abd58f01SBen Widawsky for_each_pipe(pipe) { 2022abd58f01SBen Widawsky uint32_t pipe_iir; 2023abd58f01SBen Widawsky 2024c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2025c42664ccSDaniel Vetter continue; 2026c42664ccSDaniel Vetter 2027abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2028abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_VBLANK) 2029abd58f01SBen Widawsky drm_handle_vblank(dev, pipe); 2030abd58f01SBen Widawsky 2031abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_FLIP_DONE) { 2032abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2033abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2034abd58f01SBen Widawsky } 2035abd58f01SBen Widawsky 20360fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 20370fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20380fbe7870SDaniel Vetter 203938d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 204038d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 204138d83c96SDaniel Vetter false)) 2042fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 204338d83c96SDaniel Vetter pipe_name(pipe)); 204438d83c96SDaniel Vetter } 204538d83c96SDaniel Vetter 204630100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 204730100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 204830100f2bSDaniel Vetter pipe_name(pipe), 204930100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 205030100f2bSDaniel Vetter } 2051abd58f01SBen Widawsky 2052abd58f01SBen Widawsky if (pipe_iir) { 2053abd58f01SBen Widawsky ret = IRQ_HANDLED; 2054abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2055c42664ccSDaniel Vetter } else 2056abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2057abd58f01SBen Widawsky } 2058abd58f01SBen Widawsky 205992d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 206092d03a80SDaniel Vetter /* 206192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 206292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 206392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 206492d03a80SDaniel Vetter */ 206592d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 206692d03a80SDaniel Vetter 206792d03a80SDaniel Vetter cpt_irq_handler(dev, pch_iir); 206892d03a80SDaniel Vetter 206992d03a80SDaniel Vetter if (pch_iir) { 207092d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 207192d03a80SDaniel Vetter ret = IRQ_HANDLED; 207292d03a80SDaniel Vetter } 207392d03a80SDaniel Vetter } 207492d03a80SDaniel Vetter 2075abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2076abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2077abd58f01SBen Widawsky 2078abd58f01SBen Widawsky return ret; 2079abd58f01SBen Widawsky } 2080abd58f01SBen Widawsky 208117e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 208217e1df07SDaniel Vetter bool reset_completed) 208317e1df07SDaniel Vetter { 208417e1df07SDaniel Vetter struct intel_ring_buffer *ring; 208517e1df07SDaniel Vetter int i; 208617e1df07SDaniel Vetter 208717e1df07SDaniel Vetter /* 208817e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 208917e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 209017e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 209117e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 209217e1df07SDaniel Vetter */ 209317e1df07SDaniel Vetter 209417e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 209517e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 209617e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 209717e1df07SDaniel Vetter 209817e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 209917e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 210017e1df07SDaniel Vetter 210117e1df07SDaniel Vetter /* 210217e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 210317e1df07SDaniel Vetter * reset state is cleared. 210417e1df07SDaniel Vetter */ 210517e1df07SDaniel Vetter if (reset_completed) 210617e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 210717e1df07SDaniel Vetter } 210817e1df07SDaniel Vetter 21098a905236SJesse Barnes /** 21108a905236SJesse Barnes * i915_error_work_func - do process context error handling work 21118a905236SJesse Barnes * @work: work struct 21128a905236SJesse Barnes * 21138a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 21148a905236SJesse Barnes * was detected. 21158a905236SJesse Barnes */ 21168a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 21178a905236SJesse Barnes { 21181f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 21191f83fee0SDaniel Vetter work); 21202d1013ddSJani Nikula struct drm_i915_private *dev_priv = 21212d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 21228a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2123cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2124cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2125cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 212617e1df07SDaniel Vetter int ret; 21278a905236SJesse Barnes 21285bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 21298a905236SJesse Barnes 21307db0ba24SDaniel Vetter /* 21317db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 21327db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 21337db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 21347db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 21357db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 21367db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 21377db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 21387db0ba24SDaniel Vetter * work we don't need to worry about any other races. 21397db0ba24SDaniel Vetter */ 21407db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 214144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 21425bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 21437db0ba24SDaniel Vetter reset_event); 21441f83fee0SDaniel Vetter 214517e1df07SDaniel Vetter /* 214617e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 214717e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 214817e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 214917e1df07SDaniel Vetter * deadlocks with the reset work. 215017e1df07SDaniel Vetter */ 2151f69061beSDaniel Vetter ret = i915_reset(dev); 2152f69061beSDaniel Vetter 215317e1df07SDaniel Vetter intel_display_handle_reset(dev); 215417e1df07SDaniel Vetter 2155f69061beSDaniel Vetter if (ret == 0) { 2156f69061beSDaniel Vetter /* 2157f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2158f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2159f69061beSDaniel Vetter * complete. 2160f69061beSDaniel Vetter * 2161f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2162f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2163f69061beSDaniel Vetter * updates before 2164f69061beSDaniel Vetter * the counter increment. 2165f69061beSDaniel Vetter */ 2166f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 2167f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2168f69061beSDaniel Vetter 21695bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2170f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 21711f83fee0SDaniel Vetter } else { 21722ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2173f316a42cSBen Gamari } 21741f83fee0SDaniel Vetter 217517e1df07SDaniel Vetter /* 217617e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 217717e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 217817e1df07SDaniel Vetter */ 217917e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2180f316a42cSBen Gamari } 21818a905236SJesse Barnes } 21828a905236SJesse Barnes 218335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2184c0e09200SDave Airlie { 21858a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2186bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 218763eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2188050ee91fSBen Widawsky int pipe, i; 218963eeaf38SJesse Barnes 219035aed2e6SChris Wilson if (!eir) 219135aed2e6SChris Wilson return; 219263eeaf38SJesse Barnes 2193a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 21948a905236SJesse Barnes 2195bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2196bd9854f9SBen Widawsky 21978a905236SJesse Barnes if (IS_G4X(dev)) { 21988a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 21998a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 22008a905236SJesse Barnes 2201a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2202a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2203050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2204050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2205a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2206a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 22078a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 22083143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 22098a905236SJesse Barnes } 22108a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 22118a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2212a70491ccSJoe Perches pr_err("page table error\n"); 2213a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 22148a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22153143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 22168a905236SJesse Barnes } 22178a905236SJesse Barnes } 22188a905236SJesse Barnes 2219a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 222063eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 222163eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2222a70491ccSJoe Perches pr_err("page table error\n"); 2223a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 222463eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22253143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 222663eeaf38SJesse Barnes } 22278a905236SJesse Barnes } 22288a905236SJesse Barnes 222963eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2230a70491ccSJoe Perches pr_err("memory refresh error:\n"); 22319db4a9c7SJesse Barnes for_each_pipe(pipe) 2232a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 22339db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 223463eeaf38SJesse Barnes /* pipestat has already been acked */ 223563eeaf38SJesse Barnes } 223663eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2237a70491ccSJoe Perches pr_err("instruction error\n"); 2238a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2239050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2240050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2241a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 224263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 224363eeaf38SJesse Barnes 2244a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2245a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2246a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 224763eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 22483143a2bfSChris Wilson POSTING_READ(IPEIR); 224963eeaf38SJesse Barnes } else { 225063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 225163eeaf38SJesse Barnes 2252a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2253a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2254a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2255a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 225663eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 22573143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 225863eeaf38SJesse Barnes } 225963eeaf38SJesse Barnes } 226063eeaf38SJesse Barnes 226163eeaf38SJesse Barnes I915_WRITE(EIR, eir); 22623143a2bfSChris Wilson POSTING_READ(EIR); 226363eeaf38SJesse Barnes eir = I915_READ(EIR); 226463eeaf38SJesse Barnes if (eir) { 226563eeaf38SJesse Barnes /* 226663eeaf38SJesse Barnes * some errors might have become stuck, 226763eeaf38SJesse Barnes * mask them. 226863eeaf38SJesse Barnes */ 226963eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 227063eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 227163eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 227263eeaf38SJesse Barnes } 227335aed2e6SChris Wilson } 227435aed2e6SChris Wilson 227535aed2e6SChris Wilson /** 227635aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 227735aed2e6SChris Wilson * @dev: drm device 227835aed2e6SChris Wilson * 227935aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 228035aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 228135aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 228235aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 228335aed2e6SChris Wilson * of a ring dump etc.). 228435aed2e6SChris Wilson */ 228558174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 228658174462SMika Kuoppala const char *fmt, ...) 228735aed2e6SChris Wilson { 228835aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 228958174462SMika Kuoppala va_list args; 229058174462SMika Kuoppala char error_msg[80]; 229135aed2e6SChris Wilson 229258174462SMika Kuoppala va_start(args, fmt); 229358174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 229458174462SMika Kuoppala va_end(args); 229558174462SMika Kuoppala 229658174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 229735aed2e6SChris Wilson i915_report_and_clear_eir(dev); 22988a905236SJesse Barnes 2299ba1234d1SBen Gamari if (wedged) { 2300f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2301f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2302ba1234d1SBen Gamari 230311ed50ecSBen Gamari /* 230417e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 230517e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 230617e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 230717e1df07SDaniel Vetter * processes will see a reset in progress and back off, 230817e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 230917e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 231017e1df07SDaniel Vetter * that the reset work needs to acquire. 231117e1df07SDaniel Vetter * 231217e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 231317e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 231417e1df07SDaniel Vetter * counter atomic_t. 231511ed50ecSBen Gamari */ 231617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 231711ed50ecSBen Gamari } 231811ed50ecSBen Gamari 2319122f46baSDaniel Vetter /* 2320122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2321122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2322122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2323122f46baSDaniel Vetter * code will deadlock. 2324122f46baSDaniel Vetter */ 2325122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 23268a905236SJesse Barnes } 23278a905236SJesse Barnes 232821ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 23294e5359cdSSimon Farnsworth { 23302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 23314e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 23324e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 233305394f39SChris Wilson struct drm_i915_gem_object *obj; 23344e5359cdSSimon Farnsworth struct intel_unpin_work *work; 23354e5359cdSSimon Farnsworth unsigned long flags; 23364e5359cdSSimon Farnsworth bool stall_detected; 23374e5359cdSSimon Farnsworth 23384e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 23394e5359cdSSimon Farnsworth if (intel_crtc == NULL) 23404e5359cdSSimon Farnsworth return; 23414e5359cdSSimon Farnsworth 23424e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 23434e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 23444e5359cdSSimon Farnsworth 2345e7d841caSChris Wilson if (work == NULL || 2346e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2347e7d841caSChris Wilson !work->enable_stall_check) { 23484e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 23494e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 23504e5359cdSSimon Farnsworth return; 23514e5359cdSSimon Farnsworth } 23524e5359cdSSimon Farnsworth 23534e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 235405394f39SChris Wilson obj = work->pending_flip_obj; 2355a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 23569db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2357446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2358f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 23594e5359cdSSimon Farnsworth } else { 23609db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2361f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 236201f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 23634e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 23644e5359cdSSimon Farnsworth } 23654e5359cdSSimon Farnsworth 23664e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 23674e5359cdSSimon Farnsworth 23684e5359cdSSimon Farnsworth if (stall_detected) { 23694e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 23704e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 23714e5359cdSSimon Farnsworth } 23724e5359cdSSimon Farnsworth } 23734e5359cdSSimon Farnsworth 237442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 237542f52ef8SKeith Packard * we use as a pipe index 237642f52ef8SKeith Packard */ 2377f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 23780a3e67a4SJesse Barnes { 23792d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2380e9d21d7fSKeith Packard unsigned long irqflags; 238171e0ffa5SJesse Barnes 23825eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 238371e0ffa5SJesse Barnes return -EINVAL; 23840a3e67a4SJesse Barnes 23851ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2386f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 23877c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2388755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 23890a3e67a4SJesse Barnes else 23907c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2391755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 23928692d00eSChris Wilson 23938692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 23943d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 23956b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 23961ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23978692d00eSChris Wilson 23980a3e67a4SJesse Barnes return 0; 23990a3e67a4SJesse Barnes } 24000a3e67a4SJesse Barnes 2401f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2402f796cf8fSJesse Barnes { 24032d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2404f796cf8fSJesse Barnes unsigned long irqflags; 2405b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 240640da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2407f796cf8fSJesse Barnes 2408f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2409f796cf8fSJesse Barnes return -EINVAL; 2410f796cf8fSJesse Barnes 2411f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2412b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2413b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2414b1f14ad0SJesse Barnes 2415b1f14ad0SJesse Barnes return 0; 2416b1f14ad0SJesse Barnes } 2417b1f14ad0SJesse Barnes 24187e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 24197e231dbeSJesse Barnes { 24202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24217e231dbeSJesse Barnes unsigned long irqflags; 24227e231dbeSJesse Barnes 24237e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 24247e231dbeSJesse Barnes return -EINVAL; 24257e231dbeSJesse Barnes 24267e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 242731acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2428755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24297e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24307e231dbeSJesse Barnes 24317e231dbeSJesse Barnes return 0; 24327e231dbeSJesse Barnes } 24337e231dbeSJesse Barnes 2434abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2435abd58f01SBen Widawsky { 2436abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2437abd58f01SBen Widawsky unsigned long irqflags; 2438abd58f01SBen Widawsky 2439abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2440abd58f01SBen Widawsky return -EINVAL; 2441abd58f01SBen Widawsky 2442abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24437167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 24447167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2445abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2446abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2447abd58f01SBen Widawsky return 0; 2448abd58f01SBen Widawsky } 2449abd58f01SBen Widawsky 245042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 245142f52ef8SKeith Packard * we use as a pipe index 245242f52ef8SKeith Packard */ 2453f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 24540a3e67a4SJesse Barnes { 24552d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2456e9d21d7fSKeith Packard unsigned long irqflags; 24570a3e67a4SJesse Barnes 24581ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24593d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 24606b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 24618692d00eSChris Wilson 24627c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2463755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2464755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24651ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24660a3e67a4SJesse Barnes } 24670a3e67a4SJesse Barnes 2468f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2469f796cf8fSJesse Barnes { 24702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2471f796cf8fSJesse Barnes unsigned long irqflags; 2472b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 247340da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2474f796cf8fSJesse Barnes 2475f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2476b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2477b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2478b1f14ad0SJesse Barnes } 2479b1f14ad0SJesse Barnes 24807e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 24817e231dbeSJesse Barnes { 24822d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24837e231dbeSJesse Barnes unsigned long irqflags; 24847e231dbeSJesse Barnes 24857e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 248631acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2487755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24887e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24897e231dbeSJesse Barnes } 24907e231dbeSJesse Barnes 2491abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2492abd58f01SBen Widawsky { 2493abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2494abd58f01SBen Widawsky unsigned long irqflags; 2495abd58f01SBen Widawsky 2496abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2497abd58f01SBen Widawsky return; 2498abd58f01SBen Widawsky 2499abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25007167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 25017167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2502abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2503abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2504abd58f01SBen Widawsky } 2505abd58f01SBen Widawsky 2506893eead0SChris Wilson static u32 2507893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2508852835f3SZou Nan hai { 2509893eead0SChris Wilson return list_entry(ring->request_list.prev, 2510893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2511893eead0SChris Wilson } 2512893eead0SChris Wilson 25139107e9d2SChris Wilson static bool 25149107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2515893eead0SChris Wilson { 25169107e9d2SChris Wilson return (list_empty(&ring->request_list) || 25179107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2518f65d9421SBen Gamari } 2519f65d9421SBen Gamari 2520a028c4b0SDaniel Vetter static bool 2521a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2522a028c4b0SDaniel Vetter { 2523a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2524a028c4b0SDaniel Vetter /* 2525a028c4b0SDaniel Vetter * FIXME: gen8 semaphore support - currently we don't emit 2526a028c4b0SDaniel Vetter * semaphores on bdw anyway, but this needs to be addressed when 2527a028c4b0SDaniel Vetter * we merge that code. 2528a028c4b0SDaniel Vetter */ 2529a028c4b0SDaniel Vetter return false; 2530a028c4b0SDaniel Vetter } else { 2531a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2532a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2533a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2534a028c4b0SDaniel Vetter } 2535a028c4b0SDaniel Vetter } 2536a028c4b0SDaniel Vetter 25376274f212SChris Wilson static struct intel_ring_buffer * 2538921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr) 2539921d42eaSDaniel Vetter { 2540921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2541921d42eaSDaniel Vetter struct intel_ring_buffer *signaller; 2542921d42eaSDaniel Vetter int i; 2543921d42eaSDaniel Vetter 2544921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2545921d42eaSDaniel Vetter /* 2546921d42eaSDaniel Vetter * FIXME: gen8 semaphore support - currently we don't emit 2547921d42eaSDaniel Vetter * semaphores on bdw anyway, but this needs to be addressed when 2548921d42eaSDaniel Vetter * we merge that code. 2549921d42eaSDaniel Vetter */ 2550921d42eaSDaniel Vetter return NULL; 2551921d42eaSDaniel Vetter } else { 2552921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2553921d42eaSDaniel Vetter 2554921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2555921d42eaSDaniel Vetter if(ring == signaller) 2556921d42eaSDaniel Vetter continue; 2557921d42eaSDaniel Vetter 2558921d42eaSDaniel Vetter if (sync_bits == 2559921d42eaSDaniel Vetter signaller->semaphore_register[ring->id]) 2560921d42eaSDaniel Vetter return signaller; 2561921d42eaSDaniel Vetter } 2562921d42eaSDaniel Vetter } 2563921d42eaSDaniel Vetter 2564921d42eaSDaniel Vetter DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n", 2565921d42eaSDaniel Vetter ring->id, ipehr); 2566921d42eaSDaniel Vetter 2567921d42eaSDaniel Vetter return NULL; 2568921d42eaSDaniel Vetter } 2569921d42eaSDaniel Vetter 2570921d42eaSDaniel Vetter static struct intel_ring_buffer * 25716274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2572a24a11e6SChris Wilson { 2573a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 257488fe429dSDaniel Vetter u32 cmd, ipehr, head; 257588fe429dSDaniel Vetter int i; 2576a24a11e6SChris Wilson 2577a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2578a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 25796274f212SChris Wilson return NULL; 2580a24a11e6SChris Wilson 258188fe429dSDaniel Vetter /* 258288fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 258388fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 258488fe429dSDaniel Vetter * dwords. Note that we don't care about ACTHD here since that might 258588fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 258688fe429dSDaniel Vetter * ringbuffer itself. 2587a24a11e6SChris Wilson */ 258888fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 258988fe429dSDaniel Vetter 259088fe429dSDaniel Vetter for (i = 4; i; --i) { 259188fe429dSDaniel Vetter /* 259288fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 259388fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 259488fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 259588fe429dSDaniel Vetter */ 259688fe429dSDaniel Vetter head &= ring->size - 1; 259788fe429dSDaniel Vetter 259888fe429dSDaniel Vetter /* This here seems to blow up */ 259988fe429dSDaniel Vetter cmd = ioread32(ring->virtual_start + head); 2600a24a11e6SChris Wilson if (cmd == ipehr) 2601a24a11e6SChris Wilson break; 2602a24a11e6SChris Wilson 260388fe429dSDaniel Vetter head -= 4; 260488fe429dSDaniel Vetter } 2605a24a11e6SChris Wilson 260688fe429dSDaniel Vetter if (!i) 260788fe429dSDaniel Vetter return NULL; 260888fe429dSDaniel Vetter 260988fe429dSDaniel Vetter *seqno = ioread32(ring->virtual_start + head + 4) + 1; 2610921d42eaSDaniel Vetter return semaphore_wait_to_signaller_ring(ring, ipehr); 2611a24a11e6SChris Wilson } 2612a24a11e6SChris Wilson 26136274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 26146274f212SChris Wilson { 26156274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 26166274f212SChris Wilson struct intel_ring_buffer *signaller; 26176274f212SChris Wilson u32 seqno, ctl; 26186274f212SChris Wilson 26196274f212SChris Wilson ring->hangcheck.deadlock = true; 26206274f212SChris Wilson 26216274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 26226274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 26236274f212SChris Wilson return -1; 26246274f212SChris Wilson 26256274f212SChris Wilson /* cursory check for an unkickable deadlock */ 26266274f212SChris Wilson ctl = I915_READ_CTL(signaller); 26276274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 26286274f212SChris Wilson return -1; 26296274f212SChris Wilson 26306274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 26316274f212SChris Wilson } 26326274f212SChris Wilson 26336274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 26346274f212SChris Wilson { 26356274f212SChris Wilson struct intel_ring_buffer *ring; 26366274f212SChris Wilson int i; 26376274f212SChris Wilson 26386274f212SChris Wilson for_each_ring(ring, dev_priv, i) 26396274f212SChris Wilson ring->hangcheck.deadlock = false; 26406274f212SChris Wilson } 26416274f212SChris Wilson 2642ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 264350877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd) 26441ec14ad3SChris Wilson { 26451ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 26461ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 26479107e9d2SChris Wilson u32 tmp; 26489107e9d2SChris Wilson 26496274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2650f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 26516274f212SChris Wilson 26529107e9d2SChris Wilson if (IS_GEN2(dev)) 2653f2f4d82fSJani Nikula return HANGCHECK_HUNG; 26549107e9d2SChris Wilson 26559107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 26569107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 26579107e9d2SChris Wilson * and break the hang. This should work on 26589107e9d2SChris Wilson * all but the second generation chipsets. 26599107e9d2SChris Wilson */ 26609107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 26611ec14ad3SChris Wilson if (tmp & RING_WAIT) { 266258174462SMika Kuoppala i915_handle_error(dev, false, 266358174462SMika Kuoppala "Kicking stuck wait on %s", 26641ec14ad3SChris Wilson ring->name); 26651ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2666f2f4d82fSJani Nikula return HANGCHECK_KICK; 26671ec14ad3SChris Wilson } 2668a24a11e6SChris Wilson 26696274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 26706274f212SChris Wilson switch (semaphore_passed(ring)) { 26716274f212SChris Wilson default: 2672f2f4d82fSJani Nikula return HANGCHECK_HUNG; 26736274f212SChris Wilson case 1: 267458174462SMika Kuoppala i915_handle_error(dev, false, 267558174462SMika Kuoppala "Kicking stuck semaphore on %s", 2676a24a11e6SChris Wilson ring->name); 2677a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2678f2f4d82fSJani Nikula return HANGCHECK_KICK; 26796274f212SChris Wilson case 0: 2680f2f4d82fSJani Nikula return HANGCHECK_WAIT; 26816274f212SChris Wilson } 26829107e9d2SChris Wilson } 26839107e9d2SChris Wilson 2684f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2685a24a11e6SChris Wilson } 2686d1e61e7fSChris Wilson 2687f65d9421SBen Gamari /** 2688f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 268905407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 269005407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 269105407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 269205407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 269305407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2694f65d9421SBen Gamari */ 2695a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2696f65d9421SBen Gamari { 2697f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 26982d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2699b4519513SChris Wilson struct intel_ring_buffer *ring; 2700b4519513SChris Wilson int i; 270105407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 27029107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 27039107e9d2SChris Wilson #define BUSY 1 27049107e9d2SChris Wilson #define KICK 5 27059107e9d2SChris Wilson #define HUNG 20 2706893eead0SChris Wilson 2707d330a953SJani Nikula if (!i915.enable_hangcheck) 27083e0dc6b0SBen Widawsky return; 27093e0dc6b0SBen Widawsky 2710b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 271150877445SChris Wilson u64 acthd; 271250877445SChris Wilson u32 seqno; 27139107e9d2SChris Wilson bool busy = true; 2714b4519513SChris Wilson 27156274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 27166274f212SChris Wilson 271705407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 271805407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 271905407ff8SMika Kuoppala 272005407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 27219107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2722da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2723da661464SMika Kuoppala 27249107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 27259107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2726094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2727f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 27289107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 27299107e9d2SChris Wilson ring->name); 2730f4adcd24SDaniel Vetter else 2731f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2732f4adcd24SDaniel Vetter ring->name); 27339107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2734094f9a54SChris Wilson } 2735094f9a54SChris Wilson /* Safeguard against driver failure */ 2736094f9a54SChris Wilson ring->hangcheck.score += BUSY; 27379107e9d2SChris Wilson } else 27389107e9d2SChris Wilson busy = false; 273905407ff8SMika Kuoppala } else { 27406274f212SChris Wilson /* We always increment the hangcheck score 27416274f212SChris Wilson * if the ring is busy and still processing 27426274f212SChris Wilson * the same request, so that no single request 27436274f212SChris Wilson * can run indefinitely (such as a chain of 27446274f212SChris Wilson * batches). The only time we do not increment 27456274f212SChris Wilson * the hangcheck score on this ring, if this 27466274f212SChris Wilson * ring is in a legitimate wait for another 27476274f212SChris Wilson * ring. In that case the waiting ring is a 27486274f212SChris Wilson * victim and we want to be sure we catch the 27496274f212SChris Wilson * right culprit. Then every time we do kick 27506274f212SChris Wilson * the ring, add a small increment to the 27516274f212SChris Wilson * score so that we can catch a batch that is 27526274f212SChris Wilson * being repeatedly kicked and so responsible 27536274f212SChris Wilson * for stalling the machine. 27549107e9d2SChris Wilson */ 2755ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2756ad8beaeaSMika Kuoppala acthd); 2757ad8beaeaSMika Kuoppala 2758ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2759da661464SMika Kuoppala case HANGCHECK_IDLE: 2760f2f4d82fSJani Nikula case HANGCHECK_WAIT: 27616274f212SChris Wilson break; 2762f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2763ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 27646274f212SChris Wilson break; 2765f2f4d82fSJani Nikula case HANGCHECK_KICK: 2766ea04cb31SJani Nikula ring->hangcheck.score += KICK; 27676274f212SChris Wilson break; 2768f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2769ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 27706274f212SChris Wilson stuck[i] = true; 27716274f212SChris Wilson break; 27726274f212SChris Wilson } 277305407ff8SMika Kuoppala } 27749107e9d2SChris Wilson } else { 2775da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2776da661464SMika Kuoppala 27779107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 27789107e9d2SChris Wilson * attempts across multiple batches. 27799107e9d2SChris Wilson */ 27809107e9d2SChris Wilson if (ring->hangcheck.score > 0) 27819107e9d2SChris Wilson ring->hangcheck.score--; 2782cbb465e7SChris Wilson } 2783f65d9421SBen Gamari 278405407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 278505407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 27869107e9d2SChris Wilson busy_count += busy; 278705407ff8SMika Kuoppala } 278805407ff8SMika Kuoppala 278905407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 2790b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 2791b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 279205407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2793a43adf07SChris Wilson ring->name); 2794a43adf07SChris Wilson rings_hung++; 279505407ff8SMika Kuoppala } 279605407ff8SMika Kuoppala } 279705407ff8SMika Kuoppala 279805407ff8SMika Kuoppala if (rings_hung) 279958174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 280005407ff8SMika Kuoppala 280105407ff8SMika Kuoppala if (busy_count) 280205407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 280305407ff8SMika Kuoppala * being added */ 280410cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 280510cd45b6SMika Kuoppala } 280610cd45b6SMika Kuoppala 280710cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 280810cd45b6SMika Kuoppala { 280910cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 2810d330a953SJani Nikula if (!i915.enable_hangcheck) 281110cd45b6SMika Kuoppala return; 281210cd45b6SMika Kuoppala 281399584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 281410cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2815f65d9421SBen Gamari } 2816f65d9421SBen Gamari 281791738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 281891738a95SPaulo Zanoni { 281991738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 282091738a95SPaulo Zanoni 282191738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 282291738a95SPaulo Zanoni return; 282391738a95SPaulo Zanoni 282491738a95SPaulo Zanoni /* south display irq */ 282591738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 282691738a95SPaulo Zanoni /* 282791738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 282891738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 282991738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 283091738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 283191738a95SPaulo Zanoni */ 283291738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 283391738a95SPaulo Zanoni POSTING_READ(SDEIER); 283491738a95SPaulo Zanoni } 283591738a95SPaulo Zanoni 2836d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2837d18ea1b5SDaniel Vetter { 2838d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2839d18ea1b5SDaniel Vetter 2840d18ea1b5SDaniel Vetter /* and GT */ 2841d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2842d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2843d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2844d18ea1b5SDaniel Vetter 2845d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2846d18ea1b5SDaniel Vetter /* and PM */ 2847d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2848d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2849d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2850d18ea1b5SDaniel Vetter } 2851d18ea1b5SDaniel Vetter } 2852d18ea1b5SDaniel Vetter 2853c0e09200SDave Airlie /* drm_dma.h hooks 2854c0e09200SDave Airlie */ 2855f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2856036a4a7dSZhenyu Wang { 28572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2858036a4a7dSZhenyu Wang 2859036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2860bdfcdb63SDaniel Vetter 2861036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2862036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 28633143a2bfSChris Wilson POSTING_READ(DEIER); 2864036a4a7dSZhenyu Wang 2865d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2866c650156aSZhenyu Wang 286791738a95SPaulo Zanoni ibx_irq_preinstall(dev); 28687d99163dSBen Widawsky } 28697d99163dSBen Widawsky 28707e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 28717e231dbeSJesse Barnes { 28722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 28737e231dbeSJesse Barnes int pipe; 28747e231dbeSJesse Barnes 28757e231dbeSJesse Barnes /* VLV magic */ 28767e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 28777e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 28787e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 28797e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 28807e231dbeSJesse Barnes 28817e231dbeSJesse Barnes /* and GT */ 28827e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 28837e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2884d18ea1b5SDaniel Vetter 2885d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 28867e231dbeSJesse Barnes 28877e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 28887e231dbeSJesse Barnes 28897e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 28907e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 28917e231dbeSJesse Barnes for_each_pipe(pipe) 28927e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 28937e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 28947e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 28957e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 28967e231dbeSJesse Barnes POSTING_READ(VLV_IER); 28977e231dbeSJesse Barnes } 28987e231dbeSJesse Barnes 2899abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev) 2900abd58f01SBen Widawsky { 2901abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2902abd58f01SBen Widawsky int pipe; 2903abd58f01SBen Widawsky 2904abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2905abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2906abd58f01SBen Widawsky 2907abd58f01SBen Widawsky /* IIR can theoretically queue up two events. Be paranoid */ 2908abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \ 2909abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 2910abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR(which)); \ 2911abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 2912abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2913abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR(which)); \ 2914abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2915abd58f01SBen Widawsky } while (0) 2916abd58f01SBen Widawsky 2917abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \ 2918abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 2919abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR); \ 2920abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 2921abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2922abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR); \ 2923abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2924abd58f01SBen Widawsky } while (0) 2925abd58f01SBen Widawsky 2926abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 0); 2927abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 1); 2928abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 2); 2929abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 3); 2930abd58f01SBen Widawsky 2931abd58f01SBen Widawsky for_each_pipe(pipe) { 2932abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(DE_PIPE, pipe); 2933abd58f01SBen Widawsky } 2934abd58f01SBen Widawsky 2935abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_PORT); 2936abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_MISC); 2937abd58f01SBen Widawsky GEN8_IRQ_INIT(PCU); 2938abd58f01SBen Widawsky #undef GEN8_IRQ_INIT 2939abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX 2940abd58f01SBen Widawsky 2941abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 294209f2344dSJesse Barnes 294309f2344dSJesse Barnes ibx_irq_preinstall(dev); 2944abd58f01SBen Widawsky } 2945abd58f01SBen Widawsky 294682a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 294782a28bcfSDaniel Vetter { 29482d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 294982a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 295082a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2951fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 295282a28bcfSDaniel Vetter 295382a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2954fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 295582a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2956cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2957fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 295882a28bcfSDaniel Vetter } else { 2959fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 296082a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2961cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2962fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 296382a28bcfSDaniel Vetter } 296482a28bcfSDaniel Vetter 2965fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 296682a28bcfSDaniel Vetter 29677fe0b973SKeith Packard /* 29687fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 29697fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 29707fe0b973SKeith Packard * 29717fe0b973SKeith Packard * This register is the same on all known PCH chips. 29727fe0b973SKeith Packard */ 29737fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 29747fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 29757fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 29767fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 29777fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 29787fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 29797fe0b973SKeith Packard } 29807fe0b973SKeith Packard 2981d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2982d46da437SPaulo Zanoni { 29832d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 298482a28bcfSDaniel Vetter u32 mask; 2985d46da437SPaulo Zanoni 2986692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2987692a04cfSDaniel Vetter return; 2988692a04cfSDaniel Vetter 29898664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 29905c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 29918664281bSPaulo Zanoni } else { 29925c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 29938664281bSPaulo Zanoni 29948664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 29958664281bSPaulo Zanoni } 2996ab5c608bSBen Widawsky 2997d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2998d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2999d46da437SPaulo Zanoni } 3000d46da437SPaulo Zanoni 30010a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 30020a9a8c91SDaniel Vetter { 30030a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 30040a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 30050a9a8c91SDaniel Vetter 30060a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 30070a9a8c91SDaniel Vetter 30080a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3009040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 30100a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 301135a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 301235a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 30130a9a8c91SDaniel Vetter } 30140a9a8c91SDaniel Vetter 30150a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 30160a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 30170a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 30180a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 30190a9a8c91SDaniel Vetter } else { 30200a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 30210a9a8c91SDaniel Vetter } 30220a9a8c91SDaniel Vetter 30230a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 30240a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 30250a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 30260a9a8c91SDaniel Vetter POSTING_READ(GTIER); 30270a9a8c91SDaniel Vetter 30280a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 3029a6706b45SDeepak S pm_irqs |= dev_priv->pm_rps_events; 30300a9a8c91SDaniel Vetter 30310a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 30320a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 30330a9a8c91SDaniel Vetter 3034605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 30350a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 3036605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 30370a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 30380a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 30390a9a8c91SDaniel Vetter } 30400a9a8c91SDaniel Vetter } 30410a9a8c91SDaniel Vetter 3042f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3043036a4a7dSZhenyu Wang { 30444bc9d430SDaniel Vetter unsigned long irqflags; 30452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 30468e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 30478e76f8dcSPaulo Zanoni 30488e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 30498e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 30508e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 30518e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 30525c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 30538e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 30545c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 30558e76f8dcSPaulo Zanoni 30568e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 30578e76f8dcSPaulo Zanoni } else { 30588e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3059ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 30605b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 30615b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 30625b3a856bSDaniel Vetter DE_POISON); 30635c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 30645c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 30658e76f8dcSPaulo Zanoni } 3066036a4a7dSZhenyu Wang 30671ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3068036a4a7dSZhenyu Wang 3069036a4a7dSZhenyu Wang /* should always can generate irq */ 3070036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 30711ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 30728e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 30733143a2bfSChris Wilson POSTING_READ(DEIER); 3074036a4a7dSZhenyu Wang 30750a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3076036a4a7dSZhenyu Wang 3077d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 30787fe0b973SKeith Packard 3079f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 30806005ce42SDaniel Vetter /* Enable PCU event interrupts 30816005ce42SDaniel Vetter * 30826005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 30834bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 30844bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 30854bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3086f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 30874bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3088f97108d1SJesse Barnes } 3089f97108d1SJesse Barnes 3090036a4a7dSZhenyu Wang return 0; 3091036a4a7dSZhenyu Wang } 3092036a4a7dSZhenyu Wang 3093f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3094f8b79e58SImre Deak { 3095f8b79e58SImre Deak u32 pipestat_mask; 3096f8b79e58SImre Deak u32 iir_mask; 3097f8b79e58SImre Deak 3098f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3099f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3100f8b79e58SImre Deak 3101f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3102f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3103f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3104f8b79e58SImre Deak 3105f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3106f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3107f8b79e58SImre Deak 3108f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3109f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3110f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3111f8b79e58SImre Deak 3112f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3113f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3114f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3115f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3116f8b79e58SImre Deak 3117f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3118f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3119f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3120f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3121f8b79e58SImre Deak POSTING_READ(VLV_IER); 3122f8b79e58SImre Deak } 3123f8b79e58SImre Deak 3124f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3125f8b79e58SImre Deak { 3126f8b79e58SImre Deak u32 pipestat_mask; 3127f8b79e58SImre Deak u32 iir_mask; 3128f8b79e58SImre Deak 3129f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3130f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 31316c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3132f8b79e58SImre Deak 3133f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3134f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3135f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3136f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3137f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3138f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3139f8b79e58SImre Deak 3140f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3141f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3142f8b79e58SImre Deak 3143f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3144f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3145f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3146f8b79e58SImre Deak 3147f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3148f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3149f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3150f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3151f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3152f8b79e58SImre Deak } 3153f8b79e58SImre Deak 3154f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3155f8b79e58SImre Deak { 3156f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3157f8b79e58SImre Deak 3158f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3159f8b79e58SImre Deak return; 3160f8b79e58SImre Deak 3161f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3162f8b79e58SImre Deak 3163f8b79e58SImre Deak if (dev_priv->dev->irq_enabled) 3164f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3165f8b79e58SImre Deak } 3166f8b79e58SImre Deak 3167f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3168f8b79e58SImre Deak { 3169f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3170f8b79e58SImre Deak 3171f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3172f8b79e58SImre Deak return; 3173f8b79e58SImre Deak 3174f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3175f8b79e58SImre Deak 3176f8b79e58SImre Deak if (dev_priv->dev->irq_enabled) 3177f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3178f8b79e58SImre Deak } 3179f8b79e58SImre Deak 31807e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 31817e231dbeSJesse Barnes { 31822d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3183b79480baSDaniel Vetter unsigned long irqflags; 31847e231dbeSJesse Barnes 3185f8b79e58SImre Deak dev_priv->irq_mask = ~0; 31867e231dbeSJesse Barnes 318720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 318820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 318920afbda2SDaniel Vetter 31907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3191f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 31927e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 31937e231dbeSJesse Barnes POSTING_READ(VLV_IER); 31947e231dbeSJesse Barnes 3195b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3196b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3197b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3198f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3199f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3200b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 320131acc7f5SJesse Barnes 32027e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 32037e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 32047e231dbeSJesse Barnes 32050a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 32067e231dbeSJesse Barnes 32077e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 32087e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 32097e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 32107e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 32117e231dbeSJesse Barnes #endif 32127e231dbeSJesse Barnes 32137e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 321420afbda2SDaniel Vetter 321520afbda2SDaniel Vetter return 0; 321620afbda2SDaniel Vetter } 321720afbda2SDaniel Vetter 3218abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3219abd58f01SBen Widawsky { 3220abd58f01SBen Widawsky int i; 3221abd58f01SBen Widawsky 3222abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3223abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3224abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3225abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 3226abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3227abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 3228abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3229abd58f01SBen Widawsky 0, 3230abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3231abd58f01SBen Widawsky }; 3232abd58f01SBen Widawsky 3233abd58f01SBen Widawsky for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) { 3234abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_GT_IIR(i)); 3235abd58f01SBen Widawsky if (tmp) 3236abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 3237abd58f01SBen Widawsky i, tmp); 3238abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]); 3239abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]); 3240abd58f01SBen Widawsky } 3241abd58f01SBen Widawsky POSTING_READ(GEN8_GT_IER(0)); 3242abd58f01SBen Widawsky } 3243abd58f01SBen Widawsky 3244abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3245abd58f01SBen Widawsky { 3246abd58f01SBen Widawsky struct drm_device *dev = dev_priv->dev; 324713b3a0a7SDaniel Vetter uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE | 32480fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 324930100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 32505c673b60SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 32515c673b60SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN; 3252abd58f01SBen Widawsky int pipe; 325313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 325413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 325513b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3256abd58f01SBen Widawsky 3257abd58f01SBen Widawsky for_each_pipe(pipe) { 3258abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 3259abd58f01SBen Widawsky if (tmp) 3260abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 3261abd58f01SBen Widawsky pipe, tmp); 3262abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 3263abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables); 3264abd58f01SBen Widawsky } 3265abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_ISR(0)); 3266abd58f01SBen Widawsky 32676d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A); 32686d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A); 3269abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PORT_IER); 3270abd58f01SBen Widawsky } 3271abd58f01SBen Widawsky 3272abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3273abd58f01SBen Widawsky { 3274abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3275abd58f01SBen Widawsky 3276abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3277abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3278abd58f01SBen Widawsky 3279abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3280abd58f01SBen Widawsky 3281abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3282abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3283abd58f01SBen Widawsky 3284abd58f01SBen Widawsky return 0; 3285abd58f01SBen Widawsky } 3286abd58f01SBen Widawsky 3287abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3288abd58f01SBen Widawsky { 3289abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3290abd58f01SBen Widawsky int pipe; 3291abd58f01SBen Widawsky 3292abd58f01SBen Widawsky if (!dev_priv) 3293abd58f01SBen Widawsky return; 3294abd58f01SBen Widawsky 3295abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3296abd58f01SBen Widawsky 3297abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \ 3298abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 3299abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 3300abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 3301abd58f01SBen Widawsky } while (0) 3302abd58f01SBen Widawsky 3303abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \ 3304abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 3305abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 3306abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 3307abd58f01SBen Widawsky } while (0) 3308abd58f01SBen Widawsky 3309abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 0); 3310abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 1); 3311abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 2); 3312abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 3); 3313abd58f01SBen Widawsky 3314abd58f01SBen Widawsky for_each_pipe(pipe) { 3315abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(DE_PIPE, pipe); 3316abd58f01SBen Widawsky } 3317abd58f01SBen Widawsky 3318abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_PORT); 3319abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_MISC); 3320abd58f01SBen Widawsky GEN8_IRQ_FINI(PCU); 3321abd58f01SBen Widawsky #undef GEN8_IRQ_FINI 3322abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX 3323abd58f01SBen Widawsky 3324abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 3325abd58f01SBen Widawsky } 3326abd58f01SBen Widawsky 33277e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 33287e231dbeSJesse Barnes { 33292d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3330f8b79e58SImre Deak unsigned long irqflags; 33317e231dbeSJesse Barnes int pipe; 33327e231dbeSJesse Barnes 33337e231dbeSJesse Barnes if (!dev_priv) 33347e231dbeSJesse Barnes return; 33357e231dbeSJesse Barnes 33363ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3337ac4c16c5SEgbert Eich 33387e231dbeSJesse Barnes for_each_pipe(pipe) 33397e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 33407e231dbeSJesse Barnes 33417e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 33427e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 33437e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3344f8b79e58SImre Deak 3345f8b79e58SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3346f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3347f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3348f8b79e58SImre Deak spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3349f8b79e58SImre Deak 3350f8b79e58SImre Deak dev_priv->irq_mask = 0; 3351f8b79e58SImre Deak 33527e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 33537e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 33547e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 33557e231dbeSJesse Barnes POSTING_READ(VLV_IER); 33567e231dbeSJesse Barnes } 33577e231dbeSJesse Barnes 3358f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3359036a4a7dSZhenyu Wang { 33602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33614697995bSJesse Barnes 33624697995bSJesse Barnes if (!dev_priv) 33634697995bSJesse Barnes return; 33644697995bSJesse Barnes 33653ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3366ac4c16c5SEgbert Eich 3367036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 3368036a4a7dSZhenyu Wang 3369036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 3370036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 3371036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 33728664281bSPaulo Zanoni if (IS_GEN7(dev)) 33738664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 3374036a4a7dSZhenyu Wang 3375036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 3376036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 3377036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 3378192aac1fSKeith Packard 3379ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 3380ab5c608bSBen Widawsky return; 3381ab5c608bSBen Widawsky 3382192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 3383192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 3384192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 33858664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 33868664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 3387036a4a7dSZhenyu Wang } 3388036a4a7dSZhenyu Wang 3389c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3390c2798b19SChris Wilson { 33912d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3392c2798b19SChris Wilson int pipe; 3393c2798b19SChris Wilson 3394c2798b19SChris Wilson for_each_pipe(pipe) 3395c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3396c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3397c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3398c2798b19SChris Wilson POSTING_READ16(IER); 3399c2798b19SChris Wilson } 3400c2798b19SChris Wilson 3401c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3402c2798b19SChris Wilson { 34032d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3404379ef82dSDaniel Vetter unsigned long irqflags; 3405c2798b19SChris Wilson 3406c2798b19SChris Wilson I915_WRITE16(EMR, 3407c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3408c2798b19SChris Wilson 3409c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3410c2798b19SChris Wilson dev_priv->irq_mask = 3411c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3412c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3413c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3414c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3415c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3416c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3417c2798b19SChris Wilson 3418c2798b19SChris Wilson I915_WRITE16(IER, 3419c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3420c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3421c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3422c2798b19SChris Wilson I915_USER_INTERRUPT); 3423c2798b19SChris Wilson POSTING_READ16(IER); 3424c2798b19SChris Wilson 3425379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3426379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3427379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3428755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3429755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3430379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3431379ef82dSDaniel Vetter 3432c2798b19SChris Wilson return 0; 3433c2798b19SChris Wilson } 3434c2798b19SChris Wilson 343590a72f87SVille Syrjälä /* 343690a72f87SVille Syrjälä * Returns true when a page flip has completed. 343790a72f87SVille Syrjälä */ 343890a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 34391f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 344090a72f87SVille Syrjälä { 34412d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34421f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 344390a72f87SVille Syrjälä 344490a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 344590a72f87SVille Syrjälä return false; 344690a72f87SVille Syrjälä 344790a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 344890a72f87SVille Syrjälä return false; 344990a72f87SVille Syrjälä 34501f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 345190a72f87SVille Syrjälä 345290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 345390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 345490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 345590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 345690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 345790a72f87SVille Syrjälä */ 345890a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 345990a72f87SVille Syrjälä return false; 346090a72f87SVille Syrjälä 346190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 346290a72f87SVille Syrjälä 346390a72f87SVille Syrjälä return true; 346490a72f87SVille Syrjälä } 346590a72f87SVille Syrjälä 3466ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3467c2798b19SChris Wilson { 3468c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 34692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3470c2798b19SChris Wilson u16 iir, new_iir; 3471c2798b19SChris Wilson u32 pipe_stats[2]; 3472c2798b19SChris Wilson unsigned long irqflags; 3473c2798b19SChris Wilson int pipe; 3474c2798b19SChris Wilson u16 flip_mask = 3475c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3476c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3477c2798b19SChris Wilson 3478c2798b19SChris Wilson iir = I915_READ16(IIR); 3479c2798b19SChris Wilson if (iir == 0) 3480c2798b19SChris Wilson return IRQ_NONE; 3481c2798b19SChris Wilson 3482c2798b19SChris Wilson while (iir & ~flip_mask) { 3483c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3484c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3485c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3486c2798b19SChris Wilson * interrupts (for non-MSI). 3487c2798b19SChris Wilson */ 3488c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3489c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 349058174462SMika Kuoppala i915_handle_error(dev, false, 349158174462SMika Kuoppala "Command parser error, iir 0x%08x", 349258174462SMika Kuoppala iir); 3493c2798b19SChris Wilson 3494c2798b19SChris Wilson for_each_pipe(pipe) { 3495c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3496c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3497c2798b19SChris Wilson 3498c2798b19SChris Wilson /* 3499c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3500c2798b19SChris Wilson */ 35012d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3502c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3503c2798b19SChris Wilson } 3504c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3505c2798b19SChris Wilson 3506c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3507c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3508c2798b19SChris Wilson 3509d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3510c2798b19SChris Wilson 3511c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3512c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3513c2798b19SChris Wilson 35144356d586SDaniel Vetter for_each_pipe(pipe) { 35151f1c2e24SVille Syrjälä int plane = pipe; 35163a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 35171f1c2e24SVille Syrjälä plane = !plane; 35181f1c2e24SVille Syrjälä 35194356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 35201f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 35211f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3522c2798b19SChris Wilson 35234356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3524277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 35252d9d2b0bSVille Syrjälä 35262d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 35272d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3528fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 35294356d586SDaniel Vetter } 3530c2798b19SChris Wilson 3531c2798b19SChris Wilson iir = new_iir; 3532c2798b19SChris Wilson } 3533c2798b19SChris Wilson 3534c2798b19SChris Wilson return IRQ_HANDLED; 3535c2798b19SChris Wilson } 3536c2798b19SChris Wilson 3537c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3538c2798b19SChris Wilson { 35392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3540c2798b19SChris Wilson int pipe; 3541c2798b19SChris Wilson 3542c2798b19SChris Wilson for_each_pipe(pipe) { 3543c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3544c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3545c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3546c2798b19SChris Wilson } 3547c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3548c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3549c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3550c2798b19SChris Wilson } 3551c2798b19SChris Wilson 3552a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3553a266c7d5SChris Wilson { 35542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3555a266c7d5SChris Wilson int pipe; 3556a266c7d5SChris Wilson 3557a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3558a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3559a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3560a266c7d5SChris Wilson } 3561a266c7d5SChris Wilson 356200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3563a266c7d5SChris Wilson for_each_pipe(pipe) 3564a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3565a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3566a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3567a266c7d5SChris Wilson POSTING_READ(IER); 3568a266c7d5SChris Wilson } 3569a266c7d5SChris Wilson 3570a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3571a266c7d5SChris Wilson { 35722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 357338bde180SChris Wilson u32 enable_mask; 3574379ef82dSDaniel Vetter unsigned long irqflags; 3575a266c7d5SChris Wilson 357638bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 357738bde180SChris Wilson 357838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 357938bde180SChris Wilson dev_priv->irq_mask = 358038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 358138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 358238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 358338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 358438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 358538bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 358638bde180SChris Wilson 358738bde180SChris Wilson enable_mask = 358838bde180SChris Wilson I915_ASLE_INTERRUPT | 358938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 359038bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 359138bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 359238bde180SChris Wilson I915_USER_INTERRUPT; 359338bde180SChris Wilson 3594a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 359520afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 359620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 359720afbda2SDaniel Vetter 3598a266c7d5SChris Wilson /* Enable in IER... */ 3599a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3600a266c7d5SChris Wilson /* and unmask in IMR */ 3601a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3602a266c7d5SChris Wilson } 3603a266c7d5SChris Wilson 3604a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3605a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3606a266c7d5SChris Wilson POSTING_READ(IER); 3607a266c7d5SChris Wilson 3608f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 360920afbda2SDaniel Vetter 3610379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3611379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3612379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3613755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3614755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3615379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3616379ef82dSDaniel Vetter 361720afbda2SDaniel Vetter return 0; 361820afbda2SDaniel Vetter } 361920afbda2SDaniel Vetter 362090a72f87SVille Syrjälä /* 362190a72f87SVille Syrjälä * Returns true when a page flip has completed. 362290a72f87SVille Syrjälä */ 362390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 362490a72f87SVille Syrjälä int plane, int pipe, u32 iir) 362590a72f87SVille Syrjälä { 36262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 362790a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 362890a72f87SVille Syrjälä 362990a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 363090a72f87SVille Syrjälä return false; 363190a72f87SVille Syrjälä 363290a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 363390a72f87SVille Syrjälä return false; 363490a72f87SVille Syrjälä 363590a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 363690a72f87SVille Syrjälä 363790a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 363890a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 363990a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 364090a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 364190a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 364290a72f87SVille Syrjälä */ 364390a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 364490a72f87SVille Syrjälä return false; 364590a72f87SVille Syrjälä 364690a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 364790a72f87SVille Syrjälä 364890a72f87SVille Syrjälä return true; 364990a72f87SVille Syrjälä } 365090a72f87SVille Syrjälä 3651ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3652a266c7d5SChris Wilson { 3653a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 36542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36558291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3656a266c7d5SChris Wilson unsigned long irqflags; 365738bde180SChris Wilson u32 flip_mask = 365838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 365938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 366038bde180SChris Wilson int pipe, ret = IRQ_NONE; 3661a266c7d5SChris Wilson 3662a266c7d5SChris Wilson iir = I915_READ(IIR); 366338bde180SChris Wilson do { 366438bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 36658291ee90SChris Wilson bool blc_event = false; 3666a266c7d5SChris Wilson 3667a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3668a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3669a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3670a266c7d5SChris Wilson * interrupts (for non-MSI). 3671a266c7d5SChris Wilson */ 3672a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3673a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 367458174462SMika Kuoppala i915_handle_error(dev, false, 367558174462SMika Kuoppala "Command parser error, iir 0x%08x", 367658174462SMika Kuoppala iir); 3677a266c7d5SChris Wilson 3678a266c7d5SChris Wilson for_each_pipe(pipe) { 3679a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3680a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3681a266c7d5SChris Wilson 368238bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3683a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3684a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 368538bde180SChris Wilson irq_received = true; 3686a266c7d5SChris Wilson } 3687a266c7d5SChris Wilson } 3688a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3689a266c7d5SChris Wilson 3690a266c7d5SChris Wilson if (!irq_received) 3691a266c7d5SChris Wilson break; 3692a266c7d5SChris Wilson 3693a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3694*16c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 3695*16c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3696*16c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3697a266c7d5SChris Wilson 369838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3699a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3700a266c7d5SChris Wilson 3701a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3702a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3703a266c7d5SChris Wilson 3704a266c7d5SChris Wilson for_each_pipe(pipe) { 370538bde180SChris Wilson int plane = pipe; 37063a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 370738bde180SChris Wilson plane = !plane; 37085e2032d4SVille Syrjälä 370990a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 371090a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 371190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3712a266c7d5SChris Wilson 3713a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3714a266c7d5SChris Wilson blc_event = true; 37154356d586SDaniel Vetter 37164356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3717277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 37182d9d2b0bSVille Syrjälä 37192d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 37202d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3721fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 3722a266c7d5SChris Wilson } 3723a266c7d5SChris Wilson 3724a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3725a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3726a266c7d5SChris Wilson 3727a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3728a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3729a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3730a266c7d5SChris Wilson * we would never get another interrupt. 3731a266c7d5SChris Wilson * 3732a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3733a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3734a266c7d5SChris Wilson * another one. 3735a266c7d5SChris Wilson * 3736a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3737a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3738a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3739a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3740a266c7d5SChris Wilson * stray interrupts. 3741a266c7d5SChris Wilson */ 374238bde180SChris Wilson ret = IRQ_HANDLED; 3743a266c7d5SChris Wilson iir = new_iir; 374438bde180SChris Wilson } while (iir & ~flip_mask); 3745a266c7d5SChris Wilson 3746d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 37478291ee90SChris Wilson 3748a266c7d5SChris Wilson return ret; 3749a266c7d5SChris Wilson } 3750a266c7d5SChris Wilson 3751a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3752a266c7d5SChris Wilson { 37532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3754a266c7d5SChris Wilson int pipe; 3755a266c7d5SChris Wilson 37563ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3757ac4c16c5SEgbert Eich 3758a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3759a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3760a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3761a266c7d5SChris Wilson } 3762a266c7d5SChris Wilson 376300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 376455b39755SChris Wilson for_each_pipe(pipe) { 376555b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3766a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 376755b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 376855b39755SChris Wilson } 3769a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3770a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3771a266c7d5SChris Wilson 3772a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3773a266c7d5SChris Wilson } 3774a266c7d5SChris Wilson 3775a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3776a266c7d5SChris Wilson { 37772d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3778a266c7d5SChris Wilson int pipe; 3779a266c7d5SChris Wilson 3780a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3781a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3782a266c7d5SChris Wilson 3783a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3784a266c7d5SChris Wilson for_each_pipe(pipe) 3785a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3786a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3787a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3788a266c7d5SChris Wilson POSTING_READ(IER); 3789a266c7d5SChris Wilson } 3790a266c7d5SChris Wilson 3791a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3792a266c7d5SChris Wilson { 37932d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3794bbba0a97SChris Wilson u32 enable_mask; 3795a266c7d5SChris Wilson u32 error_mask; 3796b79480baSDaniel Vetter unsigned long irqflags; 3797a266c7d5SChris Wilson 3798a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3799bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3800adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3801bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3802bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3803bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3804bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3805bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3806bbba0a97SChris Wilson 3807bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 380821ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 380921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3810bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3811bbba0a97SChris Wilson 3812bbba0a97SChris Wilson if (IS_G4X(dev)) 3813bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3814a266c7d5SChris Wilson 3815b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3816b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3817b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3818755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3819755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3820755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3821b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3822a266c7d5SChris Wilson 3823a266c7d5SChris Wilson /* 3824a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3825a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3826a266c7d5SChris Wilson */ 3827a266c7d5SChris Wilson if (IS_G4X(dev)) { 3828a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3829a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3830a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3831a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3832a266c7d5SChris Wilson } else { 3833a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3834a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3835a266c7d5SChris Wilson } 3836a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3837a266c7d5SChris Wilson 3838a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3839a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3840a266c7d5SChris Wilson POSTING_READ(IER); 3841a266c7d5SChris Wilson 384220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 384320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 384420afbda2SDaniel Vetter 3845f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 384620afbda2SDaniel Vetter 384720afbda2SDaniel Vetter return 0; 384820afbda2SDaniel Vetter } 384920afbda2SDaniel Vetter 3850bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 385120afbda2SDaniel Vetter { 38522d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3853e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3854cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 385520afbda2SDaniel Vetter u32 hotplug_en; 385620afbda2SDaniel Vetter 3857b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3858b5ea2d56SDaniel Vetter 3859bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3860bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3861bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3862adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3863e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3864cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3865cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3866cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3867a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3868a266c7d5SChris Wilson to generate a spurious hotplug event about three 3869a266c7d5SChris Wilson seconds later. So just do it once. 3870a266c7d5SChris Wilson */ 3871a266c7d5SChris Wilson if (IS_G4X(dev)) 3872a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 387385fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3874a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3875a266c7d5SChris Wilson 3876a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3877a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3878a266c7d5SChris Wilson } 3879bac56d5bSEgbert Eich } 3880a266c7d5SChris Wilson 3881ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3882a266c7d5SChris Wilson { 3883a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 38842d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3885a266c7d5SChris Wilson u32 iir, new_iir; 3886a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3887a266c7d5SChris Wilson unsigned long irqflags; 3888a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 388921ad8330SVille Syrjälä u32 flip_mask = 389021ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 389121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3892a266c7d5SChris Wilson 3893a266c7d5SChris Wilson iir = I915_READ(IIR); 3894a266c7d5SChris Wilson 3895a266c7d5SChris Wilson for (;;) { 3896501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 38972c8ba29fSChris Wilson bool blc_event = false; 38982c8ba29fSChris Wilson 3899a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3900a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3901a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3902a266c7d5SChris Wilson * interrupts (for non-MSI). 3903a266c7d5SChris Wilson */ 3904a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3905a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 390658174462SMika Kuoppala i915_handle_error(dev, false, 390758174462SMika Kuoppala "Command parser error, iir 0x%08x", 390858174462SMika Kuoppala iir); 3909a266c7d5SChris Wilson 3910a266c7d5SChris Wilson for_each_pipe(pipe) { 3911a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3912a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3913a266c7d5SChris Wilson 3914a266c7d5SChris Wilson /* 3915a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3916a266c7d5SChris Wilson */ 3917a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3918a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3919501e01d7SVille Syrjälä irq_received = true; 3920a266c7d5SChris Wilson } 3921a266c7d5SChris Wilson } 3922a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3923a266c7d5SChris Wilson 3924a266c7d5SChris Wilson if (!irq_received) 3925a266c7d5SChris Wilson break; 3926a266c7d5SChris Wilson 3927a266c7d5SChris Wilson ret = IRQ_HANDLED; 3928a266c7d5SChris Wilson 3929a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3930*16c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3931*16c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3932a266c7d5SChris Wilson 393321ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3934a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3935a266c7d5SChris Wilson 3936a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3937a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3938a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3939a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3940a266c7d5SChris Wilson 3941a266c7d5SChris Wilson for_each_pipe(pipe) { 39422c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 394390a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 394490a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3945a266c7d5SChris Wilson 3946a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3947a266c7d5SChris Wilson blc_event = true; 39484356d586SDaniel Vetter 39494356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3950277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3951a266c7d5SChris Wilson 39522d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 39532d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3954fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 39552d9d2b0bSVille Syrjälä } 3956a266c7d5SChris Wilson 3957a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3958a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3959a266c7d5SChris Wilson 3960515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3961515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3962515ac2bbSDaniel Vetter 3963a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3964a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3965a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3966a266c7d5SChris Wilson * we would never get another interrupt. 3967a266c7d5SChris Wilson * 3968a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3969a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3970a266c7d5SChris Wilson * another one. 3971a266c7d5SChris Wilson * 3972a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3973a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3974a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3975a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3976a266c7d5SChris Wilson * stray interrupts. 3977a266c7d5SChris Wilson */ 3978a266c7d5SChris Wilson iir = new_iir; 3979a266c7d5SChris Wilson } 3980a266c7d5SChris Wilson 3981d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 39822c8ba29fSChris Wilson 3983a266c7d5SChris Wilson return ret; 3984a266c7d5SChris Wilson } 3985a266c7d5SChris Wilson 3986a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3987a266c7d5SChris Wilson { 39882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3989a266c7d5SChris Wilson int pipe; 3990a266c7d5SChris Wilson 3991a266c7d5SChris Wilson if (!dev_priv) 3992a266c7d5SChris Wilson return; 3993a266c7d5SChris Wilson 39943ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3995ac4c16c5SEgbert Eich 3996a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3997a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3998a266c7d5SChris Wilson 3999a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4000a266c7d5SChris Wilson for_each_pipe(pipe) 4001a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4002a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4003a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4004a266c7d5SChris Wilson 4005a266c7d5SChris Wilson for_each_pipe(pipe) 4006a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4007a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4008a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4009a266c7d5SChris Wilson } 4010a266c7d5SChris Wilson 40113ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data) 4012ac4c16c5SEgbert Eich { 40132d1013ddSJani Nikula struct drm_i915_private *dev_priv = (struct drm_i915_private *)data; 4014ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4015ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4016ac4c16c5SEgbert Eich unsigned long irqflags; 4017ac4c16c5SEgbert Eich int i; 4018ac4c16c5SEgbert Eich 4019ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4020ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4021ac4c16c5SEgbert Eich struct drm_connector *connector; 4022ac4c16c5SEgbert Eich 4023ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4024ac4c16c5SEgbert Eich continue; 4025ac4c16c5SEgbert Eich 4026ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4027ac4c16c5SEgbert Eich 4028ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4029ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4030ac4c16c5SEgbert Eich 4031ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4032ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4033ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4034ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 4035ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4036ac4c16c5SEgbert Eich if (!connector->polled) 4037ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4038ac4c16c5SEgbert Eich } 4039ac4c16c5SEgbert Eich } 4040ac4c16c5SEgbert Eich } 4041ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4042ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 4043ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4044ac4c16c5SEgbert Eich } 4045ac4c16c5SEgbert Eich 4046f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 4047f71d4af4SJesse Barnes { 40488b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 40498b2e326dSChris Wilson 40508b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 405199584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4052c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4053a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 40548b2e326dSChris Wilson 4055a6706b45SDeepak S /* Let's track the enabled rps events */ 4056a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4057a6706b45SDeepak S 405899584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 405999584db3SDaniel Vetter i915_hangcheck_elapsed, 406061bac78eSDaniel Vetter (unsigned long) dev); 40613ca1ccedSVille Syrjälä setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable, 4062ac4c16c5SEgbert Eich (unsigned long) dev_priv); 406361bac78eSDaniel Vetter 406497a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 40659ee32feaSDaniel Vetter 40664cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 40674cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 40684cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 40694cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 4070f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4071f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4072391f75e2SVille Syrjälä } else { 4073391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4074391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4075f71d4af4SJesse Barnes } 4076f71d4af4SJesse Barnes 4077c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4078f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4079f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4080c2baf4b7SVille Syrjälä } 4081f71d4af4SJesse Barnes 40827e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 40837e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 40847e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 40857e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 40867e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 40877e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 40887e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4089fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4090abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 4091abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4092abd58f01SBen Widawsky dev->driver->irq_preinstall = gen8_irq_preinstall; 4093abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4094abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4095abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4096abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4097abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4098f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4099f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4100f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 4101f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4102f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4103f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4104f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 410582a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4106f71d4af4SJesse Barnes } else { 4107c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 4108c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4109c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4110c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4111c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4112a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 4113a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4114a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4115a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4116a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 411720afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4118c2798b19SChris Wilson } else { 4119a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4120a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4121a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4122a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4123bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4124c2798b19SChris Wilson } 4125f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4126f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4127f71d4af4SJesse Barnes } 4128f71d4af4SJesse Barnes } 412920afbda2SDaniel Vetter 413020afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 413120afbda2SDaniel Vetter { 413220afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 4133821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4134821450c6SEgbert Eich struct drm_connector *connector; 4135b5ea2d56SDaniel Vetter unsigned long irqflags; 4136821450c6SEgbert Eich int i; 413720afbda2SDaniel Vetter 4138821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4139821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4140821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4141821450c6SEgbert Eich } 4142821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4143821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4144821450c6SEgbert Eich connector->polled = intel_connector->polled; 4145821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 4146821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4147821450c6SEgbert Eich } 4148b5ea2d56SDaniel Vetter 4149b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4150b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4151b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 415220afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 415320afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4154b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 415520afbda2SDaniel Vetter } 4156c67a470bSPaulo Zanoni 41575d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */ 41585d584b2eSPaulo Zanoni void hsw_runtime_pm_disable_interrupts(struct drm_device *dev) 4159c67a470bSPaulo Zanoni { 4160c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4161c67a470bSPaulo Zanoni unsigned long irqflags; 4162c67a470bSPaulo Zanoni 4163c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4164c67a470bSPaulo Zanoni 41655d584b2eSPaulo Zanoni dev_priv->pm.regsave.deimr = I915_READ(DEIMR); 41665d584b2eSPaulo Zanoni dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR); 41675d584b2eSPaulo Zanoni dev_priv->pm.regsave.gtimr = I915_READ(GTIMR); 41685d584b2eSPaulo Zanoni dev_priv->pm.regsave.gtier = I915_READ(GTIER); 41695d584b2eSPaulo Zanoni dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR); 4170c67a470bSPaulo Zanoni 41711f2d4531SPaulo Zanoni ironlake_disable_display_irq(dev_priv, 0xffffffff); 41721f2d4531SPaulo Zanoni ibx_disable_display_interrupt(dev_priv, 0xffffffff); 4173c67a470bSPaulo Zanoni ilk_disable_gt_irq(dev_priv, 0xffffffff); 4174c67a470bSPaulo Zanoni snb_disable_pm_irq(dev_priv, 0xffffffff); 4175c67a470bSPaulo Zanoni 41765d584b2eSPaulo Zanoni dev_priv->pm.irqs_disabled = true; 4177c67a470bSPaulo Zanoni 4178c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4179c67a470bSPaulo Zanoni } 4180c67a470bSPaulo Zanoni 41815d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */ 41825d584b2eSPaulo Zanoni void hsw_runtime_pm_restore_interrupts(struct drm_device *dev) 4183c67a470bSPaulo Zanoni { 4184c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4185c67a470bSPaulo Zanoni unsigned long irqflags; 41861f2d4531SPaulo Zanoni uint32_t val; 4187c67a470bSPaulo Zanoni 4188c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4189c67a470bSPaulo Zanoni 4190c67a470bSPaulo Zanoni val = I915_READ(DEIMR); 41911f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val); 4192c67a470bSPaulo Zanoni 41931f2d4531SPaulo Zanoni val = I915_READ(SDEIMR); 41941f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val); 4195c67a470bSPaulo Zanoni 4196c67a470bSPaulo Zanoni val = I915_READ(GTIMR); 41971f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val); 4198c67a470bSPaulo Zanoni 4199c67a470bSPaulo Zanoni val = I915_READ(GEN6_PMIMR); 42001f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val); 4201c67a470bSPaulo Zanoni 42025d584b2eSPaulo Zanoni dev_priv->pm.irqs_disabled = false; 4203c67a470bSPaulo Zanoni 42045d584b2eSPaulo Zanoni ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr); 42055d584b2eSPaulo Zanoni ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr); 42065d584b2eSPaulo Zanoni ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr); 42075d584b2eSPaulo Zanoni snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr); 42085d584b2eSPaulo Zanoni I915_WRITE(GTIER, dev_priv->pm.regsave.gtier); 4209c67a470bSPaulo Zanoni 4210c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4211c67a470bSPaulo Zanoni } 4212