1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 118b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 119b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 120b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 121b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 122b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 123121e758eSDhinakaran Pandiyan }; 124121e758eSDhinakaran Pandiyan 12531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 12631604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 12731604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 12831604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 12931604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 13031604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 13131604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 13231604222SAnusha Srivatsa }; 13331604222SAnusha Srivatsa 1345c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 135f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1365c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1375c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1385c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1395c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1405c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1415c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1425c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1435c502442SPaulo Zanoni } while (0) 1445c502442SPaulo Zanoni 1453488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 146a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1475c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 148a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1495c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1505c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1515c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1525c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 153a9d356a6SPaulo Zanoni } while (0) 154a9d356a6SPaulo Zanoni 155e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 156e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 157e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 158e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 159e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 160e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 161e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 162e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 163e9e9848aSVille Syrjälä } while (0) 164e9e9848aSVille Syrjälä 165337ba017SPaulo Zanoni /* 166337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 167337ba017SPaulo Zanoni */ 1683488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 169f0f59a00SVille Syrjälä i915_reg_t reg) 170b51a2842SVille Syrjälä { 171b51a2842SVille Syrjälä u32 val = I915_READ(reg); 172b51a2842SVille Syrjälä 173b51a2842SVille Syrjälä if (val == 0) 174b51a2842SVille Syrjälä return; 175b51a2842SVille Syrjälä 176b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 177f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 178b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 179b51a2842SVille Syrjälä POSTING_READ(reg); 180b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 181b51a2842SVille Syrjälä POSTING_READ(reg); 182b51a2842SVille Syrjälä } 183337ba017SPaulo Zanoni 184e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 185e9e9848aSVille Syrjälä i915_reg_t reg) 186e9e9848aSVille Syrjälä { 187e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 188e9e9848aSVille Syrjälä 189e9e9848aSVille Syrjälä if (val == 0) 190e9e9848aSVille Syrjälä return; 191e9e9848aSVille Syrjälä 192e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 193e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 194e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 195e9e9848aSVille Syrjälä POSTING_READ16(reg); 196e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 197e9e9848aSVille Syrjälä POSTING_READ16(reg); 198e9e9848aSVille Syrjälä } 199e9e9848aSVille Syrjälä 20035079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 2013488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 20235079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 2037d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 2047d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 20535079899SPaulo Zanoni } while (0) 20635079899SPaulo Zanoni 2073488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 2083488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 20935079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 2107d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 2117d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 21235079899SPaulo Zanoni } while (0) 21335079899SPaulo Zanoni 214e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 215e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 216e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 217e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 218e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 219e9e9848aSVille Syrjälä } while (0) 220e9e9848aSVille Syrjälä 221c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 22226705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 223c9a9a268SImre Deak 2240706f17cSEgbert Eich /* For display hotplug interrupt */ 2250706f17cSEgbert Eich static inline void 2260706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 2270706f17cSEgbert Eich uint32_t mask, 2280706f17cSEgbert Eich uint32_t bits) 2290706f17cSEgbert Eich { 2300706f17cSEgbert Eich uint32_t val; 2310706f17cSEgbert Eich 23267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2330706f17cSEgbert Eich WARN_ON(bits & ~mask); 2340706f17cSEgbert Eich 2350706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2360706f17cSEgbert Eich val &= ~mask; 2370706f17cSEgbert Eich val |= bits; 2380706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2390706f17cSEgbert Eich } 2400706f17cSEgbert Eich 2410706f17cSEgbert Eich /** 2420706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2430706f17cSEgbert Eich * @dev_priv: driver private 2440706f17cSEgbert Eich * @mask: bits to update 2450706f17cSEgbert Eich * @bits: bits to enable 2460706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2470706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2480706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2490706f17cSEgbert Eich * function is usually not called from a context where the lock is 2500706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2510706f17cSEgbert Eich * version is also available. 2520706f17cSEgbert Eich */ 2530706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2540706f17cSEgbert Eich uint32_t mask, 2550706f17cSEgbert Eich uint32_t bits) 2560706f17cSEgbert Eich { 2570706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2580706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2590706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2600706f17cSEgbert Eich } 2610706f17cSEgbert Eich 26296606f3bSOscar Mateo static u32 26396606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 26496606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 26596606f3bSOscar Mateo 266ff047a87SOscar Mateo bool gen11_reset_one_iir(struct drm_i915_private * const i915, 26796606f3bSOscar Mateo const unsigned int bank, 26896606f3bSOscar Mateo const unsigned int bit) 26996606f3bSOscar Mateo { 27096606f3bSOscar Mateo void __iomem * const regs = i915->regs; 27196606f3bSOscar Mateo u32 dw; 27296606f3bSOscar Mateo 27396606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 27496606f3bSOscar Mateo 27596606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 27696606f3bSOscar Mateo if (dw & BIT(bit)) { 27796606f3bSOscar Mateo /* 27896606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 27996606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 28096606f3bSOscar Mateo */ 28196606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 28296606f3bSOscar Mateo 28396606f3bSOscar Mateo /* 28496606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 28596606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 28696606f3bSOscar Mateo * our bit, otherwise we are locking the register for 28796606f3bSOscar Mateo * everybody. 28896606f3bSOscar Mateo */ 28996606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 29096606f3bSOscar Mateo 29196606f3bSOscar Mateo return true; 29296606f3bSOscar Mateo } 29396606f3bSOscar Mateo 29496606f3bSOscar Mateo return false; 29596606f3bSOscar Mateo } 29696606f3bSOscar Mateo 297d9dc34f1SVille Syrjälä /** 298d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 299d9dc34f1SVille Syrjälä * @dev_priv: driver private 300d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 301d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 302d9dc34f1SVille Syrjälä */ 303fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 304d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 305d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 306036a4a7dSZhenyu Wang { 307d9dc34f1SVille Syrjälä uint32_t new_val; 308d9dc34f1SVille Syrjälä 30967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3104bc9d430SDaniel Vetter 311d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 312d9dc34f1SVille Syrjälä 3139df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 314c67a470bSPaulo Zanoni return; 315c67a470bSPaulo Zanoni 316d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 317d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 318d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 319d9dc34f1SVille Syrjälä 320d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 321d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3221ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3233143a2bfSChris Wilson POSTING_READ(DEIMR); 324036a4a7dSZhenyu Wang } 325036a4a7dSZhenyu Wang } 326036a4a7dSZhenyu Wang 32743eaea13SPaulo Zanoni /** 32843eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 32943eaea13SPaulo Zanoni * @dev_priv: driver private 33043eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 33143eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 33243eaea13SPaulo Zanoni */ 33343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 33443eaea13SPaulo Zanoni uint32_t interrupt_mask, 33543eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 33643eaea13SPaulo Zanoni { 33767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 33843eaea13SPaulo Zanoni 33915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 34015a17aaeSDaniel Vetter 3419df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 342c67a470bSPaulo Zanoni return; 343c67a470bSPaulo Zanoni 34443eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 34543eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 34643eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 34743eaea13SPaulo Zanoni } 34843eaea13SPaulo Zanoni 349480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 35043eaea13SPaulo Zanoni { 35143eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 35231bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 35343eaea13SPaulo Zanoni } 35443eaea13SPaulo Zanoni 355480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 35643eaea13SPaulo Zanoni { 35743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 35843eaea13SPaulo Zanoni } 35943eaea13SPaulo Zanoni 360f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 361b900b949SImre Deak { 362d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 363d02b98b8SOscar Mateo 364bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 365b900b949SImre Deak } 366b900b949SImre Deak 367f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 368a72fbc3aSImre Deak { 369d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 370d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_MASK; 371d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 372d02b98b8SOscar Mateo return GEN8_GT_IMR(2); 373d02b98b8SOscar Mateo else 374d02b98b8SOscar Mateo return GEN6_PMIMR; 375a72fbc3aSImre Deak } 376a72fbc3aSImre Deak 377f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 378b900b949SImre Deak { 379d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 380d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_ENABLE; 381d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 382d02b98b8SOscar Mateo return GEN8_GT_IER(2); 383d02b98b8SOscar Mateo else 384d02b98b8SOscar Mateo return GEN6_PMIER; 385b900b949SImre Deak } 386b900b949SImre Deak 387edbfdb45SPaulo Zanoni /** 388edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 389edbfdb45SPaulo Zanoni * @dev_priv: driver private 390edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 391edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 392edbfdb45SPaulo Zanoni */ 393edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 394edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 395edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 396edbfdb45SPaulo Zanoni { 397605cd25bSPaulo Zanoni uint32_t new_val; 398edbfdb45SPaulo Zanoni 39915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 40015a17aaeSDaniel Vetter 40167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 402edbfdb45SPaulo Zanoni 403f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 404f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 405f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 406f52ecbcfSPaulo Zanoni 407f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 408f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 409f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 410a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 411edbfdb45SPaulo Zanoni } 412f52ecbcfSPaulo Zanoni } 413edbfdb45SPaulo Zanoni 414f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 415edbfdb45SPaulo Zanoni { 4169939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4179939fba2SImre Deak return; 4189939fba2SImre Deak 419edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 420edbfdb45SPaulo Zanoni } 421edbfdb45SPaulo Zanoni 422f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4239939fba2SImre Deak { 4249939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4259939fba2SImre Deak } 4269939fba2SImre Deak 427f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 428edbfdb45SPaulo Zanoni { 4299939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4309939fba2SImre Deak return; 4319939fba2SImre Deak 432f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 433f4e9af4fSAkash Goel } 434f4e9af4fSAkash Goel 4353814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 436f4e9af4fSAkash Goel { 437f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 438f4e9af4fSAkash Goel 43967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 440f4e9af4fSAkash Goel 441f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 442f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 443f4e9af4fSAkash Goel POSTING_READ(reg); 444f4e9af4fSAkash Goel } 445f4e9af4fSAkash Goel 4463814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 447f4e9af4fSAkash Goel { 44867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 449f4e9af4fSAkash Goel 450f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 451f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 452f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 453f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 454f4e9af4fSAkash Goel } 455f4e9af4fSAkash Goel 4563814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 457f4e9af4fSAkash Goel { 45867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 459f4e9af4fSAkash Goel 460f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 461f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 462f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 463f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 464edbfdb45SPaulo Zanoni } 465edbfdb45SPaulo Zanoni 466d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 467d02b98b8SOscar Mateo { 468d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 469d02b98b8SOscar Mateo 47096606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 47196606f3bSOscar Mateo ; 472d02b98b8SOscar Mateo 473d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 474d02b98b8SOscar Mateo 475d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 476d02b98b8SOscar Mateo } 477d02b98b8SOscar Mateo 478dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4793cc134e3SImre Deak { 4803cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 481f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 482562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 4833cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4843cc134e3SImre Deak } 4853cc134e3SImre Deak 48691d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 487b900b949SImre Deak { 488562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 489562d9baeSSagar Arun Kamble 490562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 491f2a91d1aSChris Wilson return; 492f2a91d1aSChris Wilson 493b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 494562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 49596606f3bSOscar Mateo 496d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 49796606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 498d02b98b8SOscar Mateo else 499c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 50096606f3bSOscar Mateo 501562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 502b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 50378e68d36SImre Deak 504b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 505b900b949SImre Deak } 506b900b949SImre Deak 50791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 508b900b949SImre Deak { 509562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 510562d9baeSSagar Arun Kamble 511562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 512f2a91d1aSChris Wilson return; 513f2a91d1aSChris Wilson 514d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 515562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5169939fba2SImre Deak 517b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5189939fba2SImre Deak 519f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 52058072ccbSImre Deak 52158072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 52291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 523c33d247dSChris Wilson 524c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5253814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 526c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 527c33d247dSChris Wilson * state of the worker can be discarded. 528c33d247dSChris Wilson */ 529562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 530d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 531d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 532d02b98b8SOscar Mateo else 533c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 534b900b949SImre Deak } 535b900b949SImre Deak 53626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 53726705e20SSagar Arun Kamble { 5381be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5391be333d3SSagar Arun Kamble 54026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 54126705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 54226705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 54326705e20SSagar Arun Kamble } 54426705e20SSagar Arun Kamble 54526705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 54626705e20SSagar Arun Kamble { 5471be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5481be333d3SSagar Arun Kamble 54926705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 55026705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 55126705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 55226705e20SSagar Arun Kamble dev_priv->pm_guc_events); 55326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 55426705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 55526705e20SSagar Arun Kamble } 55626705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 55726705e20SSagar Arun Kamble } 55826705e20SSagar Arun Kamble 55926705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 56026705e20SSagar Arun Kamble { 5611be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5621be333d3SSagar Arun Kamble 56326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 56426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 56526705e20SSagar Arun Kamble 56626705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 56726705e20SSagar Arun Kamble 56826705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 56926705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 57026705e20SSagar Arun Kamble 57126705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 57226705e20SSagar Arun Kamble } 57326705e20SSagar Arun Kamble 5740961021aSBen Widawsky /** 5753a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 5763a3b3c7dSVille Syrjälä * @dev_priv: driver private 5773a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5783a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 5793a3b3c7dSVille Syrjälä */ 5803a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 5813a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 5823a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 5833a3b3c7dSVille Syrjälä { 5843a3b3c7dSVille Syrjälä uint32_t new_val; 5853a3b3c7dSVille Syrjälä uint32_t old_val; 5863a3b3c7dSVille Syrjälä 58767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 5883a3b3c7dSVille Syrjälä 5893a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 5903a3b3c7dSVille Syrjälä 5913a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 5923a3b3c7dSVille Syrjälä return; 5933a3b3c7dSVille Syrjälä 5943a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5953a3b3c7dSVille Syrjälä 5963a3b3c7dSVille Syrjälä new_val = old_val; 5973a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5983a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5993a3b3c7dSVille Syrjälä 6003a3b3c7dSVille Syrjälä if (new_val != old_val) { 6013a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6023a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6033a3b3c7dSVille Syrjälä } 6043a3b3c7dSVille Syrjälä } 6053a3b3c7dSVille Syrjälä 6063a3b3c7dSVille Syrjälä /** 607013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 608013d3752SVille Syrjälä * @dev_priv: driver private 609013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 610013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 611013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 612013d3752SVille Syrjälä */ 613013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 614013d3752SVille Syrjälä enum pipe pipe, 615013d3752SVille Syrjälä uint32_t interrupt_mask, 616013d3752SVille Syrjälä uint32_t enabled_irq_mask) 617013d3752SVille Syrjälä { 618013d3752SVille Syrjälä uint32_t new_val; 619013d3752SVille Syrjälä 62067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 621013d3752SVille Syrjälä 622013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 623013d3752SVille Syrjälä 624013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 625013d3752SVille Syrjälä return; 626013d3752SVille Syrjälä 627013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 628013d3752SVille Syrjälä new_val &= ~interrupt_mask; 629013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 630013d3752SVille Syrjälä 631013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 632013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 633013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 634013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 635013d3752SVille Syrjälä } 636013d3752SVille Syrjälä } 637013d3752SVille Syrjälä 638013d3752SVille Syrjälä /** 639fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 640fee884edSDaniel Vetter * @dev_priv: driver private 641fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 642fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 643fee884edSDaniel Vetter */ 64447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 645fee884edSDaniel Vetter uint32_t interrupt_mask, 646fee884edSDaniel Vetter uint32_t enabled_irq_mask) 647fee884edSDaniel Vetter { 648fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 649fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 650fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 651fee884edSDaniel Vetter 65215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 65315a17aaeSDaniel Vetter 65467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 655fee884edSDaniel Vetter 6569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 657c67a470bSPaulo Zanoni return; 658c67a470bSPaulo Zanoni 659fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 660fee884edSDaniel Vetter POSTING_READ(SDEIMR); 661fee884edSDaniel Vetter } 6628664281bSPaulo Zanoni 6636b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 6646b12ca56SVille Syrjälä enum pipe pipe) 6657c463586SKeith Packard { 6666b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 66710c59c51SImre Deak u32 enable_mask = status_mask << 16; 66810c59c51SImre Deak 6696b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6706b12ca56SVille Syrjälä 6716b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 6726b12ca56SVille Syrjälä goto out; 6736b12ca56SVille Syrjälä 67410c59c51SImre Deak /* 675724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 676724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 67710c59c51SImre Deak */ 67810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 67910c59c51SImre Deak return 0; 680724a6905SVille Syrjälä /* 681724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 682724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 683724a6905SVille Syrjälä */ 684724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 685724a6905SVille Syrjälä return 0; 68610c59c51SImre Deak 68710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 68810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 68910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 69010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 69110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 69210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 69310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 69410c59c51SImre Deak 6956b12ca56SVille Syrjälä out: 6966b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6976b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6986b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6996b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7006b12ca56SVille Syrjälä 70110c59c51SImre Deak return enable_mask; 70210c59c51SImre Deak } 70310c59c51SImre Deak 7046b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7056b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 706755e9019SImre Deak { 7076b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 708755e9019SImre Deak u32 enable_mask; 709755e9019SImre Deak 7106b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7116b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7126b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7136b12ca56SVille Syrjälä 7146b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7156b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7166b12ca56SVille Syrjälä 7176b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 7186b12ca56SVille Syrjälä return; 7196b12ca56SVille Syrjälä 7206b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 7216b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7226b12ca56SVille Syrjälä 7236b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7246b12ca56SVille Syrjälä POSTING_READ(reg); 725755e9019SImre Deak } 726755e9019SImre Deak 7276b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 7286b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 729755e9019SImre Deak { 7306b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 731755e9019SImre Deak u32 enable_mask; 732755e9019SImre Deak 7336b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7346b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7356b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7366b12ca56SVille Syrjälä 7376b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7386b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7396b12ca56SVille Syrjälä 7406b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7416b12ca56SVille Syrjälä return; 7426b12ca56SVille Syrjälä 7436b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7446b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7456b12ca56SVille Syrjälä 7466b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7476b12ca56SVille Syrjälä POSTING_READ(reg); 748755e9019SImre Deak } 749755e9019SImre Deak 750c0e09200SDave Airlie /** 751f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 75214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 75301c66889SZhao Yakui */ 75491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 75501c66889SZhao Yakui { 75691d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 757f49e38ddSJani Nikula return; 758f49e38ddSJani Nikula 75913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 76001c66889SZhao Yakui 761755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 76291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 7633b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 764755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7651ec14ad3SChris Wilson 76613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 76701c66889SZhao Yakui } 76801c66889SZhao Yakui 769f75f3746SVille Syrjälä /* 770f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 771f75f3746SVille Syrjälä * around the vertical blanking period. 772f75f3746SVille Syrjälä * 773f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 774f75f3746SVille Syrjälä * vblank_start >= 3 775f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 776f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 777f75f3746SVille Syrjälä * vtotal = vblank_start + 3 778f75f3746SVille Syrjälä * 779f75f3746SVille Syrjälä * start of vblank: 780f75f3746SVille Syrjälä * latch double buffered registers 781f75f3746SVille Syrjälä * increment frame counter (ctg+) 782f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 783f75f3746SVille Syrjälä * | 784f75f3746SVille Syrjälä * | frame start: 785f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 786f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 787f75f3746SVille Syrjälä * | | 788f75f3746SVille Syrjälä * | | start of vsync: 789f75f3746SVille Syrjälä * | | generate vsync interrupt 790f75f3746SVille Syrjälä * | | | 791f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 792f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 793f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 794f75f3746SVille Syrjälä * | | <----vs-----> | 795f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 796f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 797f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 798f75f3746SVille Syrjälä * | | | 799f75f3746SVille Syrjälä * last visible pixel first visible pixel 800f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 801f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 802f75f3746SVille Syrjälä * 803f75f3746SVille Syrjälä * x = horizontal active 804f75f3746SVille Syrjälä * _ = horizontal blanking 805f75f3746SVille Syrjälä * hs = horizontal sync 806f75f3746SVille Syrjälä * va = vertical active 807f75f3746SVille Syrjälä * vb = vertical blanking 808f75f3746SVille Syrjälä * vs = vertical sync 809f75f3746SVille Syrjälä * vbs = vblank_start (number) 810f75f3746SVille Syrjälä * 811f75f3746SVille Syrjälä * Summary: 812f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 813f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 814f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 815f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 816f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 817f75f3746SVille Syrjälä */ 818f75f3746SVille Syrjälä 81942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 82042f52ef8SKeith Packard * we use as a pipe index 82142f52ef8SKeith Packard */ 82288e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8230a3e67a4SJesse Barnes { 824fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 825f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 8260b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 8275caa0feaSDaniel Vetter const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode; 828694e409dSVille Syrjälä unsigned long irqflags; 829391f75e2SVille Syrjälä 8300b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 8310b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 8320b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 8330b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 8340b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 835391f75e2SVille Syrjälä 8360b2a8e09SVille Syrjälä /* Convert to pixel count */ 8370b2a8e09SVille Syrjälä vbl_start *= htotal; 8380b2a8e09SVille Syrjälä 8390b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 8400b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 8410b2a8e09SVille Syrjälä 8429db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 8439db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 8445eddb70bSChris Wilson 845694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 846694e409dSVille Syrjälä 8470a3e67a4SJesse Barnes /* 8480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8500a3e67a4SJesse Barnes * register. 8510a3e67a4SJesse Barnes */ 8520a3e67a4SJesse Barnes do { 853694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 854694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 855694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 8560a3e67a4SJesse Barnes } while (high1 != high2); 8570a3e67a4SJesse Barnes 858694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 859694e409dSVille Syrjälä 8605eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 861391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 8625eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 863391f75e2SVille Syrjälä 864391f75e2SVille Syrjälä /* 865391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 866391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 867391f75e2SVille Syrjälä * counter against vblank start. 868391f75e2SVille Syrjälä */ 869edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 8700a3e67a4SJesse Barnes } 8710a3e67a4SJesse Barnes 872974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8739880b7a5SJesse Barnes { 874fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8759880b7a5SJesse Barnes 876649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8779880b7a5SJesse Barnes } 8789880b7a5SJesse Barnes 879aec0246fSUma Shankar /* 880aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 881aec0246fSUma Shankar * scanline register will not work to get the scanline, 882aec0246fSUma Shankar * since the timings are driven from the PORT or issues 883aec0246fSUma Shankar * with scanline register updates. 884aec0246fSUma Shankar * This function will use Framestamp and current 885aec0246fSUma Shankar * timestamp registers to calculate the scanline. 886aec0246fSUma Shankar */ 887aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 888aec0246fSUma Shankar { 889aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 890aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 891aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 892aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 893aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 894aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 895aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 896aec0246fSUma Shankar u32 clock = mode->crtc_clock; 897aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 898aec0246fSUma Shankar 899aec0246fSUma Shankar /* 900aec0246fSUma Shankar * To avoid the race condition where we might cross into the 901aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 902aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 903aec0246fSUma Shankar * during the same frame. 904aec0246fSUma Shankar */ 905aec0246fSUma Shankar do { 906aec0246fSUma Shankar /* 907aec0246fSUma Shankar * This field provides read back of the display 908aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 909aec0246fSUma Shankar * is sampled at every start of vertical blank. 910aec0246fSUma Shankar */ 911aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 912aec0246fSUma Shankar 913aec0246fSUma Shankar /* 914aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 915aec0246fSUma Shankar * time stamp value. 916aec0246fSUma Shankar */ 917aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 918aec0246fSUma Shankar 919aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 920aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 921aec0246fSUma Shankar 922aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 923aec0246fSUma Shankar clock), 1000 * htotal); 924aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 925aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 926aec0246fSUma Shankar 927aec0246fSUma Shankar return scanline; 928aec0246fSUma Shankar } 929aec0246fSUma Shankar 93075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 931a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 932a225f079SVille Syrjälä { 933a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 934fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9355caa0feaSDaniel Vetter const struct drm_display_mode *mode; 9365caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 937a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 93880715b2fSVille Syrjälä int position, vtotal; 939a225f079SVille Syrjälä 94072259536SVille Syrjälä if (!crtc->active) 94172259536SVille Syrjälä return -1; 94272259536SVille Syrjälä 9435caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 9445caa0feaSDaniel Vetter mode = &vblank->hwmode; 9455caa0feaSDaniel Vetter 946aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 947aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 948aec0246fSUma Shankar 94980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 950a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 951a225f079SVille Syrjälä vtotal /= 2; 952a225f079SVille Syrjälä 95391d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 95475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 955a225f079SVille Syrjälä else 95675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä /* 95941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 96041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 96141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 96241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 96341b578fbSJesse Barnes * 96441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 96541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 96641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 96741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 96841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 96941b578fbSJesse Barnes */ 97091d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 97141b578fbSJesse Barnes int i, temp; 97241b578fbSJesse Barnes 97341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 97441b578fbSJesse Barnes udelay(1); 975707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 97641b578fbSJesse Barnes if (temp != position) { 97741b578fbSJesse Barnes position = temp; 97841b578fbSJesse Barnes break; 97941b578fbSJesse Barnes } 98041b578fbSJesse Barnes } 98141b578fbSJesse Barnes } 98241b578fbSJesse Barnes 98341b578fbSJesse Barnes /* 98480715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 98580715b2fSVille Syrjälä * scanline_offset adjustment. 986a225f079SVille Syrjälä */ 98780715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 988a225f079SVille Syrjälä } 989a225f079SVille Syrjälä 9901bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 9911bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 9923bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 9933bb403bfSVille Syrjälä const struct drm_display_mode *mode) 9940af7e4dfSMario Kleiner { 995fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 99698187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 99798187836SVille Syrjälä pipe); 9983aa18df8SVille Syrjälä int position; 99978e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1000ad3543edSMario Kleiner unsigned long irqflags; 10010af7e4dfSMario Kleiner 1002fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 10030af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 10049db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 10051bf6ad62SDaniel Vetter return false; 10060af7e4dfSMario Kleiner } 10070af7e4dfSMario Kleiner 1008c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 100978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1010c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1011c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1012c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 10130af7e4dfSMario Kleiner 1014d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1015d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1016d31faf65SVille Syrjälä vbl_end /= 2; 1017d31faf65SVille Syrjälä vtotal /= 2; 1018d31faf65SVille Syrjälä } 1019d31faf65SVille Syrjälä 1020ad3543edSMario Kleiner /* 1021ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1022ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1023ad3543edSMario Kleiner * following code must not block on uncore.lock. 1024ad3543edSMario Kleiner */ 1025ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1026ad3543edSMario Kleiner 1027ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1028ad3543edSMario Kleiner 1029ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1030ad3543edSMario Kleiner if (stime) 1031ad3543edSMario Kleiner *stime = ktime_get(); 1032ad3543edSMario Kleiner 103391d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10340af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 10350af7e4dfSMario Kleiner * scanout position from Display scan line register. 10360af7e4dfSMario Kleiner */ 1037a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 10380af7e4dfSMario Kleiner } else { 10390af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 10400af7e4dfSMario Kleiner * We can split this into vertical and horizontal 10410af7e4dfSMario Kleiner * scanout position. 10420af7e4dfSMario Kleiner */ 104375aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 10440af7e4dfSMario Kleiner 10453aa18df8SVille Syrjälä /* convert to pixel counts */ 10463aa18df8SVille Syrjälä vbl_start *= htotal; 10473aa18df8SVille Syrjälä vbl_end *= htotal; 10483aa18df8SVille Syrjälä vtotal *= htotal; 104978e8fc6bSVille Syrjälä 105078e8fc6bSVille Syrjälä /* 10517e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 10527e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 10537e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 10547e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 10557e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 10567e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 10577e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 10587e78f1cbSVille Syrjälä */ 10597e78f1cbSVille Syrjälä if (position >= vtotal) 10607e78f1cbSVille Syrjälä position = vtotal - 1; 10617e78f1cbSVille Syrjälä 10627e78f1cbSVille Syrjälä /* 106378e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 106478e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 106578e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 106678e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 106778e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 106878e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 106978e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 107078e8fc6bSVille Syrjälä */ 107178e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 10723aa18df8SVille Syrjälä } 10733aa18df8SVille Syrjälä 1074ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1075ad3543edSMario Kleiner if (etime) 1076ad3543edSMario Kleiner *etime = ktime_get(); 1077ad3543edSMario Kleiner 1078ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1079ad3543edSMario Kleiner 1080ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1081ad3543edSMario Kleiner 10823aa18df8SVille Syrjälä /* 10833aa18df8SVille Syrjälä * While in vblank, position will be negative 10843aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 10853aa18df8SVille Syrjälä * vblank, position will be positive counting 10863aa18df8SVille Syrjälä * up since vbl_end. 10873aa18df8SVille Syrjälä */ 10883aa18df8SVille Syrjälä if (position >= vbl_start) 10893aa18df8SVille Syrjälä position -= vbl_end; 10903aa18df8SVille Syrjälä else 10913aa18df8SVille Syrjälä position += vtotal - vbl_end; 10923aa18df8SVille Syrjälä 109391d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10943aa18df8SVille Syrjälä *vpos = position; 10953aa18df8SVille Syrjälä *hpos = 0; 10963aa18df8SVille Syrjälä } else { 10970af7e4dfSMario Kleiner *vpos = position / htotal; 10980af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10990af7e4dfSMario Kleiner } 11000af7e4dfSMario Kleiner 11011bf6ad62SDaniel Vetter return true; 11020af7e4dfSMario Kleiner } 11030af7e4dfSMario Kleiner 1104a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1105a225f079SVille Syrjälä { 1106fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1107a225f079SVille Syrjälä unsigned long irqflags; 1108a225f079SVille Syrjälä int position; 1109a225f079SVille Syrjälä 1110a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1111a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1112a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1113a225f079SVille Syrjälä 1114a225f079SVille Syrjälä return position; 1115a225f079SVille Syrjälä } 1116a225f079SVille Syrjälä 111791d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1118f97108d1SJesse Barnes { 1119b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 11209270388eSDaniel Vetter u8 new_delay; 11219270388eSDaniel Vetter 1122d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1123f97108d1SJesse Barnes 112473edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 112573edd18fSDaniel Vetter 112620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 11279270388eSDaniel Vetter 11287648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1129b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1130b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1131f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1132f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1133f97108d1SJesse Barnes 1134f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1135b5b72e89SMatthew Garrett if (busy_up > max_avg) { 113620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 113720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 113820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 113920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1140b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 114120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 114220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 114320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 114420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1145f97108d1SJesse Barnes } 1146f97108d1SJesse Barnes 114791d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 114820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1149f97108d1SJesse Barnes 1150d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 11519270388eSDaniel Vetter 1152f97108d1SJesse Barnes return; 1153f97108d1SJesse Barnes } 1154f97108d1SJesse Barnes 11550bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1156549f7365SChris Wilson { 11573f88325cSChris Wilson const u32 seqno = intel_engine_get_seqno(engine); 1158e61e0f51SChris Wilson struct i915_request *rq = NULL; 11593f88325cSChris Wilson struct task_struct *tsk = NULL; 116056299fb7SChris Wilson struct intel_wait *wait; 1161dffabc8fSTvrtko Ursulin 11623f88325cSChris Wilson if (unlikely(!engine->breadcrumbs.irq_armed)) 1163bcbd5c33SChris Wilson return; 1164bcbd5c33SChris Wilson 11653f88325cSChris Wilson rcu_read_lock(); 116656299fb7SChris Wilson 116761d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 116861d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 116956299fb7SChris Wilson if (wait) { 11703f88325cSChris Wilson /* 11713f88325cSChris Wilson * We use a callback from the dma-fence to submit 117256299fb7SChris Wilson * requests after waiting on our own requests. To 117356299fb7SChris Wilson * ensure minimum delay in queuing the next request to 117456299fb7SChris Wilson * hardware, signal the fence now rather than wait for 117556299fb7SChris Wilson * the signaler to be woken up. We still wake up the 117656299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 117756299fb7SChris Wilson * issues (we may receive the interrupt before the 117856299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 117956299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 118056299fb7SChris Wilson * and many waiters. 118156299fb7SChris Wilson */ 11823f88325cSChris Wilson if (i915_seqno_passed(seqno, wait->seqno)) { 1183e61e0f51SChris Wilson struct i915_request *waiter = wait->request; 1184de4d2106SChris Wilson 1185e3be4079SChris Wilson if (waiter && 1186e3be4079SChris Wilson !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, 1187de4d2106SChris Wilson &waiter->fence.flags) && 1188de4d2106SChris Wilson intel_wait_check_request(wait, waiter)) 1189e61e0f51SChris Wilson rq = i915_request_get(waiter); 119056299fb7SChris Wilson 11913f88325cSChris Wilson tsk = wait->tsk; 11923f88325cSChris Wilson } else { 119369dc4d00SChris Wilson if (engine->irq_seqno_barrier && 119469dc4d00SChris Wilson i915_seqno_passed(seqno, wait->seqno - 1)) { 11953f88325cSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, 11963f88325cSChris Wilson &engine->irq_posted); 11973f88325cSChris Wilson tsk = wait->tsk; 11983f88325cSChris Wilson } 11993f88325cSChris Wilson } 120078796877SChris Wilson 120178796877SChris Wilson engine->breadcrumbs.irq_count++; 120267b807a8SChris Wilson } else { 1203bcbd5c33SChris Wilson if (engine->breadcrumbs.irq_armed) 120467b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 120556299fb7SChris Wilson } 120661d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 120756299fb7SChris Wilson 120824754d75SChris Wilson if (rq) { 1209e3be4079SChris Wilson spin_lock(&rq->lock); 1210e3be4079SChris Wilson dma_fence_signal_locked(&rq->fence); 12114e9a8befSChris Wilson GEM_BUG_ON(!i915_request_completed(rq)); 1212e3be4079SChris Wilson spin_unlock(&rq->lock); 1213e3be4079SChris Wilson 1214e61e0f51SChris Wilson i915_request_put(rq); 121524754d75SChris Wilson } 121656299fb7SChris Wilson 12173f88325cSChris Wilson if (tsk && tsk->state & TASK_NORMAL) 12183f88325cSChris Wilson wake_up_process(tsk); 12193f88325cSChris Wilson 12203f88325cSChris Wilson rcu_read_unlock(); 12213f88325cSChris Wilson 122256299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1223549f7365SChris Wilson } 1224549f7365SChris Wilson 122543cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 122643cf3bf0SChris Wilson struct intel_rps_ei *ei) 122731685c25SDeepak S { 1228679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 122943cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 123043cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 123131685c25SDeepak S } 123231685c25SDeepak S 123343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 123443cf3bf0SChris Wilson { 1235562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 123643cf3bf0SChris Wilson } 123743cf3bf0SChris Wilson 123843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 123943cf3bf0SChris Wilson { 1240562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1241562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 124243cf3bf0SChris Wilson struct intel_rps_ei now; 124343cf3bf0SChris Wilson u32 events = 0; 124443cf3bf0SChris Wilson 1245e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 124643cf3bf0SChris Wilson return 0; 124743cf3bf0SChris Wilson 124843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 124931685c25SDeepak S 1250679cb6c1SMika Kuoppala if (prev->ktime) { 1251e0e8c7cbSChris Wilson u64 time, c0; 1252569884e3SChris Wilson u32 render, media; 1253e0e8c7cbSChris Wilson 1254679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12558f68d591SChris Wilson 1256e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1257e0e8c7cbSChris Wilson 1258e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1259e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1260e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1261e0e8c7cbSChris Wilson * into our activity counter. 1262e0e8c7cbSChris Wilson */ 1263569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1264569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1265569884e3SChris Wilson c0 = max(render, media); 12666b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1267e0e8c7cbSChris Wilson 1268562d9baeSSagar Arun Kamble if (c0 > time * rps->up_threshold) 1269e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1270562d9baeSSagar Arun Kamble else if (c0 < time * rps->down_threshold) 1271e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 127231685c25SDeepak S } 127331685c25SDeepak S 1274562d9baeSSagar Arun Kamble rps->ei = now; 127543cf3bf0SChris Wilson return events; 127631685c25SDeepak S } 127731685c25SDeepak S 12784912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12793b8d8d91SJesse Barnes { 12802d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1281562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1282562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12837c0a16adSChris Wilson bool client_boost = false; 12848d3afd7dSChris Wilson int new_delay, adj, min, max; 12857c0a16adSChris Wilson u32 pm_iir = 0; 12863b8d8d91SJesse Barnes 128759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1288562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1289562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1290562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1291d4d70aa5SImre Deak } 129259cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12934912d041SBen Widawsky 129460611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1295a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 12968d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 12977c0a16adSChris Wilson goto out; 12983b8d8d91SJesse Barnes 12999f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 13007b9e0ae6SChris Wilson 130143cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 130243cf3bf0SChris Wilson 1303562d9baeSSagar Arun Kamble adj = rps->last_adj; 1304562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1305562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1306562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13077b92c1bdSChris Wilson if (client_boost) 1308562d9baeSSagar Arun Kamble max = rps->max_freq; 1309562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1310562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13118d3afd7dSChris Wilson adj = 0; 13128d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1313dd75fdc8SChris Wilson if (adj > 0) 1314dd75fdc8SChris Wilson adj *= 2; 1315edcf284bSChris Wilson else /* CHV needs even encode values */ 1316edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13177e79a683SSagar Arun Kamble 1318562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13197e79a683SSagar Arun Kamble adj = 0; 13207b92c1bdSChris Wilson } else if (client_boost) { 1321f5a4c67dSChris Wilson adj = 0; 1322dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1323562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1324562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1325562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1326562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1327dd75fdc8SChris Wilson adj = 0; 1328dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1329dd75fdc8SChris Wilson if (adj < 0) 1330dd75fdc8SChris Wilson adj *= 2; 1331edcf284bSChris Wilson else /* CHV needs even encode values */ 1332edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13337e79a683SSagar Arun Kamble 1334562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13357e79a683SSagar Arun Kamble adj = 0; 1336dd75fdc8SChris Wilson } else { /* unknown event */ 1337edcf284bSChris Wilson adj = 0; 1338dd75fdc8SChris Wilson } 13393b8d8d91SJesse Barnes 1340562d9baeSSagar Arun Kamble rps->last_adj = adj; 1341edcf284bSChris Wilson 134279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 134379249636SBen Widawsky * interrupt 134479249636SBen Widawsky */ 1345edcf284bSChris Wilson new_delay += adj; 13468d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 134727544369SDeepak S 13489fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 13499fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1350562d9baeSSagar Arun Kamble rps->last_adj = 0; 13519fcee2f7SChris Wilson } 13523b8d8d91SJesse Barnes 13539f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13547c0a16adSChris Wilson 13557c0a16adSChris Wilson out: 13567c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13577c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1358562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13597c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13607c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13613b8d8d91SJesse Barnes } 13623b8d8d91SJesse Barnes 1363e3689190SBen Widawsky 1364e3689190SBen Widawsky /** 1365e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1366e3689190SBen Widawsky * occurred. 1367e3689190SBen Widawsky * @work: workqueue struct 1368e3689190SBen Widawsky * 1369e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1370e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1371e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1372e3689190SBen Widawsky */ 1373e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1374e3689190SBen Widawsky { 13752d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1376cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1377e3689190SBen Widawsky u32 error_status, row, bank, subbank; 137835a85ac6SBen Widawsky char *parity_event[6]; 1379e3689190SBen Widawsky uint32_t misccpctl; 138035a85ac6SBen Widawsky uint8_t slice = 0; 1381e3689190SBen Widawsky 1382e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1383e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1384e3689190SBen Widawsky * any time we access those registers. 1385e3689190SBen Widawsky */ 138691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1387e3689190SBen Widawsky 138835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 138935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 139035a85ac6SBen Widawsky goto out; 139135a85ac6SBen Widawsky 1392e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1393e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1394e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1395e3689190SBen Widawsky 139635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1397f0f59a00SVille Syrjälä i915_reg_t reg; 139835a85ac6SBen Widawsky 139935a85ac6SBen Widawsky slice--; 14002d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 140135a85ac6SBen Widawsky break; 140235a85ac6SBen Widawsky 140335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 140435a85ac6SBen Widawsky 14056fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 140635a85ac6SBen Widawsky 140735a85ac6SBen Widawsky error_status = I915_READ(reg); 1408e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1409e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1410e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1411e3689190SBen Widawsky 141235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 141335a85ac6SBen Widawsky POSTING_READ(reg); 1414e3689190SBen Widawsky 1415cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1416e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1417e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1418e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 141935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 142035a85ac6SBen Widawsky parity_event[5] = NULL; 1421e3689190SBen Widawsky 142291c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1423e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1424e3689190SBen Widawsky 142535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 142635a85ac6SBen Widawsky slice, row, bank, subbank); 1427e3689190SBen Widawsky 142835a85ac6SBen Widawsky kfree(parity_event[4]); 1429e3689190SBen Widawsky kfree(parity_event[3]); 1430e3689190SBen Widawsky kfree(parity_event[2]); 1431e3689190SBen Widawsky kfree(parity_event[1]); 1432e3689190SBen Widawsky } 1433e3689190SBen Widawsky 143435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 143535a85ac6SBen Widawsky 143635a85ac6SBen Widawsky out: 143735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 14384cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 14392d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 14404cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 144135a85ac6SBen Widawsky 144291c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 144335a85ac6SBen Widawsky } 144435a85ac6SBen Widawsky 1445261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1446261e40b8SVille Syrjälä u32 iir) 1447e3689190SBen Widawsky { 1448261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1449e3689190SBen Widawsky return; 1450e3689190SBen Widawsky 1451d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1452261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1453d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1454e3689190SBen Widawsky 1455261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 145635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 145735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 145835a85ac6SBen Widawsky 145935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 146035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 146135a85ac6SBen Widawsky 1462a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1463e3689190SBen Widawsky } 1464e3689190SBen Widawsky 1465261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1466f1af8fc1SPaulo Zanoni u32 gt_iir) 1467f1af8fc1SPaulo Zanoni { 1468f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14693b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1470f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 14713b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1472f1af8fc1SPaulo Zanoni } 1473f1af8fc1SPaulo Zanoni 1474261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1475e7b4c6b1SDaniel Vetter u32 gt_iir) 1476e7b4c6b1SDaniel Vetter { 1477f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14783b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1479cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 14803b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1481cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 14823b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1483e7b4c6b1SDaniel Vetter 1484cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1485cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1486aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1487aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1488e3689190SBen Widawsky 1489261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1490261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1491e7b4c6b1SDaniel Vetter } 1492e7b4c6b1SDaniel Vetter 14935d3d69d5SChris Wilson static void 149451f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1495fbcc1a0cSNick Hoath { 149631de7350SChris Wilson bool tasklet = false; 1497f747026cSChris Wilson 1498fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 14998ea397faSChris Wilson tasklet = true; 150031de7350SChris Wilson 150151f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 150231de7350SChris Wilson notify_ring(engine); 150393ffbe8eSMichal Wajdeczko tasklet |= USES_GUC_SUBMISSION(engine->i915); 150431de7350SChris Wilson } 150531de7350SChris Wilson 150631de7350SChris Wilson if (tasklet) 1507fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1508fbcc1a0cSNick Hoath } 1509fbcc1a0cSNick Hoath 15102e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 151155ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1512abd58f01SBen Widawsky { 15132e4a5b25SChris Wilson void __iomem * const regs = i915->regs; 15142e4a5b25SChris Wilson 1515f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1516f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 1517f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1518f0fd96f5SChris Wilson GEN8_GT_VCS2_IRQ | \ 1519f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1520f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1521f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1522f0fd96f5SChris Wilson 1523abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15242e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15252e4a5b25SChris Wilson if (likely(gt_iir[0])) 15262e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1527abd58f01SBen Widawsky } 1528abd58f01SBen Widawsky 152985f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15302e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15312e4a5b25SChris Wilson if (likely(gt_iir[1])) 15322e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 153374cdb337SChris Wilson } 153474cdb337SChris Wilson 153526705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15362e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 15372e4a5b25SChris Wilson if (likely(gt_iir[2] & (i915->pm_rps_events | 15382e4a5b25SChris Wilson i915->pm_guc_events))) 15392e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), 15402e4a5b25SChris Wilson gt_iir[2] & (i915->pm_rps_events | 15412e4a5b25SChris Wilson i915->pm_guc_events)); 15420961021aSBen Widawsky } 15432e4a5b25SChris Wilson 15442e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15452e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 15462e4a5b25SChris Wilson if (likely(gt_iir[3])) 15472e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 154855ef72f2SChris Wilson } 1549abd58f01SBen Widawsky } 1550abd58f01SBen Widawsky 15512e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1552f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1553e30e251aSVille Syrjälä { 1554f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15552e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[RCS], 155651f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15572e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[BCS], 155851f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1559e30e251aSVille Syrjälä } 1560e30e251aSVille Syrjälä 1561f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15622e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS], 156351f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 15642e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS2], 156551f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT); 1566e30e251aSVille Syrjälä } 1567e30e251aSVille Syrjälä 1568f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15692e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VECS], 157051f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1571f0fd96f5SChris Wilson } 1572e30e251aSVille Syrjälä 1573f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15742e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15752e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1576e30e251aSVille Syrjälä } 1577f0fd96f5SChris Wilson } 1578e30e251aSVille Syrjälä 1579121e758eSDhinakaran Pandiyan static bool gen11_port_hotplug_long_detect(enum port port, u32 val) 1580121e758eSDhinakaran Pandiyan { 1581121e758eSDhinakaran Pandiyan switch (port) { 1582121e758eSDhinakaran Pandiyan case PORT_C: 1583121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1584121e758eSDhinakaran Pandiyan case PORT_D: 1585121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1586121e758eSDhinakaran Pandiyan case PORT_E: 1587121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1588121e758eSDhinakaran Pandiyan case PORT_F: 1589121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1590121e758eSDhinakaran Pandiyan default: 1591121e758eSDhinakaran Pandiyan return false; 1592121e758eSDhinakaran Pandiyan } 1593121e758eSDhinakaran Pandiyan } 1594121e758eSDhinakaran Pandiyan 159563c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 159663c88d22SImre Deak { 159763c88d22SImre Deak switch (port) { 159863c88d22SImre Deak case PORT_A: 1599195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 160063c88d22SImre Deak case PORT_B: 160163c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 160263c88d22SImre Deak case PORT_C: 160363c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 160463c88d22SImre Deak default: 160563c88d22SImre Deak return false; 160663c88d22SImre Deak } 160763c88d22SImre Deak } 160863c88d22SImre Deak 160931604222SAnusha Srivatsa static bool icp_ddi_port_hotplug_long_detect(enum port port, u32 val) 161031604222SAnusha Srivatsa { 161131604222SAnusha Srivatsa switch (port) { 161231604222SAnusha Srivatsa case PORT_A: 161331604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 161431604222SAnusha Srivatsa case PORT_B: 161531604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 161631604222SAnusha Srivatsa default: 161731604222SAnusha Srivatsa return false; 161831604222SAnusha Srivatsa } 161931604222SAnusha Srivatsa } 162031604222SAnusha Srivatsa 162131604222SAnusha Srivatsa static bool icp_tc_port_hotplug_long_detect(enum port port, u32 val) 162231604222SAnusha Srivatsa { 162331604222SAnusha Srivatsa switch (port) { 162431604222SAnusha Srivatsa case PORT_C: 162531604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 162631604222SAnusha Srivatsa case PORT_D: 162731604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 162831604222SAnusha Srivatsa case PORT_E: 162931604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 163031604222SAnusha Srivatsa case PORT_F: 163131604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 163231604222SAnusha Srivatsa default: 163331604222SAnusha Srivatsa return false; 163431604222SAnusha Srivatsa } 163531604222SAnusha Srivatsa } 163631604222SAnusha Srivatsa 16376dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 16386dbf30ceSVille Syrjälä { 16396dbf30ceSVille Syrjälä switch (port) { 16406dbf30ceSVille Syrjälä case PORT_E: 16416dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 16426dbf30ceSVille Syrjälä default: 16436dbf30ceSVille Syrjälä return false; 16446dbf30ceSVille Syrjälä } 16456dbf30ceSVille Syrjälä } 16466dbf30ceSVille Syrjälä 164774c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 164874c0b395SVille Syrjälä { 164974c0b395SVille Syrjälä switch (port) { 165074c0b395SVille Syrjälä case PORT_A: 165174c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 165274c0b395SVille Syrjälä case PORT_B: 165374c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 165474c0b395SVille Syrjälä case PORT_C: 165574c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 165674c0b395SVille Syrjälä case PORT_D: 165774c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 165874c0b395SVille Syrjälä default: 165974c0b395SVille Syrjälä return false; 166074c0b395SVille Syrjälä } 166174c0b395SVille Syrjälä } 166274c0b395SVille Syrjälä 1663e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1664e4ce95aaSVille Syrjälä { 1665e4ce95aaSVille Syrjälä switch (port) { 1666e4ce95aaSVille Syrjälä case PORT_A: 1667e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1668e4ce95aaSVille Syrjälä default: 1669e4ce95aaSVille Syrjälä return false; 1670e4ce95aaSVille Syrjälä } 1671e4ce95aaSVille Syrjälä } 1672e4ce95aaSVille Syrjälä 1673676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 167413cf5504SDave Airlie { 167513cf5504SDave Airlie switch (port) { 167613cf5504SDave Airlie case PORT_B: 1677676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 167813cf5504SDave Airlie case PORT_C: 1679676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 168013cf5504SDave Airlie case PORT_D: 1681676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1682676574dfSJani Nikula default: 1683676574dfSJani Nikula return false; 168413cf5504SDave Airlie } 168513cf5504SDave Airlie } 168613cf5504SDave Airlie 1687676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 168813cf5504SDave Airlie { 168913cf5504SDave Airlie switch (port) { 169013cf5504SDave Airlie case PORT_B: 1691676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 169213cf5504SDave Airlie case PORT_C: 1693676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 169413cf5504SDave Airlie case PORT_D: 1695676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1696676574dfSJani Nikula default: 1697676574dfSJani Nikula return false; 169813cf5504SDave Airlie } 169913cf5504SDave Airlie } 170013cf5504SDave Airlie 170142db67d6SVille Syrjälä /* 170242db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 170342db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 170442db67d6SVille Syrjälä * hotplug detection results from several registers. 170542db67d6SVille Syrjälä * 170642db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 170742db67d6SVille Syrjälä */ 1708cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1709cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17108c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1711fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1712fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1713676574dfSJani Nikula { 17148c841e57SJani Nikula enum port port; 1715676574dfSJani Nikula int i; 1716676574dfSJani Nikula 1717676574dfSJani Nikula for_each_hpd_pin(i) { 17188c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 17198c841e57SJani Nikula continue; 17208c841e57SJani Nikula 1721676574dfSJani Nikula *pin_mask |= BIT(i); 1722676574dfSJani Nikula 1723cf53902fSRodrigo Vivi port = intel_hpd_pin_to_port(dev_priv, i); 1724256cfddeSRodrigo Vivi if (port == PORT_NONE) 1725cc24fcdcSImre Deak continue; 1726cc24fcdcSImre Deak 1727fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1728676574dfSJani Nikula *long_mask |= BIT(i); 1729676574dfSJani Nikula } 1730676574dfSJani Nikula 1731676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1732676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1733676574dfSJani Nikula 1734676574dfSJani Nikula } 1735676574dfSJani Nikula 173691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1737515ac2bbSDaniel Vetter { 173828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1739515ac2bbSDaniel Vetter } 1740515ac2bbSDaniel Vetter 174191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1742ce99c256SDaniel Vetter { 17439ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1744ce99c256SDaniel Vetter } 1745ce99c256SDaniel Vetter 17468bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 174791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 174891d14251STvrtko Ursulin enum pipe pipe, 1749eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1750eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 17518bc5e955SDaniel Vetter uint32_t crc4) 17528bf1e9f1SShuang He { 17538bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 17548bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 17558c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 17568c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 17578c6b709dSTomeu Vizoso uint32_t crcs[5]; 1758ac2300d4SDamien Lespiau int head, tail; 1759b2c88f5bSDamien Lespiau 1760d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1761033b7a23SMaarten Lankhorst if (pipe_crc->source && !crtc->base.crc.opened) { 17620c912c79SDamien Lespiau if (!pipe_crc->entries) { 1763d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 176434273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 17650c912c79SDamien Lespiau return; 17660c912c79SDamien Lespiau } 17670c912c79SDamien Lespiau 1768d538bbdfSDamien Lespiau head = pipe_crc->head; 1769d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1770b2c88f5bSDamien Lespiau 1771b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1772d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1773b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1774b2c88f5bSDamien Lespiau return; 1775b2c88f5bSDamien Lespiau } 1776b2c88f5bSDamien Lespiau 1777b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 17788bf1e9f1SShuang He 17798c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1780eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1781eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1782eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1783eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1784eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1785b2c88f5bSDamien Lespiau 1786b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1787d538bbdfSDamien Lespiau pipe_crc->head = head; 1788d538bbdfSDamien Lespiau 1789d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 179007144428SDamien Lespiau 179107144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 17928c6b709dSTomeu Vizoso } else { 17938c6b709dSTomeu Vizoso /* 17948c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 17958c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 17968c6b709dSTomeu Vizoso * out the buggy result. 17978c6b709dSTomeu Vizoso * 1798163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 17998c6b709dSTomeu Vizoso * don't trust that one either. 18008c6b709dSTomeu Vizoso */ 1801033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1802163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18038c6b709dSTomeu Vizoso pipe_crc->skipped++; 18048c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18058c6b709dSTomeu Vizoso return; 18068c6b709dSTomeu Vizoso } 18078c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18088c6b709dSTomeu Vizoso crcs[0] = crc0; 18098c6b709dSTomeu Vizoso crcs[1] = crc1; 18108c6b709dSTomeu Vizoso crcs[2] = crc2; 18118c6b709dSTomeu Vizoso crcs[3] = crc3; 18128c6b709dSTomeu Vizoso crcs[4] = crc4; 1813246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1814ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1815246ee524STomeu Vizoso crcs); 18168c6b709dSTomeu Vizoso } 18178bf1e9f1SShuang He } 1818277de95eSDaniel Vetter #else 1819277de95eSDaniel Vetter static inline void 182091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 182191d14251STvrtko Ursulin enum pipe pipe, 1822277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1823277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1824277de95eSDaniel Vetter uint32_t crc4) {} 1825277de95eSDaniel Vetter #endif 1826eba94eb9SDaniel Vetter 1827277de95eSDaniel Vetter 182891d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 182991d14251STvrtko Ursulin enum pipe pipe) 18305a69b89fSDaniel Vetter { 183191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18325a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18335a69b89fSDaniel Vetter 0, 0, 0, 0); 18345a69b89fSDaniel Vetter } 18355a69b89fSDaniel Vetter 183691d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 183791d14251STvrtko Ursulin enum pipe pipe) 1838eba94eb9SDaniel Vetter { 183991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1840eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1841eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1842eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1843eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18448bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1845eba94eb9SDaniel Vetter } 18465b3a856bSDaniel Vetter 184791d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184891d14251STvrtko Ursulin enum pipe pipe) 18495b3a856bSDaniel Vetter { 18500b5c5ed0SDaniel Vetter uint32_t res1, res2; 18510b5c5ed0SDaniel Vetter 185291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18530b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18540b5c5ed0SDaniel Vetter else 18550b5c5ed0SDaniel Vetter res1 = 0; 18560b5c5ed0SDaniel Vetter 185791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18580b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18590b5c5ed0SDaniel Vetter else 18600b5c5ed0SDaniel Vetter res2 = 0; 18615b3a856bSDaniel Vetter 186291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18630b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18640b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18650b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18660b5c5ed0SDaniel Vetter res1, res2); 18675b3a856bSDaniel Vetter } 18688bf1e9f1SShuang He 18691403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18701403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18711403c0d4SPaulo Zanoni * the work queue. */ 18721403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1873baf02a1fSBen Widawsky { 1874562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1875562d9baeSSagar Arun Kamble 1876a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 187759cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1878f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1879562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1880562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1881562d9baeSSagar Arun Kamble schedule_work(&rps->work); 188241a05a3aSDaniel Vetter } 1883d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1884d4d70aa5SImre Deak } 1885baf02a1fSBen Widawsky 1886bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1887c9a9a268SImre Deak return; 1888c9a9a268SImre Deak 18892d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 189012638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 18913b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 189212638c57SBen Widawsky 1893aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1894aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 189512638c57SBen Widawsky } 18961403c0d4SPaulo Zanoni } 1897baf02a1fSBen Widawsky 189826705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 189926705e20SSagar Arun Kamble { 190093bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 190193bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 190226705e20SSagar Arun Kamble } 190326705e20SSagar Arun Kamble 190444d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 190544d9241eSVille Syrjälä { 190644d9241eSVille Syrjälä enum pipe pipe; 190744d9241eSVille Syrjälä 190844d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 190944d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 191044d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 191144d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 191244d9241eSVille Syrjälä 191344d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 191444d9241eSVille Syrjälä } 191544d9241eSVille Syrjälä } 191644d9241eSVille Syrjälä 1917eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 191891d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19197e231dbeSJesse Barnes { 19207e231dbeSJesse Barnes int pipe; 19217e231dbeSJesse Barnes 192258ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19231ca993d2SVille Syrjälä 19241ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19251ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19261ca993d2SVille Syrjälä return; 19271ca993d2SVille Syrjälä } 19281ca993d2SVille Syrjälä 1929055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1930f0f59a00SVille Syrjälä i915_reg_t reg; 19316b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 193291d181ddSImre Deak 1933bbb5eebfSDaniel Vetter /* 1934bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1935bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1936bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1937bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1938bbb5eebfSDaniel Vetter * handle. 1939bbb5eebfSDaniel Vetter */ 19400f239f4cSDaniel Vetter 19410f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19426b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1943bbb5eebfSDaniel Vetter 1944bbb5eebfSDaniel Vetter switch (pipe) { 1945bbb5eebfSDaniel Vetter case PIPE_A: 1946bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1947bbb5eebfSDaniel Vetter break; 1948bbb5eebfSDaniel Vetter case PIPE_B: 1949bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1950bbb5eebfSDaniel Vetter break; 19513278f67fSVille Syrjälä case PIPE_C: 19523278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19533278f67fSVille Syrjälä break; 1954bbb5eebfSDaniel Vetter } 1955bbb5eebfSDaniel Vetter if (iir & iir_bit) 19566b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1957bbb5eebfSDaniel Vetter 19586b12ca56SVille Syrjälä if (!status_mask) 195991d181ddSImre Deak continue; 196091d181ddSImre Deak 196191d181ddSImre Deak reg = PIPESTAT(pipe); 19626b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 19636b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 19647e231dbeSJesse Barnes 19657e231dbeSJesse Barnes /* 19667e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1967132c27c9SVille Syrjälä * 1968132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1969132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1970132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1971132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1972132c27c9SVille Syrjälä * an interrupt is still pending. 19737e231dbeSJesse Barnes */ 1974132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1975132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1976132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1977132c27c9SVille Syrjälä } 19787e231dbeSJesse Barnes } 197958ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 19802ecb8ca4SVille Syrjälä } 19812ecb8ca4SVille Syrjälä 1982eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1983eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1984eb64343cSVille Syrjälä { 1985eb64343cSVille Syrjälä enum pipe pipe; 1986eb64343cSVille Syrjälä 1987eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1988eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1989eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1990eb64343cSVille Syrjälä 1991eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1992eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1993eb64343cSVille Syrjälä 1994eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1995eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1996eb64343cSVille Syrjälä } 1997eb64343cSVille Syrjälä } 1998eb64343cSVille Syrjälä 1999eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2000eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2001eb64343cSVille Syrjälä { 2002eb64343cSVille Syrjälä bool blc_event = false; 2003eb64343cSVille Syrjälä enum pipe pipe; 2004eb64343cSVille Syrjälä 2005eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2006eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2007eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2008eb64343cSVille Syrjälä 2009eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2010eb64343cSVille Syrjälä blc_event = true; 2011eb64343cSVille Syrjälä 2012eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2013eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2014eb64343cSVille Syrjälä 2015eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2016eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2017eb64343cSVille Syrjälä } 2018eb64343cSVille Syrjälä 2019eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2020eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2021eb64343cSVille Syrjälä } 2022eb64343cSVille Syrjälä 2023eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2024eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2025eb64343cSVille Syrjälä { 2026eb64343cSVille Syrjälä bool blc_event = false; 2027eb64343cSVille Syrjälä enum pipe pipe; 2028eb64343cSVille Syrjälä 2029eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2030eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2031eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2032eb64343cSVille Syrjälä 2033eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2034eb64343cSVille Syrjälä blc_event = true; 2035eb64343cSVille Syrjälä 2036eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2037eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2038eb64343cSVille Syrjälä 2039eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2040eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2041eb64343cSVille Syrjälä } 2042eb64343cSVille Syrjälä 2043eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2044eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2045eb64343cSVille Syrjälä 2046eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2047eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2048eb64343cSVille Syrjälä } 2049eb64343cSVille Syrjälä 205091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20512ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20522ecb8ca4SVille Syrjälä { 20532ecb8ca4SVille Syrjälä enum pipe pipe; 20547e231dbeSJesse Barnes 2055055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2056fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2057fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20584356d586SDaniel Vetter 20594356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 206091d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 20612d9d2b0bSVille Syrjälä 20621f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 20631f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 206431acc7f5SJesse Barnes } 206531acc7f5SJesse Barnes 2066c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 206791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2068c1874ed7SImre Deak } 2069c1874ed7SImre Deak 20701ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 207116c6c56bSVille Syrjälä { 20720ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 20730ba7c51aSVille Syrjälä int i; 207416c6c56bSVille Syrjälä 20750ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 20760ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 20770ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 20780ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 20790ba7c51aSVille Syrjälä else 20800ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 20810ba7c51aSVille Syrjälä 20820ba7c51aSVille Syrjälä /* 20830ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 20840ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 20850ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 20860ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 20870ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 20880ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 20890ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 20900ba7c51aSVille Syrjälä */ 20910ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 20920ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 20930ba7c51aSVille Syrjälä 20940ba7c51aSVille Syrjälä if (tmp == 0) 20950ba7c51aSVille Syrjälä return hotplug_status; 20960ba7c51aSVille Syrjälä 20970ba7c51aSVille Syrjälä hotplug_status |= tmp; 20983ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 20990ba7c51aSVille Syrjälä } 21000ba7c51aSVille Syrjälä 21010ba7c51aSVille Syrjälä WARN_ONCE(1, 21020ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 21030ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 21041ae3c34cSVille Syrjälä 21051ae3c34cSVille Syrjälä return hotplug_status; 21061ae3c34cSVille Syrjälä } 21071ae3c34cSVille Syrjälä 210891d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 21091ae3c34cSVille Syrjälä u32 hotplug_status) 21101ae3c34cSVille Syrjälä { 21111ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21123ff60f89SOscar Mateo 211391d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 211491d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 211516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 211616c6c56bSVille Syrjälä 211758f2cf24SVille Syrjälä if (hotplug_trigger) { 2118cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2119cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2120cf53902fSRodrigo Vivi hpd_status_g4x, 2121fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 212258f2cf24SVille Syrjälä 212391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 212458f2cf24SVille Syrjälä } 2125369712e8SJani Nikula 2126369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 212791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 212816c6c56bSVille Syrjälä } else { 212916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 213016c6c56bSVille Syrjälä 213158f2cf24SVille Syrjälä if (hotplug_trigger) { 2132cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2133cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2134cf53902fSRodrigo Vivi hpd_status_i915, 2135fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 213691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 213716c6c56bSVille Syrjälä } 21383ff60f89SOscar Mateo } 213958f2cf24SVille Syrjälä } 214016c6c56bSVille Syrjälä 2141c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2142c1874ed7SImre Deak { 214345a83f84SDaniel Vetter struct drm_device *dev = arg; 2144fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2145c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2146c1874ed7SImre Deak 21472dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21482dd2a883SImre Deak return IRQ_NONE; 21492dd2a883SImre Deak 21501f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21511f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21521f814dacSImre Deak 21531e1cace9SVille Syrjälä do { 21546e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21552ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21561ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2157a5e485a9SVille Syrjälä u32 ier = 0; 21583ff60f89SOscar Mateo 2159c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2160c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21613ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2162c1874ed7SImre Deak 2163c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 21641e1cace9SVille Syrjälä break; 2165c1874ed7SImre Deak 2166c1874ed7SImre Deak ret = IRQ_HANDLED; 2167c1874ed7SImre Deak 2168a5e485a9SVille Syrjälä /* 2169a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2170a5e485a9SVille Syrjälä * 2171a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2172a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2173a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2174a5e485a9SVille Syrjälä * 2175a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2176a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2177a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2178a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2179a5e485a9SVille Syrjälä * bits this time around. 2180a5e485a9SVille Syrjälä */ 21814a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2182a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2183a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 21844a0a0202SVille Syrjälä 21854a0a0202SVille Syrjälä if (gt_iir) 21864a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 21874a0a0202SVille Syrjälä if (pm_iir) 21884a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 21894a0a0202SVille Syrjälä 21907ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 21911ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 21927ce4d1f2SVille Syrjälä 21933ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 21943ff60f89SOscar Mateo * signalled in iir */ 2195eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 21967ce4d1f2SVille Syrjälä 2197eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2198eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2199eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2200eef57324SJerome Anand 22017ce4d1f2SVille Syrjälä /* 22027ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22037ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22047ce4d1f2SVille Syrjälä */ 22057ce4d1f2SVille Syrjälä if (iir) 22067ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22074a0a0202SVille Syrjälä 2208a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 22094a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 22101ae3c34cSVille Syrjälä 221152894874SVille Syrjälä if (gt_iir) 2212261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 221352894874SVille Syrjälä if (pm_iir) 221452894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 221552894874SVille Syrjälä 22161ae3c34cSVille Syrjälä if (hotplug_status) 221791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22182ecb8ca4SVille Syrjälä 221991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22201e1cace9SVille Syrjälä } while (0); 22217e231dbeSJesse Barnes 22221f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22231f814dacSImre Deak 22247e231dbeSJesse Barnes return ret; 22257e231dbeSJesse Barnes } 22267e231dbeSJesse Barnes 222743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 222843f328d7SVille Syrjälä { 222945a83f84SDaniel Vetter struct drm_device *dev = arg; 2230fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 223143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 223243f328d7SVille Syrjälä 22332dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22342dd2a883SImre Deak return IRQ_NONE; 22352dd2a883SImre Deak 22361f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22371f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22381f814dacSImre Deak 2239579de73bSChris Wilson do { 22406e814800SVille Syrjälä u32 master_ctl, iir; 22412ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22421ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2243f0fd96f5SChris Wilson u32 gt_iir[4]; 2244a5e485a9SVille Syrjälä u32 ier = 0; 2245a5e485a9SVille Syrjälä 22468e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22473278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22483278f67fSVille Syrjälä 22493278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22508e5fd599SVille Syrjälä break; 225143f328d7SVille Syrjälä 225227b6c122SOscar Mateo ret = IRQ_HANDLED; 225327b6c122SOscar Mateo 2254a5e485a9SVille Syrjälä /* 2255a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2256a5e485a9SVille Syrjälä * 2257a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2258a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2259a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2260a5e485a9SVille Syrjälä * 2261a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2262a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2263a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2264a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2265a5e485a9SVille Syrjälä * bits this time around. 2266a5e485a9SVille Syrjälä */ 226743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2268a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2269a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 227043f328d7SVille Syrjälä 2271e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 227227b6c122SOscar Mateo 227327b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 22741ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 227543f328d7SVille Syrjälä 227627b6c122SOscar Mateo /* Call regardless, as some status bits might not be 227727b6c122SOscar Mateo * signalled in iir */ 2278eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 227943f328d7SVille Syrjälä 2280eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2281eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2282eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2283eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2284eef57324SJerome Anand 22857ce4d1f2SVille Syrjälä /* 22867ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22877ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22887ce4d1f2SVille Syrjälä */ 22897ce4d1f2SVille Syrjälä if (iir) 22907ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22917ce4d1f2SVille Syrjälä 2292a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2293e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 22941ae3c34cSVille Syrjälä 2295f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2296e30e251aSVille Syrjälä 22971ae3c34cSVille Syrjälä if (hotplug_status) 229891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22992ecb8ca4SVille Syrjälä 230091d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2301579de73bSChris Wilson } while (0); 23023278f67fSVille Syrjälä 23031f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 23041f814dacSImre Deak 230543f328d7SVille Syrjälä return ret; 230643f328d7SVille Syrjälä } 230743f328d7SVille Syrjälä 230891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 230991d14251STvrtko Ursulin u32 hotplug_trigger, 231040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2311776ad806SJesse Barnes { 231242db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2313776ad806SJesse Barnes 23146a39d7c9SJani Nikula /* 23156a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23166a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23176a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23186a39d7c9SJani Nikula * errors. 23196a39d7c9SJani Nikula */ 232013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23216a39d7c9SJani Nikula if (!hotplug_trigger) { 23226a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23236a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23246a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23256a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23266a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23276a39d7c9SJani Nikula } 23286a39d7c9SJani Nikula 232913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23306a39d7c9SJani Nikula if (!hotplug_trigger) 23316a39d7c9SJani Nikula return; 233213cf5504SDave Airlie 2333cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 233440e56410SVille Syrjälä dig_hotplug_reg, hpd, 2335fd63e2a9SImre Deak pch_port_hotplug_long_detect); 233640e56410SVille Syrjälä 233791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2338aaf5ec2eSSonika Jindal } 233991d131d2SDaniel Vetter 234091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 234140e56410SVille Syrjälä { 234240e56410SVille Syrjälä int pipe; 234340e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 234440e56410SVille Syrjälä 234591d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 234640e56410SVille Syrjälä 2347cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2348cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2349776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2350cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2351cfc33bf7SVille Syrjälä port_name(port)); 2352cfc33bf7SVille Syrjälä } 2353776ad806SJesse Barnes 2354ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 235591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2356ce99c256SDaniel Vetter 2357776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 235891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2359776ad806SJesse Barnes 2360776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2361776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2362776ad806SJesse Barnes 2363776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2364776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2365776ad806SJesse Barnes 2366776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2367776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2368776ad806SJesse Barnes 23699db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2370055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 23719db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 23729db4a9c7SJesse Barnes pipe_name(pipe), 23739db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2374776ad806SJesse Barnes 2375776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2376776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2377776ad806SJesse Barnes 2378776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2379776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2380776ad806SJesse Barnes 2381776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2382a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 23838664281bSPaulo Zanoni 23848664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2385a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 23868664281bSPaulo Zanoni } 23878664281bSPaulo Zanoni 238891d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 23898664281bSPaulo Zanoni { 23908664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 23915a69b89fSDaniel Vetter enum pipe pipe; 23928664281bSPaulo Zanoni 2393de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2394de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2395de032bf4SPaulo Zanoni 2396055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23971f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 23981f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 23998664281bSPaulo Zanoni 24005a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 240191d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 240291d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 24035a69b89fSDaniel Vetter else 240491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24055a69b89fSDaniel Vetter } 24065a69b89fSDaniel Vetter } 24078bf1e9f1SShuang He 24088664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 24098664281bSPaulo Zanoni } 24108664281bSPaulo Zanoni 241191d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24128664281bSPaulo Zanoni { 24138664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 241445c1cd87SMika Kahola enum pipe pipe; 24158664281bSPaulo Zanoni 2416de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2417de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2418de032bf4SPaulo Zanoni 241945c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 242045c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 242145c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24228664281bSPaulo Zanoni 24238664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2424776ad806SJesse Barnes } 2425776ad806SJesse Barnes 242691d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 242723e81d69SAdam Jackson { 242823e81d69SAdam Jackson int pipe; 24296dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2430aaf5ec2eSSonika Jindal 243191d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 243291d131d2SDaniel Vetter 2433cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2434cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 243523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2436cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2437cfc33bf7SVille Syrjälä port_name(port)); 2438cfc33bf7SVille Syrjälä } 243923e81d69SAdam Jackson 244023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 244191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 244223e81d69SAdam Jackson 244323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 244491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 244523e81d69SAdam Jackson 244623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 244723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 244823e81d69SAdam Jackson 244923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 245023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 245123e81d69SAdam Jackson 245223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2453055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 245423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 245523e81d69SAdam Jackson pipe_name(pipe), 245623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24578664281bSPaulo Zanoni 24588664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 245991d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 246023e81d69SAdam Jackson } 246123e81d69SAdam Jackson 246231604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 246331604222SAnusha Srivatsa { 246431604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 246531604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 246631604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 246731604222SAnusha Srivatsa 246831604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 246931604222SAnusha Srivatsa u32 dig_hotplug_reg; 247031604222SAnusha Srivatsa 247131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 247231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 247331604222SAnusha Srivatsa 247431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 247531604222SAnusha Srivatsa ddi_hotplug_trigger, 247631604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 247731604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 247831604222SAnusha Srivatsa } 247931604222SAnusha Srivatsa 248031604222SAnusha Srivatsa if (tc_hotplug_trigger) { 248131604222SAnusha Srivatsa u32 dig_hotplug_reg; 248231604222SAnusha Srivatsa 248331604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 248431604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 248531604222SAnusha Srivatsa 248631604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 248731604222SAnusha Srivatsa tc_hotplug_trigger, 248831604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 248931604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 249031604222SAnusha Srivatsa } 249131604222SAnusha Srivatsa 249231604222SAnusha Srivatsa if (pin_mask) 249331604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 249431604222SAnusha Srivatsa 249531604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 249631604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 249731604222SAnusha Srivatsa } 249831604222SAnusha Srivatsa 249991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 25006dbf30ceSVille Syrjälä { 25016dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 25026dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 25036dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 25046dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 25056dbf30ceSVille Syrjälä 25066dbf30ceSVille Syrjälä if (hotplug_trigger) { 25076dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25086dbf30ceSVille Syrjälä 25096dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 25106dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 25116dbf30ceSVille Syrjälä 2512cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2513cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 251474c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25156dbf30ceSVille Syrjälä } 25166dbf30ceSVille Syrjälä 25176dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25186dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25196dbf30ceSVille Syrjälä 25206dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25216dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25226dbf30ceSVille Syrjälä 2523cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2524cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25256dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25266dbf30ceSVille Syrjälä } 25276dbf30ceSVille Syrjälä 25286dbf30ceSVille Syrjälä if (pin_mask) 252991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25306dbf30ceSVille Syrjälä 25316dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 253291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25336dbf30ceSVille Syrjälä } 25346dbf30ceSVille Syrjälä 253591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 253691d14251STvrtko Ursulin u32 hotplug_trigger, 253740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2538c008bc6eSPaulo Zanoni { 2539e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2540e4ce95aaSVille Syrjälä 2541e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2542e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2543e4ce95aaSVille Syrjälä 2544cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 254540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2546e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 254740e56410SVille Syrjälä 254891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2549e4ce95aaSVille Syrjälä } 2550c008bc6eSPaulo Zanoni 255191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 255291d14251STvrtko Ursulin u32 de_iir) 255340e56410SVille Syrjälä { 255440e56410SVille Syrjälä enum pipe pipe; 255540e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 255640e56410SVille Syrjälä 255740e56410SVille Syrjälä if (hotplug_trigger) 255891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 255940e56410SVille Syrjälä 2560c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 256191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2562c008bc6eSPaulo Zanoni 2563c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 256491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2565c008bc6eSPaulo Zanoni 2566c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2567c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2568c008bc6eSPaulo Zanoni 2569055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2570fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2571fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2572c008bc6eSPaulo Zanoni 257340da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 25741f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2575c008bc6eSPaulo Zanoni 257640da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 257791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2578c008bc6eSPaulo Zanoni } 2579c008bc6eSPaulo Zanoni 2580c008bc6eSPaulo Zanoni /* check event from PCH */ 2581c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2582c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2583c008bc6eSPaulo Zanoni 258491d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 258591d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2586c008bc6eSPaulo Zanoni else 258791d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2588c008bc6eSPaulo Zanoni 2589c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2590c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2591c008bc6eSPaulo Zanoni } 2592c008bc6eSPaulo Zanoni 259391d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 259491d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2595c008bc6eSPaulo Zanoni } 2596c008bc6eSPaulo Zanoni 259791d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 259891d14251STvrtko Ursulin u32 de_iir) 25999719fb98SPaulo Zanoni { 260007d27e20SDamien Lespiau enum pipe pipe; 260123bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 260223bb4cb5SVille Syrjälä 260340e56410SVille Syrjälä if (hotplug_trigger) 260491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 26059719fb98SPaulo Zanoni 26069719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 260791d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 26089719fb98SPaulo Zanoni 260954fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 261054fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 261154fd3149SDhinakaran Pandiyan 261254fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 261354fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 261454fd3149SDhinakaran Pandiyan } 2615fc340442SDaniel Vetter 26169719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 261791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26189719fb98SPaulo Zanoni 26199719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 262091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26219719fb98SPaulo Zanoni 2622055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2623fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2624fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26259719fb98SPaulo Zanoni } 26269719fb98SPaulo Zanoni 26279719fb98SPaulo Zanoni /* check event from PCH */ 262891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26299719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26309719fb98SPaulo Zanoni 263191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26329719fb98SPaulo Zanoni 26339719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26349719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26359719fb98SPaulo Zanoni } 26369719fb98SPaulo Zanoni } 26379719fb98SPaulo Zanoni 263872c90f62SOscar Mateo /* 263972c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 264072c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 264172c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 264272c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 264372c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 264472c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 264572c90f62SOscar Mateo */ 2646f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2647b1f14ad0SJesse Barnes { 264845a83f84SDaniel Vetter struct drm_device *dev = arg; 2649fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2650f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26510e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2652b1f14ad0SJesse Barnes 26532dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26542dd2a883SImre Deak return IRQ_NONE; 26552dd2a883SImre Deak 26561f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26571f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 26581f814dacSImre Deak 2659b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2660b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2661b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 26620e43406bSChris Wilson 266344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 266444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 266544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 266644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 266744498aeaSPaulo Zanoni * due to its back queue). */ 266891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 266944498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 267044498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2671ab5c608bSBen Widawsky } 267244498aeaSPaulo Zanoni 267372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 267472c90f62SOscar Mateo 26750e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 26760e43406bSChris Wilson if (gt_iir) { 267772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 267872c90f62SOscar Mateo ret = IRQ_HANDLED; 267991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2680261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2681d8fc8a47SPaulo Zanoni else 2682261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 26830e43406bSChris Wilson } 2684b1f14ad0SJesse Barnes 2685b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 26860e43406bSChris Wilson if (de_iir) { 268772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 268872c90f62SOscar Mateo ret = IRQ_HANDLED; 268991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 269091d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2691f1af8fc1SPaulo Zanoni else 269291d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 26930e43406bSChris Wilson } 26940e43406bSChris Wilson 269591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2696f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 26970e43406bSChris Wilson if (pm_iir) { 2698b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 26990e43406bSChris Wilson ret = IRQ_HANDLED; 270072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 27010e43406bSChris Wilson } 2702f1af8fc1SPaulo Zanoni } 2703b1f14ad0SJesse Barnes 2704b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 270574093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 270644498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2707b1f14ad0SJesse Barnes 27081f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27091f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 27101f814dacSImre Deak 2711b1f14ad0SJesse Barnes return ret; 2712b1f14ad0SJesse Barnes } 2713b1f14ad0SJesse Barnes 271491d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 271591d14251STvrtko Ursulin u32 hotplug_trigger, 271640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2717d04a492dSShashank Sharma { 2718cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2719d04a492dSShashank Sharma 2720a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2721a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2722d04a492dSShashank Sharma 2723cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 272440e56410SVille Syrjälä dig_hotplug_reg, hpd, 2725cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 272640e56410SVille Syrjälä 272791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2728d04a492dSShashank Sharma } 2729d04a492dSShashank Sharma 2730121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2731121e758eSDhinakaran Pandiyan { 2732121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2733b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2734b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2735121e758eSDhinakaran Pandiyan 2736121e758eSDhinakaran Pandiyan if (trigger_tc) { 2737b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2738b796b971SDhinakaran Pandiyan 2739121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2740121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2741121e758eSDhinakaran Pandiyan 2742121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2743b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2744121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2745121e758eSDhinakaran Pandiyan } 2746b796b971SDhinakaran Pandiyan 2747b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2748b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2749b796b971SDhinakaran Pandiyan 2750b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2751b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2752b796b971SDhinakaran Pandiyan 2753b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2754b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2755b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2756b796b971SDhinakaran Pandiyan } 2757b796b971SDhinakaran Pandiyan 2758b796b971SDhinakaran Pandiyan if (pin_mask) 2759b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2760b796b971SDhinakaran Pandiyan else 2761b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2762121e758eSDhinakaran Pandiyan } 2763121e758eSDhinakaran Pandiyan 2764f11a0f46STvrtko Ursulin static irqreturn_t 2765f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2766abd58f01SBen Widawsky { 2767abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2768f11a0f46STvrtko Ursulin u32 iir; 2769c42664ccSDaniel Vetter enum pipe pipe; 277088e04703SJesse Barnes 2771abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2772e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2773e32192e1STvrtko Ursulin if (iir) { 2774e04f7eceSVille Syrjälä bool found = false; 2775e04f7eceSVille Syrjälä 2776e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2777abd58f01SBen Widawsky ret = IRQ_HANDLED; 2778e04f7eceSVille Syrjälä 2779e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 278091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2781e04f7eceSVille Syrjälä found = true; 2782e04f7eceSVille Syrjälä } 2783e04f7eceSVille Syrjälä 2784e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 278554fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 278654fd3149SDhinakaran Pandiyan 278754fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 278854fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2789e04f7eceSVille Syrjälä found = true; 2790e04f7eceSVille Syrjälä } 2791e04f7eceSVille Syrjälä 2792e04f7eceSVille Syrjälä if (!found) 279338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2794abd58f01SBen Widawsky } 279538cc46d7SOscar Mateo else 279638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2797abd58f01SBen Widawsky } 2798abd58f01SBen Widawsky 2799121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2800121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2801121e758eSDhinakaran Pandiyan if (iir) { 2802121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2803121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2804121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2805121e758eSDhinakaran Pandiyan } else { 2806121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2807121e758eSDhinakaran Pandiyan } 2808121e758eSDhinakaran Pandiyan } 2809121e758eSDhinakaran Pandiyan 28106d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2811e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2812e32192e1STvrtko Ursulin if (iir) { 2813e32192e1STvrtko Ursulin u32 tmp_mask; 2814d04a492dSShashank Sharma bool found = false; 2815cebd87a0SVille Syrjälä 2816e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28176d766f02SDaniel Vetter ret = IRQ_HANDLED; 281888e04703SJesse Barnes 2819e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2820bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2821e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2822e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2823e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2824e32192e1STvrtko Ursulin 2825bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 2826bb187e93SJames Ausmus tmp_mask |= ICL_AUX_CHANNEL_E; 2827bb187e93SJames Ausmus 28289bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || 28299bb635d9SDhinakaran Pandiyan INTEL_GEN(dev_priv) >= 11) 2830a324fcacSRodrigo Vivi tmp_mask |= CNL_AUX_CHANNEL_F; 2831a324fcacSRodrigo Vivi 2832e32192e1STvrtko Ursulin if (iir & tmp_mask) { 283391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2834d04a492dSShashank Sharma found = true; 2835d04a492dSShashank Sharma } 2836d04a492dSShashank Sharma 2837cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2838e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2839e32192e1STvrtko Ursulin if (tmp_mask) { 284091d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 284191d14251STvrtko Ursulin hpd_bxt); 2842d04a492dSShashank Sharma found = true; 2843d04a492dSShashank Sharma } 2844e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2845e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2846e32192e1STvrtko Ursulin if (tmp_mask) { 284791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 284891d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2849e32192e1STvrtko Ursulin found = true; 2850e32192e1STvrtko Ursulin } 2851e32192e1STvrtko Ursulin } 2852d04a492dSShashank Sharma 2853cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 285491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 28559e63743eSShashank Sharma found = true; 28569e63743eSShashank Sharma } 28579e63743eSShashank Sharma 2858d04a492dSShashank Sharma if (!found) 285938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 28606d766f02SDaniel Vetter } 286138cc46d7SOscar Mateo else 286238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 28636d766f02SDaniel Vetter } 28646d766f02SDaniel Vetter 2865055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2866fd3a4024SDaniel Vetter u32 fault_errors; 2867abd58f01SBen Widawsky 2868c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2869c42664ccSDaniel Vetter continue; 2870c42664ccSDaniel Vetter 2871e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2872e32192e1STvrtko Ursulin if (!iir) { 2873e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2874e32192e1STvrtko Ursulin continue; 2875e32192e1STvrtko Ursulin } 2876770de83dSDamien Lespiau 2877e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2878e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2879e32192e1STvrtko Ursulin 2880fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2881fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2882abd58f01SBen Widawsky 2883e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 288491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 28850fbe7870SDaniel Vetter 2886e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2887e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 288838d83c96SDaniel Vetter 2889e32192e1STvrtko Ursulin fault_errors = iir; 2890bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2891e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2892770de83dSDamien Lespiau else 2893e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2894770de83dSDamien Lespiau 2895770de83dSDamien Lespiau if (fault_errors) 28961353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 289730100f2bSDaniel Vetter pipe_name(pipe), 2898e32192e1STvrtko Ursulin fault_errors); 2899abd58f01SBen Widawsky } 2900abd58f01SBen Widawsky 290191d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2902266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 290392d03a80SDaniel Vetter /* 290492d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 290592d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 290692d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 290792d03a80SDaniel Vetter */ 2908e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2909e32192e1STvrtko Ursulin if (iir) { 2910e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 291192d03a80SDaniel Vetter ret = IRQ_HANDLED; 29126dbf30ceSVille Syrjälä 291331604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 291431604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 291531604222SAnusha Srivatsa else if (HAS_PCH_SPT(dev_priv) || 291631604222SAnusha Srivatsa HAS_PCH_KBP(dev_priv) || 29177b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 291891d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29196dbf30ceSVille Syrjälä else 292091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29212dfb0b81SJani Nikula } else { 29222dfb0b81SJani Nikula /* 29232dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29242dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29252dfb0b81SJani Nikula */ 29262dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29272dfb0b81SJani Nikula } 292892d03a80SDaniel Vetter } 292992d03a80SDaniel Vetter 2930f11a0f46STvrtko Ursulin return ret; 2931f11a0f46STvrtko Ursulin } 2932f11a0f46STvrtko Ursulin 2933f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2934f11a0f46STvrtko Ursulin { 2935f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 2936f11a0f46STvrtko Ursulin u32 master_ctl; 2937f0fd96f5SChris Wilson u32 gt_iir[4]; 2938f11a0f46STvrtko Ursulin 2939f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2940f11a0f46STvrtko Ursulin return IRQ_NONE; 2941f11a0f46STvrtko Ursulin 2942f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2943f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2944f11a0f46STvrtko Ursulin if (!master_ctl) 2945f11a0f46STvrtko Ursulin return IRQ_NONE; 2946f11a0f46STvrtko Ursulin 2947f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2948f11a0f46STvrtko Ursulin 2949f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 295055ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2951f0fd96f5SChris Wilson 2952f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2953f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2954f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 295555ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2956f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2957f0fd96f5SChris Wilson } 2958f11a0f46STvrtko Ursulin 2959cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2960abd58f01SBen Widawsky 2961f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 29621f814dacSImre Deak 296355ef72f2SChris Wilson return IRQ_HANDLED; 2964abd58f01SBen Widawsky } 2965abd58f01SBen Widawsky 296636703e79SChris Wilson struct wedge_me { 296736703e79SChris Wilson struct delayed_work work; 296836703e79SChris Wilson struct drm_i915_private *i915; 296936703e79SChris Wilson const char *name; 297036703e79SChris Wilson }; 297136703e79SChris Wilson 297236703e79SChris Wilson static void wedge_me(struct work_struct *work) 297336703e79SChris Wilson { 297436703e79SChris Wilson struct wedge_me *w = container_of(work, typeof(*w), work.work); 297536703e79SChris Wilson 297636703e79SChris Wilson dev_err(w->i915->drm.dev, 297736703e79SChris Wilson "%s timed out, cancelling all in-flight rendering.\n", 297836703e79SChris Wilson w->name); 297936703e79SChris Wilson i915_gem_set_wedged(w->i915); 298036703e79SChris Wilson } 298136703e79SChris Wilson 298236703e79SChris Wilson static void __init_wedge(struct wedge_me *w, 298336703e79SChris Wilson struct drm_i915_private *i915, 298436703e79SChris Wilson long timeout, 298536703e79SChris Wilson const char *name) 298636703e79SChris Wilson { 298736703e79SChris Wilson w->i915 = i915; 298836703e79SChris Wilson w->name = name; 298936703e79SChris Wilson 299036703e79SChris Wilson INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me); 299136703e79SChris Wilson schedule_delayed_work(&w->work, timeout); 299236703e79SChris Wilson } 299336703e79SChris Wilson 299436703e79SChris Wilson static void __fini_wedge(struct wedge_me *w) 299536703e79SChris Wilson { 299636703e79SChris Wilson cancel_delayed_work_sync(&w->work); 299736703e79SChris Wilson destroy_delayed_work_on_stack(&w->work); 299836703e79SChris Wilson w->i915 = NULL; 299936703e79SChris Wilson } 300036703e79SChris Wilson 300136703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \ 300236703e79SChris Wilson for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \ 300336703e79SChris Wilson (W)->i915; \ 300436703e79SChris Wilson __fini_wedge((W))) 300536703e79SChris Wilson 300651951ae7SMika Kuoppala static u32 3007f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 300851951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 300951951ae7SMika Kuoppala { 301051951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 301151951ae7SMika Kuoppala u32 timeout_ts; 301251951ae7SMika Kuoppala u32 ident; 301351951ae7SMika Kuoppala 301496606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 301596606f3bSOscar Mateo 301651951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 301751951ae7SMika Kuoppala 301851951ae7SMika Kuoppala /* 301951951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 302051951ae7SMika Kuoppala * so we do ~100us as an educated guess. 302151951ae7SMika Kuoppala */ 302251951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 302351951ae7SMika Kuoppala do { 302451951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 302551951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 302651951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 302751951ae7SMika Kuoppala 302851951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 302951951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 303051951ae7SMika Kuoppala bank, bit, ident); 303151951ae7SMika Kuoppala return 0; 303251951ae7SMika Kuoppala } 303351951ae7SMika Kuoppala 303451951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 303551951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 303651951ae7SMika Kuoppala 3037f744dbc2SMika Kuoppala return ident; 3038f744dbc2SMika Kuoppala } 3039f744dbc2SMika Kuoppala 3040f744dbc2SMika Kuoppala static void 3041f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3042f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3043f744dbc2SMika Kuoppala { 3044d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3045d02b98b8SOscar Mateo return gen6_rps_irq_handler(i915, iir); 3046d02b98b8SOscar Mateo 3047f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3048f744dbc2SMika Kuoppala instance, iir); 3049f744dbc2SMika Kuoppala } 3050f744dbc2SMika Kuoppala 3051f744dbc2SMika Kuoppala static void 3052f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3053f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3054f744dbc2SMika Kuoppala { 3055f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3056f744dbc2SMika Kuoppala 3057f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3058f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3059f744dbc2SMika Kuoppala else 3060f744dbc2SMika Kuoppala engine = NULL; 3061f744dbc2SMika Kuoppala 3062f744dbc2SMika Kuoppala if (likely(engine)) 3063f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3064f744dbc2SMika Kuoppala 3065f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3066f744dbc2SMika Kuoppala class, instance); 3067f744dbc2SMika Kuoppala } 3068f744dbc2SMika Kuoppala 3069f744dbc2SMika Kuoppala static void 3070f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3071f744dbc2SMika Kuoppala const u32 identity) 3072f744dbc2SMika Kuoppala { 3073f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3074f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3075f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3076f744dbc2SMika Kuoppala 3077f744dbc2SMika Kuoppala if (unlikely(!intr)) 3078f744dbc2SMika Kuoppala return; 3079f744dbc2SMika Kuoppala 3080f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3081f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3082f744dbc2SMika Kuoppala 3083f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3084f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3085f744dbc2SMika Kuoppala 3086f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3087f744dbc2SMika Kuoppala class, instance, intr); 308851951ae7SMika Kuoppala } 308951951ae7SMika Kuoppala 309051951ae7SMika Kuoppala static void 309196606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 309296606f3bSOscar Mateo const unsigned int bank) 309351951ae7SMika Kuoppala { 309451951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 309551951ae7SMika Kuoppala unsigned long intr_dw; 309651951ae7SMika Kuoppala unsigned int bit; 309751951ae7SMika Kuoppala 309896606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 309951951ae7SMika Kuoppala 310051951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 310151951ae7SMika Kuoppala 310251951ae7SMika Kuoppala if (unlikely(!intr_dw)) { 310351951ae7SMika Kuoppala DRM_ERROR("GT_INTR_DW%u blank!\n", bank); 310496606f3bSOscar Mateo return; 310551951ae7SMika Kuoppala } 310651951ae7SMika Kuoppala 310751951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 3108f744dbc2SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, 3109f744dbc2SMika Kuoppala bank, bit); 311051951ae7SMika Kuoppala 3111f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 311251951ae7SMika Kuoppala } 311351951ae7SMika Kuoppala 311451951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 311551951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 311651951ae7SMika Kuoppala } 311796606f3bSOscar Mateo 311896606f3bSOscar Mateo static void 311996606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 312096606f3bSOscar Mateo const u32 master_ctl) 312196606f3bSOscar Mateo { 312296606f3bSOscar Mateo unsigned int bank; 312396606f3bSOscar Mateo 312496606f3bSOscar Mateo spin_lock(&i915->irq_lock); 312596606f3bSOscar Mateo 312696606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 312796606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 312896606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 312996606f3bSOscar Mateo } 313096606f3bSOscar Mateo 313196606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 313251951ae7SMika Kuoppala } 313351951ae7SMika Kuoppala 3134df0d28c1SDhinakaran Pandiyan static void 3135df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl, 3136df0d28c1SDhinakaran Pandiyan u32 *iir) 3137df0d28c1SDhinakaran Pandiyan { 3138df0d28c1SDhinakaran Pandiyan void __iomem * const regs = dev_priv->regs; 3139df0d28c1SDhinakaran Pandiyan 3140df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 3141df0d28c1SDhinakaran Pandiyan return; 3142df0d28c1SDhinakaran Pandiyan 3143df0d28c1SDhinakaran Pandiyan *iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 3144df0d28c1SDhinakaran Pandiyan if (likely(*iir)) 3145df0d28c1SDhinakaran Pandiyan raw_reg_write(regs, GEN11_GU_MISC_IIR, *iir); 3146df0d28c1SDhinakaran Pandiyan } 3147df0d28c1SDhinakaran Pandiyan 3148df0d28c1SDhinakaran Pandiyan static void 3149df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, 3150df0d28c1SDhinakaran Pandiyan const u32 master_ctl, const u32 iir) 3151df0d28c1SDhinakaran Pandiyan { 3152df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 3153df0d28c1SDhinakaran Pandiyan return; 3154df0d28c1SDhinakaran Pandiyan 3155df0d28c1SDhinakaran Pandiyan if (unlikely(!iir)) { 3156df0d28c1SDhinakaran Pandiyan DRM_ERROR("GU_MISC iir blank!\n"); 3157df0d28c1SDhinakaran Pandiyan return; 3158df0d28c1SDhinakaran Pandiyan } 3159df0d28c1SDhinakaran Pandiyan 3160df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3161df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3162df0d28c1SDhinakaran Pandiyan else 3163df0d28c1SDhinakaran Pandiyan DRM_ERROR("Unexpected GU_MISC interrupt 0x%x\n", iir); 3164df0d28c1SDhinakaran Pandiyan } 3165df0d28c1SDhinakaran Pandiyan 316651951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 316751951ae7SMika Kuoppala { 316851951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 316951951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 317051951ae7SMika Kuoppala u32 master_ctl; 3171df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 317251951ae7SMika Kuoppala 317351951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 317451951ae7SMika Kuoppala return IRQ_NONE; 317551951ae7SMika Kuoppala 317651951ae7SMika Kuoppala master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 317751951ae7SMika Kuoppala master_ctl &= ~GEN11_MASTER_IRQ; 317851951ae7SMika Kuoppala if (!master_ctl) 317951951ae7SMika Kuoppala return IRQ_NONE; 318051951ae7SMika Kuoppala 318151951ae7SMika Kuoppala /* Disable interrupts. */ 318251951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 318351951ae7SMika Kuoppala 318451951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 318551951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 318651951ae7SMika Kuoppala 318751951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 318851951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 318951951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 319051951ae7SMika Kuoppala 319151951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 319251951ae7SMika Kuoppala /* 319351951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 319451951ae7SMika Kuoppala * for the display related bits. 319551951ae7SMika Kuoppala */ 319651951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 319751951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 319851951ae7SMika Kuoppala } 319951951ae7SMika Kuoppala 3200df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_ack(i915, master_ctl, &gu_misc_iir); 3201df0d28c1SDhinakaran Pandiyan 320251951ae7SMika Kuoppala /* Acknowledge and enable interrupts. */ 320351951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl); 320451951ae7SMika Kuoppala 3205df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_handler(i915, master_ctl, gu_misc_iir); 3206df0d28c1SDhinakaran Pandiyan 320751951ae7SMika Kuoppala return IRQ_HANDLED; 320851951ae7SMika Kuoppala } 320951951ae7SMika Kuoppala 3210ce800754SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv, 3211d0667e9cSChris Wilson u32 engine_mask, 3212d0667e9cSChris Wilson const char *reason) 32138a905236SJesse Barnes { 3214ce800754SChris Wilson struct i915_gpu_error *error = &dev_priv->gpu_error; 321591c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 3216cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 3217cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 3218cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 321936703e79SChris Wilson struct wedge_me w; 32208a905236SJesse Barnes 3221c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 32228a905236SJesse Barnes 322344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 3224c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 32251f83fee0SDaniel Vetter 322636703e79SChris Wilson /* Use a watchdog to ensure that our reset completes */ 322736703e79SChris Wilson i915_wedge_on_timeout(&w, dev_priv, 5*HZ) { 3228c033666aSChris Wilson intel_prepare_reset(dev_priv); 32297514747dSVille Syrjälä 3230d0667e9cSChris Wilson error->reason = reason; 3231d0667e9cSChris Wilson error->stalled_mask = engine_mask; 3232ce800754SChris Wilson 323336703e79SChris Wilson /* Signal that locked waiters should reset the GPU */ 3234d0667e9cSChris Wilson smp_mb__before_atomic(); 3235ce800754SChris Wilson set_bit(I915_RESET_HANDOFF, &error->flags); 3236ce800754SChris Wilson wake_up_all(&error->wait_queue); 32378c185ecaSChris Wilson 323836703e79SChris Wilson /* Wait for anyone holding the lock to wakeup, without 323936703e79SChris Wilson * blocking indefinitely on struct_mutex. 324017e1df07SDaniel Vetter */ 324136703e79SChris Wilson do { 3242780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 3243d0667e9cSChris Wilson i915_reset(dev_priv, engine_mask, reason); 3244221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 3245780f262aSChris Wilson } 3246ce800754SChris Wilson } while (wait_on_bit_timeout(&error->flags, 32478c185ecaSChris Wilson I915_RESET_HANDOFF, 3248780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 324936703e79SChris Wilson 1)); 3250f69061beSDaniel Vetter 3251d0667e9cSChris Wilson error->stalled_mask = 0; 3252ce800754SChris Wilson error->reason = NULL; 3253ce800754SChris Wilson 3254c033666aSChris Wilson intel_finish_reset(dev_priv); 325536703e79SChris Wilson } 3256f454c694SImre Deak 3257ce800754SChris Wilson if (!test_bit(I915_WEDGED, &error->flags)) 3258ce800754SChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event); 3259f316a42cSBen Gamari } 32608a905236SJesse Barnes 3261eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 3262c0e09200SDave Airlie { 3263eaa14c24SChris Wilson u32 eir; 326463eeaf38SJesse Barnes 3265eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 3266eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 326763eeaf38SJesse Barnes 3268eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 3269eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 3270eaa14c24SChris Wilson else 3271eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 32728a905236SJesse Barnes 3273eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 327463eeaf38SJesse Barnes eir = I915_READ(EIR); 327563eeaf38SJesse Barnes if (eir) { 327663eeaf38SJesse Barnes /* 327763eeaf38SJesse Barnes * some errors might have become stuck, 327863eeaf38SJesse Barnes * mask them. 327963eeaf38SJesse Barnes */ 3280eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 328163eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 328278c357ddSVille Syrjälä I915_WRITE(IIR, I915_MASTER_ERROR_INTERRUPT); 328363eeaf38SJesse Barnes } 328435aed2e6SChris Wilson } 328535aed2e6SChris Wilson 328635aed2e6SChris Wilson /** 3287b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 328814bb2c11STvrtko Ursulin * @dev_priv: i915 device private 328914b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 3290ce800754SChris Wilson * @flags: control flags 329187c390b6SMichel Thierry * @fmt: Error message format string 329287c390b6SMichel Thierry * 3293aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 329435aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 329535aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 329635aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 329735aed2e6SChris Wilson * of a ring dump etc.). 329835aed2e6SChris Wilson */ 3299c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 3300c033666aSChris Wilson u32 engine_mask, 3301ce800754SChris Wilson unsigned long flags, 330258174462SMika Kuoppala const char *fmt, ...) 330335aed2e6SChris Wilson { 3304142bc7d9SMichel Thierry struct intel_engine_cs *engine; 3305142bc7d9SMichel Thierry unsigned int tmp; 330658174462SMika Kuoppala char error_msg[80]; 3307ce800754SChris Wilson char *msg = NULL; 3308ce800754SChris Wilson 3309ce800754SChris Wilson if (fmt) { 3310ce800754SChris Wilson va_list args; 331135aed2e6SChris Wilson 331258174462SMika Kuoppala va_start(args, fmt); 331358174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 331458174462SMika Kuoppala va_end(args); 331558174462SMika Kuoppala 3316ce800754SChris Wilson msg = error_msg; 3317ce800754SChris Wilson } 3318ce800754SChris Wilson 33191604a86dSChris Wilson /* 33201604a86dSChris Wilson * In most cases it's guaranteed that we get here with an RPM 33211604a86dSChris Wilson * reference held, for example because there is a pending GPU 33221604a86dSChris Wilson * request that won't finish until the reset is done. This 33231604a86dSChris Wilson * isn't the case at least when we get here by doing a 33241604a86dSChris Wilson * simulated reset via debugfs, so get an RPM reference. 33251604a86dSChris Wilson */ 33261604a86dSChris Wilson intel_runtime_pm_get(dev_priv); 33271604a86dSChris Wilson 3328873d66fbSChris Wilson engine_mask &= INTEL_INFO(dev_priv)->ring_mask; 3329ce800754SChris Wilson 3330ce800754SChris Wilson if (flags & I915_ERROR_CAPTURE) { 3331ce800754SChris Wilson i915_capture_error_state(dev_priv, engine_mask, msg); 3332eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 3333ce800754SChris Wilson } 33348a905236SJesse Barnes 3335142bc7d9SMichel Thierry /* 3336142bc7d9SMichel Thierry * Try engine reset when available. We fall back to full reset if 3337142bc7d9SMichel Thierry * single reset fails. 3338142bc7d9SMichel Thierry */ 3339142bc7d9SMichel Thierry if (intel_has_reset_engine(dev_priv)) { 3340142bc7d9SMichel Thierry for_each_engine_masked(engine, dev_priv, engine_mask, tmp) { 33419db529aaSDaniel Vetter BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE); 3342142bc7d9SMichel Thierry if (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3343142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3344142bc7d9SMichel Thierry continue; 3345142bc7d9SMichel Thierry 3346ce800754SChris Wilson if (i915_reset_engine(engine, msg) == 0) 3347142bc7d9SMichel Thierry engine_mask &= ~intel_engine_flag(engine); 3348142bc7d9SMichel Thierry 3349142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3350142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3351142bc7d9SMichel Thierry wake_up_bit(&dev_priv->gpu_error.flags, 3352142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id); 3353142bc7d9SMichel Thierry } 3354142bc7d9SMichel Thierry } 3355142bc7d9SMichel Thierry 33568af29b0cSChris Wilson if (!engine_mask) 33571604a86dSChris Wilson goto out; 33588af29b0cSChris Wilson 3359142bc7d9SMichel Thierry /* Full reset needs the mutex, stop any other user trying to do so. */ 3360d5367307SChris Wilson if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) { 3361d5367307SChris Wilson wait_event(dev_priv->gpu_error.reset_queue, 3362d5367307SChris Wilson !test_bit(I915_RESET_BACKOFF, 3363d5367307SChris Wilson &dev_priv->gpu_error.flags)); 33641604a86dSChris Wilson goto out; 3365d5367307SChris Wilson } 3366ba1234d1SBen Gamari 3367142bc7d9SMichel Thierry /* Prevent any other reset-engine attempt. */ 3368142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3369142bc7d9SMichel Thierry while (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3370142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3371142bc7d9SMichel Thierry wait_on_bit(&dev_priv->gpu_error.flags, 3372142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id, 3373142bc7d9SMichel Thierry TASK_UNINTERRUPTIBLE); 3374142bc7d9SMichel Thierry } 3375142bc7d9SMichel Thierry 3376d0667e9cSChris Wilson i915_reset_device(dev_priv, engine_mask, msg); 3377d5367307SChris Wilson 3378142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3379142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3380142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3381142bc7d9SMichel Thierry } 3382142bc7d9SMichel Thierry 3383d5367307SChris Wilson clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags); 3384d5367307SChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 33851604a86dSChris Wilson 33861604a86dSChris Wilson out: 33871604a86dSChris Wilson intel_runtime_pm_put(dev_priv); 33888a905236SJesse Barnes } 33898a905236SJesse Barnes 339042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 339142f52ef8SKeith Packard * we use as a pipe index 339242f52ef8SKeith Packard */ 339386e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 33940a3e67a4SJesse Barnes { 3395fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3396e9d21d7fSKeith Packard unsigned long irqflags; 339771e0ffa5SJesse Barnes 33981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 339986e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 340086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 340186e83e35SChris Wilson 340286e83e35SChris Wilson return 0; 340386e83e35SChris Wilson } 340486e83e35SChris Wilson 340586e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 340686e83e35SChris Wilson { 340786e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 340886e83e35SChris Wilson unsigned long irqflags; 340986e83e35SChris Wilson 341086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 34117c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3412755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 34131ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 34148692d00eSChris Wilson 34150a3e67a4SJesse Barnes return 0; 34160a3e67a4SJesse Barnes } 34170a3e67a4SJesse Barnes 341888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3419f796cf8fSJesse Barnes { 3420fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3421f796cf8fSJesse Barnes unsigned long irqflags; 342255b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 342386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3424f796cf8fSJesse Barnes 3425f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3426fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3427b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3428b1f14ad0SJesse Barnes 34292e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 34302e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 34312e8bf223SDhinakaran Pandiyan */ 34322e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 34332e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 34342e8bf223SDhinakaran Pandiyan 3435b1f14ad0SJesse Barnes return 0; 3436b1f14ad0SJesse Barnes } 3437b1f14ad0SJesse Barnes 343888e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3439abd58f01SBen Widawsky { 3440fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3441abd58f01SBen Widawsky unsigned long irqflags; 3442abd58f01SBen Widawsky 3443abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3444013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3445abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3446013d3752SVille Syrjälä 34472e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 34482e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 34492e8bf223SDhinakaran Pandiyan */ 34502e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 34512e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 34522e8bf223SDhinakaran Pandiyan 3453abd58f01SBen Widawsky return 0; 3454abd58f01SBen Widawsky } 3455abd58f01SBen Widawsky 345642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 345742f52ef8SKeith Packard * we use as a pipe index 345842f52ef8SKeith Packard */ 345986e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 346086e83e35SChris Wilson { 346186e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 346286e83e35SChris Wilson unsigned long irqflags; 346386e83e35SChris Wilson 346486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 346586e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 346686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 346786e83e35SChris Wilson } 346886e83e35SChris Wilson 346986e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 34700a3e67a4SJesse Barnes { 3471fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3472e9d21d7fSKeith Packard unsigned long irqflags; 34730a3e67a4SJesse Barnes 34741ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 34757c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3476755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 34771ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 34780a3e67a4SJesse Barnes } 34790a3e67a4SJesse Barnes 348088e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3481f796cf8fSJesse Barnes { 3482fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3483f796cf8fSJesse Barnes unsigned long irqflags; 348455b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 348586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3486f796cf8fSJesse Barnes 3487f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3488fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3489b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3490b1f14ad0SJesse Barnes } 3491b1f14ad0SJesse Barnes 349288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3493abd58f01SBen Widawsky { 3494fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3495abd58f01SBen Widawsky unsigned long irqflags; 3496abd58f01SBen Widawsky 3497abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3498013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3499abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3500abd58f01SBen Widawsky } 3501abd58f01SBen Widawsky 3502b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 350391738a95SPaulo Zanoni { 35046e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 350591738a95SPaulo Zanoni return; 350691738a95SPaulo Zanoni 35073488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3508105b122eSPaulo Zanoni 35096e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3510105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3511622364b6SPaulo Zanoni } 3512105b122eSPaulo Zanoni 351391738a95SPaulo Zanoni /* 3514622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3515622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3516622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3517622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3518622364b6SPaulo Zanoni * 3519622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 352091738a95SPaulo Zanoni */ 3521622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3522622364b6SPaulo Zanoni { 3523fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3524622364b6SPaulo Zanoni 35256e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3526622364b6SPaulo Zanoni return; 3527622364b6SPaulo Zanoni 3528622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 352991738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 353091738a95SPaulo Zanoni POSTING_READ(SDEIER); 353191738a95SPaulo Zanoni } 353291738a95SPaulo Zanoni 3533b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3534d18ea1b5SDaniel Vetter { 35353488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3536b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 35373488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3538d18ea1b5SDaniel Vetter } 3539d18ea1b5SDaniel Vetter 354070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 354170591a41SVille Syrjälä { 354271b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 354371b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 354471b8b41dSVille Syrjälä else 354571b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 354671b8b41dSVille Syrjälä 3547ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 354870591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 354970591a41SVille Syrjälä 355044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 355170591a41SVille Syrjälä 35523488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 35538bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 355470591a41SVille Syrjälä } 355570591a41SVille Syrjälä 35568bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 35578bb61306SVille Syrjälä { 35588bb61306SVille Syrjälä u32 pipestat_mask; 35599ab981f2SVille Syrjälä u32 enable_mask; 35608bb61306SVille Syrjälä enum pipe pipe; 35618bb61306SVille Syrjälä 3562842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 35638bb61306SVille Syrjälä 35648bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 35658bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 35668bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 35678bb61306SVille Syrjälä 35689ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 35698bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3570ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3571ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3572ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3573ebf5f921SVille Syrjälä 35748bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3575ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3576ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 35776b7eafc1SVille Syrjälä 35788bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35796b7eafc1SVille Syrjälä 35809ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35818bb61306SVille Syrjälä 35823488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 35838bb61306SVille Syrjälä } 35848bb61306SVille Syrjälä 35858bb61306SVille Syrjälä /* drm_dma.h hooks 35868bb61306SVille Syrjälä */ 35878bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 35888bb61306SVille Syrjälä { 3589fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35908bb61306SVille Syrjälä 3591d420a50cSVille Syrjälä if (IS_GEN5(dev_priv)) 35928bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 35938bb61306SVille Syrjälä 35943488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 35955db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 35968bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35978bb61306SVille Syrjälä 3598fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3599fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3600fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3601fc340442SDaniel Vetter } 3602fc340442SDaniel Vetter 3603b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 36048bb61306SVille Syrjälä 3605b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 36068bb61306SVille Syrjälä } 36078bb61306SVille Syrjälä 36086bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 36097e231dbeSJesse Barnes { 3610fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36117e231dbeSJesse Barnes 361234c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 361334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 361434c7b8a7SVille Syrjälä 3615b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 36167e231dbeSJesse Barnes 3617ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36189918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 361970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3620ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 36217e231dbeSJesse Barnes } 36227e231dbeSJesse Barnes 3623d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3624d6e3cca3SDaniel Vetter { 3625d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3626d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3627d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3628d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3629d6e3cca3SDaniel Vetter } 3630d6e3cca3SDaniel Vetter 3631823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3632abd58f01SBen Widawsky { 3633fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3634abd58f01SBen Widawsky int pipe; 3635abd58f01SBen Widawsky 3636abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3637abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3638abd58f01SBen Widawsky 3639d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3640abd58f01SBen Widawsky 3641e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3642e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3643e04f7eceSVille Syrjälä 3644055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3645f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3646813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3647f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3648abd58f01SBen Widawsky 36493488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 36503488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 36513488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3652abd58f01SBen Widawsky 36536e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3654b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3655abd58f01SBen Widawsky } 3656abd58f01SBen Widawsky 365751951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 365851951ae7SMika Kuoppala { 365951951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 366051951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 366151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 366251951ae7SMika Kuoppala 366351951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 366451951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 366551951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 366651951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 366751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 366851951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3669d02b98b8SOscar Mateo 3670d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3671d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 367251951ae7SMika Kuoppala } 367351951ae7SMika Kuoppala 367451951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 367551951ae7SMika Kuoppala { 367651951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 367751951ae7SMika Kuoppala int pipe; 367851951ae7SMika Kuoppala 367951951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, 0); 368051951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 368151951ae7SMika Kuoppala 368251951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 368351951ae7SMika Kuoppala 368451951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 368551951ae7SMika Kuoppala 368651951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 368751951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 368851951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 368951951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 369051951ae7SMika Kuoppala 369151951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 369251951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3693121e758eSDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_DE_HPD_); 3694df0d28c1SDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_GU_MISC_); 369551951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 369631604222SAnusha Srivatsa 369731604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 369831604222SAnusha Srivatsa GEN3_IRQ_RESET(SDE); 369951951ae7SMika Kuoppala } 370051951ae7SMika Kuoppala 37014c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3702001bd2cbSImre Deak u8 pipe_mask) 3703d49bdb0eSPaulo Zanoni { 37041180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 37056831f3e3SVille Syrjälä enum pipe pipe; 3706d49bdb0eSPaulo Zanoni 370713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 37089dfe2e3aSImre Deak 37099dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 37109dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 37119dfe2e3aSImre Deak return; 37129dfe2e3aSImre Deak } 37139dfe2e3aSImre Deak 37146831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 37156831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 37166831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 37176831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 37189dfe2e3aSImre Deak 371913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3720d49bdb0eSPaulo Zanoni } 3721d49bdb0eSPaulo Zanoni 3722aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3723001bd2cbSImre Deak u8 pipe_mask) 3724aae8ba84SVille Syrjälä { 37256831f3e3SVille Syrjälä enum pipe pipe; 37266831f3e3SVille Syrjälä 3727aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37289dfe2e3aSImre Deak 37299dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 37309dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 37319dfe2e3aSImre Deak return; 37329dfe2e3aSImre Deak } 37339dfe2e3aSImre Deak 37346831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 37356831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 37369dfe2e3aSImre Deak 3737aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3738aae8ba84SVille Syrjälä 3739aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 374091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3741aae8ba84SVille Syrjälä } 3742aae8ba84SVille Syrjälä 37436bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 374443f328d7SVille Syrjälä { 3745fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 374643f328d7SVille Syrjälä 374743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 374843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 374943f328d7SVille Syrjälä 3750d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 375143f328d7SVille Syrjälä 37523488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 375343f328d7SVille Syrjälä 3754ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37559918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 375670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3757ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 375843f328d7SVille Syrjälä } 375943f328d7SVille Syrjälä 376091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 376187a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 376287a02106SVille Syrjälä { 376387a02106SVille Syrjälä struct intel_encoder *encoder; 376487a02106SVille Syrjälä u32 enabled_irqs = 0; 376587a02106SVille Syrjälä 376691c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 376787a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 376887a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 376987a02106SVille Syrjälä 377087a02106SVille Syrjälä return enabled_irqs; 377187a02106SVille Syrjälä } 377287a02106SVille Syrjälä 37731a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37741a56b1a2SImre Deak { 37751a56b1a2SImre Deak u32 hotplug; 37761a56b1a2SImre Deak 37771a56b1a2SImre Deak /* 37781a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37791a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37801a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37811a56b1a2SImre Deak */ 37821a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37831a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37841a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37851a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37861a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37871a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37881a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37891a56b1a2SImre Deak /* 37901a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37911a56b1a2SImre Deak * HPD must be enabled in both north and south. 37921a56b1a2SImre Deak */ 37931a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37941a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37951a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37961a56b1a2SImre Deak } 37971a56b1a2SImre Deak 379891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 379982a28bcfSDaniel Vetter { 38001a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 380182a28bcfSDaniel Vetter 380291d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3803fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 380491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 380582a28bcfSDaniel Vetter } else { 3806fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 380791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 380882a28bcfSDaniel Vetter } 380982a28bcfSDaniel Vetter 3810fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 381182a28bcfSDaniel Vetter 38121a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 38136dbf30ceSVille Syrjälä } 381426951cafSXiong Zhang 381531604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 381631604222SAnusha Srivatsa { 381731604222SAnusha Srivatsa u32 hotplug; 381831604222SAnusha Srivatsa 381931604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 382031604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 382131604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 382231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 382331604222SAnusha Srivatsa 382431604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 382531604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 382631604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 382731604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 382831604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 382931604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 383031604222SAnusha Srivatsa } 383131604222SAnusha Srivatsa 383231604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 383331604222SAnusha Srivatsa { 383431604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 383531604222SAnusha Srivatsa 383631604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 383731604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 383831604222SAnusha Srivatsa 383931604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 384031604222SAnusha Srivatsa 384131604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 384231604222SAnusha Srivatsa } 384331604222SAnusha Srivatsa 3844121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3845121e758eSDhinakaran Pandiyan { 3846121e758eSDhinakaran Pandiyan u32 hotplug; 3847121e758eSDhinakaran Pandiyan 3848121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3849121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3850121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3851121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3852121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3853121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3854b796b971SDhinakaran Pandiyan 3855b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3856b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3857b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3858b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3859b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3860b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3861121e758eSDhinakaran Pandiyan } 3862121e758eSDhinakaran Pandiyan 3863121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3864121e758eSDhinakaran Pandiyan { 3865121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3866121e758eSDhinakaran Pandiyan u32 val; 3867121e758eSDhinakaran Pandiyan 3868b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3869b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3870121e758eSDhinakaran Pandiyan 3871121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3872121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3873121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3874121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3875121e758eSDhinakaran Pandiyan 3876121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 387731604222SAnusha Srivatsa 387831604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 387931604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3880121e758eSDhinakaran Pandiyan } 3881121e758eSDhinakaran Pandiyan 38822a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38832a57d9ccSImre Deak { 38843b92e263SRodrigo Vivi u32 val, hotplug; 38853b92e263SRodrigo Vivi 38863b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38873b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38883b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38893b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38903b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38913b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38923b92e263SRodrigo Vivi } 38932a57d9ccSImre Deak 38942a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38952a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38962a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38972a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38982a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38992a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 39002a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 39012a57d9ccSImre Deak 39022a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 39032a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 39042a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 39052a57d9ccSImre Deak } 39062a57d9ccSImre Deak 390791d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39086dbf30ceSVille Syrjälä { 39092a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39106dbf30ceSVille Syrjälä 39116dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 391291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 39136dbf30ceSVille Syrjälä 39146dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 39156dbf30ceSVille Syrjälä 39162a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 391726951cafSXiong Zhang } 39187fe0b973SKeith Packard 39191a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 39201a56b1a2SImre Deak { 39211a56b1a2SImre Deak u32 hotplug; 39221a56b1a2SImre Deak 39231a56b1a2SImre Deak /* 39241a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 39251a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 39261a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 39271a56b1a2SImre Deak */ 39281a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 39291a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 39301a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 39311a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 39321a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 39331a56b1a2SImre Deak } 39341a56b1a2SImre Deak 393591d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3936e4ce95aaSVille Syrjälä { 39371a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3938e4ce95aaSVille Syrjälä 393991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 39403a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 394191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 39423a3b3c7dSVille Syrjälä 39433a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 394491d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 394523bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 394691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 39473a3b3c7dSVille Syrjälä 39483a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 394923bb4cb5SVille Syrjälä } else { 3950e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 395191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3952e4ce95aaSVille Syrjälä 3953e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 39543a3b3c7dSVille Syrjälä } 3955e4ce95aaSVille Syrjälä 39561a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3957e4ce95aaSVille Syrjälä 395891d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3959e4ce95aaSVille Syrjälä } 3960e4ce95aaSVille Syrjälä 39612a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 39622a57d9ccSImre Deak u32 enabled_irqs) 3963e0a20ad7SShashank Sharma { 39642a57d9ccSImre Deak u32 hotplug; 3965e0a20ad7SShashank Sharma 3966a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 39672a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 39682a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39692a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3970d252bf68SShubhangi Shrivastava 3971d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3972d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3973d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3974d252bf68SShubhangi Shrivastava 3975d252bf68SShubhangi Shrivastava /* 3976d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3977d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3978d252bf68SShubhangi Shrivastava */ 3979d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3980d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3981d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3982d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3983d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3984d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3985d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3986d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3987d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3988d252bf68SShubhangi Shrivastava 3989a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3990e0a20ad7SShashank Sharma } 3991e0a20ad7SShashank Sharma 39922a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39932a57d9ccSImre Deak { 39942a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39952a57d9ccSImre Deak } 39962a57d9ccSImre Deak 39972a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39982a57d9ccSImre Deak { 39992a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 40002a57d9ccSImre Deak 40012a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 40022a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 40032a57d9ccSImre Deak 40042a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 40052a57d9ccSImre Deak 40062a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 40072a57d9ccSImre Deak } 40082a57d9ccSImre Deak 4009d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 4010d46da437SPaulo Zanoni { 4011fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 401282a28bcfSDaniel Vetter u32 mask; 4013d46da437SPaulo Zanoni 40146e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 4015692a04cfSDaniel Vetter return; 4016692a04cfSDaniel Vetter 40176e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 40185c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 40194ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 40205c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 40214ebc6509SDhinakaran Pandiyan else 40224ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 40238664281bSPaulo Zanoni 40243488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 4025d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 40262a57d9ccSImre Deak 40272a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 40282a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 40291a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 40302a57d9ccSImre Deak else 40312a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 4032d46da437SPaulo Zanoni } 4033d46da437SPaulo Zanoni 40340a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 40350a9a8c91SDaniel Vetter { 4036fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40370a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 40380a9a8c91SDaniel Vetter 40390a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 40400a9a8c91SDaniel Vetter 40410a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 40423c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 40430a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 4044772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 4045772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 40460a9a8c91SDaniel Vetter } 40470a9a8c91SDaniel Vetter 40480a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 40495db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 4050f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 40510a9a8c91SDaniel Vetter } else { 40520a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 40530a9a8c91SDaniel Vetter } 40540a9a8c91SDaniel Vetter 40553488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 40560a9a8c91SDaniel Vetter 4057b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 405878e68d36SImre Deak /* 405978e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 406078e68d36SImre Deak * itself is enabled/disabled. 406178e68d36SImre Deak */ 4062f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 40630a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 4064f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 4065f4e9af4fSAkash Goel } 40660a9a8c91SDaniel Vetter 4067f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 40683488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 40690a9a8c91SDaniel Vetter } 40700a9a8c91SDaniel Vetter } 40710a9a8c91SDaniel Vetter 4072f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 4073036a4a7dSZhenyu Wang { 4074fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40758e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40768e76f8dcSPaulo Zanoni 4077b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40788e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4079842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40808e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 408123bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 408223bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40838e76f8dcSPaulo Zanoni } else { 40848e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4085842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4086842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4087e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4088e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4089e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40908e76f8dcSPaulo Zanoni } 4091036a4a7dSZhenyu Wang 4092fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4093fc340442SDaniel Vetter gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 409454fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4095fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4096fc340442SDaniel Vetter } 4097fc340442SDaniel Vetter 40981ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4099036a4a7dSZhenyu Wang 4100622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4101622364b6SPaulo Zanoni 41023488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 4103036a4a7dSZhenyu Wang 41040a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 4105036a4a7dSZhenyu Wang 41061a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 41071a56b1a2SImre Deak 4108d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 41097fe0b973SKeith Packard 411050a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 41116005ce42SDaniel Vetter /* Enable PCU event interrupts 41126005ce42SDaniel Vetter * 41136005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 41144bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 41154bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4116d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4117fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4118d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4119f97108d1SJesse Barnes } 4120f97108d1SJesse Barnes 4121036a4a7dSZhenyu Wang return 0; 4122036a4a7dSZhenyu Wang } 4123036a4a7dSZhenyu Wang 4124f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4125f8b79e58SImre Deak { 412667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4127f8b79e58SImre Deak 4128f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4129f8b79e58SImre Deak return; 4130f8b79e58SImre Deak 4131f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4132f8b79e58SImre Deak 4133d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4134d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4135ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4136f8b79e58SImre Deak } 4137d6c69803SVille Syrjälä } 4138f8b79e58SImre Deak 4139f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4140f8b79e58SImre Deak { 414167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4142f8b79e58SImre Deak 4143f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4144f8b79e58SImre Deak return; 4145f8b79e58SImre Deak 4146f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4147f8b79e58SImre Deak 4148950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4149ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4150f8b79e58SImre Deak } 4151f8b79e58SImre Deak 41520e6c9a9eSVille Syrjälä 41530e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 41540e6c9a9eSVille Syrjälä { 4155fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41560e6c9a9eSVille Syrjälä 41570a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 41587e231dbeSJesse Barnes 4159ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 41609918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4161ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4162ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4163ad22d106SVille Syrjälä 41647e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 416534c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 416620afbda2SDaniel Vetter 416720afbda2SDaniel Vetter return 0; 416820afbda2SDaniel Vetter } 416920afbda2SDaniel Vetter 4170abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4171abd58f01SBen Widawsky { 4172abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4173abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 4174abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 417573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 417673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 417773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 4178abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 417973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 418073d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 418173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 4182abd58f01SBen Widawsky 0, 418373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 418473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 4185abd58f01SBen Widawsky }; 4186abd58f01SBen Widawsky 418798735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 418898735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 418998735739STvrtko Ursulin 4190f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4191f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 41929a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 41939a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 419478e68d36SImre Deak /* 419578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 419626705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 419778e68d36SImre Deak */ 4198f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 41999a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4200abd58f01SBen Widawsky } 4201abd58f01SBen Widawsky 4202abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4203abd58f01SBen Widawsky { 4204770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4205770de83dSDamien Lespiau uint32_t de_pipe_enables; 42063a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 42073a3b3c7dSVille Syrjälä u32 de_port_enables; 4208df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 42093a3b3c7dSVille Syrjälä enum pipe pipe; 4210770de83dSDamien Lespiau 4211df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4212df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4213df0d28c1SDhinakaran Pandiyan 4214bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4215842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 42163a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 421788e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4218cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 42193a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 42203a3b3c7dSVille Syrjälä } else { 4221842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 42223a3b3c7dSVille Syrjälä } 4223770de83dSDamien Lespiau 4224bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4225bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4226bb187e93SJames Ausmus 42279bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4228a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4229a324fcacSRodrigo Vivi 4230770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4231770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4232770de83dSDamien Lespiau 42333a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4234cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4235a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4236a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 42373a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 42383a3b3c7dSVille Syrjälä 4239e04f7eceSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 424054fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4241e04f7eceSVille Syrjälä 42420a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 42430a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4244abd58f01SBen Widawsky 4245f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4246813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4247813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 4248813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 424935079899SPaulo Zanoni de_pipe_enables); 42500a195c02SMika Kahola } 4251abd58f01SBen Widawsky 42523488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 42533488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 42542a57d9ccSImre Deak 4255121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4256121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4257b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4258b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4259121e758eSDhinakaran Pandiyan 4260121e758eSDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables); 4261121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4262121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42632a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4264121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42651a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4266abd58f01SBen Widawsky } 4267121e758eSDhinakaran Pandiyan } 4268abd58f01SBen Widawsky 4269abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4270abd58f01SBen Widawsky { 4271fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4272abd58f01SBen Widawsky 42736e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4274622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4275622364b6SPaulo Zanoni 4276abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4277abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4278abd58f01SBen Widawsky 42796e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4280abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4281abd58f01SBen Widawsky 4282e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 4283abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 4284abd58f01SBen Widawsky 4285abd58f01SBen Widawsky return 0; 4286abd58f01SBen Widawsky } 4287abd58f01SBen Widawsky 428851951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 428951951ae7SMika Kuoppala { 429051951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 429151951ae7SMika Kuoppala 429251951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 429351951ae7SMika Kuoppala 429451951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 429551951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 429651951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 429751951ae7SMika Kuoppala 429851951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 429951951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 430051951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 430151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 430251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 430351951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 430451951ae7SMika Kuoppala 4305d02b98b8SOscar Mateo /* 4306d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4307d02b98b8SOscar Mateo * is enabled/disabled. 4308d02b98b8SOscar Mateo */ 4309d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4310d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4311d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4312d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 431351951ae7SMika Kuoppala } 431451951ae7SMika Kuoppala 431531604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 431631604222SAnusha Srivatsa { 431731604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 431831604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 431931604222SAnusha Srivatsa 432031604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 432131604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 432231604222SAnusha Srivatsa POSTING_READ(SDEIER); 432331604222SAnusha Srivatsa 432431604222SAnusha Srivatsa gen3_assert_iir_is_zero(dev_priv, SDEIIR); 432531604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 432631604222SAnusha Srivatsa 432731604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 432831604222SAnusha Srivatsa } 432931604222SAnusha Srivatsa 433051951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 433151951ae7SMika Kuoppala { 433251951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4333df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 433451951ae7SMika Kuoppala 433531604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 433631604222SAnusha Srivatsa icp_irq_postinstall(dev); 433731604222SAnusha Srivatsa 433851951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 433951951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 434051951ae7SMika Kuoppala 4341df0d28c1SDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4342df0d28c1SDhinakaran Pandiyan 434351951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 434451951ae7SMika Kuoppala 434551951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 434651951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 434751951ae7SMika Kuoppala 434851951ae7SMika Kuoppala return 0; 434951951ae7SMika Kuoppala } 435051951ae7SMika Kuoppala 435143f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 435243f328d7SVille Syrjälä { 4353fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 435443f328d7SVille Syrjälä 435543f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 435643f328d7SVille Syrjälä 4357ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 43589918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4359ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4360ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4361ad22d106SVille Syrjälä 4362e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 436343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 436443f328d7SVille Syrjälä 436543f328d7SVille Syrjälä return 0; 436643f328d7SVille Syrjälä } 436743f328d7SVille Syrjälä 43686bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4369c2798b19SChris Wilson { 4370fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4371c2798b19SChris Wilson 437244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 437344d9241eSVille Syrjälä 4374d420a50cSVille Syrjälä I915_WRITE16(HWSTAM, 0xffff); 4375d420a50cSVille Syrjälä 4376e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 4377c2798b19SChris Wilson } 4378c2798b19SChris Wilson 4379c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4380c2798b19SChris Wilson { 4381fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4382e9e9848aSVille Syrjälä u16 enable_mask; 4383c2798b19SChris Wilson 4384045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4385045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4386c2798b19SChris Wilson 4387c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4388c2798b19SChris Wilson dev_priv->irq_mask = 4389c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4390*16659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4391*16659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4392c2798b19SChris Wilson 4393e9e9848aSVille Syrjälä enable_mask = 4394c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4395c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4396*16659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4397e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4398e9e9848aSVille Syrjälä 4399e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4400c2798b19SChris Wilson 4401379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4402379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4403d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4404755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4405755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4406d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4407379ef82dSDaniel Vetter 4408c2798b19SChris Wilson return 0; 4409c2798b19SChris Wilson } 4410c2798b19SChris Wilson 441178c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv, 441278c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 441378c357ddSVille Syrjälä { 441478c357ddSVille Syrjälä u16 emr; 441578c357ddSVille Syrjälä 441678c357ddSVille Syrjälä *eir = I915_READ16(EIR); 441778c357ddSVille Syrjälä 441878c357ddSVille Syrjälä if (*eir) 441978c357ddSVille Syrjälä I915_WRITE16(EIR, *eir); 442078c357ddSVille Syrjälä 442178c357ddSVille Syrjälä *eir_stuck = I915_READ16(EIR); 442278c357ddSVille Syrjälä if (*eir_stuck == 0) 442378c357ddSVille Syrjälä return; 442478c357ddSVille Syrjälä 442578c357ddSVille Syrjälä /* 442678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 442778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 442878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 442978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 443078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 443178c357ddSVille Syrjälä * cleared except by handling the underlying error 443278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 443378c357ddSVille Syrjälä * remains set. 443478c357ddSVille Syrjälä */ 443578c357ddSVille Syrjälä emr = I915_READ16(EMR); 443678c357ddSVille Syrjälä I915_WRITE16(EMR, 0xffff); 443778c357ddSVille Syrjälä I915_WRITE16(EMR, emr | *eir_stuck); 443878c357ddSVille Syrjälä } 443978c357ddSVille Syrjälä 444078c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 444178c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 444278c357ddSVille Syrjälä { 444378c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 444478c357ddSVille Syrjälä 444578c357ddSVille Syrjälä if (eir_stuck) 444678c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 444778c357ddSVille Syrjälä } 444878c357ddSVille Syrjälä 444978c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 445078c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 445178c357ddSVille Syrjälä { 445278c357ddSVille Syrjälä u32 emr; 445378c357ddSVille Syrjälä 445478c357ddSVille Syrjälä *eir = I915_READ(EIR); 445578c357ddSVille Syrjälä 445678c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 445778c357ddSVille Syrjälä 445878c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 445978c357ddSVille Syrjälä if (*eir_stuck == 0) 446078c357ddSVille Syrjälä return; 446178c357ddSVille Syrjälä 446278c357ddSVille Syrjälä /* 446378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 446478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 446578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 446678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 446778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 446878c357ddSVille Syrjälä * cleared except by handling the underlying error 446978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 447078c357ddSVille Syrjälä * remains set. 447178c357ddSVille Syrjälä */ 447278c357ddSVille Syrjälä emr = I915_READ(EMR); 447378c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 447478c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 447578c357ddSVille Syrjälä } 447678c357ddSVille Syrjälä 447778c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 447878c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 447978c357ddSVille Syrjälä { 448078c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 448178c357ddSVille Syrjälä 448278c357ddSVille Syrjälä if (eir_stuck) 448378c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 448478c357ddSVille Syrjälä } 448578c357ddSVille Syrjälä 4486ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4487c2798b19SChris Wilson { 448845a83f84SDaniel Vetter struct drm_device *dev = arg; 4489fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4490af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4491c2798b19SChris Wilson 44922dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44932dd2a883SImre Deak return IRQ_NONE; 44942dd2a883SImre Deak 44951f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44961f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44971f814dacSImre Deak 4498af722d28SVille Syrjälä do { 4499af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 450078c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4501af722d28SVille Syrjälä u16 iir; 4502af722d28SVille Syrjälä 4503c2798b19SChris Wilson iir = I915_READ16(IIR); 4504c2798b19SChris Wilson if (iir == 0) 4505af722d28SVille Syrjälä break; 4506c2798b19SChris Wilson 4507af722d28SVille Syrjälä ret = IRQ_HANDLED; 4508c2798b19SChris Wilson 4509eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4510eb64343cSVille Syrjälä * signalled in iir */ 4511eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4512c2798b19SChris Wilson 451378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 451478c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 451578c357ddSVille Syrjälä 4516fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 4517c2798b19SChris Wilson 4518c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 45193b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4520c2798b19SChris Wilson 452178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 452278c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4523af722d28SVille Syrjälä 4524eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4525af722d28SVille Syrjälä } while (0); 4526c2798b19SChris Wilson 45271f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 45281f814dacSImre Deak 45291f814dacSImre Deak return ret; 4530c2798b19SChris Wilson } 4531c2798b19SChris Wilson 45326bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4533a266c7d5SChris Wilson { 4534fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4535a266c7d5SChris Wilson 453656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 45370706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4538a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4539a266c7d5SChris Wilson } 4540a266c7d5SChris Wilson 454144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 454244d9241eSVille Syrjälä 4543d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 454444d9241eSVille Syrjälä 4545ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4546a266c7d5SChris Wilson } 4547a266c7d5SChris Wilson 4548a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4549a266c7d5SChris Wilson { 4550fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 455138bde180SChris Wilson u32 enable_mask; 4552a266c7d5SChris Wilson 4553045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4554045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 455538bde180SChris Wilson 455638bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 455738bde180SChris Wilson dev_priv->irq_mask = 455838bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 455938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4560*16659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4561*16659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 456238bde180SChris Wilson 456338bde180SChris Wilson enable_mask = 456438bde180SChris Wilson I915_ASLE_INTERRUPT | 456538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 456638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4567*16659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 456838bde180SChris Wilson I915_USER_INTERRUPT; 456938bde180SChris Wilson 457056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4571a266c7d5SChris Wilson /* Enable in IER... */ 4572a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4573a266c7d5SChris Wilson /* and unmask in IMR */ 4574a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4575a266c7d5SChris Wilson } 4576a266c7d5SChris Wilson 4577ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4578a266c7d5SChris Wilson 4579379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4580379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4581d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4582755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4583755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4584d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4585379ef82dSDaniel Vetter 4586c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4587c30bb1fdSVille Syrjälä 458820afbda2SDaniel Vetter return 0; 458920afbda2SDaniel Vetter } 459020afbda2SDaniel Vetter 4591ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4592a266c7d5SChris Wilson { 459345a83f84SDaniel Vetter struct drm_device *dev = arg; 4594fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4595af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4596a266c7d5SChris Wilson 45972dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 45982dd2a883SImre Deak return IRQ_NONE; 45992dd2a883SImre Deak 46001f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46011f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 46021f814dacSImre Deak 460338bde180SChris Wilson do { 4604eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 460578c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4606af722d28SVille Syrjälä u32 hotplug_status = 0; 4607af722d28SVille Syrjälä u32 iir; 4608a266c7d5SChris Wilson 4609af722d28SVille Syrjälä iir = I915_READ(IIR); 4610af722d28SVille Syrjälä if (iir == 0) 4611af722d28SVille Syrjälä break; 4612af722d28SVille Syrjälä 4613af722d28SVille Syrjälä ret = IRQ_HANDLED; 4614af722d28SVille Syrjälä 4615af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4616af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4617af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4618a266c7d5SChris Wilson 4619eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4620eb64343cSVille Syrjälä * signalled in iir */ 4621eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4622a266c7d5SChris Wilson 462378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 462478c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 462578c357ddSVille Syrjälä 4626fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4627a266c7d5SChris Wilson 4628a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 46293b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4630a266c7d5SChris Wilson 463178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 463278c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4633a266c7d5SChris Wilson 4634af722d28SVille Syrjälä if (hotplug_status) 4635af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4636af722d28SVille Syrjälä 4637af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4638af722d28SVille Syrjälä } while (0); 4639a266c7d5SChris Wilson 46401f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 46411f814dacSImre Deak 4642a266c7d5SChris Wilson return ret; 4643a266c7d5SChris Wilson } 4644a266c7d5SChris Wilson 46456bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4646a266c7d5SChris Wilson { 4647fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4648a266c7d5SChris Wilson 46490706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4650a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4651a266c7d5SChris Wilson 465244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 465344d9241eSVille Syrjälä 4654d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 465544d9241eSVille Syrjälä 4656ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4657a266c7d5SChris Wilson } 4658a266c7d5SChris Wilson 4659a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4660a266c7d5SChris Wilson { 4661fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4662bbba0a97SChris Wilson u32 enable_mask; 4663a266c7d5SChris Wilson u32 error_mask; 4664a266c7d5SChris Wilson 4665045cebd2SVille Syrjälä /* 4666045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4667045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4668045cebd2SVille Syrjälä */ 4669045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4670045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4671045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4672045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4673045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4674045cebd2SVille Syrjälä } else { 4675045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4676045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4677045cebd2SVille Syrjälä } 4678045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4679045cebd2SVille Syrjälä 4680a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4681c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4682c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4683adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4684bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4685bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 468678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4687bbba0a97SChris Wilson 4688c30bb1fdSVille Syrjälä enable_mask = 4689c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4690c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4691c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4692c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 469378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4694c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4695bbba0a97SChris Wilson 469691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4697bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4698a266c7d5SChris Wilson 4699c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4700c30bb1fdSVille Syrjälä 4701b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4702b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4703d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4704755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4705755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4706755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4707d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4708a266c7d5SChris Wilson 470991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 471020afbda2SDaniel Vetter 471120afbda2SDaniel Vetter return 0; 471220afbda2SDaniel Vetter } 471320afbda2SDaniel Vetter 471491d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 471520afbda2SDaniel Vetter { 471620afbda2SDaniel Vetter u32 hotplug_en; 471720afbda2SDaniel Vetter 471867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4719b5ea2d56SDaniel Vetter 4720adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4721e5868a31SEgbert Eich /* enable bits are the same for all generations */ 472291d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4723a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4724a266c7d5SChris Wilson to generate a spurious hotplug event about three 4725a266c7d5SChris Wilson seconds later. So just do it once. 4726a266c7d5SChris Wilson */ 472791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4728a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4729a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4730a266c7d5SChris Wilson 4731a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 47320706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4733f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4734f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4735f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 47360706f17cSEgbert Eich hotplug_en); 4737a266c7d5SChris Wilson } 4738a266c7d5SChris Wilson 4739ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4740a266c7d5SChris Wilson { 474145a83f84SDaniel Vetter struct drm_device *dev = arg; 4742fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4743af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4744a266c7d5SChris Wilson 47452dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 47462dd2a883SImre Deak return IRQ_NONE; 47472dd2a883SImre Deak 47481f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 47491f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 47501f814dacSImre Deak 4751af722d28SVille Syrjälä do { 4752eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 475378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4754af722d28SVille Syrjälä u32 hotplug_status = 0; 4755af722d28SVille Syrjälä u32 iir; 47562c8ba29fSChris Wilson 4757af722d28SVille Syrjälä iir = I915_READ(IIR); 4758af722d28SVille Syrjälä if (iir == 0) 4759af722d28SVille Syrjälä break; 4760af722d28SVille Syrjälä 4761af722d28SVille Syrjälä ret = IRQ_HANDLED; 4762af722d28SVille Syrjälä 4763af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4764af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4765a266c7d5SChris Wilson 4766eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4767eb64343cSVille Syrjälä * signalled in iir */ 4768eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4769a266c7d5SChris Wilson 477078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 477178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 477278c357ddSVille Syrjälä 4773fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4774a266c7d5SChris Wilson 4775a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 47763b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4777af722d28SVille Syrjälä 4778a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 47793b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4780a266c7d5SChris Wilson 478178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 478278c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4783515ac2bbSDaniel Vetter 4784af722d28SVille Syrjälä if (hotplug_status) 4785af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4786af722d28SVille Syrjälä 4787af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4788af722d28SVille Syrjälä } while (0); 4789a266c7d5SChris Wilson 47901f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 47911f814dacSImre Deak 4792a266c7d5SChris Wilson return ret; 4793a266c7d5SChris Wilson } 4794a266c7d5SChris Wilson 4795fca52a55SDaniel Vetter /** 4796fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4797fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4798fca52a55SDaniel Vetter * 4799fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4800fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4801fca52a55SDaniel Vetter */ 4802b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4803f71d4af4SJesse Barnes { 480491c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4805562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4806cefcff8fSJoonas Lahtinen int i; 48078b2e326dSChris Wilson 480877913b39SJani Nikula intel_hpd_init_work(dev_priv); 480977913b39SJani Nikula 4810562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4811cefcff8fSJoonas Lahtinen 4812a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4813cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4814cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 48158b2e326dSChris Wilson 48164805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 481726705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 481826705e20SSagar Arun Kamble 4819a6706b45SDeepak S /* Let's track the enabled rps events */ 4820666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 48216c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4822e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 482331685c25SDeepak S else 4824a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4825a6706b45SDeepak S 4826562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 48271800ad25SSagar Arun Kamble 48281800ad25SSagar Arun Kamble /* 4829acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 48301800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 48311800ad25SSagar Arun Kamble * 48321800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 48331800ad25SSagar Arun Kamble */ 4834bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4835562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 48361800ad25SSagar Arun Kamble 4837bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4838562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 48391800ad25SSagar Arun Kamble 4840b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 48414194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 48424cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4843bca2bf2aSPandiyan, Dhinakaran } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 4844f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4845fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4846391f75e2SVille Syrjälä } else { 4847391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4848391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4849f71d4af4SJesse Barnes } 4850f71d4af4SJesse Barnes 485121da2700SVille Syrjälä /* 485221da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 485321da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 485421da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 485521da2700SVille Syrjälä */ 4856b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 485721da2700SVille Syrjälä dev->vblank_disable_immediate = true; 485821da2700SVille Syrjälä 4859262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4860262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4861262fd485SChris Wilson * special care to avoid writing any of the display block registers 4862262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4863262fd485SChris Wilson * in this case to the runtime pm. 4864262fd485SChris Wilson */ 4865262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4866262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4867262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4868262fd485SChris Wilson 4869317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4870317eaa95SLyude 48711bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4872f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4873f71d4af4SJesse Barnes 4874b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 487543f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 48766bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 487743f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 48786bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 487986e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 488086e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 488143f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4882b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 48837e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 48846bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 48857e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 48866bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 488786e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 488886e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4889fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 489051951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 489151951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 489251951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 489351951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 489451951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 489551951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 489651951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4897121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4898bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4899abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4900723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4901abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 49026bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4903abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4904abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4905cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4906e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 49077b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 49087b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 49096dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 49106dbf30ceSVille Syrjälä else 49113a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 49126e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4913f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4914723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4915f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 49166bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4917f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4918f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4919e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4920f71d4af4SJesse Barnes } else { 49217e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 49226bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4923c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4924c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 49256bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 492686e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 492786e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 49287e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 49296bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4930a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 49316bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4932a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 493386e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 493486e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4935c2798b19SChris Wilson } else { 49366bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4937a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 49386bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4939a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 494086e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 494186e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4942c2798b19SChris Wilson } 4943778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4944778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4945f71d4af4SJesse Barnes } 4946f71d4af4SJesse Barnes } 494720afbda2SDaniel Vetter 4948fca52a55SDaniel Vetter /** 4949cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4950cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4951cefcff8fSJoonas Lahtinen * 4952cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4953cefcff8fSJoonas Lahtinen */ 4954cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4955cefcff8fSJoonas Lahtinen { 4956cefcff8fSJoonas Lahtinen int i; 4957cefcff8fSJoonas Lahtinen 4958cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4959cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4960cefcff8fSJoonas Lahtinen } 4961cefcff8fSJoonas Lahtinen 4962cefcff8fSJoonas Lahtinen /** 4963fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4964fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4965fca52a55SDaniel Vetter * 4966fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4967fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4968fca52a55SDaniel Vetter * 4969fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4970fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4971fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4972fca52a55SDaniel Vetter */ 49732aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 49742aeb7d3aSDaniel Vetter { 49752aeb7d3aSDaniel Vetter /* 49762aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 49772aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 49782aeb7d3aSDaniel Vetter * special cases in our ordering checks. 49792aeb7d3aSDaniel Vetter */ 4980ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 49812aeb7d3aSDaniel Vetter 498291c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 49832aeb7d3aSDaniel Vetter } 49842aeb7d3aSDaniel Vetter 4985fca52a55SDaniel Vetter /** 4986fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4987fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4988fca52a55SDaniel Vetter * 4989fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4990fca52a55SDaniel Vetter * resources acquired in the init functions. 4991fca52a55SDaniel Vetter */ 49922aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 49932aeb7d3aSDaniel Vetter { 499491c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 49952aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4996ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 49972aeb7d3aSDaniel Vetter } 49982aeb7d3aSDaniel Vetter 4999fca52a55SDaniel Vetter /** 5000fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 5001fca52a55SDaniel Vetter * @dev_priv: i915 device instance 5002fca52a55SDaniel Vetter * 5003fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 5004fca52a55SDaniel Vetter * pm and the system suspend/resume code. 5005fca52a55SDaniel Vetter */ 5006b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 5007c67a470bSPaulo Zanoni { 500891c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 5009ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 501091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 5011c67a470bSPaulo Zanoni } 5012c67a470bSPaulo Zanoni 5013fca52a55SDaniel Vetter /** 5014fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 5015fca52a55SDaniel Vetter * @dev_priv: i915 device instance 5016fca52a55SDaniel Vetter * 5017fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 5018fca52a55SDaniel Vetter * pm and the system suspend/resume code. 5019fca52a55SDaniel Vetter */ 5020b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 5021c67a470bSPaulo Zanoni { 5022ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 502391c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 502491c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 5025c67a470bSPaulo Zanoni } 5026