xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 15a17aae5f803551981a7acc6a4058b247a7452c)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
935c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
945c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
955c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
965c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
975c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
985c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1005c502442SPaulo Zanoni } while (0)
1015c502442SPaulo Zanoni 
102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
103a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1045c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
105a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1065c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1085c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1095c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
110a9d356a6SPaulo Zanoni } while (0)
111a9d356a6SPaulo Zanoni 
112337ba017SPaulo Zanoni /*
113337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114337ba017SPaulo Zanoni  */
115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
117337ba017SPaulo Zanoni 	if (val) { \
118337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119337ba017SPaulo Zanoni 		     (reg), val); \
120337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
121337ba017SPaulo Zanoni 		POSTING_READ(reg); \
122337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
123337ba017SPaulo Zanoni 		POSTING_READ(reg); \
124337ba017SPaulo Zanoni 	} \
125337ba017SPaulo Zanoni } while (0)
126337ba017SPaulo Zanoni 
12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1307d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1317d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13235079899SPaulo Zanoni } while (0)
13335079899SPaulo Zanoni 
13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
13635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1377d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1387d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
13935079899SPaulo Zanoni } while (0)
14035079899SPaulo Zanoni 
141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142c9a9a268SImre Deak 
143036a4a7dSZhenyu Wang /* For display hotplug interrupt */
14447339cd9SDaniel Vetter void
1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146036a4a7dSZhenyu Wang {
1474bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1484bc9d430SDaniel Vetter 
1499df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150c67a470bSPaulo Zanoni 		return;
151c67a470bSPaulo Zanoni 
1521ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1531ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1541ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1553143a2bfSChris Wilson 		POSTING_READ(DEIMR);
156036a4a7dSZhenyu Wang 	}
157036a4a7dSZhenyu Wang }
158036a4a7dSZhenyu Wang 
15947339cd9SDaniel Vetter void
1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161036a4a7dSZhenyu Wang {
1624bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1634bc9d430SDaniel Vetter 
16406ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165c67a470bSPaulo Zanoni 		return;
166c67a470bSPaulo Zanoni 
1671ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1681ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1691ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1703143a2bfSChris Wilson 		POSTING_READ(DEIMR);
171036a4a7dSZhenyu Wang 	}
172036a4a7dSZhenyu Wang }
173036a4a7dSZhenyu Wang 
17443eaea13SPaulo Zanoni /**
17543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
17643eaea13SPaulo Zanoni  * @dev_priv: driver private
17743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
17843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
17943eaea13SPaulo Zanoni  */
18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18343eaea13SPaulo Zanoni {
18443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
18543eaea13SPaulo Zanoni 
186*15a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
187*15a17aaeSDaniel Vetter 
1889df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
189c67a470bSPaulo Zanoni 		return;
190c67a470bSPaulo Zanoni 
19143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19343eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19443eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
19543eaea13SPaulo Zanoni }
19643eaea13SPaulo Zanoni 
197480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19843eaea13SPaulo Zanoni {
19943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20043eaea13SPaulo Zanoni }
20143eaea13SPaulo Zanoni 
202480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20343eaea13SPaulo Zanoni {
20443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
20543eaea13SPaulo Zanoni }
20643eaea13SPaulo Zanoni 
207b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208b900b949SImre Deak {
209b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210b900b949SImre Deak }
211b900b949SImre Deak 
212a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213a72fbc3aSImre Deak {
214a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215a72fbc3aSImre Deak }
216a72fbc3aSImre Deak 
217b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218b900b949SImre Deak {
219b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220b900b949SImre Deak }
221b900b949SImre Deak 
222edbfdb45SPaulo Zanoni /**
223edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
224edbfdb45SPaulo Zanoni   * @dev_priv: driver private
225edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
226edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
227edbfdb45SPaulo Zanoni   */
228edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
230edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
231edbfdb45SPaulo Zanoni {
232605cd25bSPaulo Zanoni 	uint32_t new_val;
233edbfdb45SPaulo Zanoni 
234*15a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
235*15a17aaeSDaniel Vetter 
236edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
237edbfdb45SPaulo Zanoni 
238605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
239f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
240f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
241f52ecbcfSPaulo Zanoni 
242605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
243605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
244a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
246edbfdb45SPaulo Zanoni 	}
247f52ecbcfSPaulo Zanoni }
248edbfdb45SPaulo Zanoni 
249480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
250edbfdb45SPaulo Zanoni {
2519939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2529939fba2SImre Deak 		return;
2539939fba2SImre Deak 
254edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
255edbfdb45SPaulo Zanoni }
256edbfdb45SPaulo Zanoni 
2579939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2589939fba2SImre Deak 				  uint32_t mask)
2599939fba2SImre Deak {
2609939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2619939fba2SImre Deak }
2629939fba2SImre Deak 
263480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
264edbfdb45SPaulo Zanoni {
2659939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2669939fba2SImre Deak 		return;
2679939fba2SImre Deak 
2689939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
269edbfdb45SPaulo Zanoni }
270edbfdb45SPaulo Zanoni 
2713cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2723cc134e3SImre Deak {
2733cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2743cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2753cc134e3SImre Deak 
2763cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2773cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2783cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2793cc134e3SImre Deak 	POSTING_READ(reg);
2803cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2813cc134e3SImre Deak }
2823cc134e3SImre Deak 
283b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
284b900b949SImre Deak {
285b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
286b900b949SImre Deak 
287b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
288b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2893cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
290d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
291b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
292b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
293b900b949SImre Deak }
294b900b949SImre Deak 
295b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
296b900b949SImre Deak {
297b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
298b900b949SImre Deak 
299d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
300d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
301d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
302d4d70aa5SImre Deak 
303d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
304d4d70aa5SImre Deak 
3059939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3069939fba2SImre Deak 
307b900b949SImre Deak 	I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ?
308b900b949SImre Deak 		   ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0);
3099939fba2SImre Deak 
3109939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
311b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
312b900b949SImre Deak 				~dev_priv->pm_rps_events);
313b900b949SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3149939fba2SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3159939fba2SImre Deak 
3169939fba2SImre Deak 	dev_priv->rps.pm_iir = 0;
3179939fba2SImre Deak 
3189939fba2SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
319b900b949SImre Deak }
320b900b949SImre Deak 
3210961021aSBen Widawsky /**
322fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
323fee884edSDaniel Vetter  * @dev_priv: driver private
324fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
325fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
326fee884edSDaniel Vetter  */
32747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
328fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
329fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
330fee884edSDaniel Vetter {
331fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
332fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
333fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
334fee884edSDaniel Vetter 
335*15a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
336*15a17aaeSDaniel Vetter 
337fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
338fee884edSDaniel Vetter 
3399df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
340c67a470bSPaulo Zanoni 		return;
341c67a470bSPaulo Zanoni 
342fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
343fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
344fee884edSDaniel Vetter }
3458664281bSPaulo Zanoni 
346b5ea642aSDaniel Vetter static void
347755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
348755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3497c463586SKeith Packard {
3509db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
351755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3527c463586SKeith Packard 
353b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
354d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
355b79480baSDaniel Vetter 
35604feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
35704feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
35804feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
35904feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
360755e9019SImre Deak 		return;
361755e9019SImre Deak 
362755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
36346c06a30SVille Syrjälä 		return;
36446c06a30SVille Syrjälä 
36591d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
36691d181ddSImre Deak 
3677c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
368755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
36946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3703143a2bfSChris Wilson 	POSTING_READ(reg);
3717c463586SKeith Packard }
3727c463586SKeith Packard 
373b5ea642aSDaniel Vetter static void
374755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
375755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
3767c463586SKeith Packard {
3779db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
378755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3797c463586SKeith Packard 
380b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
381d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
382b79480baSDaniel Vetter 
38304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
38404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
38504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
38604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
38746c06a30SVille Syrjälä 		return;
38846c06a30SVille Syrjälä 
389755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
390755e9019SImre Deak 		return;
391755e9019SImre Deak 
39291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
39391d181ddSImre Deak 
394755e9019SImre Deak 	pipestat &= ~enable_mask;
39546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3963143a2bfSChris Wilson 	POSTING_READ(reg);
3977c463586SKeith Packard }
3987c463586SKeith Packard 
39910c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
40010c59c51SImre Deak {
40110c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
40210c59c51SImre Deak 
40310c59c51SImre Deak 	/*
404724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
405724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
40610c59c51SImre Deak 	 */
40710c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
40810c59c51SImre Deak 		return 0;
409724a6905SVille Syrjälä 	/*
410724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
411724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
412724a6905SVille Syrjälä 	 */
413724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
414724a6905SVille Syrjälä 		return 0;
41510c59c51SImre Deak 
41610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
41710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
41810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
41910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
42010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
42110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
42210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
42310c59c51SImre Deak 
42410c59c51SImre Deak 	return enable_mask;
42510c59c51SImre Deak }
42610c59c51SImre Deak 
427755e9019SImre Deak void
428755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
429755e9019SImre Deak 		     u32 status_mask)
430755e9019SImre Deak {
431755e9019SImre Deak 	u32 enable_mask;
432755e9019SImre Deak 
43310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
43410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
43510c59c51SImre Deak 							   status_mask);
43610c59c51SImre Deak 	else
437755e9019SImre Deak 		enable_mask = status_mask << 16;
438755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
439755e9019SImre Deak }
440755e9019SImre Deak 
441755e9019SImre Deak void
442755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
443755e9019SImre Deak 		      u32 status_mask)
444755e9019SImre Deak {
445755e9019SImre Deak 	u32 enable_mask;
446755e9019SImre Deak 
44710c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
44810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
44910c59c51SImre Deak 							   status_mask);
45010c59c51SImre Deak 	else
451755e9019SImre Deak 		enable_mask = status_mask << 16;
452755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
453755e9019SImre Deak }
454755e9019SImre Deak 
455c0e09200SDave Airlie /**
456f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
45701c66889SZhao Yakui  */
458f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
45901c66889SZhao Yakui {
4602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4611ec14ad3SChris Wilson 
462f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
463f49e38ddSJani Nikula 		return;
464f49e38ddSJani Nikula 
46513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
46601c66889SZhao Yakui 
467755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
468a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4693b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
470755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4711ec14ad3SChris Wilson 
47213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
47301c66889SZhao Yakui }
47401c66889SZhao Yakui 
47501c66889SZhao Yakui /**
4760a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4770a3e67a4SJesse Barnes  * @dev: DRM device
4780a3e67a4SJesse Barnes  * @pipe: pipe to check
4790a3e67a4SJesse Barnes  *
4800a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
4810a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
4820a3e67a4SJesse Barnes  * before reading such registers if unsure.
4830a3e67a4SJesse Barnes  */
4840a3e67a4SJesse Barnes static int
4850a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
4860a3e67a4SJesse Barnes {
4872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
488702e7a56SPaulo Zanoni 
489a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
490a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
491a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
49371f8ba6bSPaulo Zanoni 
494a01025afSDaniel Vetter 		return intel_crtc->active;
495a01025afSDaniel Vetter 	} else {
496a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
497a01025afSDaniel Vetter 	}
4980a3e67a4SJesse Barnes }
4990a3e67a4SJesse Barnes 
500f75f3746SVille Syrjälä /*
501f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
502f75f3746SVille Syrjälä  * around the vertical blanking period.
503f75f3746SVille Syrjälä  *
504f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
505f75f3746SVille Syrjälä  *  vblank_start >= 3
506f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
507f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
508f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
509f75f3746SVille Syrjälä  *
510f75f3746SVille Syrjälä  *           start of vblank:
511f75f3746SVille Syrjälä  *           latch double buffered registers
512f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
513f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
514f75f3746SVille Syrjälä  *           |
515f75f3746SVille Syrjälä  *           |          frame start:
516f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
517f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
518f75f3746SVille Syrjälä  *           |          |
519f75f3746SVille Syrjälä  *           |          |  start of vsync:
520f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
521f75f3746SVille Syrjälä  *           |          |  |
522f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
523f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
524f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
525f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
526f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529f75f3746SVille Syrjälä  *       |          |                                         |
530f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
531f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
532f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
533f75f3746SVille Syrjälä  *
534f75f3746SVille Syrjälä  * x  = horizontal active
535f75f3746SVille Syrjälä  * _  = horizontal blanking
536f75f3746SVille Syrjälä  * hs = horizontal sync
537f75f3746SVille Syrjälä  * va = vertical active
538f75f3746SVille Syrjälä  * vb = vertical blanking
539f75f3746SVille Syrjälä  * vs = vertical sync
540f75f3746SVille Syrjälä  * vbs = vblank_start (number)
541f75f3746SVille Syrjälä  *
542f75f3746SVille Syrjälä  * Summary:
543f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
544f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
545f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
546f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
547f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
548f75f3746SVille Syrjälä  */
549f75f3746SVille Syrjälä 
5504cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5514cdb83ecSVille Syrjälä {
5524cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5534cdb83ecSVille Syrjälä 	return 0;
5544cdb83ecSVille Syrjälä }
5554cdb83ecSVille Syrjälä 
55642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
55742f52ef8SKeith Packard  * we use as a pipe index
55842f52ef8SKeith Packard  */
559f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5600a3e67a4SJesse Barnes {
5612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5620a3e67a4SJesse Barnes 	unsigned long high_frame;
5630a3e67a4SJesse Barnes 	unsigned long low_frame;
5640b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
5650a3e67a4SJesse Barnes 
5660a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
56744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5689db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5690a3e67a4SJesse Barnes 		return 0;
5700a3e67a4SJesse Barnes 	}
5710a3e67a4SJesse Barnes 
572391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
573391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
574391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
575391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
576391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
577391f75e2SVille Syrjälä 
5780b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
5790b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
5800b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
5810b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5820b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
583391f75e2SVille Syrjälä 	} else {
584a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
585391f75e2SVille Syrjälä 
586391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
5870b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
588391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
5890b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
5900b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
5910b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
592391f75e2SVille Syrjälä 	}
593391f75e2SVille Syrjälä 
5940b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5950b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5960b2a8e09SVille Syrjälä 
5970b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5980b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5990b2a8e09SVille Syrjälä 
6009db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6019db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6025eddb70bSChris Wilson 
6030a3e67a4SJesse Barnes 	/*
6040a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6050a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6060a3e67a4SJesse Barnes 	 * register.
6070a3e67a4SJesse Barnes 	 */
6080a3e67a4SJesse Barnes 	do {
6095eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
610391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6115eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6120a3e67a4SJesse Barnes 	} while (high1 != high2);
6130a3e67a4SJesse Barnes 
6145eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
615391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6165eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
617391f75e2SVille Syrjälä 
618391f75e2SVille Syrjälä 	/*
619391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
620391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
621391f75e2SVille Syrjälä 	 * counter against vblank start.
622391f75e2SVille Syrjälä 	 */
623edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6240a3e67a4SJesse Barnes }
6250a3e67a4SJesse Barnes 
626f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6279880b7a5SJesse Barnes {
6282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6299db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6309880b7a5SJesse Barnes 
6319880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
63244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6339db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6349880b7a5SJesse Barnes 		return 0;
6359880b7a5SJesse Barnes 	}
6369880b7a5SJesse Barnes 
6379880b7a5SJesse Barnes 	return I915_READ(reg);
6389880b7a5SJesse Barnes }
6399880b7a5SJesse Barnes 
640ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
641ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
642ad3543edSMario Kleiner 
643a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
644a225f079SVille Syrjälä {
645a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
646a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
647a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
648a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
64980715b2fSVille Syrjälä 	int position, vtotal;
650a225f079SVille Syrjälä 
65180715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
652a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
653a225f079SVille Syrjälä 		vtotal /= 2;
654a225f079SVille Syrjälä 
655a225f079SVille Syrjälä 	if (IS_GEN2(dev))
656a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
657a225f079SVille Syrjälä 	else
658a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
659a225f079SVille Syrjälä 
660a225f079SVille Syrjälä 	/*
66180715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
66280715b2fSVille Syrjälä 	 * scanline_offset adjustment.
663a225f079SVille Syrjälä 	 */
66480715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
665a225f079SVille Syrjälä }
666a225f079SVille Syrjälä 
667f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
668abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
669abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6700af7e4dfSMario Kleiner {
671c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
672c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
673c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
674c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
6753aa18df8SVille Syrjälä 	int position;
67678e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6770af7e4dfSMario Kleiner 	bool in_vbl = true;
6780af7e4dfSMario Kleiner 	int ret = 0;
679ad3543edSMario Kleiner 	unsigned long irqflags;
6800af7e4dfSMario Kleiner 
681c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6820af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6839db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6840af7e4dfSMario Kleiner 		return 0;
6850af7e4dfSMario Kleiner 	}
6860af7e4dfSMario Kleiner 
687c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
68878e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
689c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
690c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
691c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6920af7e4dfSMario Kleiner 
693d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
694d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
695d31faf65SVille Syrjälä 		vbl_end /= 2;
696d31faf65SVille Syrjälä 		vtotal /= 2;
697d31faf65SVille Syrjälä 	}
698d31faf65SVille Syrjälä 
699c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
700c2baf4b7SVille Syrjälä 
701ad3543edSMario Kleiner 	/*
702ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
703ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
704ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
705ad3543edSMario Kleiner 	 */
706ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
707ad3543edSMario Kleiner 
708ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
709ad3543edSMario Kleiner 
710ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
711ad3543edSMario Kleiner 	if (stime)
712ad3543edSMario Kleiner 		*stime = ktime_get();
713ad3543edSMario Kleiner 
7147c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7150af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7160af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7170af7e4dfSMario Kleiner 		 */
718a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7190af7e4dfSMario Kleiner 	} else {
7200af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7210af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7220af7e4dfSMario Kleiner 		 * scanout position.
7230af7e4dfSMario Kleiner 		 */
724ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7250af7e4dfSMario Kleiner 
7263aa18df8SVille Syrjälä 		/* convert to pixel counts */
7273aa18df8SVille Syrjälä 		vbl_start *= htotal;
7283aa18df8SVille Syrjälä 		vbl_end *= htotal;
7293aa18df8SVille Syrjälä 		vtotal *= htotal;
73078e8fc6bSVille Syrjälä 
73178e8fc6bSVille Syrjälä 		/*
7327e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7337e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7347e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7357e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7367e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7377e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7387e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7397e78f1cbSVille Syrjälä 		 */
7407e78f1cbSVille Syrjälä 		if (position >= vtotal)
7417e78f1cbSVille Syrjälä 			position = vtotal - 1;
7427e78f1cbSVille Syrjälä 
7437e78f1cbSVille Syrjälä 		/*
74478e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
74578e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
74678e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
74778e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
74878e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
74978e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
75078e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
75178e8fc6bSVille Syrjälä 		 */
75278e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7533aa18df8SVille Syrjälä 	}
7543aa18df8SVille Syrjälä 
755ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
756ad3543edSMario Kleiner 	if (etime)
757ad3543edSMario Kleiner 		*etime = ktime_get();
758ad3543edSMario Kleiner 
759ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
760ad3543edSMario Kleiner 
761ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
762ad3543edSMario Kleiner 
7633aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7643aa18df8SVille Syrjälä 
7653aa18df8SVille Syrjälä 	/*
7663aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7673aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7683aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7693aa18df8SVille Syrjälä 	 * up since vbl_end.
7703aa18df8SVille Syrjälä 	 */
7713aa18df8SVille Syrjälä 	if (position >= vbl_start)
7723aa18df8SVille Syrjälä 		position -= vbl_end;
7733aa18df8SVille Syrjälä 	else
7743aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7753aa18df8SVille Syrjälä 
7767c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7773aa18df8SVille Syrjälä 		*vpos = position;
7783aa18df8SVille Syrjälä 		*hpos = 0;
7793aa18df8SVille Syrjälä 	} else {
7800af7e4dfSMario Kleiner 		*vpos = position / htotal;
7810af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7820af7e4dfSMario Kleiner 	}
7830af7e4dfSMario Kleiner 
7840af7e4dfSMario Kleiner 	/* In vblank? */
7850af7e4dfSMario Kleiner 	if (in_vbl)
7863d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7870af7e4dfSMario Kleiner 
7880af7e4dfSMario Kleiner 	return ret;
7890af7e4dfSMario Kleiner }
7900af7e4dfSMario Kleiner 
791a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
792a225f079SVille Syrjälä {
793a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
794a225f079SVille Syrjälä 	unsigned long irqflags;
795a225f079SVille Syrjälä 	int position;
796a225f079SVille Syrjälä 
797a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
798a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
799a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
800a225f079SVille Syrjälä 
801a225f079SVille Syrjälä 	return position;
802a225f079SVille Syrjälä }
803a225f079SVille Syrjälä 
804f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8050af7e4dfSMario Kleiner 			      int *max_error,
8060af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8070af7e4dfSMario Kleiner 			      unsigned flags)
8080af7e4dfSMario Kleiner {
8094041b853SChris Wilson 	struct drm_crtc *crtc;
8100af7e4dfSMario Kleiner 
8117eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8124041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8130af7e4dfSMario Kleiner 		return -EINVAL;
8140af7e4dfSMario Kleiner 	}
8150af7e4dfSMario Kleiner 
8160af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8174041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8184041b853SChris Wilson 	if (crtc == NULL) {
8194041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8204041b853SChris Wilson 		return -EINVAL;
8214041b853SChris Wilson 	}
8224041b853SChris Wilson 
8234041b853SChris Wilson 	if (!crtc->enabled) {
8244041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8254041b853SChris Wilson 		return -EBUSY;
8264041b853SChris Wilson 	}
8270af7e4dfSMario Kleiner 
8280af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8294041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8304041b853SChris Wilson 						     vblank_time, flags,
8317da903efSVille Syrjälä 						     crtc,
8327da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
8330af7e4dfSMario Kleiner }
8340af7e4dfSMario Kleiner 
83567c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
83667c347ffSJani Nikula 				struct drm_connector *connector)
837321a1b30SEgbert Eich {
838321a1b30SEgbert Eich 	enum drm_connector_status old_status;
839321a1b30SEgbert Eich 
840321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
841321a1b30SEgbert Eich 	old_status = connector->status;
842321a1b30SEgbert Eich 
843321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
84467c347ffSJani Nikula 	if (old_status == connector->status)
84567c347ffSJani Nikula 		return false;
84667c347ffSJani Nikula 
84767c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
848321a1b30SEgbert Eich 		      connector->base.id,
849c23cc417SJani Nikula 		      connector->name,
85067c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
85167c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
85267c347ffSJani Nikula 
85367c347ffSJani Nikula 	return true;
854321a1b30SEgbert Eich }
855321a1b30SEgbert Eich 
85613cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
85713cf5504SDave Airlie {
85813cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
85913cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
86013cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
86113cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
86213cf5504SDave Airlie 	int i, ret;
86313cf5504SDave Airlie 	u32 old_bits = 0;
86413cf5504SDave Airlie 
8654cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
86613cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
86713cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
86813cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
86913cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
8704cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
87113cf5504SDave Airlie 
87213cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
87313cf5504SDave Airlie 		bool valid = false;
87413cf5504SDave Airlie 		bool long_hpd = false;
87513cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
87613cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
87713cf5504SDave Airlie 			continue;
87813cf5504SDave Airlie 
87913cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
88013cf5504SDave Airlie 			valid = true;
88113cf5504SDave Airlie 			long_hpd = true;
88213cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
88313cf5504SDave Airlie 			valid = true;
88413cf5504SDave Airlie 
88513cf5504SDave Airlie 		if (valid) {
88613cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
88713cf5504SDave Airlie 			if (ret == true) {
88813cf5504SDave Airlie 				/* if we get true fallback to old school hpd */
88913cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
89013cf5504SDave Airlie 			}
89113cf5504SDave Airlie 		}
89213cf5504SDave Airlie 	}
89313cf5504SDave Airlie 
89413cf5504SDave Airlie 	if (old_bits) {
8954cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
89613cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
8974cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
89813cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
89913cf5504SDave Airlie 	}
90013cf5504SDave Airlie }
90113cf5504SDave Airlie 
9025ca58282SJesse Barnes /*
9035ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9045ca58282SJesse Barnes  */
905ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
906ac4c16c5SEgbert Eich 
9075ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9085ca58282SJesse Barnes {
9092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9102d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9115ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
912c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
913cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
914cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
915cd569aedSEgbert Eich 	struct drm_connector *connector;
916cd569aedSEgbert Eich 	bool hpd_disabled = false;
917321a1b30SEgbert Eich 	bool changed = false;
918142e2398SEgbert Eich 	u32 hpd_event_bits;
9195ca58282SJesse Barnes 
920a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
921e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
922e67189abSJesse Barnes 
9234cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
924142e2398SEgbert Eich 
925142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
926142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
927cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
928cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
92936cd7444SDave Airlie 		if (!intel_connector->encoder)
93036cd7444SDave Airlie 			continue;
931cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
932cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
933cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
934cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
935cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
936cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
937c23cc417SJani Nikula 				connector->name);
938cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
939cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
940cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
941cd569aedSEgbert Eich 			hpd_disabled = true;
942cd569aedSEgbert Eich 		}
943142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
944142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
945c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
946142e2398SEgbert Eich 		}
947cd569aedSEgbert Eich 	}
948cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
949cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
950cd569aedSEgbert Eich 	  * some connectors */
951ac4c16c5SEgbert Eich 	if (hpd_disabled) {
952cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
9536323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
9546323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
955ac4c16c5SEgbert Eich 	}
956cd569aedSEgbert Eich 
9574cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
958cd569aedSEgbert Eich 
959321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
960321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
96136cd7444SDave Airlie 		if (!intel_connector->encoder)
96236cd7444SDave Airlie 			continue;
963321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
964321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
965cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
966cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
967321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
968321a1b30SEgbert Eich 				changed = true;
969321a1b30SEgbert Eich 		}
970321a1b30SEgbert Eich 	}
97140ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
97240ee3381SKeith Packard 
973321a1b30SEgbert Eich 	if (changed)
974321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9755ca58282SJesse Barnes }
9765ca58282SJesse Barnes 
977d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
978f97108d1SJesse Barnes {
9792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
980b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9819270388eSDaniel Vetter 	u8 new_delay;
9829270388eSDaniel Vetter 
983d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
984f97108d1SJesse Barnes 
98573edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
98673edd18fSDaniel Vetter 
98720e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9889270388eSDaniel Vetter 
9897648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
990b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
991b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
992f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
993f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
994f97108d1SJesse Barnes 
995f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
996b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
99720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
99820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
99920e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
100020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1001b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
100220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
100320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
100420e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
100520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1006f97108d1SJesse Barnes 	}
1007f97108d1SJesse Barnes 
10087648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
100920e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1010f97108d1SJesse Barnes 
1011d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10129270388eSDaniel Vetter 
1013f97108d1SJesse Barnes 	return;
1014f97108d1SJesse Barnes }
1015f97108d1SJesse Barnes 
1016549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1017a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
1018549f7365SChris Wilson {
101993b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
1020475553deSChris Wilson 		return;
1021475553deSChris Wilson 
1022bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
10239862e600SChris Wilson 
1024549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
1025549f7365SChris Wilson }
1026549f7365SChris Wilson 
102731685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1028bf225f20SChris Wilson 			    struct intel_rps_ei *rps_ei)
102931685c25SDeepak S {
103031685c25SDeepak S 	u32 cz_ts, cz_freq_khz;
103131685c25SDeepak S 	u32 render_count, media_count;
103231685c25SDeepak S 	u32 elapsed_render, elapsed_media, elapsed_time;
103331685c25SDeepak S 	u32 residency = 0;
103431685c25SDeepak S 
103531685c25SDeepak S 	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
103631685c25SDeepak S 	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
103731685c25SDeepak S 
103831685c25SDeepak S 	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
103931685c25SDeepak S 	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
104031685c25SDeepak S 
1041bf225f20SChris Wilson 	if (rps_ei->cz_clock == 0) {
1042bf225f20SChris Wilson 		rps_ei->cz_clock = cz_ts;
1043bf225f20SChris Wilson 		rps_ei->render_c0 = render_count;
1044bf225f20SChris Wilson 		rps_ei->media_c0 = media_count;
104531685c25SDeepak S 
104631685c25SDeepak S 		return dev_priv->rps.cur_freq;
104731685c25SDeepak S 	}
104831685c25SDeepak S 
1049bf225f20SChris Wilson 	elapsed_time = cz_ts - rps_ei->cz_clock;
1050bf225f20SChris Wilson 	rps_ei->cz_clock = cz_ts;
105131685c25SDeepak S 
1052bf225f20SChris Wilson 	elapsed_render = render_count - rps_ei->render_c0;
1053bf225f20SChris Wilson 	rps_ei->render_c0 = render_count;
105431685c25SDeepak S 
1055bf225f20SChris Wilson 	elapsed_media = media_count - rps_ei->media_c0;
1056bf225f20SChris Wilson 	rps_ei->media_c0 = media_count;
105731685c25SDeepak S 
105831685c25SDeepak S 	/* Convert all the counters into common unit of milli sec */
105931685c25SDeepak S 	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
106031685c25SDeepak S 	elapsed_render /=  cz_freq_khz;
106131685c25SDeepak S 	elapsed_media /= cz_freq_khz;
106231685c25SDeepak S 
106331685c25SDeepak S 	/*
106431685c25SDeepak S 	 * Calculate overall C0 residency percentage
106531685c25SDeepak S 	 * only if elapsed time is non zero
106631685c25SDeepak S 	 */
106731685c25SDeepak S 	if (elapsed_time) {
106831685c25SDeepak S 		residency =
106931685c25SDeepak S 			((max(elapsed_render, elapsed_media) * 100)
107031685c25SDeepak S 				/ elapsed_time);
107131685c25SDeepak S 	}
107231685c25SDeepak S 
107331685c25SDeepak S 	return residency;
107431685c25SDeepak S }
107531685c25SDeepak S 
107631685c25SDeepak S /**
107731685c25SDeepak S  * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
107831685c25SDeepak S  * busy-ness calculated from C0 counters of render & media power wells
107931685c25SDeepak S  * @dev_priv: DRM device private
108031685c25SDeepak S  *
108131685c25SDeepak S  */
10824fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
108331685c25SDeepak S {
108431685c25SDeepak S 	u32 residency_C0_up = 0, residency_C0_down = 0;
10854fa79042SDamien Lespiau 	int new_delay, adj;
108631685c25SDeepak S 
108731685c25SDeepak S 	dev_priv->rps.ei_interrupt_count++;
108831685c25SDeepak S 
108931685c25SDeepak S 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
109031685c25SDeepak S 
109131685c25SDeepak S 
1092bf225f20SChris Wilson 	if (dev_priv->rps.up_ei.cz_clock == 0) {
1093bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1094bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
109531685c25SDeepak S 		return dev_priv->rps.cur_freq;
109631685c25SDeepak S 	}
109731685c25SDeepak S 
109831685c25SDeepak S 
109931685c25SDeepak S 	/*
110031685c25SDeepak S 	 * To down throttle, C0 residency should be less than down threshold
110131685c25SDeepak S 	 * for continous EI intervals. So calculate down EI counters
110231685c25SDeepak S 	 * once in VLV_INT_COUNT_FOR_DOWN_EI
110331685c25SDeepak S 	 */
110431685c25SDeepak S 	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
110531685c25SDeepak S 
110631685c25SDeepak S 		dev_priv->rps.ei_interrupt_count = 0;
110731685c25SDeepak S 
110831685c25SDeepak S 		residency_C0_down = vlv_c0_residency(dev_priv,
1109bf225f20SChris Wilson 						     &dev_priv->rps.down_ei);
111031685c25SDeepak S 	} else {
111131685c25SDeepak S 		residency_C0_up = vlv_c0_residency(dev_priv,
1112bf225f20SChris Wilson 						   &dev_priv->rps.up_ei);
111331685c25SDeepak S 	}
111431685c25SDeepak S 
111531685c25SDeepak S 	new_delay = dev_priv->rps.cur_freq;
111631685c25SDeepak S 
111731685c25SDeepak S 	adj = dev_priv->rps.last_adj;
111831685c25SDeepak S 	/* C0 residency is greater than UP threshold. Increase Frequency */
111931685c25SDeepak S 	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
112031685c25SDeepak S 		if (adj > 0)
112131685c25SDeepak S 			adj *= 2;
112231685c25SDeepak S 		else
112331685c25SDeepak S 			adj = 1;
112431685c25SDeepak S 
112531685c25SDeepak S 		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
112631685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
112731685c25SDeepak S 
112831685c25SDeepak S 		/*
112931685c25SDeepak S 		 * For better performance, jump directly
113031685c25SDeepak S 		 * to RPe if we're below it.
113131685c25SDeepak S 		 */
113231685c25SDeepak S 		if (new_delay < dev_priv->rps.efficient_freq)
113331685c25SDeepak S 			new_delay = dev_priv->rps.efficient_freq;
113431685c25SDeepak S 
113531685c25SDeepak S 	} else if (!dev_priv->rps.ei_interrupt_count &&
113631685c25SDeepak S 			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
113731685c25SDeepak S 		if (adj < 0)
113831685c25SDeepak S 			adj *= 2;
113931685c25SDeepak S 		else
114031685c25SDeepak S 			adj = -1;
114131685c25SDeepak S 		/*
114231685c25SDeepak S 		 * This means, C0 residency is less than down threshold over
114331685c25SDeepak S 		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
114431685c25SDeepak S 		 */
114531685c25SDeepak S 		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
114631685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
114731685c25SDeepak S 	}
114831685c25SDeepak S 
114931685c25SDeepak S 	return new_delay;
115031685c25SDeepak S }
115131685c25SDeepak S 
11524912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11533b8d8d91SJesse Barnes {
11542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11552d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1156edbfdb45SPaulo Zanoni 	u32 pm_iir;
1157dd75fdc8SChris Wilson 	int new_delay, adj;
11583b8d8d91SJesse Barnes 
115959cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1160d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1161d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1162d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1163d4d70aa5SImre Deak 		return;
1164d4d70aa5SImre Deak 	}
1165c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1166c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1167a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1168480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
116959cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11704912d041SBen Widawsky 
117160611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1172a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
117360611c13SPaulo Zanoni 
1174a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11753b8d8d91SJesse Barnes 		return;
11763b8d8d91SJesse Barnes 
11774fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11787b9e0ae6SChris Wilson 
1179dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11807425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1181dd75fdc8SChris Wilson 		if (adj > 0)
1182dd75fdc8SChris Wilson 			adj *= 2;
118313a5660cSDeepak S 		else {
118413a5660cSDeepak S 			/* CHV needs even encode values */
118513a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
118613a5660cSDeepak S 		}
1187b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11887425034aSVille Syrjälä 
11897425034aSVille Syrjälä 		/*
11907425034aSVille Syrjälä 		 * For better performance, jump directly
11917425034aSVille Syrjälä 		 * to RPe if we're below it.
11927425034aSVille Syrjälä 		 */
1193b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1194b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1195dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1196b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1197b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1198dd75fdc8SChris Wilson 		else
1199b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1200dd75fdc8SChris Wilson 		adj = 0;
120131685c25SDeepak S 	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
120231685c25SDeepak S 		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1203dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1204dd75fdc8SChris Wilson 		if (adj < 0)
1205dd75fdc8SChris Wilson 			adj *= 2;
120613a5660cSDeepak S 		else {
120713a5660cSDeepak S 			/* CHV needs even encode values */
120813a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
120913a5660cSDeepak S 		}
1210b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1211dd75fdc8SChris Wilson 	} else { /* unknown event */
1212b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1213dd75fdc8SChris Wilson 	}
12143b8d8d91SJesse Barnes 
121579249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
121679249636SBen Widawsky 	 * interrupt
121779249636SBen Widawsky 	 */
12181272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1219b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1220b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
122127544369SDeepak S 
1222b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1223dd75fdc8SChris Wilson 
12240a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12250a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12260a073b84SJesse Barnes 	else
12274912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
12283b8d8d91SJesse Barnes 
12294fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12303b8d8d91SJesse Barnes }
12313b8d8d91SJesse Barnes 
1232e3689190SBen Widawsky 
1233e3689190SBen Widawsky /**
1234e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1235e3689190SBen Widawsky  * occurred.
1236e3689190SBen Widawsky  * @work: workqueue struct
1237e3689190SBen Widawsky  *
1238e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1239e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1240e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1241e3689190SBen Widawsky  */
1242e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1243e3689190SBen Widawsky {
12442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12452d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1246e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
124735a85ac6SBen Widawsky 	char *parity_event[6];
1248e3689190SBen Widawsky 	uint32_t misccpctl;
124935a85ac6SBen Widawsky 	uint8_t slice = 0;
1250e3689190SBen Widawsky 
1251e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1252e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1253e3689190SBen Widawsky 	 * any time we access those registers.
1254e3689190SBen Widawsky 	 */
1255e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1256e3689190SBen Widawsky 
125735a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
125835a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
125935a85ac6SBen Widawsky 		goto out;
126035a85ac6SBen Widawsky 
1261e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1262e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1263e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1264e3689190SBen Widawsky 
126535a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
126635a85ac6SBen Widawsky 		u32 reg;
126735a85ac6SBen Widawsky 
126835a85ac6SBen Widawsky 		slice--;
126935a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
127035a85ac6SBen Widawsky 			break;
127135a85ac6SBen Widawsky 
127235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
127335a85ac6SBen Widawsky 
127435a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
127535a85ac6SBen Widawsky 
127635a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1277e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1278e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1279e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1280e3689190SBen Widawsky 
128135a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
128235a85ac6SBen Widawsky 		POSTING_READ(reg);
1283e3689190SBen Widawsky 
1284cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1285e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1286e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1287e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
128835a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
128935a85ac6SBen Widawsky 		parity_event[5] = NULL;
1290e3689190SBen Widawsky 
12915bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1292e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1293e3689190SBen Widawsky 
129435a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
129535a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1296e3689190SBen Widawsky 
129735a85ac6SBen Widawsky 		kfree(parity_event[4]);
1298e3689190SBen Widawsky 		kfree(parity_event[3]);
1299e3689190SBen Widawsky 		kfree(parity_event[2]);
1300e3689190SBen Widawsky 		kfree(parity_event[1]);
1301e3689190SBen Widawsky 	}
1302e3689190SBen Widawsky 
130335a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
130435a85ac6SBen Widawsky 
130535a85ac6SBen Widawsky out:
130635a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13074cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1308480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
13094cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
131035a85ac6SBen Widawsky 
131135a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
131235a85ac6SBen Widawsky }
131335a85ac6SBen Widawsky 
131435a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1315e3689190SBen Widawsky {
13162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1317e3689190SBen Widawsky 
1318040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1319e3689190SBen Widawsky 		return;
1320e3689190SBen Widawsky 
1321d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1322480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1323d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1324e3689190SBen Widawsky 
132535a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
132635a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
132735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
132835a85ac6SBen Widawsky 
132935a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
133035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
133135a85ac6SBen Widawsky 
1332a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1333e3689190SBen Widawsky }
1334e3689190SBen Widawsky 
1335f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1336f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1337f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1338f1af8fc1SPaulo Zanoni {
1339f1af8fc1SPaulo Zanoni 	if (gt_iir &
1340f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1341f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1342f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1343f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1344f1af8fc1SPaulo Zanoni }
1345f1af8fc1SPaulo Zanoni 
1346e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1347e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1348e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1349e7b4c6b1SDaniel Vetter {
1350e7b4c6b1SDaniel Vetter 
1351cc609d5dSBen Widawsky 	if (gt_iir &
1352cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1353e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1354cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1355e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1356cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1357e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1358e7b4c6b1SDaniel Vetter 
1359cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1360cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1361aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1362aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1363e3689190SBen Widawsky 
136435a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
136535a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1366e7b4c6b1SDaniel Vetter }
1367e7b4c6b1SDaniel Vetter 
1368abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1369abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1370abd58f01SBen Widawsky 				       u32 master_ctl)
1371abd58f01SBen Widawsky {
1372e981e7b1SThomas Daniel 	struct intel_engine_cs *ring;
1373abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1374abd58f01SBen Widawsky 	uint32_t tmp = 0;
1375abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1376abd58f01SBen Widawsky 
1377abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1378abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1379abd58f01SBen Widawsky 		if (tmp) {
138038cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1381abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1382e981e7b1SThomas Daniel 
1383abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1384e981e7b1SThomas Daniel 			ring = &dev_priv->ring[RCS];
1385abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1386e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1387e981e7b1SThomas Daniel 			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1388e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1389e981e7b1SThomas Daniel 
1390e981e7b1SThomas Daniel 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1391e981e7b1SThomas Daniel 			ring = &dev_priv->ring[BCS];
1392abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1393e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1394e981e7b1SThomas Daniel 			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1395e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1396abd58f01SBen Widawsky 		} else
1397abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1398abd58f01SBen Widawsky 	}
1399abd58f01SBen Widawsky 
140085f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1401abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1402abd58f01SBen Widawsky 		if (tmp) {
140338cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1404abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1405e981e7b1SThomas Daniel 
1406abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1407e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS];
1408abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1409e981e7b1SThomas Daniel 				notify_ring(dev, ring);
141073d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1411e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1412e981e7b1SThomas Daniel 
141385f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1414e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS2];
141585f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
1416e981e7b1SThomas Daniel 				notify_ring(dev, ring);
141773d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1418e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1419abd58f01SBen Widawsky 		} else
1420abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1421abd58f01SBen Widawsky 	}
1422abd58f01SBen Widawsky 
14230961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14240961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14250961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14260961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14270961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
142838cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1429c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
14300961021aSBen Widawsky 		} else
14310961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14320961021aSBen Widawsky 	}
14330961021aSBen Widawsky 
1434abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1435abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1436abd58f01SBen Widawsky 		if (tmp) {
143738cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1438abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1439e981e7b1SThomas Daniel 
1440abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1441e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VECS];
1442abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1443e981e7b1SThomas Daniel 				notify_ring(dev, ring);
144473d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1445e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1446abd58f01SBen Widawsky 		} else
1447abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1448abd58f01SBen Widawsky 	}
1449abd58f01SBen Widawsky 
1450abd58f01SBen Widawsky 	return ret;
1451abd58f01SBen Widawsky }
1452abd58f01SBen Widawsky 
1453b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1454b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1455b543fb04SEgbert Eich 
145607c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
145713cf5504SDave Airlie {
145813cf5504SDave Airlie 	switch (port) {
145913cf5504SDave Airlie 	case PORT_A:
146013cf5504SDave Airlie 	case PORT_E:
146113cf5504SDave Airlie 	default:
146213cf5504SDave Airlie 		return -1;
146313cf5504SDave Airlie 	case PORT_B:
146413cf5504SDave Airlie 		return 0;
146513cf5504SDave Airlie 	case PORT_C:
146613cf5504SDave Airlie 		return 8;
146713cf5504SDave Airlie 	case PORT_D:
146813cf5504SDave Airlie 		return 16;
146913cf5504SDave Airlie 	}
147013cf5504SDave Airlie }
147113cf5504SDave Airlie 
147207c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
147313cf5504SDave Airlie {
147413cf5504SDave Airlie 	switch (port) {
147513cf5504SDave Airlie 	case PORT_A:
147613cf5504SDave Airlie 	case PORT_E:
147713cf5504SDave Airlie 	default:
147813cf5504SDave Airlie 		return -1;
147913cf5504SDave Airlie 	case PORT_B:
148013cf5504SDave Airlie 		return 17;
148113cf5504SDave Airlie 	case PORT_C:
148213cf5504SDave Airlie 		return 19;
148313cf5504SDave Airlie 	case PORT_D:
148413cf5504SDave Airlie 		return 21;
148513cf5504SDave Airlie 	}
148613cf5504SDave Airlie }
148713cf5504SDave Airlie 
148813cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
148913cf5504SDave Airlie {
149013cf5504SDave Airlie 	switch (pin) {
149113cf5504SDave Airlie 	case HPD_PORT_B:
149213cf5504SDave Airlie 		return PORT_B;
149313cf5504SDave Airlie 	case HPD_PORT_C:
149413cf5504SDave Airlie 		return PORT_C;
149513cf5504SDave Airlie 	case HPD_PORT_D:
149613cf5504SDave Airlie 		return PORT_D;
149713cf5504SDave Airlie 	default:
149813cf5504SDave Airlie 		return PORT_A; /* no hpd */
149913cf5504SDave Airlie 	}
150013cf5504SDave Airlie }
150113cf5504SDave Airlie 
150210a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1503b543fb04SEgbert Eich 					 u32 hotplug_trigger,
150413cf5504SDave Airlie 					 u32 dig_hotplug_reg,
1505b543fb04SEgbert Eich 					 const u32 *hpd)
1506b543fb04SEgbert Eich {
15072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1508b543fb04SEgbert Eich 	int i;
150913cf5504SDave Airlie 	enum port port;
151010a504deSDaniel Vetter 	bool storm_detected = false;
151113cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
151213cf5504SDave Airlie 	u32 dig_shift;
151313cf5504SDave Airlie 	u32 dig_port_mask = 0;
1514b543fb04SEgbert Eich 
151591d131d2SDaniel Vetter 	if (!hotplug_trigger)
151691d131d2SDaniel Vetter 		return;
151791d131d2SDaniel Vetter 
151813cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
151913cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1520cc9bd499SImre Deak 
1521b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1522b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
152313cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
152413cf5504SDave Airlie 			continue;
1525821450c6SEgbert Eich 
152613cf5504SDave Airlie 		port = get_port_from_pin(i);
152713cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
152813cf5504SDave Airlie 			bool long_hpd;
152913cf5504SDave Airlie 
153007c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
153107c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
153213cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
153307c338ceSJani Nikula 			} else {
153407c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
153507c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
153613cf5504SDave Airlie 			}
153713cf5504SDave Airlie 
153826fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
153926fbb774SVille Syrjälä 					 port_name(port),
154026fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
154113cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
154213cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
154313cf5504SDave Airlie 			if (long_hpd) {
154413cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
154513cf5504SDave Airlie 				dig_port_mask |= hpd[i];
154613cf5504SDave Airlie 			} else {
154713cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
154813cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
154913cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
155013cf5504SDave Airlie 			}
155113cf5504SDave Airlie 			queue_dig = true;
155213cf5504SDave Airlie 		}
155313cf5504SDave Airlie 	}
155413cf5504SDave Airlie 
155513cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
15563ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
15573ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
15583ff04a16SDaniel Vetter 			/*
15593ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
15603ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
15613ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
15623ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
15633ff04a16SDaniel Vetter 			 */
15643ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1565cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1566cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1567b8f102e8SEgbert Eich 
15683ff04a16SDaniel Vetter 			continue;
15693ff04a16SDaniel Vetter 		}
15703ff04a16SDaniel Vetter 
1571b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1572b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1573b543fb04SEgbert Eich 			continue;
1574b543fb04SEgbert Eich 
157513cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1576bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
157713cf5504SDave Airlie 			queue_hp = true;
157813cf5504SDave Airlie 		}
157913cf5504SDave Airlie 
1580b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1581b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1582b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1583b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1584b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1585b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1586b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1587b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1588142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1589b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
159010a504deSDaniel Vetter 			storm_detected = true;
1591b543fb04SEgbert Eich 		} else {
1592b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1593b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1594b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1595b543fb04SEgbert Eich 		}
1596b543fb04SEgbert Eich 	}
1597b543fb04SEgbert Eich 
159810a504deSDaniel Vetter 	if (storm_detected)
159910a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1600b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
16015876fa0dSDaniel Vetter 
1602645416f5SDaniel Vetter 	/*
1603645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1604645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1605645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1606645416f5SDaniel Vetter 	 * deadlock.
1607645416f5SDaniel Vetter 	 */
160813cf5504SDave Airlie 	if (queue_dig)
16090e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
161013cf5504SDave Airlie 	if (queue_hp)
1611645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1612b543fb04SEgbert Eich }
1613b543fb04SEgbert Eich 
1614515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1615515ac2bbSDaniel Vetter {
16162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
161728c70f16SDaniel Vetter 
161828c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1619515ac2bbSDaniel Vetter }
1620515ac2bbSDaniel Vetter 
1621ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1622ce99c256SDaniel Vetter {
16232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16249ee32feaSDaniel Vetter 
16259ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1626ce99c256SDaniel Vetter }
1627ce99c256SDaniel Vetter 
16288bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1629277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1630eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1631eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
16328bc5e955SDaniel Vetter 					 uint32_t crc4)
16338bf1e9f1SShuang He {
16348bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
16358bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16368bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1637ac2300d4SDamien Lespiau 	int head, tail;
1638b2c88f5bSDamien Lespiau 
1639d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1640d538bbdfSDamien Lespiau 
16410c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1642d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
164334273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
16440c912c79SDamien Lespiau 		return;
16450c912c79SDamien Lespiau 	}
16460c912c79SDamien Lespiau 
1647d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1648d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1649b2c88f5bSDamien Lespiau 
1650b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1651d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1652b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1653b2c88f5bSDamien Lespiau 		return;
1654b2c88f5bSDamien Lespiau 	}
1655b2c88f5bSDamien Lespiau 
1656b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
16578bf1e9f1SShuang He 
16588bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1659eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1660eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1661eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1662eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1663eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1664b2c88f5bSDamien Lespiau 
1665b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1666d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1667d538bbdfSDamien Lespiau 
1668d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
166907144428SDamien Lespiau 
167007144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
16718bf1e9f1SShuang He }
1672277de95eSDaniel Vetter #else
1673277de95eSDaniel Vetter static inline void
1674277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1675277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1676277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1677277de95eSDaniel Vetter 			     uint32_t crc4) {}
1678277de95eSDaniel Vetter #endif
1679eba94eb9SDaniel Vetter 
1680277de95eSDaniel Vetter 
1681277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16825a69b89fSDaniel Vetter {
16835a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16845a69b89fSDaniel Vetter 
1685277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16865a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16875a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16885a69b89fSDaniel Vetter }
16895a69b89fSDaniel Vetter 
1690277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1691eba94eb9SDaniel Vetter {
1692eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1693eba94eb9SDaniel Vetter 
1694277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1695eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1696eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1697eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1698eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16998bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1700eba94eb9SDaniel Vetter }
17015b3a856bSDaniel Vetter 
1702277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
17035b3a856bSDaniel Vetter {
17045b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
17050b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
17060b5c5ed0SDaniel Vetter 
17070b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
17080b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
17090b5c5ed0SDaniel Vetter 	else
17100b5c5ed0SDaniel Vetter 		res1 = 0;
17110b5c5ed0SDaniel Vetter 
17120b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
17130b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
17140b5c5ed0SDaniel Vetter 	else
17150b5c5ed0SDaniel Vetter 		res2 = 0;
17165b3a856bSDaniel Vetter 
1717277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
17180b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17190b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17200b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17210b5c5ed0SDaniel Vetter 				     res1, res2);
17225b3a856bSDaniel Vetter }
17238bf1e9f1SShuang He 
17241403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17251403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17261403c0d4SPaulo Zanoni  * the work queue. */
17271403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1728baf02a1fSBen Widawsky {
17294a74de82SImre Deak 	/* TODO: RPS on GEN9+ is not supported yet. */
17304a74de82SImre Deak 	if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
17314a74de82SImre Deak 		      "GEN9+: unexpected RPS IRQ\n"))
1732132f3f17SImre Deak 		return;
1733132f3f17SImre Deak 
1734a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
173559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1736480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1737d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1738d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
17392adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
174041a05a3aSDaniel Vetter 		}
1741d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1742d4d70aa5SImre Deak 	}
1743baf02a1fSBen Widawsky 
1744c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1745c9a9a268SImre Deak 		return;
1746c9a9a268SImre Deak 
17471403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
174812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
174912638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
175012638c57SBen Widawsky 
1751aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1752aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
175312638c57SBen Widawsky 	}
17541403c0d4SPaulo Zanoni }
1755baf02a1fSBen Widawsky 
17568d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
17578d7849dbSVille Syrjälä {
17588d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
17598d7849dbSVille Syrjälä 		return false;
17608d7849dbSVille Syrjälä 
17618d7849dbSVille Syrjälä 	return true;
17628d7849dbSVille Syrjälä }
17638d7849dbSVille Syrjälä 
1764c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
17657e231dbeSJesse Barnes {
1766c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
176791d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
17687e231dbeSJesse Barnes 	int pipe;
17697e231dbeSJesse Barnes 
177058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1771055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
177291d181ddSImre Deak 		int reg;
1773bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
177491d181ddSImre Deak 
1775bbb5eebfSDaniel Vetter 		/*
1776bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1777bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1778bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1779bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1780bbb5eebfSDaniel Vetter 		 * handle.
1781bbb5eebfSDaniel Vetter 		 */
17820f239f4cSDaniel Vetter 
17830f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17840f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1785bbb5eebfSDaniel Vetter 
1786bbb5eebfSDaniel Vetter 		switch (pipe) {
1787bbb5eebfSDaniel Vetter 		case PIPE_A:
1788bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1789bbb5eebfSDaniel Vetter 			break;
1790bbb5eebfSDaniel Vetter 		case PIPE_B:
1791bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1792bbb5eebfSDaniel Vetter 			break;
17933278f67fSVille Syrjälä 		case PIPE_C:
17943278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17953278f67fSVille Syrjälä 			break;
1796bbb5eebfSDaniel Vetter 		}
1797bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1798bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1799bbb5eebfSDaniel Vetter 
1800bbb5eebfSDaniel Vetter 		if (!mask)
180191d181ddSImre Deak 			continue;
180291d181ddSImre Deak 
180391d181ddSImre Deak 		reg = PIPESTAT(pipe);
1804bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1805bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
18067e231dbeSJesse Barnes 
18077e231dbeSJesse Barnes 		/*
18087e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18097e231dbeSJesse Barnes 		 */
181091d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
181191d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
18127e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
18137e231dbeSJesse Barnes 	}
181458ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18157e231dbeSJesse Barnes 
1816055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1817d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1818d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1819d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
182031acc7f5SJesse Barnes 
1821579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
182231acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
182331acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
182431acc7f5SJesse Barnes 		}
18254356d586SDaniel Vetter 
18264356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1827277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18282d9d2b0bSVille Syrjälä 
18291f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18301f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
183131acc7f5SJesse Barnes 	}
183231acc7f5SJesse Barnes 
1833c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1834c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1835c1874ed7SImre Deak }
1836c1874ed7SImre Deak 
183716c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
183816c6c56bSVille Syrjälä {
183916c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
184016c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
184116c6c56bSVille Syrjälä 
18423ff60f89SOscar Mateo 	if (hotplug_status) {
18433ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18443ff60f89SOscar Mateo 		/*
18453ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
18463ff60f89SOscar Mateo 		 * may miss hotplug events.
18473ff60f89SOscar Mateo 		 */
18483ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
18493ff60f89SOscar Mateo 
185016c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
185116c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
185216c6c56bSVille Syrjälä 
185313cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
185416c6c56bSVille Syrjälä 		} else {
185516c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
185616c6c56bSVille Syrjälä 
185713cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
185816c6c56bSVille Syrjälä 		}
185916c6c56bSVille Syrjälä 
186016c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
186116c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
186216c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
18633ff60f89SOscar Mateo 	}
186416c6c56bSVille Syrjälä }
186516c6c56bSVille Syrjälä 
1866c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1867c1874ed7SImre Deak {
186845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1870c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1871c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1872c1874ed7SImre Deak 
1873c1874ed7SImre Deak 	while (true) {
18743ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
18753ff60f89SOscar Mateo 
1876c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
18773ff60f89SOscar Mateo 		if (gt_iir)
18783ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
18793ff60f89SOscar Mateo 
1880c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18813ff60f89SOscar Mateo 		if (pm_iir)
18823ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
18833ff60f89SOscar Mateo 
18843ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
18853ff60f89SOscar Mateo 		if (iir) {
18863ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
18873ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
18883ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
18893ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
18903ff60f89SOscar Mateo 		}
1891c1874ed7SImre Deak 
1892c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1893c1874ed7SImre Deak 			goto out;
1894c1874ed7SImre Deak 
1895c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1896c1874ed7SImre Deak 
18973ff60f89SOscar Mateo 		if (gt_iir)
1898c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
189960611c13SPaulo Zanoni 		if (pm_iir)
1900d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
19013ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19023ff60f89SOscar Mateo 		 * signalled in iir */
19033ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
19047e231dbeSJesse Barnes 	}
19057e231dbeSJesse Barnes 
19067e231dbeSJesse Barnes out:
19077e231dbeSJesse Barnes 	return ret;
19087e231dbeSJesse Barnes }
19097e231dbeSJesse Barnes 
191043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
191143f328d7SVille Syrjälä {
191245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
191343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
191443f328d7SVille Syrjälä 	u32 master_ctl, iir;
191543f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
191643f328d7SVille Syrjälä 
19178e5fd599SVille Syrjälä 	for (;;) {
19188e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19193278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19203278f67fSVille Syrjälä 
19213278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19228e5fd599SVille Syrjälä 			break;
192343f328d7SVille Syrjälä 
192427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
192527b6c122SOscar Mateo 
192643f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
192743f328d7SVille Syrjälä 
192827b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
192927b6c122SOscar Mateo 
193027b6c122SOscar Mateo 		if (iir) {
193127b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
193227b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
193327b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
193427b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
193527b6c122SOscar Mateo 		}
193627b6c122SOscar Mateo 
19373278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
193843f328d7SVille Syrjälä 
193927b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
194027b6c122SOscar Mateo 		 * signalled in iir */
19413278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
194243f328d7SVille Syrjälä 
194343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
194443f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19458e5fd599SVille Syrjälä 	}
19463278f67fSVille Syrjälä 
194743f328d7SVille Syrjälä 	return ret;
194843f328d7SVille Syrjälä }
194943f328d7SVille Syrjälä 
195023e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1951776ad806SJesse Barnes {
19522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
19539db4a9c7SJesse Barnes 	int pipe;
1954b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
195513cf5504SDave Airlie 	u32 dig_hotplug_reg;
1956776ad806SJesse Barnes 
195713cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
195813cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
195913cf5504SDave Airlie 
196013cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
196191d131d2SDaniel Vetter 
1962cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1963cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1964776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1965cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1966cfc33bf7SVille Syrjälä 				 port_name(port));
1967cfc33bf7SVille Syrjälä 	}
1968776ad806SJesse Barnes 
1969ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1970ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1971ce99c256SDaniel Vetter 
1972776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1973515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1974776ad806SJesse Barnes 
1975776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1976776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1977776ad806SJesse Barnes 
1978776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1979776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1980776ad806SJesse Barnes 
1981776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1982776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1983776ad806SJesse Barnes 
19849db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1985055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19869db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19879db4a9c7SJesse Barnes 					 pipe_name(pipe),
19889db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1989776ad806SJesse Barnes 
1990776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1991776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1992776ad806SJesse Barnes 
1993776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1994776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1995776ad806SJesse Barnes 
1996776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19971f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19988664281bSPaulo Zanoni 
19998664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
20001f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20018664281bSPaulo Zanoni }
20028664281bSPaulo Zanoni 
20038664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
20048664281bSPaulo Zanoni {
20058664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20068664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20075a69b89fSDaniel Vetter 	enum pipe pipe;
20088664281bSPaulo Zanoni 
2009de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2010de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2011de032bf4SPaulo Zanoni 
2012055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20131f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20141f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20158664281bSPaulo Zanoni 
20165a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
20175a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
2018277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
20195a69b89fSDaniel Vetter 			else
2020277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
20215a69b89fSDaniel Vetter 		}
20225a69b89fSDaniel Vetter 	}
20238bf1e9f1SShuang He 
20248664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20258664281bSPaulo Zanoni }
20268664281bSPaulo Zanoni 
20278664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
20288664281bSPaulo Zanoni {
20298664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
20308664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20318664281bSPaulo Zanoni 
2032de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2033de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2034de032bf4SPaulo Zanoni 
20358664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20361f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20378664281bSPaulo Zanoni 
20388664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20391f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20408664281bSPaulo Zanoni 
20418664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20421f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20438664281bSPaulo Zanoni 
20448664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2045776ad806SJesse Barnes }
2046776ad806SJesse Barnes 
204723e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
204823e81d69SAdam Jackson {
20492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
205023e81d69SAdam Jackson 	int pipe;
2051b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
205213cf5504SDave Airlie 	u32 dig_hotplug_reg;
205323e81d69SAdam Jackson 
205413cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
205513cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
205613cf5504SDave Airlie 
205713cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
205891d131d2SDaniel Vetter 
2059cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2060cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
206123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2062cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2063cfc33bf7SVille Syrjälä 				 port_name(port));
2064cfc33bf7SVille Syrjälä 	}
206523e81d69SAdam Jackson 
206623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2067ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
206823e81d69SAdam Jackson 
206923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2070515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
207123e81d69SAdam Jackson 
207223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
207323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
207423e81d69SAdam Jackson 
207523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
207623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
207723e81d69SAdam Jackson 
207823e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2079055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
208023e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
208123e81d69SAdam Jackson 					 pipe_name(pipe),
208223e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20838664281bSPaulo Zanoni 
20848664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20858664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
208623e81d69SAdam Jackson }
208723e81d69SAdam Jackson 
2088c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2089c008bc6eSPaulo Zanoni {
2090c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
209140da17c2SDaniel Vetter 	enum pipe pipe;
2092c008bc6eSPaulo Zanoni 
2093c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2094c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2095c008bc6eSPaulo Zanoni 
2096c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2097c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2098c008bc6eSPaulo Zanoni 
2099c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2100c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2101c008bc6eSPaulo Zanoni 
2102055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2103d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2104d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2105d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2106c008bc6eSPaulo Zanoni 
210740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21081f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2109c008bc6eSPaulo Zanoni 
211040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
211140da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
21125b3a856bSDaniel Vetter 
211340da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
211440da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
211540da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
211640da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2117c008bc6eSPaulo Zanoni 		}
2118c008bc6eSPaulo Zanoni 	}
2119c008bc6eSPaulo Zanoni 
2120c008bc6eSPaulo Zanoni 	/* check event from PCH */
2121c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2122c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2123c008bc6eSPaulo Zanoni 
2124c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2125c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2126c008bc6eSPaulo Zanoni 		else
2127c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2128c008bc6eSPaulo Zanoni 
2129c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2130c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2131c008bc6eSPaulo Zanoni 	}
2132c008bc6eSPaulo Zanoni 
2133c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2134c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2135c008bc6eSPaulo Zanoni }
2136c008bc6eSPaulo Zanoni 
21379719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
21389719fb98SPaulo Zanoni {
21399719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
214007d27e20SDamien Lespiau 	enum pipe pipe;
21419719fb98SPaulo Zanoni 
21429719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
21439719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21449719fb98SPaulo Zanoni 
21459719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21469719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21479719fb98SPaulo Zanoni 
21489719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21499719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21509719fb98SPaulo Zanoni 
2151055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2152d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2153d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2154d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
215540da17c2SDaniel Vetter 
215640da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
215707d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
215807d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
215907d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21609719fb98SPaulo Zanoni 		}
21619719fb98SPaulo Zanoni 	}
21629719fb98SPaulo Zanoni 
21639719fb98SPaulo Zanoni 	/* check event from PCH */
21649719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21659719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21669719fb98SPaulo Zanoni 
21679719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21689719fb98SPaulo Zanoni 
21699719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21709719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21719719fb98SPaulo Zanoni 	}
21729719fb98SPaulo Zanoni }
21739719fb98SPaulo Zanoni 
217472c90f62SOscar Mateo /*
217572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
217672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
217772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
217872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
217972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
218072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
218172c90f62SOscar Mateo  */
2182f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2183b1f14ad0SJesse Barnes {
218445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2186f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21870e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2188b1f14ad0SJesse Barnes 
21898664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21908664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2191907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21928664281bSPaulo Zanoni 
2193b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2194b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2195b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
219623a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21970e43406bSChris Wilson 
219844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
219944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
220044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
220144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
220244498aeaSPaulo Zanoni 	 * due to its back queue). */
2203ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
220444498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
220544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
220644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2207ab5c608bSBen Widawsky 	}
220844498aeaSPaulo Zanoni 
220972c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
221072c90f62SOscar Mateo 
22110e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22120e43406bSChris Wilson 	if (gt_iir) {
221372c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
221472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2215d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
22160e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2217d8fc8a47SPaulo Zanoni 		else
2218d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
22190e43406bSChris Wilson 	}
2220b1f14ad0SJesse Barnes 
2221b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22220e43406bSChris Wilson 	if (de_iir) {
222372c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
222472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2225f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
22269719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2227f1af8fc1SPaulo Zanoni 		else
2228f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
22290e43406bSChris Wilson 	}
22300e43406bSChris Wilson 
2231f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2232f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22330e43406bSChris Wilson 		if (pm_iir) {
2234b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22350e43406bSChris Wilson 			ret = IRQ_HANDLED;
223672c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22370e43406bSChris Wilson 		}
2238f1af8fc1SPaulo Zanoni 	}
2239b1f14ad0SJesse Barnes 
2240b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2241b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2242ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
224344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
224444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2245ab5c608bSBen Widawsky 	}
2246b1f14ad0SJesse Barnes 
2247b1f14ad0SJesse Barnes 	return ret;
2248b1f14ad0SJesse Barnes }
2249b1f14ad0SJesse Barnes 
2250abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2251abd58f01SBen Widawsky {
2252abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2253abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2254abd58f01SBen Widawsky 	u32 master_ctl;
2255abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2256abd58f01SBen Widawsky 	uint32_t tmp = 0;
2257c42664ccSDaniel Vetter 	enum pipe pipe;
225888e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
225988e04703SJesse Barnes 
226088e04703SJesse Barnes 	if (IS_GEN9(dev))
226188e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
226288e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2263abd58f01SBen Widawsky 
2264abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2265abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2266abd58f01SBen Widawsky 	if (!master_ctl)
2267abd58f01SBen Widawsky 		return IRQ_NONE;
2268abd58f01SBen Widawsky 
2269abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2270abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2271abd58f01SBen Widawsky 
227238cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
227338cc46d7SOscar Mateo 
2274abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2275abd58f01SBen Widawsky 
2276abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2277abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2278abd58f01SBen Widawsky 		if (tmp) {
2279abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2280abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
228138cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
228238cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
228338cc46d7SOscar Mateo 			else
228438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2285abd58f01SBen Widawsky 		}
228638cc46d7SOscar Mateo 		else
228738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2288abd58f01SBen Widawsky 	}
2289abd58f01SBen Widawsky 
22906d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22916d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22926d766f02SDaniel Vetter 		if (tmp) {
22936d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22946d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
229588e04703SJesse Barnes 
229688e04703SJesse Barnes 			if (tmp & aux_mask)
229738cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
229838cc46d7SOscar Mateo 			else
229938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23006d766f02SDaniel Vetter 		}
230138cc46d7SOscar Mateo 		else
230238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23036d766f02SDaniel Vetter 	}
23046d766f02SDaniel Vetter 
2305055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2306770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2307abd58f01SBen Widawsky 
2308c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2309c42664ccSDaniel Vetter 			continue;
2310c42664ccSDaniel Vetter 
2311abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
231238cc46d7SOscar Mateo 		if (pipe_iir) {
231338cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
231438cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2315770de83dSDamien Lespiau 
2316d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2317d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2318d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2319abd58f01SBen Widawsky 
2320770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2321770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2322770de83dSDamien Lespiau 			else
2323770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2324770de83dSDamien Lespiau 
2325770de83dSDamien Lespiau 			if (flip_done) {
2326abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2327abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2328abd58f01SBen Widawsky 			}
2329abd58f01SBen Widawsky 
23300fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
23310fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
23320fbe7870SDaniel Vetter 
23331f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23341f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23351f7247c0SDaniel Vetter 								    pipe);
233638d83c96SDaniel Vetter 
2337770de83dSDamien Lespiau 
2338770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2339770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2340770de83dSDamien Lespiau 			else
2341770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2342770de83dSDamien Lespiau 
2343770de83dSDamien Lespiau 			if (fault_errors)
234430100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
234530100f2bSDaniel Vetter 					  pipe_name(pipe),
234630100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2347c42664ccSDaniel Vetter 		} else
2348abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2349abd58f01SBen Widawsky 	}
2350abd58f01SBen Widawsky 
235192d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
235292d03a80SDaniel Vetter 		/*
235392d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
235492d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
235592d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
235692d03a80SDaniel Vetter 		 */
235792d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
235892d03a80SDaniel Vetter 		if (pch_iir) {
235992d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
236092d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
236138cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
236238cc46d7SOscar Mateo 		} else
236338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
236438cc46d7SOscar Mateo 
236592d03a80SDaniel Vetter 	}
236692d03a80SDaniel Vetter 
2367abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2368abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2369abd58f01SBen Widawsky 
2370abd58f01SBen Widawsky 	return ret;
2371abd58f01SBen Widawsky }
2372abd58f01SBen Widawsky 
237317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
237417e1df07SDaniel Vetter 			       bool reset_completed)
237517e1df07SDaniel Vetter {
2376a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
237717e1df07SDaniel Vetter 	int i;
237817e1df07SDaniel Vetter 
237917e1df07SDaniel Vetter 	/*
238017e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
238117e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
238217e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
238317e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
238417e1df07SDaniel Vetter 	 */
238517e1df07SDaniel Vetter 
238617e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
238717e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
238817e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
238917e1df07SDaniel Vetter 
239017e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
239117e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
239217e1df07SDaniel Vetter 
239317e1df07SDaniel Vetter 	/*
239417e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
239517e1df07SDaniel Vetter 	 * reset state is cleared.
239617e1df07SDaniel Vetter 	 */
239717e1df07SDaniel Vetter 	if (reset_completed)
239817e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
239917e1df07SDaniel Vetter }
240017e1df07SDaniel Vetter 
24018a905236SJesse Barnes /**
24028a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
24038a905236SJesse Barnes  * @work: work struct
24048a905236SJesse Barnes  *
24058a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
24068a905236SJesse Barnes  * was detected.
24078a905236SJesse Barnes  */
24088a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
24098a905236SJesse Barnes {
24101f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
24111f83fee0SDaniel Vetter 						    work);
24122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
24132d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
24148a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2415cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2416cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2417cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
241817e1df07SDaniel Vetter 	int ret;
24198a905236SJesse Barnes 
24205bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
24218a905236SJesse Barnes 
24227db0ba24SDaniel Vetter 	/*
24237db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
24247db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24257db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24267db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24277db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24287db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
24297db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
24307db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
24317db0ba24SDaniel Vetter 	 */
24327db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
243344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24345bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24357db0ba24SDaniel Vetter 				   reset_event);
24361f83fee0SDaniel Vetter 
243717e1df07SDaniel Vetter 		/*
2438f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2439f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2440f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2441f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2442f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2443f454c694SImre Deak 		 */
2444f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24457514747dSVille Syrjälä 
24467514747dSVille Syrjälä 		intel_prepare_reset(dev);
24477514747dSVille Syrjälä 
2448f454c694SImre Deak 		/*
244917e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
245017e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
245117e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
245217e1df07SDaniel Vetter 		 * deadlocks with the reset work.
245317e1df07SDaniel Vetter 		 */
2454f69061beSDaniel Vetter 		ret = i915_reset(dev);
2455f69061beSDaniel Vetter 
24567514747dSVille Syrjälä 		intel_finish_reset(dev);
245717e1df07SDaniel Vetter 
2458f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2459f454c694SImre Deak 
2460f69061beSDaniel Vetter 		if (ret == 0) {
2461f69061beSDaniel Vetter 			/*
2462f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2463f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2464f69061beSDaniel Vetter 			 * complete.
2465f69061beSDaniel Vetter 			 *
2466f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2467f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2468f69061beSDaniel Vetter 			 * updates before
2469f69061beSDaniel Vetter 			 * the counter increment.
2470f69061beSDaniel Vetter 			 */
24714e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2472f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2473f69061beSDaniel Vetter 
24745bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2475f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24761f83fee0SDaniel Vetter 		} else {
24772ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2478f316a42cSBen Gamari 		}
24791f83fee0SDaniel Vetter 
248017e1df07SDaniel Vetter 		/*
248117e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
248217e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
248317e1df07SDaniel Vetter 		 */
248417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2485f316a42cSBen Gamari 	}
24868a905236SJesse Barnes }
24878a905236SJesse Barnes 
248835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2489c0e09200SDave Airlie {
24908a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2491bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
249263eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2493050ee91fSBen Widawsky 	int pipe, i;
249463eeaf38SJesse Barnes 
249535aed2e6SChris Wilson 	if (!eir)
249635aed2e6SChris Wilson 		return;
249763eeaf38SJesse Barnes 
2498a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24998a905236SJesse Barnes 
2500bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2501bd9854f9SBen Widawsky 
25028a905236SJesse Barnes 	if (IS_G4X(dev)) {
25038a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
25048a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
25058a905236SJesse Barnes 
2506a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2507a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2508050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2509050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2510a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2511a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25128a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25133143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25148a905236SJesse Barnes 		}
25158a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25168a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2517a70491ccSJoe Perches 			pr_err("page table error\n");
2518a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25198a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25203143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
25218a905236SJesse Barnes 		}
25228a905236SJesse Barnes 	}
25238a905236SJesse Barnes 
2524a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
252563eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
252663eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2527a70491ccSJoe Perches 			pr_err("page table error\n");
2528a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
252963eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25303143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
253163eeaf38SJesse Barnes 		}
25328a905236SJesse Barnes 	}
25338a905236SJesse Barnes 
253463eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2535a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2536055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2537a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25389db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
253963eeaf38SJesse Barnes 		/* pipestat has already been acked */
254063eeaf38SJesse Barnes 	}
254163eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2542a70491ccSJoe Perches 		pr_err("instruction error\n");
2543a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2544050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2545050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2546a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
254763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
254863eeaf38SJesse Barnes 
2549a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2550a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2551a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
255263eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25533143a2bfSChris Wilson 			POSTING_READ(IPEIR);
255463eeaf38SJesse Barnes 		} else {
255563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
255663eeaf38SJesse Barnes 
2557a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2558a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2559a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2560a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
256163eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25623143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
256363eeaf38SJesse Barnes 		}
256463eeaf38SJesse Barnes 	}
256563eeaf38SJesse Barnes 
256663eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25673143a2bfSChris Wilson 	POSTING_READ(EIR);
256863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
256963eeaf38SJesse Barnes 	if (eir) {
257063eeaf38SJesse Barnes 		/*
257163eeaf38SJesse Barnes 		 * some errors might have become stuck,
257263eeaf38SJesse Barnes 		 * mask them.
257363eeaf38SJesse Barnes 		 */
257463eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
257563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
257663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
257763eeaf38SJesse Barnes 	}
257835aed2e6SChris Wilson }
257935aed2e6SChris Wilson 
258035aed2e6SChris Wilson /**
258135aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
258235aed2e6SChris Wilson  * @dev: drm device
258335aed2e6SChris Wilson  *
258435aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
258535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
258635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
258735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
258835aed2e6SChris Wilson  * of a ring dump etc.).
258935aed2e6SChris Wilson  */
259058174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
259158174462SMika Kuoppala 		       const char *fmt, ...)
259235aed2e6SChris Wilson {
259335aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
259458174462SMika Kuoppala 	va_list args;
259558174462SMika Kuoppala 	char error_msg[80];
259635aed2e6SChris Wilson 
259758174462SMika Kuoppala 	va_start(args, fmt);
259858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
259958174462SMika Kuoppala 	va_end(args);
260058174462SMika Kuoppala 
260158174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
260235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
26038a905236SJesse Barnes 
2604ba1234d1SBen Gamari 	if (wedged) {
2605f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2606f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2607ba1234d1SBen Gamari 
260811ed50ecSBen Gamari 		/*
260917e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
261017e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
261117e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
261217e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
261317e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
261417e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
261517e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
261617e1df07SDaniel Vetter 		 *
261717e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
261817e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
261917e1df07SDaniel Vetter 		 * counter atomic_t.
262011ed50ecSBen Gamari 		 */
262117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
262211ed50ecSBen Gamari 	}
262311ed50ecSBen Gamari 
2624122f46baSDaniel Vetter 	/*
2625122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2626122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2627122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2628122f46baSDaniel Vetter 	 * code will deadlock.
2629122f46baSDaniel Vetter 	 */
2630122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
26318a905236SJesse Barnes }
26328a905236SJesse Barnes 
263342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
263442f52ef8SKeith Packard  * we use as a pipe index
263542f52ef8SKeith Packard  */
2636f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26370a3e67a4SJesse Barnes {
26382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2639e9d21d7fSKeith Packard 	unsigned long irqflags;
264071e0ffa5SJesse Barnes 
26415eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
264271e0ffa5SJesse Barnes 		return -EINVAL;
26430a3e67a4SJesse Barnes 
26441ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2645f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26467c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2647755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26480a3e67a4SJesse Barnes 	else
26497c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2650755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26511ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26528692d00eSChris Wilson 
26530a3e67a4SJesse Barnes 	return 0;
26540a3e67a4SJesse Barnes }
26550a3e67a4SJesse Barnes 
2656f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2657f796cf8fSJesse Barnes {
26582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2659f796cf8fSJesse Barnes 	unsigned long irqflags;
2660b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
266140da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2662f796cf8fSJesse Barnes 
2663f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2664f796cf8fSJesse Barnes 		return -EINVAL;
2665f796cf8fSJesse Barnes 
2666f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2667b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2668b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2669b1f14ad0SJesse Barnes 
2670b1f14ad0SJesse Barnes 	return 0;
2671b1f14ad0SJesse Barnes }
2672b1f14ad0SJesse Barnes 
26737e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26747e231dbeSJesse Barnes {
26752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26767e231dbeSJesse Barnes 	unsigned long irqflags;
26777e231dbeSJesse Barnes 
26787e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26797e231dbeSJesse Barnes 		return -EINVAL;
26807e231dbeSJesse Barnes 
26817e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
268231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2683755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26847e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26857e231dbeSJesse Barnes 
26867e231dbeSJesse Barnes 	return 0;
26877e231dbeSJesse Barnes }
26887e231dbeSJesse Barnes 
2689abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2690abd58f01SBen Widawsky {
2691abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2692abd58f01SBen Widawsky 	unsigned long irqflags;
2693abd58f01SBen Widawsky 
2694abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2695abd58f01SBen Widawsky 		return -EINVAL;
2696abd58f01SBen Widawsky 
2697abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26987167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26997167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2700abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2701abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2702abd58f01SBen Widawsky 	return 0;
2703abd58f01SBen Widawsky }
2704abd58f01SBen Widawsky 
270542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
270642f52ef8SKeith Packard  * we use as a pipe index
270742f52ef8SKeith Packard  */
2708f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
27090a3e67a4SJesse Barnes {
27102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2711e9d21d7fSKeith Packard 	unsigned long irqflags;
27120a3e67a4SJesse Barnes 
27131ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27147c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2715755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2716755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27171ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27180a3e67a4SJesse Barnes }
27190a3e67a4SJesse Barnes 
2720f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2721f796cf8fSJesse Barnes {
27222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2723f796cf8fSJesse Barnes 	unsigned long irqflags;
2724b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
272540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2726f796cf8fSJesse Barnes 
2727f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2728b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2729b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2730b1f14ad0SJesse Barnes }
2731b1f14ad0SJesse Barnes 
27327e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
27337e231dbeSJesse Barnes {
27342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27357e231dbeSJesse Barnes 	unsigned long irqflags;
27367e231dbeSJesse Barnes 
27377e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
273831acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2739755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27407e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27417e231dbeSJesse Barnes }
27427e231dbeSJesse Barnes 
2743abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2744abd58f01SBen Widawsky {
2745abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2746abd58f01SBen Widawsky 	unsigned long irqflags;
2747abd58f01SBen Widawsky 
2748abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2749abd58f01SBen Widawsky 		return;
2750abd58f01SBen Widawsky 
2751abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27527167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27537167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2754abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2755abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2756abd58f01SBen Widawsky }
2757abd58f01SBen Widawsky 
275844cdd6d2SJohn Harrison static struct drm_i915_gem_request *
275944cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2760852835f3SZou Nan hai {
2761893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
276244cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2763893eead0SChris Wilson }
2764893eead0SChris Wilson 
27659107e9d2SChris Wilson static bool
276644cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2767893eead0SChris Wilson {
27689107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
27691b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2770f65d9421SBen Gamari }
2771f65d9421SBen Gamari 
2772a028c4b0SDaniel Vetter static bool
2773a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2774a028c4b0SDaniel Vetter {
2775a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2776a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2777a028c4b0SDaniel Vetter 	} else {
2778a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2779a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2780a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2781a028c4b0SDaniel Vetter 	}
2782a028c4b0SDaniel Vetter }
2783a028c4b0SDaniel Vetter 
2784a4872ba6SOscar Mateo static struct intel_engine_cs *
2785a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2786921d42eaSDaniel Vetter {
2787921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2788a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2789921d42eaSDaniel Vetter 	int i;
2790921d42eaSDaniel Vetter 
2791921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2792a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2793a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2794a6cdb93aSRodrigo Vivi 				continue;
2795a6cdb93aSRodrigo Vivi 
2796a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2797a6cdb93aSRodrigo Vivi 				return signaller;
2798a6cdb93aSRodrigo Vivi 		}
2799921d42eaSDaniel Vetter 	} else {
2800921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2801921d42eaSDaniel Vetter 
2802921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2803921d42eaSDaniel Vetter 			if(ring == signaller)
2804921d42eaSDaniel Vetter 				continue;
2805921d42eaSDaniel Vetter 
2806ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2807921d42eaSDaniel Vetter 				return signaller;
2808921d42eaSDaniel Vetter 		}
2809921d42eaSDaniel Vetter 	}
2810921d42eaSDaniel Vetter 
2811a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2812a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2813921d42eaSDaniel Vetter 
2814921d42eaSDaniel Vetter 	return NULL;
2815921d42eaSDaniel Vetter }
2816921d42eaSDaniel Vetter 
2817a4872ba6SOscar Mateo static struct intel_engine_cs *
2818a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2819a24a11e6SChris Wilson {
2820a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
282188fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2822a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2823a6cdb93aSRodrigo Vivi 	int i, backwards;
2824a24a11e6SChris Wilson 
2825a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2826a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
28276274f212SChris Wilson 		return NULL;
2828a24a11e6SChris Wilson 
282988fe429dSDaniel Vetter 	/*
283088fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
283188fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2832a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2833a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
283488fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
283588fe429dSDaniel Vetter 	 * ringbuffer itself.
2836a24a11e6SChris Wilson 	 */
283788fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2838a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
283988fe429dSDaniel Vetter 
2840a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
284188fe429dSDaniel Vetter 		/*
284288fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
284388fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
284488fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
284588fe429dSDaniel Vetter 		 */
2846ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
284788fe429dSDaniel Vetter 
284888fe429dSDaniel Vetter 		/* This here seems to blow up */
2849ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2850a24a11e6SChris Wilson 		if (cmd == ipehr)
2851a24a11e6SChris Wilson 			break;
2852a24a11e6SChris Wilson 
285388fe429dSDaniel Vetter 		head -= 4;
285488fe429dSDaniel Vetter 	}
2855a24a11e6SChris Wilson 
285688fe429dSDaniel Vetter 	if (!i)
285788fe429dSDaniel Vetter 		return NULL;
285888fe429dSDaniel Vetter 
2859ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2860a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2861a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2862a6cdb93aSRodrigo Vivi 		offset <<= 32;
2863a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2864a6cdb93aSRodrigo Vivi 	}
2865a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2866a24a11e6SChris Wilson }
2867a24a11e6SChris Wilson 
2868a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28696274f212SChris Wilson {
28706274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2871a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2872a0d036b0SChris Wilson 	u32 seqno;
28736274f212SChris Wilson 
28744be17381SChris Wilson 	ring->hangcheck.deadlock++;
28756274f212SChris Wilson 
28766274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28774be17381SChris Wilson 	if (signaller == NULL)
28784be17381SChris Wilson 		return -1;
28794be17381SChris Wilson 
28804be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28814be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28826274f212SChris Wilson 		return -1;
28836274f212SChris Wilson 
28844be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28854be17381SChris Wilson 		return 1;
28864be17381SChris Wilson 
2887a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2888a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2889a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28904be17381SChris Wilson 		return -1;
28914be17381SChris Wilson 
28924be17381SChris Wilson 	return 0;
28936274f212SChris Wilson }
28946274f212SChris Wilson 
28956274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28966274f212SChris Wilson {
2897a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28986274f212SChris Wilson 	int i;
28996274f212SChris Wilson 
29006274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
29014be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
29026274f212SChris Wilson }
29036274f212SChris Wilson 
2904ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2905a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
29061ec14ad3SChris Wilson {
29071ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
29081ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
29099107e9d2SChris Wilson 	u32 tmp;
29109107e9d2SChris Wilson 
2911f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2912f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2913f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2914f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2915f260fe7bSMika Kuoppala 		}
2916f260fe7bSMika Kuoppala 
2917f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2918f260fe7bSMika Kuoppala 	}
29196274f212SChris Wilson 
29209107e9d2SChris Wilson 	if (IS_GEN2(dev))
2921f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
29229107e9d2SChris Wilson 
29239107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
29249107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
29259107e9d2SChris Wilson 	 * and break the hang. This should work on
29269107e9d2SChris Wilson 	 * all but the second generation chipsets.
29279107e9d2SChris Wilson 	 */
29289107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
29291ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
293058174462SMika Kuoppala 		i915_handle_error(dev, false,
293158174462SMika Kuoppala 				  "Kicking stuck wait on %s",
29321ec14ad3SChris Wilson 				  ring->name);
29331ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2934f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
29351ec14ad3SChris Wilson 	}
2936a24a11e6SChris Wilson 
29376274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29386274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29396274f212SChris Wilson 		default:
2940f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29416274f212SChris Wilson 		case 1:
294258174462SMika Kuoppala 			i915_handle_error(dev, false,
294358174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2944a24a11e6SChris Wilson 					  ring->name);
2945a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2946f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29476274f212SChris Wilson 		case 0:
2948f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29496274f212SChris Wilson 		}
29509107e9d2SChris Wilson 	}
29519107e9d2SChris Wilson 
2952f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2953a24a11e6SChris Wilson }
2954d1e61e7fSChris Wilson 
2955f65d9421SBen Gamari /**
2956f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
295705407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
295805407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
295905407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
296005407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
296105407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2962f65d9421SBen Gamari  */
2963a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2964f65d9421SBen Gamari {
2965f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
29662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2967a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2968b4519513SChris Wilson 	int i;
296905407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29709107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29719107e9d2SChris Wilson #define BUSY 1
29729107e9d2SChris Wilson #define KICK 5
29739107e9d2SChris Wilson #define HUNG 20
2974893eead0SChris Wilson 
2975d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29763e0dc6b0SBen Widawsky 		return;
29773e0dc6b0SBen Widawsky 
2978b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
297950877445SChris Wilson 		u64 acthd;
298050877445SChris Wilson 		u32 seqno;
29819107e9d2SChris Wilson 		bool busy = true;
2982b4519513SChris Wilson 
29836274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29846274f212SChris Wilson 
298505407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
298605407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
298705407ff8SMika Kuoppala 
298805407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
298944cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
2990da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2991da661464SMika Kuoppala 
29929107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29939107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2994094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2995f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29969107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29979107e9d2SChris Wilson 								  ring->name);
2998f4adcd24SDaniel Vetter 						else
2999f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
3000f4adcd24SDaniel Vetter 								 ring->name);
30019107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
3002094f9a54SChris Wilson 					}
3003094f9a54SChris Wilson 					/* Safeguard against driver failure */
3004094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
30059107e9d2SChris Wilson 				} else
30069107e9d2SChris Wilson 					busy = false;
300705407ff8SMika Kuoppala 			} else {
30086274f212SChris Wilson 				/* We always increment the hangcheck score
30096274f212SChris Wilson 				 * if the ring is busy and still processing
30106274f212SChris Wilson 				 * the same request, so that no single request
30116274f212SChris Wilson 				 * can run indefinitely (such as a chain of
30126274f212SChris Wilson 				 * batches). The only time we do not increment
30136274f212SChris Wilson 				 * the hangcheck score on this ring, if this
30146274f212SChris Wilson 				 * ring is in a legitimate wait for another
30156274f212SChris Wilson 				 * ring. In that case the waiting ring is a
30166274f212SChris Wilson 				 * victim and we want to be sure we catch the
30176274f212SChris Wilson 				 * right culprit. Then every time we do kick
30186274f212SChris Wilson 				 * the ring, add a small increment to the
30196274f212SChris Wilson 				 * score so that we can catch a batch that is
30206274f212SChris Wilson 				 * being repeatedly kicked and so responsible
30216274f212SChris Wilson 				 * for stalling the machine.
30229107e9d2SChris Wilson 				 */
3023ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3024ad8beaeaSMika Kuoppala 								    acthd);
3025ad8beaeaSMika Kuoppala 
3026ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3027da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3028f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3029f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3030f260fe7bSMika Kuoppala 					break;
3031f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
3032ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
30336274f212SChris Wilson 					break;
3034f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3035ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
30366274f212SChris Wilson 					break;
3037f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3038ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30396274f212SChris Wilson 					stuck[i] = true;
30406274f212SChris Wilson 					break;
30416274f212SChris Wilson 				}
304205407ff8SMika Kuoppala 			}
30439107e9d2SChris Wilson 		} else {
3044da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3045da661464SMika Kuoppala 
30469107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30479107e9d2SChris Wilson 			 * attempts across multiple batches.
30489107e9d2SChris Wilson 			 */
30499107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30509107e9d2SChris Wilson 				ring->hangcheck.score--;
3051f260fe7bSMika Kuoppala 
3052f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3053cbb465e7SChris Wilson 		}
3054f65d9421SBen Gamari 
305505407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
305605407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30579107e9d2SChris Wilson 		busy_count += busy;
305805407ff8SMika Kuoppala 	}
305905407ff8SMika Kuoppala 
306005407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3061b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3062b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
306305407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3064a43adf07SChris Wilson 				 ring->name);
3065a43adf07SChris Wilson 			rings_hung++;
306605407ff8SMika Kuoppala 		}
306705407ff8SMika Kuoppala 	}
306805407ff8SMika Kuoppala 
306905407ff8SMika Kuoppala 	if (rings_hung)
307058174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
307105407ff8SMika Kuoppala 
307205407ff8SMika Kuoppala 	if (busy_count)
307305407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
307405407ff8SMika Kuoppala 		 * being added */
307510cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
307610cd45b6SMika Kuoppala }
307710cd45b6SMika Kuoppala 
307810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
307910cd45b6SMika Kuoppala {
308010cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3081672e7b7cSChris Wilson 	struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer;
3082672e7b7cSChris Wilson 
3083d330a953SJani Nikula 	if (!i915.enable_hangcheck)
308410cd45b6SMika Kuoppala 		return;
308510cd45b6SMika Kuoppala 
3086672e7b7cSChris Wilson 	/* Don't continually defer the hangcheck, but make sure it is active */
3087d9e600b2SChris Wilson 	if (timer_pending(timer))
3088d9e600b2SChris Wilson 		return;
3089d9e600b2SChris Wilson 	mod_timer(timer,
3090d9e600b2SChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3091f65d9421SBen Gamari }
3092f65d9421SBen Gamari 
30931c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
309491738a95SPaulo Zanoni {
309591738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
309691738a95SPaulo Zanoni 
309791738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
309891738a95SPaulo Zanoni 		return;
309991738a95SPaulo Zanoni 
3100f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3101105b122eSPaulo Zanoni 
3102105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3103105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3104622364b6SPaulo Zanoni }
3105105b122eSPaulo Zanoni 
310691738a95SPaulo Zanoni /*
3107622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3108622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3109622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3110622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3111622364b6SPaulo Zanoni  *
3112622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
311391738a95SPaulo Zanoni  */
3114622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3115622364b6SPaulo Zanoni {
3116622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3117622364b6SPaulo Zanoni 
3118622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3119622364b6SPaulo Zanoni 		return;
3120622364b6SPaulo Zanoni 
3121622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
312291738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
312391738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
312491738a95SPaulo Zanoni }
312591738a95SPaulo Zanoni 
31267c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3127d18ea1b5SDaniel Vetter {
3128d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3129d18ea1b5SDaniel Vetter 
3130f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3131a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3132f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3133d18ea1b5SDaniel Vetter }
3134d18ea1b5SDaniel Vetter 
3135c0e09200SDave Airlie /* drm_dma.h hooks
3136c0e09200SDave Airlie */
3137be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3138036a4a7dSZhenyu Wang {
31392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3140036a4a7dSZhenyu Wang 
31410c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3142bdfcdb63SDaniel Vetter 
3143f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3144c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3145c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3146036a4a7dSZhenyu Wang 
31477c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3148c650156aSZhenyu Wang 
31491c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31507d99163dSBen Widawsky }
31517d99163dSBen Widawsky 
315270591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
315370591a41SVille Syrjälä {
315470591a41SVille Syrjälä 	enum pipe pipe;
315570591a41SVille Syrjälä 
315670591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
315770591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
315870591a41SVille Syrjälä 
315970591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
316070591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
316170591a41SVille Syrjälä 
316270591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
316370591a41SVille Syrjälä }
316470591a41SVille Syrjälä 
31657e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31667e231dbeSJesse Barnes {
31672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31687e231dbeSJesse Barnes 
31697e231dbeSJesse Barnes 	/* VLV magic */
31707e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31717e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31727e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31737e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31747e231dbeSJesse Barnes 
31757c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31767e231dbeSJesse Barnes 
31777c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31787e231dbeSJesse Barnes 
317970591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31807e231dbeSJesse Barnes }
31817e231dbeSJesse Barnes 
3182d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3183d6e3cca3SDaniel Vetter {
3184d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3185d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3186d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3187d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3188d6e3cca3SDaniel Vetter }
3189d6e3cca3SDaniel Vetter 
3190823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3191abd58f01SBen Widawsky {
3192abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3193abd58f01SBen Widawsky 	int pipe;
3194abd58f01SBen Widawsky 
3195abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3196abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3197abd58f01SBen Widawsky 
3198d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3199abd58f01SBen Widawsky 
3200055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3201f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3202813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3203f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3204abd58f01SBen Widawsky 
3205f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3206f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3207f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3208abd58f01SBen Widawsky 
32091c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3210abd58f01SBen Widawsky }
3211abd58f01SBen Widawsky 
3212d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3213d49bdb0eSPaulo Zanoni {
32141180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3215d49bdb0eSPaulo Zanoni 
321613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3217d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
32181180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3219d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
32201180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
322113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3222d49bdb0eSPaulo Zanoni }
3223d49bdb0eSPaulo Zanoni 
322443f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
322543f328d7SVille Syrjälä {
322643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
322743f328d7SVille Syrjälä 
322843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
322943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
323043f328d7SVille Syrjälä 
3231d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
323243f328d7SVille Syrjälä 
323343f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
323443f328d7SVille Syrjälä 
323543f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
323643f328d7SVille Syrjälä 
323770591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
323843f328d7SVille Syrjälä }
323943f328d7SVille Syrjälä 
324082a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
324182a28bcfSDaniel Vetter {
32422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
324382a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3244fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
324582a28bcfSDaniel Vetter 
324682a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3247fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3248b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3249cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3250fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
325182a28bcfSDaniel Vetter 	} else {
3252fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3253b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3254cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3255fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
325682a28bcfSDaniel Vetter 	}
325782a28bcfSDaniel Vetter 
3258fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
325982a28bcfSDaniel Vetter 
32607fe0b973SKeith Packard 	/*
32617fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32627fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
32637fe0b973SKeith Packard 	 *
32647fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
32657fe0b973SKeith Packard 	 */
32667fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32677fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32687fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32697fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32707fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32717fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32727fe0b973SKeith Packard }
32737fe0b973SKeith Packard 
3274d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3275d46da437SPaulo Zanoni {
32762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
327782a28bcfSDaniel Vetter 	u32 mask;
3278d46da437SPaulo Zanoni 
3279692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3280692a04cfSDaniel Vetter 		return;
3281692a04cfSDaniel Vetter 
3282105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32835c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3284105b122eSPaulo Zanoni 	else
32855c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32868664281bSPaulo Zanoni 
3287337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3288d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3289d46da437SPaulo Zanoni }
3290d46da437SPaulo Zanoni 
32910a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32920a9a8c91SDaniel Vetter {
32930a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32940a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32950a9a8c91SDaniel Vetter 
32960a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32970a9a8c91SDaniel Vetter 
32980a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3299040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
33000a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
330135a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
330235a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
33030a9a8c91SDaniel Vetter 	}
33040a9a8c91SDaniel Vetter 
33050a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33060a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
33070a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
33080a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
33090a9a8c91SDaniel Vetter 	} else {
33100a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33110a9a8c91SDaniel Vetter 	}
33120a9a8c91SDaniel Vetter 
331335079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33140a9a8c91SDaniel Vetter 
33150a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3316a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
33170a9a8c91SDaniel Vetter 
33180a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
33190a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
33200a9a8c91SDaniel Vetter 
3321605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
332235079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
33230a9a8c91SDaniel Vetter 	}
33240a9a8c91SDaniel Vetter }
33250a9a8c91SDaniel Vetter 
3326f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3327036a4a7dSZhenyu Wang {
33282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33298e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33308e76f8dcSPaulo Zanoni 
33318e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33328e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33338e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33348e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33355c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33368e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
33375c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
33388e76f8dcSPaulo Zanoni 	} else {
33398e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3340ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33415b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33425b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33435b3a856bSDaniel Vetter 				DE_POISON);
33445c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
33455c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
33468e76f8dcSPaulo Zanoni 	}
3347036a4a7dSZhenyu Wang 
33481ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3349036a4a7dSZhenyu Wang 
33500c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33510c841212SPaulo Zanoni 
3352622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3353622364b6SPaulo Zanoni 
335435079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3355036a4a7dSZhenyu Wang 
33560a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3357036a4a7dSZhenyu Wang 
3358d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33597fe0b973SKeith Packard 
3360f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33616005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33626005ce42SDaniel Vetter 		 *
33636005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33644bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33654bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3366d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3367f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3368d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3369f97108d1SJesse Barnes 	}
3370f97108d1SJesse Barnes 
3371036a4a7dSZhenyu Wang 	return 0;
3372036a4a7dSZhenyu Wang }
3373036a4a7dSZhenyu Wang 
3374f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3375f8b79e58SImre Deak {
3376f8b79e58SImre Deak 	u32 pipestat_mask;
3377f8b79e58SImre Deak 	u32 iir_mask;
3378120dda4fSVille Syrjälä 	enum pipe pipe;
3379f8b79e58SImre Deak 
3380f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3381f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3382f8b79e58SImre Deak 
3383120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3384120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3385f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3386f8b79e58SImre Deak 
3387f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3388f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3389f8b79e58SImre Deak 
3390120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3391120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3392120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3393f8b79e58SImre Deak 
3394f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3395f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3396f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3397120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3398120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3399f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3400f8b79e58SImre Deak 
3401f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3402f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3403f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
340476e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
340576e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3406f8b79e58SImre Deak }
3407f8b79e58SImre Deak 
3408f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3409f8b79e58SImre Deak {
3410f8b79e58SImre Deak 	u32 pipestat_mask;
3411f8b79e58SImre Deak 	u32 iir_mask;
3412120dda4fSVille Syrjälä 	enum pipe pipe;
3413f8b79e58SImre Deak 
3414f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3415f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
34166c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3417120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3418120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3419f8b79e58SImre Deak 
3420f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3421f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
342276e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3423f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3424f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3425f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3426f8b79e58SImre Deak 
3427f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3428f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3429f8b79e58SImre Deak 
3430120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3431120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3432120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3433f8b79e58SImre Deak 
3434f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3435f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3436120dda4fSVille Syrjälä 
3437120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3438120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3439f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3440f8b79e58SImre Deak }
3441f8b79e58SImre Deak 
3442f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3443f8b79e58SImre Deak {
3444f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3445f8b79e58SImre Deak 
3446f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3447f8b79e58SImre Deak 		return;
3448f8b79e58SImre Deak 
3449f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3450f8b79e58SImre Deak 
3451950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3452f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3453f8b79e58SImre Deak }
3454f8b79e58SImre Deak 
3455f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3456f8b79e58SImre Deak {
3457f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3458f8b79e58SImre Deak 
3459f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3460f8b79e58SImre Deak 		return;
3461f8b79e58SImre Deak 
3462f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3463f8b79e58SImre Deak 
3464950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3465f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3466f8b79e58SImre Deak }
3467f8b79e58SImre Deak 
34680e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34697e231dbeSJesse Barnes {
3470f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34717e231dbeSJesse Barnes 
347220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
347320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
347420afbda2SDaniel Vetter 
34757e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
347676e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
347776e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
347876e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
347976e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
34807e231dbeSJesse Barnes 
3481b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3482b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3483d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3484f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3485f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3486d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
34870e6c9a9eSVille Syrjälä }
34880e6c9a9eSVille Syrjälä 
34890e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34900e6c9a9eSVille Syrjälä {
34910e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34920e6c9a9eSVille Syrjälä 
34930e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34947e231dbeSJesse Barnes 
34950a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34967e231dbeSJesse Barnes 
34977e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34987e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34997e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
35007e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
35017e231dbeSJesse Barnes #endif
35027e231dbeSJesse Barnes 
35037e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
350420afbda2SDaniel Vetter 
350520afbda2SDaniel Vetter 	return 0;
350620afbda2SDaniel Vetter }
350720afbda2SDaniel Vetter 
3508abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3509abd58f01SBen Widawsky {
3510abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3511abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3512abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
351373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3514abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
351573d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
351673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3517abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
351873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
351973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
352073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3521abd58f01SBen Widawsky 		0,
352273d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
352373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3524abd58f01SBen Widawsky 		};
3525abd58f01SBen Widawsky 
35260961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
35279a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35289a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
35299a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
35309a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3531abd58f01SBen Widawsky }
3532abd58f01SBen Widawsky 
3533abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3534abd58f01SBen Widawsky {
3535770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3536770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3537abd58f01SBen Widawsky 	int pipe;
353888e04703SJesse Barnes 	u32 aux_en = GEN8_AUX_CHANNEL_A;
3539770de83dSDamien Lespiau 
354088e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3541770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3542770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
354388e04703SJesse Barnes 		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
354488e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
354588e04703SJesse Barnes 	} else
3546770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3547770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3548770de83dSDamien Lespiau 
3549770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3550770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3551770de83dSDamien Lespiau 
355213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
355313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
355413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3555abd58f01SBen Widawsky 
3556055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3557f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3558813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3559813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3560813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
356135079899SPaulo Zanoni 					  de_pipe_enables);
3562abd58f01SBen Widawsky 
356388e04703SJesse Barnes 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3564abd58f01SBen Widawsky }
3565abd58f01SBen Widawsky 
3566abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3567abd58f01SBen Widawsky {
3568abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3569abd58f01SBen Widawsky 
3570622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3571622364b6SPaulo Zanoni 
3572abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3573abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3574abd58f01SBen Widawsky 
3575abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3576abd58f01SBen Widawsky 
3577abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3578abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3579abd58f01SBen Widawsky 
3580abd58f01SBen Widawsky 	return 0;
3581abd58f01SBen Widawsky }
3582abd58f01SBen Widawsky 
358343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
358443f328d7SVille Syrjälä {
358543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
358643f328d7SVille Syrjälä 
3587c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
358843f328d7SVille Syrjälä 
358943f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
359043f328d7SVille Syrjälä 
359143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
359243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
359343f328d7SVille Syrjälä 
359443f328d7SVille Syrjälä 	return 0;
359543f328d7SVille Syrjälä }
359643f328d7SVille Syrjälä 
3597abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3598abd58f01SBen Widawsky {
3599abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3600abd58f01SBen Widawsky 
3601abd58f01SBen Widawsky 	if (!dev_priv)
3602abd58f01SBen Widawsky 		return;
3603abd58f01SBen Widawsky 
3604823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3605abd58f01SBen Widawsky }
3606abd58f01SBen Widawsky 
36078ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
36088ea0be4fSVille Syrjälä {
36098ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
36108ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
36118ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36128ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
36138ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
36148ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36158ea0be4fSVille Syrjälä 
36168ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
36178ea0be4fSVille Syrjälä 
36188ea0be4fSVille Syrjälä 	dev_priv->irq_mask = 0;
36198ea0be4fSVille Syrjälä }
36208ea0be4fSVille Syrjälä 
36217e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
36227e231dbeSJesse Barnes {
36232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36247e231dbeSJesse Barnes 
36257e231dbeSJesse Barnes 	if (!dev_priv)
36267e231dbeSJesse Barnes 		return;
36277e231dbeSJesse Barnes 
3628843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3629843d0e7dSImre Deak 
3630893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3631893fce8eSVille Syrjälä 
36327e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3633f8b79e58SImre Deak 
36348ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
36357e231dbeSJesse Barnes }
36367e231dbeSJesse Barnes 
363743f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
363843f328d7SVille Syrjälä {
363943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
364043f328d7SVille Syrjälä 
364143f328d7SVille Syrjälä 	if (!dev_priv)
364243f328d7SVille Syrjälä 		return;
364343f328d7SVille Syrjälä 
364443f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
364543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
364643f328d7SVille Syrjälä 
3647a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
364843f328d7SVille Syrjälä 
3649a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
365043f328d7SVille Syrjälä 
3651c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
365243f328d7SVille Syrjälä }
365343f328d7SVille Syrjälä 
3654f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3655036a4a7dSZhenyu Wang {
36562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36574697995bSJesse Barnes 
36584697995bSJesse Barnes 	if (!dev_priv)
36594697995bSJesse Barnes 		return;
36604697995bSJesse Barnes 
3661be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3662036a4a7dSZhenyu Wang }
3663036a4a7dSZhenyu Wang 
3664c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3665c2798b19SChris Wilson {
36662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3667c2798b19SChris Wilson 	int pipe;
3668c2798b19SChris Wilson 
3669055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3670c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3671c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3672c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3673c2798b19SChris Wilson 	POSTING_READ16(IER);
3674c2798b19SChris Wilson }
3675c2798b19SChris Wilson 
3676c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3677c2798b19SChris Wilson {
36782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3679c2798b19SChris Wilson 
3680c2798b19SChris Wilson 	I915_WRITE16(EMR,
3681c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3682c2798b19SChris Wilson 
3683c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3684c2798b19SChris Wilson 	dev_priv->irq_mask =
3685c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3686c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3687c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3688c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3689c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3690c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3691c2798b19SChris Wilson 
3692c2798b19SChris Wilson 	I915_WRITE16(IER,
3693c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3694c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3695c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3696c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3697c2798b19SChris Wilson 	POSTING_READ16(IER);
3698c2798b19SChris Wilson 
3699379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3700379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3701d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3702755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3703755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3704d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3705379ef82dSDaniel Vetter 
3706c2798b19SChris Wilson 	return 0;
3707c2798b19SChris Wilson }
3708c2798b19SChris Wilson 
370990a72f87SVille Syrjälä /*
371090a72f87SVille Syrjälä  * Returns true when a page flip has completed.
371190a72f87SVille Syrjälä  */
371290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37131f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
371490a72f87SVille Syrjälä {
37152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37161f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
371790a72f87SVille Syrjälä 
37188d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
371990a72f87SVille Syrjälä 		return false;
372090a72f87SVille Syrjälä 
372190a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3722d6bbafa1SChris Wilson 		goto check_page_flip;
372390a72f87SVille Syrjälä 
37241f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
372590a72f87SVille Syrjälä 
372690a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
372790a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
372890a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
372990a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
373090a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
373190a72f87SVille Syrjälä 	 */
373290a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3733d6bbafa1SChris Wilson 		goto check_page_flip;
373490a72f87SVille Syrjälä 
373590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
373690a72f87SVille Syrjälä 	return true;
3737d6bbafa1SChris Wilson 
3738d6bbafa1SChris Wilson check_page_flip:
3739d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3740d6bbafa1SChris Wilson 	return false;
374190a72f87SVille Syrjälä }
374290a72f87SVille Syrjälä 
3743ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3744c2798b19SChris Wilson {
374545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3747c2798b19SChris Wilson 	u16 iir, new_iir;
3748c2798b19SChris Wilson 	u32 pipe_stats[2];
3749c2798b19SChris Wilson 	int pipe;
3750c2798b19SChris Wilson 	u16 flip_mask =
3751c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3752c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3753c2798b19SChris Wilson 
3754c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3755c2798b19SChris Wilson 	if (iir == 0)
3756c2798b19SChris Wilson 		return IRQ_NONE;
3757c2798b19SChris Wilson 
3758c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3759c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3760c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3761c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3762c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3763c2798b19SChris Wilson 		 */
3764222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3765c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3766aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3767c2798b19SChris Wilson 
3768055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3769c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3770c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3771c2798b19SChris Wilson 
3772c2798b19SChris Wilson 			/*
3773c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3774c2798b19SChris Wilson 			 */
37752d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3776c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3777c2798b19SChris Wilson 		}
3778222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3779c2798b19SChris Wilson 
3780c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3781c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3782c2798b19SChris Wilson 
3783c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3784c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3785c2798b19SChris Wilson 
3786055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37871f1c2e24SVille Syrjälä 			int plane = pipe;
37883a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37891f1c2e24SVille Syrjälä 				plane = !plane;
37901f1c2e24SVille Syrjälä 
37914356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37921f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37931f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3794c2798b19SChris Wilson 
37954356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3796277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37972d9d2b0bSVille Syrjälä 
37981f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37991f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38001f7247c0SDaniel Vetter 								    pipe);
38014356d586SDaniel Vetter 		}
3802c2798b19SChris Wilson 
3803c2798b19SChris Wilson 		iir = new_iir;
3804c2798b19SChris Wilson 	}
3805c2798b19SChris Wilson 
3806c2798b19SChris Wilson 	return IRQ_HANDLED;
3807c2798b19SChris Wilson }
3808c2798b19SChris Wilson 
3809c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3810c2798b19SChris Wilson {
38112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3812c2798b19SChris Wilson 	int pipe;
3813c2798b19SChris Wilson 
3814055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3815c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3816c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3817c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3818c2798b19SChris Wilson 	}
3819c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3820c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3821c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3822c2798b19SChris Wilson }
3823c2798b19SChris Wilson 
3824a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3825a266c7d5SChris Wilson {
38262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3827a266c7d5SChris Wilson 	int pipe;
3828a266c7d5SChris Wilson 
3829a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3830a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3831a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3832a266c7d5SChris Wilson 	}
3833a266c7d5SChris Wilson 
383400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3835055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3836a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3837a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3838a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3839a266c7d5SChris Wilson 	POSTING_READ(IER);
3840a266c7d5SChris Wilson }
3841a266c7d5SChris Wilson 
3842a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3843a266c7d5SChris Wilson {
38442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
384538bde180SChris Wilson 	u32 enable_mask;
3846a266c7d5SChris Wilson 
384738bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
384838bde180SChris Wilson 
384938bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
385038bde180SChris Wilson 	dev_priv->irq_mask =
385138bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
385238bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
385338bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
385438bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
385538bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
385638bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
385738bde180SChris Wilson 
385838bde180SChris Wilson 	enable_mask =
385938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
386038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
386138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
386238bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
386338bde180SChris Wilson 		I915_USER_INTERRUPT;
386438bde180SChris Wilson 
3865a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
386620afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
386720afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
386820afbda2SDaniel Vetter 
3869a266c7d5SChris Wilson 		/* Enable in IER... */
3870a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3871a266c7d5SChris Wilson 		/* and unmask in IMR */
3872a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3873a266c7d5SChris Wilson 	}
3874a266c7d5SChris Wilson 
3875a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3876a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3877a266c7d5SChris Wilson 	POSTING_READ(IER);
3878a266c7d5SChris Wilson 
3879f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
388020afbda2SDaniel Vetter 
3881379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3882379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3883d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3884755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3885755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3886d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3887379ef82dSDaniel Vetter 
388820afbda2SDaniel Vetter 	return 0;
388920afbda2SDaniel Vetter }
389020afbda2SDaniel Vetter 
389190a72f87SVille Syrjälä /*
389290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
389390a72f87SVille Syrjälä  */
389490a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
389590a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
389690a72f87SVille Syrjälä {
38972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
389890a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
389990a72f87SVille Syrjälä 
39008d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
390190a72f87SVille Syrjälä 		return false;
390290a72f87SVille Syrjälä 
390390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3904d6bbafa1SChris Wilson 		goto check_page_flip;
390590a72f87SVille Syrjälä 
390690a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
390790a72f87SVille Syrjälä 
390890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
390990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
391090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
391190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
391290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
391390a72f87SVille Syrjälä 	 */
391490a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3915d6bbafa1SChris Wilson 		goto check_page_flip;
391690a72f87SVille Syrjälä 
391790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
391890a72f87SVille Syrjälä 	return true;
3919d6bbafa1SChris Wilson 
3920d6bbafa1SChris Wilson check_page_flip:
3921d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3922d6bbafa1SChris Wilson 	return false;
392390a72f87SVille Syrjälä }
392490a72f87SVille Syrjälä 
3925ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3926a266c7d5SChris Wilson {
392745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39298291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
393038bde180SChris Wilson 	u32 flip_mask =
393138bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
393238bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
393338bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3934a266c7d5SChris Wilson 
3935a266c7d5SChris Wilson 	iir = I915_READ(IIR);
393638bde180SChris Wilson 	do {
393738bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39388291ee90SChris Wilson 		bool blc_event = false;
3939a266c7d5SChris Wilson 
3940a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3941a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3942a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3943a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3944a266c7d5SChris Wilson 		 */
3945222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3946a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3947aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3948a266c7d5SChris Wilson 
3949055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3950a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3951a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3952a266c7d5SChris Wilson 
395338bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3954a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3955a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
395638bde180SChris Wilson 				irq_received = true;
3957a266c7d5SChris Wilson 			}
3958a266c7d5SChris Wilson 		}
3959222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3960a266c7d5SChris Wilson 
3961a266c7d5SChris Wilson 		if (!irq_received)
3962a266c7d5SChris Wilson 			break;
3963a266c7d5SChris Wilson 
3964a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
396516c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
396616c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
396716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3968a266c7d5SChris Wilson 
396938bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3970a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3971a266c7d5SChris Wilson 
3972a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3973a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3974a266c7d5SChris Wilson 
3975055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
397638bde180SChris Wilson 			int plane = pipe;
39773a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
397838bde180SChris Wilson 				plane = !plane;
39795e2032d4SVille Syrjälä 
398090a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
398190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
398290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3983a266c7d5SChris Wilson 
3984a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3985a266c7d5SChris Wilson 				blc_event = true;
39864356d586SDaniel Vetter 
39874356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3988277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39892d9d2b0bSVille Syrjälä 
39901f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39911f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39921f7247c0SDaniel Vetter 								    pipe);
3993a266c7d5SChris Wilson 		}
3994a266c7d5SChris Wilson 
3995a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3996a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3997a266c7d5SChris Wilson 
3998a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3999a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4000a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4001a266c7d5SChris Wilson 		 * we would never get another interrupt.
4002a266c7d5SChris Wilson 		 *
4003a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4004a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4005a266c7d5SChris Wilson 		 * another one.
4006a266c7d5SChris Wilson 		 *
4007a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4008a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4009a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4010a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4011a266c7d5SChris Wilson 		 * stray interrupts.
4012a266c7d5SChris Wilson 		 */
401338bde180SChris Wilson 		ret = IRQ_HANDLED;
4014a266c7d5SChris Wilson 		iir = new_iir;
401538bde180SChris Wilson 	} while (iir & ~flip_mask);
4016a266c7d5SChris Wilson 
4017a266c7d5SChris Wilson 	return ret;
4018a266c7d5SChris Wilson }
4019a266c7d5SChris Wilson 
4020a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4021a266c7d5SChris Wilson {
40222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4023a266c7d5SChris Wilson 	int pipe;
4024a266c7d5SChris Wilson 
4025a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4026a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4027a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4028a266c7d5SChris Wilson 	}
4029a266c7d5SChris Wilson 
403000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4031055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
403255b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4033a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
403455b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
403555b39755SChris Wilson 	}
4036a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4037a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4038a266c7d5SChris Wilson 
4039a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4040a266c7d5SChris Wilson }
4041a266c7d5SChris Wilson 
4042a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4043a266c7d5SChris Wilson {
40442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4045a266c7d5SChris Wilson 	int pipe;
4046a266c7d5SChris Wilson 
4047a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4048a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4049a266c7d5SChris Wilson 
4050a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4051055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4052a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4053a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4054a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4055a266c7d5SChris Wilson 	POSTING_READ(IER);
4056a266c7d5SChris Wilson }
4057a266c7d5SChris Wilson 
4058a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4059a266c7d5SChris Wilson {
40602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4061bbba0a97SChris Wilson 	u32 enable_mask;
4062a266c7d5SChris Wilson 	u32 error_mask;
4063a266c7d5SChris Wilson 
4064a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4065bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4066adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4067bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4068bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4069bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4070bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4071bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4072bbba0a97SChris Wilson 
4073bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
407421ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
407521ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4076bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4077bbba0a97SChris Wilson 
4078bbba0a97SChris Wilson 	if (IS_G4X(dev))
4079bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4080a266c7d5SChris Wilson 
4081b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4082b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4083d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4084755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4085755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4086755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4087d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4088a266c7d5SChris Wilson 
4089a266c7d5SChris Wilson 	/*
4090a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4091a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4092a266c7d5SChris Wilson 	 */
4093a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4094a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4095a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4096a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4097a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4098a266c7d5SChris Wilson 	} else {
4099a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4100a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4101a266c7d5SChris Wilson 	}
4102a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4103a266c7d5SChris Wilson 
4104a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4105a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4106a266c7d5SChris Wilson 	POSTING_READ(IER);
4107a266c7d5SChris Wilson 
410820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
410920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
411020afbda2SDaniel Vetter 
4111f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
411220afbda2SDaniel Vetter 
411320afbda2SDaniel Vetter 	return 0;
411420afbda2SDaniel Vetter }
411520afbda2SDaniel Vetter 
4116bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
411720afbda2SDaniel Vetter {
41182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4119cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
412020afbda2SDaniel Vetter 	u32 hotplug_en;
412120afbda2SDaniel Vetter 
4122b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4123b5ea2d56SDaniel Vetter 
4124bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4125bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4126bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4127adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4128e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4129b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
4130cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4131cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4132a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4133a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4134a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4135a266c7d5SChris Wilson 		*/
4136a266c7d5SChris Wilson 		if (IS_G4X(dev))
4137a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
413885fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4139a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4140a266c7d5SChris Wilson 
4141a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4142a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4143a266c7d5SChris Wilson 	}
4144bac56d5bSEgbert Eich }
4145a266c7d5SChris Wilson 
4146ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4147a266c7d5SChris Wilson {
414845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4150a266c7d5SChris Wilson 	u32 iir, new_iir;
4151a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4152a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
415321ad8330SVille Syrjälä 	u32 flip_mask =
415421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
415521ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4156a266c7d5SChris Wilson 
4157a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4158a266c7d5SChris Wilson 
4159a266c7d5SChris Wilson 	for (;;) {
4160501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41612c8ba29fSChris Wilson 		bool blc_event = false;
41622c8ba29fSChris Wilson 
4163a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4164a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4165a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4166a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4167a266c7d5SChris Wilson 		 */
4168222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4169a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4170aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4171a266c7d5SChris Wilson 
4172055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4173a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4174a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4175a266c7d5SChris Wilson 
4176a266c7d5SChris Wilson 			/*
4177a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4178a266c7d5SChris Wilson 			 */
4179a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4180a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4181501e01d7SVille Syrjälä 				irq_received = true;
4182a266c7d5SChris Wilson 			}
4183a266c7d5SChris Wilson 		}
4184222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4185a266c7d5SChris Wilson 
4186a266c7d5SChris Wilson 		if (!irq_received)
4187a266c7d5SChris Wilson 			break;
4188a266c7d5SChris Wilson 
4189a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4190a266c7d5SChris Wilson 
4191a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
419216c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
419316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4194a266c7d5SChris Wilson 
419521ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4196a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4197a266c7d5SChris Wilson 
4198a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4199a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4200a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4201a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4202a266c7d5SChris Wilson 
4203055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42042c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
420590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
420690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4207a266c7d5SChris Wilson 
4208a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4209a266c7d5SChris Wilson 				blc_event = true;
42104356d586SDaniel Vetter 
42114356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4212277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4213a266c7d5SChris Wilson 
42141f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42151f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42162d9d2b0bSVille Syrjälä 		}
4217a266c7d5SChris Wilson 
4218a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4219a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4220a266c7d5SChris Wilson 
4221515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4222515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4223515ac2bbSDaniel Vetter 
4224a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4225a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4226a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4227a266c7d5SChris Wilson 		 * we would never get another interrupt.
4228a266c7d5SChris Wilson 		 *
4229a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4230a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4231a266c7d5SChris Wilson 		 * another one.
4232a266c7d5SChris Wilson 		 *
4233a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4234a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4235a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4236a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4237a266c7d5SChris Wilson 		 * stray interrupts.
4238a266c7d5SChris Wilson 		 */
4239a266c7d5SChris Wilson 		iir = new_iir;
4240a266c7d5SChris Wilson 	}
4241a266c7d5SChris Wilson 
4242a266c7d5SChris Wilson 	return ret;
4243a266c7d5SChris Wilson }
4244a266c7d5SChris Wilson 
4245a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4246a266c7d5SChris Wilson {
42472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4248a266c7d5SChris Wilson 	int pipe;
4249a266c7d5SChris Wilson 
4250a266c7d5SChris Wilson 	if (!dev_priv)
4251a266c7d5SChris Wilson 		return;
4252a266c7d5SChris Wilson 
4253a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4254a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4255a266c7d5SChris Wilson 
4256a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4257055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4258a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4259a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4260a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4261a266c7d5SChris Wilson 
4262055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4263a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4264a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4265a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4266a266c7d5SChris Wilson }
4267a266c7d5SChris Wilson 
42684cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4269ac4c16c5SEgbert Eich {
42706323751dSImre Deak 	struct drm_i915_private *dev_priv =
42716323751dSImre Deak 		container_of(work, typeof(*dev_priv),
42726323751dSImre Deak 			     hotplug_reenable_work.work);
4273ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4274ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4275ac4c16c5SEgbert Eich 	int i;
4276ac4c16c5SEgbert Eich 
42776323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42786323751dSImre Deak 
42794cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4280ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4281ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4282ac4c16c5SEgbert Eich 
4283ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4284ac4c16c5SEgbert Eich 			continue;
4285ac4c16c5SEgbert Eich 
4286ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4287ac4c16c5SEgbert Eich 
4288ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4289ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4290ac4c16c5SEgbert Eich 
4291ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4292ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4293ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4294c23cc417SJani Nikula 							 connector->name);
4295ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4296ac4c16c5SEgbert Eich 				if (!connector->polled)
4297ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4298ac4c16c5SEgbert Eich 			}
4299ac4c16c5SEgbert Eich 		}
4300ac4c16c5SEgbert Eich 	}
4301ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4302ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
43034cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
43046323751dSImre Deak 
43056323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4306ac4c16c5SEgbert Eich }
4307ac4c16c5SEgbert Eich 
4308fca52a55SDaniel Vetter /**
4309fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4310fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4311fca52a55SDaniel Vetter  *
4312fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4313fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4314fca52a55SDaniel Vetter  */
4315b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4316f71d4af4SJesse Barnes {
4317b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43188b2e326dSChris Wilson 
43198b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
432013cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
432199584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4322c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4323a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43248b2e326dSChris Wilson 
4325a6706b45SDeepak S 	/* Let's track the enabled rps events */
4326b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43276c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
432831685c25SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
432931685c25SDeepak S 	else
4330a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4331a6706b45SDeepak S 
433299584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
433399584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
433461bac78eSDaniel Vetter 		    (unsigned long) dev);
43356323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
43364cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
433761bac78eSDaniel Vetter 
433897a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43399ee32feaSDaniel Vetter 
4340b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43414cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43424cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4343b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4344f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4345f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4346391f75e2SVille Syrjälä 	} else {
4347391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4348391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4349f71d4af4SJesse Barnes 	}
4350f71d4af4SJesse Barnes 
435121da2700SVille Syrjälä 	/*
435221da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
435321da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
435421da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
435521da2700SVille Syrjälä 	 */
4356b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
435721da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
435821da2700SVille Syrjälä 
4359c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4360f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4361f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4362c2baf4b7SVille Syrjälä 	}
4363f71d4af4SJesse Barnes 
4364b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
436543f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
436643f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
436743f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
436843f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
436943f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
437043f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
437143f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4372b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43737e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43747e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43757e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43767e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43777e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43787e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4379fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4380b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4381abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4382723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4383abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4384abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4385abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4386abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4387abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4388f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4389f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4390723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4391f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4392f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4393f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4394f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
439582a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4396f71d4af4SJesse Barnes 	} else {
4397b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4398c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4399c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4400c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4401c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4402b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4403a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4404a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4405a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4406a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
440720afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4408c2798b19SChris Wilson 		} else {
4409a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4410a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4411a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4412a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4413bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4414c2798b19SChris Wilson 		}
4415f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4416f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4417f71d4af4SJesse Barnes 	}
4418f71d4af4SJesse Barnes }
441920afbda2SDaniel Vetter 
4420fca52a55SDaniel Vetter /**
4421fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4422fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4423fca52a55SDaniel Vetter  *
4424fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4425fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4426fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4427fca52a55SDaniel Vetter  * obeyed.
4428fca52a55SDaniel Vetter  *
4429fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4430fca52a55SDaniel Vetter  * in the driver load and resume code.
4431fca52a55SDaniel Vetter  */
4432b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
443320afbda2SDaniel Vetter {
4434b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4435821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4436821450c6SEgbert Eich 	struct drm_connector *connector;
4437821450c6SEgbert Eich 	int i;
443820afbda2SDaniel Vetter 
4439821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4440821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4441821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4442821450c6SEgbert Eich 	}
4443821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4444821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4445821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
44460e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
44470e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
44480e32b39cSDave Airlie 		if (intel_connector->mst_port)
4449821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4450821450c6SEgbert Eich 	}
4451b5ea2d56SDaniel Vetter 
4452b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4453b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4454d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
445520afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
445620afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4457d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
445820afbda2SDaniel Vetter }
4459c67a470bSPaulo Zanoni 
4460fca52a55SDaniel Vetter /**
4461fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4462fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4463fca52a55SDaniel Vetter  *
4464fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4465fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4466fca52a55SDaniel Vetter  *
4467fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4468fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4469fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4470fca52a55SDaniel Vetter  */
44712aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44722aeb7d3aSDaniel Vetter {
44732aeb7d3aSDaniel Vetter 	/*
44742aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44752aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44762aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44772aeb7d3aSDaniel Vetter 	 */
44782aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44792aeb7d3aSDaniel Vetter 
44802aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44812aeb7d3aSDaniel Vetter }
44822aeb7d3aSDaniel Vetter 
4483fca52a55SDaniel Vetter /**
4484fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4485fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4486fca52a55SDaniel Vetter  *
4487fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4488fca52a55SDaniel Vetter  * resources acquired in the init functions.
4489fca52a55SDaniel Vetter  */
44902aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44912aeb7d3aSDaniel Vetter {
44922aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44932aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44942aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44952aeb7d3aSDaniel Vetter }
44962aeb7d3aSDaniel Vetter 
4497fca52a55SDaniel Vetter /**
4498fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4499fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4500fca52a55SDaniel Vetter  *
4501fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4502fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4503fca52a55SDaniel Vetter  */
4504b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4505c67a470bSPaulo Zanoni {
4506b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45072aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
4508c67a470bSPaulo Zanoni }
4509c67a470bSPaulo Zanoni 
4510fca52a55SDaniel Vetter /**
4511fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4512fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4513fca52a55SDaniel Vetter  *
4514fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4515fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4516fca52a55SDaniel Vetter  */
4517b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4518c67a470bSPaulo Zanoni {
45192aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4520b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4521b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4522c67a470bSPaulo Zanoni }
4523