1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 40e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 41e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 42e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 45e5868a31SEgbert Eich }; 46e5868a31SEgbert Eich 47e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 48e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 4973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 50e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 53e5868a31SEgbert Eich }; 54e5868a31SEgbert Eich 55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 56e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 57e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 83995b6762SChris Wilson static void 84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 85036a4a7dSZhenyu Wang { 864bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 874bc9d430SDaniel Vetter 881ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 891ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 901ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 913143a2bfSChris Wilson POSTING_READ(DEIMR); 92036a4a7dSZhenyu Wang } 93036a4a7dSZhenyu Wang } 94036a4a7dSZhenyu Wang 950ff9800aSPaulo Zanoni static void 96f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 97036a4a7dSZhenyu Wang { 984bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 994bc9d430SDaniel Vetter 1001ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1011ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1021ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1033143a2bfSChris Wilson POSTING_READ(DEIMR); 104036a4a7dSZhenyu Wang } 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang 10743eaea13SPaulo Zanoni /** 10843eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 10943eaea13SPaulo Zanoni * @dev_priv: driver private 11043eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 11143eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 11243eaea13SPaulo Zanoni */ 11343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 11443eaea13SPaulo Zanoni uint32_t interrupt_mask, 11543eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 11643eaea13SPaulo Zanoni { 11743eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 11843eaea13SPaulo Zanoni 11943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 12043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 12143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 12243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 12343eaea13SPaulo Zanoni } 12443eaea13SPaulo Zanoni 12543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 12643eaea13SPaulo Zanoni { 12743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 12843eaea13SPaulo Zanoni } 12943eaea13SPaulo Zanoni 13043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 13143eaea13SPaulo Zanoni { 13243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 13343eaea13SPaulo Zanoni } 13443eaea13SPaulo Zanoni 135edbfdb45SPaulo Zanoni /** 136edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 137edbfdb45SPaulo Zanoni * @dev_priv: driver private 138edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 139edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 140edbfdb45SPaulo Zanoni */ 141edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 142edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 143edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 144edbfdb45SPaulo Zanoni { 145605cd25bSPaulo Zanoni uint32_t new_val; 146edbfdb45SPaulo Zanoni 147edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 148edbfdb45SPaulo Zanoni 149605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 150f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 151f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 152f52ecbcfSPaulo Zanoni 153605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 154605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 155605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 156edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 157edbfdb45SPaulo Zanoni } 158f52ecbcfSPaulo Zanoni } 159edbfdb45SPaulo Zanoni 160edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 161edbfdb45SPaulo Zanoni { 162edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 163edbfdb45SPaulo Zanoni } 164edbfdb45SPaulo Zanoni 165edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 166edbfdb45SPaulo Zanoni { 167edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 168edbfdb45SPaulo Zanoni } 169edbfdb45SPaulo Zanoni 1708664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 1718664281bSPaulo Zanoni { 1728664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1738664281bSPaulo Zanoni struct intel_crtc *crtc; 1748664281bSPaulo Zanoni enum pipe pipe; 1758664281bSPaulo Zanoni 1764bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1774bc9d430SDaniel Vetter 1788664281bSPaulo Zanoni for_each_pipe(pipe) { 1798664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1808664281bSPaulo Zanoni 1818664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 1828664281bSPaulo Zanoni return false; 1838664281bSPaulo Zanoni } 1848664281bSPaulo Zanoni 1858664281bSPaulo Zanoni return true; 1868664281bSPaulo Zanoni } 1878664281bSPaulo Zanoni 1888664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 1898664281bSPaulo Zanoni { 1908664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1918664281bSPaulo Zanoni enum pipe pipe; 1928664281bSPaulo Zanoni struct intel_crtc *crtc; 1938664281bSPaulo Zanoni 194fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 195fee884edSDaniel Vetter 1968664281bSPaulo Zanoni for_each_pipe(pipe) { 1978664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 1988664281bSPaulo Zanoni 1998664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2008664281bSPaulo Zanoni return false; 2018664281bSPaulo Zanoni } 2028664281bSPaulo Zanoni 2038664281bSPaulo Zanoni return true; 2048664281bSPaulo Zanoni } 2058664281bSPaulo Zanoni 2068664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2078664281bSPaulo Zanoni enum pipe pipe, bool enable) 2088664281bSPaulo Zanoni { 2098664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2108664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2118664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2128664281bSPaulo Zanoni 2138664281bSPaulo Zanoni if (enable) 2148664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2158664281bSPaulo Zanoni else 2168664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2178664281bSPaulo Zanoni } 2188664281bSPaulo Zanoni 2198664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2207336df65SDaniel Vetter enum pipe pipe, bool enable) 2218664281bSPaulo Zanoni { 2228664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2238664281bSPaulo Zanoni if (enable) { 2247336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2257336df65SDaniel Vetter 2268664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2278664281bSPaulo Zanoni return; 2288664281bSPaulo Zanoni 2298664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2308664281bSPaulo Zanoni } else { 2317336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2327336df65SDaniel Vetter 2337336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2348664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2357336df65SDaniel Vetter 2367336df65SDaniel Vetter if (!was_enabled && 2377336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2387336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2397336df65SDaniel Vetter pipe_name(pipe)); 2407336df65SDaniel Vetter } 2418664281bSPaulo Zanoni } 2428664281bSPaulo Zanoni } 2438664281bSPaulo Zanoni 244fee884edSDaniel Vetter /** 245fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 246fee884edSDaniel Vetter * @dev_priv: driver private 247fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 248fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 249fee884edSDaniel Vetter */ 250fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 251fee884edSDaniel Vetter uint32_t interrupt_mask, 252fee884edSDaniel Vetter uint32_t enabled_irq_mask) 253fee884edSDaniel Vetter { 254fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 255fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 256fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 257fee884edSDaniel Vetter 258fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 259fee884edSDaniel Vetter 260fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 261fee884edSDaniel Vetter POSTING_READ(SDEIMR); 262fee884edSDaniel Vetter } 263fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 264fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 265fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 266fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 267fee884edSDaniel Vetter 268de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 269de28075dSDaniel Vetter enum transcoder pch_transcoder, 2708664281bSPaulo Zanoni bool enable) 2718664281bSPaulo Zanoni { 2728664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 273de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 274de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 2758664281bSPaulo Zanoni 2768664281bSPaulo Zanoni if (enable) 277fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 2788664281bSPaulo Zanoni else 279fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 2808664281bSPaulo Zanoni } 2818664281bSPaulo Zanoni 2828664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 2838664281bSPaulo Zanoni enum transcoder pch_transcoder, 2848664281bSPaulo Zanoni bool enable) 2858664281bSPaulo Zanoni { 2868664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2878664281bSPaulo Zanoni 2888664281bSPaulo Zanoni if (enable) { 2891dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 2901dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 2911dd246fbSDaniel Vetter 2928664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 2938664281bSPaulo Zanoni return; 2948664281bSPaulo Zanoni 295fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 2968664281bSPaulo Zanoni } else { 2971dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 2981dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 2991dd246fbSDaniel Vetter 3001dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 301fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3021dd246fbSDaniel Vetter 3031dd246fbSDaniel Vetter if (!was_enabled && 3041dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3051dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3061dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3071dd246fbSDaniel Vetter } 3088664281bSPaulo Zanoni } 3098664281bSPaulo Zanoni } 3108664281bSPaulo Zanoni 3118664281bSPaulo Zanoni /** 3128664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3138664281bSPaulo Zanoni * @dev: drm device 3148664281bSPaulo Zanoni * @pipe: pipe 3158664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3168664281bSPaulo Zanoni * 3178664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3188664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3198664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3208664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3218664281bSPaulo Zanoni * bit for all the pipes. 3228664281bSPaulo Zanoni * 3238664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3248664281bSPaulo Zanoni */ 3258664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3268664281bSPaulo Zanoni enum pipe pipe, bool enable) 3278664281bSPaulo Zanoni { 3288664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3298664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3308664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3318664281bSPaulo Zanoni unsigned long flags; 3328664281bSPaulo Zanoni bool ret; 3338664281bSPaulo Zanoni 3348664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3358664281bSPaulo Zanoni 3368664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 3378664281bSPaulo Zanoni 3388664281bSPaulo Zanoni if (enable == ret) 3398664281bSPaulo Zanoni goto done; 3408664281bSPaulo Zanoni 3418664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 3428664281bSPaulo Zanoni 3438664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 3448664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 3458664281bSPaulo Zanoni else if (IS_GEN7(dev)) 3467336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 3478664281bSPaulo Zanoni 3488664281bSPaulo Zanoni done: 3498664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 3508664281bSPaulo Zanoni return ret; 3518664281bSPaulo Zanoni } 3528664281bSPaulo Zanoni 3538664281bSPaulo Zanoni /** 3548664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 3558664281bSPaulo Zanoni * @dev: drm device 3568664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 3578664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3588664281bSPaulo Zanoni * 3598664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 3608664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 3618664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 3628664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 3638664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 3648664281bSPaulo Zanoni * 3658664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3668664281bSPaulo Zanoni */ 3678664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 3688664281bSPaulo Zanoni enum transcoder pch_transcoder, 3698664281bSPaulo Zanoni bool enable) 3708664281bSPaulo Zanoni { 3718664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 372de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 373de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3748664281bSPaulo Zanoni unsigned long flags; 3758664281bSPaulo Zanoni bool ret; 3768664281bSPaulo Zanoni 377de28075dSDaniel Vetter /* 378de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 379de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 380de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 381de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 382de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 383de28075dSDaniel Vetter * crtc on LPT won't cause issues. 384de28075dSDaniel Vetter */ 3858664281bSPaulo Zanoni 3868664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3878664281bSPaulo Zanoni 3888664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 3898664281bSPaulo Zanoni 3908664281bSPaulo Zanoni if (enable == ret) 3918664281bSPaulo Zanoni goto done; 3928664281bSPaulo Zanoni 3938664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 3948664281bSPaulo Zanoni 3958664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 396de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 3978664281bSPaulo Zanoni else 3988664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 3998664281bSPaulo Zanoni 4008664281bSPaulo Zanoni done: 4018664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4028664281bSPaulo Zanoni return ret; 4038664281bSPaulo Zanoni } 4048664281bSPaulo Zanoni 4058664281bSPaulo Zanoni 4067c463586SKeith Packard void 4077c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 4087c463586SKeith Packard { 4099db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 41046c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4117c463586SKeith Packard 412b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 413b79480baSDaniel Vetter 41446c06a30SVille Syrjälä if ((pipestat & mask) == mask) 41546c06a30SVille Syrjälä return; 41646c06a30SVille Syrjälä 4177c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 41846c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 41946c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4203143a2bfSChris Wilson POSTING_READ(reg); 4217c463586SKeith Packard } 4227c463586SKeith Packard 4237c463586SKeith Packard void 4247c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 4257c463586SKeith Packard { 4269db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 42746c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4287c463586SKeith Packard 429b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 430b79480baSDaniel Vetter 43146c06a30SVille Syrjälä if ((pipestat & mask) == 0) 43246c06a30SVille Syrjälä return; 43346c06a30SVille Syrjälä 43446c06a30SVille Syrjälä pipestat &= ~mask; 43546c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4363143a2bfSChris Wilson POSTING_READ(reg); 4377c463586SKeith Packard } 4387c463586SKeith Packard 439c0e09200SDave Airlie /** 440f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 44101c66889SZhao Yakui */ 442f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 44301c66889SZhao Yakui { 4441ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4451ec14ad3SChris Wilson unsigned long irqflags; 4461ec14ad3SChris Wilson 447f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 448f49e38ddSJani Nikula return; 449f49e38ddSJani Nikula 4501ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 45101c66889SZhao Yakui 452f898780bSJani Nikula i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE); 453a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 454f898780bSJani Nikula i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE); 4551ec14ad3SChris Wilson 4561ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 45701c66889SZhao Yakui } 45801c66889SZhao Yakui 45901c66889SZhao Yakui /** 4600a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4610a3e67a4SJesse Barnes * @dev: DRM device 4620a3e67a4SJesse Barnes * @pipe: pipe to check 4630a3e67a4SJesse Barnes * 4640a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 4650a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 4660a3e67a4SJesse Barnes * before reading such registers if unsure. 4670a3e67a4SJesse Barnes */ 4680a3e67a4SJesse Barnes static int 4690a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 4700a3e67a4SJesse Barnes { 4710a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 472702e7a56SPaulo Zanoni 473a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 474a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 475a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 476a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 47771f8ba6bSPaulo Zanoni 478a01025afSDaniel Vetter return intel_crtc->active; 479a01025afSDaniel Vetter } else { 480a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 481a01025afSDaniel Vetter } 4820a3e67a4SJesse Barnes } 4830a3e67a4SJesse Barnes 48442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 48542f52ef8SKeith Packard * we use as a pipe index 48642f52ef8SKeith Packard */ 487f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 4880a3e67a4SJesse Barnes { 4890a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4900a3e67a4SJesse Barnes unsigned long high_frame; 4910a3e67a4SJesse Barnes unsigned long low_frame; 4925eddb70bSChris Wilson u32 high1, high2, low; 4930a3e67a4SJesse Barnes 4940a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 49544d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 4969db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 4970a3e67a4SJesse Barnes return 0; 4980a3e67a4SJesse Barnes } 4990a3e67a4SJesse Barnes 5009db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5019db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5025eddb70bSChris Wilson 5030a3e67a4SJesse Barnes /* 5040a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5050a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5060a3e67a4SJesse Barnes * register. 5070a3e67a4SJesse Barnes */ 5080a3e67a4SJesse Barnes do { 5095eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5105eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 5115eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5120a3e67a4SJesse Barnes } while (high1 != high2); 5130a3e67a4SJesse Barnes 5145eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 5155eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 5165eddb70bSChris Wilson return (high1 << 8) | low; 5170a3e67a4SJesse Barnes } 5180a3e67a4SJesse Barnes 519f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 5209880b7a5SJesse Barnes { 5219880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5229db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 5239880b7a5SJesse Barnes 5249880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 52544d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5269db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5279880b7a5SJesse Barnes return 0; 5289880b7a5SJesse Barnes } 5299880b7a5SJesse Barnes 5309880b7a5SJesse Barnes return I915_READ(reg); 5319880b7a5SJesse Barnes } 5329880b7a5SJesse Barnes 533f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 5340af7e4dfSMario Kleiner int *vpos, int *hpos) 5350af7e4dfSMario Kleiner { 5360af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5370af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 5380af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 5390af7e4dfSMario Kleiner bool in_vbl = true; 5400af7e4dfSMario Kleiner int ret = 0; 541fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 542fe2b8f9dSPaulo Zanoni pipe); 5430af7e4dfSMario Kleiner 5440af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 5450af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 5469db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5470af7e4dfSMario Kleiner return 0; 5480af7e4dfSMario Kleiner } 5490af7e4dfSMario Kleiner 5500af7e4dfSMario Kleiner /* Get vtotal. */ 551fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 5520af7e4dfSMario Kleiner 5530af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 5540af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 5550af7e4dfSMario Kleiner * scanout position from Display scan line register. 5560af7e4dfSMario Kleiner */ 5570af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 5580af7e4dfSMario Kleiner 5590af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 5600af7e4dfSMario Kleiner * horizontal scanout position. 5610af7e4dfSMario Kleiner */ 5620af7e4dfSMario Kleiner *vpos = position & 0x1fff; 5630af7e4dfSMario Kleiner *hpos = 0; 5640af7e4dfSMario Kleiner } else { 5650af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 5660af7e4dfSMario Kleiner * We can split this into vertical and horizontal 5670af7e4dfSMario Kleiner * scanout position. 5680af7e4dfSMario Kleiner */ 5690af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 5700af7e4dfSMario Kleiner 571fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 5720af7e4dfSMario Kleiner *vpos = position / htotal; 5730af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 5740af7e4dfSMario Kleiner } 5750af7e4dfSMario Kleiner 5760af7e4dfSMario Kleiner /* Query vblank area. */ 577fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 5780af7e4dfSMario Kleiner 5790af7e4dfSMario Kleiner /* Test position against vblank region. */ 5800af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 5810af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 5820af7e4dfSMario Kleiner 5830af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 5840af7e4dfSMario Kleiner in_vbl = false; 5850af7e4dfSMario Kleiner 5860af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 5870af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 5880af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 5890af7e4dfSMario Kleiner 5900af7e4dfSMario Kleiner /* Readouts valid? */ 5910af7e4dfSMario Kleiner if (vbl > 0) 5920af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 5930af7e4dfSMario Kleiner 5940af7e4dfSMario Kleiner /* In vblank? */ 5950af7e4dfSMario Kleiner if (in_vbl) 5960af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 5970af7e4dfSMario Kleiner 5980af7e4dfSMario Kleiner return ret; 5990af7e4dfSMario Kleiner } 6000af7e4dfSMario Kleiner 601f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 6020af7e4dfSMario Kleiner int *max_error, 6030af7e4dfSMario Kleiner struct timeval *vblank_time, 6040af7e4dfSMario Kleiner unsigned flags) 6050af7e4dfSMario Kleiner { 6064041b853SChris Wilson struct drm_crtc *crtc; 6070af7e4dfSMario Kleiner 6087eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 6094041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 6100af7e4dfSMario Kleiner return -EINVAL; 6110af7e4dfSMario Kleiner } 6120af7e4dfSMario Kleiner 6130af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 6144041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 6154041b853SChris Wilson if (crtc == NULL) { 6164041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 6174041b853SChris Wilson return -EINVAL; 6184041b853SChris Wilson } 6194041b853SChris Wilson 6204041b853SChris Wilson if (!crtc->enabled) { 6214041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 6224041b853SChris Wilson return -EBUSY; 6234041b853SChris Wilson } 6240af7e4dfSMario Kleiner 6250af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 6264041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 6274041b853SChris Wilson vblank_time, flags, 6284041b853SChris Wilson crtc); 6290af7e4dfSMario Kleiner } 6300af7e4dfSMario Kleiner 631321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector) 632321a1b30SEgbert Eich { 633321a1b30SEgbert Eich enum drm_connector_status old_status; 634321a1b30SEgbert Eich 635321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 636321a1b30SEgbert Eich old_status = connector->status; 637321a1b30SEgbert Eich 638321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 639321a1b30SEgbert Eich DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n", 640321a1b30SEgbert Eich connector->base.id, 641321a1b30SEgbert Eich drm_get_connector_name(connector), 642321a1b30SEgbert Eich old_status, connector->status); 643321a1b30SEgbert Eich return (old_status != connector->status); 644321a1b30SEgbert Eich } 645321a1b30SEgbert Eich 6465ca58282SJesse Barnes /* 6475ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 6485ca58282SJesse Barnes */ 649ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 650ac4c16c5SEgbert Eich 6515ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 6525ca58282SJesse Barnes { 6535ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 6545ca58282SJesse Barnes hotplug_work); 6555ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 656c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 657cd569aedSEgbert Eich struct intel_connector *intel_connector; 658cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 659cd569aedSEgbert Eich struct drm_connector *connector; 660cd569aedSEgbert Eich unsigned long irqflags; 661cd569aedSEgbert Eich bool hpd_disabled = false; 662321a1b30SEgbert Eich bool changed = false; 663142e2398SEgbert Eich u32 hpd_event_bits; 6645ca58282SJesse Barnes 66552d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 66652d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 66752d7ecedSDaniel Vetter return; 66852d7ecedSDaniel Vetter 669a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 670e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 671e67189abSJesse Barnes 672cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 673142e2398SEgbert Eich 674142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 675142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 676cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 677cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 678cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 679cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 680cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 681cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 682cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 683cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 684cd569aedSEgbert Eich drm_get_connector_name(connector)); 685cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 686cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 687cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 688cd569aedSEgbert Eich hpd_disabled = true; 689cd569aedSEgbert Eich } 690142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 691142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 692142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 693142e2398SEgbert Eich } 694cd569aedSEgbert Eich } 695cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 696cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 697cd569aedSEgbert Eich * some connectors */ 698ac4c16c5SEgbert Eich if (hpd_disabled) { 699cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 700ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 701ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 702ac4c16c5SEgbert Eich } 703cd569aedSEgbert Eich 704cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 705cd569aedSEgbert Eich 706321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 707321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 708321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 709321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 710cd569aedSEgbert Eich if (intel_encoder->hot_plug) 711cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 712321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 713321a1b30SEgbert Eich changed = true; 714321a1b30SEgbert Eich } 715321a1b30SEgbert Eich } 71640ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 71740ee3381SKeith Packard 718321a1b30SEgbert Eich if (changed) 719321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 7205ca58282SJesse Barnes } 7215ca58282SJesse Barnes 722d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 723f97108d1SJesse Barnes { 724f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 725b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 7269270388eSDaniel Vetter u8 new_delay; 7279270388eSDaniel Vetter 728d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 729f97108d1SJesse Barnes 73073edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 73173edd18fSDaniel Vetter 73220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 7339270388eSDaniel Vetter 7347648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 735b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 736b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 737f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 738f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 739f97108d1SJesse Barnes 740f97108d1SJesse Barnes /* Handle RCS change request from hw */ 741b5b72e89SMatthew Garrett if (busy_up > max_avg) { 74220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 74320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 74420e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 74520e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 746b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 74720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 74820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 74920e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 75020e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 751f97108d1SJesse Barnes } 752f97108d1SJesse Barnes 7537648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 75420e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 755f97108d1SJesse Barnes 756d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 7579270388eSDaniel Vetter 758f97108d1SJesse Barnes return; 759f97108d1SJesse Barnes } 760f97108d1SJesse Barnes 761549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 762549f7365SChris Wilson struct intel_ring_buffer *ring) 763549f7365SChris Wilson { 764475553deSChris Wilson if (ring->obj == NULL) 765475553deSChris Wilson return; 766475553deSChris Wilson 767b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 7689862e600SChris Wilson 769549f7365SChris Wilson wake_up_all(&ring->irq_queue); 77010cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 771549f7365SChris Wilson } 772549f7365SChris Wilson 7734912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 7743b8d8d91SJesse Barnes { 7754912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 776c6a828d3SDaniel Vetter rps.work); 777edbfdb45SPaulo Zanoni u32 pm_iir; 7787b9e0ae6SChris Wilson u8 new_delay; 7793b8d8d91SJesse Barnes 78059cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 781c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 782c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 7834848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 784edbfdb45SPaulo Zanoni snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 78559cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 7864912d041SBen Widawsky 78760611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 78860611c13SPaulo Zanoni WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS); 78960611c13SPaulo Zanoni 7904848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 7913b8d8d91SJesse Barnes return; 7923b8d8d91SJesse Barnes 7934fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 7947b9e0ae6SChris Wilson 7957425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 796c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 7977425034aSVille Syrjälä 7987425034aSVille Syrjälä /* 7997425034aSVille Syrjälä * For better performance, jump directly 8007425034aSVille Syrjälä * to RPe if we're below it. 8017425034aSVille Syrjälä */ 8027425034aSVille Syrjälä if (IS_VALLEYVIEW(dev_priv->dev) && 8037425034aSVille Syrjälä dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay) 8047425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 8057425034aSVille Syrjälä } else 806c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 8073b8d8d91SJesse Barnes 80879249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 80979249636SBen Widawsky * interrupt 81079249636SBen Widawsky */ 811d8289c9eSVille Syrjälä if (new_delay >= dev_priv->rps.min_delay && 812d8289c9eSVille Syrjälä new_delay <= dev_priv->rps.max_delay) { 8130a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 8140a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 8150a073b84SJesse Barnes else 8164912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 81779249636SBen Widawsky } 8183b8d8d91SJesse Barnes 81952ceb908SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) { 82052ceb908SJesse Barnes /* 82152ceb908SJesse Barnes * On VLV, when we enter RC6 we may not be at the minimum 82252ceb908SJesse Barnes * voltage level, so arm a timer to check. It should only 82352ceb908SJesse Barnes * fire when there's activity or once after we've entered 82452ceb908SJesse Barnes * RC6, and then won't be re-armed until the next RPS interrupt. 82552ceb908SJesse Barnes */ 82652ceb908SJesse Barnes mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work, 82752ceb908SJesse Barnes msecs_to_jiffies(100)); 82852ceb908SJesse Barnes } 82952ceb908SJesse Barnes 8304fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 8313b8d8d91SJesse Barnes } 8323b8d8d91SJesse Barnes 833e3689190SBen Widawsky 834e3689190SBen Widawsky /** 835e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 836e3689190SBen Widawsky * occurred. 837e3689190SBen Widawsky * @work: workqueue struct 838e3689190SBen Widawsky * 839e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 840e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 841e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 842e3689190SBen Widawsky */ 843e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 844e3689190SBen Widawsky { 845e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 846a4da4fa4SDaniel Vetter l3_parity.error_work); 847e3689190SBen Widawsky u32 error_status, row, bank, subbank; 848e3689190SBen Widawsky char *parity_event[5]; 849e3689190SBen Widawsky uint32_t misccpctl; 850e3689190SBen Widawsky unsigned long flags; 851e3689190SBen Widawsky 852e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 853e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 854e3689190SBen Widawsky * any time we access those registers. 855e3689190SBen Widawsky */ 856e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 857e3689190SBen Widawsky 858e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 859e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 860e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 861e3689190SBen Widawsky 862e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 863e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 864e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 865e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 866e3689190SBen Widawsky 867e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 868e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 869e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 870e3689190SBen Widawsky 871e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 872e3689190SBen Widawsky 873e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 87443eaea13SPaulo Zanoni ilk_enable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT); 875e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 876e3689190SBen Widawsky 877e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 878e3689190SBen Widawsky 879cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 880e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 881e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 882e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 883e3689190SBen Widawsky parity_event[4] = NULL; 884e3689190SBen Widawsky 885e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 886e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 887e3689190SBen Widawsky 888e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 889e3689190SBen Widawsky row, bank, subbank); 890e3689190SBen Widawsky 891e3689190SBen Widawsky kfree(parity_event[3]); 892e3689190SBen Widawsky kfree(parity_event[2]); 893e3689190SBen Widawsky kfree(parity_event[1]); 894e3689190SBen Widawsky } 895e3689190SBen Widawsky 896d0ecd7e2SDaniel Vetter static void ivybridge_parity_error_irq_handler(struct drm_device *dev) 897e3689190SBen Widawsky { 898e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 899e3689190SBen Widawsky 900e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 901e3689190SBen Widawsky return; 902e3689190SBen Widawsky 903d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 90443eaea13SPaulo Zanoni ilk_disable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT); 905d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 906e3689190SBen Widawsky 907a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 908e3689190SBen Widawsky } 909e3689190SBen Widawsky 910f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 911f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 912f1af8fc1SPaulo Zanoni u32 gt_iir) 913f1af8fc1SPaulo Zanoni { 914f1af8fc1SPaulo Zanoni if (gt_iir & 915f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 916f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 917f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 918f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 919f1af8fc1SPaulo Zanoni } 920f1af8fc1SPaulo Zanoni 921e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 922e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 923e7b4c6b1SDaniel Vetter u32 gt_iir) 924e7b4c6b1SDaniel Vetter { 925e7b4c6b1SDaniel Vetter 926cc609d5dSBen Widawsky if (gt_iir & 927cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 928e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 929cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 930e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 931cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 932e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 933e7b4c6b1SDaniel Vetter 934cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 935cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 936cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 937e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 938e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 939e7b4c6b1SDaniel Vetter } 940e3689190SBen Widawsky 941cc609d5dSBen Widawsky if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 942d0ecd7e2SDaniel Vetter ivybridge_parity_error_irq_handler(dev); 943e7b4c6b1SDaniel Vetter } 944e7b4c6b1SDaniel Vetter 945b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 946b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 947b543fb04SEgbert Eich 94810a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 949b543fb04SEgbert Eich u32 hotplug_trigger, 950b543fb04SEgbert Eich const u32 *hpd) 951b543fb04SEgbert Eich { 952b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 953b543fb04SEgbert Eich int i; 95410a504deSDaniel Vetter bool storm_detected = false; 955b543fb04SEgbert Eich 95691d131d2SDaniel Vetter if (!hotplug_trigger) 95791d131d2SDaniel Vetter return; 95891d131d2SDaniel Vetter 959b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 960b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 961821450c6SEgbert Eich 962b8f102e8SEgbert Eich WARN(((hpd[i] & hotplug_trigger) && 963b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED), 964b8f102e8SEgbert Eich "Received HPD interrupt although disabled\n"); 965b8f102e8SEgbert Eich 966b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 967b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 968b543fb04SEgbert Eich continue; 969b543fb04SEgbert Eich 970bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 971b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 972b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 973b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 974b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 975b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 976b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 977b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 978b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 979142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 980b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 98110a504deSDaniel Vetter storm_detected = true; 982b543fb04SEgbert Eich } else { 983b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 984b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 985b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 986b543fb04SEgbert Eich } 987b543fb04SEgbert Eich } 988b543fb04SEgbert Eich 98910a504deSDaniel Vetter if (storm_detected) 99010a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 991b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 9925876fa0dSDaniel Vetter 9935876fa0dSDaniel Vetter queue_work(dev_priv->wq, 9945876fa0dSDaniel Vetter &dev_priv->hotplug_work); 995b543fb04SEgbert Eich } 996b543fb04SEgbert Eich 997515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 998515ac2bbSDaniel Vetter { 99928c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 100028c70f16SDaniel Vetter 100128c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1002515ac2bbSDaniel Vetter } 1003515ac2bbSDaniel Vetter 1004ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1005ce99c256SDaniel Vetter { 10069ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 10079ee32feaSDaniel Vetter 10089ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1009ce99c256SDaniel Vetter } 1010ce99c256SDaniel Vetter 1011*1403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 1012*1403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 1013*1403c0d4SPaulo Zanoni * the work queue. */ 1014*1403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1015baf02a1fSBen Widawsky { 101641a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 101759cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 10184848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 10194d3b3d5fSPaulo Zanoni snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS); 102059cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 10212adbee62SDaniel Vetter 10222adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 102341a05a3aSDaniel Vetter } 1024baf02a1fSBen Widawsky 1025*1403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 102612638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 102712638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 102812638c57SBen Widawsky 102912638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 103012638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 103112638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 103212638c57SBen Widawsky } 103312638c57SBen Widawsky } 1034*1403c0d4SPaulo Zanoni } 1035baf02a1fSBen Widawsky 1036ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 10377e231dbeSJesse Barnes { 10387e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 10397e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10407e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 10417e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 10427e231dbeSJesse Barnes unsigned long irqflags; 10437e231dbeSJesse Barnes int pipe; 10447e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 10457e231dbeSJesse Barnes 10467e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 10477e231dbeSJesse Barnes 10487e231dbeSJesse Barnes while (true) { 10497e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 10507e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 10517e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 10527e231dbeSJesse Barnes 10537e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 10547e231dbeSJesse Barnes goto out; 10557e231dbeSJesse Barnes 10567e231dbeSJesse Barnes ret = IRQ_HANDLED; 10577e231dbeSJesse Barnes 1058e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 10597e231dbeSJesse Barnes 10607e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 10617e231dbeSJesse Barnes for_each_pipe(pipe) { 10627e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 10637e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 10647e231dbeSJesse Barnes 10657e231dbeSJesse Barnes /* 10667e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 10677e231dbeSJesse Barnes */ 10687e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 10697e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 10707e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 10717e231dbeSJesse Barnes pipe_name(pipe)); 10727e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 10737e231dbeSJesse Barnes } 10747e231dbeSJesse Barnes } 10757e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 10767e231dbeSJesse Barnes 107731acc7f5SJesse Barnes for_each_pipe(pipe) { 107831acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 107931acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 108031acc7f5SJesse Barnes 108131acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 108231acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 108331acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 108431acc7f5SJesse Barnes } 108531acc7f5SJesse Barnes } 108631acc7f5SJesse Barnes 10877e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 10887e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 10897e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1090b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 10917e231dbeSJesse Barnes 10927e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 10937e231dbeSJesse Barnes hotplug_status); 109491d131d2SDaniel Vetter 109510a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 109691d131d2SDaniel Vetter 10977e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 10987e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 10997e231dbeSJesse Barnes } 11007e231dbeSJesse Barnes 1101515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1102515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 11037e231dbeSJesse Barnes 110460611c13SPaulo Zanoni if (pm_iir) 1105d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 11067e231dbeSJesse Barnes 11077e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 11087e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 11097e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 11107e231dbeSJesse Barnes } 11117e231dbeSJesse Barnes 11127e231dbeSJesse Barnes out: 11137e231dbeSJesse Barnes return ret; 11147e231dbeSJesse Barnes } 11157e231dbeSJesse Barnes 111623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1117776ad806SJesse Barnes { 1118776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11199db4a9c7SJesse Barnes int pipe; 1120b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1121776ad806SJesse Barnes 112210a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 112391d131d2SDaniel Vetter 1124cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1125cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1126776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1127cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1128cfc33bf7SVille Syrjälä port_name(port)); 1129cfc33bf7SVille Syrjälä } 1130776ad806SJesse Barnes 1131ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1132ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1133ce99c256SDaniel Vetter 1134776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1135515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1136776ad806SJesse Barnes 1137776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1138776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1139776ad806SJesse Barnes 1140776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1141776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1142776ad806SJesse Barnes 1143776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1144776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1145776ad806SJesse Barnes 11469db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 11479db4a9c7SJesse Barnes for_each_pipe(pipe) 11489db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 11499db4a9c7SJesse Barnes pipe_name(pipe), 11509db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1151776ad806SJesse Barnes 1152776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1153776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1154776ad806SJesse Barnes 1155776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1156776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1157776ad806SJesse Barnes 1158776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 11598664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 11608664281bSPaulo Zanoni false)) 11618664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 11628664281bSPaulo Zanoni 11638664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 11648664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 11658664281bSPaulo Zanoni false)) 11668664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 11678664281bSPaulo Zanoni } 11688664281bSPaulo Zanoni 11698664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 11708664281bSPaulo Zanoni { 11718664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 11728664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 11738664281bSPaulo Zanoni 1174de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1175de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1176de032bf4SPaulo Zanoni 11778664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_A) 11788664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 11798664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 11808664281bSPaulo Zanoni 11818664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_B) 11828664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 11838664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 11848664281bSPaulo Zanoni 11858664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_C) 11868664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) 11878664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); 11888664281bSPaulo Zanoni 11898664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 11908664281bSPaulo Zanoni } 11918664281bSPaulo Zanoni 11928664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 11938664281bSPaulo Zanoni { 11948664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 11958664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 11968664281bSPaulo Zanoni 1197de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1198de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1199de032bf4SPaulo Zanoni 12008664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 12018664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 12028664281bSPaulo Zanoni false)) 12038664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 12048664281bSPaulo Zanoni 12058664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 12068664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 12078664281bSPaulo Zanoni false)) 12088664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 12098664281bSPaulo Zanoni 12108664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 12118664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 12128664281bSPaulo Zanoni false)) 12138664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 12148664281bSPaulo Zanoni 12158664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1216776ad806SJesse Barnes } 1217776ad806SJesse Barnes 121823e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 121923e81d69SAdam Jackson { 122023e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 122123e81d69SAdam Jackson int pipe; 1222b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 122323e81d69SAdam Jackson 122410a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 122591d131d2SDaniel Vetter 1226cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1227cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 122823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1229cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1230cfc33bf7SVille Syrjälä port_name(port)); 1231cfc33bf7SVille Syrjälä } 123223e81d69SAdam Jackson 123323e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1234ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 123523e81d69SAdam Jackson 123623e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1237515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 123823e81d69SAdam Jackson 123923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 124023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 124123e81d69SAdam Jackson 124223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 124323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 124423e81d69SAdam Jackson 124523e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 124623e81d69SAdam Jackson for_each_pipe(pipe) 124723e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 124823e81d69SAdam Jackson pipe_name(pipe), 124923e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 12508664281bSPaulo Zanoni 12518664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 12528664281bSPaulo Zanoni cpt_serr_int_handler(dev); 125323e81d69SAdam Jackson } 125423e81d69SAdam Jackson 1255c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1256c008bc6eSPaulo Zanoni { 1257c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1258c008bc6eSPaulo Zanoni 1259c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1260c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1261c008bc6eSPaulo Zanoni 1262c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1263c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1264c008bc6eSPaulo Zanoni 1265c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEA_VBLANK) 1266c008bc6eSPaulo Zanoni drm_handle_vblank(dev, 0); 1267c008bc6eSPaulo Zanoni 1268c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEB_VBLANK) 1269c008bc6eSPaulo Zanoni drm_handle_vblank(dev, 1); 1270c008bc6eSPaulo Zanoni 1271c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1272c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1273c008bc6eSPaulo Zanoni 1274c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEA_FIFO_UNDERRUN) 1275c008bc6eSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 1276c008bc6eSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 1277c008bc6eSPaulo Zanoni 1278c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEB_FIFO_UNDERRUN) 1279c008bc6eSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 1280c008bc6eSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 1281c008bc6eSPaulo Zanoni 1282c008bc6eSPaulo Zanoni if (de_iir & DE_PLANEA_FLIP_DONE) { 1283c008bc6eSPaulo Zanoni intel_prepare_page_flip(dev, 0); 1284c008bc6eSPaulo Zanoni intel_finish_page_flip_plane(dev, 0); 1285c008bc6eSPaulo Zanoni } 1286c008bc6eSPaulo Zanoni 1287c008bc6eSPaulo Zanoni if (de_iir & DE_PLANEB_FLIP_DONE) { 1288c008bc6eSPaulo Zanoni intel_prepare_page_flip(dev, 1); 1289c008bc6eSPaulo Zanoni intel_finish_page_flip_plane(dev, 1); 1290c008bc6eSPaulo Zanoni } 1291c008bc6eSPaulo Zanoni 1292c008bc6eSPaulo Zanoni /* check event from PCH */ 1293c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1294c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1295c008bc6eSPaulo Zanoni 1296c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1297c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1298c008bc6eSPaulo Zanoni else 1299c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1300c008bc6eSPaulo Zanoni 1301c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1302c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1303c008bc6eSPaulo Zanoni } 1304c008bc6eSPaulo Zanoni 1305c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1306c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1307c008bc6eSPaulo Zanoni } 1308c008bc6eSPaulo Zanoni 13099719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 13109719fb98SPaulo Zanoni { 13119719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 13129719fb98SPaulo Zanoni int i; 13139719fb98SPaulo Zanoni 13149719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 13159719fb98SPaulo Zanoni ivb_err_int_handler(dev); 13169719fb98SPaulo Zanoni 13179719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 13189719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 13199719fb98SPaulo Zanoni 13209719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 13219719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 13229719fb98SPaulo Zanoni 13239719fb98SPaulo Zanoni for (i = 0; i < 3; i++) { 13249719fb98SPaulo Zanoni if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 13259719fb98SPaulo Zanoni drm_handle_vblank(dev, i); 13269719fb98SPaulo Zanoni if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 13279719fb98SPaulo Zanoni intel_prepare_page_flip(dev, i); 13289719fb98SPaulo Zanoni intel_finish_page_flip_plane(dev, i); 13299719fb98SPaulo Zanoni } 13309719fb98SPaulo Zanoni } 13319719fb98SPaulo Zanoni 13329719fb98SPaulo Zanoni /* check event from PCH */ 13339719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 13349719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 13359719fb98SPaulo Zanoni 13369719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 13379719fb98SPaulo Zanoni 13389719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 13399719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 13409719fb98SPaulo Zanoni } 13419719fb98SPaulo Zanoni } 13429719fb98SPaulo Zanoni 1343f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1344b1f14ad0SJesse Barnes { 1345b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1346b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1347f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 13480e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1349333a8204SPaulo Zanoni bool err_int_reenable = false; 1350b1f14ad0SJesse Barnes 1351b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1352b1f14ad0SJesse Barnes 13538664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 13548664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1355907b28c5SChris Wilson intel_uncore_check_errors(dev); 13568664281bSPaulo Zanoni 1357b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1358b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1359b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 136023a78516SPaulo Zanoni POSTING_READ(DEIER); 13610e43406bSChris Wilson 136244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 136344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 136444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 136544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 136644498aeaSPaulo Zanoni * due to its back queue). */ 1367ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 136844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 136944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 137044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1371ab5c608bSBen Widawsky } 137244498aeaSPaulo Zanoni 13738664281bSPaulo Zanoni /* On Haswell, also mask ERR_INT because we don't want to risk 13748664281bSPaulo Zanoni * generating "unclaimed register" interrupts from inside the interrupt 13758664281bSPaulo Zanoni * handler. */ 13764bc9d430SDaniel Vetter if (IS_HASWELL(dev)) { 13774bc9d430SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1378333a8204SPaulo Zanoni err_int_reenable = ~dev_priv->irq_mask & DE_ERR_INT_IVB; 1379333a8204SPaulo Zanoni if (err_int_reenable) 13808664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 13814bc9d430SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 13824bc9d430SDaniel Vetter } 13838664281bSPaulo Zanoni 13840e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 13850e43406bSChris Wilson if (gt_iir) { 1386d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 13870e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1388d8fc8a47SPaulo Zanoni else 1389d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 13900e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 13910e43406bSChris Wilson ret = IRQ_HANDLED; 13920e43406bSChris Wilson } 1393b1f14ad0SJesse Barnes 1394b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 13950e43406bSChris Wilson if (de_iir) { 1396f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 13979719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1398f1af8fc1SPaulo Zanoni else 1399f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 14000e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 14010e43406bSChris Wilson ret = IRQ_HANDLED; 14020e43406bSChris Wilson } 14030e43406bSChris Wilson 1404f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1405f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 14060e43406bSChris Wilson if (pm_iir) { 1407d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1408b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 14090e43406bSChris Wilson ret = IRQ_HANDLED; 14100e43406bSChris Wilson } 1411f1af8fc1SPaulo Zanoni } 1412b1f14ad0SJesse Barnes 1413333a8204SPaulo Zanoni if (err_int_reenable) { 14144bc9d430SDaniel Vetter spin_lock(&dev_priv->irq_lock); 14154bc9d430SDaniel Vetter if (ivb_can_enable_err_int(dev)) 14168664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 14174bc9d430SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 14184bc9d430SDaniel Vetter } 14198664281bSPaulo Zanoni 1420b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1421b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1422ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 142344498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 142444498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1425ab5c608bSBen Widawsky } 1426b1f14ad0SJesse Barnes 1427b1f14ad0SJesse Barnes return ret; 1428b1f14ad0SJesse Barnes } 1429b1f14ad0SJesse Barnes 14308a905236SJesse Barnes /** 14318a905236SJesse Barnes * i915_error_work_func - do process context error handling work 14328a905236SJesse Barnes * @work: work struct 14338a905236SJesse Barnes * 14348a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 14358a905236SJesse Barnes * was detected. 14368a905236SJesse Barnes */ 14378a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 14388a905236SJesse Barnes { 14391f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 14401f83fee0SDaniel Vetter work); 14411f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 14421f83fee0SDaniel Vetter gpu_error); 14438a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1444f69061beSDaniel Vetter struct intel_ring_buffer *ring; 1445cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 1446cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 1447cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 1448f69061beSDaniel Vetter int i, ret; 14498a905236SJesse Barnes 1450f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 14518a905236SJesse Barnes 14527db0ba24SDaniel Vetter /* 14537db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 14547db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 14557db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 14567db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 14577db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 14587db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 14597db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 14607db0ba24SDaniel Vetter * work we don't need to worry about any other races. 14617db0ba24SDaniel Vetter */ 14627db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 146344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 14647db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 14657db0ba24SDaniel Vetter reset_event); 14661f83fee0SDaniel Vetter 1467f69061beSDaniel Vetter ret = i915_reset(dev); 1468f69061beSDaniel Vetter 1469f69061beSDaniel Vetter if (ret == 0) { 1470f69061beSDaniel Vetter /* 1471f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1472f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1473f69061beSDaniel Vetter * complete. 1474f69061beSDaniel Vetter * 1475f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1476f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1477f69061beSDaniel Vetter * updates before 1478f69061beSDaniel Vetter * the counter increment. 1479f69061beSDaniel Vetter */ 1480f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1481f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1482f69061beSDaniel Vetter 1483f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1484f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 14851f83fee0SDaniel Vetter } else { 14861f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1487f316a42cSBen Gamari } 14881f83fee0SDaniel Vetter 1489f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 1490f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 1491f69061beSDaniel Vetter 149296a02917SVille Syrjälä intel_display_handle_reset(dev); 149396a02917SVille Syrjälä 14941f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 1495f316a42cSBen Gamari } 14968a905236SJesse Barnes } 14978a905236SJesse Barnes 149835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1499c0e09200SDave Airlie { 15008a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1501bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 150263eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1503050ee91fSBen Widawsky int pipe, i; 150463eeaf38SJesse Barnes 150535aed2e6SChris Wilson if (!eir) 150635aed2e6SChris Wilson return; 150763eeaf38SJesse Barnes 1508a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 15098a905236SJesse Barnes 1510bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1511bd9854f9SBen Widawsky 15128a905236SJesse Barnes if (IS_G4X(dev)) { 15138a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 15148a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 15158a905236SJesse Barnes 1516a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1517a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1518050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1519050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1520a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1521a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 15228a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 15233143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 15248a905236SJesse Barnes } 15258a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 15268a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1527a70491ccSJoe Perches pr_err("page table error\n"); 1528a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 15298a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 15303143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 15318a905236SJesse Barnes } 15328a905236SJesse Barnes } 15338a905236SJesse Barnes 1534a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 153563eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 153663eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1537a70491ccSJoe Perches pr_err("page table error\n"); 1538a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 153963eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 15403143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 154163eeaf38SJesse Barnes } 15428a905236SJesse Barnes } 15438a905236SJesse Barnes 154463eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1545a70491ccSJoe Perches pr_err("memory refresh error:\n"); 15469db4a9c7SJesse Barnes for_each_pipe(pipe) 1547a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 15489db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 154963eeaf38SJesse Barnes /* pipestat has already been acked */ 155063eeaf38SJesse Barnes } 155163eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1552a70491ccSJoe Perches pr_err("instruction error\n"); 1553a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1554050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1555050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1556a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 155763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 155863eeaf38SJesse Barnes 1559a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1560a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1561a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 156263eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 15633143a2bfSChris Wilson POSTING_READ(IPEIR); 156463eeaf38SJesse Barnes } else { 156563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 156663eeaf38SJesse Barnes 1567a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1568a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1569a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1570a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 157163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 15723143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 157363eeaf38SJesse Barnes } 157463eeaf38SJesse Barnes } 157563eeaf38SJesse Barnes 157663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 15773143a2bfSChris Wilson POSTING_READ(EIR); 157863eeaf38SJesse Barnes eir = I915_READ(EIR); 157963eeaf38SJesse Barnes if (eir) { 158063eeaf38SJesse Barnes /* 158163eeaf38SJesse Barnes * some errors might have become stuck, 158263eeaf38SJesse Barnes * mask them. 158363eeaf38SJesse Barnes */ 158463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 158563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 158663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 158763eeaf38SJesse Barnes } 158835aed2e6SChris Wilson } 158935aed2e6SChris Wilson 159035aed2e6SChris Wilson /** 159135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 159235aed2e6SChris Wilson * @dev: drm device 159335aed2e6SChris Wilson * 159435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 159535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 159635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 159735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 159835aed2e6SChris Wilson * of a ring dump etc.). 159935aed2e6SChris Wilson */ 1600527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 160135aed2e6SChris Wilson { 160235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1603b4519513SChris Wilson struct intel_ring_buffer *ring; 1604b4519513SChris Wilson int i; 160535aed2e6SChris Wilson 160635aed2e6SChris Wilson i915_capture_error_state(dev); 160735aed2e6SChris Wilson i915_report_and_clear_eir(dev); 16088a905236SJesse Barnes 1609ba1234d1SBen Gamari if (wedged) { 1610f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1611f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1612ba1234d1SBen Gamari 161311ed50ecSBen Gamari /* 16141f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 16151f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 161611ed50ecSBen Gamari */ 1617b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1618b4519513SChris Wilson wake_up_all(&ring->irq_queue); 161911ed50ecSBen Gamari } 162011ed50ecSBen Gamari 162199584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 16228a905236SJesse Barnes } 16238a905236SJesse Barnes 162421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 16254e5359cdSSimon Farnsworth { 16264e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 16274e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 16284e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 162905394f39SChris Wilson struct drm_i915_gem_object *obj; 16304e5359cdSSimon Farnsworth struct intel_unpin_work *work; 16314e5359cdSSimon Farnsworth unsigned long flags; 16324e5359cdSSimon Farnsworth bool stall_detected; 16334e5359cdSSimon Farnsworth 16344e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 16354e5359cdSSimon Farnsworth if (intel_crtc == NULL) 16364e5359cdSSimon Farnsworth return; 16374e5359cdSSimon Farnsworth 16384e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 16394e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 16404e5359cdSSimon Farnsworth 1641e7d841caSChris Wilson if (work == NULL || 1642e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1643e7d841caSChris Wilson !work->enable_stall_check) { 16444e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 16454e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 16464e5359cdSSimon Farnsworth return; 16474e5359cdSSimon Farnsworth } 16484e5359cdSSimon Farnsworth 16494e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 165005394f39SChris Wilson obj = work->pending_flip_obj; 1651a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 16529db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1653446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1654f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 16554e5359cdSSimon Farnsworth } else { 16569db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 1657f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 165801f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 16594e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 16604e5359cdSSimon Farnsworth } 16614e5359cdSSimon Farnsworth 16624e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 16634e5359cdSSimon Farnsworth 16644e5359cdSSimon Farnsworth if (stall_detected) { 16654e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 16664e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 16674e5359cdSSimon Farnsworth } 16684e5359cdSSimon Farnsworth } 16694e5359cdSSimon Farnsworth 167042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 167142f52ef8SKeith Packard * we use as a pipe index 167242f52ef8SKeith Packard */ 1673f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 16740a3e67a4SJesse Barnes { 16750a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1676e9d21d7fSKeith Packard unsigned long irqflags; 167771e0ffa5SJesse Barnes 16785eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 167971e0ffa5SJesse Barnes return -EINVAL; 16800a3e67a4SJesse Barnes 16811ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1682f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 16837c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16847c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 16850a3e67a4SJesse Barnes else 16867c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16877c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 16888692d00eSChris Wilson 16898692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 16908692d00eSChris Wilson if (dev_priv->info->gen == 3) 16916b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 16921ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16938692d00eSChris Wilson 16940a3e67a4SJesse Barnes return 0; 16950a3e67a4SJesse Barnes } 16960a3e67a4SJesse Barnes 1697f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1698f796cf8fSJesse Barnes { 1699f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1700f796cf8fSJesse Barnes unsigned long irqflags; 1701b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 1702b518421fSPaulo Zanoni DE_PIPE_VBLANK_ILK(pipe); 1703f796cf8fSJesse Barnes 1704f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1705f796cf8fSJesse Barnes return -EINVAL; 1706f796cf8fSJesse Barnes 1707f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1708b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 1709b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1710b1f14ad0SJesse Barnes 1711b1f14ad0SJesse Barnes return 0; 1712b1f14ad0SJesse Barnes } 1713b1f14ad0SJesse Barnes 17147e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 17157e231dbeSJesse Barnes { 17167e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17177e231dbeSJesse Barnes unsigned long irqflags; 171831acc7f5SJesse Barnes u32 imr; 17197e231dbeSJesse Barnes 17207e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 17217e231dbeSJesse Barnes return -EINVAL; 17227e231dbeSJesse Barnes 17237e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17247e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 172531acc7f5SJesse Barnes if (pipe == 0) 17267e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 172731acc7f5SJesse Barnes else 17287e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17297e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 173031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 173131acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 17327e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17337e231dbeSJesse Barnes 17347e231dbeSJesse Barnes return 0; 17357e231dbeSJesse Barnes } 17367e231dbeSJesse Barnes 173742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 173842f52ef8SKeith Packard * we use as a pipe index 173942f52ef8SKeith Packard */ 1740f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 17410a3e67a4SJesse Barnes { 17420a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1743e9d21d7fSKeith Packard unsigned long irqflags; 17440a3e67a4SJesse Barnes 17451ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17468692d00eSChris Wilson if (dev_priv->info->gen == 3) 17476b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 17488692d00eSChris Wilson 17497c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 17507c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 17517c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17521ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17530a3e67a4SJesse Barnes } 17540a3e67a4SJesse Barnes 1755f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1756f796cf8fSJesse Barnes { 1757f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1758f796cf8fSJesse Barnes unsigned long irqflags; 1759b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 1760b518421fSPaulo Zanoni DE_PIPE_VBLANK_ILK(pipe); 1761f796cf8fSJesse Barnes 1762f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1763b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 1764b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1765b1f14ad0SJesse Barnes } 1766b1f14ad0SJesse Barnes 17677e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 17687e231dbeSJesse Barnes { 17697e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17707e231dbeSJesse Barnes unsigned long irqflags; 177131acc7f5SJesse Barnes u32 imr; 17727e231dbeSJesse Barnes 17737e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 177431acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 177531acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 17767e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 177731acc7f5SJesse Barnes if (pipe == 0) 17787e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 177931acc7f5SJesse Barnes else 17807e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17817e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 17827e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17837e231dbeSJesse Barnes } 17847e231dbeSJesse Barnes 1785893eead0SChris Wilson static u32 1786893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1787852835f3SZou Nan hai { 1788893eead0SChris Wilson return list_entry(ring->request_list.prev, 1789893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1790893eead0SChris Wilson } 1791893eead0SChris Wilson 17929107e9d2SChris Wilson static bool 17939107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 1794893eead0SChris Wilson { 17959107e9d2SChris Wilson return (list_empty(&ring->request_list) || 17969107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 1797f65d9421SBen Gamari } 1798f65d9421SBen Gamari 17996274f212SChris Wilson static struct intel_ring_buffer * 18006274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 1801a24a11e6SChris Wilson { 1802a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 18036274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 1804a24a11e6SChris Wilson 1805a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 1806a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 1807a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 18086274f212SChris Wilson return NULL; 1809a24a11e6SChris Wilson 1810a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 1811a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 1812a24a11e6SChris Wilson */ 18136274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 1814a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 1815a24a11e6SChris Wilson do { 1816a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 1817a24a11e6SChris Wilson if (cmd == ipehr) 1818a24a11e6SChris Wilson break; 1819a24a11e6SChris Wilson 1820a24a11e6SChris Wilson acthd -= 4; 1821a24a11e6SChris Wilson if (acthd < acthd_min) 18226274f212SChris Wilson return NULL; 1823a24a11e6SChris Wilson } while (1); 1824a24a11e6SChris Wilson 18256274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 18266274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 1827a24a11e6SChris Wilson } 1828a24a11e6SChris Wilson 18296274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 18306274f212SChris Wilson { 18316274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 18326274f212SChris Wilson struct intel_ring_buffer *signaller; 18336274f212SChris Wilson u32 seqno, ctl; 18346274f212SChris Wilson 18356274f212SChris Wilson ring->hangcheck.deadlock = true; 18366274f212SChris Wilson 18376274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 18386274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 18396274f212SChris Wilson return -1; 18406274f212SChris Wilson 18416274f212SChris Wilson /* cursory check for an unkickable deadlock */ 18426274f212SChris Wilson ctl = I915_READ_CTL(signaller); 18436274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 18446274f212SChris Wilson return -1; 18456274f212SChris Wilson 18466274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 18476274f212SChris Wilson } 18486274f212SChris Wilson 18496274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 18506274f212SChris Wilson { 18516274f212SChris Wilson struct intel_ring_buffer *ring; 18526274f212SChris Wilson int i; 18536274f212SChris Wilson 18546274f212SChris Wilson for_each_ring(ring, dev_priv, i) 18556274f212SChris Wilson ring->hangcheck.deadlock = false; 18566274f212SChris Wilson } 18576274f212SChris Wilson 1858ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 1859ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 18601ec14ad3SChris Wilson { 18611ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 18621ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 18639107e9d2SChris Wilson u32 tmp; 18649107e9d2SChris Wilson 18656274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 1866f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 18676274f212SChris Wilson 18689107e9d2SChris Wilson if (IS_GEN2(dev)) 1869f2f4d82fSJani Nikula return HANGCHECK_HUNG; 18709107e9d2SChris Wilson 18719107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 18729107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 18739107e9d2SChris Wilson * and break the hang. This should work on 18749107e9d2SChris Wilson * all but the second generation chipsets. 18759107e9d2SChris Wilson */ 18769107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 18771ec14ad3SChris Wilson if (tmp & RING_WAIT) { 18781ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 18791ec14ad3SChris Wilson ring->name); 18801ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 1881f2f4d82fSJani Nikula return HANGCHECK_KICK; 18821ec14ad3SChris Wilson } 1883a24a11e6SChris Wilson 18846274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 18856274f212SChris Wilson switch (semaphore_passed(ring)) { 18866274f212SChris Wilson default: 1887f2f4d82fSJani Nikula return HANGCHECK_HUNG; 18886274f212SChris Wilson case 1: 1889a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 1890a24a11e6SChris Wilson ring->name); 1891a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 1892f2f4d82fSJani Nikula return HANGCHECK_KICK; 18936274f212SChris Wilson case 0: 1894f2f4d82fSJani Nikula return HANGCHECK_WAIT; 18956274f212SChris Wilson } 18969107e9d2SChris Wilson } 18979107e9d2SChris Wilson 1898f2f4d82fSJani Nikula return HANGCHECK_HUNG; 1899a24a11e6SChris Wilson } 1900d1e61e7fSChris Wilson 1901f65d9421SBen Gamari /** 1902f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 190305407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 190405407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 190505407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 190605407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 190705407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 1908f65d9421SBen Gamari */ 1909a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 1910f65d9421SBen Gamari { 1911f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1912f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1913b4519513SChris Wilson struct intel_ring_buffer *ring; 1914b4519513SChris Wilson int i; 191505407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 19169107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 19179107e9d2SChris Wilson #define BUSY 1 19189107e9d2SChris Wilson #define KICK 5 19199107e9d2SChris Wilson #define HUNG 20 19209107e9d2SChris Wilson #define FIRE 30 1921893eead0SChris Wilson 19223e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 19233e0dc6b0SBen Widawsky return; 19243e0dc6b0SBen Widawsky 1925b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 192605407ff8SMika Kuoppala u32 seqno, acthd; 19279107e9d2SChris Wilson bool busy = true; 1928b4519513SChris Wilson 19296274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 19306274f212SChris Wilson 193105407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 193205407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 193305407ff8SMika Kuoppala 193405407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 19359107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 19369107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 19379107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 19389107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 19399107e9d2SChris Wilson ring->name); 19409107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 19419107e9d2SChris Wilson ring->hangcheck.score += HUNG; 19429107e9d2SChris Wilson } else 19439107e9d2SChris Wilson busy = false; 194405407ff8SMika Kuoppala } else { 19456274f212SChris Wilson /* We always increment the hangcheck score 19466274f212SChris Wilson * if the ring is busy and still processing 19476274f212SChris Wilson * the same request, so that no single request 19486274f212SChris Wilson * can run indefinitely (such as a chain of 19496274f212SChris Wilson * batches). The only time we do not increment 19506274f212SChris Wilson * the hangcheck score on this ring, if this 19516274f212SChris Wilson * ring is in a legitimate wait for another 19526274f212SChris Wilson * ring. In that case the waiting ring is a 19536274f212SChris Wilson * victim and we want to be sure we catch the 19546274f212SChris Wilson * right culprit. Then every time we do kick 19556274f212SChris Wilson * the ring, add a small increment to the 19566274f212SChris Wilson * score so that we can catch a batch that is 19576274f212SChris Wilson * being repeatedly kicked and so responsible 19586274f212SChris Wilson * for stalling the machine. 19599107e9d2SChris Wilson */ 1960ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 1961ad8beaeaSMika Kuoppala acthd); 1962ad8beaeaSMika Kuoppala 1963ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 1964f2f4d82fSJani Nikula case HANGCHECK_WAIT: 19656274f212SChris Wilson break; 1966f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 1967ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 19686274f212SChris Wilson break; 1969f2f4d82fSJani Nikula case HANGCHECK_KICK: 1970ea04cb31SJani Nikula ring->hangcheck.score += KICK; 19716274f212SChris Wilson break; 1972f2f4d82fSJani Nikula case HANGCHECK_HUNG: 1973ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 19746274f212SChris Wilson stuck[i] = true; 19756274f212SChris Wilson break; 19766274f212SChris Wilson } 197705407ff8SMika Kuoppala } 19789107e9d2SChris Wilson } else { 19799107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 19809107e9d2SChris Wilson * attempts across multiple batches. 19819107e9d2SChris Wilson */ 19829107e9d2SChris Wilson if (ring->hangcheck.score > 0) 19839107e9d2SChris Wilson ring->hangcheck.score--; 1984cbb465e7SChris Wilson } 1985f65d9421SBen Gamari 198605407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 198705407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 19889107e9d2SChris Wilson busy_count += busy; 198905407ff8SMika Kuoppala } 199005407ff8SMika Kuoppala 199105407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 19929107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 1993acd78c11SBen Widawsky DRM_ERROR("%s on %s\n", 199405407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 1995a43adf07SChris Wilson ring->name); 1996a43adf07SChris Wilson rings_hung++; 199705407ff8SMika Kuoppala } 199805407ff8SMika Kuoppala } 199905407ff8SMika Kuoppala 200005407ff8SMika Kuoppala if (rings_hung) 200105407ff8SMika Kuoppala return i915_handle_error(dev, true); 200205407ff8SMika Kuoppala 200305407ff8SMika Kuoppala if (busy_count) 200405407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 200505407ff8SMika Kuoppala * being added */ 200610cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 200710cd45b6SMika Kuoppala } 200810cd45b6SMika Kuoppala 200910cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 201010cd45b6SMika Kuoppala { 201110cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 201210cd45b6SMika Kuoppala if (!i915_enable_hangcheck) 201310cd45b6SMika Kuoppala return; 201410cd45b6SMika Kuoppala 201599584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 201610cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2017f65d9421SBen Gamari } 2018f65d9421SBen Gamari 201991738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 202091738a95SPaulo Zanoni { 202191738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 202291738a95SPaulo Zanoni 202391738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 202491738a95SPaulo Zanoni return; 202591738a95SPaulo Zanoni 202691738a95SPaulo Zanoni /* south display irq */ 202791738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 202891738a95SPaulo Zanoni /* 202991738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 203091738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 203191738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 203291738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 203391738a95SPaulo Zanoni */ 203491738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 203591738a95SPaulo Zanoni POSTING_READ(SDEIER); 203691738a95SPaulo Zanoni } 203791738a95SPaulo Zanoni 2038d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2039d18ea1b5SDaniel Vetter { 2040d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2041d18ea1b5SDaniel Vetter 2042d18ea1b5SDaniel Vetter /* and GT */ 2043d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2044d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2045d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2046d18ea1b5SDaniel Vetter 2047d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2048d18ea1b5SDaniel Vetter /* and PM */ 2049d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2050d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2051d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2052d18ea1b5SDaniel Vetter } 2053d18ea1b5SDaniel Vetter } 2054d18ea1b5SDaniel Vetter 2055c0e09200SDave Airlie /* drm_dma.h hooks 2056c0e09200SDave Airlie */ 2057f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2058036a4a7dSZhenyu Wang { 2059036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2060036a4a7dSZhenyu Wang 20614697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20624697995bSJesse Barnes 2063036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2064bdfcdb63SDaniel Vetter 2065036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2066036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 20673143a2bfSChris Wilson POSTING_READ(DEIER); 2068036a4a7dSZhenyu Wang 2069d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2070c650156aSZhenyu Wang 207191738a95SPaulo Zanoni ibx_irq_preinstall(dev); 20727d99163dSBen Widawsky } 20737d99163dSBen Widawsky 20747e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 20757e231dbeSJesse Barnes { 20767e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20777e231dbeSJesse Barnes int pipe; 20787e231dbeSJesse Barnes 20797e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20807e231dbeSJesse Barnes 20817e231dbeSJesse Barnes /* VLV magic */ 20827e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 20837e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 20847e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 20857e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 20867e231dbeSJesse Barnes 20877e231dbeSJesse Barnes /* and GT */ 20887e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 20897e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2090d18ea1b5SDaniel Vetter 2091d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 20927e231dbeSJesse Barnes 20937e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 20947e231dbeSJesse Barnes 20957e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20967e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20977e231dbeSJesse Barnes for_each_pipe(pipe) 20987e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20997e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21007e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 21017e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 21027e231dbeSJesse Barnes POSTING_READ(VLV_IER); 21037e231dbeSJesse Barnes } 21047e231dbeSJesse Barnes 210582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 210682a28bcfSDaniel Vetter { 210782a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 210882a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 210982a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2110fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 211182a28bcfSDaniel Vetter 211282a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2113fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 211482a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2115cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2116fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 211782a28bcfSDaniel Vetter } else { 2118fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 211982a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2120cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2121fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 212282a28bcfSDaniel Vetter } 212382a28bcfSDaniel Vetter 2124fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 212582a28bcfSDaniel Vetter 21267fe0b973SKeith Packard /* 21277fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 21287fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 21297fe0b973SKeith Packard * 21307fe0b973SKeith Packard * This register is the same on all known PCH chips. 21317fe0b973SKeith Packard */ 21327fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 21337fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 21347fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 21357fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 21367fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 21377fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 21387fe0b973SKeith Packard } 21397fe0b973SKeith Packard 2140d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2141d46da437SPaulo Zanoni { 2142d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 214382a28bcfSDaniel Vetter u32 mask; 2144d46da437SPaulo Zanoni 2145692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2146692a04cfSDaniel Vetter return; 2147692a04cfSDaniel Vetter 21488664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 21498664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2150de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 21518664281bSPaulo Zanoni } else { 21528664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 21538664281bSPaulo Zanoni 21548664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 21558664281bSPaulo Zanoni } 2156ab5c608bSBen Widawsky 2157d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2158d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2159d46da437SPaulo Zanoni } 2160d46da437SPaulo Zanoni 21610a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 21620a9a8c91SDaniel Vetter { 21630a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 21640a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 21650a9a8c91SDaniel Vetter 21660a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 21670a9a8c91SDaniel Vetter 21680a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 21690a9a8c91SDaniel Vetter if (HAS_L3_GPU_CACHE(dev)) { 21700a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 21710a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 21720a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 21730a9a8c91SDaniel Vetter } 21740a9a8c91SDaniel Vetter 21750a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 21760a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 21770a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 21780a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 21790a9a8c91SDaniel Vetter } else { 21800a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 21810a9a8c91SDaniel Vetter } 21820a9a8c91SDaniel Vetter 21830a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 21840a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 21850a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 21860a9a8c91SDaniel Vetter POSTING_READ(GTIER); 21870a9a8c91SDaniel Vetter 21880a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 21890a9a8c91SDaniel Vetter pm_irqs |= GEN6_PM_RPS_EVENTS; 21900a9a8c91SDaniel Vetter 21910a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 21920a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 21930a9a8c91SDaniel Vetter 2194605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 21950a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 2196605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 21970a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 21980a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 21990a9a8c91SDaniel Vetter } 22000a9a8c91SDaniel Vetter } 22010a9a8c91SDaniel Vetter 2202f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2203036a4a7dSZhenyu Wang { 22044bc9d430SDaniel Vetter unsigned long irqflags; 2205036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22068e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 22078e76f8dcSPaulo Zanoni 22088e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 22098e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 22108e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 22118e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 22128e76f8dcSPaulo Zanoni DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB | 22138e76f8dcSPaulo Zanoni DE_ERR_INT_IVB); 22148e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 22158e76f8dcSPaulo Zanoni DE_PIPEA_VBLANK_IVB); 22168e76f8dcSPaulo Zanoni 22178e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 22188e76f8dcSPaulo Zanoni } else { 22198e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2220ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 22218664281bSPaulo Zanoni DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | 22228e76f8dcSPaulo Zanoni DE_PIPEA_FIFO_UNDERRUN | DE_POISON); 22238e76f8dcSPaulo Zanoni extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT; 22248e76f8dcSPaulo Zanoni } 2225036a4a7dSZhenyu Wang 22261ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2227036a4a7dSZhenyu Wang 2228036a4a7dSZhenyu Wang /* should always can generate irq */ 2229036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 22301ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 22318e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 22323143a2bfSChris Wilson POSTING_READ(DEIER); 2233036a4a7dSZhenyu Wang 22340a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 2235036a4a7dSZhenyu Wang 2236d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 22377fe0b973SKeith Packard 2238f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 22396005ce42SDaniel Vetter /* Enable PCU event interrupts 22406005ce42SDaniel Vetter * 22416005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 22424bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 22434bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 22444bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2245f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 22464bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2247f97108d1SJesse Barnes } 2248f97108d1SJesse Barnes 2249036a4a7dSZhenyu Wang return 0; 2250036a4a7dSZhenyu Wang } 2251036a4a7dSZhenyu Wang 22527e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 22537e231dbeSJesse Barnes { 22547e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22557e231dbeSJesse Barnes u32 enable_mask; 225631acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 2257b79480baSDaniel Vetter unsigned long irqflags; 22587e231dbeSJesse Barnes 22597e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 226031acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 226131acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 226231acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 22637e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22647e231dbeSJesse Barnes 226531acc7f5SJesse Barnes /* 226631acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 226731acc7f5SJesse Barnes * toggle them based on usage. 226831acc7f5SJesse Barnes */ 226931acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 227031acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 227131acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22727e231dbeSJesse Barnes 227320afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 227420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 227520afbda2SDaniel Vetter 22767e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 22777e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 22787e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22797e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 22807e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 22817e231dbeSJesse Barnes POSTING_READ(VLV_IER); 22827e231dbeSJesse Barnes 2283b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2284b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2285b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 228631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2287515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 228831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 2289b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 229031acc7f5SJesse Barnes 22917e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22927e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22937e231dbeSJesse Barnes 22940a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 22957e231dbeSJesse Barnes 22967e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 22977e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 22987e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 22997e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 23007e231dbeSJesse Barnes #endif 23017e231dbeSJesse Barnes 23027e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 230320afbda2SDaniel Vetter 230420afbda2SDaniel Vetter return 0; 230520afbda2SDaniel Vetter } 230620afbda2SDaniel Vetter 23077e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 23087e231dbeSJesse Barnes { 23097e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23107e231dbeSJesse Barnes int pipe; 23117e231dbeSJesse Barnes 23127e231dbeSJesse Barnes if (!dev_priv) 23137e231dbeSJesse Barnes return; 23147e231dbeSJesse Barnes 2315ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2316ac4c16c5SEgbert Eich 23177e231dbeSJesse Barnes for_each_pipe(pipe) 23187e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 23197e231dbeSJesse Barnes 23207e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 23217e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 23227e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 23237e231dbeSJesse Barnes for_each_pipe(pipe) 23247e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 23257e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23267e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 23277e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 23287e231dbeSJesse Barnes POSTING_READ(VLV_IER); 23297e231dbeSJesse Barnes } 23307e231dbeSJesse Barnes 2331f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2332036a4a7dSZhenyu Wang { 2333036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23344697995bSJesse Barnes 23354697995bSJesse Barnes if (!dev_priv) 23364697995bSJesse Barnes return; 23374697995bSJesse Barnes 2338ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2339ac4c16c5SEgbert Eich 2340036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2341036a4a7dSZhenyu Wang 2342036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2343036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2344036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 23458664281bSPaulo Zanoni if (IS_GEN7(dev)) 23468664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2347036a4a7dSZhenyu Wang 2348036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2349036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2350036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2351192aac1fSKeith Packard 2352ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2353ab5c608bSBen Widawsky return; 2354ab5c608bSBen Widawsky 2355192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2356192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2357192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 23588664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 23598664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 2360036a4a7dSZhenyu Wang } 2361036a4a7dSZhenyu Wang 2362c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2363c2798b19SChris Wilson { 2364c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2365c2798b19SChris Wilson int pipe; 2366c2798b19SChris Wilson 2367c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2368c2798b19SChris Wilson 2369c2798b19SChris Wilson for_each_pipe(pipe) 2370c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2371c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2372c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2373c2798b19SChris Wilson POSTING_READ16(IER); 2374c2798b19SChris Wilson } 2375c2798b19SChris Wilson 2376c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2377c2798b19SChris Wilson { 2378c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2379c2798b19SChris Wilson 2380c2798b19SChris Wilson I915_WRITE16(EMR, 2381c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2382c2798b19SChris Wilson 2383c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2384c2798b19SChris Wilson dev_priv->irq_mask = 2385c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2386c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2387c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2388c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2389c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2390c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2391c2798b19SChris Wilson 2392c2798b19SChris Wilson I915_WRITE16(IER, 2393c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2394c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2395c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2396c2798b19SChris Wilson I915_USER_INTERRUPT); 2397c2798b19SChris Wilson POSTING_READ16(IER); 2398c2798b19SChris Wilson 2399c2798b19SChris Wilson return 0; 2400c2798b19SChris Wilson } 2401c2798b19SChris Wilson 240290a72f87SVille Syrjälä /* 240390a72f87SVille Syrjälä * Returns true when a page flip has completed. 240490a72f87SVille Syrjälä */ 240590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 240690a72f87SVille Syrjälä int pipe, u16 iir) 240790a72f87SVille Syrjälä { 240890a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 240990a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 241090a72f87SVille Syrjälä 241190a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 241290a72f87SVille Syrjälä return false; 241390a72f87SVille Syrjälä 241490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 241590a72f87SVille Syrjälä return false; 241690a72f87SVille Syrjälä 241790a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 241890a72f87SVille Syrjälä 241990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 242090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 242190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 242290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 242390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 242490a72f87SVille Syrjälä */ 242590a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 242690a72f87SVille Syrjälä return false; 242790a72f87SVille Syrjälä 242890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 242990a72f87SVille Syrjälä 243090a72f87SVille Syrjälä return true; 243190a72f87SVille Syrjälä } 243290a72f87SVille Syrjälä 2433ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2434c2798b19SChris Wilson { 2435c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2436c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2437c2798b19SChris Wilson u16 iir, new_iir; 2438c2798b19SChris Wilson u32 pipe_stats[2]; 2439c2798b19SChris Wilson unsigned long irqflags; 2440c2798b19SChris Wilson int pipe; 2441c2798b19SChris Wilson u16 flip_mask = 2442c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2443c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2444c2798b19SChris Wilson 2445c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2446c2798b19SChris Wilson 2447c2798b19SChris Wilson iir = I915_READ16(IIR); 2448c2798b19SChris Wilson if (iir == 0) 2449c2798b19SChris Wilson return IRQ_NONE; 2450c2798b19SChris Wilson 2451c2798b19SChris Wilson while (iir & ~flip_mask) { 2452c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2453c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2454c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2455c2798b19SChris Wilson * interrupts (for non-MSI). 2456c2798b19SChris Wilson */ 2457c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2458c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2459c2798b19SChris Wilson i915_handle_error(dev, false); 2460c2798b19SChris Wilson 2461c2798b19SChris Wilson for_each_pipe(pipe) { 2462c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2463c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2464c2798b19SChris Wilson 2465c2798b19SChris Wilson /* 2466c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2467c2798b19SChris Wilson */ 2468c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2469c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2470c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2471c2798b19SChris Wilson pipe_name(pipe)); 2472c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2473c2798b19SChris Wilson } 2474c2798b19SChris Wilson } 2475c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2476c2798b19SChris Wilson 2477c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2478c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2479c2798b19SChris Wilson 2480d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2481c2798b19SChris Wilson 2482c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2483c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2484c2798b19SChris Wilson 2485c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 248690a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 248790a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2488c2798b19SChris Wilson 2489c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 249090a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 249190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2492c2798b19SChris Wilson 2493c2798b19SChris Wilson iir = new_iir; 2494c2798b19SChris Wilson } 2495c2798b19SChris Wilson 2496c2798b19SChris Wilson return IRQ_HANDLED; 2497c2798b19SChris Wilson } 2498c2798b19SChris Wilson 2499c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2500c2798b19SChris Wilson { 2501c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2502c2798b19SChris Wilson int pipe; 2503c2798b19SChris Wilson 2504c2798b19SChris Wilson for_each_pipe(pipe) { 2505c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2506c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2507c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2508c2798b19SChris Wilson } 2509c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2510c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2511c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2512c2798b19SChris Wilson } 2513c2798b19SChris Wilson 2514a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2515a266c7d5SChris Wilson { 2516a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2517a266c7d5SChris Wilson int pipe; 2518a266c7d5SChris Wilson 2519a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2520a266c7d5SChris Wilson 2521a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2522a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2523a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2524a266c7d5SChris Wilson } 2525a266c7d5SChris Wilson 252600d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2527a266c7d5SChris Wilson for_each_pipe(pipe) 2528a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2529a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2530a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2531a266c7d5SChris Wilson POSTING_READ(IER); 2532a266c7d5SChris Wilson } 2533a266c7d5SChris Wilson 2534a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2535a266c7d5SChris Wilson { 2536a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 253738bde180SChris Wilson u32 enable_mask; 2538a266c7d5SChris Wilson 253938bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 254038bde180SChris Wilson 254138bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 254238bde180SChris Wilson dev_priv->irq_mask = 254338bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 254438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 254538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 254638bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 254738bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 254838bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 254938bde180SChris Wilson 255038bde180SChris Wilson enable_mask = 255138bde180SChris Wilson I915_ASLE_INTERRUPT | 255238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 255338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 255438bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 255538bde180SChris Wilson I915_USER_INTERRUPT; 255638bde180SChris Wilson 2557a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 255820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 255920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 256020afbda2SDaniel Vetter 2561a266c7d5SChris Wilson /* Enable in IER... */ 2562a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2563a266c7d5SChris Wilson /* and unmask in IMR */ 2564a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2565a266c7d5SChris Wilson } 2566a266c7d5SChris Wilson 2567a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2568a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2569a266c7d5SChris Wilson POSTING_READ(IER); 2570a266c7d5SChris Wilson 2571f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 257220afbda2SDaniel Vetter 257320afbda2SDaniel Vetter return 0; 257420afbda2SDaniel Vetter } 257520afbda2SDaniel Vetter 257690a72f87SVille Syrjälä /* 257790a72f87SVille Syrjälä * Returns true when a page flip has completed. 257890a72f87SVille Syrjälä */ 257990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 258090a72f87SVille Syrjälä int plane, int pipe, u32 iir) 258190a72f87SVille Syrjälä { 258290a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 258390a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 258490a72f87SVille Syrjälä 258590a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 258690a72f87SVille Syrjälä return false; 258790a72f87SVille Syrjälä 258890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 258990a72f87SVille Syrjälä return false; 259090a72f87SVille Syrjälä 259190a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 259290a72f87SVille Syrjälä 259390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 259490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 259590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 259690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 259790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 259890a72f87SVille Syrjälä */ 259990a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 260090a72f87SVille Syrjälä return false; 260190a72f87SVille Syrjälä 260290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 260390a72f87SVille Syrjälä 260490a72f87SVille Syrjälä return true; 260590a72f87SVille Syrjälä } 260690a72f87SVille Syrjälä 2607ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2608a266c7d5SChris Wilson { 2609a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2610a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26118291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2612a266c7d5SChris Wilson unsigned long irqflags; 261338bde180SChris Wilson u32 flip_mask = 261438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 261538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 261638bde180SChris Wilson int pipe, ret = IRQ_NONE; 2617a266c7d5SChris Wilson 2618a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2619a266c7d5SChris Wilson 2620a266c7d5SChris Wilson iir = I915_READ(IIR); 262138bde180SChris Wilson do { 262238bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 26238291ee90SChris Wilson bool blc_event = false; 2624a266c7d5SChris Wilson 2625a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2626a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2627a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2628a266c7d5SChris Wilson * interrupts (for non-MSI). 2629a266c7d5SChris Wilson */ 2630a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2631a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2632a266c7d5SChris Wilson i915_handle_error(dev, false); 2633a266c7d5SChris Wilson 2634a266c7d5SChris Wilson for_each_pipe(pipe) { 2635a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2636a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2637a266c7d5SChris Wilson 263838bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2639a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2640a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2641a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2642a266c7d5SChris Wilson pipe_name(pipe)); 2643a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 264438bde180SChris Wilson irq_received = true; 2645a266c7d5SChris Wilson } 2646a266c7d5SChris Wilson } 2647a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2648a266c7d5SChris Wilson 2649a266c7d5SChris Wilson if (!irq_received) 2650a266c7d5SChris Wilson break; 2651a266c7d5SChris Wilson 2652a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2653a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2654a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2655a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2656b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 2657a266c7d5SChris Wilson 2658a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2659a266c7d5SChris Wilson hotplug_status); 266091d131d2SDaniel Vetter 266110a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 266291d131d2SDaniel Vetter 2663a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 266438bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2665a266c7d5SChris Wilson } 2666a266c7d5SChris Wilson 266738bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2668a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2669a266c7d5SChris Wilson 2670a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2671a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2672a266c7d5SChris Wilson 2673a266c7d5SChris Wilson for_each_pipe(pipe) { 267438bde180SChris Wilson int plane = pipe; 267538bde180SChris Wilson if (IS_MOBILE(dev)) 267638bde180SChris Wilson plane = !plane; 26775e2032d4SVille Syrjälä 267890a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 267990a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 268090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 2681a266c7d5SChris Wilson 2682a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2683a266c7d5SChris Wilson blc_event = true; 2684a266c7d5SChris Wilson } 2685a266c7d5SChris Wilson 2686a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2687a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2688a266c7d5SChris Wilson 2689a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2690a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2691a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2692a266c7d5SChris Wilson * we would never get another interrupt. 2693a266c7d5SChris Wilson * 2694a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2695a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2696a266c7d5SChris Wilson * another one. 2697a266c7d5SChris Wilson * 2698a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2699a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2700a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2701a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2702a266c7d5SChris Wilson * stray interrupts. 2703a266c7d5SChris Wilson */ 270438bde180SChris Wilson ret = IRQ_HANDLED; 2705a266c7d5SChris Wilson iir = new_iir; 270638bde180SChris Wilson } while (iir & ~flip_mask); 2707a266c7d5SChris Wilson 2708d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 27098291ee90SChris Wilson 2710a266c7d5SChris Wilson return ret; 2711a266c7d5SChris Wilson } 2712a266c7d5SChris Wilson 2713a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2714a266c7d5SChris Wilson { 2715a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2716a266c7d5SChris Wilson int pipe; 2717a266c7d5SChris Wilson 2718ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2719ac4c16c5SEgbert Eich 2720a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2721a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2722a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2723a266c7d5SChris Wilson } 2724a266c7d5SChris Wilson 272500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 272655b39755SChris Wilson for_each_pipe(pipe) { 272755b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2728a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 272955b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 273055b39755SChris Wilson } 2731a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2732a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2733a266c7d5SChris Wilson 2734a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2735a266c7d5SChris Wilson } 2736a266c7d5SChris Wilson 2737a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2738a266c7d5SChris Wilson { 2739a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2740a266c7d5SChris Wilson int pipe; 2741a266c7d5SChris Wilson 2742a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2743a266c7d5SChris Wilson 2744a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2745a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2746a266c7d5SChris Wilson 2747a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2748a266c7d5SChris Wilson for_each_pipe(pipe) 2749a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2750a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2751a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2752a266c7d5SChris Wilson POSTING_READ(IER); 2753a266c7d5SChris Wilson } 2754a266c7d5SChris Wilson 2755a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2756a266c7d5SChris Wilson { 2757a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2758bbba0a97SChris Wilson u32 enable_mask; 2759a266c7d5SChris Wilson u32 error_mask; 2760b79480baSDaniel Vetter unsigned long irqflags; 2761a266c7d5SChris Wilson 2762a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2763bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2764adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2765bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2766bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2767bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2768bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2769bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2770bbba0a97SChris Wilson 2771bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 277221ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 277321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 2774bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2775bbba0a97SChris Wilson 2776bbba0a97SChris Wilson if (IS_G4X(dev)) 2777bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2778a266c7d5SChris Wilson 2779b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2780b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2781b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2782515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2783b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2784a266c7d5SChris Wilson 2785a266c7d5SChris Wilson /* 2786a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2787a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2788a266c7d5SChris Wilson */ 2789a266c7d5SChris Wilson if (IS_G4X(dev)) { 2790a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2791a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2792a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2793a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2794a266c7d5SChris Wilson } else { 2795a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2796a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2797a266c7d5SChris Wilson } 2798a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2799a266c7d5SChris Wilson 2800a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2801a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2802a266c7d5SChris Wilson POSTING_READ(IER); 2803a266c7d5SChris Wilson 280420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 280520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 280620afbda2SDaniel Vetter 2807f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 280820afbda2SDaniel Vetter 280920afbda2SDaniel Vetter return 0; 281020afbda2SDaniel Vetter } 281120afbda2SDaniel Vetter 2812bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 281320afbda2SDaniel Vetter { 281420afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2815e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2816cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 281720afbda2SDaniel Vetter u32 hotplug_en; 281820afbda2SDaniel Vetter 2819b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2820b5ea2d56SDaniel Vetter 2821bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 2822bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2823bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 2824adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2825e5868a31SEgbert Eich /* enable bits are the same for all generations */ 2826cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2827cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2828cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 2829a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2830a266c7d5SChris Wilson to generate a spurious hotplug event about three 2831a266c7d5SChris Wilson seconds later. So just do it once. 2832a266c7d5SChris Wilson */ 2833a266c7d5SChris Wilson if (IS_G4X(dev)) 2834a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 283585fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 2836a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2837a266c7d5SChris Wilson 2838a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2839a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2840a266c7d5SChris Wilson } 2841bac56d5bSEgbert Eich } 2842a266c7d5SChris Wilson 2843ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2844a266c7d5SChris Wilson { 2845a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2846a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2847a266c7d5SChris Wilson u32 iir, new_iir; 2848a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2849a266c7d5SChris Wilson unsigned long irqflags; 2850a266c7d5SChris Wilson int irq_received; 2851a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 285221ad8330SVille Syrjälä u32 flip_mask = 285321ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 285421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2855a266c7d5SChris Wilson 2856a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2857a266c7d5SChris Wilson 2858a266c7d5SChris Wilson iir = I915_READ(IIR); 2859a266c7d5SChris Wilson 2860a266c7d5SChris Wilson for (;;) { 28612c8ba29fSChris Wilson bool blc_event = false; 28622c8ba29fSChris Wilson 286321ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 2864a266c7d5SChris Wilson 2865a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2866a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2867a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2868a266c7d5SChris Wilson * interrupts (for non-MSI). 2869a266c7d5SChris Wilson */ 2870a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2871a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2872a266c7d5SChris Wilson i915_handle_error(dev, false); 2873a266c7d5SChris Wilson 2874a266c7d5SChris Wilson for_each_pipe(pipe) { 2875a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2876a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2877a266c7d5SChris Wilson 2878a266c7d5SChris Wilson /* 2879a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2880a266c7d5SChris Wilson */ 2881a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2882a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2883a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2884a266c7d5SChris Wilson pipe_name(pipe)); 2885a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2886a266c7d5SChris Wilson irq_received = 1; 2887a266c7d5SChris Wilson } 2888a266c7d5SChris Wilson } 2889a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2890a266c7d5SChris Wilson 2891a266c7d5SChris Wilson if (!irq_received) 2892a266c7d5SChris Wilson break; 2893a266c7d5SChris Wilson 2894a266c7d5SChris Wilson ret = IRQ_HANDLED; 2895a266c7d5SChris Wilson 2896a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2897adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2898a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2899b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 2900b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 29014f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 2902a266c7d5SChris Wilson 2903a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2904a266c7d5SChris Wilson hotplug_status); 290591d131d2SDaniel Vetter 290610a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 290710a504deSDaniel Vetter IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915); 290891d131d2SDaniel Vetter 2909a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2910a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2911a266c7d5SChris Wilson } 2912a266c7d5SChris Wilson 291321ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 2914a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2915a266c7d5SChris Wilson 2916a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2917a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2918a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2919a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2920a266c7d5SChris Wilson 2921a266c7d5SChris Wilson for_each_pipe(pipe) { 29222c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 292390a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 292490a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 2925a266c7d5SChris Wilson 2926a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2927a266c7d5SChris Wilson blc_event = true; 2928a266c7d5SChris Wilson } 2929a266c7d5SChris Wilson 2930a266c7d5SChris Wilson 2931a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2932a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2933a266c7d5SChris Wilson 2934515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2935515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 2936515ac2bbSDaniel Vetter 2937a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2938a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2939a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2940a266c7d5SChris Wilson * we would never get another interrupt. 2941a266c7d5SChris Wilson * 2942a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2943a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2944a266c7d5SChris Wilson * another one. 2945a266c7d5SChris Wilson * 2946a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2947a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2948a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2949a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2950a266c7d5SChris Wilson * stray interrupts. 2951a266c7d5SChris Wilson */ 2952a266c7d5SChris Wilson iir = new_iir; 2953a266c7d5SChris Wilson } 2954a266c7d5SChris Wilson 2955d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 29562c8ba29fSChris Wilson 2957a266c7d5SChris Wilson return ret; 2958a266c7d5SChris Wilson } 2959a266c7d5SChris Wilson 2960a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2961a266c7d5SChris Wilson { 2962a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2963a266c7d5SChris Wilson int pipe; 2964a266c7d5SChris Wilson 2965a266c7d5SChris Wilson if (!dev_priv) 2966a266c7d5SChris Wilson return; 2967a266c7d5SChris Wilson 2968ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2969ac4c16c5SEgbert Eich 2970a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2971a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2972a266c7d5SChris Wilson 2973a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2974a266c7d5SChris Wilson for_each_pipe(pipe) 2975a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2976a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2977a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2978a266c7d5SChris Wilson 2979a266c7d5SChris Wilson for_each_pipe(pipe) 2980a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2981a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2982a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2983a266c7d5SChris Wilson } 2984a266c7d5SChris Wilson 2985ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 2986ac4c16c5SEgbert Eich { 2987ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 2988ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 2989ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 2990ac4c16c5SEgbert Eich unsigned long irqflags; 2991ac4c16c5SEgbert Eich int i; 2992ac4c16c5SEgbert Eich 2993ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2994ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 2995ac4c16c5SEgbert Eich struct drm_connector *connector; 2996ac4c16c5SEgbert Eich 2997ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 2998ac4c16c5SEgbert Eich continue; 2999ac4c16c5SEgbert Eich 3000ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3001ac4c16c5SEgbert Eich 3002ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3003ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3004ac4c16c5SEgbert Eich 3005ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3006ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3007ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3008ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3009ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3010ac4c16c5SEgbert Eich if (!connector->polled) 3011ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3012ac4c16c5SEgbert Eich } 3013ac4c16c5SEgbert Eich } 3014ac4c16c5SEgbert Eich } 3015ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3016ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3017ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3018ac4c16c5SEgbert Eich } 3019ac4c16c5SEgbert Eich 3020f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3021f71d4af4SJesse Barnes { 30228b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 30238b2e326dSChris Wilson 30248b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 302599584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3026c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3027a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 30288b2e326dSChris Wilson 302999584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 303099584db3SDaniel Vetter i915_hangcheck_elapsed, 303161bac78eSDaniel Vetter (unsigned long) dev); 3032ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3033ac4c16c5SEgbert Eich (unsigned long) dev_priv); 303461bac78eSDaniel Vetter 303597a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 30369ee32feaSDaniel Vetter 3037f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 3038f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 30397d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3040f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3041f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3042f71d4af4SJesse Barnes } 3043f71d4af4SJesse Barnes 3044c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 3045f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3046c3613de9SKeith Packard else 3047c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 3048f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3049f71d4af4SJesse Barnes 30507e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 30517e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 30527e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 30537e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 30547e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 30557e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 30567e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3057fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3058f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3059f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3060f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3061f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3062f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3063f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3064f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 306582a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3066f71d4af4SJesse Barnes } else { 3067c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3068c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3069c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3070c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3071c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3072a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3073a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3074a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3075a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3076a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 307720afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3078c2798b19SChris Wilson } else { 3079a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3080a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3081a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3082a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3083bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3084c2798b19SChris Wilson } 3085f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3086f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3087f71d4af4SJesse Barnes } 3088f71d4af4SJesse Barnes } 308920afbda2SDaniel Vetter 309020afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 309120afbda2SDaniel Vetter { 309220afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3093821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3094821450c6SEgbert Eich struct drm_connector *connector; 3095b5ea2d56SDaniel Vetter unsigned long irqflags; 3096821450c6SEgbert Eich int i; 309720afbda2SDaniel Vetter 3098821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3099821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3100821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3101821450c6SEgbert Eich } 3102821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3103821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3104821450c6SEgbert Eich connector->polled = intel_connector->polled; 3105821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3106821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3107821450c6SEgbert Eich } 3108b5ea2d56SDaniel Vetter 3109b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3110b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3111b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 311220afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 311320afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3114b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 311520afbda2SDaniel Vetter } 3116