xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 13cf550448b58abf8f44f5d6a560f2d20871c965)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104337ba017SPaulo Zanoni /*
105337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106337ba017SPaulo Zanoni  */
107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
109337ba017SPaulo Zanoni 	if (val) { \
110337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111337ba017SPaulo Zanoni 		     (reg), val); \
112337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
113337ba017SPaulo Zanoni 		POSTING_READ(reg); \
114337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
115337ba017SPaulo Zanoni 		POSTING_READ(reg); \
116337ba017SPaulo Zanoni 	} \
117337ba017SPaulo Zanoni } while (0)
118337ba017SPaulo Zanoni 
11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
12235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
12335079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
12435079899SPaulo Zanoni } while (0)
12535079899SPaulo Zanoni 
12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
12835079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
12935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
13035079899SPaulo Zanoni 	POSTING_READ(type##IER); \
13135079899SPaulo Zanoni } while (0)
13235079899SPaulo Zanoni 
133036a4a7dSZhenyu Wang /* For display hotplug interrupt */
134995b6762SChris Wilson static void
1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136036a4a7dSZhenyu Wang {
1374bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1384bc9d430SDaniel Vetter 
139730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
140c67a470bSPaulo Zanoni 		return;
141c67a470bSPaulo Zanoni 
1421ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1431ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1441ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1453143a2bfSChris Wilson 		POSTING_READ(DEIMR);
146036a4a7dSZhenyu Wang 	}
147036a4a7dSZhenyu Wang }
148036a4a7dSZhenyu Wang 
1490ff9800aSPaulo Zanoni static void
1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151036a4a7dSZhenyu Wang {
1524bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1534bc9d430SDaniel Vetter 
154730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
155c67a470bSPaulo Zanoni 		return;
156c67a470bSPaulo Zanoni 
1571ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1581ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
161036a4a7dSZhenyu Wang 	}
162036a4a7dSZhenyu Wang }
163036a4a7dSZhenyu Wang 
16443eaea13SPaulo Zanoni /**
16543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
16643eaea13SPaulo Zanoni  * @dev_priv: driver private
16743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
16843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
16943eaea13SPaulo Zanoni  */
17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
17143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
17243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
17543eaea13SPaulo Zanoni 
176730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
177c67a470bSPaulo Zanoni 		return;
178c67a470bSPaulo Zanoni 
17943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
18043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
18143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
18243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
18343eaea13SPaulo Zanoni }
18443eaea13SPaulo Zanoni 
18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18643eaea13SPaulo Zanoni {
18743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18843eaea13SPaulo Zanoni }
18943eaea13SPaulo Zanoni 
19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19143eaea13SPaulo Zanoni {
19243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195edbfdb45SPaulo Zanoni /**
196edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
197edbfdb45SPaulo Zanoni   * @dev_priv: driver private
198edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
199edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
200edbfdb45SPaulo Zanoni   */
201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
203edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
204edbfdb45SPaulo Zanoni {
205605cd25bSPaulo Zanoni 	uint32_t new_val;
206edbfdb45SPaulo Zanoni 
207edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
208edbfdb45SPaulo Zanoni 
209730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
210c67a470bSPaulo Zanoni 		return;
211c67a470bSPaulo Zanoni 
212605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
213f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
214f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
215f52ecbcfSPaulo Zanoni 
216605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
217605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
218605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
220edbfdb45SPaulo Zanoni 	}
221f52ecbcfSPaulo Zanoni }
222edbfdb45SPaulo Zanoni 
223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224edbfdb45SPaulo Zanoni {
225edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
226edbfdb45SPaulo Zanoni }
227edbfdb45SPaulo Zanoni 
228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229edbfdb45SPaulo Zanoni {
230edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
231edbfdb45SPaulo Zanoni }
232edbfdb45SPaulo Zanoni 
2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2348664281bSPaulo Zanoni {
2358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2368664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2378664281bSPaulo Zanoni 	enum pipe pipe;
2388664281bSPaulo Zanoni 
2394bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2404bc9d430SDaniel Vetter 
2418664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2428664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2458664281bSPaulo Zanoni 			return false;
2468664281bSPaulo Zanoni 	}
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni 	return true;
2498664281bSPaulo Zanoni }
2508664281bSPaulo Zanoni 
2510961021aSBen Widawsky /**
2520961021aSBen Widawsky   * bdw_update_pm_irq - update GT interrupt 2
2530961021aSBen Widawsky   * @dev_priv: driver private
2540961021aSBen Widawsky   * @interrupt_mask: mask of interrupt bits to update
2550961021aSBen Widawsky   * @enabled_irq_mask: mask of interrupt bits to enable
2560961021aSBen Widawsky   *
2570961021aSBen Widawsky   * Copied from the snb function, updated with relevant register offsets
2580961021aSBen Widawsky   */
2590961021aSBen Widawsky static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
2600961021aSBen Widawsky 			      uint32_t interrupt_mask,
2610961021aSBen Widawsky 			      uint32_t enabled_irq_mask)
2620961021aSBen Widawsky {
2630961021aSBen Widawsky 	uint32_t new_val;
2640961021aSBen Widawsky 
2650961021aSBen Widawsky 	assert_spin_locked(&dev_priv->irq_lock);
2660961021aSBen Widawsky 
2670961021aSBen Widawsky 	if (WARN_ON(dev_priv->pm.irqs_disabled))
2680961021aSBen Widawsky 		return;
2690961021aSBen Widawsky 
2700961021aSBen Widawsky 	new_val = dev_priv->pm_irq_mask;
2710961021aSBen Widawsky 	new_val &= ~interrupt_mask;
2720961021aSBen Widawsky 	new_val |= (~enabled_irq_mask & interrupt_mask);
2730961021aSBen Widawsky 
2740961021aSBen Widawsky 	if (new_val != dev_priv->pm_irq_mask) {
2750961021aSBen Widawsky 		dev_priv->pm_irq_mask = new_val;
2760961021aSBen Widawsky 		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
2770961021aSBen Widawsky 		POSTING_READ(GEN8_GT_IMR(2));
2780961021aSBen Widawsky 	}
2790961021aSBen Widawsky }
2800961021aSBen Widawsky 
2810961021aSBen Widawsky void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2820961021aSBen Widawsky {
2830961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, mask);
2840961021aSBen Widawsky }
2850961021aSBen Widawsky 
2860961021aSBen Widawsky void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2870961021aSBen Widawsky {
2880961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, 0);
2890961021aSBen Widawsky }
2900961021aSBen Widawsky 
2918664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2928664281bSPaulo Zanoni {
2938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2948664281bSPaulo Zanoni 	enum pipe pipe;
2958664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2968664281bSPaulo Zanoni 
297fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
298fee884edSDaniel Vetter 
2998664281bSPaulo Zanoni 	for_each_pipe(pipe) {
3008664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
3038664281bSPaulo Zanoni 			return false;
3048664281bSPaulo Zanoni 	}
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	return true;
3078664281bSPaulo Zanoni }
3088664281bSPaulo Zanoni 
30956b80e1fSVille Syrjälä void i9xx_check_fifo_underruns(struct drm_device *dev)
31056b80e1fSVille Syrjälä {
31156b80e1fSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
31256b80e1fSVille Syrjälä 	struct intel_crtc *crtc;
31356b80e1fSVille Syrjälä 	unsigned long flags;
31456b80e1fSVille Syrjälä 
31556b80e1fSVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
31656b80e1fSVille Syrjälä 
31756b80e1fSVille Syrjälä 	for_each_intel_crtc(dev, crtc) {
31856b80e1fSVille Syrjälä 		u32 reg = PIPESTAT(crtc->pipe);
31956b80e1fSVille Syrjälä 		u32 pipestat;
32056b80e1fSVille Syrjälä 
32156b80e1fSVille Syrjälä 		if (crtc->cpu_fifo_underrun_disabled)
32256b80e1fSVille Syrjälä 			continue;
32356b80e1fSVille Syrjälä 
32456b80e1fSVille Syrjälä 		pipestat = I915_READ(reg) & 0xffff0000;
32556b80e1fSVille Syrjälä 		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
32656b80e1fSVille Syrjälä 			continue;
32756b80e1fSVille Syrjälä 
32856b80e1fSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
32956b80e1fSVille Syrjälä 		POSTING_READ(reg);
33056b80e1fSVille Syrjälä 
33156b80e1fSVille Syrjälä 		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
33256b80e1fSVille Syrjälä 	}
33356b80e1fSVille Syrjälä 
33456b80e1fSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
33556b80e1fSVille Syrjälä }
33656b80e1fSVille Syrjälä 
337e69abff0SVille Syrjälä static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
3382ae2a50cSDaniel Vetter 					     enum pipe pipe,
3392ae2a50cSDaniel Vetter 					     bool enable, bool old)
3402d9d2b0bSVille Syrjälä {
3412d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3422d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
343e69abff0SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0xffff0000;
3442d9d2b0bSVille Syrjälä 
3452d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
3462d9d2b0bSVille Syrjälä 
347e69abff0SVille Syrjälä 	if (enable) {
3482d9d2b0bSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
3492d9d2b0bSVille Syrjälä 		POSTING_READ(reg);
350e69abff0SVille Syrjälä 	} else {
3512ae2a50cSDaniel Vetter 		if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
352e69abff0SVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353e69abff0SVille Syrjälä 	}
3542d9d2b0bSVille Syrjälä }
3552d9d2b0bSVille Syrjälä 
3568664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
3578664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
3588664281bSPaulo Zanoni {
3598664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3608664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
3618664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
3628664281bSPaulo Zanoni 
3638664281bSPaulo Zanoni 	if (enable)
3648664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
3658664281bSPaulo Zanoni 	else
3668664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
3678664281bSPaulo Zanoni }
3688664281bSPaulo Zanoni 
3698664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
3702ae2a50cSDaniel Vetter 						  enum pipe pipe,
3712ae2a50cSDaniel Vetter 						  bool enable, bool old)
3728664281bSPaulo Zanoni {
3738664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3748664281bSPaulo Zanoni 	if (enable) {
3757336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
3767336df65SDaniel Vetter 
3778664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3788664281bSPaulo Zanoni 			return;
3798664281bSPaulo Zanoni 
3808664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3818664281bSPaulo Zanoni 	} else {
3828664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3837336df65SDaniel Vetter 
3842ae2a50cSDaniel Vetter 		if (old &&
3852ae2a50cSDaniel Vetter 		    I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
386823c6909SVille Syrjälä 			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
3877336df65SDaniel Vetter 				  pipe_name(pipe));
3887336df65SDaniel Vetter 		}
3898664281bSPaulo Zanoni 	}
3908664281bSPaulo Zanoni }
3918664281bSPaulo Zanoni 
39238d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
39338d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
39438d83c96SDaniel Vetter {
39538d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
39638d83c96SDaniel Vetter 
39738d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
39838d83c96SDaniel Vetter 
39938d83c96SDaniel Vetter 	if (enable)
40038d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
40138d83c96SDaniel Vetter 	else
40238d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
40338d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
40438d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
40538d83c96SDaniel Vetter }
40638d83c96SDaniel Vetter 
407fee884edSDaniel Vetter /**
408fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
409fee884edSDaniel Vetter  * @dev_priv: driver private
410fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
411fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
412fee884edSDaniel Vetter  */
413fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
415fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
416fee884edSDaniel Vetter {
417fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
418fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
419fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
420fee884edSDaniel Vetter 
421fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
422fee884edSDaniel Vetter 
423730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
424c67a470bSPaulo Zanoni 		return;
425c67a470bSPaulo Zanoni 
426fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
427fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
428fee884edSDaniel Vetter }
429fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
430fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
431fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
432fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
433fee884edSDaniel Vetter 
434de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
4368664281bSPaulo Zanoni 					    bool enable)
4378664281bSPaulo Zanoni {
4388664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
439de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
4418664281bSPaulo Zanoni 
4428664281bSPaulo Zanoni 	if (enable)
443fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
4448664281bSPaulo Zanoni 	else
445fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
4468664281bSPaulo Zanoni }
4478664281bSPaulo Zanoni 
4488664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
4498664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
4502ae2a50cSDaniel Vetter 					    bool enable, bool old)
4518664281bSPaulo Zanoni {
4528664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4538664281bSPaulo Zanoni 
4548664281bSPaulo Zanoni 	if (enable) {
4551dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
4561dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
4571dd246fbSDaniel Vetter 
4588664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
4598664281bSPaulo Zanoni 			return;
4608664281bSPaulo Zanoni 
461fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4628664281bSPaulo Zanoni 	} else {
463fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4641dd246fbSDaniel Vetter 
4652ae2a50cSDaniel Vetter 		if (old && I915_READ(SERR_INT) &
4662ae2a50cSDaniel Vetter 		    SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
467823c6909SVille Syrjälä 			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
4681dd246fbSDaniel Vetter 				  transcoder_name(pch_transcoder));
4691dd246fbSDaniel Vetter 		}
4708664281bSPaulo Zanoni 	}
4718664281bSPaulo Zanoni }
4728664281bSPaulo Zanoni 
4738664281bSPaulo Zanoni /**
4748664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4758664281bSPaulo Zanoni  * @dev: drm device
4768664281bSPaulo Zanoni  * @pipe: pipe
4778664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4788664281bSPaulo Zanoni  *
4798664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4808664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4818664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4828664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4838664281bSPaulo Zanoni  * bit for all the pipes.
4848664281bSPaulo Zanoni  *
4858664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4868664281bSPaulo Zanoni  */
487c5ab3bc0SDaniel Vetter static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4888664281bSPaulo Zanoni 						    enum pipe pipe, bool enable)
4898664281bSPaulo Zanoni {
4908664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4918664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4928664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4932ae2a50cSDaniel Vetter 	bool old;
4948664281bSPaulo Zanoni 
49577961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
49677961eb9SImre Deak 
4972ae2a50cSDaniel Vetter 	old = !intel_crtc->cpu_fifo_underrun_disabled;
4988664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4998664281bSPaulo Zanoni 
500e69abff0SVille Syrjälä 	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
5012ae2a50cSDaniel Vetter 		i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
5022d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
5038664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
5048664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
5052ae2a50cSDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
50638d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
50738d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
5088664281bSPaulo Zanoni 
5092ae2a50cSDaniel Vetter 	return old;
510f88d42f1SImre Deak }
511f88d42f1SImre Deak 
512f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
514f88d42f1SImre Deak {
515f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
516f88d42f1SImre Deak 	unsigned long flags;
517f88d42f1SImre Deak 	bool ret;
518f88d42f1SImre Deak 
519f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
520f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
5218664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
522f88d42f1SImre Deak 
5238664281bSPaulo Zanoni 	return ret;
5248664281bSPaulo Zanoni }
5258664281bSPaulo Zanoni 
52691d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
52791d181ddSImre Deak 						  enum pipe pipe)
52891d181ddSImre Deak {
52991d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
53091d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
53191d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
53291d181ddSImre Deak 
53391d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
53491d181ddSImre Deak }
53591d181ddSImre Deak 
5368664281bSPaulo Zanoni /**
5378664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
5388664281bSPaulo Zanoni  * @dev: drm device
5398664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
5408664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
5418664281bSPaulo Zanoni  *
5428664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
5438664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
5448664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
5458664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
5468664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
5478664281bSPaulo Zanoni  *
5488664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
5498664281bSPaulo Zanoni  */
5508664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
5518664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
5528664281bSPaulo Zanoni 					   bool enable)
5538664281bSPaulo Zanoni {
5548664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
555de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5578664281bSPaulo Zanoni 	unsigned long flags;
5582ae2a50cSDaniel Vetter 	bool old;
5598664281bSPaulo Zanoni 
560de28075dSDaniel Vetter 	/*
561de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
563de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
564de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
565de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
566de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
567de28075dSDaniel Vetter 	 */
5688664281bSPaulo Zanoni 
5698664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5708664281bSPaulo Zanoni 
5712ae2a50cSDaniel Vetter 	old = !intel_crtc->pch_fifo_underrun_disabled;
5728664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5738664281bSPaulo Zanoni 
5748664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
575de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5768664281bSPaulo Zanoni 	else
5772ae2a50cSDaniel Vetter 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
5788664281bSPaulo Zanoni 
5798664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5802ae2a50cSDaniel Vetter 	return old;
5818664281bSPaulo Zanoni }
5828664281bSPaulo Zanoni 
5838664281bSPaulo Zanoni 
584b5ea642aSDaniel Vetter static void
585755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5877c463586SKeith Packard {
5889db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
589755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5907c463586SKeith Packard 
591b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
592b79480baSDaniel Vetter 
59304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
59404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
59504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
59604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
597755e9019SImre Deak 		return;
598755e9019SImre Deak 
599755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
60046c06a30SVille Syrjälä 		return;
60146c06a30SVille Syrjälä 
60291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
60391d181ddSImre Deak 
6047c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
605755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
60646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6073143a2bfSChris Wilson 	POSTING_READ(reg);
6087c463586SKeith Packard }
6097c463586SKeith Packard 
610b5ea642aSDaniel Vetter static void
611755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
6137c463586SKeith Packard {
6149db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
615755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
6167c463586SKeith Packard 
617b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
618b79480baSDaniel Vetter 
61904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
62004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
62104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
62204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
62346c06a30SVille Syrjälä 		return;
62446c06a30SVille Syrjälä 
625755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
626755e9019SImre Deak 		return;
627755e9019SImre Deak 
62891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
62991d181ddSImre Deak 
630755e9019SImre Deak 	pipestat &= ~enable_mask;
63146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6323143a2bfSChris Wilson 	POSTING_READ(reg);
6337c463586SKeith Packard }
6347c463586SKeith Packard 
63510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
63610c59c51SImre Deak {
63710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
63810c59c51SImre Deak 
63910c59c51SImre Deak 	/*
640724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
641724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
64210c59c51SImre Deak 	 */
64310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
64410c59c51SImre Deak 		return 0;
645724a6905SVille Syrjälä 	/*
646724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
648724a6905SVille Syrjälä 	 */
649724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650724a6905SVille Syrjälä 		return 0;
65110c59c51SImre Deak 
65210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
65310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
65410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
65510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
65610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
65710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
65810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
65910c59c51SImre Deak 
66010c59c51SImre Deak 	return enable_mask;
66110c59c51SImre Deak }
66210c59c51SImre Deak 
663755e9019SImre Deak void
664755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665755e9019SImre Deak 		     u32 status_mask)
666755e9019SImre Deak {
667755e9019SImre Deak 	u32 enable_mask;
668755e9019SImre Deak 
66910c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
67010c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
67110c59c51SImre Deak 							   status_mask);
67210c59c51SImre Deak 	else
673755e9019SImre Deak 		enable_mask = status_mask << 16;
674755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675755e9019SImre Deak }
676755e9019SImre Deak 
677755e9019SImre Deak void
678755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679755e9019SImre Deak 		      u32 status_mask)
680755e9019SImre Deak {
681755e9019SImre Deak 	u32 enable_mask;
682755e9019SImre Deak 
68310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
68410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
68510c59c51SImre Deak 							   status_mask);
68610c59c51SImre Deak 	else
687755e9019SImre Deak 		enable_mask = status_mask << 16;
688755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689755e9019SImre Deak }
690755e9019SImre Deak 
691c0e09200SDave Airlie /**
692f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
69301c66889SZhao Yakui  */
694f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
69501c66889SZhao Yakui {
6962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6971ec14ad3SChris Wilson 	unsigned long irqflags;
6981ec14ad3SChris Wilson 
699f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700f49e38ddSJani Nikula 		return;
701f49e38ddSJani Nikula 
7021ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
70301c66889SZhao Yakui 
704755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
705a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
7063b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
707755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
7081ec14ad3SChris Wilson 
7091ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
71001c66889SZhao Yakui }
71101c66889SZhao Yakui 
71201c66889SZhao Yakui /**
7130a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
7140a3e67a4SJesse Barnes  * @dev: DRM device
7150a3e67a4SJesse Barnes  * @pipe: pipe to check
7160a3e67a4SJesse Barnes  *
7170a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
7180a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
7190a3e67a4SJesse Barnes  * before reading such registers if unsure.
7200a3e67a4SJesse Barnes  */
7210a3e67a4SJesse Barnes static int
7220a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
7230a3e67a4SJesse Barnes {
7242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
725702e7a56SPaulo Zanoni 
726a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
728a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
73071f8ba6bSPaulo Zanoni 
731a01025afSDaniel Vetter 		return intel_crtc->active;
732a01025afSDaniel Vetter 	} else {
733a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734a01025afSDaniel Vetter 	}
7350a3e67a4SJesse Barnes }
7360a3e67a4SJesse Barnes 
737f75f3746SVille Syrjälä /*
738f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
739f75f3746SVille Syrjälä  * around the vertical blanking period.
740f75f3746SVille Syrjälä  *
741f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
742f75f3746SVille Syrjälä  *  vblank_start >= 3
743f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
744f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
745f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
746f75f3746SVille Syrjälä  *
747f75f3746SVille Syrjälä  *           start of vblank:
748f75f3746SVille Syrjälä  *           latch double buffered registers
749f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
750f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
751f75f3746SVille Syrjälä  *           |
752f75f3746SVille Syrjälä  *           |          frame start:
753f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
754f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
755f75f3746SVille Syrjälä  *           |          |
756f75f3746SVille Syrjälä  *           |          |  start of vsync:
757f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
758f75f3746SVille Syrjälä  *           |          |  |
759f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
760f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
761f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
762f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
763f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766f75f3746SVille Syrjälä  *       |          |                                         |
767f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
768f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
769f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
770f75f3746SVille Syrjälä  *
771f75f3746SVille Syrjälä  * x  = horizontal active
772f75f3746SVille Syrjälä  * _  = horizontal blanking
773f75f3746SVille Syrjälä  * hs = horizontal sync
774f75f3746SVille Syrjälä  * va = vertical active
775f75f3746SVille Syrjälä  * vb = vertical blanking
776f75f3746SVille Syrjälä  * vs = vertical sync
777f75f3746SVille Syrjälä  * vbs = vblank_start (number)
778f75f3746SVille Syrjälä  *
779f75f3746SVille Syrjälä  * Summary:
780f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
781f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
782f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
783f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
784f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
785f75f3746SVille Syrjälä  */
786f75f3746SVille Syrjälä 
7874cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
7884cdb83ecSVille Syrjälä {
7894cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
7904cdb83ecSVille Syrjälä 	return 0;
7914cdb83ecSVille Syrjälä }
7924cdb83ecSVille Syrjälä 
79342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
79442f52ef8SKeith Packard  * we use as a pipe index
79542f52ef8SKeith Packard  */
796f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
7970a3e67a4SJesse Barnes {
7982d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7990a3e67a4SJesse Barnes 	unsigned long high_frame;
8000a3e67a4SJesse Barnes 	unsigned long low_frame;
8010b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
8020a3e67a4SJesse Barnes 
8030a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
80444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
8059db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
8060a3e67a4SJesse Barnes 		return 0;
8070a3e67a4SJesse Barnes 	}
8080a3e67a4SJesse Barnes 
809391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
811391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
813391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
814391f75e2SVille Syrjälä 
8150b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
8160b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
8170b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
8180b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
8190b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
820391f75e2SVille Syrjälä 	} else {
821a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
822391f75e2SVille Syrjälä 
823391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
8240b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
825391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
8260b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
8270b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
8280b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
829391f75e2SVille Syrjälä 	}
830391f75e2SVille Syrjälä 
8310b2a8e09SVille Syrjälä 	/* Convert to pixel count */
8320b2a8e09SVille Syrjälä 	vbl_start *= htotal;
8330b2a8e09SVille Syrjälä 
8340b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
8350b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
8360b2a8e09SVille Syrjälä 
8379db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
8389db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
8395eddb70bSChris Wilson 
8400a3e67a4SJesse Barnes 	/*
8410a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
8420a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
8430a3e67a4SJesse Barnes 	 * register.
8440a3e67a4SJesse Barnes 	 */
8450a3e67a4SJesse Barnes 	do {
8465eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
847391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
8485eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
8490a3e67a4SJesse Barnes 	} while (high1 != high2);
8500a3e67a4SJesse Barnes 
8515eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
852391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
8535eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
854391f75e2SVille Syrjälä 
855391f75e2SVille Syrjälä 	/*
856391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
857391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
858391f75e2SVille Syrjälä 	 * counter against vblank start.
859391f75e2SVille Syrjälä 	 */
860edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
8610a3e67a4SJesse Barnes }
8620a3e67a4SJesse Barnes 
863f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
8649880b7a5SJesse Barnes {
8652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
8669db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
8679880b7a5SJesse Barnes 
8689880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
86944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
8709db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8719880b7a5SJesse Barnes 		return 0;
8729880b7a5SJesse Barnes 	}
8739880b7a5SJesse Barnes 
8749880b7a5SJesse Barnes 	return I915_READ(reg);
8759880b7a5SJesse Barnes }
8769880b7a5SJesse Barnes 
877ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
878ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
879ad3543edSMario Kleiner 
880a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881a225f079SVille Syrjälä {
882a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
883a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
884a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
88680715b2fSVille Syrjälä 	int position, vtotal;
887a225f079SVille Syrjälä 
88880715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
889a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890a225f079SVille Syrjälä 		vtotal /= 2;
891a225f079SVille Syrjälä 
892a225f079SVille Syrjälä 	if (IS_GEN2(dev))
893a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894a225f079SVille Syrjälä 	else
895a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896a225f079SVille Syrjälä 
897a225f079SVille Syrjälä 	/*
89880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
89980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
900a225f079SVille Syrjälä 	 */
90180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
902a225f079SVille Syrjälä }
903a225f079SVille Syrjälä 
904f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
905abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
906abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
9070af7e4dfSMario Kleiner {
908c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
909c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
9123aa18df8SVille Syrjälä 	int position;
91378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
9140af7e4dfSMario Kleiner 	bool in_vbl = true;
9150af7e4dfSMario Kleiner 	int ret = 0;
916ad3543edSMario Kleiner 	unsigned long irqflags;
9170af7e4dfSMario Kleiner 
918c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
9190af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9209db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
9210af7e4dfSMario Kleiner 		return 0;
9220af7e4dfSMario Kleiner 	}
9230af7e4dfSMario Kleiner 
924c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
92578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
926c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
927c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
928c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9290af7e4dfSMario Kleiner 
930d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
932d31faf65SVille Syrjälä 		vbl_end /= 2;
933d31faf65SVille Syrjälä 		vtotal /= 2;
934d31faf65SVille Syrjälä 	}
935d31faf65SVille Syrjälä 
936c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937c2baf4b7SVille Syrjälä 
938ad3543edSMario Kleiner 	/*
939ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
940ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
941ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
942ad3543edSMario Kleiner 	 */
943ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
944ad3543edSMario Kleiner 
945ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946ad3543edSMario Kleiner 
947ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
948ad3543edSMario Kleiner 	if (stime)
949ad3543edSMario Kleiner 		*stime = ktime_get();
950ad3543edSMario Kleiner 
9517c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9520af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9530af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9540af7e4dfSMario Kleiner 		 */
955a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
9560af7e4dfSMario Kleiner 	} else {
9570af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9580af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9590af7e4dfSMario Kleiner 		 * scanout position.
9600af7e4dfSMario Kleiner 		 */
961ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9620af7e4dfSMario Kleiner 
9633aa18df8SVille Syrjälä 		/* convert to pixel counts */
9643aa18df8SVille Syrjälä 		vbl_start *= htotal;
9653aa18df8SVille Syrjälä 		vbl_end *= htotal;
9663aa18df8SVille Syrjälä 		vtotal *= htotal;
96778e8fc6bSVille Syrjälä 
96878e8fc6bSVille Syrjälä 		/*
9697e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9707e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9717e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9727e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9737e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9747e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9757e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9767e78f1cbSVille Syrjälä 		 */
9777e78f1cbSVille Syrjälä 		if (position >= vtotal)
9787e78f1cbSVille Syrjälä 			position = vtotal - 1;
9797e78f1cbSVille Syrjälä 
9807e78f1cbSVille Syrjälä 		/*
98178e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
98278e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
98378e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
98478e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
98578e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
98678e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
98778e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
98878e8fc6bSVille Syrjälä 		 */
98978e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9903aa18df8SVille Syrjälä 	}
9913aa18df8SVille Syrjälä 
992ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
993ad3543edSMario Kleiner 	if (etime)
994ad3543edSMario Kleiner 		*etime = ktime_get();
995ad3543edSMario Kleiner 
996ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997ad3543edSMario Kleiner 
998ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999ad3543edSMario Kleiner 
10003aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
10013aa18df8SVille Syrjälä 
10023aa18df8SVille Syrjälä 	/*
10033aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
10043aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
10053aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
10063aa18df8SVille Syrjälä 	 * up since vbl_end.
10073aa18df8SVille Syrjälä 	 */
10083aa18df8SVille Syrjälä 	if (position >= vbl_start)
10093aa18df8SVille Syrjälä 		position -= vbl_end;
10103aa18df8SVille Syrjälä 	else
10113aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
10123aa18df8SVille Syrjälä 
10137c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
10143aa18df8SVille Syrjälä 		*vpos = position;
10153aa18df8SVille Syrjälä 		*hpos = 0;
10163aa18df8SVille Syrjälä 	} else {
10170af7e4dfSMario Kleiner 		*vpos = position / htotal;
10180af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10190af7e4dfSMario Kleiner 	}
10200af7e4dfSMario Kleiner 
10210af7e4dfSMario Kleiner 	/* In vblank? */
10220af7e4dfSMario Kleiner 	if (in_vbl)
10230af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
10240af7e4dfSMario Kleiner 
10250af7e4dfSMario Kleiner 	return ret;
10260af7e4dfSMario Kleiner }
10270af7e4dfSMario Kleiner 
1028a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029a225f079SVille Syrjälä {
1030a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031a225f079SVille Syrjälä 	unsigned long irqflags;
1032a225f079SVille Syrjälä 	int position;
1033a225f079SVille Syrjälä 
1034a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1036a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037a225f079SVille Syrjälä 
1038a225f079SVille Syrjälä 	return position;
1039a225f079SVille Syrjälä }
1040a225f079SVille Syrjälä 
1041f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
10420af7e4dfSMario Kleiner 			      int *max_error,
10430af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
10440af7e4dfSMario Kleiner 			      unsigned flags)
10450af7e4dfSMario Kleiner {
10464041b853SChris Wilson 	struct drm_crtc *crtc;
10470af7e4dfSMario Kleiner 
10487eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
10494041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
10500af7e4dfSMario Kleiner 		return -EINVAL;
10510af7e4dfSMario Kleiner 	}
10520af7e4dfSMario Kleiner 
10530af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
10544041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
10554041b853SChris Wilson 	if (crtc == NULL) {
10564041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
10574041b853SChris Wilson 		return -EINVAL;
10584041b853SChris Wilson 	}
10594041b853SChris Wilson 
10604041b853SChris Wilson 	if (!crtc->enabled) {
10614041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
10624041b853SChris Wilson 		return -EBUSY;
10634041b853SChris Wilson 	}
10640af7e4dfSMario Kleiner 
10650af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
10664041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
10674041b853SChris Wilson 						     vblank_time, flags,
10687da903efSVille Syrjälä 						     crtc,
10697da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
10700af7e4dfSMario Kleiner }
10710af7e4dfSMario Kleiner 
107267c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
107367c347ffSJani Nikula 				struct drm_connector *connector)
1074321a1b30SEgbert Eich {
1075321a1b30SEgbert Eich 	enum drm_connector_status old_status;
1076321a1b30SEgbert Eich 
1077321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078321a1b30SEgbert Eich 	old_status = connector->status;
1079321a1b30SEgbert Eich 
1080321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
108167c347ffSJani Nikula 	if (old_status == connector->status)
108267c347ffSJani Nikula 		return false;
108367c347ffSJani Nikula 
108467c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1085321a1b30SEgbert Eich 		      connector->base.id,
1086c23cc417SJani Nikula 		      connector->name,
108767c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
108867c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
108967c347ffSJani Nikula 
109067c347ffSJani Nikula 	return true;
1091321a1b30SEgbert Eich }
1092321a1b30SEgbert Eich 
1093*13cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
1094*13cf5504SDave Airlie {
1095*13cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
1096*13cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
1097*13cf5504SDave Airlie 	unsigned long irqflags;
1098*13cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
1099*13cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
1100*13cf5504SDave Airlie 	int i, ret;
1101*13cf5504SDave Airlie 	u32 old_bits = 0;
1102*13cf5504SDave Airlie 
1103*13cf5504SDave Airlie 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104*13cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
1105*13cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
1106*13cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
1107*13cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
1108*13cf5504SDave Airlie 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109*13cf5504SDave Airlie 
1110*13cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
1111*13cf5504SDave Airlie 		bool valid = false;
1112*13cf5504SDave Airlie 		bool long_hpd = false;
1113*13cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
1114*13cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115*13cf5504SDave Airlie 			continue;
1116*13cf5504SDave Airlie 
1117*13cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
1118*13cf5504SDave Airlie 			valid = true;
1119*13cf5504SDave Airlie 			long_hpd = true;
1120*13cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
1121*13cf5504SDave Airlie 			valid = true;
1122*13cf5504SDave Airlie 
1123*13cf5504SDave Airlie 		if (valid) {
1124*13cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125*13cf5504SDave Airlie 			if (ret == true) {
1126*13cf5504SDave Airlie 				/* if we get true fallback to old school hpd */
1127*13cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128*13cf5504SDave Airlie 			}
1129*13cf5504SDave Airlie 		}
1130*13cf5504SDave Airlie 	}
1131*13cf5504SDave Airlie 
1132*13cf5504SDave Airlie 	if (old_bits) {
1133*13cf5504SDave Airlie 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134*13cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
1135*13cf5504SDave Airlie 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136*13cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
1137*13cf5504SDave Airlie 	}
1138*13cf5504SDave Airlie }
1139*13cf5504SDave Airlie 
11405ca58282SJesse Barnes /*
11415ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
11425ca58282SJesse Barnes  */
1143ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144ac4c16c5SEgbert Eich 
11455ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
11465ca58282SJesse Barnes {
11472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11482d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
11495ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1150c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
1151cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
1152cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
1153cd569aedSEgbert Eich 	struct drm_connector *connector;
1154cd569aedSEgbert Eich 	unsigned long irqflags;
1155cd569aedSEgbert Eich 	bool hpd_disabled = false;
1156321a1b30SEgbert Eich 	bool changed = false;
1157142e2398SEgbert Eich 	u32 hpd_event_bits;
11585ca58282SJesse Barnes 
115952d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
116052d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
116152d7ecedSDaniel Vetter 		return;
116252d7ecedSDaniel Vetter 
1163a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1164e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1165e67189abSJesse Barnes 
1166cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1167142e2398SEgbert Eich 
1168142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1169142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1170cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1171cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1172cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1173cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1174cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1175cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1176cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1177cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1178c23cc417SJani Nikula 				connector->name);
1179cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1180cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1181cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1182cd569aedSEgbert Eich 			hpd_disabled = true;
1183cd569aedSEgbert Eich 		}
1184142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1185142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1186c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
1187142e2398SEgbert Eich 		}
1188cd569aedSEgbert Eich 	}
1189cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1190cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1191cd569aedSEgbert Eich 	  * some connectors */
1192ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1193cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1194ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1195ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1196ac4c16c5SEgbert Eich 	}
1197cd569aedSEgbert Eich 
1198cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1199cd569aedSEgbert Eich 
1200321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1201321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1202321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1203321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1205cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1206321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1207321a1b30SEgbert Eich 				changed = true;
1208321a1b30SEgbert Eich 		}
1209321a1b30SEgbert Eich 	}
121040ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
121140ee3381SKeith Packard 
1212321a1b30SEgbert Eich 	if (changed)
1213321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
12145ca58282SJesse Barnes }
12155ca58282SJesse Barnes 
12163ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
12173ca1ccedSVille Syrjälä {
12183ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
12193ca1ccedSVille Syrjälä }
12203ca1ccedSVille Syrjälä 
1221d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1222f97108d1SJesse Barnes {
12232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1224b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
12259270388eSDaniel Vetter 	u8 new_delay;
12269270388eSDaniel Vetter 
1227d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1228f97108d1SJesse Barnes 
122973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
123073edd18fSDaniel Vetter 
123120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
12329270388eSDaniel Vetter 
12337648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1234b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1235b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1236f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1237f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1238f97108d1SJesse Barnes 
1239f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1240b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
124120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
124220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
124320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
124420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1245b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
124620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
124720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
124820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
124920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1250f97108d1SJesse Barnes 	}
1251f97108d1SJesse Barnes 
12527648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
125320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1254f97108d1SJesse Barnes 
1255d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
12569270388eSDaniel Vetter 
1257f97108d1SJesse Barnes 	return;
1258f97108d1SJesse Barnes }
1259f97108d1SJesse Barnes 
1260549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1261a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
1262549f7365SChris Wilson {
126393b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
1264475553deSChris Wilson 		return;
1265475553deSChris Wilson 
1266814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
12679862e600SChris Wilson 
126884c33a64SSourab Gupta 	if (drm_core_check_feature(dev, DRIVER_MODESET))
126984c33a64SSourab Gupta 		intel_notify_mmio_flip(ring);
127084c33a64SSourab Gupta 
1271549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
127210cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1273549f7365SChris Wilson }
1274549f7365SChris Wilson 
12754912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12763b8d8d91SJesse Barnes {
12772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12782d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1279edbfdb45SPaulo Zanoni 	u32 pm_iir;
1280dd75fdc8SChris Wilson 	int new_delay, adj;
12813b8d8d91SJesse Barnes 
128259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1283c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1284c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
12850961021aSBen Widawsky 	if (IS_BROADWELL(dev_priv->dev))
12860961021aSBen Widawsky 		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
12870961021aSBen Widawsky 	else {
12880961021aSBen Widawsky 		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1289a6706b45SDeepak S 		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
12900961021aSBen Widawsky 	}
129159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
12924912d041SBen Widawsky 
129360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1294a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
129560611c13SPaulo Zanoni 
1296a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
12973b8d8d91SJesse Barnes 		return;
12983b8d8d91SJesse Barnes 
12994fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
13007b9e0ae6SChris Wilson 
1301dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
13027425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1303dd75fdc8SChris Wilson 		if (adj > 0)
1304dd75fdc8SChris Wilson 			adj *= 2;
130513a5660cSDeepak S 		else {
130613a5660cSDeepak S 			/* CHV needs even encode values */
130713a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
130813a5660cSDeepak S 		}
1309b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
13107425034aSVille Syrjälä 
13117425034aSVille Syrjälä 		/*
13127425034aSVille Syrjälä 		 * For better performance, jump directly
13137425034aSVille Syrjälä 		 * to RPe if we're below it.
13147425034aSVille Syrjälä 		 */
1315b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1316b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1317dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1318b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1319b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1320dd75fdc8SChris Wilson 		else
1321b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1322dd75fdc8SChris Wilson 		adj = 0;
1323dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1324dd75fdc8SChris Wilson 		if (adj < 0)
1325dd75fdc8SChris Wilson 			adj *= 2;
132613a5660cSDeepak S 		else {
132713a5660cSDeepak S 			/* CHV needs even encode values */
132813a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
132913a5660cSDeepak S 		}
1330b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1331dd75fdc8SChris Wilson 	} else { /* unknown event */
1332b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1333dd75fdc8SChris Wilson 	}
13343b8d8d91SJesse Barnes 
133579249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
133679249636SBen Widawsky 	 * interrupt
133779249636SBen Widawsky 	 */
13381272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1339b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1340b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
134127544369SDeepak S 
1342b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1343dd75fdc8SChris Wilson 
13440a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
13450a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
13460a073b84SJesse Barnes 	else
13474912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
13483b8d8d91SJesse Barnes 
13494fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
13503b8d8d91SJesse Barnes }
13513b8d8d91SJesse Barnes 
1352e3689190SBen Widawsky 
1353e3689190SBen Widawsky /**
1354e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1355e3689190SBen Widawsky  * occurred.
1356e3689190SBen Widawsky  * @work: workqueue struct
1357e3689190SBen Widawsky  *
1358e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1359e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1360e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1361e3689190SBen Widawsky  */
1362e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1363e3689190SBen Widawsky {
13642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
13652d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1366e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
136735a85ac6SBen Widawsky 	char *parity_event[6];
1368e3689190SBen Widawsky 	uint32_t misccpctl;
1369e3689190SBen Widawsky 	unsigned long flags;
137035a85ac6SBen Widawsky 	uint8_t slice = 0;
1371e3689190SBen Widawsky 
1372e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1373e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1374e3689190SBen Widawsky 	 * any time we access those registers.
1375e3689190SBen Widawsky 	 */
1376e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1377e3689190SBen Widawsky 
137835a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
137935a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
138035a85ac6SBen Widawsky 		goto out;
138135a85ac6SBen Widawsky 
1382e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1383e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1384e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1385e3689190SBen Widawsky 
138635a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
138735a85ac6SBen Widawsky 		u32 reg;
138835a85ac6SBen Widawsky 
138935a85ac6SBen Widawsky 		slice--;
139035a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
139135a85ac6SBen Widawsky 			break;
139235a85ac6SBen Widawsky 
139335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
139435a85ac6SBen Widawsky 
139535a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
139635a85ac6SBen Widawsky 
139735a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1398e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1399e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1400e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1401e3689190SBen Widawsky 
140235a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
140335a85ac6SBen Widawsky 		POSTING_READ(reg);
1404e3689190SBen Widawsky 
1405cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1406e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1407e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1408e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
140935a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
141035a85ac6SBen Widawsky 		parity_event[5] = NULL;
1411e3689190SBen Widawsky 
14125bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1413e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1414e3689190SBen Widawsky 
141535a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
141635a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1417e3689190SBen Widawsky 
141835a85ac6SBen Widawsky 		kfree(parity_event[4]);
1419e3689190SBen Widawsky 		kfree(parity_event[3]);
1420e3689190SBen Widawsky 		kfree(parity_event[2]);
1421e3689190SBen Widawsky 		kfree(parity_event[1]);
1422e3689190SBen Widawsky 	}
1423e3689190SBen Widawsky 
142435a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
142535a85ac6SBen Widawsky 
142635a85ac6SBen Widawsky out:
142735a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
142835a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
142935a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
143035a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
143135a85ac6SBen Widawsky 
143235a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
143335a85ac6SBen Widawsky }
143435a85ac6SBen Widawsky 
143535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1436e3689190SBen Widawsky {
14372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1438e3689190SBen Widawsky 
1439040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1440e3689190SBen Widawsky 		return;
1441e3689190SBen Widawsky 
1442d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
144335a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1444d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1445e3689190SBen Widawsky 
144635a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
144735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
144835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
144935a85ac6SBen Widawsky 
145035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
145135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
145235a85ac6SBen Widawsky 
1453a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1454e3689190SBen Widawsky }
1455e3689190SBen Widawsky 
1456f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1457f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1458f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1459f1af8fc1SPaulo Zanoni {
1460f1af8fc1SPaulo Zanoni 	if (gt_iir &
1461f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1462f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1463f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1464f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1465f1af8fc1SPaulo Zanoni }
1466f1af8fc1SPaulo Zanoni 
1467e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1468e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1469e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1470e7b4c6b1SDaniel Vetter {
1471e7b4c6b1SDaniel Vetter 
1472cc609d5dSBen Widawsky 	if (gt_iir &
1473cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1474e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1475cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1476e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1477cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1478e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1479e7b4c6b1SDaniel Vetter 
1480cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1481cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1482cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
148358174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
148458174462SMika Kuoppala 				  gt_iir);
1485e7b4c6b1SDaniel Vetter 	}
1486e3689190SBen Widawsky 
148735a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
148835a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1489e7b4c6b1SDaniel Vetter }
1490e7b4c6b1SDaniel Vetter 
14910961021aSBen Widawsky static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
14920961021aSBen Widawsky {
14930961021aSBen Widawsky 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
14940961021aSBen Widawsky 		return;
14950961021aSBen Widawsky 
14960961021aSBen Widawsky 	spin_lock(&dev_priv->irq_lock);
14970961021aSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
14980961021aSBen Widawsky 	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
14990961021aSBen Widawsky 	spin_unlock(&dev_priv->irq_lock);
15000961021aSBen Widawsky 
15010961021aSBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->rps.work);
15020961021aSBen Widawsky }
15030961021aSBen Widawsky 
1504abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1505abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1506abd58f01SBen Widawsky 				       u32 master_ctl)
1507abd58f01SBen Widawsky {
1508abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1509abd58f01SBen Widawsky 	uint32_t tmp = 0;
1510abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1511abd58f01SBen Widawsky 
1512abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1513abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1514abd58f01SBen Widawsky 		if (tmp) {
151538cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1516abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1517abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1518abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1519abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1520abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1521abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1522abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1523abd58f01SBen Widawsky 		} else
1524abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1525abd58f01SBen Widawsky 	}
1526abd58f01SBen Widawsky 
152785f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1528abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1529abd58f01SBen Widawsky 		if (tmp) {
153038cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1531abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1532abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1533abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1534abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
153585f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
153685f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
153785f9b5f9SZhao Yakui 				notify_ring(dev, &dev_priv->ring[VCS2]);
1538abd58f01SBen Widawsky 		} else
1539abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1540abd58f01SBen Widawsky 	}
1541abd58f01SBen Widawsky 
15420961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
15430961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
15440961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
15450961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
15460961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
154738cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
154838cc46d7SOscar Mateo 			gen8_rps_irq_handler(dev_priv, tmp);
15490961021aSBen Widawsky 		} else
15500961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
15510961021aSBen Widawsky 	}
15520961021aSBen Widawsky 
1553abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1554abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1555abd58f01SBen Widawsky 		if (tmp) {
155638cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1557abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1558abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1559abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1560abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1561abd58f01SBen Widawsky 		} else
1562abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1563abd58f01SBen Widawsky 	}
1564abd58f01SBen Widawsky 
1565abd58f01SBen Widawsky 	return ret;
1566abd58f01SBen Widawsky }
1567abd58f01SBen Widawsky 
1568b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1569b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1570b543fb04SEgbert Eich 
1571*13cf5504SDave Airlie static int ilk_port_to_hotplug_shift(enum port port)
1572*13cf5504SDave Airlie {
1573*13cf5504SDave Airlie 	switch (port) {
1574*13cf5504SDave Airlie 	case PORT_A:
1575*13cf5504SDave Airlie 	case PORT_E:
1576*13cf5504SDave Airlie 	default:
1577*13cf5504SDave Airlie 		return -1;
1578*13cf5504SDave Airlie 	case PORT_B:
1579*13cf5504SDave Airlie 		return 0;
1580*13cf5504SDave Airlie 	case PORT_C:
1581*13cf5504SDave Airlie 		return 8;
1582*13cf5504SDave Airlie 	case PORT_D:
1583*13cf5504SDave Airlie 		return 16;
1584*13cf5504SDave Airlie 	}
1585*13cf5504SDave Airlie }
1586*13cf5504SDave Airlie 
1587*13cf5504SDave Airlie static int g4x_port_to_hotplug_shift(enum port port)
1588*13cf5504SDave Airlie {
1589*13cf5504SDave Airlie 	switch (port) {
1590*13cf5504SDave Airlie 	case PORT_A:
1591*13cf5504SDave Airlie 	case PORT_E:
1592*13cf5504SDave Airlie 	default:
1593*13cf5504SDave Airlie 		return -1;
1594*13cf5504SDave Airlie 	case PORT_B:
1595*13cf5504SDave Airlie 		return 17;
1596*13cf5504SDave Airlie 	case PORT_C:
1597*13cf5504SDave Airlie 		return 19;
1598*13cf5504SDave Airlie 	case PORT_D:
1599*13cf5504SDave Airlie 		return 21;
1600*13cf5504SDave Airlie 	}
1601*13cf5504SDave Airlie }
1602*13cf5504SDave Airlie 
1603*13cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
1604*13cf5504SDave Airlie {
1605*13cf5504SDave Airlie 	switch (pin) {
1606*13cf5504SDave Airlie 	case HPD_PORT_B:
1607*13cf5504SDave Airlie 		return PORT_B;
1608*13cf5504SDave Airlie 	case HPD_PORT_C:
1609*13cf5504SDave Airlie 		return PORT_C;
1610*13cf5504SDave Airlie 	case HPD_PORT_D:
1611*13cf5504SDave Airlie 		return PORT_D;
1612*13cf5504SDave Airlie 	default:
1613*13cf5504SDave Airlie 		return PORT_A; /* no hpd */
1614*13cf5504SDave Airlie 	}
1615*13cf5504SDave Airlie }
1616*13cf5504SDave Airlie 
161710a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1618b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1619*13cf5504SDave Airlie 					 u32 dig_hotplug_reg,
1620b543fb04SEgbert Eich 					 const u32 *hpd)
1621b543fb04SEgbert Eich {
16222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1623b543fb04SEgbert Eich 	int i;
1624*13cf5504SDave Airlie 	enum port port;
162510a504deSDaniel Vetter 	bool storm_detected = false;
1626*13cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
1627*13cf5504SDave Airlie 	u32 dig_shift;
1628*13cf5504SDave Airlie 	u32 dig_port_mask = 0;
1629b543fb04SEgbert Eich 
163091d131d2SDaniel Vetter 	if (!hotplug_trigger)
163191d131d2SDaniel Vetter 		return;
163291d131d2SDaniel Vetter 
1633*13cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1634*13cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1635cc9bd499SImre Deak 
1636b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1637b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1638*13cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
1639*13cf5504SDave Airlie 			continue;
1640821450c6SEgbert Eich 
1641*13cf5504SDave Airlie 		port = get_port_from_pin(i);
1642*13cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
1643*13cf5504SDave Airlie 			bool long_hpd;
1644*13cf5504SDave Airlie 
1645*13cf5504SDave Airlie 			if (IS_G4X(dev)) {
1646*13cf5504SDave Airlie 				dig_shift = g4x_port_to_hotplug_shift(port);
1647*13cf5504SDave Airlie 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1648*13cf5504SDave Airlie 			} else {
1649*13cf5504SDave Airlie 				dig_shift = ilk_port_to_hotplug_shift(port);
1650*13cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1651*13cf5504SDave Airlie 			}
1652*13cf5504SDave Airlie 
1653*13cf5504SDave Airlie 			DRM_DEBUG_DRIVER("digital hpd port %d %d\n", port, long_hpd);
1654*13cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
1655*13cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
1656*13cf5504SDave Airlie 			if (long_hpd) {
1657*13cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
1658*13cf5504SDave Airlie 				dig_port_mask |= hpd[i];
1659*13cf5504SDave Airlie 			} else {
1660*13cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
1661*13cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
1662*13cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
1663*13cf5504SDave Airlie 			}
1664*13cf5504SDave Airlie 			queue_dig = true;
1665*13cf5504SDave Airlie 		}
1666*13cf5504SDave Airlie 	}
1667*13cf5504SDave Airlie 
1668*13cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
16693ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
16703ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
16713ff04a16SDaniel Vetter 			/*
16723ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
16733ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
16743ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
16753ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
16763ff04a16SDaniel Vetter 			 */
16773ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1678cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1679cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1680b8f102e8SEgbert Eich 
16813ff04a16SDaniel Vetter 			continue;
16823ff04a16SDaniel Vetter 		}
16833ff04a16SDaniel Vetter 
1684b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1685b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1686b543fb04SEgbert Eich 			continue;
1687b543fb04SEgbert Eich 
1688*13cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1689bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
1690*13cf5504SDave Airlie 			queue_hp = true;
1691*13cf5504SDave Airlie 		}
1692*13cf5504SDave Airlie 
1693b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1694b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1695b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1696b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1697b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1698b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1699b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1700b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1701142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1702b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
170310a504deSDaniel Vetter 			storm_detected = true;
1704b543fb04SEgbert Eich 		} else {
1705b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1706b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1707b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1708b543fb04SEgbert Eich 		}
1709b543fb04SEgbert Eich 	}
1710b543fb04SEgbert Eich 
171110a504deSDaniel Vetter 	if (storm_detected)
171210a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1713b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
17145876fa0dSDaniel Vetter 
1715645416f5SDaniel Vetter 	/*
1716645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1717645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1718645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1719645416f5SDaniel Vetter 	 * deadlock.
1720645416f5SDaniel Vetter 	 */
1721*13cf5504SDave Airlie 	if (queue_dig)
1722*13cf5504SDave Airlie 		schedule_work(&dev_priv->dig_port_work);
1723*13cf5504SDave Airlie 	if (queue_hp)
1724645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1725b543fb04SEgbert Eich }
1726b543fb04SEgbert Eich 
1727515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1728515ac2bbSDaniel Vetter {
17292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
173028c70f16SDaniel Vetter 
173128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1732515ac2bbSDaniel Vetter }
1733515ac2bbSDaniel Vetter 
1734ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1735ce99c256SDaniel Vetter {
17362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
17379ee32feaSDaniel Vetter 
17389ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1739ce99c256SDaniel Vetter }
1740ce99c256SDaniel Vetter 
17418bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1742277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1743eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1744eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
17458bc5e955SDaniel Vetter 					 uint32_t crc4)
17468bf1e9f1SShuang He {
17478bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
17488bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
17498bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1750ac2300d4SDamien Lespiau 	int head, tail;
1751b2c88f5bSDamien Lespiau 
1752d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1753d538bbdfSDamien Lespiau 
17540c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1755d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
17560c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
17570c912c79SDamien Lespiau 		return;
17580c912c79SDamien Lespiau 	}
17590c912c79SDamien Lespiau 
1760d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1761d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1762b2c88f5bSDamien Lespiau 
1763b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1764d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1765b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1766b2c88f5bSDamien Lespiau 		return;
1767b2c88f5bSDamien Lespiau 	}
1768b2c88f5bSDamien Lespiau 
1769b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
17708bf1e9f1SShuang He 
17718bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1772eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1773eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1774eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1775eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1776eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1777b2c88f5bSDamien Lespiau 
1778b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1779d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1780d538bbdfSDamien Lespiau 
1781d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
178207144428SDamien Lespiau 
178307144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
17848bf1e9f1SShuang He }
1785277de95eSDaniel Vetter #else
1786277de95eSDaniel Vetter static inline void
1787277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1788277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1789277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1790277de95eSDaniel Vetter 			     uint32_t crc4) {}
1791277de95eSDaniel Vetter #endif
1792eba94eb9SDaniel Vetter 
1793277de95eSDaniel Vetter 
1794277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
17955a69b89fSDaniel Vetter {
17965a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
17975a69b89fSDaniel Vetter 
1798277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
17995a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
18005a69b89fSDaniel Vetter 				     0, 0, 0, 0);
18015a69b89fSDaniel Vetter }
18025a69b89fSDaniel Vetter 
1803277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1804eba94eb9SDaniel Vetter {
1805eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1806eba94eb9SDaniel Vetter 
1807277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1808eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1809eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1810eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1811eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18128bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1813eba94eb9SDaniel Vetter }
18145b3a856bSDaniel Vetter 
1815277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
18165b3a856bSDaniel Vetter {
18175b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
18180b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
18190b5c5ed0SDaniel Vetter 
18200b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
18210b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18220b5c5ed0SDaniel Vetter 	else
18230b5c5ed0SDaniel Vetter 		res1 = 0;
18240b5c5ed0SDaniel Vetter 
18250b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
18260b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18270b5c5ed0SDaniel Vetter 	else
18280b5c5ed0SDaniel Vetter 		res2 = 0;
18295b3a856bSDaniel Vetter 
1830277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
18310b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18320b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18330b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18340b5c5ed0SDaniel Vetter 				     res1, res2);
18355b3a856bSDaniel Vetter }
18368bf1e9f1SShuang He 
18371403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18381403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18391403c0d4SPaulo Zanoni  * the work queue. */
18401403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1841baf02a1fSBen Widawsky {
1842a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
184359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1844a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1845a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
184659cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
18472adbee62SDaniel Vetter 
18482adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
184941a05a3aSDaniel Vetter 	}
1850baf02a1fSBen Widawsky 
18511403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
185212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
185312638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
185412638c57SBen Widawsky 
185512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
185658174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
185758174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
185858174462SMika Kuoppala 					  pm_iir);
185912638c57SBen Widawsky 		}
186012638c57SBen Widawsky 	}
18611403c0d4SPaulo Zanoni }
1862baf02a1fSBen Widawsky 
18638d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
18648d7849dbSVille Syrjälä {
18658d7849dbSVille Syrjälä 	struct intel_crtc *crtc;
18668d7849dbSVille Syrjälä 
18678d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
18688d7849dbSVille Syrjälä 		return false;
18698d7849dbSVille Syrjälä 
18708d7849dbSVille Syrjälä 	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
18718d7849dbSVille Syrjälä 	wake_up(&crtc->vbl_wait);
18728d7849dbSVille Syrjälä 
18738d7849dbSVille Syrjälä 	return true;
18748d7849dbSVille Syrjälä }
18758d7849dbSVille Syrjälä 
1876c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
18777e231dbeSJesse Barnes {
1878c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
187991d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
18807e231dbeSJesse Barnes 	int pipe;
18817e231dbeSJesse Barnes 
188258ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
18837e231dbeSJesse Barnes 	for_each_pipe(pipe) {
188491d181ddSImre Deak 		int reg;
1885bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
188691d181ddSImre Deak 
1887bbb5eebfSDaniel Vetter 		/*
1888bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1889bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1890bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1891bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1892bbb5eebfSDaniel Vetter 		 * handle.
1893bbb5eebfSDaniel Vetter 		 */
1894bbb5eebfSDaniel Vetter 		mask = 0;
1895bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1896bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1897bbb5eebfSDaniel Vetter 
1898bbb5eebfSDaniel Vetter 		switch (pipe) {
1899bbb5eebfSDaniel Vetter 		case PIPE_A:
1900bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1901bbb5eebfSDaniel Vetter 			break;
1902bbb5eebfSDaniel Vetter 		case PIPE_B:
1903bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1904bbb5eebfSDaniel Vetter 			break;
19053278f67fSVille Syrjälä 		case PIPE_C:
19063278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19073278f67fSVille Syrjälä 			break;
1908bbb5eebfSDaniel Vetter 		}
1909bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1910bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1911bbb5eebfSDaniel Vetter 
1912bbb5eebfSDaniel Vetter 		if (!mask)
191391d181ddSImre Deak 			continue;
191491d181ddSImre Deak 
191591d181ddSImre Deak 		reg = PIPESTAT(pipe);
1916bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1917bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
19187e231dbeSJesse Barnes 
19197e231dbeSJesse Barnes 		/*
19207e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
19217e231dbeSJesse Barnes 		 */
192291d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
192391d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
19247e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
19257e231dbeSJesse Barnes 	}
192658ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
19277e231dbeSJesse Barnes 
192831acc7f5SJesse Barnes 	for_each_pipe(pipe) {
19297b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
19308d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
193131acc7f5SJesse Barnes 
1932579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
193331acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
193431acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
193531acc7f5SJesse Barnes 		}
19364356d586SDaniel Vetter 
19374356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1938277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
19392d9d2b0bSVille Syrjälä 
19402d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
19412d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1942fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
194331acc7f5SJesse Barnes 	}
194431acc7f5SJesse Barnes 
1945c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1946c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1947c1874ed7SImre Deak }
1948c1874ed7SImre Deak 
194916c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
195016c6c56bSVille Syrjälä {
195116c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
195216c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
195316c6c56bSVille Syrjälä 
19543ff60f89SOscar Mateo 	if (hotplug_status) {
19553ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
19563ff60f89SOscar Mateo 		/*
19573ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
19583ff60f89SOscar Mateo 		 * may miss hotplug events.
19593ff60f89SOscar Mateo 		 */
19603ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
19613ff60f89SOscar Mateo 
196216c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
196316c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
196416c6c56bSVille Syrjälä 
1965*13cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
196616c6c56bSVille Syrjälä 		} else {
196716c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
196816c6c56bSVille Syrjälä 
1969*13cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
197016c6c56bSVille Syrjälä 		}
197116c6c56bSVille Syrjälä 
197216c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
197316c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
197416c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
19753ff60f89SOscar Mateo 	}
197616c6c56bSVille Syrjälä }
197716c6c56bSVille Syrjälä 
1978c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1979c1874ed7SImre Deak {
198045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
19812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1982c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1983c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1984c1874ed7SImre Deak 
1985c1874ed7SImre Deak 	while (true) {
19863ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
19873ff60f89SOscar Mateo 
1988c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
19893ff60f89SOscar Mateo 		if (gt_iir)
19903ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
19913ff60f89SOscar Mateo 
1992c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
19933ff60f89SOscar Mateo 		if (pm_iir)
19943ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
19953ff60f89SOscar Mateo 
19963ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
19973ff60f89SOscar Mateo 		if (iir) {
19983ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
19993ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
20003ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
20013ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
20023ff60f89SOscar Mateo 		}
2003c1874ed7SImre Deak 
2004c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2005c1874ed7SImre Deak 			goto out;
2006c1874ed7SImre Deak 
2007c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2008c1874ed7SImre Deak 
20093ff60f89SOscar Mateo 		if (gt_iir)
2010c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
201160611c13SPaulo Zanoni 		if (pm_iir)
2012d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
20133ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
20143ff60f89SOscar Mateo 		 * signalled in iir */
20153ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
20167e231dbeSJesse Barnes 	}
20177e231dbeSJesse Barnes 
20187e231dbeSJesse Barnes out:
20197e231dbeSJesse Barnes 	return ret;
20207e231dbeSJesse Barnes }
20217e231dbeSJesse Barnes 
202243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
202343f328d7SVille Syrjälä {
202445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
202543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
202643f328d7SVille Syrjälä 	u32 master_ctl, iir;
202743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
202843f328d7SVille Syrjälä 
20298e5fd599SVille Syrjälä 	for (;;) {
20308e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
20313278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
20323278f67fSVille Syrjälä 
20333278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
20348e5fd599SVille Syrjälä 			break;
203543f328d7SVille Syrjälä 
203627b6c122SOscar Mateo 		ret = IRQ_HANDLED;
203727b6c122SOscar Mateo 
203843f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
203943f328d7SVille Syrjälä 
204027b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
204127b6c122SOscar Mateo 
204227b6c122SOscar Mateo 		if (iir) {
204327b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
204427b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
204527b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
204627b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
204727b6c122SOscar Mateo 		}
204827b6c122SOscar Mateo 
20493278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
205043f328d7SVille Syrjälä 
205127b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
205227b6c122SOscar Mateo 		 * signalled in iir */
20533278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
205443f328d7SVille Syrjälä 
205543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
205643f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
20578e5fd599SVille Syrjälä 	}
20583278f67fSVille Syrjälä 
205943f328d7SVille Syrjälä 	return ret;
206043f328d7SVille Syrjälä }
206143f328d7SVille Syrjälä 
206223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
2063776ad806SJesse Barnes {
20642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
20659db4a9c7SJesse Barnes 	int pipe;
2066b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2067*13cf5504SDave Airlie 	u32 dig_hotplug_reg;
2068776ad806SJesse Barnes 
2069*13cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2070*13cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2071*13cf5504SDave Airlie 
2072*13cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
207391d131d2SDaniel Vetter 
2074cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2075cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2076776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2077cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2078cfc33bf7SVille Syrjälä 				 port_name(port));
2079cfc33bf7SVille Syrjälä 	}
2080776ad806SJesse Barnes 
2081ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
2082ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
2083ce99c256SDaniel Vetter 
2084776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
2085515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
2086776ad806SJesse Barnes 
2087776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2088776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2089776ad806SJesse Barnes 
2090776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2091776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2092776ad806SJesse Barnes 
2093776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2094776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2095776ad806SJesse Barnes 
20969db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
20979db4a9c7SJesse Barnes 		for_each_pipe(pipe)
20989db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20999db4a9c7SJesse Barnes 					 pipe_name(pipe),
21009db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2101776ad806SJesse Barnes 
2102776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2103776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2104776ad806SJesse Barnes 
2105776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2106776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2107776ad806SJesse Barnes 
2108776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
21098664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
21108664281bSPaulo Zanoni 							  false))
2111fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
21128664281bSPaulo Zanoni 
21138664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
21148664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
21158664281bSPaulo Zanoni 							  false))
2116fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
21178664281bSPaulo Zanoni }
21188664281bSPaulo Zanoni 
21198664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
21208664281bSPaulo Zanoni {
21218664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
21228664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
21235a69b89fSDaniel Vetter 	enum pipe pipe;
21248664281bSPaulo Zanoni 
2125de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2126de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2127de032bf4SPaulo Zanoni 
21285a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
21295a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
21305a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
21315a69b89fSDaniel Vetter 								  false))
2132fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
21335a69b89fSDaniel Vetter 					  pipe_name(pipe));
21345a69b89fSDaniel Vetter 		}
21358664281bSPaulo Zanoni 
21365a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
21375a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
2138277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
21395a69b89fSDaniel Vetter 			else
2140277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
21415a69b89fSDaniel Vetter 		}
21425a69b89fSDaniel Vetter 	}
21438bf1e9f1SShuang He 
21448664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21458664281bSPaulo Zanoni }
21468664281bSPaulo Zanoni 
21478664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
21488664281bSPaulo Zanoni {
21498664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
21508664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
21518664281bSPaulo Zanoni 
2152de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2153de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2154de032bf4SPaulo Zanoni 
21558664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
21568664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
21578664281bSPaulo Zanoni 							  false))
2158fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
21598664281bSPaulo Zanoni 
21608664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
21618664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
21628664281bSPaulo Zanoni 							  false))
2163fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
21648664281bSPaulo Zanoni 
21658664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
21668664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
21678664281bSPaulo Zanoni 							  false))
2168fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
21698664281bSPaulo Zanoni 
21708664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2171776ad806SJesse Barnes }
2172776ad806SJesse Barnes 
217323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
217423e81d69SAdam Jackson {
21752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
217623e81d69SAdam Jackson 	int pipe;
2177b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2178*13cf5504SDave Airlie 	u32 dig_hotplug_reg;
217923e81d69SAdam Jackson 
2180*13cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2181*13cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2182*13cf5504SDave Airlie 
2183*13cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
218491d131d2SDaniel Vetter 
2185cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2186cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
218723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2188cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2189cfc33bf7SVille Syrjälä 				 port_name(port));
2190cfc33bf7SVille Syrjälä 	}
219123e81d69SAdam Jackson 
219223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2193ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
219423e81d69SAdam Jackson 
219523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2196515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
219723e81d69SAdam Jackson 
219823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
219923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
220023e81d69SAdam Jackson 
220123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
220223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
220323e81d69SAdam Jackson 
220423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
220523e81d69SAdam Jackson 		for_each_pipe(pipe)
220623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
220723e81d69SAdam Jackson 					 pipe_name(pipe),
220823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
22098664281bSPaulo Zanoni 
22108664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
22118664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
221223e81d69SAdam Jackson }
221323e81d69SAdam Jackson 
2214c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2215c008bc6eSPaulo Zanoni {
2216c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
221740da17c2SDaniel Vetter 	enum pipe pipe;
2218c008bc6eSPaulo Zanoni 
2219c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2220c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2221c008bc6eSPaulo Zanoni 
2222c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2223c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2224c008bc6eSPaulo Zanoni 
2225c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2226c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2227c008bc6eSPaulo Zanoni 
222840da17c2SDaniel Vetter 	for_each_pipe(pipe) {
222940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
22308d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2231c008bc6eSPaulo Zanoni 
223240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
223340da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2234fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
223540da17c2SDaniel Vetter 					  pipe_name(pipe));
2236c008bc6eSPaulo Zanoni 
223740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
223840da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
22395b3a856bSDaniel Vetter 
224040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
224140da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
224240da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
224340da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2244c008bc6eSPaulo Zanoni 		}
2245c008bc6eSPaulo Zanoni 	}
2246c008bc6eSPaulo Zanoni 
2247c008bc6eSPaulo Zanoni 	/* check event from PCH */
2248c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2249c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2250c008bc6eSPaulo Zanoni 
2251c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2252c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2253c008bc6eSPaulo Zanoni 		else
2254c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2255c008bc6eSPaulo Zanoni 
2256c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2257c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2258c008bc6eSPaulo Zanoni 	}
2259c008bc6eSPaulo Zanoni 
2260c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2261c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2262c008bc6eSPaulo Zanoni }
2263c008bc6eSPaulo Zanoni 
22649719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
22659719fb98SPaulo Zanoni {
22669719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
226707d27e20SDamien Lespiau 	enum pipe pipe;
22689719fb98SPaulo Zanoni 
22699719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
22709719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
22719719fb98SPaulo Zanoni 
22729719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
22739719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
22749719fb98SPaulo Zanoni 
22759719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
22769719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
22779719fb98SPaulo Zanoni 
227807d27e20SDamien Lespiau 	for_each_pipe(pipe) {
227907d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
22808d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
228140da17c2SDaniel Vetter 
228240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
228307d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
228407d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
228507d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
22869719fb98SPaulo Zanoni 		}
22879719fb98SPaulo Zanoni 	}
22889719fb98SPaulo Zanoni 
22899719fb98SPaulo Zanoni 	/* check event from PCH */
22909719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
22919719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
22929719fb98SPaulo Zanoni 
22939719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
22949719fb98SPaulo Zanoni 
22959719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
22969719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
22979719fb98SPaulo Zanoni 	}
22989719fb98SPaulo Zanoni }
22999719fb98SPaulo Zanoni 
230072c90f62SOscar Mateo /*
230172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
230272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
230372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
230472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
230572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
230672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
230772c90f62SOscar Mateo  */
2308f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2309b1f14ad0SJesse Barnes {
231045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
23112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2312f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
23130e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2314b1f14ad0SJesse Barnes 
23158664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
23168664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2317907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
23188664281bSPaulo Zanoni 
2319b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2320b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2321b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
232223a78516SPaulo Zanoni 	POSTING_READ(DEIER);
23230e43406bSChris Wilson 
232444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
232544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
232644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
232744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
232844498aeaSPaulo Zanoni 	 * due to its back queue). */
2329ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
233044498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
233144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
233244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2333ab5c608bSBen Widawsky 	}
233444498aeaSPaulo Zanoni 
233572c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
233672c90f62SOscar Mateo 
23370e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
23380e43406bSChris Wilson 	if (gt_iir) {
233972c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
234072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2341d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
23420e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2343d8fc8a47SPaulo Zanoni 		else
2344d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
23450e43406bSChris Wilson 	}
2346b1f14ad0SJesse Barnes 
2347b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
23480e43406bSChris Wilson 	if (de_iir) {
234972c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
235072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2351f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
23529719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2353f1af8fc1SPaulo Zanoni 		else
2354f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
23550e43406bSChris Wilson 	}
23560e43406bSChris Wilson 
2357f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2358f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
23590e43406bSChris Wilson 		if (pm_iir) {
2360b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
23610e43406bSChris Wilson 			ret = IRQ_HANDLED;
236272c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
23630e43406bSChris Wilson 		}
2364f1af8fc1SPaulo Zanoni 	}
2365b1f14ad0SJesse Barnes 
2366b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2367b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2368ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
236944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
237044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2371ab5c608bSBen Widawsky 	}
2372b1f14ad0SJesse Barnes 
2373b1f14ad0SJesse Barnes 	return ret;
2374b1f14ad0SJesse Barnes }
2375b1f14ad0SJesse Barnes 
2376abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2377abd58f01SBen Widawsky {
2378abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2379abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2380abd58f01SBen Widawsky 	u32 master_ctl;
2381abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2382abd58f01SBen Widawsky 	uint32_t tmp = 0;
2383c42664ccSDaniel Vetter 	enum pipe pipe;
2384abd58f01SBen Widawsky 
2385abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2386abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2387abd58f01SBen Widawsky 	if (!master_ctl)
2388abd58f01SBen Widawsky 		return IRQ_NONE;
2389abd58f01SBen Widawsky 
2390abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2391abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2392abd58f01SBen Widawsky 
239338cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
239438cc46d7SOscar Mateo 
2395abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2396abd58f01SBen Widawsky 
2397abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2398abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2399abd58f01SBen Widawsky 		if (tmp) {
2400abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2401abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
240238cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
240338cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
240438cc46d7SOscar Mateo 			else
240538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2406abd58f01SBen Widawsky 		}
240738cc46d7SOscar Mateo 		else
240838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2409abd58f01SBen Widawsky 	}
2410abd58f01SBen Widawsky 
24116d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
24126d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
24136d766f02SDaniel Vetter 		if (tmp) {
24146d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
24156d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
241638cc46d7SOscar Mateo 			if (tmp & GEN8_AUX_CHANNEL_A)
241738cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
241838cc46d7SOscar Mateo 			else
241938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
24206d766f02SDaniel Vetter 		}
242138cc46d7SOscar Mateo 		else
242238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
24236d766f02SDaniel Vetter 	}
24246d766f02SDaniel Vetter 
2425abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2426abd58f01SBen Widawsky 		uint32_t pipe_iir;
2427abd58f01SBen Widawsky 
2428c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2429c42664ccSDaniel Vetter 			continue;
2430c42664ccSDaniel Vetter 
2431abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
243238cc46d7SOscar Mateo 		if (pipe_iir) {
243338cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
243438cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2435abd58f01SBen Widawsky 			if (pipe_iir & GEN8_PIPE_VBLANK)
24368d7849dbSVille Syrjälä 				intel_pipe_handle_vblank(dev, pipe);
2437abd58f01SBen Widawsky 
2438d0e1f1cbSDamien Lespiau 			if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2439abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2440abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2441abd58f01SBen Widawsky 			}
2442abd58f01SBen Widawsky 
24430fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
24440fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
24450fbe7870SDaniel Vetter 
244638d83c96SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
244738d83c96SDaniel Vetter 				if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
244838d83c96SDaniel Vetter 									  false))
2449fc2c807bSVille Syrjälä 					DRM_ERROR("Pipe %c FIFO underrun\n",
245038d83c96SDaniel Vetter 						  pipe_name(pipe));
245138d83c96SDaniel Vetter 			}
245238d83c96SDaniel Vetter 
245330100f2bSDaniel Vetter 			if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
245430100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
245530100f2bSDaniel Vetter 					  pipe_name(pipe),
245630100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
245730100f2bSDaniel Vetter 			}
2458c42664ccSDaniel Vetter 		} else
2459abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2460abd58f01SBen Widawsky 	}
2461abd58f01SBen Widawsky 
246292d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
246392d03a80SDaniel Vetter 		/*
246492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
246592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
246692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
246792d03a80SDaniel Vetter 		 */
246892d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
246992d03a80SDaniel Vetter 		if (pch_iir) {
247092d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
247192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
247238cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
247338cc46d7SOscar Mateo 		} else
247438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
247538cc46d7SOscar Mateo 
247692d03a80SDaniel Vetter 	}
247792d03a80SDaniel Vetter 
2478abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2479abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2480abd58f01SBen Widawsky 
2481abd58f01SBen Widawsky 	return ret;
2482abd58f01SBen Widawsky }
2483abd58f01SBen Widawsky 
248417e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
248517e1df07SDaniel Vetter 			       bool reset_completed)
248617e1df07SDaniel Vetter {
2487a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
248817e1df07SDaniel Vetter 	int i;
248917e1df07SDaniel Vetter 
249017e1df07SDaniel Vetter 	/*
249117e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
249217e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
249317e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
249417e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
249517e1df07SDaniel Vetter 	 */
249617e1df07SDaniel Vetter 
249717e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
249817e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
249917e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
250017e1df07SDaniel Vetter 
250117e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
250217e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
250317e1df07SDaniel Vetter 
250417e1df07SDaniel Vetter 	/*
250517e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
250617e1df07SDaniel Vetter 	 * reset state is cleared.
250717e1df07SDaniel Vetter 	 */
250817e1df07SDaniel Vetter 	if (reset_completed)
250917e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
251017e1df07SDaniel Vetter }
251117e1df07SDaniel Vetter 
25128a905236SJesse Barnes /**
25138a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
25148a905236SJesse Barnes  * @work: work struct
25158a905236SJesse Barnes  *
25168a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
25178a905236SJesse Barnes  * was detected.
25188a905236SJesse Barnes  */
25198a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
25208a905236SJesse Barnes {
25211f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
25221f83fee0SDaniel Vetter 						    work);
25232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
25242d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
25258a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2526cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2527cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2528cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
252917e1df07SDaniel Vetter 	int ret;
25308a905236SJesse Barnes 
25315bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
25328a905236SJesse Barnes 
25337db0ba24SDaniel Vetter 	/*
25347db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
25357db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
25367db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
25377db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
25387db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
25397db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
25407db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
25417db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
25427db0ba24SDaniel Vetter 	 */
25437db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
254444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
25455bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
25467db0ba24SDaniel Vetter 				   reset_event);
25471f83fee0SDaniel Vetter 
254817e1df07SDaniel Vetter 		/*
2549f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2550f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2551f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2552f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2553f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2554f454c694SImre Deak 		 */
2555f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2556f454c694SImre Deak 		/*
255717e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
255817e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
255917e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
256017e1df07SDaniel Vetter 		 * deadlocks with the reset work.
256117e1df07SDaniel Vetter 		 */
2562f69061beSDaniel Vetter 		ret = i915_reset(dev);
2563f69061beSDaniel Vetter 
256417e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
256517e1df07SDaniel Vetter 
2566f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2567f454c694SImre Deak 
2568f69061beSDaniel Vetter 		if (ret == 0) {
2569f69061beSDaniel Vetter 			/*
2570f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2571f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2572f69061beSDaniel Vetter 			 * complete.
2573f69061beSDaniel Vetter 			 *
2574f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2575f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2576f69061beSDaniel Vetter 			 * updates before
2577f69061beSDaniel Vetter 			 * the counter increment.
2578f69061beSDaniel Vetter 			 */
25794e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2580f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2581f69061beSDaniel Vetter 
25825bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2583f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
25841f83fee0SDaniel Vetter 		} else {
25852ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2586f316a42cSBen Gamari 		}
25871f83fee0SDaniel Vetter 
258817e1df07SDaniel Vetter 		/*
258917e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
259017e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
259117e1df07SDaniel Vetter 		 */
259217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2593f316a42cSBen Gamari 	}
25948a905236SJesse Barnes }
25958a905236SJesse Barnes 
259635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2597c0e09200SDave Airlie {
25988a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2599bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
260063eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2601050ee91fSBen Widawsky 	int pipe, i;
260263eeaf38SJesse Barnes 
260335aed2e6SChris Wilson 	if (!eir)
260435aed2e6SChris Wilson 		return;
260563eeaf38SJesse Barnes 
2606a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
26078a905236SJesse Barnes 
2608bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2609bd9854f9SBen Widawsky 
26108a905236SJesse Barnes 	if (IS_G4X(dev)) {
26118a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
26128a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
26138a905236SJesse Barnes 
2614a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2615a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2616050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2617050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2618a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2619a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
26208a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26213143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
26228a905236SJesse Barnes 		}
26238a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
26248a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2625a70491ccSJoe Perches 			pr_err("page table error\n");
2626a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
26278a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26283143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
26298a905236SJesse Barnes 		}
26308a905236SJesse Barnes 	}
26318a905236SJesse Barnes 
2632a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
263363eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
263463eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2635a70491ccSJoe Perches 			pr_err("page table error\n");
2636a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
263763eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26383143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
263963eeaf38SJesse Barnes 		}
26408a905236SJesse Barnes 	}
26418a905236SJesse Barnes 
264263eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2643a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
26449db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2645a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
26469db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
264763eeaf38SJesse Barnes 		/* pipestat has already been acked */
264863eeaf38SJesse Barnes 	}
264963eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2650a70491ccSJoe Perches 		pr_err("instruction error\n");
2651a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2652050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2653050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2654a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
265563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
265663eeaf38SJesse Barnes 
2657a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2658a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2659a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
266063eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
26613143a2bfSChris Wilson 			POSTING_READ(IPEIR);
266263eeaf38SJesse Barnes 		} else {
266363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
266463eeaf38SJesse Barnes 
2665a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2666a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2667a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2668a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
266963eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26703143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
267163eeaf38SJesse Barnes 		}
267263eeaf38SJesse Barnes 	}
267363eeaf38SJesse Barnes 
267463eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
26753143a2bfSChris Wilson 	POSTING_READ(EIR);
267663eeaf38SJesse Barnes 	eir = I915_READ(EIR);
267763eeaf38SJesse Barnes 	if (eir) {
267863eeaf38SJesse Barnes 		/*
267963eeaf38SJesse Barnes 		 * some errors might have become stuck,
268063eeaf38SJesse Barnes 		 * mask them.
268163eeaf38SJesse Barnes 		 */
268263eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
268363eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
268463eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
268563eeaf38SJesse Barnes 	}
268635aed2e6SChris Wilson }
268735aed2e6SChris Wilson 
268835aed2e6SChris Wilson /**
268935aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
269035aed2e6SChris Wilson  * @dev: drm device
269135aed2e6SChris Wilson  *
269235aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
269335aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
269435aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
269535aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
269635aed2e6SChris Wilson  * of a ring dump etc.).
269735aed2e6SChris Wilson  */
269858174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
269958174462SMika Kuoppala 		       const char *fmt, ...)
270035aed2e6SChris Wilson {
270135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
270258174462SMika Kuoppala 	va_list args;
270358174462SMika Kuoppala 	char error_msg[80];
270435aed2e6SChris Wilson 
270558174462SMika Kuoppala 	va_start(args, fmt);
270658174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
270758174462SMika Kuoppala 	va_end(args);
270858174462SMika Kuoppala 
270958174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
271035aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
27118a905236SJesse Barnes 
2712ba1234d1SBen Gamari 	if (wedged) {
2713f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2714f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2715ba1234d1SBen Gamari 
271611ed50ecSBen Gamari 		/*
271717e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
271817e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
271917e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
272017e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
272117e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
272217e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
272317e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
272417e1df07SDaniel Vetter 		 *
272517e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
272617e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
272717e1df07SDaniel Vetter 		 * counter atomic_t.
272811ed50ecSBen Gamari 		 */
272917e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
273011ed50ecSBen Gamari 	}
273111ed50ecSBen Gamari 
2732122f46baSDaniel Vetter 	/*
2733122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2734122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2735122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2736122f46baSDaniel Vetter 	 * code will deadlock.
2737122f46baSDaniel Vetter 	 */
2738122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
27398a905236SJesse Barnes }
27408a905236SJesse Barnes 
274121ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
27424e5359cdSSimon Farnsworth {
27432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27444e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
27454e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
274605394f39SChris Wilson 	struct drm_i915_gem_object *obj;
27474e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
27484e5359cdSSimon Farnsworth 	unsigned long flags;
27494e5359cdSSimon Farnsworth 	bool stall_detected;
27504e5359cdSSimon Farnsworth 
27514e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
27524e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
27534e5359cdSSimon Farnsworth 		return;
27544e5359cdSSimon Farnsworth 
27554e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
27564e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
27574e5359cdSSimon Farnsworth 
2758e7d841caSChris Wilson 	if (work == NULL ||
2759e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2760e7d841caSChris Wilson 	    !work->enable_stall_check) {
27614e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
27624e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
27634e5359cdSSimon Farnsworth 		return;
27644e5359cdSSimon Farnsworth 	}
27654e5359cdSSimon Farnsworth 
27664e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
276705394f39SChris Wilson 	obj = work->pending_flip_obj;
2768a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
27699db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2770446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2771f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
27724e5359cdSSimon Farnsworth 	} else {
27739db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2774f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2775f4510a27SMatt Roper 							crtc->y * crtc->primary->fb->pitches[0] +
2776f4510a27SMatt Roper 							crtc->x * crtc->primary->fb->bits_per_pixel/8);
27774e5359cdSSimon Farnsworth 	}
27784e5359cdSSimon Farnsworth 
27794e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
27804e5359cdSSimon Farnsworth 
27814e5359cdSSimon Farnsworth 	if (stall_detected) {
27824e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
27834e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
27844e5359cdSSimon Farnsworth 	}
27854e5359cdSSimon Farnsworth }
27864e5359cdSSimon Farnsworth 
278742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
278842f52ef8SKeith Packard  * we use as a pipe index
278942f52ef8SKeith Packard  */
2790f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
27910a3e67a4SJesse Barnes {
27922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2793e9d21d7fSKeith Packard 	unsigned long irqflags;
279471e0ffa5SJesse Barnes 
27955eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
279671e0ffa5SJesse Barnes 		return -EINVAL;
27970a3e67a4SJesse Barnes 
27981ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2799f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
28007c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2801755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
28020a3e67a4SJesse Barnes 	else
28037c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2804755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
28051ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28068692d00eSChris Wilson 
28070a3e67a4SJesse Barnes 	return 0;
28080a3e67a4SJesse Barnes }
28090a3e67a4SJesse Barnes 
2810f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2811f796cf8fSJesse Barnes {
28122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2813f796cf8fSJesse Barnes 	unsigned long irqflags;
2814b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
281540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2816f796cf8fSJesse Barnes 
2817f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2818f796cf8fSJesse Barnes 		return -EINVAL;
2819f796cf8fSJesse Barnes 
2820f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2821b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2822b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2823b1f14ad0SJesse Barnes 
2824b1f14ad0SJesse Barnes 	return 0;
2825b1f14ad0SJesse Barnes }
2826b1f14ad0SJesse Barnes 
28277e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
28287e231dbeSJesse Barnes {
28292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28307e231dbeSJesse Barnes 	unsigned long irqflags;
28317e231dbeSJesse Barnes 
28327e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
28337e231dbeSJesse Barnes 		return -EINVAL;
28347e231dbeSJesse Barnes 
28357e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
283631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2837755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28387e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28397e231dbeSJesse Barnes 
28407e231dbeSJesse Barnes 	return 0;
28417e231dbeSJesse Barnes }
28427e231dbeSJesse Barnes 
2843abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2844abd58f01SBen Widawsky {
2845abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2846abd58f01SBen Widawsky 	unsigned long irqflags;
2847abd58f01SBen Widawsky 
2848abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2849abd58f01SBen Widawsky 		return -EINVAL;
2850abd58f01SBen Widawsky 
2851abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28527167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
28537167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2854abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2855abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2856abd58f01SBen Widawsky 	return 0;
2857abd58f01SBen Widawsky }
2858abd58f01SBen Widawsky 
285942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
286042f52ef8SKeith Packard  * we use as a pipe index
286142f52ef8SKeith Packard  */
2862f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
28630a3e67a4SJesse Barnes {
28642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2865e9d21d7fSKeith Packard 	unsigned long irqflags;
28660a3e67a4SJesse Barnes 
28671ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28687c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2869755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2870755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28711ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28720a3e67a4SJesse Barnes }
28730a3e67a4SJesse Barnes 
2874f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2875f796cf8fSJesse Barnes {
28762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2877f796cf8fSJesse Barnes 	unsigned long irqflags;
2878b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
287940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2880f796cf8fSJesse Barnes 
2881f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2882b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2883b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2884b1f14ad0SJesse Barnes }
2885b1f14ad0SJesse Barnes 
28867e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
28877e231dbeSJesse Barnes {
28882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28897e231dbeSJesse Barnes 	unsigned long irqflags;
28907e231dbeSJesse Barnes 
28917e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
289231acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2893755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28947e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28957e231dbeSJesse Barnes }
28967e231dbeSJesse Barnes 
2897abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2898abd58f01SBen Widawsky {
2899abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2900abd58f01SBen Widawsky 	unsigned long irqflags;
2901abd58f01SBen Widawsky 
2902abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2903abd58f01SBen Widawsky 		return;
2904abd58f01SBen Widawsky 
2905abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29067167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
29077167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2908abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2909abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2910abd58f01SBen Widawsky }
2911abd58f01SBen Widawsky 
2912893eead0SChris Wilson static u32
2913a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring)
2914852835f3SZou Nan hai {
2915893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2916893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2917893eead0SChris Wilson }
2918893eead0SChris Wilson 
29199107e9d2SChris Wilson static bool
2920a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno)
2921893eead0SChris Wilson {
29229107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
29239107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2924f65d9421SBen Gamari }
2925f65d9421SBen Gamari 
2926a028c4b0SDaniel Vetter static bool
2927a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2928a028c4b0SDaniel Vetter {
2929a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2930a028c4b0SDaniel Vetter 		/*
2931a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2932a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2933a028c4b0SDaniel Vetter 		 * we merge that code.
2934a028c4b0SDaniel Vetter 		 */
2935a028c4b0SDaniel Vetter 		return false;
2936a028c4b0SDaniel Vetter 	} else {
2937a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2938a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2939a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2940a028c4b0SDaniel Vetter 	}
2941a028c4b0SDaniel Vetter }
2942a028c4b0SDaniel Vetter 
2943a4872ba6SOscar Mateo static struct intel_engine_cs *
2944a4872ba6SOscar Mateo semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr)
2945921d42eaSDaniel Vetter {
2946921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2947a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2948921d42eaSDaniel Vetter 	int i;
2949921d42eaSDaniel Vetter 
2950921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2951921d42eaSDaniel Vetter 		/*
2952921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2953921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2954921d42eaSDaniel Vetter 		 * we merge that code.
2955921d42eaSDaniel Vetter 		 */
2956921d42eaSDaniel Vetter 		return NULL;
2957921d42eaSDaniel Vetter 	} else {
2958921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2959921d42eaSDaniel Vetter 
2960921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2961921d42eaSDaniel Vetter 			if(ring == signaller)
2962921d42eaSDaniel Vetter 				continue;
2963921d42eaSDaniel Vetter 
2964ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2965921d42eaSDaniel Vetter 				return signaller;
2966921d42eaSDaniel Vetter 		}
2967921d42eaSDaniel Vetter 	}
2968921d42eaSDaniel Vetter 
2969921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2970921d42eaSDaniel Vetter 		  ring->id, ipehr);
2971921d42eaSDaniel Vetter 
2972921d42eaSDaniel Vetter 	return NULL;
2973921d42eaSDaniel Vetter }
2974921d42eaSDaniel Vetter 
2975a4872ba6SOscar Mateo static struct intel_engine_cs *
2976a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2977a24a11e6SChris Wilson {
2978a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
297988fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
298088fe429dSDaniel Vetter 	int i;
2981a24a11e6SChris Wilson 
2982a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2983a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
29846274f212SChris Wilson 		return NULL;
2985a24a11e6SChris Wilson 
298688fe429dSDaniel Vetter 	/*
298788fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
298888fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
298988fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
299088fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
299188fe429dSDaniel Vetter 	 * ringbuffer itself.
2992a24a11e6SChris Wilson 	 */
299388fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
299488fe429dSDaniel Vetter 
299588fe429dSDaniel Vetter 	for (i = 4; i; --i) {
299688fe429dSDaniel Vetter 		/*
299788fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
299888fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
299988fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
300088fe429dSDaniel Vetter 		 */
3001ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
300288fe429dSDaniel Vetter 
300388fe429dSDaniel Vetter 		/* This here seems to blow up */
3004ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
3005a24a11e6SChris Wilson 		if (cmd == ipehr)
3006a24a11e6SChris Wilson 			break;
3007a24a11e6SChris Wilson 
300888fe429dSDaniel Vetter 		head -= 4;
300988fe429dSDaniel Vetter 	}
3010a24a11e6SChris Wilson 
301188fe429dSDaniel Vetter 	if (!i)
301288fe429dSDaniel Vetter 		return NULL;
301388fe429dSDaniel Vetter 
3014ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
3015921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
3016a24a11e6SChris Wilson }
3017a24a11e6SChris Wilson 
3018a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
30196274f212SChris Wilson {
30206274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3021a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
30226274f212SChris Wilson 	u32 seqno, ctl;
30236274f212SChris Wilson 
30244be17381SChris Wilson 	ring->hangcheck.deadlock++;
30256274f212SChris Wilson 
30266274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
30274be17381SChris Wilson 	if (signaller == NULL)
30284be17381SChris Wilson 		return -1;
30294be17381SChris Wilson 
30304be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
30314be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
30326274f212SChris Wilson 		return -1;
30336274f212SChris Wilson 
30346274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
30356274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
30366274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
30376274f212SChris Wilson 		return -1;
30386274f212SChris Wilson 
30394be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
30404be17381SChris Wilson 		return 1;
30414be17381SChris Wilson 
30424be17381SChris Wilson 	if (signaller->hangcheck.deadlock)
30434be17381SChris Wilson 		return -1;
30444be17381SChris Wilson 
30454be17381SChris Wilson 	return 0;
30466274f212SChris Wilson }
30476274f212SChris Wilson 
30486274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
30496274f212SChris Wilson {
3050a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
30516274f212SChris Wilson 	int i;
30526274f212SChris Wilson 
30536274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
30544be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
30556274f212SChris Wilson }
30566274f212SChris Wilson 
3057ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
3058a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
30591ec14ad3SChris Wilson {
30601ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
30611ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
30629107e9d2SChris Wilson 	u32 tmp;
30639107e9d2SChris Wilson 
30646274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
3065f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
30666274f212SChris Wilson 
30679107e9d2SChris Wilson 	if (IS_GEN2(dev))
3068f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
30699107e9d2SChris Wilson 
30709107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
30719107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
30729107e9d2SChris Wilson 	 * and break the hang. This should work on
30739107e9d2SChris Wilson 	 * all but the second generation chipsets.
30749107e9d2SChris Wilson 	 */
30759107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
30761ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
307758174462SMika Kuoppala 		i915_handle_error(dev, false,
307858174462SMika Kuoppala 				  "Kicking stuck wait on %s",
30791ec14ad3SChris Wilson 				  ring->name);
30801ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
3081f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
30821ec14ad3SChris Wilson 	}
3083a24a11e6SChris Wilson 
30846274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
30856274f212SChris Wilson 		switch (semaphore_passed(ring)) {
30866274f212SChris Wilson 		default:
3087f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
30886274f212SChris Wilson 		case 1:
308958174462SMika Kuoppala 			i915_handle_error(dev, false,
309058174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
3091a24a11e6SChris Wilson 					  ring->name);
3092a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
3093f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
30946274f212SChris Wilson 		case 0:
3095f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
30966274f212SChris Wilson 		}
30979107e9d2SChris Wilson 	}
30989107e9d2SChris Wilson 
3099f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
3100a24a11e6SChris Wilson }
3101d1e61e7fSChris Wilson 
3102f65d9421SBen Gamari /**
3103f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
310405407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
310505407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
310605407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
310705407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
310805407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
3109f65d9421SBen Gamari  */
3110a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
3111f65d9421SBen Gamari {
3112f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
31132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3114a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
3115b4519513SChris Wilson 	int i;
311605407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
31179107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
31189107e9d2SChris Wilson #define BUSY 1
31199107e9d2SChris Wilson #define KICK 5
31209107e9d2SChris Wilson #define HUNG 20
3121893eead0SChris Wilson 
3122d330a953SJani Nikula 	if (!i915.enable_hangcheck)
31233e0dc6b0SBen Widawsky 		return;
31243e0dc6b0SBen Widawsky 
3125b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
312650877445SChris Wilson 		u64 acthd;
312750877445SChris Wilson 		u32 seqno;
31289107e9d2SChris Wilson 		bool busy = true;
3129b4519513SChris Wilson 
31306274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
31316274f212SChris Wilson 
313205407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
313305407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
313405407ff8SMika Kuoppala 
313505407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
31369107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
3137da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
3138da661464SMika Kuoppala 
31399107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
31409107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
3141094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3142f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
31439107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
31449107e9d2SChris Wilson 								  ring->name);
3145f4adcd24SDaniel Vetter 						else
3146f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
3147f4adcd24SDaniel Vetter 								 ring->name);
31489107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
3149094f9a54SChris Wilson 					}
3150094f9a54SChris Wilson 					/* Safeguard against driver failure */
3151094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
31529107e9d2SChris Wilson 				} else
31539107e9d2SChris Wilson 					busy = false;
315405407ff8SMika Kuoppala 			} else {
31556274f212SChris Wilson 				/* We always increment the hangcheck score
31566274f212SChris Wilson 				 * if the ring is busy and still processing
31576274f212SChris Wilson 				 * the same request, so that no single request
31586274f212SChris Wilson 				 * can run indefinitely (such as a chain of
31596274f212SChris Wilson 				 * batches). The only time we do not increment
31606274f212SChris Wilson 				 * the hangcheck score on this ring, if this
31616274f212SChris Wilson 				 * ring is in a legitimate wait for another
31626274f212SChris Wilson 				 * ring. In that case the waiting ring is a
31636274f212SChris Wilson 				 * victim and we want to be sure we catch the
31646274f212SChris Wilson 				 * right culprit. Then every time we do kick
31656274f212SChris Wilson 				 * the ring, add a small increment to the
31666274f212SChris Wilson 				 * score so that we can catch a batch that is
31676274f212SChris Wilson 				 * being repeatedly kicked and so responsible
31686274f212SChris Wilson 				 * for stalling the machine.
31699107e9d2SChris Wilson 				 */
3170ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3171ad8beaeaSMika Kuoppala 								    acthd);
3172ad8beaeaSMika Kuoppala 
3173ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3174da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3175f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
31766274f212SChris Wilson 					break;
3177f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3178ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
31796274f212SChris Wilson 					break;
3180f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3181ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
31826274f212SChris Wilson 					break;
3183f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3184ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
31856274f212SChris Wilson 					stuck[i] = true;
31866274f212SChris Wilson 					break;
31876274f212SChris Wilson 				}
318805407ff8SMika Kuoppala 			}
31899107e9d2SChris Wilson 		} else {
3190da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3191da661464SMika Kuoppala 
31929107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
31939107e9d2SChris Wilson 			 * attempts across multiple batches.
31949107e9d2SChris Wilson 			 */
31959107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
31969107e9d2SChris Wilson 				ring->hangcheck.score--;
3197cbb465e7SChris Wilson 		}
3198f65d9421SBen Gamari 
319905407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
320005407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
32019107e9d2SChris Wilson 		busy_count += busy;
320205407ff8SMika Kuoppala 	}
320305407ff8SMika Kuoppala 
320405407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3205b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3206b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
320705407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3208a43adf07SChris Wilson 				 ring->name);
3209a43adf07SChris Wilson 			rings_hung++;
321005407ff8SMika Kuoppala 		}
321105407ff8SMika Kuoppala 	}
321205407ff8SMika Kuoppala 
321305407ff8SMika Kuoppala 	if (rings_hung)
321458174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
321505407ff8SMika Kuoppala 
321605407ff8SMika Kuoppala 	if (busy_count)
321705407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
321805407ff8SMika Kuoppala 		 * being added */
321910cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
322010cd45b6SMika Kuoppala }
322110cd45b6SMika Kuoppala 
322210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
322310cd45b6SMika Kuoppala {
322410cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3225d330a953SJani Nikula 	if (!i915.enable_hangcheck)
322610cd45b6SMika Kuoppala 		return;
322710cd45b6SMika Kuoppala 
322899584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
322910cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3230f65d9421SBen Gamari }
3231f65d9421SBen Gamari 
32321c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
323391738a95SPaulo Zanoni {
323491738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
323591738a95SPaulo Zanoni 
323691738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
323791738a95SPaulo Zanoni 		return;
323891738a95SPaulo Zanoni 
3239f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3240105b122eSPaulo Zanoni 
3241105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3242105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3243622364b6SPaulo Zanoni }
3244105b122eSPaulo Zanoni 
324591738a95SPaulo Zanoni /*
3246622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3247622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3248622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3249622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3250622364b6SPaulo Zanoni  *
3251622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
325291738a95SPaulo Zanoni  */
3253622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3254622364b6SPaulo Zanoni {
3255622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3256622364b6SPaulo Zanoni 
3257622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3258622364b6SPaulo Zanoni 		return;
3259622364b6SPaulo Zanoni 
3260622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
326191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
326291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
326391738a95SPaulo Zanoni }
326491738a95SPaulo Zanoni 
32657c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3266d18ea1b5SDaniel Vetter {
3267d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3268d18ea1b5SDaniel Vetter 
3269f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3270a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3271f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3272d18ea1b5SDaniel Vetter }
3273d18ea1b5SDaniel Vetter 
3274c0e09200SDave Airlie /* drm_dma.h hooks
3275c0e09200SDave Airlie */
3276be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3277036a4a7dSZhenyu Wang {
32782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3279036a4a7dSZhenyu Wang 
32800c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3281bdfcdb63SDaniel Vetter 
3282f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3283c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3284c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3285036a4a7dSZhenyu Wang 
32867c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3287c650156aSZhenyu Wang 
32881c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
32897d99163dSBen Widawsky }
32907d99163dSBen Widawsky 
32917e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
32927e231dbeSJesse Barnes {
32932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32947e231dbeSJesse Barnes 	int pipe;
32957e231dbeSJesse Barnes 
32967e231dbeSJesse Barnes 	/* VLV magic */
32977e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
32987e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
32997e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
33007e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
33017e231dbeSJesse Barnes 
33027e231dbeSJesse Barnes 	/* and GT */
33037e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
33047e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3305d18ea1b5SDaniel Vetter 
33067c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
33077e231dbeSJesse Barnes 
33087e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
33097e231dbeSJesse Barnes 
33107e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
33117e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
33127e231dbeSJesse Barnes 	for_each_pipe(pipe)
33137e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
33147e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33157e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
33167e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
33177e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33187e231dbeSJesse Barnes }
33197e231dbeSJesse Barnes 
3320d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3321d6e3cca3SDaniel Vetter {
3322d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3323d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3324d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3325d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3326d6e3cca3SDaniel Vetter }
3327d6e3cca3SDaniel Vetter 
3328823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3329abd58f01SBen Widawsky {
3330abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3331abd58f01SBen Widawsky 	int pipe;
3332abd58f01SBen Widawsky 
3333abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3334abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3335abd58f01SBen Widawsky 
3336d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3337abd58f01SBen Widawsky 
3338823f6b38SPaulo Zanoni 	for_each_pipe(pipe)
3339f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3340abd58f01SBen Widawsky 
3341f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3342f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3343f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3344abd58f01SBen Widawsky 
33451c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3346abd58f01SBen Widawsky }
3347abd58f01SBen Widawsky 
334843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
334943f328d7SVille Syrjälä {
335043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
335143f328d7SVille Syrjälä 	int pipe;
335243f328d7SVille Syrjälä 
335343f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
335443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
335543f328d7SVille Syrjälä 
3356d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
335743f328d7SVille Syrjälä 
335843f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
335943f328d7SVille Syrjälä 
336043f328d7SVille Syrjälä 	POSTING_READ(GEN8_PCU_IIR);
336143f328d7SVille Syrjälä 
336243f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
336343f328d7SVille Syrjälä 
336443f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
336543f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
336643f328d7SVille Syrjälä 
336743f328d7SVille Syrjälä 	for_each_pipe(pipe)
336843f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
336943f328d7SVille Syrjälä 
337043f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
337143f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
337243f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
337343f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
337443f328d7SVille Syrjälä }
337543f328d7SVille Syrjälä 
337682a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
337782a28bcfSDaniel Vetter {
33782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
337982a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
338082a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3381fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
338282a28bcfSDaniel Vetter 
338382a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3384fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
338582a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3386cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3387fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
338882a28bcfSDaniel Vetter 	} else {
3389fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
339082a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3391cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3392fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
339382a28bcfSDaniel Vetter 	}
339482a28bcfSDaniel Vetter 
3395fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
339682a28bcfSDaniel Vetter 
33977fe0b973SKeith Packard 	/*
33987fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
33997fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
34007fe0b973SKeith Packard 	 *
34017fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
34027fe0b973SKeith Packard 	 */
34037fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
34047fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
34057fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
34067fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
34077fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
34087fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
34097fe0b973SKeith Packard }
34107fe0b973SKeith Packard 
3411d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3412d46da437SPaulo Zanoni {
34132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
341482a28bcfSDaniel Vetter 	u32 mask;
3415d46da437SPaulo Zanoni 
3416692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3417692a04cfSDaniel Vetter 		return;
3418692a04cfSDaniel Vetter 
3419105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
34205c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3421105b122eSPaulo Zanoni 	else
34225c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
34238664281bSPaulo Zanoni 
3424337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3425d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3426d46da437SPaulo Zanoni }
3427d46da437SPaulo Zanoni 
34280a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
34290a9a8c91SDaniel Vetter {
34300a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
34310a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
34320a9a8c91SDaniel Vetter 
34330a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
34340a9a8c91SDaniel Vetter 
34350a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3436040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
34370a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
343835a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
343935a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
34400a9a8c91SDaniel Vetter 	}
34410a9a8c91SDaniel Vetter 
34420a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
34430a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
34440a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
34450a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
34460a9a8c91SDaniel Vetter 	} else {
34470a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
34480a9a8c91SDaniel Vetter 	}
34490a9a8c91SDaniel Vetter 
345035079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
34510a9a8c91SDaniel Vetter 
34520a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3453a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
34540a9a8c91SDaniel Vetter 
34550a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
34560a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
34570a9a8c91SDaniel Vetter 
3458605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
345935079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
34600a9a8c91SDaniel Vetter 	}
34610a9a8c91SDaniel Vetter }
34620a9a8c91SDaniel Vetter 
3463f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3464036a4a7dSZhenyu Wang {
34654bc9d430SDaniel Vetter 	unsigned long irqflags;
34662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34678e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
34688e76f8dcSPaulo Zanoni 
34698e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
34708e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
34718e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
34728e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
34735c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
34748e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
34755c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
34768e76f8dcSPaulo Zanoni 	} else {
34778e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3478ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
34795b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
34805b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
34815b3a856bSDaniel Vetter 				DE_POISON);
34825c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
34835c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
34848e76f8dcSPaulo Zanoni 	}
3485036a4a7dSZhenyu Wang 
34861ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3487036a4a7dSZhenyu Wang 
34880c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
34890c841212SPaulo Zanoni 
3490622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3491622364b6SPaulo Zanoni 
349235079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3493036a4a7dSZhenyu Wang 
34940a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3495036a4a7dSZhenyu Wang 
3496d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
34977fe0b973SKeith Packard 
3498f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
34996005ce42SDaniel Vetter 		/* Enable PCU event interrupts
35006005ce42SDaniel Vetter 		 *
35016005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
35024bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
35034bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
35044bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3505f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
35064bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3507f97108d1SJesse Barnes 	}
3508f97108d1SJesse Barnes 
3509036a4a7dSZhenyu Wang 	return 0;
3510036a4a7dSZhenyu Wang }
3511036a4a7dSZhenyu Wang 
3512f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3513f8b79e58SImre Deak {
3514f8b79e58SImre Deak 	u32 pipestat_mask;
3515f8b79e58SImre Deak 	u32 iir_mask;
3516f8b79e58SImre Deak 
3517f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3518f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3519f8b79e58SImre Deak 
3520f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3521f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3522f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3523f8b79e58SImre Deak 
3524f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3525f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3526f8b79e58SImre Deak 
3527f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3528f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3529f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3530f8b79e58SImre Deak 
3531f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3532f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3533f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3534f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3535f8b79e58SImre Deak 
3536f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3537f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3538f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3539f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3540f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3541f8b79e58SImre Deak }
3542f8b79e58SImre Deak 
3543f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3544f8b79e58SImre Deak {
3545f8b79e58SImre Deak 	u32 pipestat_mask;
3546f8b79e58SImre Deak 	u32 iir_mask;
3547f8b79e58SImre Deak 
3548f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3549f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
35506c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3551f8b79e58SImre Deak 
3552f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3553f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3554f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3555f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3556f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3557f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3558f8b79e58SImre Deak 
3559f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3560f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3561f8b79e58SImre Deak 
3562f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3563f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3564f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3565f8b79e58SImre Deak 
3566f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3567f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3568f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3569f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3570f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3571f8b79e58SImre Deak }
3572f8b79e58SImre Deak 
3573f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3574f8b79e58SImre Deak {
3575f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3576f8b79e58SImre Deak 
3577f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3578f8b79e58SImre Deak 		return;
3579f8b79e58SImre Deak 
3580f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3581f8b79e58SImre Deak 
3582f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3583f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3584f8b79e58SImre Deak }
3585f8b79e58SImre Deak 
3586f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3587f8b79e58SImre Deak {
3588f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3589f8b79e58SImre Deak 
3590f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3591f8b79e58SImre Deak 		return;
3592f8b79e58SImre Deak 
3593f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3594f8b79e58SImre Deak 
3595f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3596f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3597f8b79e58SImre Deak }
3598f8b79e58SImre Deak 
35997e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
36007e231dbeSJesse Barnes {
36012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3602b79480baSDaniel Vetter 	unsigned long irqflags;
36037e231dbeSJesse Barnes 
3604f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
36057e231dbeSJesse Barnes 
360620afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
360720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
360820afbda2SDaniel Vetter 
36097e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3610f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
36117e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
36127e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
36137e231dbeSJesse Barnes 
3614b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3615b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3616b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3617f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3618f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3619b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
362031acc7f5SJesse Barnes 
36217e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
36227e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
36237e231dbeSJesse Barnes 
36240a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
36257e231dbeSJesse Barnes 
36267e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
36277e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
36287e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
36297e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
36307e231dbeSJesse Barnes #endif
36317e231dbeSJesse Barnes 
36327e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
363320afbda2SDaniel Vetter 
363420afbda2SDaniel Vetter 	return 0;
363520afbda2SDaniel Vetter }
363620afbda2SDaniel Vetter 
3637abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3638abd58f01SBen Widawsky {
3639abd58f01SBen Widawsky 	int i;
3640abd58f01SBen Widawsky 
3641abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3642abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3643abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3644abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3645abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3646abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3647abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3648abd58f01SBen Widawsky 		0,
3649abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3650abd58f01SBen Widawsky 		};
3651abd58f01SBen Widawsky 
3652337ba017SPaulo Zanoni 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
365335079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
36540961021aSBen Widawsky 
36550961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
3656abd58f01SBen Widawsky }
3657abd58f01SBen Widawsky 
3658abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3659abd58f01SBen Widawsky {
3660abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
3661d0e1f1cbSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
36620fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
366330100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
36645c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
36655c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3666abd58f01SBen Widawsky 	int pipe;
366713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
366813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
366913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3670abd58f01SBen Widawsky 
3671337ba017SPaulo Zanoni 	for_each_pipe(pipe)
367235079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
367335079899SPaulo Zanoni 				  de_pipe_enables);
3674abd58f01SBen Widawsky 
367535079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3676abd58f01SBen Widawsky }
3677abd58f01SBen Widawsky 
3678abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3679abd58f01SBen Widawsky {
3680abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3681abd58f01SBen Widawsky 
3682622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3683622364b6SPaulo Zanoni 
3684abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3685abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3686abd58f01SBen Widawsky 
3687abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3688abd58f01SBen Widawsky 
3689abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3690abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3691abd58f01SBen Widawsky 
3692abd58f01SBen Widawsky 	return 0;
3693abd58f01SBen Widawsky }
3694abd58f01SBen Widawsky 
369543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
369643f328d7SVille Syrjälä {
369743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
369843f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
369943f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
370043f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
37013278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
37023278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
37033278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
370443f328d7SVille Syrjälä 	unsigned long irqflags;
370543f328d7SVille Syrjälä 	int pipe;
370643f328d7SVille Syrjälä 
370743f328d7SVille Syrjälä 	/*
370843f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
370943f328d7SVille Syrjälä 	 * toggle them based on usage.
371043f328d7SVille Syrjälä 	 */
37113278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
371243f328d7SVille Syrjälä 
371343f328d7SVille Syrjälä 	for_each_pipe(pipe)
371443f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
371543f328d7SVille Syrjälä 
371643f328d7SVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
37173278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
371843f328d7SVille Syrjälä 	for_each_pipe(pipe)
371943f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
372043f328d7SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
372143f328d7SVille Syrjälä 
372243f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
372343f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
372443f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
372543f328d7SVille Syrjälä 
372643f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
372743f328d7SVille Syrjälä 
372843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
372943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
373043f328d7SVille Syrjälä 
373143f328d7SVille Syrjälä 	return 0;
373243f328d7SVille Syrjälä }
373343f328d7SVille Syrjälä 
3734abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3735abd58f01SBen Widawsky {
3736abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3737abd58f01SBen Widawsky 
3738abd58f01SBen Widawsky 	if (!dev_priv)
3739abd58f01SBen Widawsky 		return;
3740abd58f01SBen Widawsky 
3741d4eb6b10SPaulo Zanoni 	intel_hpd_irq_uninstall(dev_priv);
3742abd58f01SBen Widawsky 
3743823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3744abd58f01SBen Widawsky }
3745abd58f01SBen Widawsky 
37467e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
37477e231dbeSJesse Barnes {
37482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3749f8b79e58SImre Deak 	unsigned long irqflags;
37507e231dbeSJesse Barnes 	int pipe;
37517e231dbeSJesse Barnes 
37527e231dbeSJesse Barnes 	if (!dev_priv)
37537e231dbeSJesse Barnes 		return;
37547e231dbeSJesse Barnes 
3755843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3756843d0e7dSImre Deak 
37573ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3758ac4c16c5SEgbert Eich 
37597e231dbeSJesse Barnes 	for_each_pipe(pipe)
37607e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
37617e231dbeSJesse Barnes 
37627e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
37637e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
37647e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3765f8b79e58SImre Deak 
3766f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3767f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3768f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3769f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3770f8b79e58SImre Deak 
3771f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3772f8b79e58SImre Deak 
37737e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
37747e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
37757e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
37767e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
37777e231dbeSJesse Barnes }
37787e231dbeSJesse Barnes 
377943f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
378043f328d7SVille Syrjälä {
378143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
378243f328d7SVille Syrjälä 	int pipe;
378343f328d7SVille Syrjälä 
378443f328d7SVille Syrjälä 	if (!dev_priv)
378543f328d7SVille Syrjälä 		return;
378643f328d7SVille Syrjälä 
378743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
378843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
378943f328d7SVille Syrjälä 
379043f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which)				\
379143f328d7SVille Syrjälä do {								\
379243f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
379343f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER(which), 0);		\
379443f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
379543f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR(which));			\
379643f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
379743f328d7SVille Syrjälä } while (0)
379843f328d7SVille Syrjälä 
379943f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type)				\
380043f328d7SVille Syrjälä do {							\
380143f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
380243f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER, 0);		\
380343f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
380443f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR);		\
380543f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
380643f328d7SVille Syrjälä } while (0)
380743f328d7SVille Syrjälä 
380843f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 0);
380943f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 1);
381043f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 2);
381143f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 3);
381243f328d7SVille Syrjälä 
381343f328d7SVille Syrjälä 	GEN8_IRQ_FINI(PCU);
381443f328d7SVille Syrjälä 
381543f328d7SVille Syrjälä #undef GEN8_IRQ_FINI
381643f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX
381743f328d7SVille Syrjälä 
381843f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
381943f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
382043f328d7SVille Syrjälä 
382143f328d7SVille Syrjälä 	for_each_pipe(pipe)
382243f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
382343f328d7SVille Syrjälä 
382443f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
382543f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
382643f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
382743f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
382843f328d7SVille Syrjälä }
382943f328d7SVille Syrjälä 
3830f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3831036a4a7dSZhenyu Wang {
38322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38334697995bSJesse Barnes 
38344697995bSJesse Barnes 	if (!dev_priv)
38354697995bSJesse Barnes 		return;
38364697995bSJesse Barnes 
38373ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3838ac4c16c5SEgbert Eich 
3839be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3840036a4a7dSZhenyu Wang }
3841036a4a7dSZhenyu Wang 
3842c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3843c2798b19SChris Wilson {
38442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3845c2798b19SChris Wilson 	int pipe;
3846c2798b19SChris Wilson 
3847c2798b19SChris Wilson 	for_each_pipe(pipe)
3848c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3849c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3850c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3851c2798b19SChris Wilson 	POSTING_READ16(IER);
3852c2798b19SChris Wilson }
3853c2798b19SChris Wilson 
3854c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3855c2798b19SChris Wilson {
38562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3857379ef82dSDaniel Vetter 	unsigned long irqflags;
3858c2798b19SChris Wilson 
3859c2798b19SChris Wilson 	I915_WRITE16(EMR,
3860c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3861c2798b19SChris Wilson 
3862c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3863c2798b19SChris Wilson 	dev_priv->irq_mask =
3864c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3865c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3866c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3867c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3868c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3869c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3870c2798b19SChris Wilson 
3871c2798b19SChris Wilson 	I915_WRITE16(IER,
3872c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3873c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3874c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3875c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3876c2798b19SChris Wilson 	POSTING_READ16(IER);
3877c2798b19SChris Wilson 
3878379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3879379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3880379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3881755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3882755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3883379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3884379ef82dSDaniel Vetter 
3885c2798b19SChris Wilson 	return 0;
3886c2798b19SChris Wilson }
3887c2798b19SChris Wilson 
388890a72f87SVille Syrjälä /*
388990a72f87SVille Syrjälä  * Returns true when a page flip has completed.
389090a72f87SVille Syrjälä  */
389190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
38921f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
389390a72f87SVille Syrjälä {
38942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38951f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
389690a72f87SVille Syrjälä 
38978d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
389890a72f87SVille Syrjälä 		return false;
389990a72f87SVille Syrjälä 
390090a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
390190a72f87SVille Syrjälä 		return false;
390290a72f87SVille Syrjälä 
39031f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
390490a72f87SVille Syrjälä 
390590a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
390690a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
390790a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
390890a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
390990a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
391090a72f87SVille Syrjälä 	 */
391190a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
391290a72f87SVille Syrjälä 		return false;
391390a72f87SVille Syrjälä 
391490a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
391590a72f87SVille Syrjälä 
391690a72f87SVille Syrjälä 	return true;
391790a72f87SVille Syrjälä }
391890a72f87SVille Syrjälä 
3919ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3920c2798b19SChris Wilson {
392145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3923c2798b19SChris Wilson 	u16 iir, new_iir;
3924c2798b19SChris Wilson 	u32 pipe_stats[2];
3925c2798b19SChris Wilson 	unsigned long irqflags;
3926c2798b19SChris Wilson 	int pipe;
3927c2798b19SChris Wilson 	u16 flip_mask =
3928c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3929c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3930c2798b19SChris Wilson 
3931c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3932c2798b19SChris Wilson 	if (iir == 0)
3933c2798b19SChris Wilson 		return IRQ_NONE;
3934c2798b19SChris Wilson 
3935c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3936c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3937c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3938c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3939c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3940c2798b19SChris Wilson 		 */
3941c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3942c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
394358174462SMika Kuoppala 			i915_handle_error(dev, false,
394458174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
394558174462SMika Kuoppala 					  iir);
3946c2798b19SChris Wilson 
3947c2798b19SChris Wilson 		for_each_pipe(pipe) {
3948c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3949c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3950c2798b19SChris Wilson 
3951c2798b19SChris Wilson 			/*
3952c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3953c2798b19SChris Wilson 			 */
39542d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3955c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3956c2798b19SChris Wilson 		}
3957c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3958c2798b19SChris Wilson 
3959c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3960c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3961c2798b19SChris Wilson 
3962d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3963c2798b19SChris Wilson 
3964c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3965c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3966c2798b19SChris Wilson 
39674356d586SDaniel Vetter 		for_each_pipe(pipe) {
39681f1c2e24SVille Syrjälä 			int plane = pipe;
39693a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
39701f1c2e24SVille Syrjälä 				plane = !plane;
39711f1c2e24SVille Syrjälä 
39724356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
39731f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
39741f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3975c2798b19SChris Wilson 
39764356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3977277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39782d9d2b0bSVille Syrjälä 
39792d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39802d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3981fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
39824356d586SDaniel Vetter 		}
3983c2798b19SChris Wilson 
3984c2798b19SChris Wilson 		iir = new_iir;
3985c2798b19SChris Wilson 	}
3986c2798b19SChris Wilson 
3987c2798b19SChris Wilson 	return IRQ_HANDLED;
3988c2798b19SChris Wilson }
3989c2798b19SChris Wilson 
3990c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3991c2798b19SChris Wilson {
39922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3993c2798b19SChris Wilson 	int pipe;
3994c2798b19SChris Wilson 
3995c2798b19SChris Wilson 	for_each_pipe(pipe) {
3996c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3997c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3998c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3999c2798b19SChris Wilson 	}
4000c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
4001c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
4002c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
4003c2798b19SChris Wilson }
4004c2798b19SChris Wilson 
4005a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
4006a266c7d5SChris Wilson {
40072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4008a266c7d5SChris Wilson 	int pipe;
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4011a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4012a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4013a266c7d5SChris Wilson 	}
4014a266c7d5SChris Wilson 
401500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
4016a266c7d5SChris Wilson 	for_each_pipe(pipe)
4017a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4018a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4019a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4020a266c7d5SChris Wilson 	POSTING_READ(IER);
4021a266c7d5SChris Wilson }
4022a266c7d5SChris Wilson 
4023a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4024a266c7d5SChris Wilson {
40252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
402638bde180SChris Wilson 	u32 enable_mask;
4027379ef82dSDaniel Vetter 	unsigned long irqflags;
4028a266c7d5SChris Wilson 
402938bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
403038bde180SChris Wilson 
403138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
403238bde180SChris Wilson 	dev_priv->irq_mask =
403338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
403438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
403538bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
403638bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
403738bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
403838bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
403938bde180SChris Wilson 
404038bde180SChris Wilson 	enable_mask =
404138bde180SChris Wilson 		I915_ASLE_INTERRUPT |
404238bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
404338bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
404438bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
404538bde180SChris Wilson 		I915_USER_INTERRUPT;
404638bde180SChris Wilson 
4047a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
404820afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
404920afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
405020afbda2SDaniel Vetter 
4051a266c7d5SChris Wilson 		/* Enable in IER... */
4052a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4053a266c7d5SChris Wilson 		/* and unmask in IMR */
4054a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4055a266c7d5SChris Wilson 	}
4056a266c7d5SChris Wilson 
4057a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4058a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4059a266c7d5SChris Wilson 	POSTING_READ(IER);
4060a266c7d5SChris Wilson 
4061f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
406220afbda2SDaniel Vetter 
4063379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4064379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4065379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4066755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4067755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4068379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4069379ef82dSDaniel Vetter 
407020afbda2SDaniel Vetter 	return 0;
407120afbda2SDaniel Vetter }
407220afbda2SDaniel Vetter 
407390a72f87SVille Syrjälä /*
407490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
407590a72f87SVille Syrjälä  */
407690a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
407790a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
407890a72f87SVille Syrjälä {
40792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
408090a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
408190a72f87SVille Syrjälä 
40828d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
408390a72f87SVille Syrjälä 		return false;
408490a72f87SVille Syrjälä 
408590a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
408690a72f87SVille Syrjälä 		return false;
408790a72f87SVille Syrjälä 
408890a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
408990a72f87SVille Syrjälä 
409090a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
409190a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
409290a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
409390a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
409490a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
409590a72f87SVille Syrjälä 	 */
409690a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
409790a72f87SVille Syrjälä 		return false;
409890a72f87SVille Syrjälä 
409990a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
410090a72f87SVille Syrjälä 
410190a72f87SVille Syrjälä 	return true;
410290a72f87SVille Syrjälä }
410390a72f87SVille Syrjälä 
4104ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4105a266c7d5SChris Wilson {
410645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
41088291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4109a266c7d5SChris Wilson 	unsigned long irqflags;
411038bde180SChris Wilson 	u32 flip_mask =
411138bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
411238bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
411338bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4114a266c7d5SChris Wilson 
4115a266c7d5SChris Wilson 	iir = I915_READ(IIR);
411638bde180SChris Wilson 	do {
411738bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
41188291ee90SChris Wilson 		bool blc_event = false;
4119a266c7d5SChris Wilson 
4120a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4121a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4122a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4123a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4124a266c7d5SChris Wilson 		 */
4125a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4126a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
412758174462SMika Kuoppala 			i915_handle_error(dev, false,
412858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
412958174462SMika Kuoppala 					  iir);
4130a266c7d5SChris Wilson 
4131a266c7d5SChris Wilson 		for_each_pipe(pipe) {
4132a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4133a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4134a266c7d5SChris Wilson 
413538bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4136a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4137a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
413838bde180SChris Wilson 				irq_received = true;
4139a266c7d5SChris Wilson 			}
4140a266c7d5SChris Wilson 		}
4141a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4142a266c7d5SChris Wilson 
4143a266c7d5SChris Wilson 		if (!irq_received)
4144a266c7d5SChris Wilson 			break;
4145a266c7d5SChris Wilson 
4146a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
414716c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
414816c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
414916c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4150a266c7d5SChris Wilson 
415138bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4152a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4153a266c7d5SChris Wilson 
4154a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4155a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4156a266c7d5SChris Wilson 
4157a266c7d5SChris Wilson 		for_each_pipe(pipe) {
415838bde180SChris Wilson 			int plane = pipe;
41593a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
416038bde180SChris Wilson 				plane = !plane;
41615e2032d4SVille Syrjälä 
416290a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
416390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
416490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4165a266c7d5SChris Wilson 
4166a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4167a266c7d5SChris Wilson 				blc_event = true;
41684356d586SDaniel Vetter 
41694356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4170277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
41712d9d2b0bSVille Syrjälä 
41722d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
41732d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4174fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4175a266c7d5SChris Wilson 		}
4176a266c7d5SChris Wilson 
4177a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4178a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4179a266c7d5SChris Wilson 
4180a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4181a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4182a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4183a266c7d5SChris Wilson 		 * we would never get another interrupt.
4184a266c7d5SChris Wilson 		 *
4185a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4186a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4187a266c7d5SChris Wilson 		 * another one.
4188a266c7d5SChris Wilson 		 *
4189a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4190a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4191a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4192a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4193a266c7d5SChris Wilson 		 * stray interrupts.
4194a266c7d5SChris Wilson 		 */
419538bde180SChris Wilson 		ret = IRQ_HANDLED;
4196a266c7d5SChris Wilson 		iir = new_iir;
419738bde180SChris Wilson 	} while (iir & ~flip_mask);
4198a266c7d5SChris Wilson 
4199d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
42008291ee90SChris Wilson 
4201a266c7d5SChris Wilson 	return ret;
4202a266c7d5SChris Wilson }
4203a266c7d5SChris Wilson 
4204a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4205a266c7d5SChris Wilson {
42062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4207a266c7d5SChris Wilson 	int pipe;
4208a266c7d5SChris Wilson 
42093ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4210ac4c16c5SEgbert Eich 
4211a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4212a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4213a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4214a266c7d5SChris Wilson 	}
4215a266c7d5SChris Wilson 
421600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
421755b39755SChris Wilson 	for_each_pipe(pipe) {
421855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4219a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
422055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
422155b39755SChris Wilson 	}
4222a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4223a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4224a266c7d5SChris Wilson 
4225a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4226a266c7d5SChris Wilson }
4227a266c7d5SChris Wilson 
4228a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4229a266c7d5SChris Wilson {
42302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4231a266c7d5SChris Wilson 	int pipe;
4232a266c7d5SChris Wilson 
4233a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4234a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4235a266c7d5SChris Wilson 
4236a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4237a266c7d5SChris Wilson 	for_each_pipe(pipe)
4238a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4239a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4240a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4241a266c7d5SChris Wilson 	POSTING_READ(IER);
4242a266c7d5SChris Wilson }
4243a266c7d5SChris Wilson 
4244a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4245a266c7d5SChris Wilson {
42462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4247bbba0a97SChris Wilson 	u32 enable_mask;
4248a266c7d5SChris Wilson 	u32 error_mask;
4249b79480baSDaniel Vetter 	unsigned long irqflags;
4250a266c7d5SChris Wilson 
4251a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4252bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4253adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4254bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4255bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4256bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4257bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4258bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4259bbba0a97SChris Wilson 
4260bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
426121ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
426221ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4263bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4264bbba0a97SChris Wilson 
4265bbba0a97SChris Wilson 	if (IS_G4X(dev))
4266bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4267a266c7d5SChris Wilson 
4268b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4269b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4270b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4271755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4272755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4273755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4274b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4275a266c7d5SChris Wilson 
4276a266c7d5SChris Wilson 	/*
4277a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4278a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4279a266c7d5SChris Wilson 	 */
4280a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4281a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4282a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4283a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4284a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4285a266c7d5SChris Wilson 	} else {
4286a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4287a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4288a266c7d5SChris Wilson 	}
4289a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4290a266c7d5SChris Wilson 
4291a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4292a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4293a266c7d5SChris Wilson 	POSTING_READ(IER);
4294a266c7d5SChris Wilson 
429520afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
429620afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
429720afbda2SDaniel Vetter 
4298f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
429920afbda2SDaniel Vetter 
430020afbda2SDaniel Vetter 	return 0;
430120afbda2SDaniel Vetter }
430220afbda2SDaniel Vetter 
4303bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
430420afbda2SDaniel Vetter {
43052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4306e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4307cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
430820afbda2SDaniel Vetter 	u32 hotplug_en;
430920afbda2SDaniel Vetter 
4310b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4311b5ea2d56SDaniel Vetter 
4312bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4313bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4314bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4315adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4316e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4317cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4318cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4319cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4320a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4321a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4322a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4323a266c7d5SChris Wilson 		*/
4324a266c7d5SChris Wilson 		if (IS_G4X(dev))
4325a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
432685fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4327a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4328a266c7d5SChris Wilson 
4329a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4330a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4331a266c7d5SChris Wilson 	}
4332bac56d5bSEgbert Eich }
4333a266c7d5SChris Wilson 
4334ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4335a266c7d5SChris Wilson {
433645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
43372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4338a266c7d5SChris Wilson 	u32 iir, new_iir;
4339a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4340a266c7d5SChris Wilson 	unsigned long irqflags;
4341a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
434221ad8330SVille Syrjälä 	u32 flip_mask =
434321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
434421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4345a266c7d5SChris Wilson 
4346a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4347a266c7d5SChris Wilson 
4348a266c7d5SChris Wilson 	for (;;) {
4349501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
43502c8ba29fSChris Wilson 		bool blc_event = false;
43512c8ba29fSChris Wilson 
4352a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4353a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4354a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4355a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4356a266c7d5SChris Wilson 		 */
4357a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4358a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
435958174462SMika Kuoppala 			i915_handle_error(dev, false,
436058174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
436158174462SMika Kuoppala 					  iir);
4362a266c7d5SChris Wilson 
4363a266c7d5SChris Wilson 		for_each_pipe(pipe) {
4364a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4365a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4366a266c7d5SChris Wilson 
4367a266c7d5SChris Wilson 			/*
4368a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4369a266c7d5SChris Wilson 			 */
4370a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4371a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4372501e01d7SVille Syrjälä 				irq_received = true;
4373a266c7d5SChris Wilson 			}
4374a266c7d5SChris Wilson 		}
4375a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4376a266c7d5SChris Wilson 
4377a266c7d5SChris Wilson 		if (!irq_received)
4378a266c7d5SChris Wilson 			break;
4379a266c7d5SChris Wilson 
4380a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4381a266c7d5SChris Wilson 
4382a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
438316c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
438416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4385a266c7d5SChris Wilson 
438621ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4387a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4388a266c7d5SChris Wilson 
4389a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4390a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4391a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4392a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4393a266c7d5SChris Wilson 
4394a266c7d5SChris Wilson 		for_each_pipe(pipe) {
43952c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
439690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
439790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4398a266c7d5SChris Wilson 
4399a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4400a266c7d5SChris Wilson 				blc_event = true;
44014356d586SDaniel Vetter 
44024356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4403277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4404a266c7d5SChris Wilson 
44052d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
44062d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4407fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
44082d9d2b0bSVille Syrjälä 		}
4409a266c7d5SChris Wilson 
4410a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4411a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4412a266c7d5SChris Wilson 
4413515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4414515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4415515ac2bbSDaniel Vetter 
4416a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4417a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4418a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4419a266c7d5SChris Wilson 		 * we would never get another interrupt.
4420a266c7d5SChris Wilson 		 *
4421a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4422a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4423a266c7d5SChris Wilson 		 * another one.
4424a266c7d5SChris Wilson 		 *
4425a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4426a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4427a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4428a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4429a266c7d5SChris Wilson 		 * stray interrupts.
4430a266c7d5SChris Wilson 		 */
4431a266c7d5SChris Wilson 		iir = new_iir;
4432a266c7d5SChris Wilson 	}
4433a266c7d5SChris Wilson 
4434d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
44352c8ba29fSChris Wilson 
4436a266c7d5SChris Wilson 	return ret;
4437a266c7d5SChris Wilson }
4438a266c7d5SChris Wilson 
4439a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4440a266c7d5SChris Wilson {
44412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4442a266c7d5SChris Wilson 	int pipe;
4443a266c7d5SChris Wilson 
4444a266c7d5SChris Wilson 	if (!dev_priv)
4445a266c7d5SChris Wilson 		return;
4446a266c7d5SChris Wilson 
44473ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4448ac4c16c5SEgbert Eich 
4449a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4450a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4451a266c7d5SChris Wilson 
4452a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4453a266c7d5SChris Wilson 	for_each_pipe(pipe)
4454a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4455a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4456a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4457a266c7d5SChris Wilson 
4458a266c7d5SChris Wilson 	for_each_pipe(pipe)
4459a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4460a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4461a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4462a266c7d5SChris Wilson }
4463a266c7d5SChris Wilson 
44643ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4465ac4c16c5SEgbert Eich {
44662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4467ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4468ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4469ac4c16c5SEgbert Eich 	unsigned long irqflags;
4470ac4c16c5SEgbert Eich 	int i;
4471ac4c16c5SEgbert Eich 
4472ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4473ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4474ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4475ac4c16c5SEgbert Eich 
4476ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4477ac4c16c5SEgbert Eich 			continue;
4478ac4c16c5SEgbert Eich 
4479ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4480ac4c16c5SEgbert Eich 
4481ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4482ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4483ac4c16c5SEgbert Eich 
4484ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4485ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4486ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4487c23cc417SJani Nikula 							 connector->name);
4488ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4489ac4c16c5SEgbert Eich 				if (!connector->polled)
4490ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4491ac4c16c5SEgbert Eich 			}
4492ac4c16c5SEgbert Eich 		}
4493ac4c16c5SEgbert Eich 	}
4494ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4495ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4496ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4497ac4c16c5SEgbert Eich }
4498ac4c16c5SEgbert Eich 
4499f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4500f71d4af4SJesse Barnes {
45018b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
45028b2e326dSChris Wilson 
45038b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4504*13cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
450599584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4506c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4507a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
45088b2e326dSChris Wilson 
4509a6706b45SDeepak S 	/* Let's track the enabled rps events */
4510a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4511a6706b45SDeepak S 
451299584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
451399584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
451461bac78eSDaniel Vetter 		    (unsigned long) dev);
45153ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4516ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
451761bac78eSDaniel Vetter 
451897a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
45199ee32feaSDaniel Vetter 
45204cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
45214cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
45224cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
45234cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4524f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4525f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4526391f75e2SVille Syrjälä 	} else {
4527391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4528391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4529f71d4af4SJesse Barnes 	}
4530f71d4af4SJesse Barnes 
4531c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4532f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4533f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4534c2baf4b7SVille Syrjälä 	}
4535f71d4af4SJesse Barnes 
453643f328d7SVille Syrjälä 	if (IS_CHERRYVIEW(dev)) {
453743f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
453843f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
453943f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
454043f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
454143f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
454243f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
454343f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
454443f328d7SVille Syrjälä 	} else if (IS_VALLEYVIEW(dev)) {
45457e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
45467e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
45477e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
45487e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
45497e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
45507e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4551fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4552abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4553abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4554723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4555abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4556abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4557abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4558abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4559abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4560f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4561f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4562723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4563f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4564f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4565f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4566f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
456782a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4568f71d4af4SJesse Barnes 	} else {
4569c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4570c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4571c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4572c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4573c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4574a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4575a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4576a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4577a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4578a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
457920afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4580c2798b19SChris Wilson 		} else {
4581a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4582a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4583a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4584a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4585bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4586c2798b19SChris Wilson 		}
4587f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4588f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4589f71d4af4SJesse Barnes 	}
4590f71d4af4SJesse Barnes }
459120afbda2SDaniel Vetter 
459220afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
459320afbda2SDaniel Vetter {
459420afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4595821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4596821450c6SEgbert Eich 	struct drm_connector *connector;
4597b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4598821450c6SEgbert Eich 	int i;
459920afbda2SDaniel Vetter 
4600821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4601821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4602821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4603821450c6SEgbert Eich 	}
4604821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4605821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4606821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4607821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4608821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4609821450c6SEgbert Eich 	}
4610b5ea2d56SDaniel Vetter 
4611b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4612b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4613b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
461420afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
461520afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4616b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
461720afbda2SDaniel Vetter }
4618c67a470bSPaulo Zanoni 
46195d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
4620730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4621c67a470bSPaulo Zanoni {
4622c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4623c67a470bSPaulo Zanoni 
4624730488b2SPaulo Zanoni 	dev->driver->irq_uninstall(dev);
46255d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4626c67a470bSPaulo Zanoni }
4627c67a470bSPaulo Zanoni 
46285d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
4629730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4630c67a470bSPaulo Zanoni {
4631c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4632c67a470bSPaulo Zanoni 
46335d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4634730488b2SPaulo Zanoni 	dev->driver->irq_preinstall(dev);
4635730488b2SPaulo Zanoni 	dev->driver->irq_postinstall(dev);
4636c67a470bSPaulo Zanoni }
4637