xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 12638c57f31952127c734c26315e1348fa1334c2)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i965[] = {
74e5868a31SEgbert Eich 	 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76e5868a31SEgbert Eich 	 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77e5868a31SEgbert Eich 	 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
91cd569aedSEgbert Eich static void ibx_hpd_irq_setup(struct drm_device *dev);
92cd569aedSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev);
93e5868a31SEgbert Eich 
94036a4a7dSZhenyu Wang /* For display hotplug interrupt */
95995b6762SChris Wilson static void
96f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97036a4a7dSZhenyu Wang {
981ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
991ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1001ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1013143a2bfSChris Wilson 		POSTING_READ(DEIMR);
102036a4a7dSZhenyu Wang 	}
103036a4a7dSZhenyu Wang }
104036a4a7dSZhenyu Wang 
1050ff9800aSPaulo Zanoni static void
106f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
107036a4a7dSZhenyu Wang {
1081ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1091ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1101ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1113143a2bfSChris Wilson 		POSTING_READ(DEIMR);
112036a4a7dSZhenyu Wang 	}
113036a4a7dSZhenyu Wang }
114036a4a7dSZhenyu Wang 
1158664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
1168664281bSPaulo Zanoni {
1178664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1188664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1198664281bSPaulo Zanoni 	enum pipe pipe;
1208664281bSPaulo Zanoni 
1218664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1228664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1238664281bSPaulo Zanoni 
1248664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
1258664281bSPaulo Zanoni 			return false;
1268664281bSPaulo Zanoni 	}
1278664281bSPaulo Zanoni 
1288664281bSPaulo Zanoni 	return true;
1298664281bSPaulo Zanoni }
1308664281bSPaulo Zanoni 
1318664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
1328664281bSPaulo Zanoni {
1338664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1348664281bSPaulo Zanoni 	enum pipe pipe;
1358664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1368664281bSPaulo Zanoni 
1378664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1388664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1398664281bSPaulo Zanoni 
1408664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
1418664281bSPaulo Zanoni 			return false;
1428664281bSPaulo Zanoni 	}
1438664281bSPaulo Zanoni 
1448664281bSPaulo Zanoni 	return true;
1458664281bSPaulo Zanoni }
1468664281bSPaulo Zanoni 
1478664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
1488664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
1498664281bSPaulo Zanoni {
1508664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1518664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
1528664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
1538664281bSPaulo Zanoni 
1548664281bSPaulo Zanoni 	if (enable)
1558664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
1568664281bSPaulo Zanoni 	else
1578664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
1588664281bSPaulo Zanoni }
1598664281bSPaulo Zanoni 
1608664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
1618664281bSPaulo Zanoni 						  bool enable)
1628664281bSPaulo Zanoni {
1638664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1648664281bSPaulo Zanoni 
1658664281bSPaulo Zanoni 	if (enable) {
1668664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
1678664281bSPaulo Zanoni 			return;
1688664281bSPaulo Zanoni 
1698664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
1708664281bSPaulo Zanoni 					 ERR_INT_FIFO_UNDERRUN_B |
1718664281bSPaulo Zanoni 					 ERR_INT_FIFO_UNDERRUN_C);
1728664281bSPaulo Zanoni 
1738664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1748664281bSPaulo Zanoni 	} else {
1758664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1768664281bSPaulo Zanoni 	}
1778664281bSPaulo Zanoni }
1788664281bSPaulo Zanoni 
1798664281bSPaulo Zanoni static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
1808664281bSPaulo Zanoni 					    bool enable)
1818664281bSPaulo Zanoni {
1828664281bSPaulo Zanoni 	struct drm_device *dev = crtc->base.dev;
1838664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1848664281bSPaulo Zanoni 	uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
1858664281bSPaulo Zanoni 						SDE_TRANSB_FIFO_UNDER;
1868664281bSPaulo Zanoni 
1878664281bSPaulo Zanoni 	if (enable)
1888664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
1898664281bSPaulo Zanoni 	else
1908664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
1918664281bSPaulo Zanoni 
1928664281bSPaulo Zanoni 	POSTING_READ(SDEIMR);
1938664281bSPaulo Zanoni }
1948664281bSPaulo Zanoni 
1958664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
1968664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
1978664281bSPaulo Zanoni 					    bool enable)
1988664281bSPaulo Zanoni {
1998664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2008664281bSPaulo Zanoni 
2018664281bSPaulo Zanoni 	if (enable) {
2028664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
2038664281bSPaulo Zanoni 			return;
2048664281bSPaulo Zanoni 
2058664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
2068664281bSPaulo Zanoni 				     SERR_INT_TRANS_B_FIFO_UNDERRUN |
2078664281bSPaulo Zanoni 				     SERR_INT_TRANS_C_FIFO_UNDERRUN);
2088664281bSPaulo Zanoni 
2098664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
2108664281bSPaulo Zanoni 	} else {
2118664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
2128664281bSPaulo Zanoni 	}
2138664281bSPaulo Zanoni 
2148664281bSPaulo Zanoni 	POSTING_READ(SDEIMR);
2158664281bSPaulo Zanoni }
2168664281bSPaulo Zanoni 
2178664281bSPaulo Zanoni /**
2188664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
2198664281bSPaulo Zanoni  * @dev: drm device
2208664281bSPaulo Zanoni  * @pipe: pipe
2218664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
2228664281bSPaulo Zanoni  *
2238664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
2248664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
2258664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
2268664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
2278664281bSPaulo Zanoni  * bit for all the pipes.
2288664281bSPaulo Zanoni  *
2298664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
2308664281bSPaulo Zanoni  */
2318664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
2328664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
2338664281bSPaulo Zanoni {
2348664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2358664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2368664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2378664281bSPaulo Zanoni 	unsigned long flags;
2388664281bSPaulo Zanoni 	bool ret;
2398664281bSPaulo Zanoni 
2408664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
2418664281bSPaulo Zanoni 
2428664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 	if (enable == ret)
2458664281bSPaulo Zanoni 		goto done;
2468664281bSPaulo Zanoni 
2478664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
2488664281bSPaulo Zanoni 
2498664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
2508664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
2518664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
2528664281bSPaulo Zanoni 		ivybridge_set_fifo_underrun_reporting(dev, enable);
2538664281bSPaulo Zanoni 
2548664281bSPaulo Zanoni done:
2558664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
2568664281bSPaulo Zanoni 	return ret;
2578664281bSPaulo Zanoni }
2588664281bSPaulo Zanoni 
2598664281bSPaulo Zanoni /**
2608664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
2618664281bSPaulo Zanoni  * @dev: drm device
2628664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
2638664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
2648664281bSPaulo Zanoni  *
2658664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
2668664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
2678664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
2688664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
2698664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
2708664281bSPaulo Zanoni  *
2718664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
2728664281bSPaulo Zanoni  */
2738664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
2748664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
2758664281bSPaulo Zanoni 					   bool enable)
2768664281bSPaulo Zanoni {
2778664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2788664281bSPaulo Zanoni 	enum pipe p;
2798664281bSPaulo Zanoni 	struct drm_crtc *crtc;
2808664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc;
2818664281bSPaulo Zanoni 	unsigned long flags;
2828664281bSPaulo Zanoni 	bool ret;
2838664281bSPaulo Zanoni 
2848664281bSPaulo Zanoni 	if (HAS_PCH_LPT(dev)) {
2858664281bSPaulo Zanoni 		crtc = NULL;
2868664281bSPaulo Zanoni 		for_each_pipe(p) {
2878664281bSPaulo Zanoni 			struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
2888664281bSPaulo Zanoni 			if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
2898664281bSPaulo Zanoni 				crtc = c;
2908664281bSPaulo Zanoni 				break;
2918664281bSPaulo Zanoni 			}
2928664281bSPaulo Zanoni 		}
2938664281bSPaulo Zanoni 		if (!crtc) {
2948664281bSPaulo Zanoni 			DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
2958664281bSPaulo Zanoni 			return false;
2968664281bSPaulo Zanoni 		}
2978664281bSPaulo Zanoni 	} else {
2988664281bSPaulo Zanoni 		crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
2998664281bSPaulo Zanoni 	}
3008664281bSPaulo Zanoni 	intel_crtc = to_intel_crtc(crtc);
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3038664281bSPaulo Zanoni 
3048664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	if (enable == ret)
3078664281bSPaulo Zanoni 		goto done;
3088664281bSPaulo Zanoni 
3098664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
3108664281bSPaulo Zanoni 
3118664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
3128664281bSPaulo Zanoni 		ibx_set_fifo_underrun_reporting(intel_crtc, enable);
3138664281bSPaulo Zanoni 	else
3148664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
3158664281bSPaulo Zanoni 
3168664281bSPaulo Zanoni done:
3178664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3188664281bSPaulo Zanoni 	return ret;
3198664281bSPaulo Zanoni }
3208664281bSPaulo Zanoni 
3218664281bSPaulo Zanoni 
3227c463586SKeith Packard void
3237c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3247c463586SKeith Packard {
3259db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
32646c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3277c463586SKeith Packard 
32846c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
32946c06a30SVille Syrjälä 		return;
33046c06a30SVille Syrjälä 
3317c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
33246c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
33346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3343143a2bfSChris Wilson 	POSTING_READ(reg);
3357c463586SKeith Packard }
3367c463586SKeith Packard 
3377c463586SKeith Packard void
3387c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3397c463586SKeith Packard {
3409db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
34146c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3427c463586SKeith Packard 
34346c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
34446c06a30SVille Syrjälä 		return;
34546c06a30SVille Syrjälä 
34646c06a30SVille Syrjälä 	pipestat &= ~mask;
34746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3483143a2bfSChris Wilson 	POSTING_READ(reg);
3497c463586SKeith Packard }
3507c463586SKeith Packard 
351c0e09200SDave Airlie /**
352f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
35301c66889SZhao Yakui  */
354f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
35501c66889SZhao Yakui {
3561ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
3571ec14ad3SChris Wilson 	unsigned long irqflags;
3581ec14ad3SChris Wilson 
359f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
360f49e38ddSJani Nikula 		return;
361f49e38ddSJani Nikula 
3621ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
36301c66889SZhao Yakui 
364f898780bSJani Nikula 	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
365a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
366f898780bSJani Nikula 		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
3671ec14ad3SChris Wilson 
3681ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
36901c66889SZhao Yakui }
37001c66889SZhao Yakui 
37101c66889SZhao Yakui /**
3720a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
3730a3e67a4SJesse Barnes  * @dev: DRM device
3740a3e67a4SJesse Barnes  * @pipe: pipe to check
3750a3e67a4SJesse Barnes  *
3760a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
3770a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
3780a3e67a4SJesse Barnes  * before reading such registers if unsure.
3790a3e67a4SJesse Barnes  */
3800a3e67a4SJesse Barnes static int
3810a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
3820a3e67a4SJesse Barnes {
3830a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
384702e7a56SPaulo Zanoni 
385a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
386a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
387a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
388a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
38971f8ba6bSPaulo Zanoni 
390a01025afSDaniel Vetter 		return intel_crtc->active;
391a01025afSDaniel Vetter 	} else {
392a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
393a01025afSDaniel Vetter 	}
3940a3e67a4SJesse Barnes }
3950a3e67a4SJesse Barnes 
39642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
39742f52ef8SKeith Packard  * we use as a pipe index
39842f52ef8SKeith Packard  */
399f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
4000a3e67a4SJesse Barnes {
4010a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4020a3e67a4SJesse Barnes 	unsigned long high_frame;
4030a3e67a4SJesse Barnes 	unsigned long low_frame;
4045eddb70bSChris Wilson 	u32 high1, high2, low;
4050a3e67a4SJesse Barnes 
4060a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
40744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4089db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
4090a3e67a4SJesse Barnes 		return 0;
4100a3e67a4SJesse Barnes 	}
4110a3e67a4SJesse Barnes 
4129db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
4139db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
4145eddb70bSChris Wilson 
4150a3e67a4SJesse Barnes 	/*
4160a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
4170a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
4180a3e67a4SJesse Barnes 	 * register.
4190a3e67a4SJesse Barnes 	 */
4200a3e67a4SJesse Barnes 	do {
4215eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4225eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
4235eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4240a3e67a4SJesse Barnes 	} while (high1 != high2);
4250a3e67a4SJesse Barnes 
4265eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
4275eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
4285eddb70bSChris Wilson 	return (high1 << 8) | low;
4290a3e67a4SJesse Barnes }
4300a3e67a4SJesse Barnes 
431f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
4329880b7a5SJesse Barnes {
4339880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4349db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
4359880b7a5SJesse Barnes 
4369880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
43744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4389db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
4399880b7a5SJesse Barnes 		return 0;
4409880b7a5SJesse Barnes 	}
4419880b7a5SJesse Barnes 
4429880b7a5SJesse Barnes 	return I915_READ(reg);
4439880b7a5SJesse Barnes }
4449880b7a5SJesse Barnes 
445f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
4460af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
4470af7e4dfSMario Kleiner {
4480af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4490af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
4500af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
4510af7e4dfSMario Kleiner 	bool in_vbl = true;
4520af7e4dfSMario Kleiner 	int ret = 0;
453fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
454fe2b8f9dSPaulo Zanoni 								      pipe);
4550af7e4dfSMario Kleiner 
4560af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
4570af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
4589db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
4590af7e4dfSMario Kleiner 		return 0;
4600af7e4dfSMario Kleiner 	}
4610af7e4dfSMario Kleiner 
4620af7e4dfSMario Kleiner 	/* Get vtotal. */
463fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
4640af7e4dfSMario Kleiner 
4650af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
4660af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
4670af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
4680af7e4dfSMario Kleiner 		 */
4690af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
4700af7e4dfSMario Kleiner 
4710af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
4720af7e4dfSMario Kleiner 		 * horizontal scanout position.
4730af7e4dfSMario Kleiner 		 */
4740af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
4750af7e4dfSMario Kleiner 		*hpos = 0;
4760af7e4dfSMario Kleiner 	} else {
4770af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
4780af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
4790af7e4dfSMario Kleiner 		 * scanout position.
4800af7e4dfSMario Kleiner 		 */
4810af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
4820af7e4dfSMario Kleiner 
483fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
4840af7e4dfSMario Kleiner 		*vpos = position / htotal;
4850af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
4860af7e4dfSMario Kleiner 	}
4870af7e4dfSMario Kleiner 
4880af7e4dfSMario Kleiner 	/* Query vblank area. */
489fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
4900af7e4dfSMario Kleiner 
4910af7e4dfSMario Kleiner 	/* Test position against vblank region. */
4920af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
4930af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
4940af7e4dfSMario Kleiner 
4950af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
4960af7e4dfSMario Kleiner 		in_vbl = false;
4970af7e4dfSMario Kleiner 
4980af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
4990af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
5000af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
5010af7e4dfSMario Kleiner 
5020af7e4dfSMario Kleiner 	/* Readouts valid? */
5030af7e4dfSMario Kleiner 	if (vbl > 0)
5040af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
5050af7e4dfSMario Kleiner 
5060af7e4dfSMario Kleiner 	/* In vblank? */
5070af7e4dfSMario Kleiner 	if (in_vbl)
5080af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
5090af7e4dfSMario Kleiner 
5100af7e4dfSMario Kleiner 	return ret;
5110af7e4dfSMario Kleiner }
5120af7e4dfSMario Kleiner 
513f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
5140af7e4dfSMario Kleiner 			      int *max_error,
5150af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
5160af7e4dfSMario Kleiner 			      unsigned flags)
5170af7e4dfSMario Kleiner {
5184041b853SChris Wilson 	struct drm_crtc *crtc;
5190af7e4dfSMario Kleiner 
5207eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
5214041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5220af7e4dfSMario Kleiner 		return -EINVAL;
5230af7e4dfSMario Kleiner 	}
5240af7e4dfSMario Kleiner 
5250af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
5264041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
5274041b853SChris Wilson 	if (crtc == NULL) {
5284041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5294041b853SChris Wilson 		return -EINVAL;
5304041b853SChris Wilson 	}
5314041b853SChris Wilson 
5324041b853SChris Wilson 	if (!crtc->enabled) {
5334041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
5344041b853SChris Wilson 		return -EBUSY;
5354041b853SChris Wilson 	}
5360af7e4dfSMario Kleiner 
5370af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
5384041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
5394041b853SChris Wilson 						     vblank_time, flags,
5404041b853SChris Wilson 						     crtc);
5410af7e4dfSMario Kleiner }
5420af7e4dfSMario Kleiner 
543321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
544321a1b30SEgbert Eich {
545321a1b30SEgbert Eich 	enum drm_connector_status old_status;
546321a1b30SEgbert Eich 
547321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
548321a1b30SEgbert Eich 	old_status = connector->status;
549321a1b30SEgbert Eich 
550321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
551321a1b30SEgbert Eich 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
552321a1b30SEgbert Eich 		      connector->base.id,
553321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
554321a1b30SEgbert Eich 		      old_status, connector->status);
555321a1b30SEgbert Eich 	return (old_status != connector->status);
556321a1b30SEgbert Eich }
557321a1b30SEgbert Eich 
5585ca58282SJesse Barnes /*
5595ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
5605ca58282SJesse Barnes  */
561ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
562ac4c16c5SEgbert Eich 
5635ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
5645ca58282SJesse Barnes {
5655ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5665ca58282SJesse Barnes 						    hotplug_work);
5675ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
568c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
569cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
570cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
571cd569aedSEgbert Eich 	struct drm_connector *connector;
572cd569aedSEgbert Eich 	unsigned long irqflags;
573cd569aedSEgbert Eich 	bool hpd_disabled = false;
574321a1b30SEgbert Eich 	bool changed = false;
575142e2398SEgbert Eich 	u32 hpd_event_bits;
5765ca58282SJesse Barnes 
57752d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
57852d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
57952d7ecedSDaniel Vetter 		return;
58052d7ecedSDaniel Vetter 
581a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
582e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
583e67189abSJesse Barnes 
584cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
585142e2398SEgbert Eich 
586142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
587142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
588cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
589cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
590cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
591cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
592cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
593cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
594cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
595cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
596cd569aedSEgbert Eich 				drm_get_connector_name(connector));
597cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
598cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
599cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
600cd569aedSEgbert Eich 			hpd_disabled = true;
601cd569aedSEgbert Eich 		}
602142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
603142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
604142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
605142e2398SEgbert Eich 		}
606cd569aedSEgbert Eich 	}
607cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
608cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
609cd569aedSEgbert Eich 	  * some connectors */
610ac4c16c5SEgbert Eich 	if (hpd_disabled) {
611cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
612ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
613ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
614ac4c16c5SEgbert Eich 	}
615cd569aedSEgbert Eich 
616cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
617cd569aedSEgbert Eich 
618321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
619321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
620321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
621321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
622cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
623cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
624321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
625321a1b30SEgbert Eich 				changed = true;
626321a1b30SEgbert Eich 		}
627321a1b30SEgbert Eich 	}
62840ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
62940ee3381SKeith Packard 
630321a1b30SEgbert Eich 	if (changed)
631321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
6325ca58282SJesse Barnes }
6335ca58282SJesse Barnes 
63473edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
635f97108d1SJesse Barnes {
636f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
637b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
6389270388eSDaniel Vetter 	u8 new_delay;
6399270388eSDaniel Vetter 	unsigned long flags;
6409270388eSDaniel Vetter 
6419270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
642f97108d1SJesse Barnes 
64373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
64473edd18fSDaniel Vetter 
64520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
6469270388eSDaniel Vetter 
6477648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
648b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
649b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
650f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
651f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
652f97108d1SJesse Barnes 
653f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
654b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
65520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
65620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
65720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
65820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
659b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
66020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
66120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
66220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
66320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
664f97108d1SJesse Barnes 	}
665f97108d1SJesse Barnes 
6667648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
66720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
668f97108d1SJesse Barnes 
6699270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
6709270388eSDaniel Vetter 
671f97108d1SJesse Barnes 	return;
672f97108d1SJesse Barnes }
673f97108d1SJesse Barnes 
674549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
675549f7365SChris Wilson 			struct intel_ring_buffer *ring)
676549f7365SChris Wilson {
677549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
6789862e600SChris Wilson 
679475553deSChris Wilson 	if (ring->obj == NULL)
680475553deSChris Wilson 		return;
681475553deSChris Wilson 
682b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
6839862e600SChris Wilson 
684549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
6853e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
68699584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
68799584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
688cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
6893e0dc6b0SBen Widawsky 	}
690549f7365SChris Wilson }
691549f7365SChris Wilson 
6924912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
6933b8d8d91SJesse Barnes {
6944912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
695c6a828d3SDaniel Vetter 						    rps.work);
6964912d041SBen Widawsky 	u32 pm_iir, pm_imr;
6977b9e0ae6SChris Wilson 	u8 new_delay;
6983b8d8d91SJesse Barnes 
699c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
700c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
701c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
7024912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
7034848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
7044848405cSBen Widawsky 	I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
705c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
7064912d041SBen Widawsky 
7074848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
7083b8d8d91SJesse Barnes 		return;
7093b8d8d91SJesse Barnes 
7104fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
7117b9e0ae6SChris Wilson 
7127b9e0ae6SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
713c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
7147b9e0ae6SChris Wilson 	else
715c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
7163b8d8d91SJesse Barnes 
71779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
71879249636SBen Widawsky 	 * interrupt
71979249636SBen Widawsky 	 */
72079249636SBen Widawsky 	if (!(new_delay > dev_priv->rps.max_delay ||
72179249636SBen Widawsky 	      new_delay < dev_priv->rps.min_delay)) {
7220a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev_priv->dev))
7230a073b84SJesse Barnes 			valleyview_set_rps(dev_priv->dev, new_delay);
7240a073b84SJesse Barnes 		else
7254912d041SBen Widawsky 			gen6_set_rps(dev_priv->dev, new_delay);
72679249636SBen Widawsky 	}
7273b8d8d91SJesse Barnes 
72852ceb908SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev)) {
72952ceb908SJesse Barnes 		/*
73052ceb908SJesse Barnes 		 * On VLV, when we enter RC6 we may not be at the minimum
73152ceb908SJesse Barnes 		 * voltage level, so arm a timer to check.  It should only
73252ceb908SJesse Barnes 		 * fire when there's activity or once after we've entered
73352ceb908SJesse Barnes 		 * RC6, and then won't be re-armed until the next RPS interrupt.
73452ceb908SJesse Barnes 		 */
73552ceb908SJesse Barnes 		mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
73652ceb908SJesse Barnes 				 msecs_to_jiffies(100));
73752ceb908SJesse Barnes 	}
73852ceb908SJesse Barnes 
7394fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
7403b8d8d91SJesse Barnes }
7413b8d8d91SJesse Barnes 
742e3689190SBen Widawsky 
743e3689190SBen Widawsky /**
744e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
745e3689190SBen Widawsky  * occurred.
746e3689190SBen Widawsky  * @work: workqueue struct
747e3689190SBen Widawsky  *
748e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
749e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
750e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
751e3689190SBen Widawsky  */
752e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
753e3689190SBen Widawsky {
754e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
755a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
756e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
757e3689190SBen Widawsky 	char *parity_event[5];
758e3689190SBen Widawsky 	uint32_t misccpctl;
759e3689190SBen Widawsky 	unsigned long flags;
760e3689190SBen Widawsky 
761e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
762e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
763e3689190SBen Widawsky 	 * any time we access those registers.
764e3689190SBen Widawsky 	 */
765e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
766e3689190SBen Widawsky 
767e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
768e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
769e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
770e3689190SBen Widawsky 
771e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
772e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
773e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
774e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
775e3689190SBen Widawsky 
776e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
777e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
778e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
779e3689190SBen Widawsky 
780e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
781e3689190SBen Widawsky 
782e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
783cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
784e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
785e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
786e3689190SBen Widawsky 
787e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
788e3689190SBen Widawsky 
789e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
790e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
791e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
792e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
793e3689190SBen Widawsky 	parity_event[4] = NULL;
794e3689190SBen Widawsky 
795e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
796e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
797e3689190SBen Widawsky 
798e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
799e3689190SBen Widawsky 		  row, bank, subbank);
800e3689190SBen Widawsky 
801e3689190SBen Widawsky 	kfree(parity_event[3]);
802e3689190SBen Widawsky 	kfree(parity_event[2]);
803e3689190SBen Widawsky 	kfree(parity_event[1]);
804e3689190SBen Widawsky }
805e3689190SBen Widawsky 
806d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
807e3689190SBen Widawsky {
808e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
809e3689190SBen Widawsky 	unsigned long flags;
810e3689190SBen Widawsky 
811e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
812e3689190SBen Widawsky 		return;
813e3689190SBen Widawsky 
814e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
815cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
816e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
817e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
818e3689190SBen Widawsky 
819a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
820e3689190SBen Widawsky }
821e3689190SBen Widawsky 
822e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
823e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
824e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
825e7b4c6b1SDaniel Vetter {
826e7b4c6b1SDaniel Vetter 
827cc609d5dSBen Widawsky 	if (gt_iir &
828cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
829e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
830cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
831e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
832cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
833e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
834e7b4c6b1SDaniel Vetter 
835cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
836cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
837cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
838e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
839e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
840e7b4c6b1SDaniel Vetter 	}
841e3689190SBen Widawsky 
842cc609d5dSBen Widawsky 	if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
843e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
844e7b4c6b1SDaniel Vetter }
845e7b4c6b1SDaniel Vetter 
846baf02a1fSBen Widawsky /* Legacy way of handling PM interrupts */
847fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
848fc6826d1SChris Wilson 				u32 pm_iir)
849fc6826d1SChris Wilson {
850fc6826d1SChris Wilson 	unsigned long flags;
851fc6826d1SChris Wilson 
852fc6826d1SChris Wilson 	/*
853fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
854fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
855fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
856c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
857fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
858fc6826d1SChris Wilson 	 *
859c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
860fc6826d1SChris Wilson 	 */
861fc6826d1SChris Wilson 
862c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
863c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
864c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
865fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
866c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
867fc6826d1SChris Wilson 
868c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
869fc6826d1SChris Wilson }
870fc6826d1SChris Wilson 
871b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
872b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
873b543fb04SEgbert Eich 
874cd569aedSEgbert Eich static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
875b543fb04SEgbert Eich 					    u32 hotplug_trigger,
876b543fb04SEgbert Eich 					    const u32 *hpd)
877b543fb04SEgbert Eich {
878b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
879b543fb04SEgbert Eich 	unsigned long irqflags;
880b543fb04SEgbert Eich 	int i;
881cd569aedSEgbert Eich 	bool ret = false;
882b543fb04SEgbert Eich 
883b543fb04SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
884b543fb04SEgbert Eich 
885b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
886821450c6SEgbert Eich 
887b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
888b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
889b543fb04SEgbert Eich 			continue;
890b543fb04SEgbert Eich 
891bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
892b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
893b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
894b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
895b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
896b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
897b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
898b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
899142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
900b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
901cd569aedSEgbert Eich 			ret = true;
902b543fb04SEgbert Eich 		} else {
903b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
904b543fb04SEgbert Eich 		}
905b543fb04SEgbert Eich 	}
906b543fb04SEgbert Eich 
907b543fb04SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
908cd569aedSEgbert Eich 
909cd569aedSEgbert Eich 	return ret;
910b543fb04SEgbert Eich }
911b543fb04SEgbert Eich 
912515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
913515ac2bbSDaniel Vetter {
91428c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
91528c70f16SDaniel Vetter 
91628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
917515ac2bbSDaniel Vetter }
918515ac2bbSDaniel Vetter 
919ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
920ce99c256SDaniel Vetter {
9219ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
9229ee32feaSDaniel Vetter 
9239ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
924ce99c256SDaniel Vetter }
925ce99c256SDaniel Vetter 
926baf02a1fSBen Widawsky /* Unlike gen6_queue_rps_work() from which this function is originally derived,
927baf02a1fSBen Widawsky  * we must be able to deal with other PM interrupts. This is complicated because
928baf02a1fSBen Widawsky  * of the way in which we use the masks to defer the RPS work (which for
929baf02a1fSBen Widawsky  * posterity is necessary because of forcewake).
930baf02a1fSBen Widawsky  */
931baf02a1fSBen Widawsky static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
932baf02a1fSBen Widawsky 			       u32 pm_iir)
933baf02a1fSBen Widawsky {
934baf02a1fSBen Widawsky 	unsigned long flags;
935baf02a1fSBen Widawsky 
936baf02a1fSBen Widawsky 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
9374848405cSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
938baf02a1fSBen Widawsky 	if (dev_priv->rps.pm_iir) {
939baf02a1fSBen Widawsky 		I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
940baf02a1fSBen Widawsky 		/* never want to mask useful interrupts. (also posting read) */
9414848405cSBen Widawsky 		WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
942baf02a1fSBen Widawsky 		/* TODO: if queue_work is slow, move it out of the spinlock */
943baf02a1fSBen Widawsky 		queue_work(dev_priv->wq, &dev_priv->rps.work);
944baf02a1fSBen Widawsky 	}
945baf02a1fSBen Widawsky 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
946baf02a1fSBen Widawsky 
947*12638c57SBen Widawsky 	if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
948*12638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
949*12638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
950*12638c57SBen Widawsky 
951*12638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
952*12638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
953*12638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
954*12638c57SBen Widawsky 		}
955*12638c57SBen Widawsky 	}
956baf02a1fSBen Widawsky }
957baf02a1fSBen Widawsky 
958ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
9597e231dbeSJesse Barnes {
9607e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
9617e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9627e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
9637e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
9647e231dbeSJesse Barnes 	unsigned long irqflags;
9657e231dbeSJesse Barnes 	int pipe;
9667e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
9677e231dbeSJesse Barnes 
9687e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
9697e231dbeSJesse Barnes 
9707e231dbeSJesse Barnes 	while (true) {
9717e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
9727e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
9737e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
9747e231dbeSJesse Barnes 
9757e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
9767e231dbeSJesse Barnes 			goto out;
9777e231dbeSJesse Barnes 
9787e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
9797e231dbeSJesse Barnes 
980e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
9817e231dbeSJesse Barnes 
9827e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
9837e231dbeSJesse Barnes 		for_each_pipe(pipe) {
9847e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
9857e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
9867e231dbeSJesse Barnes 
9877e231dbeSJesse Barnes 			/*
9887e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
9897e231dbeSJesse Barnes 			 */
9907e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
9917e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
9927e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
9937e231dbeSJesse Barnes 							 pipe_name(pipe));
9947e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
9957e231dbeSJesse Barnes 			}
9967e231dbeSJesse Barnes 		}
9977e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
9987e231dbeSJesse Barnes 
99931acc7f5SJesse Barnes 		for_each_pipe(pipe) {
100031acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
100131acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
100231acc7f5SJesse Barnes 
100331acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
100431acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
100531acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
100631acc7f5SJesse Barnes 			}
100731acc7f5SJesse Barnes 		}
100831acc7f5SJesse Barnes 
10097e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
10107e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
10117e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1012b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
10137e231dbeSJesse Barnes 
10147e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
10157e231dbeSJesse Barnes 					 hotplug_status);
1016b543fb04SEgbert Eich 			if (hotplug_trigger) {
1017cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
1018cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
10197e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
10207e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
1021b543fb04SEgbert Eich 			}
10227e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
10237e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
10247e231dbeSJesse Barnes 		}
10257e231dbeSJesse Barnes 
1026515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1027515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
10287e231dbeSJesse Barnes 
10294848405cSBen Widawsky 		if (pm_iir & GEN6_PM_RPS_EVENTS)
1030fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
10317e231dbeSJesse Barnes 
10327e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
10337e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
10347e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
10357e231dbeSJesse Barnes 	}
10367e231dbeSJesse Barnes 
10377e231dbeSJesse Barnes out:
10387e231dbeSJesse Barnes 	return ret;
10397e231dbeSJesse Barnes }
10407e231dbeSJesse Barnes 
104123e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1042776ad806SJesse Barnes {
1043776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
10449db4a9c7SJesse Barnes 	int pipe;
1045b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1046776ad806SJesse Barnes 
1047b543fb04SEgbert Eich 	if (hotplug_trigger) {
1048cd569aedSEgbert Eich 		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
1049cd569aedSEgbert Eich 			ibx_hpd_irq_setup(dev);
105076e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
1051b543fb04SEgbert Eich 	}
1052cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1053cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1054776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1055cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1056cfc33bf7SVille Syrjälä 				 port_name(port));
1057cfc33bf7SVille Syrjälä 	}
1058776ad806SJesse Barnes 
1059ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1060ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1061ce99c256SDaniel Vetter 
1062776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1063515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1064776ad806SJesse Barnes 
1065776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1066776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1067776ad806SJesse Barnes 
1068776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1069776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1070776ad806SJesse Barnes 
1071776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1072776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1073776ad806SJesse Barnes 
10749db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
10759db4a9c7SJesse Barnes 		for_each_pipe(pipe)
10769db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
10779db4a9c7SJesse Barnes 					 pipe_name(pipe),
10789db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1079776ad806SJesse Barnes 
1080776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1081776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1082776ad806SJesse Barnes 
1083776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1084776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1085776ad806SJesse Barnes 
1086776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
10878664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
10888664281bSPaulo Zanoni 							  false))
10898664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
10908664281bSPaulo Zanoni 
10918664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
10928664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
10938664281bSPaulo Zanoni 							  false))
10948664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
10958664281bSPaulo Zanoni }
10968664281bSPaulo Zanoni 
10978664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
10988664281bSPaulo Zanoni {
10998664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
11008664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
11018664281bSPaulo Zanoni 
1102de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1103de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1104de032bf4SPaulo Zanoni 
11058664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
11068664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
11078664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
11088664281bSPaulo Zanoni 
11098664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
11108664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
11118664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
11128664281bSPaulo Zanoni 
11138664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
11148664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
11158664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
11168664281bSPaulo Zanoni 
11178664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
11188664281bSPaulo Zanoni }
11198664281bSPaulo Zanoni 
11208664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
11218664281bSPaulo Zanoni {
11228664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
11238664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
11248664281bSPaulo Zanoni 
1125de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1126de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1127de032bf4SPaulo Zanoni 
11288664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
11298664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
11308664281bSPaulo Zanoni 							  false))
11318664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
11328664281bSPaulo Zanoni 
11338664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
11348664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
11358664281bSPaulo Zanoni 							  false))
11368664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
11378664281bSPaulo Zanoni 
11388664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
11398664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
11408664281bSPaulo Zanoni 							  false))
11418664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
11428664281bSPaulo Zanoni 
11438664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1144776ad806SJesse Barnes }
1145776ad806SJesse Barnes 
114623e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
114723e81d69SAdam Jackson {
114823e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
114923e81d69SAdam Jackson 	int pipe;
1150b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
115123e81d69SAdam Jackson 
1152b543fb04SEgbert Eich 	if (hotplug_trigger) {
1153cd569aedSEgbert Eich 		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
1154cd569aedSEgbert Eich 			ibx_hpd_irq_setup(dev);
115576e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
1156b543fb04SEgbert Eich 	}
1157cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1158cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
115923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1160cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1161cfc33bf7SVille Syrjälä 				 port_name(port));
1162cfc33bf7SVille Syrjälä 	}
116323e81d69SAdam Jackson 
116423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1165ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
116623e81d69SAdam Jackson 
116723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1168515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
116923e81d69SAdam Jackson 
117023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
117123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
117223e81d69SAdam Jackson 
117323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
117423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
117523e81d69SAdam Jackson 
117623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
117723e81d69SAdam Jackson 		for_each_pipe(pipe)
117823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
117923e81d69SAdam Jackson 					 pipe_name(pipe),
118023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
11818664281bSPaulo Zanoni 
11828664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
11838664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
118423e81d69SAdam Jackson }
118523e81d69SAdam Jackson 
1186ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
1187b1f14ad0SJesse Barnes {
1188b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1189b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1190ab5c608bSBen Widawsky 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
11910e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
11920e43406bSChris Wilson 	int i;
1193b1f14ad0SJesse Barnes 
1194b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1195b1f14ad0SJesse Barnes 
11968664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
11978664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
11988664281bSPaulo Zanoni 	if (IS_HASWELL(dev) &&
11998664281bSPaulo Zanoni 	    (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
12008664281bSPaulo Zanoni 		DRM_ERROR("Unclaimed register before interrupt\n");
12018664281bSPaulo Zanoni 		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
12028664281bSPaulo Zanoni 	}
12038664281bSPaulo Zanoni 
1204b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1205b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1206b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
12070e43406bSChris Wilson 
120844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
120944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
121044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
121144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
121244498aeaSPaulo Zanoni 	 * due to its back queue). */
1213ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
121444498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
121544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
121644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1217ab5c608bSBen Widawsky 	}
121844498aeaSPaulo Zanoni 
12198664281bSPaulo Zanoni 	/* On Haswell, also mask ERR_INT because we don't want to risk
12208664281bSPaulo Zanoni 	 * generating "unclaimed register" interrupts from inside the interrupt
12218664281bSPaulo Zanoni 	 * handler. */
12228664281bSPaulo Zanoni 	if (IS_HASWELL(dev))
12238664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
12248664281bSPaulo Zanoni 
12250e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
12260e43406bSChris Wilson 	if (gt_iir) {
12270e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
12280e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
12290e43406bSChris Wilson 		ret = IRQ_HANDLED;
12300e43406bSChris Wilson 	}
1231b1f14ad0SJesse Barnes 
1232b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
12330e43406bSChris Wilson 	if (de_iir) {
12348664281bSPaulo Zanoni 		if (de_iir & DE_ERR_INT_IVB)
12358664281bSPaulo Zanoni 			ivb_err_int_handler(dev);
12368664281bSPaulo Zanoni 
1237ce99c256SDaniel Vetter 		if (de_iir & DE_AUX_CHANNEL_A_IVB)
1238ce99c256SDaniel Vetter 			dp_aux_irq_handler(dev);
1239ce99c256SDaniel Vetter 
1240b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
124181a07809SJani Nikula 			intel_opregion_asle_intr(dev);
1242b1f14ad0SJesse Barnes 
12430e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
124474d44445SDaniel Vetter 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
124574d44445SDaniel Vetter 				drm_handle_vblank(dev, i);
12460e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
12470e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
12480e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
1249b1f14ad0SJesse Barnes 			}
1250b1f14ad0SJesse Barnes 		}
1251b1f14ad0SJesse Barnes 
1252b1f14ad0SJesse Barnes 		/* check event from PCH */
1253ab5c608bSBen Widawsky 		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
12540e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
12550e43406bSChris Wilson 
125623e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
12570e43406bSChris Wilson 
12580e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
12590e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
1260b1f14ad0SJesse Barnes 		}
1261b1f14ad0SJesse Barnes 
12620e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
12630e43406bSChris Wilson 		ret = IRQ_HANDLED;
12640e43406bSChris Wilson 	}
12650e43406bSChris Wilson 
12660e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
12670e43406bSChris Wilson 	if (pm_iir) {
1268baf02a1fSBen Widawsky 		if (IS_HASWELL(dev))
1269baf02a1fSBen Widawsky 			hsw_pm_irq_handler(dev_priv, pm_iir);
12704848405cSBen Widawsky 		else if (pm_iir & GEN6_PM_RPS_EVENTS)
1271fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
1272b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
12730e43406bSChris Wilson 		ret = IRQ_HANDLED;
12740e43406bSChris Wilson 	}
1275b1f14ad0SJesse Barnes 
12768664281bSPaulo Zanoni 	if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
12778664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
12788664281bSPaulo Zanoni 
1279b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1280b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1281ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
128244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
128344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1284ab5c608bSBen Widawsky 	}
1285b1f14ad0SJesse Barnes 
1286b1f14ad0SJesse Barnes 	return ret;
1287b1f14ad0SJesse Barnes }
1288b1f14ad0SJesse Barnes 
1289e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
1290e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1291e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1292e7b4c6b1SDaniel Vetter {
1293cc609d5dSBen Widawsky 	if (gt_iir &
1294cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1295e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1296cc609d5dSBen Widawsky 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1297e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1298e7b4c6b1SDaniel Vetter }
1299e7b4c6b1SDaniel Vetter 
1300ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1301036a4a7dSZhenyu Wang {
13024697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1303036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1304036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
130544498aeaSPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
1306881f47b6SXiang, Haihao 
13074697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
13084697995bSJesse Barnes 
13092d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
13102d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
13112d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
13123143a2bfSChris Wilson 	POSTING_READ(DEIER);
13132d109a84SZou, Nanhai 
131444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
131544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
131644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
131744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
131844498aeaSPaulo Zanoni 	 * due to its back queue). */
131944498aeaSPaulo Zanoni 	sde_ier = I915_READ(SDEIER);
132044498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, 0);
132144498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
132244498aeaSPaulo Zanoni 
1323036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
1324036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
13253b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
1326036a4a7dSZhenyu Wang 
1327acd15b6cSDaniel Vetter 	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
1328c7c85101SZou Nan hai 		goto done;
1329036a4a7dSZhenyu Wang 
1330036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
1331036a4a7dSZhenyu Wang 
1332e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
1333e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1334e7b4c6b1SDaniel Vetter 	else
1335e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1336036a4a7dSZhenyu Wang 
1337ce99c256SDaniel Vetter 	if (de_iir & DE_AUX_CHANNEL_A)
1338ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1339ce99c256SDaniel Vetter 
134001c66889SZhao Yakui 	if (de_iir & DE_GSE)
134181a07809SJani Nikula 		intel_opregion_asle_intr(dev);
134201c66889SZhao Yakui 
134374d44445SDaniel Vetter 	if (de_iir & DE_PIPEA_VBLANK)
134474d44445SDaniel Vetter 		drm_handle_vblank(dev, 0);
134574d44445SDaniel Vetter 
134674d44445SDaniel Vetter 	if (de_iir & DE_PIPEB_VBLANK)
134774d44445SDaniel Vetter 		drm_handle_vblank(dev, 1);
134874d44445SDaniel Vetter 
1349de032bf4SPaulo Zanoni 	if (de_iir & DE_POISON)
1350de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1351de032bf4SPaulo Zanoni 
13528664281bSPaulo Zanoni 	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
13538664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
13548664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
13558664281bSPaulo Zanoni 
13568664281bSPaulo Zanoni 	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
13578664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
13588664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
13598664281bSPaulo Zanoni 
1360f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
1361013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
13622bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
1363013d5aa2SJesse Barnes 	}
1364013d5aa2SJesse Barnes 
1365f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
1366f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
13672bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
1368013d5aa2SJesse Barnes 	}
1369c062df61SLi Peng 
1370c650156aSZhenyu Wang 	/* check event from PCH */
1371776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
1372acd15b6cSDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
1373acd15b6cSDaniel Vetter 
137423e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
137523e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
137623e81d69SAdam Jackson 		else
137723e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
1378acd15b6cSDaniel Vetter 
1379acd15b6cSDaniel Vetter 		/* should clear PCH hotplug event before clear CPU irq */
1380acd15b6cSDaniel Vetter 		I915_WRITE(SDEIIR, pch_iir);
1381776ad806SJesse Barnes 	}
1382c650156aSZhenyu Wang 
138373edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
138473edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
1385f97108d1SJesse Barnes 
13864848405cSBen Widawsky 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
1387fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
13883b8d8d91SJesse Barnes 
1389c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
1390c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
13914912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
1392036a4a7dSZhenyu Wang 
1393c7c85101SZou Nan hai done:
13942d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
13953143a2bfSChris Wilson 	POSTING_READ(DEIER);
139644498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, sde_ier);
139744498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
13982d109a84SZou, Nanhai 
1399036a4a7dSZhenyu Wang 	return ret;
1400036a4a7dSZhenyu Wang }
1401036a4a7dSZhenyu Wang 
14028a905236SJesse Barnes /**
14038a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
14048a905236SJesse Barnes  * @work: work struct
14058a905236SJesse Barnes  *
14068a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
14078a905236SJesse Barnes  * was detected.
14088a905236SJesse Barnes  */
14098a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
14108a905236SJesse Barnes {
14111f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
14121f83fee0SDaniel Vetter 						    work);
14131f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
14141f83fee0SDaniel Vetter 						    gpu_error);
14158a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1416f69061beSDaniel Vetter 	struct intel_ring_buffer *ring;
1417f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
1418f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
1419f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
1420f69061beSDaniel Vetter 	int i, ret;
14218a905236SJesse Barnes 
1422f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
14238a905236SJesse Barnes 
14247db0ba24SDaniel Vetter 	/*
14257db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
14267db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
14277db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
14287db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
14297db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
14307db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
14317db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
14327db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
14337db0ba24SDaniel Vetter 	 */
14347db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
143544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
14367db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
14377db0ba24SDaniel Vetter 				   reset_event);
14381f83fee0SDaniel Vetter 
1439f69061beSDaniel Vetter 		ret = i915_reset(dev);
1440f69061beSDaniel Vetter 
1441f69061beSDaniel Vetter 		if (ret == 0) {
1442f69061beSDaniel Vetter 			/*
1443f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1444f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1445f69061beSDaniel Vetter 			 * complete.
1446f69061beSDaniel Vetter 			 *
1447f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1448f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1449f69061beSDaniel Vetter 			 * updates before
1450f69061beSDaniel Vetter 			 * the counter increment.
1451f69061beSDaniel Vetter 			 */
1452f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1453f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1454f69061beSDaniel Vetter 
1455f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1456f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
14571f83fee0SDaniel Vetter 		} else {
14581f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1459f316a42cSBen Gamari 		}
14601f83fee0SDaniel Vetter 
1461f69061beSDaniel Vetter 		for_each_ring(ring, dev_priv, i)
1462f69061beSDaniel Vetter 			wake_up_all(&ring->irq_queue);
1463f69061beSDaniel Vetter 
146496a02917SVille Syrjälä 		intel_display_handle_reset(dev);
146596a02917SVille Syrjälä 
14661f83fee0SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
1467f316a42cSBen Gamari 	}
14688a905236SJesse Barnes }
14698a905236SJesse Barnes 
147085f9e50dSDaniel Vetter /* NB: please notice the memset */
147185f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
147285f9e50dSDaniel Vetter 				    uint32_t *instdone)
147385f9e50dSDaniel Vetter {
147485f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
147585f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
147685f9e50dSDaniel Vetter 
147785f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
147885f9e50dSDaniel Vetter 	case 2:
147985f9e50dSDaniel Vetter 	case 3:
148085f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
148185f9e50dSDaniel Vetter 		break;
148285f9e50dSDaniel Vetter 	case 4:
148385f9e50dSDaniel Vetter 	case 5:
148485f9e50dSDaniel Vetter 	case 6:
148585f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
148685f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
148785f9e50dSDaniel Vetter 		break;
148885f9e50dSDaniel Vetter 	default:
148985f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
149085f9e50dSDaniel Vetter 	case 7:
149185f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
149285f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
149385f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
149485f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
149585f9e50dSDaniel Vetter 		break;
149685f9e50dSDaniel Vetter 	}
149785f9e50dSDaniel Vetter }
149885f9e50dSDaniel Vetter 
14993bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
15009df30794SChris Wilson static struct drm_i915_error_object *
1501d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1502d0d045e8SBen Widawsky 			       struct drm_i915_gem_object *src,
1503d0d045e8SBen Widawsky 			       const int num_pages)
15049df30794SChris Wilson {
15059df30794SChris Wilson 	struct drm_i915_error_object *dst;
1506d0d045e8SBen Widawsky 	int i;
1507e56660ddSChris Wilson 	u32 reloc_offset;
15089df30794SChris Wilson 
150905394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
15109df30794SChris Wilson 		return NULL;
15119df30794SChris Wilson 
1512d0d045e8SBen Widawsky 	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
15139df30794SChris Wilson 	if (dst == NULL)
15149df30794SChris Wilson 		return NULL;
15159df30794SChris Wilson 
151605394f39SChris Wilson 	reloc_offset = src->gtt_offset;
1517d0d045e8SBen Widawsky 	for (i = 0; i < num_pages; i++) {
1518788885aeSAndrew Morton 		unsigned long flags;
1519e56660ddSChris Wilson 		void *d;
1520788885aeSAndrew Morton 
1521e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
15229df30794SChris Wilson 		if (d == NULL)
15239df30794SChris Wilson 			goto unwind;
1524e56660ddSChris Wilson 
1525788885aeSAndrew Morton 		local_irq_save(flags);
15265d4545aeSBen Widawsky 		if (reloc_offset < dev_priv->gtt.mappable_end &&
152774898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
1528172975aaSChris Wilson 			void __iomem *s;
1529172975aaSChris Wilson 
1530172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
1531172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
1532172975aaSChris Wilson 			 * captures what the GPU read.
1533172975aaSChris Wilson 			 */
1534172975aaSChris Wilson 
15355d4545aeSBen Widawsky 			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
15363e4d3af5SPeter Zijlstra 						     reloc_offset);
1537e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
15383e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
1539960e3564SChris Wilson 		} else if (src->stolen) {
1540960e3564SChris Wilson 			unsigned long offset;
1541960e3564SChris Wilson 
1542960e3564SChris Wilson 			offset = dev_priv->mm.stolen_base;
1543960e3564SChris Wilson 			offset += src->stolen->start;
1544960e3564SChris Wilson 			offset += i << PAGE_SHIFT;
1545960e3564SChris Wilson 
15461a240d4dSDaniel Vetter 			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1547172975aaSChris Wilson 		} else {
15489da3da66SChris Wilson 			struct page *page;
1549172975aaSChris Wilson 			void *s;
1550172975aaSChris Wilson 
15519da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
1552172975aaSChris Wilson 
15539da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
15549da3da66SChris Wilson 
15559da3da66SChris Wilson 			s = kmap_atomic(page);
1556172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
1557172975aaSChris Wilson 			kunmap_atomic(s);
1558172975aaSChris Wilson 
15599da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
1560172975aaSChris Wilson 		}
1561788885aeSAndrew Morton 		local_irq_restore(flags);
1562e56660ddSChris Wilson 
15639da3da66SChris Wilson 		dst->pages[i] = d;
1564e56660ddSChris Wilson 
1565e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
15669df30794SChris Wilson 	}
1567d0d045e8SBen Widawsky 	dst->page_count = num_pages;
156805394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
15699df30794SChris Wilson 
15709df30794SChris Wilson 	return dst;
15719df30794SChris Wilson 
15729df30794SChris Wilson unwind:
15739da3da66SChris Wilson 	while (i--)
15749da3da66SChris Wilson 		kfree(dst->pages[i]);
15759df30794SChris Wilson 	kfree(dst);
15769df30794SChris Wilson 	return NULL;
15779df30794SChris Wilson }
1578d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \
1579d0d045e8SBen Widawsky 	i915_error_object_create_sized((dev_priv), (src), \
1580d0d045e8SBen Widawsky 				       (src)->base.size>>PAGE_SHIFT)
15819df30794SChris Wilson 
15829df30794SChris Wilson static void
15839df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
15849df30794SChris Wilson {
15859df30794SChris Wilson 	int page;
15869df30794SChris Wilson 
15879df30794SChris Wilson 	if (obj == NULL)
15889df30794SChris Wilson 		return;
15899df30794SChris Wilson 
15909df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
15919df30794SChris Wilson 		kfree(obj->pages[page]);
15929df30794SChris Wilson 
15939df30794SChris Wilson 	kfree(obj);
15949df30794SChris Wilson }
15959df30794SChris Wilson 
1596742cbee8SDaniel Vetter void
1597742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
15989df30794SChris Wilson {
1599742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
1600742cbee8SDaniel Vetter 							  typeof(*error), ref);
1601e2f973d5SChris Wilson 	int i;
1602e2f973d5SChris Wilson 
160352d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
160452d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
160552d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
16067ed73da0SBen Widawsky 		i915_error_object_free(error->ring[i].ctx);
160752d39a21SChris Wilson 		kfree(error->ring[i].requests);
160852d39a21SChris Wilson 	}
1609e2f973d5SChris Wilson 
16109df30794SChris Wilson 	kfree(error->active_bo);
16116ef3d427SChris Wilson 	kfree(error->overlay);
16127ed73da0SBen Widawsky 	kfree(error->display);
16139df30794SChris Wilson 	kfree(error);
16149df30794SChris Wilson }
16151b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
16161b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
1617c724e8a9SChris Wilson {
1618c724e8a9SChris Wilson 	err->size = obj->base.size;
1619c724e8a9SChris Wilson 	err->name = obj->base.name;
16200201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
16210201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
1622c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
1623c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
1624c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1625c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1626c724e8a9SChris Wilson 	err->pinned = 0;
1627c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1628c724e8a9SChris Wilson 		err->pinned = 1;
1629c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1630c724e8a9SChris Wilson 		err->pinned = -1;
1631c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1632c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1633c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
163496154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
163593dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
16361b50247aSChris Wilson }
1637c724e8a9SChris Wilson 
16381b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
16391b50247aSChris Wilson 			     int count, struct list_head *head)
16401b50247aSChris Wilson {
16411b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
16421b50247aSChris Wilson 	int i = 0;
16431b50247aSChris Wilson 
16441b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
16451b50247aSChris Wilson 		capture_bo(err++, obj);
1646c724e8a9SChris Wilson 		if (++i == count)
1647c724e8a9SChris Wilson 			break;
16481b50247aSChris Wilson 	}
1649c724e8a9SChris Wilson 
16501b50247aSChris Wilson 	return i;
16511b50247aSChris Wilson }
16521b50247aSChris Wilson 
16531b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
16541b50247aSChris Wilson 			     int count, struct list_head *head)
16551b50247aSChris Wilson {
16561b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
16571b50247aSChris Wilson 	int i = 0;
16581b50247aSChris Wilson 
16591b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
16601b50247aSChris Wilson 		if (obj->pin_count == 0)
16611b50247aSChris Wilson 			continue;
16621b50247aSChris Wilson 
16631b50247aSChris Wilson 		capture_bo(err++, obj);
16641b50247aSChris Wilson 		if (++i == count)
16651b50247aSChris Wilson 			break;
1666c724e8a9SChris Wilson 	}
1667c724e8a9SChris Wilson 
1668c724e8a9SChris Wilson 	return i;
1669c724e8a9SChris Wilson }
1670c724e8a9SChris Wilson 
1671748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1672748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1673748ebc60SChris Wilson {
1674748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1675748ebc60SChris Wilson 	int i;
1676748ebc60SChris Wilson 
1677748ebc60SChris Wilson 	/* Fences */
1678748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1679775d17b6SDaniel Vetter 	case 7:
1680748ebc60SChris Wilson 	case 6:
168142b5aeabSVille Syrjälä 		for (i = 0; i < dev_priv->num_fence_regs; i++)
1682748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1683748ebc60SChris Wilson 		break;
1684748ebc60SChris Wilson 	case 5:
1685748ebc60SChris Wilson 	case 4:
1686748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1687748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1688748ebc60SChris Wilson 		break;
1689748ebc60SChris Wilson 	case 3:
1690748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1691748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1692748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1693748ebc60SChris Wilson 	case 2:
1694748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1695748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1696748ebc60SChris Wilson 		break;
1697748ebc60SChris Wilson 
16987dbf9d6eSBen Widawsky 	default:
16997dbf9d6eSBen Widawsky 		BUG();
1700748ebc60SChris Wilson 	}
1701748ebc60SChris Wilson }
1702748ebc60SChris Wilson 
1703bcfb2e28SChris Wilson static struct drm_i915_error_object *
1704bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1705bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1706bcfb2e28SChris Wilson {
1707bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1708bcfb2e28SChris Wilson 	u32 seqno;
1709bcfb2e28SChris Wilson 
1710bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1711bcfb2e28SChris Wilson 		return NULL;
1712bcfb2e28SChris Wilson 
1713b45305fcSDaniel Vetter 	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1714b45305fcSDaniel Vetter 		u32 acthd = I915_READ(ACTHD);
1715b45305fcSDaniel Vetter 
1716b45305fcSDaniel Vetter 		if (WARN_ON(ring->id != RCS))
1717b45305fcSDaniel Vetter 			return NULL;
1718b45305fcSDaniel Vetter 
1719b45305fcSDaniel Vetter 		obj = ring->private;
1720b45305fcSDaniel Vetter 		if (acthd >= obj->gtt_offset &&
1721b45305fcSDaniel Vetter 		    acthd < obj->gtt_offset + obj->base.size)
1722b45305fcSDaniel Vetter 			return i915_error_object_create(dev_priv, obj);
1723b45305fcSDaniel Vetter 	}
1724b45305fcSDaniel Vetter 
1725b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1726bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1727bcfb2e28SChris Wilson 		if (obj->ring != ring)
1728bcfb2e28SChris Wilson 			continue;
1729bcfb2e28SChris Wilson 
17300201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1731bcfb2e28SChris Wilson 			continue;
1732bcfb2e28SChris Wilson 
1733bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1734bcfb2e28SChris Wilson 			continue;
1735bcfb2e28SChris Wilson 
1736bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1737bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1738bcfb2e28SChris Wilson 		 */
1739bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1740bcfb2e28SChris Wilson 	}
1741bcfb2e28SChris Wilson 
1742bcfb2e28SChris Wilson 	return NULL;
1743bcfb2e28SChris Wilson }
1744bcfb2e28SChris Wilson 
1745d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1746d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1747d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1748d27b1e0eSDaniel Vetter {
1749d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1750d27b1e0eSDaniel Vetter 
175133f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
175212f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
175333f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
17547e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
17557e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
17567e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
17577e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
1758df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1759df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
176033f3f518SDaniel Vetter 	}
1761c1cd90edSDaniel Vetter 
1762d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
17639d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1764d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1765d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1766d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1767c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1768050ee91fSBen Widawsky 		if (ring->id == RCS)
1769d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1770d27b1e0eSDaniel Vetter 	} else {
17719d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1772d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1773d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1774d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1775d27b1e0eSDaniel Vetter 	}
1776d27b1e0eSDaniel Vetter 
17779574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1778c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1779b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1780d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1781c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1782c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
17830f3b6849SChris Wilson 	error->ctl[ring->id] = I915_READ_CTL(ring);
17847e3b8737SDaniel Vetter 
17857e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
17867e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1787d27b1e0eSDaniel Vetter }
1788d27b1e0eSDaniel Vetter 
17898c123e54SBen Widawsky 
17908c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
17918c123e54SBen Widawsky 					   struct drm_i915_error_state *error,
17928c123e54SBen Widawsky 					   struct drm_i915_error_ring *ering)
17938c123e54SBen Widawsky {
17948c123e54SBen Widawsky 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
17958c123e54SBen Widawsky 	struct drm_i915_gem_object *obj;
17968c123e54SBen Widawsky 
17978c123e54SBen Widawsky 	/* Currently render ring is the only HW context user */
17988c123e54SBen Widawsky 	if (ring->id != RCS || !error->ccid)
17998c123e54SBen Widawsky 		return;
18008c123e54SBen Widawsky 
18018c123e54SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
18028c123e54SBen Widawsky 		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
18038c123e54SBen Widawsky 			ering->ctx = i915_error_object_create_sized(dev_priv,
18048c123e54SBen Widawsky 								    obj, 1);
18058c123e54SBen Widawsky 		}
18068c123e54SBen Widawsky 	}
18078c123e54SBen Widawsky }
18088c123e54SBen Widawsky 
180952d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
181052d39a21SChris Wilson 				  struct drm_i915_error_state *error)
181152d39a21SChris Wilson {
181252d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1813b4519513SChris Wilson 	struct intel_ring_buffer *ring;
181452d39a21SChris Wilson 	struct drm_i915_gem_request *request;
181552d39a21SChris Wilson 	int i, count;
181652d39a21SChris Wilson 
1817b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
181852d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
181952d39a21SChris Wilson 
182052d39a21SChris Wilson 		error->ring[i].batchbuffer =
182152d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
182252d39a21SChris Wilson 
182352d39a21SChris Wilson 		error->ring[i].ringbuffer =
182452d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
182552d39a21SChris Wilson 
18268c123e54SBen Widawsky 
18278c123e54SBen Widawsky 		i915_gem_record_active_context(ring, error, &error->ring[i]);
18288c123e54SBen Widawsky 
182952d39a21SChris Wilson 		count = 0;
183052d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
183152d39a21SChris Wilson 			count++;
183252d39a21SChris Wilson 
183352d39a21SChris Wilson 		error->ring[i].num_requests = count;
183452d39a21SChris Wilson 		error->ring[i].requests =
183552d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
183652d39a21SChris Wilson 				GFP_ATOMIC);
183752d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
183852d39a21SChris Wilson 			error->ring[i].num_requests = 0;
183952d39a21SChris Wilson 			continue;
184052d39a21SChris Wilson 		}
184152d39a21SChris Wilson 
184252d39a21SChris Wilson 		count = 0;
184352d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
184452d39a21SChris Wilson 			struct drm_i915_error_request *erq;
184552d39a21SChris Wilson 
184652d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
184752d39a21SChris Wilson 			erq->seqno = request->seqno;
184852d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1849ee4f42b1SChris Wilson 			erq->tail = request->tail;
185052d39a21SChris Wilson 		}
185152d39a21SChris Wilson 	}
185252d39a21SChris Wilson }
185352d39a21SChris Wilson 
18548a905236SJesse Barnes /**
18558a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
18568a905236SJesse Barnes  * @dev: drm device
18578a905236SJesse Barnes  *
18588a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
18598a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
18608a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
18618a905236SJesse Barnes  * to pick up.
18628a905236SJesse Barnes  */
186363eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
186463eeaf38SJesse Barnes {
186563eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
186605394f39SChris Wilson 	struct drm_i915_gem_object *obj;
186763eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
186863eeaf38SJesse Barnes 	unsigned long flags;
18699db4a9c7SJesse Barnes 	int i, pipe;
187063eeaf38SJesse Barnes 
187199584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
187299584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
187399584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
18749df30794SChris Wilson 	if (error)
18759df30794SChris Wilson 		return;
187663eeaf38SJesse Barnes 
18779db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
187833f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
187963eeaf38SJesse Barnes 	if (!error) {
18809df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
18819df30794SChris Wilson 		return;
188263eeaf38SJesse Barnes 	}
188363eeaf38SJesse Barnes 
18842f86f191SBen Widawsky 	DRM_INFO("capturing error event; look for more information in "
18852f86f191SBen Widawsky 		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1886b6f7833bSChris Wilson 		 dev->primary->index);
18872fa772f3SChris Wilson 
1888742cbee8SDaniel Vetter 	kref_init(&error->ref);
188963eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
189063eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1891211816ecSBen Widawsky 	if (HAS_HW_CONTEXTS(dev))
1892b9a3906bSBen Widawsky 		error->ccid = I915_READ(CCID);
1893be998e2eSBen Widawsky 
1894be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1895be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1896be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1897be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1898be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1899be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1900be998e2eSBen Widawsky 	else
1901be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1902be998e2eSBen Widawsky 
19030f3b6849SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6)
19040f3b6849SChris Wilson 		error->derrmr = I915_READ(DERRMR);
19050f3b6849SChris Wilson 
19060f3b6849SChris Wilson 	if (IS_VALLEYVIEW(dev))
19070f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_VLV);
19080f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen >= 7)
19090f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_MT);
19100f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen == 6)
19110f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE);
19120f3b6849SChris Wilson 
19134f3308b9SPaulo Zanoni 	if (!HAS_PCH_SPLIT(dev))
19149db4a9c7SJesse Barnes 		for_each_pipe(pipe)
19159db4a9c7SJesse Barnes 			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1916d27b1e0eSDaniel Vetter 
191733f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1918f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
191933f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
192033f3f518SDaniel Vetter 	}
1921add354ddSChris Wilson 
192271e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
192371e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
192471e172e8SBen Widawsky 
1925050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1926050ee91fSBen Widawsky 
1927748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
192852d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
19299df30794SChris Wilson 
1930c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
19319df30794SChris Wilson 	error->active_bo = NULL;
1932c724e8a9SChris Wilson 	error->pinned_bo = NULL;
19339df30794SChris Wilson 
1934bcfb2e28SChris Wilson 	i = 0;
1935bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1936bcfb2e28SChris Wilson 		i++;
1937bcfb2e28SChris Wilson 	error->active_bo_count = i;
19386c085a72SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
19391b50247aSChris Wilson 		if (obj->pin_count)
1940bcfb2e28SChris Wilson 			i++;
1941bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1942c724e8a9SChris Wilson 
19438e934dbfSChris Wilson 	error->active_bo = NULL;
19448e934dbfSChris Wilson 	error->pinned_bo = NULL;
1945bcfb2e28SChris Wilson 	if (i) {
1946bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
19479df30794SChris Wilson 					   GFP_ATOMIC);
1948c724e8a9SChris Wilson 		if (error->active_bo)
1949c724e8a9SChris Wilson 			error->pinned_bo =
1950c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
19519df30794SChris Wilson 	}
1952c724e8a9SChris Wilson 
1953c724e8a9SChris Wilson 	if (error->active_bo)
1954c724e8a9SChris Wilson 		error->active_bo_count =
19551b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1956c724e8a9SChris Wilson 					  error->active_bo_count,
1957c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1958c724e8a9SChris Wilson 
1959c724e8a9SChris Wilson 	if (error->pinned_bo)
1960c724e8a9SChris Wilson 		error->pinned_bo_count =
19611b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1962c724e8a9SChris Wilson 					  error->pinned_bo_count,
19636c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
196463eeaf38SJesse Barnes 
19658a905236SJesse Barnes 	do_gettimeofday(&error->time);
19668a905236SJesse Barnes 
19676ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1968c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
19696ef3d427SChris Wilson 
197099584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
197199584db3SDaniel Vetter 	if (dev_priv->gpu_error.first_error == NULL) {
197299584db3SDaniel Vetter 		dev_priv->gpu_error.first_error = error;
19739df30794SChris Wilson 		error = NULL;
19749df30794SChris Wilson 	}
197599584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
19769df30794SChris Wilson 
19779df30794SChris Wilson 	if (error)
1978742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
19799df30794SChris Wilson }
19809df30794SChris Wilson 
19819df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
19829df30794SChris Wilson {
19839df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
19849df30794SChris Wilson 	struct drm_i915_error_state *error;
19856dc0e816SBen Widawsky 	unsigned long flags;
19869df30794SChris Wilson 
198799584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
198899584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
198999584db3SDaniel Vetter 	dev_priv->gpu_error.first_error = NULL;
199099584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
19919df30794SChris Wilson 
19929df30794SChris Wilson 	if (error)
1993742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
199463eeaf38SJesse Barnes }
19953bd3c932SChris Wilson #else
19963bd3c932SChris Wilson #define i915_capture_error_state(x)
19973bd3c932SChris Wilson #endif
199863eeaf38SJesse Barnes 
199935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2000c0e09200SDave Airlie {
20018a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2002bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
200363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2004050ee91fSBen Widawsky 	int pipe, i;
200563eeaf38SJesse Barnes 
200635aed2e6SChris Wilson 	if (!eir)
200735aed2e6SChris Wilson 		return;
200863eeaf38SJesse Barnes 
2009a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
20108a905236SJesse Barnes 
2011bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2012bd9854f9SBen Widawsky 
20138a905236SJesse Barnes 	if (IS_G4X(dev)) {
20148a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
20158a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
20168a905236SJesse Barnes 
2017a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2018a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2019050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2020050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2021a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2022a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
20238a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
20243143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
20258a905236SJesse Barnes 		}
20268a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
20278a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2028a70491ccSJoe Perches 			pr_err("page table error\n");
2029a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
20308a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20313143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
20328a905236SJesse Barnes 		}
20338a905236SJesse Barnes 	}
20348a905236SJesse Barnes 
2035a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
203663eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
203763eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2038a70491ccSJoe Perches 			pr_err("page table error\n");
2039a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
204063eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20413143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
204263eeaf38SJesse Barnes 		}
20438a905236SJesse Barnes 	}
20448a905236SJesse Barnes 
204563eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2046a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
20479db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2048a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
20499db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
205063eeaf38SJesse Barnes 		/* pipestat has already been acked */
205163eeaf38SJesse Barnes 	}
205263eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2053a70491ccSJoe Perches 		pr_err("instruction error\n");
2054a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2055050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2056050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2057a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
205863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
205963eeaf38SJesse Barnes 
2060a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2061a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2062a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
206363eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
20643143a2bfSChris Wilson 			POSTING_READ(IPEIR);
206563eeaf38SJesse Barnes 		} else {
206663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
206763eeaf38SJesse Barnes 
2068a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2069a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2070a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2071a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
207263eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
20733143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
207463eeaf38SJesse Barnes 		}
207563eeaf38SJesse Barnes 	}
207663eeaf38SJesse Barnes 
207763eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
20783143a2bfSChris Wilson 	POSTING_READ(EIR);
207963eeaf38SJesse Barnes 	eir = I915_READ(EIR);
208063eeaf38SJesse Barnes 	if (eir) {
208163eeaf38SJesse Barnes 		/*
208263eeaf38SJesse Barnes 		 * some errors might have become stuck,
208363eeaf38SJesse Barnes 		 * mask them.
208463eeaf38SJesse Barnes 		 */
208563eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
208663eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
208763eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
208863eeaf38SJesse Barnes 	}
208935aed2e6SChris Wilson }
209035aed2e6SChris Wilson 
209135aed2e6SChris Wilson /**
209235aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
209335aed2e6SChris Wilson  * @dev: drm device
209435aed2e6SChris Wilson  *
209535aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
209635aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
209735aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
209835aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
209935aed2e6SChris Wilson  * of a ring dump etc.).
210035aed2e6SChris Wilson  */
2101527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
210235aed2e6SChris Wilson {
210335aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2104b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2105b4519513SChris Wilson 	int i;
210635aed2e6SChris Wilson 
210735aed2e6SChris Wilson 	i915_capture_error_state(dev);
210835aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
21098a905236SJesse Barnes 
2110ba1234d1SBen Gamari 	if (wedged) {
2111f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2112f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2113ba1234d1SBen Gamari 
211411ed50ecSBen Gamari 		/*
21151f83fee0SDaniel Vetter 		 * Wakeup waiting processes so that the reset work item
21161f83fee0SDaniel Vetter 		 * doesn't deadlock trying to grab various locks.
211711ed50ecSBen Gamari 		 */
2118b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
2119b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
212011ed50ecSBen Gamari 	}
212111ed50ecSBen Gamari 
212299584db3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
21238a905236SJesse Barnes }
21248a905236SJesse Barnes 
212521ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
21264e5359cdSSimon Farnsworth {
21274e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
21284e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
21294e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
213005394f39SChris Wilson 	struct drm_i915_gem_object *obj;
21314e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
21324e5359cdSSimon Farnsworth 	unsigned long flags;
21334e5359cdSSimon Farnsworth 	bool stall_detected;
21344e5359cdSSimon Farnsworth 
21354e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
21364e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
21374e5359cdSSimon Farnsworth 		return;
21384e5359cdSSimon Farnsworth 
21394e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
21404e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
21414e5359cdSSimon Farnsworth 
2142e7d841caSChris Wilson 	if (work == NULL ||
2143e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2144e7d841caSChris Wilson 	    !work->enable_stall_check) {
21454e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
21464e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
21474e5359cdSSimon Farnsworth 		return;
21484e5359cdSSimon Farnsworth 	}
21494e5359cdSSimon Farnsworth 
21504e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
215105394f39SChris Wilson 	obj = work->pending_flip_obj;
2152a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
21539db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2154446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2155446f2545SArmin Reese 					obj->gtt_offset;
21564e5359cdSSimon Farnsworth 	} else {
21579db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
215805394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
215901f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
21604e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
21614e5359cdSSimon Farnsworth 	}
21624e5359cdSSimon Farnsworth 
21634e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
21644e5359cdSSimon Farnsworth 
21654e5359cdSSimon Farnsworth 	if (stall_detected) {
21664e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
21674e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
21684e5359cdSSimon Farnsworth 	}
21694e5359cdSSimon Farnsworth }
21704e5359cdSSimon Farnsworth 
217142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
217242f52ef8SKeith Packard  * we use as a pipe index
217342f52ef8SKeith Packard  */
2174f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
21750a3e67a4SJesse Barnes {
21760a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2177e9d21d7fSKeith Packard 	unsigned long irqflags;
217871e0ffa5SJesse Barnes 
21795eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
218071e0ffa5SJesse Barnes 		return -EINVAL;
21810a3e67a4SJesse Barnes 
21821ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2183f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
21847c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
21857c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
21860a3e67a4SJesse Barnes 	else
21877c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
21887c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
21898692d00eSChris Wilson 
21908692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
21918692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
21926b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
21931ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
21948692d00eSChris Wilson 
21950a3e67a4SJesse Barnes 	return 0;
21960a3e67a4SJesse Barnes }
21970a3e67a4SJesse Barnes 
2198f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2199f796cf8fSJesse Barnes {
2200f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2201f796cf8fSJesse Barnes 	unsigned long irqflags;
2202f796cf8fSJesse Barnes 
2203f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2204f796cf8fSJesse Barnes 		return -EINVAL;
2205f796cf8fSJesse Barnes 
2206f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2207f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
2208f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2209f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2210f796cf8fSJesse Barnes 
2211f796cf8fSJesse Barnes 	return 0;
2212f796cf8fSJesse Barnes }
2213f796cf8fSJesse Barnes 
2214f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
2215b1f14ad0SJesse Barnes {
2216b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2217b1f14ad0SJesse Barnes 	unsigned long irqflags;
2218b1f14ad0SJesse Barnes 
2219b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2220b1f14ad0SJesse Barnes 		return -EINVAL;
2221b1f14ad0SJesse Barnes 
2222b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2223b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
2224b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
2225b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2226b1f14ad0SJesse Barnes 
2227b1f14ad0SJesse Barnes 	return 0;
2228b1f14ad0SJesse Barnes }
2229b1f14ad0SJesse Barnes 
22307e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
22317e231dbeSJesse Barnes {
22327e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22337e231dbeSJesse Barnes 	unsigned long irqflags;
223431acc7f5SJesse Barnes 	u32 imr;
22357e231dbeSJesse Barnes 
22367e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
22377e231dbeSJesse Barnes 		return -EINVAL;
22387e231dbeSJesse Barnes 
22397e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22407e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
224131acc7f5SJesse Barnes 	if (pipe == 0)
22427e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
224331acc7f5SJesse Barnes 	else
22447e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22457e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
224631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
224731acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
22487e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22497e231dbeSJesse Barnes 
22507e231dbeSJesse Barnes 	return 0;
22517e231dbeSJesse Barnes }
22527e231dbeSJesse Barnes 
225342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
225442f52ef8SKeith Packard  * we use as a pipe index
225542f52ef8SKeith Packard  */
2256f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
22570a3e67a4SJesse Barnes {
22580a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2259e9d21d7fSKeith Packard 	unsigned long irqflags;
22600a3e67a4SJesse Barnes 
22611ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22628692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
22636b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
22648692d00eSChris Wilson 
22657c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
22667c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
22677c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
22681ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22690a3e67a4SJesse Barnes }
22700a3e67a4SJesse Barnes 
2271f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2272f796cf8fSJesse Barnes {
2273f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2274f796cf8fSJesse Barnes 	unsigned long irqflags;
2275f796cf8fSJesse Barnes 
2276f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2277f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
2278f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2279f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2280f796cf8fSJesse Barnes }
2281f796cf8fSJesse Barnes 
2282f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
2283b1f14ad0SJesse Barnes {
2284b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2285b1f14ad0SJesse Barnes 	unsigned long irqflags;
2286b1f14ad0SJesse Barnes 
2287b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2288b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
2289b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
2290b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2291b1f14ad0SJesse Barnes }
2292b1f14ad0SJesse Barnes 
22937e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
22947e231dbeSJesse Barnes {
22957e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22967e231dbeSJesse Barnes 	unsigned long irqflags;
229731acc7f5SJesse Barnes 	u32 imr;
22987e231dbeSJesse Barnes 
22997e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
230031acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
230131acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
23027e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
230331acc7f5SJesse Barnes 	if (pipe == 0)
23047e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
230531acc7f5SJesse Barnes 	else
23067e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23077e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
23087e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23097e231dbeSJesse Barnes }
23107e231dbeSJesse Barnes 
2311893eead0SChris Wilson static u32
2312893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2313852835f3SZou Nan hai {
2314893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2315893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2316893eead0SChris Wilson }
2317893eead0SChris Wilson 
231879ee20dcSMika Kuoppala static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring,
231979ee20dcSMika Kuoppala 				     u32 ring_seqno, bool *err)
2320893eead0SChris Wilson {
2321893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
232279ee20dcSMika Kuoppala 	    i915_seqno_passed(ring_seqno, ring_last_seqno(ring))) {
2323893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
23249574b3feSBen Widawsky 		if (waitqueue_active(&ring->irq_queue)) {
23259574b3feSBen Widawsky 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
23269574b3feSBen Widawsky 				  ring->name);
2327893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
2328893eead0SChris Wilson 			*err = true;
2329893eead0SChris Wilson 		}
2330893eead0SChris Wilson 		return true;
2331893eead0SChris Wilson 	}
2332893eead0SChris Wilson 	return false;
2333f65d9421SBen Gamari }
2334f65d9421SBen Gamari 
2335a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring)
2336a24a11e6SChris Wilson {
2337a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2338a24a11e6SChris Wilson 	u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2339a24a11e6SChris Wilson 	struct intel_ring_buffer *signaller;
2340a24a11e6SChris Wilson 	u32 cmd, ipehr, acthd_min;
2341a24a11e6SChris Wilson 
2342a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2343a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
2344a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
2345a24a11e6SChris Wilson 		return false;
2346a24a11e6SChris Wilson 
2347a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
2348a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
2349a24a11e6SChris Wilson 	 */
2350a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
2351a24a11e6SChris Wilson 	do {
2352a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
2353a24a11e6SChris Wilson 		if (cmd == ipehr)
2354a24a11e6SChris Wilson 			break;
2355a24a11e6SChris Wilson 
2356a24a11e6SChris Wilson 		acthd -= 4;
2357a24a11e6SChris Wilson 		if (acthd < acthd_min)
2358a24a11e6SChris Wilson 			return false;
2359a24a11e6SChris Wilson 	} while (1);
2360a24a11e6SChris Wilson 
2361a24a11e6SChris Wilson 	signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2362a24a11e6SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false),
2363a24a11e6SChris Wilson 				 ioread32(ring->virtual_start+acthd+4)+1);
2364a24a11e6SChris Wilson }
2365a24a11e6SChris Wilson 
23661ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
23671ec14ad3SChris Wilson {
23681ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
23691ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
23701ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
23711ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
23721ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
23731ec14ad3SChris Wilson 			  ring->name);
23741ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
23751ec14ad3SChris Wilson 		return true;
23761ec14ad3SChris Wilson 	}
2377a24a11e6SChris Wilson 
2378a24a11e6SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 &&
2379a24a11e6SChris Wilson 	    tmp & RING_WAIT_SEMAPHORE &&
2380a24a11e6SChris Wilson 	    semaphore_passed(ring)) {
2381a24a11e6SChris Wilson 		DRM_ERROR("Kicking stuck semaphore on %s\n",
2382a24a11e6SChris Wilson 			  ring->name);
2383a24a11e6SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2384a24a11e6SChris Wilson 		return true;
2385a24a11e6SChris Wilson 	}
23861ec14ad3SChris Wilson 	return false;
23871ec14ad3SChris Wilson }
23881ec14ad3SChris Wilson 
2389ed5cbb03SMika Kuoppala static bool i915_hangcheck_ring_hung(struct intel_ring_buffer *ring)
2390d1e61e7fSChris Wilson {
2391ed5cbb03SMika Kuoppala 	if (IS_GEN2(ring->dev))
2392ed5cbb03SMika Kuoppala 		return false;
2393b4519513SChris Wilson 
2394d1e61e7fSChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
2395d1e61e7fSChris Wilson 	 * If so we can simply poke the RB_WAIT bit
2396d1e61e7fSChris Wilson 	 * and break the hang. This should work on
2397d1e61e7fSChris Wilson 	 * all but the second generation chipsets.
2398d1e61e7fSChris Wilson 	 */
2399ed5cbb03SMika Kuoppala 	return !kick_ring(ring);
2400d1e61e7fSChris Wilson }
2401d1e61e7fSChris Wilson 
2402ed5cbb03SMika Kuoppala static bool i915_hangcheck_hung(struct drm_device *dev)
2403ed5cbb03SMika Kuoppala {
2404ed5cbb03SMika Kuoppala 	drm_i915_private_t *dev_priv = dev->dev_private;
2405ed5cbb03SMika Kuoppala 
2406ed5cbb03SMika Kuoppala 	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
2407ed5cbb03SMika Kuoppala 		bool hung = true;
2408ed5cbb03SMika Kuoppala 		struct intel_ring_buffer *ring;
2409ed5cbb03SMika Kuoppala 		int i;
2410ed5cbb03SMika Kuoppala 
2411ed5cbb03SMika Kuoppala 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2412ed5cbb03SMika Kuoppala 		i915_handle_error(dev, true);
2413ed5cbb03SMika Kuoppala 
2414ed5cbb03SMika Kuoppala 		for_each_ring(ring, dev_priv, i)
2415ed5cbb03SMika Kuoppala 			hung &= i915_hangcheck_ring_hung(ring);
2416ed5cbb03SMika Kuoppala 
2417b4519513SChris Wilson 		return hung;
2418d1e61e7fSChris Wilson 	}
2419d1e61e7fSChris Wilson 
2420d1e61e7fSChris Wilson 	return false;
2421d1e61e7fSChris Wilson }
2422d1e61e7fSChris Wilson 
2423f65d9421SBen Gamari /**
2424f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
2425f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
2426f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2427f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
2428f65d9421SBen Gamari  */
2429f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
2430f65d9421SBen Gamari {
2431f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2432f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2433b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2434b4519513SChris Wilson 	bool err = false, idle;
2435b4519513SChris Wilson 	int i;
243692cab734SMika Kuoppala 	u32 seqno[I915_NUM_RINGS];
243792cab734SMika Kuoppala 	bool work_done;
2438893eead0SChris Wilson 
24393e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
24403e0dc6b0SBen Widawsky 		return;
24413e0dc6b0SBen Widawsky 
2442b4519513SChris Wilson 	idle = true;
2443b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
244492cab734SMika Kuoppala 		seqno[i] = ring->get_seqno(ring, false);
244592cab734SMika Kuoppala 		idle &= i915_hangcheck_ring_idle(ring, seqno[i], &err);
2446b4519513SChris Wilson 	}
2447b4519513SChris Wilson 
2448893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
2449b4519513SChris Wilson 	if (idle) {
2450d1e61e7fSChris Wilson 		if (err) {
2451d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
2452d1e61e7fSChris Wilson 				return;
2453d1e61e7fSChris Wilson 
2454893eead0SChris Wilson 			goto repeat;
2455d1e61e7fSChris Wilson 		}
2456d1e61e7fSChris Wilson 
245799584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
2458893eead0SChris Wilson 		return;
2459893eead0SChris Wilson 	}
2460f65d9421SBen Gamari 
246192cab734SMika Kuoppala 	work_done = false;
246292cab734SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
246392cab734SMika Kuoppala 		if (ring->hangcheck.seqno != seqno[i]) {
246492cab734SMika Kuoppala 			work_done = true;
246592cab734SMika Kuoppala 			ring->hangcheck.seqno = seqno[i];
246692cab734SMika Kuoppala 		}
246792cab734SMika Kuoppala 	}
246892cab734SMika Kuoppala 
246992cab734SMika Kuoppala 	if (!work_done) {
2470d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
2471f65d9421SBen Gamari 			return;
2472cbb465e7SChris Wilson 	} else {
247399584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
2474cbb465e7SChris Wilson 	}
2475f65d9421SBen Gamari 
2476893eead0SChris Wilson repeat:
2477f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
247899584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2479cecc21feSChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2480f65d9421SBen Gamari }
2481f65d9421SBen Gamari 
2482c0e09200SDave Airlie /* drm_dma.h hooks
2483c0e09200SDave Airlie */
2484f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2485036a4a7dSZhenyu Wang {
2486036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2487036a4a7dSZhenyu Wang 
24884697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
24894697995bSJesse Barnes 
2490036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2491bdfcdb63SDaniel Vetter 
2492036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
2493036a4a7dSZhenyu Wang 
2494036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2495036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
24963143a2bfSChris Wilson 	POSTING_READ(DEIER);
2497036a4a7dSZhenyu Wang 
2498036a4a7dSZhenyu Wang 	/* and GT */
2499036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2500036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
25013143a2bfSChris Wilson 	POSTING_READ(GTIER);
2502c650156aSZhenyu Wang 
25037d99163dSBen Widawsky 	/* south display irq */
25047d99163dSBen Widawsky 	I915_WRITE(SDEIMR, 0xffffffff);
25057d99163dSBen Widawsky 	/*
25067d99163dSBen Widawsky 	 * SDEIER is also touched by the interrupt handler to work around missed
25077d99163dSBen Widawsky 	 * PCH interrupts. Hence we can't update it after the interrupt handler
25087d99163dSBen Widawsky 	 * is enabled - instead we unconditionally enable all PCH interrupt
25097d99163dSBen Widawsky 	 * sources here, but then only unmask them as needed with SDEIMR.
25107d99163dSBen Widawsky 	 */
25117d99163dSBen Widawsky 	I915_WRITE(SDEIER, 0xffffffff);
25127d99163dSBen Widawsky 	POSTING_READ(SDEIER);
25137d99163dSBen Widawsky }
25147d99163dSBen Widawsky 
25157d99163dSBen Widawsky static void ivybridge_irq_preinstall(struct drm_device *dev)
25167d99163dSBen Widawsky {
25177d99163dSBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25187d99163dSBen Widawsky 
25197d99163dSBen Widawsky 	atomic_set(&dev_priv->irq_received, 0);
25207d99163dSBen Widawsky 
25217d99163dSBen Widawsky 	I915_WRITE(HWSTAM, 0xeffe);
25227d99163dSBen Widawsky 
25237d99163dSBen Widawsky 	/* XXX hotplug from PCH */
25247d99163dSBen Widawsky 
25257d99163dSBen Widawsky 	I915_WRITE(DEIMR, 0xffffffff);
25267d99163dSBen Widawsky 	I915_WRITE(DEIER, 0x0);
25277d99163dSBen Widawsky 	POSTING_READ(DEIER);
25287d99163dSBen Widawsky 
25297d99163dSBen Widawsky 	/* and GT */
25307d99163dSBen Widawsky 	I915_WRITE(GTIMR, 0xffffffff);
25317d99163dSBen Widawsky 	I915_WRITE(GTIER, 0x0);
25327d99163dSBen Widawsky 	POSTING_READ(GTIER);
25337d99163dSBen Widawsky 
2534eda63ffbSBen Widawsky 	/* Power management */
2535eda63ffbSBen Widawsky 	I915_WRITE(GEN6_PMIMR, 0xffffffff);
2536eda63ffbSBen Widawsky 	I915_WRITE(GEN6_PMIER, 0x0);
2537eda63ffbSBen Widawsky 	POSTING_READ(GEN6_PMIER);
2538eda63ffbSBen Widawsky 
2539ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2540ab5c608bSBen Widawsky 		return;
2541ab5c608bSBen Widawsky 
2542c650156aSZhenyu Wang 	/* south display irq */
2543c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
254482a28bcfSDaniel Vetter 	/*
254582a28bcfSDaniel Vetter 	 * SDEIER is also touched by the interrupt handler to work around missed
254682a28bcfSDaniel Vetter 	 * PCH interrupts. Hence we can't update it after the interrupt handler
254782a28bcfSDaniel Vetter 	 * is enabled - instead we unconditionally enable all PCH interrupt
254882a28bcfSDaniel Vetter 	 * sources here, but then only unmask them as needed with SDEIMR.
254982a28bcfSDaniel Vetter 	 */
255082a28bcfSDaniel Vetter 	I915_WRITE(SDEIER, 0xffffffff);
25513143a2bfSChris Wilson 	POSTING_READ(SDEIER);
2552036a4a7dSZhenyu Wang }
2553036a4a7dSZhenyu Wang 
25547e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
25557e231dbeSJesse Barnes {
25567e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25577e231dbeSJesse Barnes 	int pipe;
25587e231dbeSJesse Barnes 
25597e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
25607e231dbeSJesse Barnes 
25617e231dbeSJesse Barnes 	/* VLV magic */
25627e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
25637e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
25647e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
25657e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
25667e231dbeSJesse Barnes 
25677e231dbeSJesse Barnes 	/* and GT */
25687e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
25697e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
25707e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
25717e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
25727e231dbeSJesse Barnes 	POSTING_READ(GTIER);
25737e231dbeSJesse Barnes 
25747e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
25757e231dbeSJesse Barnes 
25767e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
25777e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
25787e231dbeSJesse Barnes 	for_each_pipe(pipe)
25797e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
25807e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
25817e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
25827e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
25837e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
25847e231dbeSJesse Barnes }
25857e231dbeSJesse Barnes 
258682a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
258782a28bcfSDaniel Vetter {
258882a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
258982a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
259082a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
259182a28bcfSDaniel Vetter 	u32 mask = ~I915_READ(SDEIMR);
259282a28bcfSDaniel Vetter 	u32 hotplug;
259382a28bcfSDaniel Vetter 
259482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2595995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK;
259682a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2597cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
259882a28bcfSDaniel Vetter 				mask |= hpd_ibx[intel_encoder->hpd_pin];
259982a28bcfSDaniel Vetter 	} else {
2600995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK_CPT;
260182a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2602cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
260382a28bcfSDaniel Vetter 				mask |= hpd_cpt[intel_encoder->hpd_pin];
260482a28bcfSDaniel Vetter 	}
260582a28bcfSDaniel Vetter 
260682a28bcfSDaniel Vetter 	I915_WRITE(SDEIMR, ~mask);
260782a28bcfSDaniel Vetter 
26087fe0b973SKeith Packard 	/*
26097fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
26107fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
26117fe0b973SKeith Packard 	 *
26127fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
26137fe0b973SKeith Packard 	 */
26147fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
26157fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
26167fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
26177fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
26187fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
26197fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
26207fe0b973SKeith Packard }
26217fe0b973SKeith Packard 
2622d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2623d46da437SPaulo Zanoni {
2624d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
262582a28bcfSDaniel Vetter 	u32 mask;
2626d46da437SPaulo Zanoni 
2627692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2628692a04cfSDaniel Vetter 		return;
2629692a04cfSDaniel Vetter 
26308664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
26318664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2632de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
26338664281bSPaulo Zanoni 	} else {
26348664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
26358664281bSPaulo Zanoni 
26368664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
26378664281bSPaulo Zanoni 	}
2638ab5c608bSBen Widawsky 
2639d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2640d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2641d46da437SPaulo Zanoni }
2642d46da437SPaulo Zanoni 
2643f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2644036a4a7dSZhenyu Wang {
2645036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2646036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2647013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2648ce99c256SDaniel Vetter 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
26498664281bSPaulo Zanoni 			   DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2650de032bf4SPaulo Zanoni 			   DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
2651cc609d5dSBen Widawsky 	u32 gt_irqs;
2652036a4a7dSZhenyu Wang 
26531ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2654036a4a7dSZhenyu Wang 
2655036a4a7dSZhenyu Wang 	/* should always can generate irq */
2656036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
26571ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
26581ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
26593143a2bfSChris Wilson 	POSTING_READ(DEIER);
2660036a4a7dSZhenyu Wang 
26611ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2662036a4a7dSZhenyu Wang 
2663036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
26641ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2665881f47b6SXiang, Haihao 
2666cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT;
2667cc609d5dSBen Widawsky 
26681ec14ad3SChris Wilson 	if (IS_GEN6(dev))
2669cc609d5dSBen Widawsky 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
26701ec14ad3SChris Wilson 	else
2671cc609d5dSBen Widawsky 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2672cc609d5dSBen Widawsky 			   ILK_BSD_USER_INTERRUPT;
2673cc609d5dSBen Widawsky 
2674cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
26753143a2bfSChris Wilson 	POSTING_READ(GTIER);
2676036a4a7dSZhenyu Wang 
2677d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
26787fe0b973SKeith Packard 
2679f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
2680f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
2681f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
2682f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2683f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2684f97108d1SJesse Barnes 	}
2685f97108d1SJesse Barnes 
2686036a4a7dSZhenyu Wang 	return 0;
2687036a4a7dSZhenyu Wang }
2688036a4a7dSZhenyu Wang 
2689f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2690b1f14ad0SJesse Barnes {
2691b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2692b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2693b615b57aSChris Wilson 	u32 display_mask =
2694b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2695b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
2696b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
2697ce99c256SDaniel Vetter 		DE_PLANEA_FLIP_DONE_IVB |
26988664281bSPaulo Zanoni 		DE_AUX_CHANNEL_A_IVB |
26998664281bSPaulo Zanoni 		DE_ERR_INT_IVB;
2700*12638c57SBen Widawsky 	u32 pm_irqs = GEN6_PM_RPS_EVENTS;
2701cc609d5dSBen Widawsky 	u32 gt_irqs;
2702b1f14ad0SJesse Barnes 
2703b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2704b1f14ad0SJesse Barnes 
2705b1f14ad0SJesse Barnes 	/* should always can generate irq */
27068664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2707b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2708b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2709b615b57aSChris Wilson 	I915_WRITE(DEIER,
2710b615b57aSChris Wilson 		   display_mask |
2711b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
2712b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
2713b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
2714b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2715b1f14ad0SJesse Barnes 
2716cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2717b1f14ad0SJesse Barnes 
2718b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2719b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2720b1f14ad0SJesse Barnes 
2721cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2722cc609d5dSBen Widawsky 		  GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2723cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
2724b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2725b1f14ad0SJesse Barnes 
2726*12638c57SBen Widawsky 	I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2727*12638c57SBen Widawsky 	if (HAS_VEBOX(dev))
2728*12638c57SBen Widawsky 		pm_irqs |= PM_VEBOX_USER_INTERRUPT |
2729*12638c57SBen Widawsky 			PM_VEBOX_CS_ERROR_INTERRUPT;
2730*12638c57SBen Widawsky 
2731*12638c57SBen Widawsky 	/* Our enable/disable rps functions may touch these registers so
2732*12638c57SBen Widawsky 	 * make sure to set a known state for only the non-RPS bits.
2733*12638c57SBen Widawsky 	 * The RMW is extra paranoia since this should be called after being set
2734*12638c57SBen Widawsky 	 * to a known state in preinstall.
2735*12638c57SBen Widawsky 	 * */
2736*12638c57SBen Widawsky 	I915_WRITE(GEN6_PMIMR,
2737*12638c57SBen Widawsky 		   (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
2738*12638c57SBen Widawsky 	I915_WRITE(GEN6_PMIER,
2739*12638c57SBen Widawsky 		   (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
2740*12638c57SBen Widawsky 	POSTING_READ(GEN6_PMIER);
2741eda63ffbSBen Widawsky 
2742d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
27437fe0b973SKeith Packard 
2744b1f14ad0SJesse Barnes 	return 0;
2745b1f14ad0SJesse Barnes }
2746b1f14ad0SJesse Barnes 
27477e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
27487e231dbeSJesse Barnes {
27497e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2750cc609d5dSBen Widawsky 	u32 gt_irqs;
27517e231dbeSJesse Barnes 	u32 enable_mask;
275231acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
27537e231dbeSJesse Barnes 
27547e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
275531acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
275631acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
275731acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
27587e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
27597e231dbeSJesse Barnes 
276031acc7f5SJesse Barnes 	/*
276131acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
276231acc7f5SJesse Barnes 	 * toggle them based on usage.
276331acc7f5SJesse Barnes 	 */
276431acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
276531acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
276631acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
27677e231dbeSJesse Barnes 
276820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
276920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
277020afbda2SDaniel Vetter 
27717e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
27727e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
27737e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
27747e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
27757e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
27767e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
27777e231dbeSJesse Barnes 
277831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2779515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
278031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
278131acc7f5SJesse Barnes 
27827e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
27837e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
27847e231dbeSJesse Barnes 
278531acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
278631acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
27873bcedbe5SJesse Barnes 
2788cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2789cc609d5dSBen Widawsky 		GT_BLT_USER_INTERRUPT;
2790cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
27917e231dbeSJesse Barnes 	POSTING_READ(GTIER);
27927e231dbeSJesse Barnes 
27937e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
27947e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
27957e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
27967e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
27977e231dbeSJesse Barnes #endif
27987e231dbeSJesse Barnes 
27997e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
280020afbda2SDaniel Vetter 
280120afbda2SDaniel Vetter 	return 0;
280220afbda2SDaniel Vetter }
280320afbda2SDaniel Vetter 
28047e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
28057e231dbeSJesse Barnes {
28067e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
28077e231dbeSJesse Barnes 	int pipe;
28087e231dbeSJesse Barnes 
28097e231dbeSJesse Barnes 	if (!dev_priv)
28107e231dbeSJesse Barnes 		return;
28117e231dbeSJesse Barnes 
2812ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2813ac4c16c5SEgbert Eich 
28147e231dbeSJesse Barnes 	for_each_pipe(pipe)
28157e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
28167e231dbeSJesse Barnes 
28177e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
28187e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
28197e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
28207e231dbeSJesse Barnes 	for_each_pipe(pipe)
28217e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
28227e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28237e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
28247e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
28257e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
28267e231dbeSJesse Barnes }
28277e231dbeSJesse Barnes 
2828f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2829036a4a7dSZhenyu Wang {
2830036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
28314697995bSJesse Barnes 
28324697995bSJesse Barnes 	if (!dev_priv)
28334697995bSJesse Barnes 		return;
28344697995bSJesse Barnes 
2835ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2836ac4c16c5SEgbert Eich 
2837036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2838036a4a7dSZhenyu Wang 
2839036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2840036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2841036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
28428664281bSPaulo Zanoni 	if (IS_GEN7(dev))
28438664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2844036a4a7dSZhenyu Wang 
2845036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2846036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2847036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2848192aac1fSKeith Packard 
2849ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2850ab5c608bSBen Widawsky 		return;
2851ab5c608bSBen Widawsky 
2852192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2853192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2854192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
28558664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
28568664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2857036a4a7dSZhenyu Wang }
2858036a4a7dSZhenyu Wang 
2859c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2860c2798b19SChris Wilson {
2861c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2862c2798b19SChris Wilson 	int pipe;
2863c2798b19SChris Wilson 
2864c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2865c2798b19SChris Wilson 
2866c2798b19SChris Wilson 	for_each_pipe(pipe)
2867c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2868c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2869c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2870c2798b19SChris Wilson 	POSTING_READ16(IER);
2871c2798b19SChris Wilson }
2872c2798b19SChris Wilson 
2873c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2874c2798b19SChris Wilson {
2875c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2876c2798b19SChris Wilson 
2877c2798b19SChris Wilson 	I915_WRITE16(EMR,
2878c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2879c2798b19SChris Wilson 
2880c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2881c2798b19SChris Wilson 	dev_priv->irq_mask =
2882c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2883c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2884c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2885c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2886c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2887c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2888c2798b19SChris Wilson 
2889c2798b19SChris Wilson 	I915_WRITE16(IER,
2890c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2891c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2892c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2893c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2894c2798b19SChris Wilson 	POSTING_READ16(IER);
2895c2798b19SChris Wilson 
2896c2798b19SChris Wilson 	return 0;
2897c2798b19SChris Wilson }
2898c2798b19SChris Wilson 
289990a72f87SVille Syrjälä /*
290090a72f87SVille Syrjälä  * Returns true when a page flip has completed.
290190a72f87SVille Syrjälä  */
290290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
290390a72f87SVille Syrjälä 			       int pipe, u16 iir)
290490a72f87SVille Syrjälä {
290590a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
290690a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
290790a72f87SVille Syrjälä 
290890a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
290990a72f87SVille Syrjälä 		return false;
291090a72f87SVille Syrjälä 
291190a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
291290a72f87SVille Syrjälä 		return false;
291390a72f87SVille Syrjälä 
291490a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
291590a72f87SVille Syrjälä 
291690a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
291790a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
291890a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
291990a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
292090a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
292190a72f87SVille Syrjälä 	 */
292290a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
292390a72f87SVille Syrjälä 		return false;
292490a72f87SVille Syrjälä 
292590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
292690a72f87SVille Syrjälä 
292790a72f87SVille Syrjälä 	return true;
292890a72f87SVille Syrjälä }
292990a72f87SVille Syrjälä 
2930ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2931c2798b19SChris Wilson {
2932c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2933c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2934c2798b19SChris Wilson 	u16 iir, new_iir;
2935c2798b19SChris Wilson 	u32 pipe_stats[2];
2936c2798b19SChris Wilson 	unsigned long irqflags;
2937c2798b19SChris Wilson 	int irq_received;
2938c2798b19SChris Wilson 	int pipe;
2939c2798b19SChris Wilson 	u16 flip_mask =
2940c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2941c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2942c2798b19SChris Wilson 
2943c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2944c2798b19SChris Wilson 
2945c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2946c2798b19SChris Wilson 	if (iir == 0)
2947c2798b19SChris Wilson 		return IRQ_NONE;
2948c2798b19SChris Wilson 
2949c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2950c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2951c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2952c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2953c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2954c2798b19SChris Wilson 		 */
2955c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2956c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2957c2798b19SChris Wilson 			i915_handle_error(dev, false);
2958c2798b19SChris Wilson 
2959c2798b19SChris Wilson 		for_each_pipe(pipe) {
2960c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2961c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2962c2798b19SChris Wilson 
2963c2798b19SChris Wilson 			/*
2964c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2965c2798b19SChris Wilson 			 */
2966c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2967c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2968c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2969c2798b19SChris Wilson 							 pipe_name(pipe));
2970c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2971c2798b19SChris Wilson 				irq_received = 1;
2972c2798b19SChris Wilson 			}
2973c2798b19SChris Wilson 		}
2974c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2975c2798b19SChris Wilson 
2976c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2977c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2978c2798b19SChris Wilson 
2979d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2980c2798b19SChris Wilson 
2981c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2982c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2983c2798b19SChris Wilson 
2984c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
298590a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
298690a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2987c2798b19SChris Wilson 
2988c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
298990a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
299090a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2991c2798b19SChris Wilson 
2992c2798b19SChris Wilson 		iir = new_iir;
2993c2798b19SChris Wilson 	}
2994c2798b19SChris Wilson 
2995c2798b19SChris Wilson 	return IRQ_HANDLED;
2996c2798b19SChris Wilson }
2997c2798b19SChris Wilson 
2998c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2999c2798b19SChris Wilson {
3000c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3001c2798b19SChris Wilson 	int pipe;
3002c2798b19SChris Wilson 
3003c2798b19SChris Wilson 	for_each_pipe(pipe) {
3004c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3005c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3006c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3007c2798b19SChris Wilson 	}
3008c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3009c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3010c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3011c2798b19SChris Wilson }
3012c2798b19SChris Wilson 
3013a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3014a266c7d5SChris Wilson {
3015a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3016a266c7d5SChris Wilson 	int pipe;
3017a266c7d5SChris Wilson 
3018a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3019a266c7d5SChris Wilson 
3020a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3021a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3022a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3023a266c7d5SChris Wilson 	}
3024a266c7d5SChris Wilson 
302500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3026a266c7d5SChris Wilson 	for_each_pipe(pipe)
3027a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3028a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3029a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3030a266c7d5SChris Wilson 	POSTING_READ(IER);
3031a266c7d5SChris Wilson }
3032a266c7d5SChris Wilson 
3033a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3034a266c7d5SChris Wilson {
3035a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
303638bde180SChris Wilson 	u32 enable_mask;
3037a266c7d5SChris Wilson 
303838bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
303938bde180SChris Wilson 
304038bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
304138bde180SChris Wilson 	dev_priv->irq_mask =
304238bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
304338bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
304438bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
304538bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
304638bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
304738bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
304838bde180SChris Wilson 
304938bde180SChris Wilson 	enable_mask =
305038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
305138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
305238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
305338bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
305438bde180SChris Wilson 		I915_USER_INTERRUPT;
305538bde180SChris Wilson 
3056a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
305720afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
305820afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
305920afbda2SDaniel Vetter 
3060a266c7d5SChris Wilson 		/* Enable in IER... */
3061a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3062a266c7d5SChris Wilson 		/* and unmask in IMR */
3063a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3064a266c7d5SChris Wilson 	}
3065a266c7d5SChris Wilson 
3066a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3067a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3068a266c7d5SChris Wilson 	POSTING_READ(IER);
3069a266c7d5SChris Wilson 
3070f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
307120afbda2SDaniel Vetter 
307220afbda2SDaniel Vetter 	return 0;
307320afbda2SDaniel Vetter }
307420afbda2SDaniel Vetter 
307590a72f87SVille Syrjälä /*
307690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
307790a72f87SVille Syrjälä  */
307890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
307990a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
308090a72f87SVille Syrjälä {
308190a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
308290a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
308390a72f87SVille Syrjälä 
308490a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
308590a72f87SVille Syrjälä 		return false;
308690a72f87SVille Syrjälä 
308790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
308890a72f87SVille Syrjälä 		return false;
308990a72f87SVille Syrjälä 
309090a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
309190a72f87SVille Syrjälä 
309290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
309390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
309490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
309590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
309690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
309790a72f87SVille Syrjälä 	 */
309890a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
309990a72f87SVille Syrjälä 		return false;
310090a72f87SVille Syrjälä 
310190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
310290a72f87SVille Syrjälä 
310390a72f87SVille Syrjälä 	return true;
310490a72f87SVille Syrjälä }
310590a72f87SVille Syrjälä 
3106ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3107a266c7d5SChris Wilson {
3108a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3109a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
31108291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3111a266c7d5SChris Wilson 	unsigned long irqflags;
311238bde180SChris Wilson 	u32 flip_mask =
311338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
311438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
311538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3116a266c7d5SChris Wilson 
3117a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3118a266c7d5SChris Wilson 
3119a266c7d5SChris Wilson 	iir = I915_READ(IIR);
312038bde180SChris Wilson 	do {
312138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
31228291ee90SChris Wilson 		bool blc_event = false;
3123a266c7d5SChris Wilson 
3124a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3125a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3126a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3127a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3128a266c7d5SChris Wilson 		 */
3129a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3130a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3131a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3132a266c7d5SChris Wilson 
3133a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3134a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3135a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3136a266c7d5SChris Wilson 
313738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3138a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3139a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3140a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3141a266c7d5SChris Wilson 							 pipe_name(pipe));
3142a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
314338bde180SChris Wilson 				irq_received = true;
3144a266c7d5SChris Wilson 			}
3145a266c7d5SChris Wilson 		}
3146a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3147a266c7d5SChris Wilson 
3148a266c7d5SChris Wilson 		if (!irq_received)
3149a266c7d5SChris Wilson 			break;
3150a266c7d5SChris Wilson 
3151a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3152a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
3153a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3154a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3155b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3156a266c7d5SChris Wilson 
3157a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3158a266c7d5SChris Wilson 				  hotplug_status);
3159b543fb04SEgbert Eich 			if (hotplug_trigger) {
3160cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
3161cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
3162a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
3163a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
3164b543fb04SEgbert Eich 			}
3165a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
316638bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3167a266c7d5SChris Wilson 		}
3168a266c7d5SChris Wilson 
316938bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3170a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3171a266c7d5SChris Wilson 
3172a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3173a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3174a266c7d5SChris Wilson 
3175a266c7d5SChris Wilson 		for_each_pipe(pipe) {
317638bde180SChris Wilson 			int plane = pipe;
317738bde180SChris Wilson 			if (IS_MOBILE(dev))
317838bde180SChris Wilson 				plane = !plane;
31795e2032d4SVille Syrjälä 
318090a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
318190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
318290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3183a266c7d5SChris Wilson 
3184a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3185a266c7d5SChris Wilson 				blc_event = true;
3186a266c7d5SChris Wilson 		}
3187a266c7d5SChris Wilson 
3188a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3189a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3190a266c7d5SChris Wilson 
3191a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3192a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3193a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3194a266c7d5SChris Wilson 		 * we would never get another interrupt.
3195a266c7d5SChris Wilson 		 *
3196a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3197a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3198a266c7d5SChris Wilson 		 * another one.
3199a266c7d5SChris Wilson 		 *
3200a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3201a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3202a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3203a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3204a266c7d5SChris Wilson 		 * stray interrupts.
3205a266c7d5SChris Wilson 		 */
320638bde180SChris Wilson 		ret = IRQ_HANDLED;
3207a266c7d5SChris Wilson 		iir = new_iir;
320838bde180SChris Wilson 	} while (iir & ~flip_mask);
3209a266c7d5SChris Wilson 
3210d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
32118291ee90SChris Wilson 
3212a266c7d5SChris Wilson 	return ret;
3213a266c7d5SChris Wilson }
3214a266c7d5SChris Wilson 
3215a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3216a266c7d5SChris Wilson {
3217a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3218a266c7d5SChris Wilson 	int pipe;
3219a266c7d5SChris Wilson 
3220ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3221ac4c16c5SEgbert Eich 
3222a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3223a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3224a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3225a266c7d5SChris Wilson 	}
3226a266c7d5SChris Wilson 
322700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
322855b39755SChris Wilson 	for_each_pipe(pipe) {
322955b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3230a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
323155b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
323255b39755SChris Wilson 	}
3233a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3234a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3235a266c7d5SChris Wilson 
3236a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3237a266c7d5SChris Wilson }
3238a266c7d5SChris Wilson 
3239a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3240a266c7d5SChris Wilson {
3241a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3242a266c7d5SChris Wilson 	int pipe;
3243a266c7d5SChris Wilson 
3244a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3245a266c7d5SChris Wilson 
3246a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3247a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3248a266c7d5SChris Wilson 
3249a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3250a266c7d5SChris Wilson 	for_each_pipe(pipe)
3251a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3252a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3253a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3254a266c7d5SChris Wilson 	POSTING_READ(IER);
3255a266c7d5SChris Wilson }
3256a266c7d5SChris Wilson 
3257a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3258a266c7d5SChris Wilson {
3259a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3260bbba0a97SChris Wilson 	u32 enable_mask;
3261a266c7d5SChris Wilson 	u32 error_mask;
3262a266c7d5SChris Wilson 
3263a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3264bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3265adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3266bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3267bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3268bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3269bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3270bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3271bbba0a97SChris Wilson 
3272bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
327321ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
327421ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3275bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3276bbba0a97SChris Wilson 
3277bbba0a97SChris Wilson 	if (IS_G4X(dev))
3278bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3279a266c7d5SChris Wilson 
3280515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3281a266c7d5SChris Wilson 
3282a266c7d5SChris Wilson 	/*
3283a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3284a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3285a266c7d5SChris Wilson 	 */
3286a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3287a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3288a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3289a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3290a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3291a266c7d5SChris Wilson 	} else {
3292a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3293a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3294a266c7d5SChris Wilson 	}
3295a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3296a266c7d5SChris Wilson 
3297a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3298a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3299a266c7d5SChris Wilson 	POSTING_READ(IER);
3300a266c7d5SChris Wilson 
330120afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
330220afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
330320afbda2SDaniel Vetter 
3304f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
330520afbda2SDaniel Vetter 
330620afbda2SDaniel Vetter 	return 0;
330720afbda2SDaniel Vetter }
330820afbda2SDaniel Vetter 
3309bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
331020afbda2SDaniel Vetter {
331120afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3312e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3313cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
331420afbda2SDaniel Vetter 	u32 hotplug_en;
331520afbda2SDaniel Vetter 
3316bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3317bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3318bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3319adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3320e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3321cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3322cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3323cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3324a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3325a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3326a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3327a266c7d5SChris Wilson 		*/
3328a266c7d5SChris Wilson 		if (IS_G4X(dev))
3329a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
333085fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3331a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3332a266c7d5SChris Wilson 
3333a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3334a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3335a266c7d5SChris Wilson 	}
3336bac56d5bSEgbert Eich }
3337a266c7d5SChris Wilson 
3338ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3339a266c7d5SChris Wilson {
3340a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3341a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3342a266c7d5SChris Wilson 	u32 iir, new_iir;
3343a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3344a266c7d5SChris Wilson 	unsigned long irqflags;
3345a266c7d5SChris Wilson 	int irq_received;
3346a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
334721ad8330SVille Syrjälä 	u32 flip_mask =
334821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
334921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3350a266c7d5SChris Wilson 
3351a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3352a266c7d5SChris Wilson 
3353a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3354a266c7d5SChris Wilson 
3355a266c7d5SChris Wilson 	for (;;) {
33562c8ba29fSChris Wilson 		bool blc_event = false;
33572c8ba29fSChris Wilson 
335821ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
3359a266c7d5SChris Wilson 
3360a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3361a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3362a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3363a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3364a266c7d5SChris Wilson 		 */
3365a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3366a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3367a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3368a266c7d5SChris Wilson 
3369a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3370a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3371a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3372a266c7d5SChris Wilson 
3373a266c7d5SChris Wilson 			/*
3374a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3375a266c7d5SChris Wilson 			 */
3376a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3377a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3378a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3379a266c7d5SChris Wilson 							 pipe_name(pipe));
3380a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3381a266c7d5SChris Wilson 				irq_received = 1;
3382a266c7d5SChris Wilson 			}
3383a266c7d5SChris Wilson 		}
3384a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3385a266c7d5SChris Wilson 
3386a266c7d5SChris Wilson 		if (!irq_received)
3387a266c7d5SChris Wilson 			break;
3388a266c7d5SChris Wilson 
3389a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3390a266c7d5SChris Wilson 
3391a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3392adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3393a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3394b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3395b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
3396b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_I965);
3397a266c7d5SChris Wilson 
3398a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3399a266c7d5SChris Wilson 				  hotplug_status);
3400b543fb04SEgbert Eich 			if (hotplug_trigger) {
3401cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger,
3402cd569aedSEgbert Eich 							    IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
3403cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
3404a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
3405a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
3406b543fb04SEgbert Eich 			}
3407a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3408a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3409a266c7d5SChris Wilson 		}
3410a266c7d5SChris Wilson 
341121ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3412a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3413a266c7d5SChris Wilson 
3414a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3415a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3416a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3417a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3418a266c7d5SChris Wilson 
3419a266c7d5SChris Wilson 		for_each_pipe(pipe) {
34202c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
342190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
342290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3423a266c7d5SChris Wilson 
3424a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3425a266c7d5SChris Wilson 				blc_event = true;
3426a266c7d5SChris Wilson 		}
3427a266c7d5SChris Wilson 
3428a266c7d5SChris Wilson 
3429a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3430a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3431a266c7d5SChris Wilson 
3432515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3433515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3434515ac2bbSDaniel Vetter 
3435a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3436a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3437a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3438a266c7d5SChris Wilson 		 * we would never get another interrupt.
3439a266c7d5SChris Wilson 		 *
3440a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3441a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3442a266c7d5SChris Wilson 		 * another one.
3443a266c7d5SChris Wilson 		 *
3444a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3445a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3446a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3447a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3448a266c7d5SChris Wilson 		 * stray interrupts.
3449a266c7d5SChris Wilson 		 */
3450a266c7d5SChris Wilson 		iir = new_iir;
3451a266c7d5SChris Wilson 	}
3452a266c7d5SChris Wilson 
3453d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
34542c8ba29fSChris Wilson 
3455a266c7d5SChris Wilson 	return ret;
3456a266c7d5SChris Wilson }
3457a266c7d5SChris Wilson 
3458a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3459a266c7d5SChris Wilson {
3460a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3461a266c7d5SChris Wilson 	int pipe;
3462a266c7d5SChris Wilson 
3463a266c7d5SChris Wilson 	if (!dev_priv)
3464a266c7d5SChris Wilson 		return;
3465a266c7d5SChris Wilson 
3466ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3467ac4c16c5SEgbert Eich 
3468a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3469a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3470a266c7d5SChris Wilson 
3471a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3472a266c7d5SChris Wilson 	for_each_pipe(pipe)
3473a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3474a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3475a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3476a266c7d5SChris Wilson 
3477a266c7d5SChris Wilson 	for_each_pipe(pipe)
3478a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3479a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3480a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3481a266c7d5SChris Wilson }
3482a266c7d5SChris Wilson 
3483ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3484ac4c16c5SEgbert Eich {
3485ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3486ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3487ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3488ac4c16c5SEgbert Eich 	unsigned long irqflags;
3489ac4c16c5SEgbert Eich 	int i;
3490ac4c16c5SEgbert Eich 
3491ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3492ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3493ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3494ac4c16c5SEgbert Eich 
3495ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3496ac4c16c5SEgbert Eich 			continue;
3497ac4c16c5SEgbert Eich 
3498ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3499ac4c16c5SEgbert Eich 
3500ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3501ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3502ac4c16c5SEgbert Eich 
3503ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3504ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3505ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3506ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3507ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3508ac4c16c5SEgbert Eich 				if (!connector->polled)
3509ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3510ac4c16c5SEgbert Eich 			}
3511ac4c16c5SEgbert Eich 		}
3512ac4c16c5SEgbert Eich 	}
3513ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3514ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3515ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3516ac4c16c5SEgbert Eich }
3517ac4c16c5SEgbert Eich 
3518f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3519f71d4af4SJesse Barnes {
35208b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
35218b2e326dSChris Wilson 
35228b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
352399584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3524c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3525a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
35268b2e326dSChris Wilson 
352799584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
352899584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
352961bac78eSDaniel Vetter 		    (unsigned long) dev);
3530ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3531ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
353261bac78eSDaniel Vetter 
353397a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
35349ee32feaSDaniel Vetter 
3535f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
3536f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
35377d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3538f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3539f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3540f71d4af4SJesse Barnes 	}
3541f71d4af4SJesse Barnes 
3542c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3543f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3544c3613de9SKeith Packard 	else
3545c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3546f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3547f71d4af4SJesse Barnes 
35487e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
35497e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
35507e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
35517e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
35527e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
35537e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
35547e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3555fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
35564a06e201SDaniel Vetter 	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
35577d99163dSBen Widawsky 		/* Share uninstall handlers with ILK/SNB */
3558f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
35597d99163dSBen Widawsky 		dev->driver->irq_preinstall = ivybridge_irq_preinstall;
3560f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3561f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3562f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
3563f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
356482a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3565f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3566f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3567f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3568f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3569f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3570f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3571f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
357282a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3573f71d4af4SJesse Barnes 	} else {
3574c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3575c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3576c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3577c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3578c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3579a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3580a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3581a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3582a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3583a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
358420afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3585c2798b19SChris Wilson 		} else {
3586a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3587a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3588a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3589a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3590bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3591c2798b19SChris Wilson 		}
3592f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3593f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3594f71d4af4SJesse Barnes 	}
3595f71d4af4SJesse Barnes }
359620afbda2SDaniel Vetter 
359720afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
359820afbda2SDaniel Vetter {
359920afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3600821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3601821450c6SEgbert Eich 	struct drm_connector *connector;
3602821450c6SEgbert Eich 	int i;
360320afbda2SDaniel Vetter 
3604821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3605821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3606821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3607821450c6SEgbert Eich 	}
3608821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3609821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3610821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3611821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3612821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3613821450c6SEgbert Eich 	}
361420afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
361520afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
361620afbda2SDaniel Vetter }
3617