xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 10c59c511101bb0726967c9f3a297c83f1b4203d)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
83036a4a7dSZhenyu Wang /* For display hotplug interrupt */
84995b6762SChris Wilson static void
85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
86036a4a7dSZhenyu Wang {
874bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
884bc9d430SDaniel Vetter 
89c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
90c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
91c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr &= ~mask;
92c67a470bSPaulo Zanoni 		return;
93c67a470bSPaulo Zanoni 	}
94c67a470bSPaulo Zanoni 
951ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
961ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
971ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
983143a2bfSChris Wilson 		POSTING_READ(DEIMR);
99036a4a7dSZhenyu Wang 	}
100036a4a7dSZhenyu Wang }
101036a4a7dSZhenyu Wang 
1020ff9800aSPaulo Zanoni static void
103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
104036a4a7dSZhenyu Wang {
1054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1064bc9d430SDaniel Vetter 
107c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
108c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
109c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr |= mask;
110c67a470bSPaulo Zanoni 		return;
111c67a470bSPaulo Zanoni 	}
112c67a470bSPaulo Zanoni 
1131ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1141ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1151ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1163143a2bfSChris Wilson 		POSTING_READ(DEIMR);
117036a4a7dSZhenyu Wang 	}
118036a4a7dSZhenyu Wang }
119036a4a7dSZhenyu Wang 
12043eaea13SPaulo Zanoni /**
12143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12243eaea13SPaulo Zanoni  * @dev_priv: driver private
12343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
12443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
12543eaea13SPaulo Zanoni  */
12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
12743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
12843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
12943eaea13SPaulo Zanoni {
13043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13143eaea13SPaulo Zanoni 
132c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
133c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
134c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136c67a470bSPaulo Zanoni 						interrupt_mask);
137c67a470bSPaulo Zanoni 		return;
138c67a470bSPaulo Zanoni 	}
139c67a470bSPaulo Zanoni 
14043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14343eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
14443eaea13SPaulo Zanoni }
14543eaea13SPaulo Zanoni 
14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
14743eaea13SPaulo Zanoni {
14843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
14943eaea13SPaulo Zanoni }
15043eaea13SPaulo Zanoni 
15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15243eaea13SPaulo Zanoni {
15343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
15443eaea13SPaulo Zanoni }
15543eaea13SPaulo Zanoni 
156edbfdb45SPaulo Zanoni /**
157edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
158edbfdb45SPaulo Zanoni   * @dev_priv: driver private
159edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
160edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
161edbfdb45SPaulo Zanoni   */
162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
164edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
165edbfdb45SPaulo Zanoni {
166605cd25bSPaulo Zanoni 	uint32_t new_val;
167edbfdb45SPaulo Zanoni 
168edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
169edbfdb45SPaulo Zanoni 
170c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
171c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
172c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174c67a470bSPaulo Zanoni 						     interrupt_mask);
175c67a470bSPaulo Zanoni 		return;
176c67a470bSPaulo Zanoni 	}
177c67a470bSPaulo Zanoni 
178605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
179f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
180f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
181f52ecbcfSPaulo Zanoni 
182605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
183605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
184605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
185edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
186edbfdb45SPaulo Zanoni 	}
187f52ecbcfSPaulo Zanoni }
188edbfdb45SPaulo Zanoni 
189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190edbfdb45SPaulo Zanoni {
191edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
192edbfdb45SPaulo Zanoni }
193edbfdb45SPaulo Zanoni 
194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195edbfdb45SPaulo Zanoni {
196edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
197edbfdb45SPaulo Zanoni }
198edbfdb45SPaulo Zanoni 
1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2008664281bSPaulo Zanoni {
2018664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2028664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2038664281bSPaulo Zanoni 	enum pipe pipe;
2048664281bSPaulo Zanoni 
2054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2064bc9d430SDaniel Vetter 
2078664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2088664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2098664281bSPaulo Zanoni 
2108664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2118664281bSPaulo Zanoni 			return false;
2128664281bSPaulo Zanoni 	}
2138664281bSPaulo Zanoni 
2148664281bSPaulo Zanoni 	return true;
2158664281bSPaulo Zanoni }
2168664281bSPaulo Zanoni 
2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2188664281bSPaulo Zanoni {
2198664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2208664281bSPaulo Zanoni 	enum pipe pipe;
2218664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2228664281bSPaulo Zanoni 
223fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
224fee884edSDaniel Vetter 
2258664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2268664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2278664281bSPaulo Zanoni 
2288664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2298664281bSPaulo Zanoni 			return false;
2308664281bSPaulo Zanoni 	}
2318664281bSPaulo Zanoni 
2328664281bSPaulo Zanoni 	return true;
2338664281bSPaulo Zanoni }
2348664281bSPaulo Zanoni 
2352d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
2362d9d2b0bSVille Syrjälä {
2372d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
2382d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
2392d9d2b0bSVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
2402d9d2b0bSVille Syrjälä 
2412d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
2422d9d2b0bSVille Syrjälä 
2432d9d2b0bSVille Syrjälä 	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
2442d9d2b0bSVille Syrjälä 	POSTING_READ(reg);
2452d9d2b0bSVille Syrjälä }
2462d9d2b0bSVille Syrjälä 
2478664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2488664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2498664281bSPaulo Zanoni {
2508664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2518664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2528664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2538664281bSPaulo Zanoni 
2548664281bSPaulo Zanoni 	if (enable)
2558664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2568664281bSPaulo Zanoni 	else
2578664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2588664281bSPaulo Zanoni }
2598664281bSPaulo Zanoni 
2608664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2617336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2628664281bSPaulo Zanoni {
2638664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2648664281bSPaulo Zanoni 	if (enable) {
2657336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2667336df65SDaniel Vetter 
2678664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2688664281bSPaulo Zanoni 			return;
2698664281bSPaulo Zanoni 
2708664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2718664281bSPaulo Zanoni 	} else {
2727336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2737336df65SDaniel Vetter 
2747336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2758664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2767336df65SDaniel Vetter 
2777336df65SDaniel Vetter 		if (!was_enabled &&
2787336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2797336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2807336df65SDaniel Vetter 				      pipe_name(pipe));
2817336df65SDaniel Vetter 		}
2828664281bSPaulo Zanoni 	}
2838664281bSPaulo Zanoni }
2848664281bSPaulo Zanoni 
28538d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
28638d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
28738d83c96SDaniel Vetter {
28838d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
28938d83c96SDaniel Vetter 
29038d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
29138d83c96SDaniel Vetter 
29238d83c96SDaniel Vetter 	if (enable)
29338d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
29438d83c96SDaniel Vetter 	else
29538d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
29638d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
29738d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
29838d83c96SDaniel Vetter }
29938d83c96SDaniel Vetter 
300fee884edSDaniel Vetter /**
301fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
302fee884edSDaniel Vetter  * @dev_priv: driver private
303fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
304fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
305fee884edSDaniel Vetter  */
306fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
308fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
309fee884edSDaniel Vetter {
310fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
311fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
312fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
313fee884edSDaniel Vetter 
314fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
315fee884edSDaniel Vetter 
316c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled &&
317c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
319c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
320c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
321c67a470bSPaulo Zanoni 						 interrupt_mask);
322c67a470bSPaulo Zanoni 		return;
323c67a470bSPaulo Zanoni 	}
324c67a470bSPaulo Zanoni 
325fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
326fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
327fee884edSDaniel Vetter }
328fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
329fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
330fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
331fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
332fee884edSDaniel Vetter 
333de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3358664281bSPaulo Zanoni 					    bool enable)
3368664281bSPaulo Zanoni {
3378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
338de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3408664281bSPaulo Zanoni 
3418664281bSPaulo Zanoni 	if (enable)
342fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3438664281bSPaulo Zanoni 	else
344fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3458664281bSPaulo Zanoni }
3468664281bSPaulo Zanoni 
3478664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3488664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3498664281bSPaulo Zanoni 					    bool enable)
3508664281bSPaulo Zanoni {
3518664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3528664281bSPaulo Zanoni 
3538664281bSPaulo Zanoni 	if (enable) {
3541dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3551dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3561dd246fbSDaniel Vetter 
3578664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3588664281bSPaulo Zanoni 			return;
3598664281bSPaulo Zanoni 
360fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3618664281bSPaulo Zanoni 	} else {
3621dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3631dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3641dd246fbSDaniel Vetter 
3651dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
366fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3671dd246fbSDaniel Vetter 
3681dd246fbSDaniel Vetter 		if (!was_enabled &&
3691dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3701dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3711dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3721dd246fbSDaniel Vetter 		}
3738664281bSPaulo Zanoni 	}
3748664281bSPaulo Zanoni }
3758664281bSPaulo Zanoni 
3768664281bSPaulo Zanoni /**
3778664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3788664281bSPaulo Zanoni  * @dev: drm device
3798664281bSPaulo Zanoni  * @pipe: pipe
3808664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3818664281bSPaulo Zanoni  *
3828664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3838664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3848664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3858664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3868664281bSPaulo Zanoni  * bit for all the pipes.
3878664281bSPaulo Zanoni  *
3888664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3898664281bSPaulo Zanoni  */
3908664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3918664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
3928664281bSPaulo Zanoni {
3938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3948664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3958664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3968664281bSPaulo Zanoni 	unsigned long flags;
3978664281bSPaulo Zanoni 	bool ret;
3988664281bSPaulo Zanoni 
3998664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4008664281bSPaulo Zanoni 
4018664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4028664281bSPaulo Zanoni 
4038664281bSPaulo Zanoni 	if (enable == ret)
4048664281bSPaulo Zanoni 		goto done;
4058664281bSPaulo Zanoni 
4068664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4078664281bSPaulo Zanoni 
4082d9d2b0bSVille Syrjälä 	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
4092d9d2b0bSVille Syrjälä 		i9xx_clear_fifo_underrun(dev, pipe);
4102d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4118664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4128664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4137336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
41438d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
41538d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4168664281bSPaulo Zanoni 
4178664281bSPaulo Zanoni done:
4188664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4198664281bSPaulo Zanoni 	return ret;
4208664281bSPaulo Zanoni }
4218664281bSPaulo Zanoni 
4228664281bSPaulo Zanoni /**
4238664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
4248664281bSPaulo Zanoni  * @dev: drm device
4258664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
4268664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4278664281bSPaulo Zanoni  *
4288664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
4298664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
4308664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4318664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4328664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4338664281bSPaulo Zanoni  *
4348664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4358664281bSPaulo Zanoni  */
4368664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4378664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4388664281bSPaulo Zanoni 					   bool enable)
4398664281bSPaulo Zanoni {
4408664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
441de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
442de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4438664281bSPaulo Zanoni 	unsigned long flags;
4448664281bSPaulo Zanoni 	bool ret;
4458664281bSPaulo Zanoni 
446de28075dSDaniel Vetter 	/*
447de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
448de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
449de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
450de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
451de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
452de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
453de28075dSDaniel Vetter 	 */
4548664281bSPaulo Zanoni 
4558664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4568664281bSPaulo Zanoni 
4578664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4588664281bSPaulo Zanoni 
4598664281bSPaulo Zanoni 	if (enable == ret)
4608664281bSPaulo Zanoni 		goto done;
4618664281bSPaulo Zanoni 
4628664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4638664281bSPaulo Zanoni 
4648664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
465de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4668664281bSPaulo Zanoni 	else
4678664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4688664281bSPaulo Zanoni 
4698664281bSPaulo Zanoni done:
4708664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4718664281bSPaulo Zanoni 	return ret;
4728664281bSPaulo Zanoni }
4738664281bSPaulo Zanoni 
4748664281bSPaulo Zanoni 
4757c463586SKeith Packard void
476755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
477755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4787c463586SKeith Packard {
4799db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
480755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4817c463586SKeith Packard 
482b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
483b79480baSDaniel Vetter 
484755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
485755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
486755e9019SImre Deak 		return;
487755e9019SImre Deak 
488755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
48946c06a30SVille Syrjälä 		return;
49046c06a30SVille Syrjälä 
4917c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
492755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
49346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4943143a2bfSChris Wilson 	POSTING_READ(reg);
4957c463586SKeith Packard }
4967c463586SKeith Packard 
4977c463586SKeith Packard void
498755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5007c463586SKeith Packard {
5019db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
502755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5037c463586SKeith Packard 
504b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
505b79480baSDaniel Vetter 
506755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
507755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
50846c06a30SVille Syrjälä 		return;
50946c06a30SVille Syrjälä 
510755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
511755e9019SImre Deak 		return;
512755e9019SImre Deak 
513755e9019SImre Deak 	pipestat &= ~enable_mask;
51446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5153143a2bfSChris Wilson 	POSTING_READ(reg);
5167c463586SKeith Packard }
5177c463586SKeith Packard 
518*10c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
519*10c59c51SImre Deak {
520*10c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
521*10c59c51SImre Deak 
522*10c59c51SImre Deak 	/*
523*10c59c51SImre Deak 	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
524*10c59c51SImre Deak 	 * same bit MBZ.
525*10c59c51SImre Deak 	 */
526*10c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
527*10c59c51SImre Deak 		return 0;
528*10c59c51SImre Deak 
529*10c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
530*10c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
531*10c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
532*10c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
533*10c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
534*10c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
535*10c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
536*10c59c51SImre Deak 
537*10c59c51SImre Deak 	return enable_mask;
538*10c59c51SImre Deak }
539*10c59c51SImre Deak 
540755e9019SImre Deak void
541755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
542755e9019SImre Deak 		     u32 status_mask)
543755e9019SImre Deak {
544755e9019SImre Deak 	u32 enable_mask;
545755e9019SImre Deak 
546*10c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
547*10c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
548*10c59c51SImre Deak 							   status_mask);
549*10c59c51SImre Deak 	else
550755e9019SImre Deak 		enable_mask = status_mask << 16;
551755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
552755e9019SImre Deak }
553755e9019SImre Deak 
554755e9019SImre Deak void
555755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556755e9019SImre Deak 		      u32 status_mask)
557755e9019SImre Deak {
558755e9019SImre Deak 	u32 enable_mask;
559755e9019SImre Deak 
560*10c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
561*10c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
562*10c59c51SImre Deak 							   status_mask);
563*10c59c51SImre Deak 	else
564755e9019SImre Deak 		enable_mask = status_mask << 16;
565755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
566755e9019SImre Deak }
567755e9019SImre Deak 
568c0e09200SDave Airlie /**
569f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
57001c66889SZhao Yakui  */
571f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
57201c66889SZhao Yakui {
5731ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
5741ec14ad3SChris Wilson 	unsigned long irqflags;
5751ec14ad3SChris Wilson 
576f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
577f49e38ddSJani Nikula 		return;
578f49e38ddSJani Nikula 
5791ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
58001c66889SZhao Yakui 
581755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
582a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
5833b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
584755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5851ec14ad3SChris Wilson 
5861ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
58701c66889SZhao Yakui }
58801c66889SZhao Yakui 
58901c66889SZhao Yakui /**
5900a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
5910a3e67a4SJesse Barnes  * @dev: DRM device
5920a3e67a4SJesse Barnes  * @pipe: pipe to check
5930a3e67a4SJesse Barnes  *
5940a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5950a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5960a3e67a4SJesse Barnes  * before reading such registers if unsure.
5970a3e67a4SJesse Barnes  */
5980a3e67a4SJesse Barnes static int
5990a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
6000a3e67a4SJesse Barnes {
6010a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
602702e7a56SPaulo Zanoni 
603a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
604a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
605a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
606a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
60771f8ba6bSPaulo Zanoni 
608a01025afSDaniel Vetter 		return intel_crtc->active;
609a01025afSDaniel Vetter 	} else {
610a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
611a01025afSDaniel Vetter 	}
6120a3e67a4SJesse Barnes }
6130a3e67a4SJesse Barnes 
6144cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6154cdb83ecSVille Syrjälä {
6164cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6174cdb83ecSVille Syrjälä 	return 0;
6184cdb83ecSVille Syrjälä }
6194cdb83ecSVille Syrjälä 
62042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
62142f52ef8SKeith Packard  * we use as a pipe index
62242f52ef8SKeith Packard  */
623f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6240a3e67a4SJesse Barnes {
6250a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6260a3e67a4SJesse Barnes 	unsigned long high_frame;
6270a3e67a4SJesse Barnes 	unsigned long low_frame;
628391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
6290a3e67a4SJesse Barnes 
6300a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
63144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6329db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
6330a3e67a4SJesse Barnes 		return 0;
6340a3e67a4SJesse Barnes 	}
6350a3e67a4SJesse Barnes 
636391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
637391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
638391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
639391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
640391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
641391f75e2SVille Syrjälä 
642391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
643391f75e2SVille Syrjälä 	} else {
644391f75e2SVille Syrjälä 		enum transcoder cpu_transcoder =
645391f75e2SVille Syrjälä 			intel_pipe_to_cpu_transcoder(dev_priv, pipe);
646391f75e2SVille Syrjälä 		u32 htotal;
647391f75e2SVille Syrjälä 
648391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
649391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
650391f75e2SVille Syrjälä 
651391f75e2SVille Syrjälä 		vbl_start *= htotal;
652391f75e2SVille Syrjälä 	}
653391f75e2SVille Syrjälä 
6549db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6559db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6565eddb70bSChris Wilson 
6570a3e67a4SJesse Barnes 	/*
6580a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6590a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6600a3e67a4SJesse Barnes 	 * register.
6610a3e67a4SJesse Barnes 	 */
6620a3e67a4SJesse Barnes 	do {
6635eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
664391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6655eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6660a3e67a4SJesse Barnes 	} while (high1 != high2);
6670a3e67a4SJesse Barnes 
6685eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
669391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6705eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
671391f75e2SVille Syrjälä 
672391f75e2SVille Syrjälä 	/*
673391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
674391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
675391f75e2SVille Syrjälä 	 * counter against vblank start.
676391f75e2SVille Syrjälä 	 */
677edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6780a3e67a4SJesse Barnes }
6790a3e67a4SJesse Barnes 
680f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6819880b7a5SJesse Barnes {
6829880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6839db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6849880b7a5SJesse Barnes 
6859880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
68644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6879db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6889880b7a5SJesse Barnes 		return 0;
6899880b7a5SJesse Barnes 	}
6909880b7a5SJesse Barnes 
6919880b7a5SJesse Barnes 	return I915_READ(reg);
6929880b7a5SJesse Barnes }
6939880b7a5SJesse Barnes 
694ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
695ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
696ad3543edSMario Kleiner #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
697ad3543edSMario Kleiner 
698095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
69954ddcbd2SVille Syrjälä {
70054ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
70154ddcbd2SVille Syrjälä 	uint32_t status;
70254ddcbd2SVille Syrjälä 
703095163baSVille Syrjälä 	if (INTEL_INFO(dev)->gen < 7) {
70454ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
70554ddcbd2SVille Syrjälä 			DE_PIPEA_VBLANK :
70654ddcbd2SVille Syrjälä 			DE_PIPEB_VBLANK;
70754ddcbd2SVille Syrjälä 	} else {
70854ddcbd2SVille Syrjälä 		switch (pipe) {
70954ddcbd2SVille Syrjälä 		default:
71054ddcbd2SVille Syrjälä 		case PIPE_A:
71154ddcbd2SVille Syrjälä 			status = DE_PIPEA_VBLANK_IVB;
71254ddcbd2SVille Syrjälä 			break;
71354ddcbd2SVille Syrjälä 		case PIPE_B:
71454ddcbd2SVille Syrjälä 			status = DE_PIPEB_VBLANK_IVB;
71554ddcbd2SVille Syrjälä 			break;
71654ddcbd2SVille Syrjälä 		case PIPE_C:
71754ddcbd2SVille Syrjälä 			status = DE_PIPEC_VBLANK_IVB;
71854ddcbd2SVille Syrjälä 			break;
71954ddcbd2SVille Syrjälä 		}
72054ddcbd2SVille Syrjälä 	}
721ad3543edSMario Kleiner 
722095163baSVille Syrjälä 	return __raw_i915_read32(dev_priv, DEISR) & status;
72354ddcbd2SVille Syrjälä }
72454ddcbd2SVille Syrjälä 
725f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
726abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
727abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7280af7e4dfSMario Kleiner {
729c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
730c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
731c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
732c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
7333aa18df8SVille Syrjälä 	int position;
7340af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
7350af7e4dfSMario Kleiner 	bool in_vbl = true;
7360af7e4dfSMario Kleiner 	int ret = 0;
737ad3543edSMario Kleiner 	unsigned long irqflags;
7380af7e4dfSMario Kleiner 
739c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7400af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7419db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7420af7e4dfSMario Kleiner 		return 0;
7430af7e4dfSMario Kleiner 	}
7440af7e4dfSMario Kleiner 
745c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
746c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
747c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
748c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7490af7e4dfSMario Kleiner 
750d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
751d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
752d31faf65SVille Syrjälä 		vbl_end /= 2;
753d31faf65SVille Syrjälä 		vtotal /= 2;
754d31faf65SVille Syrjälä 	}
755d31faf65SVille Syrjälä 
756c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
757c2baf4b7SVille Syrjälä 
758ad3543edSMario Kleiner 	/*
759ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
760ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
761ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
762ad3543edSMario Kleiner 	 */
763ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
764ad3543edSMario Kleiner 
765ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
766ad3543edSMario Kleiner 
767ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
768ad3543edSMario Kleiner 	if (stime)
769ad3543edSMario Kleiner 		*stime = ktime_get();
770ad3543edSMario Kleiner 
7717c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7720af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7730af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7740af7e4dfSMario Kleiner 		 */
7757c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
776ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7777c06b08aSVille Syrjälä 		else
778ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
77954ddcbd2SVille Syrjälä 
780095163baSVille Syrjälä 		if (HAS_PCH_SPLIT(dev)) {
78154ddcbd2SVille Syrjälä 			/*
78254ddcbd2SVille Syrjälä 			 * The scanline counter increments at the leading edge
78354ddcbd2SVille Syrjälä 			 * of hsync, ie. it completely misses the active portion
78454ddcbd2SVille Syrjälä 			 * of the line. Fix up the counter at both edges of vblank
78554ddcbd2SVille Syrjälä 			 * to get a more accurate picture whether we're in vblank
78654ddcbd2SVille Syrjälä 			 * or not.
78754ddcbd2SVille Syrjälä 			 */
788095163baSVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
78954ddcbd2SVille Syrjälä 			if ((in_vbl && position == vbl_start - 1) ||
79054ddcbd2SVille Syrjälä 			    (!in_vbl && position == vbl_end - 1))
79154ddcbd2SVille Syrjälä 				position = (position + 1) % vtotal;
7920af7e4dfSMario Kleiner 		} else {
793095163baSVille Syrjälä 			/*
794095163baSVille Syrjälä 			 * ISR vblank status bits don't work the way we'd want
795095163baSVille Syrjälä 			 * them to work on non-PCH platforms (for
796095163baSVille Syrjälä 			 * ilk_pipe_in_vblank_locked()), and there doesn't
797095163baSVille Syrjälä 			 * appear any other way to determine if we're currently
798095163baSVille Syrjälä 			 * in vblank.
799095163baSVille Syrjälä 			 *
800095163baSVille Syrjälä 			 * Instead let's assume that we're already in vblank if
801095163baSVille Syrjälä 			 * we got called from the vblank interrupt and the
802095163baSVille Syrjälä 			 * scanline counter value indicates that we're on the
803095163baSVille Syrjälä 			 * line just prior to vblank start. This should result
804095163baSVille Syrjälä 			 * in the correct answer, unless the vblank interrupt
805095163baSVille Syrjälä 			 * delivery really got delayed for almost exactly one
806095163baSVille Syrjälä 			 * full frame/field.
807095163baSVille Syrjälä 			 */
808095163baSVille Syrjälä 			if (flags & DRM_CALLED_FROM_VBLIRQ &&
809095163baSVille Syrjälä 			    position == vbl_start - 1) {
810095163baSVille Syrjälä 				position = (position + 1) % vtotal;
811095163baSVille Syrjälä 
812095163baSVille Syrjälä 				/* Signal this correction as "applied". */
813095163baSVille Syrjälä 				ret |= 0x8;
814095163baSVille Syrjälä 			}
815095163baSVille Syrjälä 		}
816095163baSVille Syrjälä 	} else {
8170af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8180af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8190af7e4dfSMario Kleiner 		 * scanout position.
8200af7e4dfSMario Kleiner 		 */
821ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8220af7e4dfSMario Kleiner 
8233aa18df8SVille Syrjälä 		/* convert to pixel counts */
8243aa18df8SVille Syrjälä 		vbl_start *= htotal;
8253aa18df8SVille Syrjälä 		vbl_end *= htotal;
8263aa18df8SVille Syrjälä 		vtotal *= htotal;
8273aa18df8SVille Syrjälä 	}
8283aa18df8SVille Syrjälä 
829ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
830ad3543edSMario Kleiner 	if (etime)
831ad3543edSMario Kleiner 		*etime = ktime_get();
832ad3543edSMario Kleiner 
833ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
834ad3543edSMario Kleiner 
835ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
836ad3543edSMario Kleiner 
8373aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8383aa18df8SVille Syrjälä 
8393aa18df8SVille Syrjälä 	/*
8403aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8413aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8423aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8433aa18df8SVille Syrjälä 	 * up since vbl_end.
8443aa18df8SVille Syrjälä 	 */
8453aa18df8SVille Syrjälä 	if (position >= vbl_start)
8463aa18df8SVille Syrjälä 		position -= vbl_end;
8473aa18df8SVille Syrjälä 	else
8483aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8493aa18df8SVille Syrjälä 
8507c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8513aa18df8SVille Syrjälä 		*vpos = position;
8523aa18df8SVille Syrjälä 		*hpos = 0;
8533aa18df8SVille Syrjälä 	} else {
8540af7e4dfSMario Kleiner 		*vpos = position / htotal;
8550af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8560af7e4dfSMario Kleiner 	}
8570af7e4dfSMario Kleiner 
8580af7e4dfSMario Kleiner 	/* In vblank? */
8590af7e4dfSMario Kleiner 	if (in_vbl)
8600af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
8610af7e4dfSMario Kleiner 
8620af7e4dfSMario Kleiner 	return ret;
8630af7e4dfSMario Kleiner }
8640af7e4dfSMario Kleiner 
865f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8660af7e4dfSMario Kleiner 			      int *max_error,
8670af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8680af7e4dfSMario Kleiner 			      unsigned flags)
8690af7e4dfSMario Kleiner {
8704041b853SChris Wilson 	struct drm_crtc *crtc;
8710af7e4dfSMario Kleiner 
8727eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8734041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8740af7e4dfSMario Kleiner 		return -EINVAL;
8750af7e4dfSMario Kleiner 	}
8760af7e4dfSMario Kleiner 
8770af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8784041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8794041b853SChris Wilson 	if (crtc == NULL) {
8804041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8814041b853SChris Wilson 		return -EINVAL;
8824041b853SChris Wilson 	}
8834041b853SChris Wilson 
8844041b853SChris Wilson 	if (!crtc->enabled) {
8854041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8864041b853SChris Wilson 		return -EBUSY;
8874041b853SChris Wilson 	}
8880af7e4dfSMario Kleiner 
8890af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8904041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8914041b853SChris Wilson 						     vblank_time, flags,
8927da903efSVille Syrjälä 						     crtc,
8937da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
8940af7e4dfSMario Kleiner }
8950af7e4dfSMario Kleiner 
89667c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
89767c347ffSJani Nikula 				struct drm_connector *connector)
898321a1b30SEgbert Eich {
899321a1b30SEgbert Eich 	enum drm_connector_status old_status;
900321a1b30SEgbert Eich 
901321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
902321a1b30SEgbert Eich 	old_status = connector->status;
903321a1b30SEgbert Eich 
904321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
90567c347ffSJani Nikula 	if (old_status == connector->status)
90667c347ffSJani Nikula 		return false;
90767c347ffSJani Nikula 
90867c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
909321a1b30SEgbert Eich 		      connector->base.id,
910321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
91167c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
91267c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
91367c347ffSJani Nikula 
91467c347ffSJani Nikula 	return true;
915321a1b30SEgbert Eich }
916321a1b30SEgbert Eich 
9175ca58282SJesse Barnes /*
9185ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9195ca58282SJesse Barnes  */
920ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
921ac4c16c5SEgbert Eich 
9225ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9235ca58282SJesse Barnes {
9245ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
9255ca58282SJesse Barnes 						    hotplug_work);
9265ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
927c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
928cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
929cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
930cd569aedSEgbert Eich 	struct drm_connector *connector;
931cd569aedSEgbert Eich 	unsigned long irqflags;
932cd569aedSEgbert Eich 	bool hpd_disabled = false;
933321a1b30SEgbert Eich 	bool changed = false;
934142e2398SEgbert Eich 	u32 hpd_event_bits;
9355ca58282SJesse Barnes 
93652d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
93752d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
93852d7ecedSDaniel Vetter 		return;
93952d7ecedSDaniel Vetter 
940a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
941e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
942e67189abSJesse Barnes 
943cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
944142e2398SEgbert Eich 
945142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
946142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
947cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
948cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
949cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
950cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
951cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
952cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
953cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
954cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
955cd569aedSEgbert Eich 				drm_get_connector_name(connector));
956cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
957cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
958cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
959cd569aedSEgbert Eich 			hpd_disabled = true;
960cd569aedSEgbert Eich 		}
961142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
962142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
963142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
964142e2398SEgbert Eich 		}
965cd569aedSEgbert Eich 	}
966cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
967cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
968cd569aedSEgbert Eich 	  * some connectors */
969ac4c16c5SEgbert Eich 	if (hpd_disabled) {
970cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
971ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
972ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
973ac4c16c5SEgbert Eich 	}
974cd569aedSEgbert Eich 
975cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
976cd569aedSEgbert Eich 
977321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
978321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
979321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
980321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
981cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
982cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
983321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
984321a1b30SEgbert Eich 				changed = true;
985321a1b30SEgbert Eich 		}
986321a1b30SEgbert Eich 	}
98740ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
98840ee3381SKeith Packard 
989321a1b30SEgbert Eich 	if (changed)
990321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9915ca58282SJesse Barnes }
9925ca58282SJesse Barnes 
9933ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
9943ca1ccedSVille Syrjälä {
9953ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
9963ca1ccedSVille Syrjälä }
9973ca1ccedSVille Syrjälä 
998d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
999f97108d1SJesse Barnes {
1000f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
1001b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10029270388eSDaniel Vetter 	u8 new_delay;
10039270388eSDaniel Vetter 
1004d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1005f97108d1SJesse Barnes 
100673edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
100773edd18fSDaniel Vetter 
100820e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10099270388eSDaniel Vetter 
10107648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1011b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1012b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1013f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1014f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1015f97108d1SJesse Barnes 
1016f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1017b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
101820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
101920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
102020e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
102120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1022b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
102320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
102420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
102520e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
102620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1027f97108d1SJesse Barnes 	}
1028f97108d1SJesse Barnes 
10297648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
103020e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1031f97108d1SJesse Barnes 
1032d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10339270388eSDaniel Vetter 
1034f97108d1SJesse Barnes 	return;
1035f97108d1SJesse Barnes }
1036f97108d1SJesse Barnes 
1037549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1038549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1039549f7365SChris Wilson {
1040475553deSChris Wilson 	if (ring->obj == NULL)
1041475553deSChris Wilson 		return;
1042475553deSChris Wilson 
1043814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
10449862e600SChris Wilson 
1045549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
104610cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1047549f7365SChris Wilson }
1048549f7365SChris Wilson 
104976c3552fSDeepak S void gen6_set_pm_mask(struct drm_i915_private *dev_priv,
105027544369SDeepak S 			     u32 pm_iir, int new_delay)
105127544369SDeepak S {
105227544369SDeepak S 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
105327544369SDeepak S 		if (new_delay >= dev_priv->rps.max_delay) {
105427544369SDeepak S 			/* Mask UP THRESHOLD Interrupts */
105527544369SDeepak S 			I915_WRITE(GEN6_PMINTRMSK,
105627544369SDeepak S 				   I915_READ(GEN6_PMINTRMSK) |
105727544369SDeepak S 				   GEN6_PM_RP_UP_THRESHOLD);
105827544369SDeepak S 			dev_priv->rps.rp_up_masked = true;
105927544369SDeepak S 		}
106027544369SDeepak S 		if (dev_priv->rps.rp_down_masked) {
106127544369SDeepak S 			/* UnMask DOWN THRESHOLD Interrupts */
106227544369SDeepak S 			I915_WRITE(GEN6_PMINTRMSK,
106327544369SDeepak S 				   I915_READ(GEN6_PMINTRMSK) &
106427544369SDeepak S 				   ~GEN6_PM_RP_DOWN_THRESHOLD);
106527544369SDeepak S 			dev_priv->rps.rp_down_masked = false;
106627544369SDeepak S 		}
106727544369SDeepak S 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
106827544369SDeepak S 		if (new_delay <= dev_priv->rps.min_delay) {
106927544369SDeepak S 			/* Mask DOWN THRESHOLD Interrupts */
107027544369SDeepak S 			I915_WRITE(GEN6_PMINTRMSK,
107127544369SDeepak S 				   I915_READ(GEN6_PMINTRMSK) |
107227544369SDeepak S 				   GEN6_PM_RP_DOWN_THRESHOLD);
107327544369SDeepak S 			dev_priv->rps.rp_down_masked = true;
107427544369SDeepak S 		}
107527544369SDeepak S 
107627544369SDeepak S 		if (dev_priv->rps.rp_up_masked) {
107727544369SDeepak S 			/* UnMask UP THRESHOLD Interrupts */
107827544369SDeepak S 			I915_WRITE(GEN6_PMINTRMSK,
107927544369SDeepak S 				   I915_READ(GEN6_PMINTRMSK) &
108027544369SDeepak S 				   ~GEN6_PM_RP_UP_THRESHOLD);
108127544369SDeepak S 			dev_priv->rps.rp_up_masked = false;
108227544369SDeepak S 		}
108327544369SDeepak S 	}
108427544369SDeepak S }
108527544369SDeepak S 
10864912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10873b8d8d91SJesse Barnes {
10884912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
1089c6a828d3SDaniel Vetter 						    rps.work);
1090edbfdb45SPaulo Zanoni 	u32 pm_iir;
1091dd75fdc8SChris Wilson 	int new_delay, adj;
10923b8d8d91SJesse Barnes 
109359cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1094c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1095c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
10964848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1097edbfdb45SPaulo Zanoni 	snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
109859cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10994912d041SBen Widawsky 
110060611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
110160611c13SPaulo Zanoni 	WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
110260611c13SPaulo Zanoni 
11034848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
11043b8d8d91SJesse Barnes 		return;
11053b8d8d91SJesse Barnes 
11064fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11077b9e0ae6SChris Wilson 
1108dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11097425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1110dd75fdc8SChris Wilson 		if (adj > 0)
1111dd75fdc8SChris Wilson 			adj *= 2;
1112dd75fdc8SChris Wilson 		else
1113dd75fdc8SChris Wilson 			adj = 1;
1114dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
11157425034aSVille Syrjälä 
11167425034aSVille Syrjälä 		/*
11177425034aSVille Syrjälä 		 * For better performance, jump directly
11187425034aSVille Syrjälä 		 * to RPe if we're below it.
11197425034aSVille Syrjälä 		 */
1120dd75fdc8SChris Wilson 		if (new_delay < dev_priv->rps.rpe_delay)
11217425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
1122dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1123dd75fdc8SChris Wilson 		if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
1124dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.rpe_delay;
1125dd75fdc8SChris Wilson 		else
1126dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.min_delay;
1127dd75fdc8SChris Wilson 		adj = 0;
1128dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1129dd75fdc8SChris Wilson 		if (adj < 0)
1130dd75fdc8SChris Wilson 			adj *= 2;
1131dd75fdc8SChris Wilson 		else
1132dd75fdc8SChris Wilson 			adj = -1;
1133dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
1134dd75fdc8SChris Wilson 	} else { /* unknown event */
1135dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay;
1136dd75fdc8SChris Wilson 	}
11373b8d8d91SJesse Barnes 
113879249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
113979249636SBen Widawsky 	 * interrupt
114079249636SBen Widawsky 	 */
11411272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
11421272e7b8SVille Syrjälä 			    dev_priv->rps.min_delay, dev_priv->rps.max_delay);
114327544369SDeepak S 
114427544369SDeepak S 	gen6_set_pm_mask(dev_priv, pm_iir, new_delay);
1145dd75fdc8SChris Wilson 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1146dd75fdc8SChris Wilson 
11470a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11480a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11490a073b84SJesse Barnes 	else
11504912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11513b8d8d91SJesse Barnes 
11524fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11533b8d8d91SJesse Barnes }
11543b8d8d91SJesse Barnes 
1155e3689190SBen Widawsky 
1156e3689190SBen Widawsky /**
1157e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1158e3689190SBen Widawsky  * occurred.
1159e3689190SBen Widawsky  * @work: workqueue struct
1160e3689190SBen Widawsky  *
1161e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1162e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1163e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1164e3689190SBen Widawsky  */
1165e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1166e3689190SBen Widawsky {
1167e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
1168a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
1169e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
117035a85ac6SBen Widawsky 	char *parity_event[6];
1171e3689190SBen Widawsky 	uint32_t misccpctl;
1172e3689190SBen Widawsky 	unsigned long flags;
117335a85ac6SBen Widawsky 	uint8_t slice = 0;
1174e3689190SBen Widawsky 
1175e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1176e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1177e3689190SBen Widawsky 	 * any time we access those registers.
1178e3689190SBen Widawsky 	 */
1179e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1180e3689190SBen Widawsky 
118135a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
118235a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
118335a85ac6SBen Widawsky 		goto out;
118435a85ac6SBen Widawsky 
1185e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1186e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1187e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1188e3689190SBen Widawsky 
118935a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
119035a85ac6SBen Widawsky 		u32 reg;
119135a85ac6SBen Widawsky 
119235a85ac6SBen Widawsky 		slice--;
119335a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
119435a85ac6SBen Widawsky 			break;
119535a85ac6SBen Widawsky 
119635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
119735a85ac6SBen Widawsky 
119835a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
119935a85ac6SBen Widawsky 
120035a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1201e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1202e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1203e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1204e3689190SBen Widawsky 
120535a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
120635a85ac6SBen Widawsky 		POSTING_READ(reg);
1207e3689190SBen Widawsky 
1208cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1209e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1210e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1211e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
121235a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
121335a85ac6SBen Widawsky 		parity_event[5] = NULL;
1214e3689190SBen Widawsky 
12155bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1216e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1217e3689190SBen Widawsky 
121835a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
121935a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1220e3689190SBen Widawsky 
122135a85ac6SBen Widawsky 		kfree(parity_event[4]);
1222e3689190SBen Widawsky 		kfree(parity_event[3]);
1223e3689190SBen Widawsky 		kfree(parity_event[2]);
1224e3689190SBen Widawsky 		kfree(parity_event[1]);
1225e3689190SBen Widawsky 	}
1226e3689190SBen Widawsky 
122735a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
122835a85ac6SBen Widawsky 
122935a85ac6SBen Widawsky out:
123035a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
123135a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
123235a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
123335a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
123435a85ac6SBen Widawsky 
123535a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
123635a85ac6SBen Widawsky }
123735a85ac6SBen Widawsky 
123835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1239e3689190SBen Widawsky {
1240e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1241e3689190SBen Widawsky 
1242040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1243e3689190SBen Widawsky 		return;
1244e3689190SBen Widawsky 
1245d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
124635a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1247d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1248e3689190SBen Widawsky 
124935a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
125035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
125135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
125235a85ac6SBen Widawsky 
125335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
125435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
125535a85ac6SBen Widawsky 
1256a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1257e3689190SBen Widawsky }
1258e3689190SBen Widawsky 
1259f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1260f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1261f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1262f1af8fc1SPaulo Zanoni {
1263f1af8fc1SPaulo Zanoni 	if (gt_iir &
1264f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1265f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1266f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1267f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1268f1af8fc1SPaulo Zanoni }
1269f1af8fc1SPaulo Zanoni 
1270e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1271e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1272e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1273e7b4c6b1SDaniel Vetter {
1274e7b4c6b1SDaniel Vetter 
1275cc609d5dSBen Widawsky 	if (gt_iir &
1276cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1277e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1278cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1279e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1280cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1281e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1282e7b4c6b1SDaniel Vetter 
1283cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1284cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1285cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1286e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1287e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
1288e7b4c6b1SDaniel Vetter 	}
1289e3689190SBen Widawsky 
129035a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
129135a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1292e7b4c6b1SDaniel Vetter }
1293e7b4c6b1SDaniel Vetter 
1294abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1295abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1296abd58f01SBen Widawsky 				       u32 master_ctl)
1297abd58f01SBen Widawsky {
1298abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1299abd58f01SBen Widawsky 	uint32_t tmp = 0;
1300abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1301abd58f01SBen Widawsky 
1302abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1303abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1304abd58f01SBen Widawsky 		if (tmp) {
1305abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1306abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1307abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1308abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1309abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1310abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1311abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1312abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1313abd58f01SBen Widawsky 		} else
1314abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1315abd58f01SBen Widawsky 	}
1316abd58f01SBen Widawsky 
1317abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VCS1_IRQ) {
1318abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1319abd58f01SBen Widawsky 		if (tmp) {
1320abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1321abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1322abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1323abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
1324abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1325abd58f01SBen Widawsky 		} else
1326abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1327abd58f01SBen Widawsky 	}
1328abd58f01SBen Widawsky 
1329abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1330abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1331abd58f01SBen Widawsky 		if (tmp) {
1332abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1333abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1334abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1335abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1336abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1337abd58f01SBen Widawsky 		} else
1338abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1339abd58f01SBen Widawsky 	}
1340abd58f01SBen Widawsky 
1341abd58f01SBen Widawsky 	return ret;
1342abd58f01SBen Widawsky }
1343abd58f01SBen Widawsky 
1344b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1345b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1346b543fb04SEgbert Eich 
134710a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1348b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1349b543fb04SEgbert Eich 					 const u32 *hpd)
1350b543fb04SEgbert Eich {
1351b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
1352b543fb04SEgbert Eich 	int i;
135310a504deSDaniel Vetter 	bool storm_detected = false;
1354b543fb04SEgbert Eich 
135591d131d2SDaniel Vetter 	if (!hotplug_trigger)
135691d131d2SDaniel Vetter 		return;
135791d131d2SDaniel Vetter 
1358cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1359cc9bd499SImre Deak 			  hotplug_trigger);
1360cc9bd499SImre Deak 
1361b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1362b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1363821450c6SEgbert Eich 
13643432087eSChris Wilson 		WARN_ONCE(hpd[i] & hotplug_trigger &&
13658b5565b8SChris Wilson 			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1366cba1c073SChris Wilson 			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1367cba1c073SChris Wilson 			  hotplug_trigger, i, hpd[i]);
1368b8f102e8SEgbert Eich 
1369b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1370b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1371b543fb04SEgbert Eich 			continue;
1372b543fb04SEgbert Eich 
1373bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1374b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1375b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1376b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1377b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1378b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1379b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1380b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1381b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1382142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1383b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
138410a504deSDaniel Vetter 			storm_detected = true;
1385b543fb04SEgbert Eich 		} else {
1386b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1387b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1388b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1389b543fb04SEgbert Eich 		}
1390b543fb04SEgbert Eich 	}
1391b543fb04SEgbert Eich 
139210a504deSDaniel Vetter 	if (storm_detected)
139310a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1394b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
13955876fa0dSDaniel Vetter 
1396645416f5SDaniel Vetter 	/*
1397645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1398645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1399645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1400645416f5SDaniel Vetter 	 * deadlock.
1401645416f5SDaniel Vetter 	 */
1402645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1403b543fb04SEgbert Eich }
1404b543fb04SEgbert Eich 
1405515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1406515ac2bbSDaniel Vetter {
140728c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
140828c70f16SDaniel Vetter 
140928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1410515ac2bbSDaniel Vetter }
1411515ac2bbSDaniel Vetter 
1412ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1413ce99c256SDaniel Vetter {
14149ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
14159ee32feaSDaniel Vetter 
14169ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1417ce99c256SDaniel Vetter }
1418ce99c256SDaniel Vetter 
14198bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1420277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1421eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1422eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14238bc5e955SDaniel Vetter 					 uint32_t crc4)
14248bf1e9f1SShuang He {
14258bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14268bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14278bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1428ac2300d4SDamien Lespiau 	int head, tail;
1429b2c88f5bSDamien Lespiau 
1430d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1431d538bbdfSDamien Lespiau 
14320c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1433d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
14340c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
14350c912c79SDamien Lespiau 		return;
14360c912c79SDamien Lespiau 	}
14370c912c79SDamien Lespiau 
1438d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1439d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1440b2c88f5bSDamien Lespiau 
1441b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1442d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1443b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1444b2c88f5bSDamien Lespiau 		return;
1445b2c88f5bSDamien Lespiau 	}
1446b2c88f5bSDamien Lespiau 
1447b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14488bf1e9f1SShuang He 
14498bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1450eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1451eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1452eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1453eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1454eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1455b2c88f5bSDamien Lespiau 
1456b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1457d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1458d538bbdfSDamien Lespiau 
1459d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
146007144428SDamien Lespiau 
146107144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14628bf1e9f1SShuang He }
1463277de95eSDaniel Vetter #else
1464277de95eSDaniel Vetter static inline void
1465277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1466277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1467277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1468277de95eSDaniel Vetter 			     uint32_t crc4) {}
1469277de95eSDaniel Vetter #endif
1470eba94eb9SDaniel Vetter 
1471277de95eSDaniel Vetter 
1472277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14735a69b89fSDaniel Vetter {
14745a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14755a69b89fSDaniel Vetter 
1476277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14775a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
14785a69b89fSDaniel Vetter 				     0, 0, 0, 0);
14795a69b89fSDaniel Vetter }
14805a69b89fSDaniel Vetter 
1481277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1482eba94eb9SDaniel Vetter {
1483eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1484eba94eb9SDaniel Vetter 
1485277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1486eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1487eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1488eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1489eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
14908bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1491eba94eb9SDaniel Vetter }
14925b3a856bSDaniel Vetter 
1493277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14945b3a856bSDaniel Vetter {
14955b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14960b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14970b5c5ed0SDaniel Vetter 
14980b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
14990b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15000b5c5ed0SDaniel Vetter 	else
15010b5c5ed0SDaniel Vetter 		res1 = 0;
15020b5c5ed0SDaniel Vetter 
15030b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15040b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15050b5c5ed0SDaniel Vetter 	else
15060b5c5ed0SDaniel Vetter 		res2 = 0;
15075b3a856bSDaniel Vetter 
1508277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15090b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15100b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15110b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15120b5c5ed0SDaniel Vetter 				     res1, res2);
15135b3a856bSDaniel Vetter }
15148bf1e9f1SShuang He 
15151403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15161403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15171403c0d4SPaulo Zanoni  * the work queue. */
15181403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1519baf02a1fSBen Widawsky {
152041a05a3aSDaniel Vetter 	if (pm_iir & GEN6_PM_RPS_EVENTS) {
152159cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
15224848405cSBen Widawsky 		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
15234d3b3d5fSPaulo Zanoni 		snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
152459cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
15252adbee62SDaniel Vetter 
15262adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
152741a05a3aSDaniel Vetter 	}
1528baf02a1fSBen Widawsky 
15291403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
153012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
153112638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
153212638c57SBen Widawsky 
153312638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
153412638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
153512638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
153612638c57SBen Widawsky 		}
153712638c57SBen Widawsky 	}
15381403c0d4SPaulo Zanoni }
1539baf02a1fSBen Widawsky 
1540c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15417e231dbeSJesse Barnes {
1542c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
1543c1874ed7SImre Deak 	u32 pipe_stats[I915_MAX_PIPES];
15447e231dbeSJesse Barnes 	int pipe;
15457e231dbeSJesse Barnes 
154658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
15477e231dbeSJesse Barnes 	for_each_pipe(pipe) {
15487e231dbeSJesse Barnes 		int reg = PIPESTAT(pipe);
15497e231dbeSJesse Barnes 		pipe_stats[pipe] = I915_READ(reg);
15507e231dbeSJesse Barnes 
15517e231dbeSJesse Barnes 		/*
15527e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15537e231dbeSJesse Barnes 		 */
15542d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & 0x8000ffff)
15557e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15567e231dbeSJesse Barnes 	}
155758ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15587e231dbeSJesse Barnes 
155931acc7f5SJesse Barnes 	for_each_pipe(pipe) {
15607b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
156131acc7f5SJesse Barnes 			drm_handle_vblank(dev, pipe);
156231acc7f5SJesse Barnes 
1563579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
156431acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
156531acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
156631acc7f5SJesse Barnes 		}
15674356d586SDaniel Vetter 
15684356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1569277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
15702d9d2b0bSVille Syrjälä 
15712d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
15722d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1573fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
157431acc7f5SJesse Barnes 	}
157531acc7f5SJesse Barnes 
1576c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1577c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1578c1874ed7SImre Deak }
1579c1874ed7SImre Deak 
1580c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1581c1874ed7SImre Deak {
1582c1874ed7SImre Deak 	struct drm_device *dev = (struct drm_device *) arg;
1583c1874ed7SImre Deak 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1584c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1585c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1586c1874ed7SImre Deak 
1587c1874ed7SImre Deak 	while (true) {
1588c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1589c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1590c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1591c1874ed7SImre Deak 
1592c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1593c1874ed7SImre Deak 			goto out;
1594c1874ed7SImre Deak 
1595c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1596c1874ed7SImre Deak 
1597c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1598c1874ed7SImre Deak 
1599c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1600c1874ed7SImre Deak 
16017e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
16027e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
16037e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1604b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
16057e231dbeSJesse Barnes 
160610a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
160791d131d2SDaniel Vetter 
16084aeebd74SDaniel Vetter 			if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
16094aeebd74SDaniel Vetter 				dp_aux_irq_handler(dev);
16104aeebd74SDaniel Vetter 
16117e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
16127e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
16137e231dbeSJesse Barnes 		}
16147e231dbeSJesse Barnes 
16157e231dbeSJesse Barnes 
161660611c13SPaulo Zanoni 		if (pm_iir)
1617d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16187e231dbeSJesse Barnes 
16197e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
16207e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
16217e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
16227e231dbeSJesse Barnes 	}
16237e231dbeSJesse Barnes 
16247e231dbeSJesse Barnes out:
16257e231dbeSJesse Barnes 	return ret;
16267e231dbeSJesse Barnes }
16277e231dbeSJesse Barnes 
162823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1629776ad806SJesse Barnes {
1630776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16319db4a9c7SJesse Barnes 	int pipe;
1632b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1633776ad806SJesse Barnes 
163410a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
163591d131d2SDaniel Vetter 
1636cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1637cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1638776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1639cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1640cfc33bf7SVille Syrjälä 				 port_name(port));
1641cfc33bf7SVille Syrjälä 	}
1642776ad806SJesse Barnes 
1643ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1644ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1645ce99c256SDaniel Vetter 
1646776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1647515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1648776ad806SJesse Barnes 
1649776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1650776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1651776ad806SJesse Barnes 
1652776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1653776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1654776ad806SJesse Barnes 
1655776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1656776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1657776ad806SJesse Barnes 
16589db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
16599db4a9c7SJesse Barnes 		for_each_pipe(pipe)
16609db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
16619db4a9c7SJesse Barnes 					 pipe_name(pipe),
16629db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1663776ad806SJesse Barnes 
1664776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1665776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1666776ad806SJesse Barnes 
1667776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1668776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1669776ad806SJesse Barnes 
1670776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
16718664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
16728664281bSPaulo Zanoni 							  false))
1673fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
16748664281bSPaulo Zanoni 
16758664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
16768664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
16778664281bSPaulo Zanoni 							  false))
1678fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
16798664281bSPaulo Zanoni }
16808664281bSPaulo Zanoni 
16818664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
16828664281bSPaulo Zanoni {
16838664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
16848664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
16855a69b89fSDaniel Vetter 	enum pipe pipe;
16868664281bSPaulo Zanoni 
1687de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1688de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1689de032bf4SPaulo Zanoni 
16905a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
16915a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
16925a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
16935a69b89fSDaniel Vetter 								  false))
1694fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
16955a69b89fSDaniel Vetter 					  pipe_name(pipe));
16965a69b89fSDaniel Vetter 		}
16978664281bSPaulo Zanoni 
16985a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
16995a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1700277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17015a69b89fSDaniel Vetter 			else
1702277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17035a69b89fSDaniel Vetter 		}
17045a69b89fSDaniel Vetter 	}
17058bf1e9f1SShuang He 
17068664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17078664281bSPaulo Zanoni }
17088664281bSPaulo Zanoni 
17098664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17108664281bSPaulo Zanoni {
17118664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17128664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17138664281bSPaulo Zanoni 
1714de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1715de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1716de032bf4SPaulo Zanoni 
17178664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17188664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17198664281bSPaulo Zanoni 							  false))
1720fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17218664281bSPaulo Zanoni 
17228664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17238664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17248664281bSPaulo Zanoni 							  false))
1725fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17268664281bSPaulo Zanoni 
17278664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17288664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
17298664281bSPaulo Zanoni 							  false))
1730fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
17318664281bSPaulo Zanoni 
17328664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1733776ad806SJesse Barnes }
1734776ad806SJesse Barnes 
173523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
173623e81d69SAdam Jackson {
173723e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
173823e81d69SAdam Jackson 	int pipe;
1739b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
174023e81d69SAdam Jackson 
174110a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
174291d131d2SDaniel Vetter 
1743cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1744cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
174523e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1746cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1747cfc33bf7SVille Syrjälä 				 port_name(port));
1748cfc33bf7SVille Syrjälä 	}
174923e81d69SAdam Jackson 
175023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1751ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
175223e81d69SAdam Jackson 
175323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1754515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
175523e81d69SAdam Jackson 
175623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
175723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
175823e81d69SAdam Jackson 
175923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
176023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
176123e81d69SAdam Jackson 
176223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
176323e81d69SAdam Jackson 		for_each_pipe(pipe)
176423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
176523e81d69SAdam Jackson 					 pipe_name(pipe),
176623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
17678664281bSPaulo Zanoni 
17688664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
17698664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
177023e81d69SAdam Jackson }
177123e81d69SAdam Jackson 
1772c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1773c008bc6eSPaulo Zanoni {
1774c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
177540da17c2SDaniel Vetter 	enum pipe pipe;
1776c008bc6eSPaulo Zanoni 
1777c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1778c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1779c008bc6eSPaulo Zanoni 
1780c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1781c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1782c008bc6eSPaulo Zanoni 
1783c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1784c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1785c008bc6eSPaulo Zanoni 
178640da17c2SDaniel Vetter 	for_each_pipe(pipe) {
178740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
178840da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1789c008bc6eSPaulo Zanoni 
179040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
179140da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1792fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
179340da17c2SDaniel Vetter 					  pipe_name(pipe));
1794c008bc6eSPaulo Zanoni 
179540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
179640da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17975b3a856bSDaniel Vetter 
179840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
179940da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
180040da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
180140da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1802c008bc6eSPaulo Zanoni 		}
1803c008bc6eSPaulo Zanoni 	}
1804c008bc6eSPaulo Zanoni 
1805c008bc6eSPaulo Zanoni 	/* check event from PCH */
1806c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1807c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1808c008bc6eSPaulo Zanoni 
1809c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1810c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1811c008bc6eSPaulo Zanoni 		else
1812c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1813c008bc6eSPaulo Zanoni 
1814c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1815c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1816c008bc6eSPaulo Zanoni 	}
1817c008bc6eSPaulo Zanoni 
1818c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1819c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1820c008bc6eSPaulo Zanoni }
1821c008bc6eSPaulo Zanoni 
18229719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18239719fb98SPaulo Zanoni {
18249719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18253b6c42e8SDaniel Vetter 	enum pipe i;
18269719fb98SPaulo Zanoni 
18279719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18289719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18299719fb98SPaulo Zanoni 
18309719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18319719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18329719fb98SPaulo Zanoni 
18339719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18349719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18359719fb98SPaulo Zanoni 
18363b6c42e8SDaniel Vetter 	for_each_pipe(i) {
183740da17c2SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(i)))
18389719fb98SPaulo Zanoni 			drm_handle_vblank(dev, i);
183940da17c2SDaniel Vetter 
184040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
184140da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) {
18429719fb98SPaulo Zanoni 			intel_prepare_page_flip(dev, i);
18439719fb98SPaulo Zanoni 			intel_finish_page_flip_plane(dev, i);
18449719fb98SPaulo Zanoni 		}
18459719fb98SPaulo Zanoni 	}
18469719fb98SPaulo Zanoni 
18479719fb98SPaulo Zanoni 	/* check event from PCH */
18489719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
18499719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
18509719fb98SPaulo Zanoni 
18519719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
18529719fb98SPaulo Zanoni 
18539719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
18549719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
18559719fb98SPaulo Zanoni 	}
18569719fb98SPaulo Zanoni }
18579719fb98SPaulo Zanoni 
1858f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1859b1f14ad0SJesse Barnes {
1860b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1861b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1862f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
18630e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1864b1f14ad0SJesse Barnes 
18658664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
18668664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1867907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
18688664281bSPaulo Zanoni 
1869b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1870b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1871b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
187223a78516SPaulo Zanoni 	POSTING_READ(DEIER);
18730e43406bSChris Wilson 
187444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
187544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
187644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
187744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
187844498aeaSPaulo Zanoni 	 * due to its back queue). */
1879ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
188044498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
188144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
188244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1883ab5c608bSBen Widawsky 	}
188444498aeaSPaulo Zanoni 
18850e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
18860e43406bSChris Wilson 	if (gt_iir) {
1887d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
18880e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1889d8fc8a47SPaulo Zanoni 		else
1890d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
18910e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
18920e43406bSChris Wilson 		ret = IRQ_HANDLED;
18930e43406bSChris Wilson 	}
1894b1f14ad0SJesse Barnes 
1895b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
18960e43406bSChris Wilson 	if (de_iir) {
1897f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
18989719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1899f1af8fc1SPaulo Zanoni 		else
1900f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19010e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
19020e43406bSChris Wilson 		ret = IRQ_HANDLED;
19030e43406bSChris Wilson 	}
19040e43406bSChris Wilson 
1905f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1906f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19070e43406bSChris Wilson 		if (pm_iir) {
1908d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1909b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19100e43406bSChris Wilson 			ret = IRQ_HANDLED;
19110e43406bSChris Wilson 		}
1912f1af8fc1SPaulo Zanoni 	}
1913b1f14ad0SJesse Barnes 
1914b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1915b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1916ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
191744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
191844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1919ab5c608bSBen Widawsky 	}
1920b1f14ad0SJesse Barnes 
1921b1f14ad0SJesse Barnes 	return ret;
1922b1f14ad0SJesse Barnes }
1923b1f14ad0SJesse Barnes 
1924abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1925abd58f01SBen Widawsky {
1926abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1927abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1928abd58f01SBen Widawsky 	u32 master_ctl;
1929abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1930abd58f01SBen Widawsky 	uint32_t tmp = 0;
1931c42664ccSDaniel Vetter 	enum pipe pipe;
1932abd58f01SBen Widawsky 
1933abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
1934abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1935abd58f01SBen Widawsky 	if (!master_ctl)
1936abd58f01SBen Widawsky 		return IRQ_NONE;
1937abd58f01SBen Widawsky 
1938abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
1939abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1940abd58f01SBen Widawsky 
1941abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1942abd58f01SBen Widawsky 
1943abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
1944abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
1945abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
1946abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
1947abd58f01SBen Widawsky 		else if (tmp)
1948abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
1949abd58f01SBen Widawsky 		else
1950abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1951abd58f01SBen Widawsky 
1952abd58f01SBen Widawsky 		if (tmp) {
1953abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1954abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1955abd58f01SBen Widawsky 		}
1956abd58f01SBen Widawsky 	}
1957abd58f01SBen Widawsky 
19586d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
19596d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
19606d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
19616d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
19626d766f02SDaniel Vetter 		else if (tmp)
19636d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
19646d766f02SDaniel Vetter 		else
19656d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
19666d766f02SDaniel Vetter 
19676d766f02SDaniel Vetter 		if (tmp) {
19686d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
19696d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
19706d766f02SDaniel Vetter 		}
19716d766f02SDaniel Vetter 	}
19726d766f02SDaniel Vetter 
1973abd58f01SBen Widawsky 	for_each_pipe(pipe) {
1974abd58f01SBen Widawsky 		uint32_t pipe_iir;
1975abd58f01SBen Widawsky 
1976c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
1977c42664ccSDaniel Vetter 			continue;
1978c42664ccSDaniel Vetter 
1979abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
1980abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
1981abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
1982abd58f01SBen Widawsky 
1983abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
1984abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
1985abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
1986abd58f01SBen Widawsky 		}
1987abd58f01SBen Widawsky 
19880fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
19890fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
19900fbe7870SDaniel Vetter 
199138d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
199238d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
199338d83c96SDaniel Vetter 								  false))
1994fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
199538d83c96SDaniel Vetter 					  pipe_name(pipe));
199638d83c96SDaniel Vetter 		}
199738d83c96SDaniel Vetter 
199830100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
199930100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
200030100f2bSDaniel Vetter 				  pipe_name(pipe),
200130100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
200230100f2bSDaniel Vetter 		}
2003abd58f01SBen Widawsky 
2004abd58f01SBen Widawsky 		if (pipe_iir) {
2005abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2006abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2007c42664ccSDaniel Vetter 		} else
2008abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2009abd58f01SBen Widawsky 	}
2010abd58f01SBen Widawsky 
201192d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
201292d03a80SDaniel Vetter 		/*
201392d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
201492d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
201592d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
201692d03a80SDaniel Vetter 		 */
201792d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
201892d03a80SDaniel Vetter 
201992d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
202092d03a80SDaniel Vetter 
202192d03a80SDaniel Vetter 		if (pch_iir) {
202292d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
202392d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
202492d03a80SDaniel Vetter 		}
202592d03a80SDaniel Vetter 	}
202692d03a80SDaniel Vetter 
2027abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2028abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2029abd58f01SBen Widawsky 
2030abd58f01SBen Widawsky 	return ret;
2031abd58f01SBen Widawsky }
2032abd58f01SBen Widawsky 
203317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
203417e1df07SDaniel Vetter 			       bool reset_completed)
203517e1df07SDaniel Vetter {
203617e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
203717e1df07SDaniel Vetter 	int i;
203817e1df07SDaniel Vetter 
203917e1df07SDaniel Vetter 	/*
204017e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
204117e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
204217e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
204317e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
204417e1df07SDaniel Vetter 	 */
204517e1df07SDaniel Vetter 
204617e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
204717e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
204817e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
204917e1df07SDaniel Vetter 
205017e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
205117e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
205217e1df07SDaniel Vetter 
205317e1df07SDaniel Vetter 	/*
205417e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
205517e1df07SDaniel Vetter 	 * reset state is cleared.
205617e1df07SDaniel Vetter 	 */
205717e1df07SDaniel Vetter 	if (reset_completed)
205817e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
205917e1df07SDaniel Vetter }
206017e1df07SDaniel Vetter 
20618a905236SJesse Barnes /**
20628a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
20638a905236SJesse Barnes  * @work: work struct
20648a905236SJesse Barnes  *
20658a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
20668a905236SJesse Barnes  * was detected.
20678a905236SJesse Barnes  */
20688a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
20698a905236SJesse Barnes {
20701f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
20711f83fee0SDaniel Vetter 						    work);
20721f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
20731f83fee0SDaniel Vetter 						    gpu_error);
20748a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2075cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2076cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2077cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
207817e1df07SDaniel Vetter 	int ret;
20798a905236SJesse Barnes 
20805bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
20818a905236SJesse Barnes 
20827db0ba24SDaniel Vetter 	/*
20837db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
20847db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
20857db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
20867db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
20877db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
20887db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
20897db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
20907db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
20917db0ba24SDaniel Vetter 	 */
20927db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
209344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
20945bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
20957db0ba24SDaniel Vetter 				   reset_event);
20961f83fee0SDaniel Vetter 
209717e1df07SDaniel Vetter 		/*
209817e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
209917e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
210017e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
210117e1df07SDaniel Vetter 		 * deadlocks with the reset work.
210217e1df07SDaniel Vetter 		 */
2103f69061beSDaniel Vetter 		ret = i915_reset(dev);
2104f69061beSDaniel Vetter 
210517e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
210617e1df07SDaniel Vetter 
2107f69061beSDaniel Vetter 		if (ret == 0) {
2108f69061beSDaniel Vetter 			/*
2109f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2110f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2111f69061beSDaniel Vetter 			 * complete.
2112f69061beSDaniel Vetter 			 *
2113f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2114f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2115f69061beSDaniel Vetter 			 * updates before
2116f69061beSDaniel Vetter 			 * the counter increment.
2117f69061beSDaniel Vetter 			 */
2118f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2119f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2120f69061beSDaniel Vetter 
21215bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2122f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
21231f83fee0SDaniel Vetter 		} else {
21242ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2125f316a42cSBen Gamari 		}
21261f83fee0SDaniel Vetter 
212717e1df07SDaniel Vetter 		/*
212817e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
212917e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
213017e1df07SDaniel Vetter 		 */
213117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2132f316a42cSBen Gamari 	}
21338a905236SJesse Barnes }
21348a905236SJesse Barnes 
213535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2136c0e09200SDave Airlie {
21378a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2138bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
213963eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2140050ee91fSBen Widawsky 	int pipe, i;
214163eeaf38SJesse Barnes 
214235aed2e6SChris Wilson 	if (!eir)
214335aed2e6SChris Wilson 		return;
214463eeaf38SJesse Barnes 
2145a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
21468a905236SJesse Barnes 
2147bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2148bd9854f9SBen Widawsky 
21498a905236SJesse Barnes 	if (IS_G4X(dev)) {
21508a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
21518a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
21528a905236SJesse Barnes 
2153a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2154a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2155050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2156050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2157a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2158a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
21598a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
21603143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
21618a905236SJesse Barnes 		}
21628a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
21638a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2164a70491ccSJoe Perches 			pr_err("page table error\n");
2165a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
21668a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
21673143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
21688a905236SJesse Barnes 		}
21698a905236SJesse Barnes 	}
21708a905236SJesse Barnes 
2171a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
217263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
217363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2174a70491ccSJoe Perches 			pr_err("page table error\n");
2175a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
217663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
21773143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
217863eeaf38SJesse Barnes 		}
21798a905236SJesse Barnes 	}
21808a905236SJesse Barnes 
218163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2182a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
21839db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2184a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
21859db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
218663eeaf38SJesse Barnes 		/* pipestat has already been acked */
218763eeaf38SJesse Barnes 	}
218863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2189a70491ccSJoe Perches 		pr_err("instruction error\n");
2190a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2191050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2192050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2193a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
219463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
219563eeaf38SJesse Barnes 
2196a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2197a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2198a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
219963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22003143a2bfSChris Wilson 			POSTING_READ(IPEIR);
220163eeaf38SJesse Barnes 		} else {
220263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
220363eeaf38SJesse Barnes 
2204a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2205a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2206a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2207a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
220863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22093143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
221063eeaf38SJesse Barnes 		}
221163eeaf38SJesse Barnes 	}
221263eeaf38SJesse Barnes 
221363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
22143143a2bfSChris Wilson 	POSTING_READ(EIR);
221563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
221663eeaf38SJesse Barnes 	if (eir) {
221763eeaf38SJesse Barnes 		/*
221863eeaf38SJesse Barnes 		 * some errors might have become stuck,
221963eeaf38SJesse Barnes 		 * mask them.
222063eeaf38SJesse Barnes 		 */
222163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
222263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
222363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
222463eeaf38SJesse Barnes 	}
222535aed2e6SChris Wilson }
222635aed2e6SChris Wilson 
222735aed2e6SChris Wilson /**
222835aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
222935aed2e6SChris Wilson  * @dev: drm device
223035aed2e6SChris Wilson  *
223135aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
223235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
223335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
223435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
223535aed2e6SChris Wilson  * of a ring dump etc.).
223635aed2e6SChris Wilson  */
2237527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
223835aed2e6SChris Wilson {
223935aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
224035aed2e6SChris Wilson 
224135aed2e6SChris Wilson 	i915_capture_error_state(dev);
224235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
22438a905236SJesse Barnes 
2244ba1234d1SBen Gamari 	if (wedged) {
2245f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2246f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2247ba1234d1SBen Gamari 
224811ed50ecSBen Gamari 		/*
224917e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
225017e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
225117e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
225217e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
225317e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
225417e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
225517e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
225617e1df07SDaniel Vetter 		 *
225717e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
225817e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
225917e1df07SDaniel Vetter 		 * counter atomic_t.
226011ed50ecSBen Gamari 		 */
226117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
226211ed50ecSBen Gamari 	}
226311ed50ecSBen Gamari 
2264122f46baSDaniel Vetter 	/*
2265122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2266122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2267122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2268122f46baSDaniel Vetter 	 * code will deadlock.
2269122f46baSDaniel Vetter 	 */
2270122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
22718a905236SJesse Barnes }
22728a905236SJesse Barnes 
227321ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
22744e5359cdSSimon Farnsworth {
22754e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
22764e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
22774e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
227805394f39SChris Wilson 	struct drm_i915_gem_object *obj;
22794e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
22804e5359cdSSimon Farnsworth 	unsigned long flags;
22814e5359cdSSimon Farnsworth 	bool stall_detected;
22824e5359cdSSimon Farnsworth 
22834e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
22844e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
22854e5359cdSSimon Farnsworth 		return;
22864e5359cdSSimon Farnsworth 
22874e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
22884e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
22894e5359cdSSimon Farnsworth 
2290e7d841caSChris Wilson 	if (work == NULL ||
2291e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2292e7d841caSChris Wilson 	    !work->enable_stall_check) {
22934e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
22944e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
22954e5359cdSSimon Farnsworth 		return;
22964e5359cdSSimon Farnsworth 	}
22974e5359cdSSimon Farnsworth 
22984e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
229905394f39SChris Wilson 	obj = work->pending_flip_obj;
2300a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
23019db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2302446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2303f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
23044e5359cdSSimon Farnsworth 	} else {
23059db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2306f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
230701f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
23084e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
23094e5359cdSSimon Farnsworth 	}
23104e5359cdSSimon Farnsworth 
23114e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
23124e5359cdSSimon Farnsworth 
23134e5359cdSSimon Farnsworth 	if (stall_detected) {
23144e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
23154e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
23164e5359cdSSimon Farnsworth 	}
23174e5359cdSSimon Farnsworth }
23184e5359cdSSimon Farnsworth 
231942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
232042f52ef8SKeith Packard  * we use as a pipe index
232142f52ef8SKeith Packard  */
2322f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
23230a3e67a4SJesse Barnes {
23240a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2325e9d21d7fSKeith Packard 	unsigned long irqflags;
232671e0ffa5SJesse Barnes 
23275eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
232871e0ffa5SJesse Barnes 		return -EINVAL;
23290a3e67a4SJesse Barnes 
23301ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2331f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
23327c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2333755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
23340a3e67a4SJesse Barnes 	else
23357c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2336755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
23378692d00eSChris Wilson 
23388692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
23393d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
23406b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
23411ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23428692d00eSChris Wilson 
23430a3e67a4SJesse Barnes 	return 0;
23440a3e67a4SJesse Barnes }
23450a3e67a4SJesse Barnes 
2346f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2347f796cf8fSJesse Barnes {
2348f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2349f796cf8fSJesse Barnes 	unsigned long irqflags;
2350b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
235140da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2352f796cf8fSJesse Barnes 
2353f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2354f796cf8fSJesse Barnes 		return -EINVAL;
2355f796cf8fSJesse Barnes 
2356f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2357b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2358b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2359b1f14ad0SJesse Barnes 
2360b1f14ad0SJesse Barnes 	return 0;
2361b1f14ad0SJesse Barnes }
2362b1f14ad0SJesse Barnes 
23637e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
23647e231dbeSJesse Barnes {
23657e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23667e231dbeSJesse Barnes 	unsigned long irqflags;
23677e231dbeSJesse Barnes 
23687e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
23697e231dbeSJesse Barnes 		return -EINVAL;
23707e231dbeSJesse Barnes 
23717e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
237231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2373755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
23747e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23757e231dbeSJesse Barnes 
23767e231dbeSJesse Barnes 	return 0;
23777e231dbeSJesse Barnes }
23787e231dbeSJesse Barnes 
2379abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2380abd58f01SBen Widawsky {
2381abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2382abd58f01SBen Widawsky 	unsigned long irqflags;
2383abd58f01SBen Widawsky 
2384abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2385abd58f01SBen Widawsky 		return -EINVAL;
2386abd58f01SBen Widawsky 
2387abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
23887167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
23897167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2390abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2391abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2392abd58f01SBen Widawsky 	return 0;
2393abd58f01SBen Widawsky }
2394abd58f01SBen Widawsky 
239542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
239642f52ef8SKeith Packard  * we use as a pipe index
239742f52ef8SKeith Packard  */
2398f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
23990a3e67a4SJesse Barnes {
24000a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2401e9d21d7fSKeith Packard 	unsigned long irqflags;
24020a3e67a4SJesse Barnes 
24031ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24043d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24056b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
24068692d00eSChris Wilson 
24077c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2408755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2409755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24101ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24110a3e67a4SJesse Barnes }
24120a3e67a4SJesse Barnes 
2413f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2414f796cf8fSJesse Barnes {
2415f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2416f796cf8fSJesse Barnes 	unsigned long irqflags;
2417b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
241840da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2419f796cf8fSJesse Barnes 
2420f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2421b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2422b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2423b1f14ad0SJesse Barnes }
2424b1f14ad0SJesse Barnes 
24257e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24267e231dbeSJesse Barnes {
24277e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24287e231dbeSJesse Barnes 	unsigned long irqflags;
24297e231dbeSJesse Barnes 
24307e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
243131acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2432755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24337e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24347e231dbeSJesse Barnes }
24357e231dbeSJesse Barnes 
2436abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2437abd58f01SBen Widawsky {
2438abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2439abd58f01SBen Widawsky 	unsigned long irqflags;
2440abd58f01SBen Widawsky 
2441abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2442abd58f01SBen Widawsky 		return;
2443abd58f01SBen Widawsky 
2444abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24457167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
24467167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2447abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2448abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2449abd58f01SBen Widawsky }
2450abd58f01SBen Widawsky 
2451893eead0SChris Wilson static u32
2452893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2453852835f3SZou Nan hai {
2454893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2455893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2456893eead0SChris Wilson }
2457893eead0SChris Wilson 
24589107e9d2SChris Wilson static bool
24599107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2460893eead0SChris Wilson {
24619107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
24629107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2463f65d9421SBen Gamari }
2464f65d9421SBen Gamari 
24656274f212SChris Wilson static struct intel_ring_buffer *
24666274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2467a24a11e6SChris Wilson {
2468a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
24696274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
2470a24a11e6SChris Wilson 
2471a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2472a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
2473a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
24746274f212SChris Wilson 		return NULL;
2475a24a11e6SChris Wilson 
2476a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
2477a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
2478a24a11e6SChris Wilson 	 */
24796274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2480a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
2481a24a11e6SChris Wilson 	do {
2482a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
2483a24a11e6SChris Wilson 		if (cmd == ipehr)
2484a24a11e6SChris Wilson 			break;
2485a24a11e6SChris Wilson 
2486a24a11e6SChris Wilson 		acthd -= 4;
2487a24a11e6SChris Wilson 		if (acthd < acthd_min)
24886274f212SChris Wilson 			return NULL;
2489a24a11e6SChris Wilson 	} while (1);
2490a24a11e6SChris Wilson 
24916274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
24926274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2493a24a11e6SChris Wilson }
2494a24a11e6SChris Wilson 
24956274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
24966274f212SChris Wilson {
24976274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
24986274f212SChris Wilson 	struct intel_ring_buffer *signaller;
24996274f212SChris Wilson 	u32 seqno, ctl;
25006274f212SChris Wilson 
25016274f212SChris Wilson 	ring->hangcheck.deadlock = true;
25026274f212SChris Wilson 
25036274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
25046274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
25056274f212SChris Wilson 		return -1;
25066274f212SChris Wilson 
25076274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
25086274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
25096274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
25106274f212SChris Wilson 		return -1;
25116274f212SChris Wilson 
25126274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
25136274f212SChris Wilson }
25146274f212SChris Wilson 
25156274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
25166274f212SChris Wilson {
25176274f212SChris Wilson 	struct intel_ring_buffer *ring;
25186274f212SChris Wilson 	int i;
25196274f212SChris Wilson 
25206274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
25216274f212SChris Wilson 		ring->hangcheck.deadlock = false;
25226274f212SChris Wilson }
25236274f212SChris Wilson 
2524ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2525ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
25261ec14ad3SChris Wilson {
25271ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
25281ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
25299107e9d2SChris Wilson 	u32 tmp;
25309107e9d2SChris Wilson 
25316274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2532f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
25336274f212SChris Wilson 
25349107e9d2SChris Wilson 	if (IS_GEN2(dev))
2535f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
25369107e9d2SChris Wilson 
25379107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
25389107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
25399107e9d2SChris Wilson 	 * and break the hang. This should work on
25409107e9d2SChris Wilson 	 * all but the second generation chipsets.
25419107e9d2SChris Wilson 	 */
25429107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
25431ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
25441ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
25451ec14ad3SChris Wilson 			  ring->name);
254609e14bf3SChris Wilson 		i915_handle_error(dev, false);
25471ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2548f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
25491ec14ad3SChris Wilson 	}
2550a24a11e6SChris Wilson 
25516274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
25526274f212SChris Wilson 		switch (semaphore_passed(ring)) {
25536274f212SChris Wilson 		default:
2554f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
25556274f212SChris Wilson 		case 1:
2556a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
2557a24a11e6SChris Wilson 				  ring->name);
255809e14bf3SChris Wilson 			i915_handle_error(dev, false);
2559a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2560f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
25616274f212SChris Wilson 		case 0:
2562f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
25636274f212SChris Wilson 		}
25649107e9d2SChris Wilson 	}
25659107e9d2SChris Wilson 
2566f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2567a24a11e6SChris Wilson }
2568d1e61e7fSChris Wilson 
2569f65d9421SBen Gamari /**
2570f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
257105407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
257205407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
257305407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
257405407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
257505407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2576f65d9421SBen Gamari  */
2577a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2578f65d9421SBen Gamari {
2579f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2580f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2581b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2582b4519513SChris Wilson 	int i;
258305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
25849107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
25859107e9d2SChris Wilson #define BUSY 1
25869107e9d2SChris Wilson #define KICK 5
25879107e9d2SChris Wilson #define HUNG 20
2588893eead0SChris Wilson 
2589d330a953SJani Nikula 	if (!i915.enable_hangcheck)
25903e0dc6b0SBen Widawsky 		return;
25913e0dc6b0SBen Widawsky 
2592b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
259305407ff8SMika Kuoppala 		u32 seqno, acthd;
25949107e9d2SChris Wilson 		bool busy = true;
2595b4519513SChris Wilson 
25966274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
25976274f212SChris Wilson 
259805407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
259905407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
260005407ff8SMika Kuoppala 
260105407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
26029107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2603da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2604da661464SMika Kuoppala 
26059107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
26069107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2607094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2608f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
26099107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
26109107e9d2SChris Wilson 								  ring->name);
2611f4adcd24SDaniel Vetter 						else
2612f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2613f4adcd24SDaniel Vetter 								 ring->name);
26149107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2615094f9a54SChris Wilson 					}
2616094f9a54SChris Wilson 					/* Safeguard against driver failure */
2617094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
26189107e9d2SChris Wilson 				} else
26199107e9d2SChris Wilson 					busy = false;
262005407ff8SMika Kuoppala 			} else {
26216274f212SChris Wilson 				/* We always increment the hangcheck score
26226274f212SChris Wilson 				 * if the ring is busy and still processing
26236274f212SChris Wilson 				 * the same request, so that no single request
26246274f212SChris Wilson 				 * can run indefinitely (such as a chain of
26256274f212SChris Wilson 				 * batches). The only time we do not increment
26266274f212SChris Wilson 				 * the hangcheck score on this ring, if this
26276274f212SChris Wilson 				 * ring is in a legitimate wait for another
26286274f212SChris Wilson 				 * ring. In that case the waiting ring is a
26296274f212SChris Wilson 				 * victim and we want to be sure we catch the
26306274f212SChris Wilson 				 * right culprit. Then every time we do kick
26316274f212SChris Wilson 				 * the ring, add a small increment to the
26326274f212SChris Wilson 				 * score so that we can catch a batch that is
26336274f212SChris Wilson 				 * being repeatedly kicked and so responsible
26346274f212SChris Wilson 				 * for stalling the machine.
26359107e9d2SChris Wilson 				 */
2636ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2637ad8beaeaSMika Kuoppala 								    acthd);
2638ad8beaeaSMika Kuoppala 
2639ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2640da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2641f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
26426274f212SChris Wilson 					break;
2643f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2644ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
26456274f212SChris Wilson 					break;
2646f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2647ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
26486274f212SChris Wilson 					break;
2649f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2650ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
26516274f212SChris Wilson 					stuck[i] = true;
26526274f212SChris Wilson 					break;
26536274f212SChris Wilson 				}
265405407ff8SMika Kuoppala 			}
26559107e9d2SChris Wilson 		} else {
2656da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2657da661464SMika Kuoppala 
26589107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
26599107e9d2SChris Wilson 			 * attempts across multiple batches.
26609107e9d2SChris Wilson 			 */
26619107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
26629107e9d2SChris Wilson 				ring->hangcheck.score--;
2663cbb465e7SChris Wilson 		}
2664f65d9421SBen Gamari 
266505407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
266605407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
26679107e9d2SChris Wilson 		busy_count += busy;
266805407ff8SMika Kuoppala 	}
266905407ff8SMika Kuoppala 
267005407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2671b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2672b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
267305407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2674a43adf07SChris Wilson 				 ring->name);
2675a43adf07SChris Wilson 			rings_hung++;
267605407ff8SMika Kuoppala 		}
267705407ff8SMika Kuoppala 	}
267805407ff8SMika Kuoppala 
267905407ff8SMika Kuoppala 	if (rings_hung)
268005407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
268105407ff8SMika Kuoppala 
268205407ff8SMika Kuoppala 	if (busy_count)
268305407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
268405407ff8SMika Kuoppala 		 * being added */
268510cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
268610cd45b6SMika Kuoppala }
268710cd45b6SMika Kuoppala 
268810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
268910cd45b6SMika Kuoppala {
269010cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2691d330a953SJani Nikula 	if (!i915.enable_hangcheck)
269210cd45b6SMika Kuoppala 		return;
269310cd45b6SMika Kuoppala 
269499584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
269510cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2696f65d9421SBen Gamari }
2697f65d9421SBen Gamari 
269891738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
269991738a95SPaulo Zanoni {
270091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
270191738a95SPaulo Zanoni 
270291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
270391738a95SPaulo Zanoni 		return;
270491738a95SPaulo Zanoni 
270591738a95SPaulo Zanoni 	/* south display irq */
270691738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
270791738a95SPaulo Zanoni 	/*
270891738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
270991738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
271091738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
271191738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
271291738a95SPaulo Zanoni 	 */
271391738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
271491738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
271591738a95SPaulo Zanoni }
271691738a95SPaulo Zanoni 
2717d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2718d18ea1b5SDaniel Vetter {
2719d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2720d18ea1b5SDaniel Vetter 
2721d18ea1b5SDaniel Vetter 	/* and GT */
2722d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2723d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2724d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2725d18ea1b5SDaniel Vetter 
2726d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2727d18ea1b5SDaniel Vetter 		/* and PM */
2728d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2729d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2730d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2731d18ea1b5SDaniel Vetter 	}
2732d18ea1b5SDaniel Vetter }
2733d18ea1b5SDaniel Vetter 
2734c0e09200SDave Airlie /* drm_dma.h hooks
2735c0e09200SDave Airlie */
2736f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2737036a4a7dSZhenyu Wang {
2738036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2739036a4a7dSZhenyu Wang 
2740036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2741bdfcdb63SDaniel Vetter 
2742036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2743036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
27443143a2bfSChris Wilson 	POSTING_READ(DEIER);
2745036a4a7dSZhenyu Wang 
2746d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2747c650156aSZhenyu Wang 
274891738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
27497d99163dSBen Widawsky }
27507d99163dSBen Widawsky 
27517e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
27527e231dbeSJesse Barnes {
27537e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
27547e231dbeSJesse Barnes 	int pipe;
27557e231dbeSJesse Barnes 
27567e231dbeSJesse Barnes 	/* VLV magic */
27577e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
27587e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
27597e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
27607e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
27617e231dbeSJesse Barnes 
27627e231dbeSJesse Barnes 	/* and GT */
27637e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
27647e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2765d18ea1b5SDaniel Vetter 
2766d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
27677e231dbeSJesse Barnes 
27687e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
27697e231dbeSJesse Barnes 
27707e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
27717e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
27727e231dbeSJesse Barnes 	for_each_pipe(pipe)
27737e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
27747e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
27757e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
27767e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
27777e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
27787e231dbeSJesse Barnes }
27797e231dbeSJesse Barnes 
2780abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev)
2781abd58f01SBen Widawsky {
2782abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2783abd58f01SBen Widawsky 	int pipe;
2784abd58f01SBen Widawsky 
2785abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2786abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2787abd58f01SBen Widawsky 
2788abd58f01SBen Widawsky 	/* IIR can theoretically queue up two events. Be paranoid */
2789abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \
2790abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2791abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR(which)); \
2792abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
2793abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2794abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR(which)); \
2795abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2796abd58f01SBen Widawsky 	} while (0)
2797abd58f01SBen Widawsky 
2798abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \
2799abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2800abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR); \
2801abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
2802abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2803abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR); \
2804abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2805abd58f01SBen Widawsky 	} while (0)
2806abd58f01SBen Widawsky 
2807abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 0);
2808abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 1);
2809abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 2);
2810abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 3);
2811abd58f01SBen Widawsky 
2812abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2813abd58f01SBen Widawsky 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2814abd58f01SBen Widawsky 	}
2815abd58f01SBen Widawsky 
2816abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_PORT);
2817abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_MISC);
2818abd58f01SBen Widawsky 	GEN8_IRQ_INIT(PCU);
2819abd58f01SBen Widawsky #undef GEN8_IRQ_INIT
2820abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX
2821abd58f01SBen Widawsky 
2822abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
282309f2344dSJesse Barnes 
282409f2344dSJesse Barnes 	ibx_irq_preinstall(dev);
2825abd58f01SBen Widawsky }
2826abd58f01SBen Widawsky 
282782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
282882a28bcfSDaniel Vetter {
282982a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
283082a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
283182a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2832fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
283382a28bcfSDaniel Vetter 
283482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2835fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
283682a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2837cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2838fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
283982a28bcfSDaniel Vetter 	} else {
2840fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
284182a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2842cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2843fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
284482a28bcfSDaniel Vetter 	}
284582a28bcfSDaniel Vetter 
2846fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
284782a28bcfSDaniel Vetter 
28487fe0b973SKeith Packard 	/*
28497fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
28507fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
28517fe0b973SKeith Packard 	 *
28527fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
28537fe0b973SKeith Packard 	 */
28547fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
28557fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
28567fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
28577fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
28587fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
28597fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
28607fe0b973SKeith Packard }
28617fe0b973SKeith Packard 
2862d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2863d46da437SPaulo Zanoni {
2864d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
286582a28bcfSDaniel Vetter 	u32 mask;
2866d46da437SPaulo Zanoni 
2867692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2868692a04cfSDaniel Vetter 		return;
2869692a04cfSDaniel Vetter 
28708664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
28718664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2872de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
28738664281bSPaulo Zanoni 	} else {
28748664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
28758664281bSPaulo Zanoni 
28768664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
28778664281bSPaulo Zanoni 	}
2878ab5c608bSBen Widawsky 
2879d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2880d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2881d46da437SPaulo Zanoni }
2882d46da437SPaulo Zanoni 
28830a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
28840a9a8c91SDaniel Vetter {
28850a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
28860a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
28870a9a8c91SDaniel Vetter 
28880a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
28890a9a8c91SDaniel Vetter 
28900a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2891040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
28920a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
289335a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
289435a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
28950a9a8c91SDaniel Vetter 	}
28960a9a8c91SDaniel Vetter 
28970a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
28980a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
28990a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
29000a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
29010a9a8c91SDaniel Vetter 	} else {
29020a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
29030a9a8c91SDaniel Vetter 	}
29040a9a8c91SDaniel Vetter 
29050a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
29060a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
29070a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
29080a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
29090a9a8c91SDaniel Vetter 
29100a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
29110a9a8c91SDaniel Vetter 		pm_irqs |= GEN6_PM_RPS_EVENTS;
29120a9a8c91SDaniel Vetter 
29130a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
29140a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
29150a9a8c91SDaniel Vetter 
2916605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
29170a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2918605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
29190a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
29200a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
29210a9a8c91SDaniel Vetter 	}
29220a9a8c91SDaniel Vetter }
29230a9a8c91SDaniel Vetter 
2924f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2925036a4a7dSZhenyu Wang {
29264bc9d430SDaniel Vetter 	unsigned long irqflags;
2927036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
29288e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
29298e76f8dcSPaulo Zanoni 
29308e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
29318e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
29328e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
29338e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
29348e76f8dcSPaulo Zanoni 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
29358e76f8dcSPaulo Zanoni 				DE_ERR_INT_IVB);
29368e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
29378e76f8dcSPaulo Zanoni 			      DE_PIPEA_VBLANK_IVB);
29388e76f8dcSPaulo Zanoni 
29398e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
29408e76f8dcSPaulo Zanoni 	} else {
29418e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2942ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
29435b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
29445b3a856bSDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
29455b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
29465b3a856bSDaniel Vetter 				DE_POISON);
29478e76f8dcSPaulo Zanoni 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
29488e76f8dcSPaulo Zanoni 	}
2949036a4a7dSZhenyu Wang 
29501ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2951036a4a7dSZhenyu Wang 
2952036a4a7dSZhenyu Wang 	/* should always can generate irq */
2953036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
29541ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
29558e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
29563143a2bfSChris Wilson 	POSTING_READ(DEIER);
2957036a4a7dSZhenyu Wang 
29580a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
2959036a4a7dSZhenyu Wang 
2960d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
29617fe0b973SKeith Packard 
2962f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
29636005ce42SDaniel Vetter 		/* Enable PCU event interrupts
29646005ce42SDaniel Vetter 		 *
29656005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
29664bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
29674bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
29684bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2969f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
29704bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2971f97108d1SJesse Barnes 	}
2972f97108d1SJesse Barnes 
2973036a4a7dSZhenyu Wang 	return 0;
2974036a4a7dSZhenyu Wang }
2975036a4a7dSZhenyu Wang 
29767e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
29777e231dbeSJesse Barnes {
29787e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
29797e231dbeSJesse Barnes 	u32 enable_mask;
2980755e9019SImre Deak 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
2981755e9019SImre Deak 		PIPE_CRC_DONE_INTERRUPT_STATUS;
2982b79480baSDaniel Vetter 	unsigned long irqflags;
29837e231dbeSJesse Barnes 
29847e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
298531acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
298631acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
298731acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
29887e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
29897e231dbeSJesse Barnes 
299031acc7f5SJesse Barnes 	/*
299131acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
299231acc7f5SJesse Barnes 	 * toggle them based on usage.
299331acc7f5SJesse Barnes 	 */
299431acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
299531acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
299631acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
29977e231dbeSJesse Barnes 
299820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
299920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
300020afbda2SDaniel Vetter 
30017e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
30027e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
30037e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30047e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
30057e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
30067e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
30077e231dbeSJesse Barnes 
3008b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3009b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3010b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
30113b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable);
3012755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30133b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable);
3014b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
301531acc7f5SJesse Barnes 
30167e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30177e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30187e231dbeSJesse Barnes 
30190a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
30207e231dbeSJesse Barnes 
30217e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
30227e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
30237e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
30247e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
30257e231dbeSJesse Barnes #endif
30267e231dbeSJesse Barnes 
30277e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
302820afbda2SDaniel Vetter 
302920afbda2SDaniel Vetter 	return 0;
303020afbda2SDaniel Vetter }
303120afbda2SDaniel Vetter 
3032abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3033abd58f01SBen Widawsky {
3034abd58f01SBen Widawsky 	int i;
3035abd58f01SBen Widawsky 
3036abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3037abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3038abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3039abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3040abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3041abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3042abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3043abd58f01SBen Widawsky 		0,
3044abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3045abd58f01SBen Widawsky 		};
3046abd58f01SBen Widawsky 
3047abd58f01SBen Widawsky 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3048abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_GT_IIR(i));
3049abd58f01SBen Widawsky 		if (tmp)
3050abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3051abd58f01SBen Widawsky 				  i, tmp);
3052abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3053abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3054abd58f01SBen Widawsky 	}
3055abd58f01SBen Widawsky 	POSTING_READ(GEN8_GT_IER(0));
3056abd58f01SBen Widawsky }
3057abd58f01SBen Widawsky 
3058abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3059abd58f01SBen Widawsky {
3060abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
306113b3a0a7SDaniel Vetter 	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
30620fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
306338d83c96SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN |
306430100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
306513b3a0a7SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK;
3066abd58f01SBen Widawsky 	int pipe;
306713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
306813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
306913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3070abd58f01SBen Widawsky 
3071abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3072abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3073abd58f01SBen Widawsky 		if (tmp)
3074abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3075abd58f01SBen Widawsky 				  pipe, tmp);
3076abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3077abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3078abd58f01SBen Widawsky 	}
3079abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_ISR(0));
3080abd58f01SBen Widawsky 
30816d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
30826d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
3083abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PORT_IER);
3084abd58f01SBen Widawsky }
3085abd58f01SBen Widawsky 
3086abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3087abd58f01SBen Widawsky {
3088abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3089abd58f01SBen Widawsky 
3090abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3091abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3092abd58f01SBen Widawsky 
3093abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3094abd58f01SBen Widawsky 
3095abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3096abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3097abd58f01SBen Widawsky 
3098abd58f01SBen Widawsky 	return 0;
3099abd58f01SBen Widawsky }
3100abd58f01SBen Widawsky 
3101abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3102abd58f01SBen Widawsky {
3103abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3104abd58f01SBen Widawsky 	int pipe;
3105abd58f01SBen Widawsky 
3106abd58f01SBen Widawsky 	if (!dev_priv)
3107abd58f01SBen Widawsky 		return;
3108abd58f01SBen Widawsky 
3109abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3110abd58f01SBen Widawsky 
3111abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \
3112abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3113abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
3114abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3115abd58f01SBen Widawsky 	} while (0)
3116abd58f01SBen Widawsky 
3117abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \
3118abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3119abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
3120abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3121abd58f01SBen Widawsky 	} while (0)
3122abd58f01SBen Widawsky 
3123abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 0);
3124abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 1);
3125abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 2);
3126abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 3);
3127abd58f01SBen Widawsky 
3128abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3129abd58f01SBen Widawsky 		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3130abd58f01SBen Widawsky 	}
3131abd58f01SBen Widawsky 
3132abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_PORT);
3133abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_MISC);
3134abd58f01SBen Widawsky 	GEN8_IRQ_FINI(PCU);
3135abd58f01SBen Widawsky #undef GEN8_IRQ_FINI
3136abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX
3137abd58f01SBen Widawsky 
3138abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
3139abd58f01SBen Widawsky }
3140abd58f01SBen Widawsky 
31417e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
31427e231dbeSJesse Barnes {
31437e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
31447e231dbeSJesse Barnes 	int pipe;
31457e231dbeSJesse Barnes 
31467e231dbeSJesse Barnes 	if (!dev_priv)
31477e231dbeSJesse Barnes 		return;
31487e231dbeSJesse Barnes 
31493ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3150ac4c16c5SEgbert Eich 
31517e231dbeSJesse Barnes 	for_each_pipe(pipe)
31527e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
31537e231dbeSJesse Barnes 
31547e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
31557e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
31567e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
31577e231dbeSJesse Barnes 	for_each_pipe(pipe)
31587e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
31597e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31607e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
31617e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
31627e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
31637e231dbeSJesse Barnes }
31647e231dbeSJesse Barnes 
3165f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3166036a4a7dSZhenyu Wang {
3167036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
31684697995bSJesse Barnes 
31694697995bSJesse Barnes 	if (!dev_priv)
31704697995bSJesse Barnes 		return;
31714697995bSJesse Barnes 
31723ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3173ac4c16c5SEgbert Eich 
3174036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
3175036a4a7dSZhenyu Wang 
3176036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
3177036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
3178036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
31798664281bSPaulo Zanoni 	if (IS_GEN7(dev))
31808664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3181036a4a7dSZhenyu Wang 
3182036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
3183036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
3184036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3185192aac1fSKeith Packard 
3186ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
3187ab5c608bSBen Widawsky 		return;
3188ab5c608bSBen Widawsky 
3189192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
3190192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
3191192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
31928664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
31938664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3194036a4a7dSZhenyu Wang }
3195036a4a7dSZhenyu Wang 
3196c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3197c2798b19SChris Wilson {
3198c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3199c2798b19SChris Wilson 	int pipe;
3200c2798b19SChris Wilson 
3201c2798b19SChris Wilson 	for_each_pipe(pipe)
3202c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3203c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3204c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3205c2798b19SChris Wilson 	POSTING_READ16(IER);
3206c2798b19SChris Wilson }
3207c2798b19SChris Wilson 
3208c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3209c2798b19SChris Wilson {
3210c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3211379ef82dSDaniel Vetter 	unsigned long irqflags;
3212c2798b19SChris Wilson 
3213c2798b19SChris Wilson 	I915_WRITE16(EMR,
3214c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3215c2798b19SChris Wilson 
3216c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3217c2798b19SChris Wilson 	dev_priv->irq_mask =
3218c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3219c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3220c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3221c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3222c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3223c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3224c2798b19SChris Wilson 
3225c2798b19SChris Wilson 	I915_WRITE16(IER,
3226c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3227c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3228c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3229c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3230c2798b19SChris Wilson 	POSTING_READ16(IER);
3231c2798b19SChris Wilson 
3232379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3233379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3234379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3235755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3236755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3237379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3238379ef82dSDaniel Vetter 
3239c2798b19SChris Wilson 	return 0;
3240c2798b19SChris Wilson }
3241c2798b19SChris Wilson 
324290a72f87SVille Syrjälä /*
324390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
324490a72f87SVille Syrjälä  */
324590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
32461f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
324790a72f87SVille Syrjälä {
324890a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
32491f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
325090a72f87SVille Syrjälä 
325190a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
325290a72f87SVille Syrjälä 		return false;
325390a72f87SVille Syrjälä 
325490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
325590a72f87SVille Syrjälä 		return false;
325690a72f87SVille Syrjälä 
32571f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
325890a72f87SVille Syrjälä 
325990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
326090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
326190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
326290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
326390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
326490a72f87SVille Syrjälä 	 */
326590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
326690a72f87SVille Syrjälä 		return false;
326790a72f87SVille Syrjälä 
326890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
326990a72f87SVille Syrjälä 
327090a72f87SVille Syrjälä 	return true;
327190a72f87SVille Syrjälä }
327290a72f87SVille Syrjälä 
3273ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3274c2798b19SChris Wilson {
3275c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3276c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3277c2798b19SChris Wilson 	u16 iir, new_iir;
3278c2798b19SChris Wilson 	u32 pipe_stats[2];
3279c2798b19SChris Wilson 	unsigned long irqflags;
3280c2798b19SChris Wilson 	int pipe;
3281c2798b19SChris Wilson 	u16 flip_mask =
3282c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3283c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3284c2798b19SChris Wilson 
3285c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3286c2798b19SChris Wilson 	if (iir == 0)
3287c2798b19SChris Wilson 		return IRQ_NONE;
3288c2798b19SChris Wilson 
3289c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3290c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3291c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3292c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3293c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3294c2798b19SChris Wilson 		 */
3295c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3296c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3297c2798b19SChris Wilson 			i915_handle_error(dev, false);
3298c2798b19SChris Wilson 
3299c2798b19SChris Wilson 		for_each_pipe(pipe) {
3300c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3301c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3302c2798b19SChris Wilson 
3303c2798b19SChris Wilson 			/*
3304c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3305c2798b19SChris Wilson 			 */
33062d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3307c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3308c2798b19SChris Wilson 		}
3309c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3310c2798b19SChris Wilson 
3311c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3312c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3313c2798b19SChris Wilson 
3314d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3315c2798b19SChris Wilson 
3316c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3317c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3318c2798b19SChris Wilson 
33194356d586SDaniel Vetter 		for_each_pipe(pipe) {
33201f1c2e24SVille Syrjälä 			int plane = pipe;
33213a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
33221f1c2e24SVille Syrjälä 				plane = !plane;
33231f1c2e24SVille Syrjälä 
33244356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
33251f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
33261f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3327c2798b19SChris Wilson 
33284356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3329277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
33302d9d2b0bSVille Syrjälä 
33312d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
33322d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3333fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
33344356d586SDaniel Vetter 		}
3335c2798b19SChris Wilson 
3336c2798b19SChris Wilson 		iir = new_iir;
3337c2798b19SChris Wilson 	}
3338c2798b19SChris Wilson 
3339c2798b19SChris Wilson 	return IRQ_HANDLED;
3340c2798b19SChris Wilson }
3341c2798b19SChris Wilson 
3342c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3343c2798b19SChris Wilson {
3344c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3345c2798b19SChris Wilson 	int pipe;
3346c2798b19SChris Wilson 
3347c2798b19SChris Wilson 	for_each_pipe(pipe) {
3348c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3349c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3350c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3351c2798b19SChris Wilson 	}
3352c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3353c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3354c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3355c2798b19SChris Wilson }
3356c2798b19SChris Wilson 
3357a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3358a266c7d5SChris Wilson {
3359a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3360a266c7d5SChris Wilson 	int pipe;
3361a266c7d5SChris Wilson 
3362a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3363a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3364a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3365a266c7d5SChris Wilson 	}
3366a266c7d5SChris Wilson 
336700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3368a266c7d5SChris Wilson 	for_each_pipe(pipe)
3369a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3370a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3371a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3372a266c7d5SChris Wilson 	POSTING_READ(IER);
3373a266c7d5SChris Wilson }
3374a266c7d5SChris Wilson 
3375a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3376a266c7d5SChris Wilson {
3377a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
337838bde180SChris Wilson 	u32 enable_mask;
3379379ef82dSDaniel Vetter 	unsigned long irqflags;
3380a266c7d5SChris Wilson 
338138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
338238bde180SChris Wilson 
338338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
338438bde180SChris Wilson 	dev_priv->irq_mask =
338538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
338638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
338738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
338838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
338938bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
339038bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
339138bde180SChris Wilson 
339238bde180SChris Wilson 	enable_mask =
339338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
339438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
339538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
339638bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
339738bde180SChris Wilson 		I915_USER_INTERRUPT;
339838bde180SChris Wilson 
3399a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
340020afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
340120afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
340220afbda2SDaniel Vetter 
3403a266c7d5SChris Wilson 		/* Enable in IER... */
3404a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3405a266c7d5SChris Wilson 		/* and unmask in IMR */
3406a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3407a266c7d5SChris Wilson 	}
3408a266c7d5SChris Wilson 
3409a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3410a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3411a266c7d5SChris Wilson 	POSTING_READ(IER);
3412a266c7d5SChris Wilson 
3413f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
341420afbda2SDaniel Vetter 
3415379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3416379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3417379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3418755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3419755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3420379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3421379ef82dSDaniel Vetter 
342220afbda2SDaniel Vetter 	return 0;
342320afbda2SDaniel Vetter }
342420afbda2SDaniel Vetter 
342590a72f87SVille Syrjälä /*
342690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
342790a72f87SVille Syrjälä  */
342890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
342990a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
343090a72f87SVille Syrjälä {
343190a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
343290a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
343390a72f87SVille Syrjälä 
343490a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
343590a72f87SVille Syrjälä 		return false;
343690a72f87SVille Syrjälä 
343790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
343890a72f87SVille Syrjälä 		return false;
343990a72f87SVille Syrjälä 
344090a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
344190a72f87SVille Syrjälä 
344290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
344390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
344490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
344590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
344690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
344790a72f87SVille Syrjälä 	 */
344890a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
344990a72f87SVille Syrjälä 		return false;
345090a72f87SVille Syrjälä 
345190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
345290a72f87SVille Syrjälä 
345390a72f87SVille Syrjälä 	return true;
345490a72f87SVille Syrjälä }
345590a72f87SVille Syrjälä 
3456ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3457a266c7d5SChris Wilson {
3458a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3459a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
34608291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3461a266c7d5SChris Wilson 	unsigned long irqflags;
346238bde180SChris Wilson 	u32 flip_mask =
346338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
346438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
346538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3466a266c7d5SChris Wilson 
3467a266c7d5SChris Wilson 	iir = I915_READ(IIR);
346838bde180SChris Wilson 	do {
346938bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
34708291ee90SChris Wilson 		bool blc_event = false;
3471a266c7d5SChris Wilson 
3472a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3473a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3474a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3475a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3476a266c7d5SChris Wilson 		 */
3477a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3478a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3479a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3480a266c7d5SChris Wilson 
3481a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3482a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3483a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3484a266c7d5SChris Wilson 
348538bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3486a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3487a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
348838bde180SChris Wilson 				irq_received = true;
3489a266c7d5SChris Wilson 			}
3490a266c7d5SChris Wilson 		}
3491a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3492a266c7d5SChris Wilson 
3493a266c7d5SChris Wilson 		if (!irq_received)
3494a266c7d5SChris Wilson 			break;
3495a266c7d5SChris Wilson 
3496a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3497a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
3498a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3499a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3500b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3501a266c7d5SChris Wilson 
350210a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
350391d131d2SDaniel Vetter 
3504a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
350538bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3506a266c7d5SChris Wilson 		}
3507a266c7d5SChris Wilson 
350838bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3509a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3510a266c7d5SChris Wilson 
3511a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3512a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3513a266c7d5SChris Wilson 
3514a266c7d5SChris Wilson 		for_each_pipe(pipe) {
351538bde180SChris Wilson 			int plane = pipe;
35163a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
351738bde180SChris Wilson 				plane = !plane;
35185e2032d4SVille Syrjälä 
351990a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
352090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
352190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3522a266c7d5SChris Wilson 
3523a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3524a266c7d5SChris Wilson 				blc_event = true;
35254356d586SDaniel Vetter 
35264356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3527277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
35282d9d2b0bSVille Syrjälä 
35292d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
35302d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3531fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3532a266c7d5SChris Wilson 		}
3533a266c7d5SChris Wilson 
3534a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3535a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3536a266c7d5SChris Wilson 
3537a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3538a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3539a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3540a266c7d5SChris Wilson 		 * we would never get another interrupt.
3541a266c7d5SChris Wilson 		 *
3542a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3543a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3544a266c7d5SChris Wilson 		 * another one.
3545a266c7d5SChris Wilson 		 *
3546a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3547a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3548a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3549a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3550a266c7d5SChris Wilson 		 * stray interrupts.
3551a266c7d5SChris Wilson 		 */
355238bde180SChris Wilson 		ret = IRQ_HANDLED;
3553a266c7d5SChris Wilson 		iir = new_iir;
355438bde180SChris Wilson 	} while (iir & ~flip_mask);
3555a266c7d5SChris Wilson 
3556d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
35578291ee90SChris Wilson 
3558a266c7d5SChris Wilson 	return ret;
3559a266c7d5SChris Wilson }
3560a266c7d5SChris Wilson 
3561a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3562a266c7d5SChris Wilson {
3563a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3564a266c7d5SChris Wilson 	int pipe;
3565a266c7d5SChris Wilson 
35663ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3567ac4c16c5SEgbert Eich 
3568a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3569a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3570a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3571a266c7d5SChris Wilson 	}
3572a266c7d5SChris Wilson 
357300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
357455b39755SChris Wilson 	for_each_pipe(pipe) {
357555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3576a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
357755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
357855b39755SChris Wilson 	}
3579a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3580a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3581a266c7d5SChris Wilson 
3582a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3583a266c7d5SChris Wilson }
3584a266c7d5SChris Wilson 
3585a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3586a266c7d5SChris Wilson {
3587a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3588a266c7d5SChris Wilson 	int pipe;
3589a266c7d5SChris Wilson 
3590a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3591a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3592a266c7d5SChris Wilson 
3593a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3594a266c7d5SChris Wilson 	for_each_pipe(pipe)
3595a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3596a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3597a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3598a266c7d5SChris Wilson 	POSTING_READ(IER);
3599a266c7d5SChris Wilson }
3600a266c7d5SChris Wilson 
3601a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3602a266c7d5SChris Wilson {
3603a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3604bbba0a97SChris Wilson 	u32 enable_mask;
3605a266c7d5SChris Wilson 	u32 error_mask;
3606b79480baSDaniel Vetter 	unsigned long irqflags;
3607a266c7d5SChris Wilson 
3608a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3609bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3610adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3611bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3612bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3613bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3614bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3615bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3616bbba0a97SChris Wilson 
3617bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
361821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
361921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3620bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3621bbba0a97SChris Wilson 
3622bbba0a97SChris Wilson 	if (IS_G4X(dev))
3623bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3624a266c7d5SChris Wilson 
3625b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3626b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3627b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3628755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3629755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3630755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3631b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3632a266c7d5SChris Wilson 
3633a266c7d5SChris Wilson 	/*
3634a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3635a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3636a266c7d5SChris Wilson 	 */
3637a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3638a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3639a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3640a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3641a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3642a266c7d5SChris Wilson 	} else {
3643a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3644a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3645a266c7d5SChris Wilson 	}
3646a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3647a266c7d5SChris Wilson 
3648a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3649a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3650a266c7d5SChris Wilson 	POSTING_READ(IER);
3651a266c7d5SChris Wilson 
365220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
365320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
365420afbda2SDaniel Vetter 
3655f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
365620afbda2SDaniel Vetter 
365720afbda2SDaniel Vetter 	return 0;
365820afbda2SDaniel Vetter }
365920afbda2SDaniel Vetter 
3660bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
366120afbda2SDaniel Vetter {
366220afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3663e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3664cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
366520afbda2SDaniel Vetter 	u32 hotplug_en;
366620afbda2SDaniel Vetter 
3667b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3668b5ea2d56SDaniel Vetter 
3669bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3670bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3671bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3672adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3673e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3674cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3675cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3676cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3677a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3678a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3679a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3680a266c7d5SChris Wilson 		*/
3681a266c7d5SChris Wilson 		if (IS_G4X(dev))
3682a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
368385fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3684a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3685a266c7d5SChris Wilson 
3686a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3687a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3688a266c7d5SChris Wilson 	}
3689bac56d5bSEgbert Eich }
3690a266c7d5SChris Wilson 
3691ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3692a266c7d5SChris Wilson {
3693a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3694a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3695a266c7d5SChris Wilson 	u32 iir, new_iir;
3696a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3697a266c7d5SChris Wilson 	unsigned long irqflags;
3698a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
369921ad8330SVille Syrjälä 	u32 flip_mask =
370021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
370121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3702a266c7d5SChris Wilson 
3703a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3704a266c7d5SChris Wilson 
3705a266c7d5SChris Wilson 	for (;;) {
3706501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
37072c8ba29fSChris Wilson 		bool blc_event = false;
37082c8ba29fSChris Wilson 
3709a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3710a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3711a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3712a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3713a266c7d5SChris Wilson 		 */
3714a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3715a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3716a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3717a266c7d5SChris Wilson 
3718a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3719a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3720a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3721a266c7d5SChris Wilson 
3722a266c7d5SChris Wilson 			/*
3723a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3724a266c7d5SChris Wilson 			 */
3725a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3726a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3727501e01d7SVille Syrjälä 				irq_received = true;
3728a266c7d5SChris Wilson 			}
3729a266c7d5SChris Wilson 		}
3730a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3731a266c7d5SChris Wilson 
3732a266c7d5SChris Wilson 		if (!irq_received)
3733a266c7d5SChris Wilson 			break;
3734a266c7d5SChris Wilson 
3735a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3736a266c7d5SChris Wilson 
3737a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3738adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3739a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3740b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3741b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
37424f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3743a266c7d5SChris Wilson 
374410a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
3745704cfb87SDaniel Vetter 					      IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
374691d131d2SDaniel Vetter 
37474aeebd74SDaniel Vetter 			if (IS_G4X(dev) &&
37484aeebd74SDaniel Vetter 			    (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
37494aeebd74SDaniel Vetter 				dp_aux_irq_handler(dev);
37504aeebd74SDaniel Vetter 
3751a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3752a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3753a266c7d5SChris Wilson 		}
3754a266c7d5SChris Wilson 
375521ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3756a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3757a266c7d5SChris Wilson 
3758a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3759a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3760a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3761a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3762a266c7d5SChris Wilson 
3763a266c7d5SChris Wilson 		for_each_pipe(pipe) {
37642c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
376590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
376690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3767a266c7d5SChris Wilson 
3768a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3769a266c7d5SChris Wilson 				blc_event = true;
37704356d586SDaniel Vetter 
37714356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3772277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3773a266c7d5SChris Wilson 
37742d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37752d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3776fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
37772d9d2b0bSVille Syrjälä 		}
3778a266c7d5SChris Wilson 
3779a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3780a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3781a266c7d5SChris Wilson 
3782515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3783515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3784515ac2bbSDaniel Vetter 
3785a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3786a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3787a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3788a266c7d5SChris Wilson 		 * we would never get another interrupt.
3789a266c7d5SChris Wilson 		 *
3790a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3791a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3792a266c7d5SChris Wilson 		 * another one.
3793a266c7d5SChris Wilson 		 *
3794a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3795a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3796a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3797a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3798a266c7d5SChris Wilson 		 * stray interrupts.
3799a266c7d5SChris Wilson 		 */
3800a266c7d5SChris Wilson 		iir = new_iir;
3801a266c7d5SChris Wilson 	}
3802a266c7d5SChris Wilson 
3803d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
38042c8ba29fSChris Wilson 
3805a266c7d5SChris Wilson 	return ret;
3806a266c7d5SChris Wilson }
3807a266c7d5SChris Wilson 
3808a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3809a266c7d5SChris Wilson {
3810a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3811a266c7d5SChris Wilson 	int pipe;
3812a266c7d5SChris Wilson 
3813a266c7d5SChris Wilson 	if (!dev_priv)
3814a266c7d5SChris Wilson 		return;
3815a266c7d5SChris Wilson 
38163ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3817ac4c16c5SEgbert Eich 
3818a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3819a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3820a266c7d5SChris Wilson 
3821a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3822a266c7d5SChris Wilson 	for_each_pipe(pipe)
3823a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3824a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3825a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3826a266c7d5SChris Wilson 
3827a266c7d5SChris Wilson 	for_each_pipe(pipe)
3828a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3829a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3830a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3831a266c7d5SChris Wilson }
3832a266c7d5SChris Wilson 
38333ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
3834ac4c16c5SEgbert Eich {
3835ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3836ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3837ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3838ac4c16c5SEgbert Eich 	unsigned long irqflags;
3839ac4c16c5SEgbert Eich 	int i;
3840ac4c16c5SEgbert Eich 
3841ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3842ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3843ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3844ac4c16c5SEgbert Eich 
3845ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3846ac4c16c5SEgbert Eich 			continue;
3847ac4c16c5SEgbert Eich 
3848ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3849ac4c16c5SEgbert Eich 
3850ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3851ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3852ac4c16c5SEgbert Eich 
3853ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3854ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3855ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3856ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3857ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3858ac4c16c5SEgbert Eich 				if (!connector->polled)
3859ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3860ac4c16c5SEgbert Eich 			}
3861ac4c16c5SEgbert Eich 		}
3862ac4c16c5SEgbert Eich 	}
3863ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3864ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3865ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3866ac4c16c5SEgbert Eich }
3867ac4c16c5SEgbert Eich 
3868f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3869f71d4af4SJesse Barnes {
38708b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
38718b2e326dSChris Wilson 
38728b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
387399584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3874c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3875a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
38768b2e326dSChris Wilson 
387799584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
387899584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
387961bac78eSDaniel Vetter 		    (unsigned long) dev);
38803ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
3881ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
388261bac78eSDaniel Vetter 
388397a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
38849ee32feaSDaniel Vetter 
38854cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
38864cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
38874cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
38884cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3889f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3890f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3891391f75e2SVille Syrjälä 	} else {
3892391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
3893391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3894f71d4af4SJesse Barnes 	}
3895f71d4af4SJesse Barnes 
3896c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
3897f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3898f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3899c2baf4b7SVille Syrjälä 	}
3900f71d4af4SJesse Barnes 
39017e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
39027e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
39037e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
39047e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
39057e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
39067e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
39077e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3908fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3909abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
3910abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
3911abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
3912abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
3913abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
3914abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
3915abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
3916abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3917f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3918f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3919f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3920f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3921f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3922f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3923f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
392482a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3925f71d4af4SJesse Barnes 	} else {
3926c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3927c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3928c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3929c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3930c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3931a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3932a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3933a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3934a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3935a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
393620afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3937c2798b19SChris Wilson 		} else {
3938a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3939a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3940a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3941a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3942bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3943c2798b19SChris Wilson 		}
3944f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3945f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3946f71d4af4SJesse Barnes 	}
3947f71d4af4SJesse Barnes }
394820afbda2SDaniel Vetter 
394920afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
395020afbda2SDaniel Vetter {
395120afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3952821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3953821450c6SEgbert Eich 	struct drm_connector *connector;
3954b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3955821450c6SEgbert Eich 	int i;
395620afbda2SDaniel Vetter 
3957821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3958821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3959821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3960821450c6SEgbert Eich 	}
3961821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3962821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3963821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3964821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3965821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3966821450c6SEgbert Eich 	}
3967b5ea2d56SDaniel Vetter 
3968b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3969b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3970b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
397120afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
397220afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3973b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
397420afbda2SDaniel Vetter }
3975c67a470bSPaulo Zanoni 
3976c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */
3977c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev)
3978c67a470bSPaulo Zanoni {
3979c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3980c67a470bSPaulo Zanoni 	unsigned long irqflags;
3981c67a470bSPaulo Zanoni 
3982c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3983c67a470bSPaulo Zanoni 
3984c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3985c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3986c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3987c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3988c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3989c67a470bSPaulo Zanoni 
39901f2d4531SPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, 0xffffffff);
39911f2d4531SPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
3992c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
3993c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
3994c67a470bSPaulo Zanoni 
3995c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = true;
3996c67a470bSPaulo Zanoni 
3997c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3998c67a470bSPaulo Zanoni }
3999c67a470bSPaulo Zanoni 
4000c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */
4001c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev)
4002c67a470bSPaulo Zanoni {
4003c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4004c67a470bSPaulo Zanoni 	unsigned long irqflags;
40051f2d4531SPaulo Zanoni 	uint32_t val;
4006c67a470bSPaulo Zanoni 
4007c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4008c67a470bSPaulo Zanoni 
4009c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
40101f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
4011c67a470bSPaulo Zanoni 
40121f2d4531SPaulo Zanoni 	val = I915_READ(SDEIMR);
40131f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
4014c67a470bSPaulo Zanoni 
4015c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
40161f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
4017c67a470bSPaulo Zanoni 
4018c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
40191f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
4020c67a470bSPaulo Zanoni 
4021c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = false;
4022c67a470bSPaulo Zanoni 
4023c67a470bSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
40241f2d4531SPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr);
4025c67a470bSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
4026c67a470bSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
4027c67a470bSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
4028c67a470bSPaulo Zanoni 
4029c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4030c67a470bSPaulo Zanoni }
4031