1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 83036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 84995b6762SChris Wilson static void 85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 86036a4a7dSZhenyu Wang { 874bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 884bc9d430SDaniel Vetter 89c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 90c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 91c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr &= ~mask; 92c67a470bSPaulo Zanoni return; 93c67a470bSPaulo Zanoni } 94c67a470bSPaulo Zanoni 951ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 961ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 971ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 983143a2bfSChris Wilson POSTING_READ(DEIMR); 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang 1020ff9800aSPaulo Zanoni static void 103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 104036a4a7dSZhenyu Wang { 1054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1064bc9d430SDaniel Vetter 107c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 108c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 109c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr |= mask; 110c67a470bSPaulo Zanoni return; 111c67a470bSPaulo Zanoni } 112c67a470bSPaulo Zanoni 1131ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1141ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1151ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1163143a2bfSChris Wilson POSTING_READ(DEIMR); 117036a4a7dSZhenyu Wang } 118036a4a7dSZhenyu Wang } 119036a4a7dSZhenyu Wang 12043eaea13SPaulo Zanoni /** 12143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 12243eaea13SPaulo Zanoni * @dev_priv: driver private 12343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 12443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 12543eaea13SPaulo Zanoni */ 12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 12743eaea13SPaulo Zanoni uint32_t interrupt_mask, 12843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 12943eaea13SPaulo Zanoni { 13043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 13143eaea13SPaulo Zanoni 132c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 133c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 134c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr &= ~interrupt_mask; 135c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask & 136c67a470bSPaulo Zanoni interrupt_mask); 137c67a470bSPaulo Zanoni return; 138c67a470bSPaulo Zanoni } 139c67a470bSPaulo Zanoni 14043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 14143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 14243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 14343eaea13SPaulo Zanoni POSTING_READ(GTIMR); 14443eaea13SPaulo Zanoni } 14543eaea13SPaulo Zanoni 14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 14743eaea13SPaulo Zanoni { 14843eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 14943eaea13SPaulo Zanoni } 15043eaea13SPaulo Zanoni 15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 15243eaea13SPaulo Zanoni { 15343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 15443eaea13SPaulo Zanoni } 15543eaea13SPaulo Zanoni 156edbfdb45SPaulo Zanoni /** 157edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 158edbfdb45SPaulo Zanoni * @dev_priv: driver private 159edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 160edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 161edbfdb45SPaulo Zanoni */ 162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 163edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 164edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 165edbfdb45SPaulo Zanoni { 166605cd25bSPaulo Zanoni uint32_t new_val; 167edbfdb45SPaulo Zanoni 168edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 169edbfdb45SPaulo Zanoni 170c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 171c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 172c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask; 173c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask & 174c67a470bSPaulo Zanoni interrupt_mask); 175c67a470bSPaulo Zanoni return; 176c67a470bSPaulo Zanoni } 177c67a470bSPaulo Zanoni 178605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 179f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 180f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 181f52ecbcfSPaulo Zanoni 182605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 183605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 184605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 185edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 186edbfdb45SPaulo Zanoni } 187f52ecbcfSPaulo Zanoni } 188edbfdb45SPaulo Zanoni 189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 190edbfdb45SPaulo Zanoni { 191edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 192edbfdb45SPaulo Zanoni } 193edbfdb45SPaulo Zanoni 194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 195edbfdb45SPaulo Zanoni { 196edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 197edbfdb45SPaulo Zanoni } 198edbfdb45SPaulo Zanoni 1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2008664281bSPaulo Zanoni { 2018664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2028664281bSPaulo Zanoni struct intel_crtc *crtc; 2038664281bSPaulo Zanoni enum pipe pipe; 2048664281bSPaulo Zanoni 2054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2064bc9d430SDaniel Vetter 2078664281bSPaulo Zanoni for_each_pipe(pipe) { 2088664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2098664281bSPaulo Zanoni 2108664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2118664281bSPaulo Zanoni return false; 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni return true; 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2188664281bSPaulo Zanoni { 2198664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2208664281bSPaulo Zanoni enum pipe pipe; 2218664281bSPaulo Zanoni struct intel_crtc *crtc; 2228664281bSPaulo Zanoni 223fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 224fee884edSDaniel Vetter 2258664281bSPaulo Zanoni for_each_pipe(pipe) { 2268664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2278664281bSPaulo Zanoni 2288664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2298664281bSPaulo Zanoni return false; 2308664281bSPaulo Zanoni } 2318664281bSPaulo Zanoni 2328664281bSPaulo Zanoni return true; 2338664281bSPaulo Zanoni } 2348664281bSPaulo Zanoni 2358664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2368664281bSPaulo Zanoni enum pipe pipe, bool enable) 2378664281bSPaulo Zanoni { 2388664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2398664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2408664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2418664281bSPaulo Zanoni 2428664281bSPaulo Zanoni if (enable) 2438664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2448664281bSPaulo Zanoni else 2458664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2497336df65SDaniel Vetter enum pipe pipe, bool enable) 2508664281bSPaulo Zanoni { 2518664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2528664281bSPaulo Zanoni if (enable) { 2537336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2547336df65SDaniel Vetter 2558664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2568664281bSPaulo Zanoni return; 2578664281bSPaulo Zanoni 2588664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2598664281bSPaulo Zanoni } else { 2607336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2617336df65SDaniel Vetter 2627336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2638664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2647336df65SDaniel Vetter 2657336df65SDaniel Vetter if (!was_enabled && 2667336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2677336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2687336df65SDaniel Vetter pipe_name(pipe)); 2697336df65SDaniel Vetter } 2708664281bSPaulo Zanoni } 2718664281bSPaulo Zanoni } 2728664281bSPaulo Zanoni 273fee884edSDaniel Vetter /** 274fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 275fee884edSDaniel Vetter * @dev_priv: driver private 276fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 277fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 278fee884edSDaniel Vetter */ 279fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 280fee884edSDaniel Vetter uint32_t interrupt_mask, 281fee884edSDaniel Vetter uint32_t enabled_irq_mask) 282fee884edSDaniel Vetter { 283fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 284fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 285fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 286fee884edSDaniel Vetter 287fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 288fee884edSDaniel Vetter 289c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled && 290c67a470bSPaulo Zanoni (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) { 291c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 292c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask; 293c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask & 294c67a470bSPaulo Zanoni interrupt_mask); 295c67a470bSPaulo Zanoni return; 296c67a470bSPaulo Zanoni } 297c67a470bSPaulo Zanoni 298fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 299fee884edSDaniel Vetter POSTING_READ(SDEIMR); 300fee884edSDaniel Vetter } 301fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 302fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 303fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 304fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 305fee884edSDaniel Vetter 306de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 307de28075dSDaniel Vetter enum transcoder pch_transcoder, 3088664281bSPaulo Zanoni bool enable) 3098664281bSPaulo Zanoni { 3108664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 311de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 312de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3138664281bSPaulo Zanoni 3148664281bSPaulo Zanoni if (enable) 315fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3168664281bSPaulo Zanoni else 317fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3188664281bSPaulo Zanoni } 3198664281bSPaulo Zanoni 3208664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3218664281bSPaulo Zanoni enum transcoder pch_transcoder, 3228664281bSPaulo Zanoni bool enable) 3238664281bSPaulo Zanoni { 3248664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3258664281bSPaulo Zanoni 3268664281bSPaulo Zanoni if (enable) { 3271dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3281dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3291dd246fbSDaniel Vetter 3308664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3318664281bSPaulo Zanoni return; 3328664281bSPaulo Zanoni 333fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3348664281bSPaulo Zanoni } else { 3351dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3361dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3371dd246fbSDaniel Vetter 3381dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 339fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3401dd246fbSDaniel Vetter 3411dd246fbSDaniel Vetter if (!was_enabled && 3421dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3431dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3441dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3451dd246fbSDaniel Vetter } 3468664281bSPaulo Zanoni } 3478664281bSPaulo Zanoni } 3488664281bSPaulo Zanoni 3498664281bSPaulo Zanoni /** 3508664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3518664281bSPaulo Zanoni * @dev: drm device 3528664281bSPaulo Zanoni * @pipe: pipe 3538664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3548664281bSPaulo Zanoni * 3558664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3568664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3578664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3588664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3598664281bSPaulo Zanoni * bit for all the pipes. 3608664281bSPaulo Zanoni * 3618664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3628664281bSPaulo Zanoni */ 3638664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3648664281bSPaulo Zanoni enum pipe pipe, bool enable) 3658664281bSPaulo Zanoni { 3668664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3678664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3688664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3698664281bSPaulo Zanoni unsigned long flags; 3708664281bSPaulo Zanoni bool ret; 3718664281bSPaulo Zanoni 3728664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3738664281bSPaulo Zanoni 3748664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 3758664281bSPaulo Zanoni 3768664281bSPaulo Zanoni if (enable == ret) 3778664281bSPaulo Zanoni goto done; 3788664281bSPaulo Zanoni 3798664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 3808664281bSPaulo Zanoni 3818664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 3828664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 3838664281bSPaulo Zanoni else if (IS_GEN7(dev)) 3847336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 3858664281bSPaulo Zanoni 3868664281bSPaulo Zanoni done: 3878664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 3888664281bSPaulo Zanoni return ret; 3898664281bSPaulo Zanoni } 3908664281bSPaulo Zanoni 3918664281bSPaulo Zanoni /** 3928664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 3938664281bSPaulo Zanoni * @dev: drm device 3948664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 3958664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3968664281bSPaulo Zanoni * 3978664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 3988664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 3998664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4008664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4018664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4028664281bSPaulo Zanoni * 4038664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4048664281bSPaulo Zanoni */ 4058664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4068664281bSPaulo Zanoni enum transcoder pch_transcoder, 4078664281bSPaulo Zanoni bool enable) 4088664281bSPaulo Zanoni { 4098664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 410de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 411de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4128664281bSPaulo Zanoni unsigned long flags; 4138664281bSPaulo Zanoni bool ret; 4148664281bSPaulo Zanoni 415de28075dSDaniel Vetter /* 416de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 417de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 418de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 419de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 420de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 421de28075dSDaniel Vetter * crtc on LPT won't cause issues. 422de28075dSDaniel Vetter */ 4238664281bSPaulo Zanoni 4248664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4258664281bSPaulo Zanoni 4268664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 4278664281bSPaulo Zanoni 4288664281bSPaulo Zanoni if (enable == ret) 4298664281bSPaulo Zanoni goto done; 4308664281bSPaulo Zanoni 4318664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 4328664281bSPaulo Zanoni 4338664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 434de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4358664281bSPaulo Zanoni else 4368664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4378664281bSPaulo Zanoni 4388664281bSPaulo Zanoni done: 4398664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4408664281bSPaulo Zanoni return ret; 4418664281bSPaulo Zanoni } 4428664281bSPaulo Zanoni 4438664281bSPaulo Zanoni 4447c463586SKeith Packard void 4457c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 4467c463586SKeith Packard { 4479db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 44846c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4497c463586SKeith Packard 450b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 451b79480baSDaniel Vetter 45246c06a30SVille Syrjälä if ((pipestat & mask) == mask) 45346c06a30SVille Syrjälä return; 45446c06a30SVille Syrjälä 4557c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 45646c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 45746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4583143a2bfSChris Wilson POSTING_READ(reg); 4597c463586SKeith Packard } 4607c463586SKeith Packard 4617c463586SKeith Packard void 4627c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 4637c463586SKeith Packard { 4649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 46546c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4667c463586SKeith Packard 467b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 468b79480baSDaniel Vetter 46946c06a30SVille Syrjälä if ((pipestat & mask) == 0) 47046c06a30SVille Syrjälä return; 47146c06a30SVille Syrjälä 47246c06a30SVille Syrjälä pipestat &= ~mask; 47346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4743143a2bfSChris Wilson POSTING_READ(reg); 4757c463586SKeith Packard } 4767c463586SKeith Packard 477c0e09200SDave Airlie /** 478f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 47901c66889SZhao Yakui */ 480f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 48101c66889SZhao Yakui { 4821ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4831ec14ad3SChris Wilson unsigned long irqflags; 4841ec14ad3SChris Wilson 485f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 486f49e38ddSJani Nikula return; 487f49e38ddSJani Nikula 4881ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 48901c66889SZhao Yakui 490f898780bSJani Nikula i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE); 491a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 492f898780bSJani Nikula i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE); 4931ec14ad3SChris Wilson 4941ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 49501c66889SZhao Yakui } 49601c66889SZhao Yakui 49701c66889SZhao Yakui /** 4980a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4990a3e67a4SJesse Barnes * @dev: DRM device 5000a3e67a4SJesse Barnes * @pipe: pipe to check 5010a3e67a4SJesse Barnes * 5020a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 5030a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 5040a3e67a4SJesse Barnes * before reading such registers if unsure. 5050a3e67a4SJesse Barnes */ 5060a3e67a4SJesse Barnes static int 5070a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 5080a3e67a4SJesse Barnes { 5090a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 510702e7a56SPaulo Zanoni 511a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 512a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 513a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 514a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 51571f8ba6bSPaulo Zanoni 516a01025afSDaniel Vetter return intel_crtc->active; 517a01025afSDaniel Vetter } else { 518a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 519a01025afSDaniel Vetter } 5200a3e67a4SJesse Barnes } 5210a3e67a4SJesse Barnes 5224cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5234cdb83ecSVille Syrjälä { 5244cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5254cdb83ecSVille Syrjälä return 0; 5264cdb83ecSVille Syrjälä } 5274cdb83ecSVille Syrjälä 52842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 52942f52ef8SKeith Packard * we use as a pipe index 53042f52ef8SKeith Packard */ 531f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5320a3e67a4SJesse Barnes { 5330a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5340a3e67a4SJesse Barnes unsigned long high_frame; 5350a3e67a4SJesse Barnes unsigned long low_frame; 536391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 5370a3e67a4SJesse Barnes 5380a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 53944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5409db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5410a3e67a4SJesse Barnes return 0; 5420a3e67a4SJesse Barnes } 5430a3e67a4SJesse Barnes 544391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 545391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 546391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 547391f75e2SVille Syrjälä const struct drm_display_mode *mode = 548391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 549391f75e2SVille Syrjälä 550391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 551391f75e2SVille Syrjälä } else { 552391f75e2SVille Syrjälä enum transcoder cpu_transcoder = 553391f75e2SVille Syrjälä intel_pipe_to_cpu_transcoder(dev_priv, pipe); 554391f75e2SVille Syrjälä u32 htotal; 555391f75e2SVille Syrjälä 556391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 557391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 558391f75e2SVille Syrjälä 559391f75e2SVille Syrjälä vbl_start *= htotal; 560391f75e2SVille Syrjälä } 561391f75e2SVille Syrjälä 5629db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5639db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5645eddb70bSChris Wilson 5650a3e67a4SJesse Barnes /* 5660a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5670a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5680a3e67a4SJesse Barnes * register. 5690a3e67a4SJesse Barnes */ 5700a3e67a4SJesse Barnes do { 5715eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 572391f75e2SVille Syrjälä low = I915_READ(low_frame); 5735eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5740a3e67a4SJesse Barnes } while (high1 != high2); 5750a3e67a4SJesse Barnes 5765eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 577391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5785eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 579391f75e2SVille Syrjälä 580391f75e2SVille Syrjälä /* 581391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 582391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 583391f75e2SVille Syrjälä * counter against vblank start. 584391f75e2SVille Syrjälä */ 585391f75e2SVille Syrjälä return ((high1 << 8) | low) + (pixel >= vbl_start); 5860a3e67a4SJesse Barnes } 5870a3e67a4SJesse Barnes 588f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 5899880b7a5SJesse Barnes { 5909880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5919db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 5929880b7a5SJesse Barnes 5939880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 59444d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5959db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5969880b7a5SJesse Barnes return 0; 5979880b7a5SJesse Barnes } 5989880b7a5SJesse Barnes 5999880b7a5SJesse Barnes return I915_READ(reg); 6009880b7a5SJesse Barnes } 6019880b7a5SJesse Barnes 6027c06b08aSVille Syrjälä static bool intel_pipe_in_vblank(struct drm_device *dev, enum pipe pipe) 60354ddcbd2SVille Syrjälä { 60454ddcbd2SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 60554ddcbd2SVille Syrjälä uint32_t status; 60654ddcbd2SVille Syrjälä 60754ddcbd2SVille Syrjälä if (IS_VALLEYVIEW(dev)) { 60854ddcbd2SVille Syrjälä status = pipe == PIPE_A ? 60954ddcbd2SVille Syrjälä I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT : 61054ddcbd2SVille Syrjälä I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 61154ddcbd2SVille Syrjälä 61254ddcbd2SVille Syrjälä return I915_READ(VLV_ISR) & status; 6137c06b08aSVille Syrjälä } else if (IS_GEN2(dev)) { 6147c06b08aSVille Syrjälä status = pipe == PIPE_A ? 6157c06b08aSVille Syrjälä I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT : 6167c06b08aSVille Syrjälä I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 6177c06b08aSVille Syrjälä 6187c06b08aSVille Syrjälä return I915_READ16(ISR) & status; 6197c06b08aSVille Syrjälä } else if (INTEL_INFO(dev)->gen < 5) { 62054ddcbd2SVille Syrjälä status = pipe == PIPE_A ? 62154ddcbd2SVille Syrjälä I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT : 62254ddcbd2SVille Syrjälä I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 62354ddcbd2SVille Syrjälä 62454ddcbd2SVille Syrjälä return I915_READ(ISR) & status; 62554ddcbd2SVille Syrjälä } else if (INTEL_INFO(dev)->gen < 7) { 62654ddcbd2SVille Syrjälä status = pipe == PIPE_A ? 62754ddcbd2SVille Syrjälä DE_PIPEA_VBLANK : 62854ddcbd2SVille Syrjälä DE_PIPEB_VBLANK; 62954ddcbd2SVille Syrjälä 63054ddcbd2SVille Syrjälä return I915_READ(DEISR) & status; 63154ddcbd2SVille Syrjälä } else { 63254ddcbd2SVille Syrjälä switch (pipe) { 63354ddcbd2SVille Syrjälä default: 63454ddcbd2SVille Syrjälä case PIPE_A: 63554ddcbd2SVille Syrjälä status = DE_PIPEA_VBLANK_IVB; 63654ddcbd2SVille Syrjälä break; 63754ddcbd2SVille Syrjälä case PIPE_B: 63854ddcbd2SVille Syrjälä status = DE_PIPEB_VBLANK_IVB; 63954ddcbd2SVille Syrjälä break; 64054ddcbd2SVille Syrjälä case PIPE_C: 64154ddcbd2SVille Syrjälä status = DE_PIPEC_VBLANK_IVB; 64254ddcbd2SVille Syrjälä break; 64354ddcbd2SVille Syrjälä } 64454ddcbd2SVille Syrjälä 64554ddcbd2SVille Syrjälä return I915_READ(DEISR) & status; 64654ddcbd2SVille Syrjälä } 64754ddcbd2SVille Syrjälä } 64854ddcbd2SVille Syrjälä 649f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 6500af7e4dfSMario Kleiner int *vpos, int *hpos) 6510af7e4dfSMario Kleiner { 652c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 653c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 654c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 655c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6563aa18df8SVille Syrjälä int position; 6570af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 6580af7e4dfSMario Kleiner bool in_vbl = true; 6590af7e4dfSMario Kleiner int ret = 0; 6600af7e4dfSMario Kleiner 661c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6620af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6639db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6640af7e4dfSMario Kleiner return 0; 6650af7e4dfSMario Kleiner } 6660af7e4dfSMario Kleiner 667c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 668c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 669c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 670c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6710af7e4dfSMario Kleiner 672c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 673c2baf4b7SVille Syrjälä 6747c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6750af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6760af7e4dfSMario Kleiner * scanout position from Display scan line register. 6770af7e4dfSMario Kleiner */ 6787c06b08aSVille Syrjälä if (IS_GEN2(dev)) 6797c06b08aSVille Syrjälä position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 6807c06b08aSVille Syrjälä else 6817c06b08aSVille Syrjälä position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 68254ddcbd2SVille Syrjälä 68354ddcbd2SVille Syrjälä /* 68454ddcbd2SVille Syrjälä * The scanline counter increments at the leading edge 68554ddcbd2SVille Syrjälä * of hsync, ie. it completely misses the active portion 68654ddcbd2SVille Syrjälä * of the line. Fix up the counter at both edges of vblank 68754ddcbd2SVille Syrjälä * to get a more accurate picture whether we're in vblank 68854ddcbd2SVille Syrjälä * or not. 68954ddcbd2SVille Syrjälä */ 6907c06b08aSVille Syrjälä in_vbl = intel_pipe_in_vblank(dev, pipe); 69154ddcbd2SVille Syrjälä if ((in_vbl && position == vbl_start - 1) || 69254ddcbd2SVille Syrjälä (!in_vbl && position == vbl_end - 1)) 69354ddcbd2SVille Syrjälä position = (position + 1) % vtotal; 6940af7e4dfSMario Kleiner } else { 6950af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 6960af7e4dfSMario Kleiner * We can split this into vertical and horizontal 6970af7e4dfSMario Kleiner * scanout position. 6980af7e4dfSMario Kleiner */ 6990af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7000af7e4dfSMario Kleiner 7013aa18df8SVille Syrjälä /* convert to pixel counts */ 7023aa18df8SVille Syrjälä vbl_start *= htotal; 7033aa18df8SVille Syrjälä vbl_end *= htotal; 7043aa18df8SVille Syrjälä vtotal *= htotal; 7053aa18df8SVille Syrjälä } 7063aa18df8SVille Syrjälä 7073aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7083aa18df8SVille Syrjälä 7093aa18df8SVille Syrjälä /* 7103aa18df8SVille Syrjälä * While in vblank, position will be negative 7113aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7123aa18df8SVille Syrjälä * vblank, position will be positive counting 7133aa18df8SVille Syrjälä * up since vbl_end. 7143aa18df8SVille Syrjälä */ 7153aa18df8SVille Syrjälä if (position >= vbl_start) 7163aa18df8SVille Syrjälä position -= vbl_end; 7173aa18df8SVille Syrjälä else 7183aa18df8SVille Syrjälä position += vtotal - vbl_end; 7193aa18df8SVille Syrjälä 7207c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7213aa18df8SVille Syrjälä *vpos = position; 7223aa18df8SVille Syrjälä *hpos = 0; 7233aa18df8SVille Syrjälä } else { 7240af7e4dfSMario Kleiner *vpos = position / htotal; 7250af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7260af7e4dfSMario Kleiner } 7270af7e4dfSMario Kleiner 7280af7e4dfSMario Kleiner /* In vblank? */ 7290af7e4dfSMario Kleiner if (in_vbl) 7300af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 7310af7e4dfSMario Kleiner 7320af7e4dfSMario Kleiner return ret; 7330af7e4dfSMario Kleiner } 7340af7e4dfSMario Kleiner 735f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 7360af7e4dfSMario Kleiner int *max_error, 7370af7e4dfSMario Kleiner struct timeval *vblank_time, 7380af7e4dfSMario Kleiner unsigned flags) 7390af7e4dfSMario Kleiner { 7404041b853SChris Wilson struct drm_crtc *crtc; 7410af7e4dfSMario Kleiner 7427eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 7434041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7440af7e4dfSMario Kleiner return -EINVAL; 7450af7e4dfSMario Kleiner } 7460af7e4dfSMario Kleiner 7470af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 7484041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 7494041b853SChris Wilson if (crtc == NULL) { 7504041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7514041b853SChris Wilson return -EINVAL; 7524041b853SChris Wilson } 7534041b853SChris Wilson 7544041b853SChris Wilson if (!crtc->enabled) { 7554041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 7564041b853SChris Wilson return -EBUSY; 7574041b853SChris Wilson } 7580af7e4dfSMario Kleiner 7590af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 7604041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 7614041b853SChris Wilson vblank_time, flags, 7624041b853SChris Wilson crtc); 7630af7e4dfSMario Kleiner } 7640af7e4dfSMario Kleiner 76567c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 76667c347ffSJani Nikula struct drm_connector *connector) 767321a1b30SEgbert Eich { 768321a1b30SEgbert Eich enum drm_connector_status old_status; 769321a1b30SEgbert Eich 770321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 771321a1b30SEgbert Eich old_status = connector->status; 772321a1b30SEgbert Eich 773321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 77467c347ffSJani Nikula if (old_status == connector->status) 77567c347ffSJani Nikula return false; 77667c347ffSJani Nikula 77767c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 778321a1b30SEgbert Eich connector->base.id, 779321a1b30SEgbert Eich drm_get_connector_name(connector), 78067c347ffSJani Nikula drm_get_connector_status_name(old_status), 78167c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 78267c347ffSJani Nikula 78367c347ffSJani Nikula return true; 784321a1b30SEgbert Eich } 785321a1b30SEgbert Eich 7865ca58282SJesse Barnes /* 7875ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 7885ca58282SJesse Barnes */ 789ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 790ac4c16c5SEgbert Eich 7915ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 7925ca58282SJesse Barnes { 7935ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 7945ca58282SJesse Barnes hotplug_work); 7955ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 796c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 797cd569aedSEgbert Eich struct intel_connector *intel_connector; 798cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 799cd569aedSEgbert Eich struct drm_connector *connector; 800cd569aedSEgbert Eich unsigned long irqflags; 801cd569aedSEgbert Eich bool hpd_disabled = false; 802321a1b30SEgbert Eich bool changed = false; 803142e2398SEgbert Eich u32 hpd_event_bits; 8045ca58282SJesse Barnes 80552d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 80652d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 80752d7ecedSDaniel Vetter return; 80852d7ecedSDaniel Vetter 809a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 810e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 811e67189abSJesse Barnes 812cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 813142e2398SEgbert Eich 814142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 815142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 816cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 817cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 818cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 819cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 820cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 821cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 822cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 823cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 824cd569aedSEgbert Eich drm_get_connector_name(connector)); 825cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 826cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 827cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 828cd569aedSEgbert Eich hpd_disabled = true; 829cd569aedSEgbert Eich } 830142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 831142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 832142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 833142e2398SEgbert Eich } 834cd569aedSEgbert Eich } 835cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 836cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 837cd569aedSEgbert Eich * some connectors */ 838ac4c16c5SEgbert Eich if (hpd_disabled) { 839cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 840ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 841ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 842ac4c16c5SEgbert Eich } 843cd569aedSEgbert Eich 844cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 845cd569aedSEgbert Eich 846321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 847321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 848321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 849321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 850cd569aedSEgbert Eich if (intel_encoder->hot_plug) 851cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 852321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 853321a1b30SEgbert Eich changed = true; 854321a1b30SEgbert Eich } 855321a1b30SEgbert Eich } 85640ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 85740ee3381SKeith Packard 858321a1b30SEgbert Eich if (changed) 859321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 8605ca58282SJesse Barnes } 8615ca58282SJesse Barnes 862d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 863f97108d1SJesse Barnes { 864f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 865b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 8669270388eSDaniel Vetter u8 new_delay; 8679270388eSDaniel Vetter 868d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 869f97108d1SJesse Barnes 87073edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 87173edd18fSDaniel Vetter 87220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 8739270388eSDaniel Vetter 8747648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 875b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 876b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 877f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 878f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 879f97108d1SJesse Barnes 880f97108d1SJesse Barnes /* Handle RCS change request from hw */ 881b5b72e89SMatthew Garrett if (busy_up > max_avg) { 88220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 88320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 88420e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 88520e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 886b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 88720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 88820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 88920e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 89020e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 891f97108d1SJesse Barnes } 892f97108d1SJesse Barnes 8937648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 89420e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 895f97108d1SJesse Barnes 896d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 8979270388eSDaniel Vetter 898f97108d1SJesse Barnes return; 899f97108d1SJesse Barnes } 900f97108d1SJesse Barnes 901549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 902549f7365SChris Wilson struct intel_ring_buffer *ring) 903549f7365SChris Wilson { 904475553deSChris Wilson if (ring->obj == NULL) 905475553deSChris Wilson return; 906475553deSChris Wilson 907814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 9089862e600SChris Wilson 909549f7365SChris Wilson wake_up_all(&ring->irq_queue); 91010cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 911549f7365SChris Wilson } 912549f7365SChris Wilson 9134912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 9143b8d8d91SJesse Barnes { 9154912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 916c6a828d3SDaniel Vetter rps.work); 917edbfdb45SPaulo Zanoni u32 pm_iir; 918dd75fdc8SChris Wilson int new_delay, adj; 9193b8d8d91SJesse Barnes 92059cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 921c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 922c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 9234848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 924edbfdb45SPaulo Zanoni snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 92559cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 9264912d041SBen Widawsky 92760611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 92860611c13SPaulo Zanoni WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS); 92960611c13SPaulo Zanoni 9304848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 9313b8d8d91SJesse Barnes return; 9323b8d8d91SJesse Barnes 9334fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 9347b9e0ae6SChris Wilson 935dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 9367425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 937dd75fdc8SChris Wilson if (adj > 0) 938dd75fdc8SChris Wilson adj *= 2; 939dd75fdc8SChris Wilson else 940dd75fdc8SChris Wilson adj = 1; 941dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 9427425034aSVille Syrjälä 9437425034aSVille Syrjälä /* 9447425034aSVille Syrjälä * For better performance, jump directly 9457425034aSVille Syrjälä * to RPe if we're below it. 9467425034aSVille Syrjälä */ 947dd75fdc8SChris Wilson if (new_delay < dev_priv->rps.rpe_delay) 9487425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 949dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 950dd75fdc8SChris Wilson if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay) 951dd75fdc8SChris Wilson new_delay = dev_priv->rps.rpe_delay; 952dd75fdc8SChris Wilson else 953dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 954dd75fdc8SChris Wilson adj = 0; 955dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 956dd75fdc8SChris Wilson if (adj < 0) 957dd75fdc8SChris Wilson adj *= 2; 958dd75fdc8SChris Wilson else 959dd75fdc8SChris Wilson adj = -1; 960dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 961dd75fdc8SChris Wilson } else { /* unknown event */ 962dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay; 963dd75fdc8SChris Wilson } 9643b8d8d91SJesse Barnes 96579249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 96679249636SBen Widawsky * interrupt 96779249636SBen Widawsky */ 968dd75fdc8SChris Wilson if (new_delay < (int)dev_priv->rps.min_delay) 969dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 970dd75fdc8SChris Wilson if (new_delay > (int)dev_priv->rps.max_delay) 971dd75fdc8SChris Wilson new_delay = dev_priv->rps.max_delay; 972dd75fdc8SChris Wilson dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay; 973dd75fdc8SChris Wilson 9740a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 9750a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 9760a073b84SJesse Barnes else 9774912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 9783b8d8d91SJesse Barnes 9794fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 9803b8d8d91SJesse Barnes } 9813b8d8d91SJesse Barnes 982e3689190SBen Widawsky 983e3689190SBen Widawsky /** 984e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 985e3689190SBen Widawsky * occurred. 986e3689190SBen Widawsky * @work: workqueue struct 987e3689190SBen Widawsky * 988e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 989e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 990e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 991e3689190SBen Widawsky */ 992e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 993e3689190SBen Widawsky { 994e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 995a4da4fa4SDaniel Vetter l3_parity.error_work); 996e3689190SBen Widawsky u32 error_status, row, bank, subbank; 99735a85ac6SBen Widawsky char *parity_event[6]; 998e3689190SBen Widawsky uint32_t misccpctl; 999e3689190SBen Widawsky unsigned long flags; 100035a85ac6SBen Widawsky uint8_t slice = 0; 1001e3689190SBen Widawsky 1002e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1003e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1004e3689190SBen Widawsky * any time we access those registers. 1005e3689190SBen Widawsky */ 1006e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1007e3689190SBen Widawsky 100835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 100935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 101035a85ac6SBen Widawsky goto out; 101135a85ac6SBen Widawsky 1012e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1013e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1014e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1015e3689190SBen Widawsky 101635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 101735a85ac6SBen Widawsky u32 reg; 101835a85ac6SBen Widawsky 101935a85ac6SBen Widawsky slice--; 102035a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 102135a85ac6SBen Widawsky break; 102235a85ac6SBen Widawsky 102335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 102435a85ac6SBen Widawsky 102535a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 102635a85ac6SBen Widawsky 102735a85ac6SBen Widawsky error_status = I915_READ(reg); 1028e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1029e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1030e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1031e3689190SBen Widawsky 103235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 103335a85ac6SBen Widawsky POSTING_READ(reg); 1034e3689190SBen Widawsky 1035cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1036e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1037e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1038e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 103935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 104035a85ac6SBen Widawsky parity_event[5] = NULL; 1041e3689190SBen Widawsky 1042e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 1043e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1044e3689190SBen Widawsky 104535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 104635a85ac6SBen Widawsky slice, row, bank, subbank); 1047e3689190SBen Widawsky 104835a85ac6SBen Widawsky kfree(parity_event[4]); 1049e3689190SBen Widawsky kfree(parity_event[3]); 1050e3689190SBen Widawsky kfree(parity_event[2]); 1051e3689190SBen Widawsky kfree(parity_event[1]); 1052e3689190SBen Widawsky } 1053e3689190SBen Widawsky 105435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 105535a85ac6SBen Widawsky 105635a85ac6SBen Widawsky out: 105735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 105835a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 105935a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 106035a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 106135a85ac6SBen Widawsky 106235a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 106335a85ac6SBen Widawsky } 106435a85ac6SBen Widawsky 106535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1066e3689190SBen Widawsky { 1067e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1068e3689190SBen Widawsky 1069040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1070e3689190SBen Widawsky return; 1071e3689190SBen Widawsky 1072d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 107335a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1074d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1075e3689190SBen Widawsky 107635a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 107735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 107835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 107935a85ac6SBen Widawsky 108035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 108135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 108235a85ac6SBen Widawsky 1083a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1084e3689190SBen Widawsky } 1085e3689190SBen Widawsky 1086f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1087f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1088f1af8fc1SPaulo Zanoni u32 gt_iir) 1089f1af8fc1SPaulo Zanoni { 1090f1af8fc1SPaulo Zanoni if (gt_iir & 1091f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1092f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1093f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1094f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1095f1af8fc1SPaulo Zanoni } 1096f1af8fc1SPaulo Zanoni 1097e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1098e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1099e7b4c6b1SDaniel Vetter u32 gt_iir) 1100e7b4c6b1SDaniel Vetter { 1101e7b4c6b1SDaniel Vetter 1102cc609d5dSBen Widawsky if (gt_iir & 1103cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1104e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1105cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1106e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1107cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1108e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1109e7b4c6b1SDaniel Vetter 1110cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1111cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1112cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 1113e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 1114e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 1115e7b4c6b1SDaniel Vetter } 1116e3689190SBen Widawsky 111735a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 111835a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1119e7b4c6b1SDaniel Vetter } 1120e7b4c6b1SDaniel Vetter 1121b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1122b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1123b543fb04SEgbert Eich 112410a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1125b543fb04SEgbert Eich u32 hotplug_trigger, 1126b543fb04SEgbert Eich const u32 *hpd) 1127b543fb04SEgbert Eich { 1128b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 1129b543fb04SEgbert Eich int i; 113010a504deSDaniel Vetter bool storm_detected = false; 1131b543fb04SEgbert Eich 113291d131d2SDaniel Vetter if (!hotplug_trigger) 113391d131d2SDaniel Vetter return; 113491d131d2SDaniel Vetter 1135b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1136b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1137821450c6SEgbert Eich 1138b8f102e8SEgbert Eich WARN(((hpd[i] & hotplug_trigger) && 1139b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED), 1140b8f102e8SEgbert Eich "Received HPD interrupt although disabled\n"); 1141b8f102e8SEgbert Eich 1142b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1143b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1144b543fb04SEgbert Eich continue; 1145b543fb04SEgbert Eich 1146bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1147b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1148b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1149b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1150b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1151b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1152b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1153b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1154b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1155142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1156b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 115710a504deSDaniel Vetter storm_detected = true; 1158b543fb04SEgbert Eich } else { 1159b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1160b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1161b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1162b543fb04SEgbert Eich } 1163b543fb04SEgbert Eich } 1164b543fb04SEgbert Eich 116510a504deSDaniel Vetter if (storm_detected) 116610a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1167b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 11685876fa0dSDaniel Vetter 1169645416f5SDaniel Vetter /* 1170645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1171645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1172645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1173645416f5SDaniel Vetter * deadlock. 1174645416f5SDaniel Vetter */ 1175645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1176b543fb04SEgbert Eich } 1177b543fb04SEgbert Eich 1178515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1179515ac2bbSDaniel Vetter { 118028c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 118128c70f16SDaniel Vetter 118228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1183515ac2bbSDaniel Vetter } 1184515ac2bbSDaniel Vetter 1185ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1186ce99c256SDaniel Vetter { 11879ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 11889ee32feaSDaniel Vetter 11899ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1190ce99c256SDaniel Vetter } 1191ce99c256SDaniel Vetter 11928bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 11938bf1e9f1SShuang He static void ivb_pipe_crc_update(struct drm_device *dev, enum pipe pipe) 11948bf1e9f1SShuang He { 11958bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 11968bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 11978bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1198ac2300d4SDamien Lespiau int head, tail; 1199b2c88f5bSDamien Lespiau 1200*0c912c79SDamien Lespiau if (!pipe_crc->entries) { 1201*0c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 1202*0c912c79SDamien Lespiau return; 1203*0c912c79SDamien Lespiau } 1204*0c912c79SDamien Lespiau 1205b2c88f5bSDamien Lespiau head = atomic_read(&pipe_crc->head); 1206b2c88f5bSDamien Lespiau tail = atomic_read(&pipe_crc->tail); 1207b2c88f5bSDamien Lespiau 1208b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1209b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1210b2c88f5bSDamien Lespiau return; 1211b2c88f5bSDamien Lespiau } 1212b2c88f5bSDamien Lespiau 1213b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 12148bf1e9f1SShuang He 1215ac2300d4SDamien Lespiau entry->frame = I915_READ(PIPEFRAME(pipe)); 12168bf1e9f1SShuang He entry->crc[0] = I915_READ(PIPE_CRC_RES_1_IVB(pipe)); 12178bf1e9f1SShuang He entry->crc[1] = I915_READ(PIPE_CRC_RES_2_IVB(pipe)); 12188bf1e9f1SShuang He entry->crc[2] = I915_READ(PIPE_CRC_RES_3_IVB(pipe)); 12198bf1e9f1SShuang He entry->crc[3] = I915_READ(PIPE_CRC_RES_4_IVB(pipe)); 12208bf1e9f1SShuang He entry->crc[4] = I915_READ(PIPE_CRC_RES_5_IVB(pipe)); 1221b2c88f5bSDamien Lespiau 1222b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1223b2c88f5bSDamien Lespiau atomic_set(&pipe_crc->head, head); 12248bf1e9f1SShuang He } 12258bf1e9f1SShuang He #else 12268bf1e9f1SShuang He static void ivb_pipe_crc_update(struct drm_device *dev, int pipe) {} 12278bf1e9f1SShuang He #endif 12288bf1e9f1SShuang He 12291403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 12301403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 12311403c0d4SPaulo Zanoni * the work queue. */ 12321403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1233baf02a1fSBen Widawsky { 123441a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 123559cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 12364848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 12374d3b3d5fSPaulo Zanoni snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS); 123859cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 12392adbee62SDaniel Vetter 12402adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 124141a05a3aSDaniel Vetter } 1242baf02a1fSBen Widawsky 12431403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 124412638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 124512638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 124612638c57SBen Widawsky 124712638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 124812638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 124912638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 125012638c57SBen Widawsky } 125112638c57SBen Widawsky } 12521403c0d4SPaulo Zanoni } 1253baf02a1fSBen Widawsky 1254ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 12557e231dbeSJesse Barnes { 12567e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 12577e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 12587e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 12597e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 12607e231dbeSJesse Barnes unsigned long irqflags; 12617e231dbeSJesse Barnes int pipe; 12627e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 12637e231dbeSJesse Barnes 12647e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 12657e231dbeSJesse Barnes 12667e231dbeSJesse Barnes while (true) { 12677e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 12687e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 12697e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 12707e231dbeSJesse Barnes 12717e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 12727e231dbeSJesse Barnes goto out; 12737e231dbeSJesse Barnes 12747e231dbeSJesse Barnes ret = IRQ_HANDLED; 12757e231dbeSJesse Barnes 1276e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 12777e231dbeSJesse Barnes 12787e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 12797e231dbeSJesse Barnes for_each_pipe(pipe) { 12807e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 12817e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 12827e231dbeSJesse Barnes 12837e231dbeSJesse Barnes /* 12847e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 12857e231dbeSJesse Barnes */ 12867e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 12877e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 12887e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 12897e231dbeSJesse Barnes pipe_name(pipe)); 12907e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 12917e231dbeSJesse Barnes } 12927e231dbeSJesse Barnes } 12937e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 12947e231dbeSJesse Barnes 129531acc7f5SJesse Barnes for_each_pipe(pipe) { 129631acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 129731acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 129831acc7f5SJesse Barnes 129931acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 130031acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 130131acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 130231acc7f5SJesse Barnes } 130331acc7f5SJesse Barnes } 130431acc7f5SJesse Barnes 13057e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 13067e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 13077e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1308b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 13097e231dbeSJesse Barnes 13107e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 13117e231dbeSJesse Barnes hotplug_status); 131291d131d2SDaniel Vetter 131310a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 131491d131d2SDaniel Vetter 13157e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 13167e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 13177e231dbeSJesse Barnes } 13187e231dbeSJesse Barnes 1319515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1320515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 13217e231dbeSJesse Barnes 132260611c13SPaulo Zanoni if (pm_iir) 1323d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 13247e231dbeSJesse Barnes 13257e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 13267e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 13277e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 13287e231dbeSJesse Barnes } 13297e231dbeSJesse Barnes 13307e231dbeSJesse Barnes out: 13317e231dbeSJesse Barnes return ret; 13327e231dbeSJesse Barnes } 13337e231dbeSJesse Barnes 133423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1335776ad806SJesse Barnes { 1336776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 13379db4a9c7SJesse Barnes int pipe; 1338b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1339776ad806SJesse Barnes 134010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 134191d131d2SDaniel Vetter 1342cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1343cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1344776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1345cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1346cfc33bf7SVille Syrjälä port_name(port)); 1347cfc33bf7SVille Syrjälä } 1348776ad806SJesse Barnes 1349ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1350ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1351ce99c256SDaniel Vetter 1352776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1353515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1354776ad806SJesse Barnes 1355776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1356776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1357776ad806SJesse Barnes 1358776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1359776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1360776ad806SJesse Barnes 1361776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1362776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1363776ad806SJesse Barnes 13649db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 13659db4a9c7SJesse Barnes for_each_pipe(pipe) 13669db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 13679db4a9c7SJesse Barnes pipe_name(pipe), 13689db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1369776ad806SJesse Barnes 1370776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1371776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1372776ad806SJesse Barnes 1373776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1374776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1375776ad806SJesse Barnes 1376776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 13778664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 13788664281bSPaulo Zanoni false)) 13798664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 13808664281bSPaulo Zanoni 13818664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 13828664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 13838664281bSPaulo Zanoni false)) 13848664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 13858664281bSPaulo Zanoni } 13868664281bSPaulo Zanoni 13878664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 13888664281bSPaulo Zanoni { 13898664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 13908664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 13918664281bSPaulo Zanoni 1392de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1393de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1394de032bf4SPaulo Zanoni 13958664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_A) 13968664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 13978664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 13988664281bSPaulo Zanoni 13998664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_B) 14008664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 14018664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 14028664281bSPaulo Zanoni 14038664281bSPaulo Zanoni if (err_int & ERR_INT_FIFO_UNDERRUN_C) 14048664281bSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false)) 14058664281bSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n"); 14068664281bSPaulo Zanoni 14078bf1e9f1SShuang He if (err_int & ERR_INT_PIPE_CRC_DONE_A) 14088bf1e9f1SShuang He ivb_pipe_crc_update(dev, PIPE_A); 14098bf1e9f1SShuang He 14108bf1e9f1SShuang He if (err_int & ERR_INT_PIPE_CRC_DONE_B) 14118bf1e9f1SShuang He ivb_pipe_crc_update(dev, PIPE_B); 14128bf1e9f1SShuang He 14138bf1e9f1SShuang He if (err_int & ERR_INT_PIPE_CRC_DONE_C) 14148bf1e9f1SShuang He ivb_pipe_crc_update(dev, PIPE_C); 14158bf1e9f1SShuang He 14168664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 14178664281bSPaulo Zanoni } 14188664281bSPaulo Zanoni 14198664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 14208664281bSPaulo Zanoni { 14218664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 14228664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 14238664281bSPaulo Zanoni 1424de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1425de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1426de032bf4SPaulo Zanoni 14278664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 14288664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 14298664281bSPaulo Zanoni false)) 14308664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 14318664281bSPaulo Zanoni 14328664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 14338664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 14348664281bSPaulo Zanoni false)) 14358664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 14368664281bSPaulo Zanoni 14378664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 14388664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 14398664281bSPaulo Zanoni false)) 14408664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 14418664281bSPaulo Zanoni 14428664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1443776ad806SJesse Barnes } 1444776ad806SJesse Barnes 144523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 144623e81d69SAdam Jackson { 144723e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 144823e81d69SAdam Jackson int pipe; 1449b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 145023e81d69SAdam Jackson 145110a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 145291d131d2SDaniel Vetter 1453cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1454cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 145523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1456cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1457cfc33bf7SVille Syrjälä port_name(port)); 1458cfc33bf7SVille Syrjälä } 145923e81d69SAdam Jackson 146023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1461ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 146223e81d69SAdam Jackson 146323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1464515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 146523e81d69SAdam Jackson 146623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 146723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 146823e81d69SAdam Jackson 146923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 147023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 147123e81d69SAdam Jackson 147223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 147323e81d69SAdam Jackson for_each_pipe(pipe) 147423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 147523e81d69SAdam Jackson pipe_name(pipe), 147623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 14778664281bSPaulo Zanoni 14788664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 14798664281bSPaulo Zanoni cpt_serr_int_handler(dev); 148023e81d69SAdam Jackson } 148123e81d69SAdam Jackson 1482c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1483c008bc6eSPaulo Zanoni { 1484c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 1485c008bc6eSPaulo Zanoni 1486c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1487c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1488c008bc6eSPaulo Zanoni 1489c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1490c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1491c008bc6eSPaulo Zanoni 1492c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEA_VBLANK) 1493c008bc6eSPaulo Zanoni drm_handle_vblank(dev, 0); 1494c008bc6eSPaulo Zanoni 1495c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEB_VBLANK) 1496c008bc6eSPaulo Zanoni drm_handle_vblank(dev, 1); 1497c008bc6eSPaulo Zanoni 1498c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1499c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1500c008bc6eSPaulo Zanoni 1501c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEA_FIFO_UNDERRUN) 1502c008bc6eSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false)) 1503c008bc6eSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n"); 1504c008bc6eSPaulo Zanoni 1505c008bc6eSPaulo Zanoni if (de_iir & DE_PIPEB_FIFO_UNDERRUN) 1506c008bc6eSPaulo Zanoni if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false)) 1507c008bc6eSPaulo Zanoni DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n"); 1508c008bc6eSPaulo Zanoni 1509c008bc6eSPaulo Zanoni if (de_iir & DE_PLANEA_FLIP_DONE) { 1510c008bc6eSPaulo Zanoni intel_prepare_page_flip(dev, 0); 1511c008bc6eSPaulo Zanoni intel_finish_page_flip_plane(dev, 0); 1512c008bc6eSPaulo Zanoni } 1513c008bc6eSPaulo Zanoni 1514c008bc6eSPaulo Zanoni if (de_iir & DE_PLANEB_FLIP_DONE) { 1515c008bc6eSPaulo Zanoni intel_prepare_page_flip(dev, 1); 1516c008bc6eSPaulo Zanoni intel_finish_page_flip_plane(dev, 1); 1517c008bc6eSPaulo Zanoni } 1518c008bc6eSPaulo Zanoni 1519c008bc6eSPaulo Zanoni /* check event from PCH */ 1520c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1521c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1522c008bc6eSPaulo Zanoni 1523c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1524c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1525c008bc6eSPaulo Zanoni else 1526c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1527c008bc6eSPaulo Zanoni 1528c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1529c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1530c008bc6eSPaulo Zanoni } 1531c008bc6eSPaulo Zanoni 1532c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1533c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1534c008bc6eSPaulo Zanoni } 1535c008bc6eSPaulo Zanoni 15369719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 15379719fb98SPaulo Zanoni { 15389719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 15399719fb98SPaulo Zanoni int i; 15409719fb98SPaulo Zanoni 15419719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 15429719fb98SPaulo Zanoni ivb_err_int_handler(dev); 15439719fb98SPaulo Zanoni 15449719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 15459719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 15469719fb98SPaulo Zanoni 15479719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 15489719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 15499719fb98SPaulo Zanoni 15509719fb98SPaulo Zanoni for (i = 0; i < 3; i++) { 15519719fb98SPaulo Zanoni if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 15529719fb98SPaulo Zanoni drm_handle_vblank(dev, i); 15539719fb98SPaulo Zanoni if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 15549719fb98SPaulo Zanoni intel_prepare_page_flip(dev, i); 15559719fb98SPaulo Zanoni intel_finish_page_flip_plane(dev, i); 15569719fb98SPaulo Zanoni } 15579719fb98SPaulo Zanoni } 15589719fb98SPaulo Zanoni 15599719fb98SPaulo Zanoni /* check event from PCH */ 15609719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 15619719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 15629719fb98SPaulo Zanoni 15639719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 15649719fb98SPaulo Zanoni 15659719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 15669719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 15679719fb98SPaulo Zanoni } 15689719fb98SPaulo Zanoni } 15699719fb98SPaulo Zanoni 1570f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1571b1f14ad0SJesse Barnes { 1572b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1573b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1574f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 15750e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1576b1f14ad0SJesse Barnes 1577b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1578b1f14ad0SJesse Barnes 15798664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 15808664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1581907b28c5SChris Wilson intel_uncore_check_errors(dev); 15828664281bSPaulo Zanoni 1583b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1584b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1585b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 158623a78516SPaulo Zanoni POSTING_READ(DEIER); 15870e43406bSChris Wilson 158844498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 158944498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 159044498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 159144498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 159244498aeaSPaulo Zanoni * due to its back queue). */ 1593ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 159444498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 159544498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 159644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1597ab5c608bSBen Widawsky } 159844498aeaSPaulo Zanoni 15990e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 16000e43406bSChris Wilson if (gt_iir) { 1601d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 16020e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1603d8fc8a47SPaulo Zanoni else 1604d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 16050e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 16060e43406bSChris Wilson ret = IRQ_HANDLED; 16070e43406bSChris Wilson } 1608b1f14ad0SJesse Barnes 1609b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 16100e43406bSChris Wilson if (de_iir) { 1611f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 16129719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1613f1af8fc1SPaulo Zanoni else 1614f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 16150e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 16160e43406bSChris Wilson ret = IRQ_HANDLED; 16170e43406bSChris Wilson } 16180e43406bSChris Wilson 1619f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1620f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 16210e43406bSChris Wilson if (pm_iir) { 1622d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1623b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 16240e43406bSChris Wilson ret = IRQ_HANDLED; 16250e43406bSChris Wilson } 1626f1af8fc1SPaulo Zanoni } 1627b1f14ad0SJesse Barnes 1628b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1629b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1630ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 163144498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 163244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1633ab5c608bSBen Widawsky } 1634b1f14ad0SJesse Barnes 1635b1f14ad0SJesse Barnes return ret; 1636b1f14ad0SJesse Barnes } 1637b1f14ad0SJesse Barnes 163817e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 163917e1df07SDaniel Vetter bool reset_completed) 164017e1df07SDaniel Vetter { 164117e1df07SDaniel Vetter struct intel_ring_buffer *ring; 164217e1df07SDaniel Vetter int i; 164317e1df07SDaniel Vetter 164417e1df07SDaniel Vetter /* 164517e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 164617e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 164717e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 164817e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 164917e1df07SDaniel Vetter */ 165017e1df07SDaniel Vetter 165117e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 165217e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 165317e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 165417e1df07SDaniel Vetter 165517e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 165617e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 165717e1df07SDaniel Vetter 165817e1df07SDaniel Vetter /* 165917e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 166017e1df07SDaniel Vetter * reset state is cleared. 166117e1df07SDaniel Vetter */ 166217e1df07SDaniel Vetter if (reset_completed) 166317e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 166417e1df07SDaniel Vetter } 166517e1df07SDaniel Vetter 16668a905236SJesse Barnes /** 16678a905236SJesse Barnes * i915_error_work_func - do process context error handling work 16688a905236SJesse Barnes * @work: work struct 16698a905236SJesse Barnes * 16708a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 16718a905236SJesse Barnes * was detected. 16728a905236SJesse Barnes */ 16738a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 16748a905236SJesse Barnes { 16751f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 16761f83fee0SDaniel Vetter work); 16771f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 16781f83fee0SDaniel Vetter gpu_error); 16798a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1680cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 1681cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 1682cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 168317e1df07SDaniel Vetter int ret; 16848a905236SJesse Barnes 1685f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 16868a905236SJesse Barnes 16877db0ba24SDaniel Vetter /* 16887db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 16897db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 16907db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 16917db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 16927db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 16937db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 16947db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 16957db0ba24SDaniel Vetter * work we don't need to worry about any other races. 16967db0ba24SDaniel Vetter */ 16977db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 169844d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 16997db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 17007db0ba24SDaniel Vetter reset_event); 17011f83fee0SDaniel Vetter 170217e1df07SDaniel Vetter /* 170317e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 170417e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 170517e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 170617e1df07SDaniel Vetter * deadlocks with the reset work. 170717e1df07SDaniel Vetter */ 1708f69061beSDaniel Vetter ret = i915_reset(dev); 1709f69061beSDaniel Vetter 171017e1df07SDaniel Vetter intel_display_handle_reset(dev); 171117e1df07SDaniel Vetter 1712f69061beSDaniel Vetter if (ret == 0) { 1713f69061beSDaniel Vetter /* 1714f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 1715f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 1716f69061beSDaniel Vetter * complete. 1717f69061beSDaniel Vetter * 1718f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 1719f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 1720f69061beSDaniel Vetter * updates before 1721f69061beSDaniel Vetter * the counter increment. 1722f69061beSDaniel Vetter */ 1723f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 1724f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 1725f69061beSDaniel Vetter 1726f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 1727f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 17281f83fee0SDaniel Vetter } else { 17291f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 1730f316a42cSBen Gamari } 17311f83fee0SDaniel Vetter 173217e1df07SDaniel Vetter /* 173317e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 173417e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 173517e1df07SDaniel Vetter */ 173617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 1737f316a42cSBen Gamari } 17388a905236SJesse Barnes } 17398a905236SJesse Barnes 174035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1741c0e09200SDave Airlie { 17428a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1743bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 174463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1745050ee91fSBen Widawsky int pipe, i; 174663eeaf38SJesse Barnes 174735aed2e6SChris Wilson if (!eir) 174835aed2e6SChris Wilson return; 174963eeaf38SJesse Barnes 1750a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 17518a905236SJesse Barnes 1752bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1753bd9854f9SBen Widawsky 17548a905236SJesse Barnes if (IS_G4X(dev)) { 17558a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 17568a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 17578a905236SJesse Barnes 1758a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1759a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1760050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1761050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1762a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1763a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 17648a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 17653143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 17668a905236SJesse Barnes } 17678a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 17688a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1769a70491ccSJoe Perches pr_err("page table error\n"); 1770a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 17718a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 17723143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 17738a905236SJesse Barnes } 17748a905236SJesse Barnes } 17758a905236SJesse Barnes 1776a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 177763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 177863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1779a70491ccSJoe Perches pr_err("page table error\n"); 1780a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 178163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 17823143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 178363eeaf38SJesse Barnes } 17848a905236SJesse Barnes } 17858a905236SJesse Barnes 178663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1787a70491ccSJoe Perches pr_err("memory refresh error:\n"); 17889db4a9c7SJesse Barnes for_each_pipe(pipe) 1789a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 17909db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 179163eeaf38SJesse Barnes /* pipestat has already been acked */ 179263eeaf38SJesse Barnes } 179363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1794a70491ccSJoe Perches pr_err("instruction error\n"); 1795a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1796050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1797050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1798a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 179963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 180063eeaf38SJesse Barnes 1801a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1802a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1803a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 180463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 18053143a2bfSChris Wilson POSTING_READ(IPEIR); 180663eeaf38SJesse Barnes } else { 180763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 180863eeaf38SJesse Barnes 1809a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1810a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1811a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1812a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 181363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 18143143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 181563eeaf38SJesse Barnes } 181663eeaf38SJesse Barnes } 181763eeaf38SJesse Barnes 181863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 18193143a2bfSChris Wilson POSTING_READ(EIR); 182063eeaf38SJesse Barnes eir = I915_READ(EIR); 182163eeaf38SJesse Barnes if (eir) { 182263eeaf38SJesse Barnes /* 182363eeaf38SJesse Barnes * some errors might have become stuck, 182463eeaf38SJesse Barnes * mask them. 182563eeaf38SJesse Barnes */ 182663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 182763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 182863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 182963eeaf38SJesse Barnes } 183035aed2e6SChris Wilson } 183135aed2e6SChris Wilson 183235aed2e6SChris Wilson /** 183335aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 183435aed2e6SChris Wilson * @dev: drm device 183535aed2e6SChris Wilson * 183635aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 183735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 183835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 183935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 184035aed2e6SChris Wilson * of a ring dump etc.). 184135aed2e6SChris Wilson */ 1842527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 184335aed2e6SChris Wilson { 184435aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 184535aed2e6SChris Wilson 184635aed2e6SChris Wilson i915_capture_error_state(dev); 184735aed2e6SChris Wilson i915_report_and_clear_eir(dev); 18488a905236SJesse Barnes 1849ba1234d1SBen Gamari if (wedged) { 1850f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1851f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1852ba1234d1SBen Gamari 185311ed50ecSBen Gamari /* 185417e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 185517e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 185617e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 185717e1df07SDaniel Vetter * processes will see a reset in progress and back off, 185817e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 185917e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 186017e1df07SDaniel Vetter * that the reset work needs to acquire. 186117e1df07SDaniel Vetter * 186217e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 186317e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 186417e1df07SDaniel Vetter * counter atomic_t. 186511ed50ecSBen Gamari */ 186617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 186711ed50ecSBen Gamari } 186811ed50ecSBen Gamari 1869122f46baSDaniel Vetter /* 1870122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 1871122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 1872122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 1873122f46baSDaniel Vetter * code will deadlock. 1874122f46baSDaniel Vetter */ 1875122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 18768a905236SJesse Barnes } 18778a905236SJesse Barnes 187821ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 18794e5359cdSSimon Farnsworth { 18804e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 18814e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 18824e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 188305394f39SChris Wilson struct drm_i915_gem_object *obj; 18844e5359cdSSimon Farnsworth struct intel_unpin_work *work; 18854e5359cdSSimon Farnsworth unsigned long flags; 18864e5359cdSSimon Farnsworth bool stall_detected; 18874e5359cdSSimon Farnsworth 18884e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 18894e5359cdSSimon Farnsworth if (intel_crtc == NULL) 18904e5359cdSSimon Farnsworth return; 18914e5359cdSSimon Farnsworth 18924e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 18934e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 18944e5359cdSSimon Farnsworth 1895e7d841caSChris Wilson if (work == NULL || 1896e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1897e7d841caSChris Wilson !work->enable_stall_check) { 18984e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 18994e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 19004e5359cdSSimon Farnsworth return; 19014e5359cdSSimon Farnsworth } 19024e5359cdSSimon Farnsworth 19034e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 190405394f39SChris Wilson obj = work->pending_flip_obj; 1905a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 19069db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1907446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1908f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 19094e5359cdSSimon Farnsworth } else { 19109db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 1911f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 191201f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 19134e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 19144e5359cdSSimon Farnsworth } 19154e5359cdSSimon Farnsworth 19164e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 19174e5359cdSSimon Farnsworth 19184e5359cdSSimon Farnsworth if (stall_detected) { 19194e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 19204e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 19214e5359cdSSimon Farnsworth } 19224e5359cdSSimon Farnsworth } 19234e5359cdSSimon Farnsworth 192442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 192542f52ef8SKeith Packard * we use as a pipe index 192642f52ef8SKeith Packard */ 1927f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 19280a3e67a4SJesse Barnes { 19290a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1930e9d21d7fSKeith Packard unsigned long irqflags; 193171e0ffa5SJesse Barnes 19325eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 193371e0ffa5SJesse Barnes return -EINVAL; 19340a3e67a4SJesse Barnes 19351ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1936f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 19377c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 19387c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 19390a3e67a4SJesse Barnes else 19407c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 19417c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 19428692d00eSChris Wilson 19438692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 19448692d00eSChris Wilson if (dev_priv->info->gen == 3) 19456b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 19461ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 19478692d00eSChris Wilson 19480a3e67a4SJesse Barnes return 0; 19490a3e67a4SJesse Barnes } 19500a3e67a4SJesse Barnes 1951f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1952f796cf8fSJesse Barnes { 1953f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1954f796cf8fSJesse Barnes unsigned long irqflags; 1955b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 1956b518421fSPaulo Zanoni DE_PIPE_VBLANK_ILK(pipe); 1957f796cf8fSJesse Barnes 1958f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1959f796cf8fSJesse Barnes return -EINVAL; 1960f796cf8fSJesse Barnes 1961f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1962b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 1963b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1964b1f14ad0SJesse Barnes 1965b1f14ad0SJesse Barnes return 0; 1966b1f14ad0SJesse Barnes } 1967b1f14ad0SJesse Barnes 19687e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 19697e231dbeSJesse Barnes { 19707e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19717e231dbeSJesse Barnes unsigned long irqflags; 197231acc7f5SJesse Barnes u32 imr; 19737e231dbeSJesse Barnes 19747e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 19757e231dbeSJesse Barnes return -EINVAL; 19767e231dbeSJesse Barnes 19777e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 19787e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 197931acc7f5SJesse Barnes if (pipe == 0) 19807e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 198131acc7f5SJesse Barnes else 19827e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19837e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 198431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 198531acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 19867e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 19877e231dbeSJesse Barnes 19887e231dbeSJesse Barnes return 0; 19897e231dbeSJesse Barnes } 19907e231dbeSJesse Barnes 199142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 199242f52ef8SKeith Packard * we use as a pipe index 199342f52ef8SKeith Packard */ 1994f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 19950a3e67a4SJesse Barnes { 19960a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1997e9d21d7fSKeith Packard unsigned long irqflags; 19980a3e67a4SJesse Barnes 19991ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 20008692d00eSChris Wilson if (dev_priv->info->gen == 3) 20016b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 20028692d00eSChris Wilson 20037c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 20047c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 20057c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 20061ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 20070a3e67a4SJesse Barnes } 20080a3e67a4SJesse Barnes 2009f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2010f796cf8fSJesse Barnes { 2011f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2012f796cf8fSJesse Barnes unsigned long irqflags; 2013b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 2014b518421fSPaulo Zanoni DE_PIPE_VBLANK_ILK(pipe); 2015f796cf8fSJesse Barnes 2016f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2017b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2018b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2019b1f14ad0SJesse Barnes } 2020b1f14ad0SJesse Barnes 20217e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 20227e231dbeSJesse Barnes { 20237e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20247e231dbeSJesse Barnes unsigned long irqflags; 202531acc7f5SJesse Barnes u32 imr; 20267e231dbeSJesse Barnes 20277e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 202831acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 202931acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 20307e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 203131acc7f5SJesse Barnes if (pipe == 0) 20327e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 203331acc7f5SJesse Barnes else 20347e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 20357e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 20367e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 20377e231dbeSJesse Barnes } 20387e231dbeSJesse Barnes 2039893eead0SChris Wilson static u32 2040893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2041852835f3SZou Nan hai { 2042893eead0SChris Wilson return list_entry(ring->request_list.prev, 2043893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2044893eead0SChris Wilson } 2045893eead0SChris Wilson 20469107e9d2SChris Wilson static bool 20479107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2048893eead0SChris Wilson { 20499107e9d2SChris Wilson return (list_empty(&ring->request_list) || 20509107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2051f65d9421SBen Gamari } 2052f65d9421SBen Gamari 20536274f212SChris Wilson static struct intel_ring_buffer * 20546274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2055a24a11e6SChris Wilson { 2056a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 20576274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 2058a24a11e6SChris Wilson 2059a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2060a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2061a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 20626274f212SChris Wilson return NULL; 2063a24a11e6SChris Wilson 2064a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2065a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2066a24a11e6SChris Wilson */ 20676274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2068a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2069a24a11e6SChris Wilson do { 2070a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2071a24a11e6SChris Wilson if (cmd == ipehr) 2072a24a11e6SChris Wilson break; 2073a24a11e6SChris Wilson 2074a24a11e6SChris Wilson acthd -= 4; 2075a24a11e6SChris Wilson if (acthd < acthd_min) 20766274f212SChris Wilson return NULL; 2077a24a11e6SChris Wilson } while (1); 2078a24a11e6SChris Wilson 20796274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 20806274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2081a24a11e6SChris Wilson } 2082a24a11e6SChris Wilson 20836274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 20846274f212SChris Wilson { 20856274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 20866274f212SChris Wilson struct intel_ring_buffer *signaller; 20876274f212SChris Wilson u32 seqno, ctl; 20886274f212SChris Wilson 20896274f212SChris Wilson ring->hangcheck.deadlock = true; 20906274f212SChris Wilson 20916274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 20926274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 20936274f212SChris Wilson return -1; 20946274f212SChris Wilson 20956274f212SChris Wilson /* cursory check for an unkickable deadlock */ 20966274f212SChris Wilson ctl = I915_READ_CTL(signaller); 20976274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 20986274f212SChris Wilson return -1; 20996274f212SChris Wilson 21006274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 21016274f212SChris Wilson } 21026274f212SChris Wilson 21036274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 21046274f212SChris Wilson { 21056274f212SChris Wilson struct intel_ring_buffer *ring; 21066274f212SChris Wilson int i; 21076274f212SChris Wilson 21086274f212SChris Wilson for_each_ring(ring, dev_priv, i) 21096274f212SChris Wilson ring->hangcheck.deadlock = false; 21106274f212SChris Wilson } 21116274f212SChris Wilson 2112ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2113ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 21141ec14ad3SChris Wilson { 21151ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 21161ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 21179107e9d2SChris Wilson u32 tmp; 21189107e9d2SChris Wilson 21196274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2120f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 21216274f212SChris Wilson 21229107e9d2SChris Wilson if (IS_GEN2(dev)) 2123f2f4d82fSJani Nikula return HANGCHECK_HUNG; 21249107e9d2SChris Wilson 21259107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 21269107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 21279107e9d2SChris Wilson * and break the hang. This should work on 21289107e9d2SChris Wilson * all but the second generation chipsets. 21299107e9d2SChris Wilson */ 21309107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 21311ec14ad3SChris Wilson if (tmp & RING_WAIT) { 21321ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 21331ec14ad3SChris Wilson ring->name); 213409e14bf3SChris Wilson i915_handle_error(dev, false); 21351ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2136f2f4d82fSJani Nikula return HANGCHECK_KICK; 21371ec14ad3SChris Wilson } 2138a24a11e6SChris Wilson 21396274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 21406274f212SChris Wilson switch (semaphore_passed(ring)) { 21416274f212SChris Wilson default: 2142f2f4d82fSJani Nikula return HANGCHECK_HUNG; 21436274f212SChris Wilson case 1: 2144a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2145a24a11e6SChris Wilson ring->name); 214609e14bf3SChris Wilson i915_handle_error(dev, false); 2147a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2148f2f4d82fSJani Nikula return HANGCHECK_KICK; 21496274f212SChris Wilson case 0: 2150f2f4d82fSJani Nikula return HANGCHECK_WAIT; 21516274f212SChris Wilson } 21529107e9d2SChris Wilson } 21539107e9d2SChris Wilson 2154f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2155a24a11e6SChris Wilson } 2156d1e61e7fSChris Wilson 2157f65d9421SBen Gamari /** 2158f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 215905407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 216005407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 216105407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 216205407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 216305407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2164f65d9421SBen Gamari */ 2165a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2166f65d9421SBen Gamari { 2167f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2168f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2169b4519513SChris Wilson struct intel_ring_buffer *ring; 2170b4519513SChris Wilson int i; 217105407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 21729107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 21739107e9d2SChris Wilson #define BUSY 1 21749107e9d2SChris Wilson #define KICK 5 21759107e9d2SChris Wilson #define HUNG 20 21769107e9d2SChris Wilson #define FIRE 30 2177893eead0SChris Wilson 21783e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 21793e0dc6b0SBen Widawsky return; 21803e0dc6b0SBen Widawsky 2181b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 218205407ff8SMika Kuoppala u32 seqno, acthd; 21839107e9d2SChris Wilson bool busy = true; 2184b4519513SChris Wilson 21856274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 21866274f212SChris Wilson 218705407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 218805407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 218905407ff8SMika Kuoppala 219005407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 21919107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2192da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2193da661464SMika Kuoppala 21949107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 21959107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2196094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 21979107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 21989107e9d2SChris Wilson ring->name); 21999107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2200094f9a54SChris Wilson } 2201094f9a54SChris Wilson /* Safeguard against driver failure */ 2202094f9a54SChris Wilson ring->hangcheck.score += BUSY; 22039107e9d2SChris Wilson } else 22049107e9d2SChris Wilson busy = false; 220505407ff8SMika Kuoppala } else { 22066274f212SChris Wilson /* We always increment the hangcheck score 22076274f212SChris Wilson * if the ring is busy and still processing 22086274f212SChris Wilson * the same request, so that no single request 22096274f212SChris Wilson * can run indefinitely (such as a chain of 22106274f212SChris Wilson * batches). The only time we do not increment 22116274f212SChris Wilson * the hangcheck score on this ring, if this 22126274f212SChris Wilson * ring is in a legitimate wait for another 22136274f212SChris Wilson * ring. In that case the waiting ring is a 22146274f212SChris Wilson * victim and we want to be sure we catch the 22156274f212SChris Wilson * right culprit. Then every time we do kick 22166274f212SChris Wilson * the ring, add a small increment to the 22176274f212SChris Wilson * score so that we can catch a batch that is 22186274f212SChris Wilson * being repeatedly kicked and so responsible 22196274f212SChris Wilson * for stalling the machine. 22209107e9d2SChris Wilson */ 2221ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2222ad8beaeaSMika Kuoppala acthd); 2223ad8beaeaSMika Kuoppala 2224ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2225da661464SMika Kuoppala case HANGCHECK_IDLE: 2226f2f4d82fSJani Nikula case HANGCHECK_WAIT: 22276274f212SChris Wilson break; 2228f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2229ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 22306274f212SChris Wilson break; 2231f2f4d82fSJani Nikula case HANGCHECK_KICK: 2232ea04cb31SJani Nikula ring->hangcheck.score += KICK; 22336274f212SChris Wilson break; 2234f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2235ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 22366274f212SChris Wilson stuck[i] = true; 22376274f212SChris Wilson break; 22386274f212SChris Wilson } 223905407ff8SMika Kuoppala } 22409107e9d2SChris Wilson } else { 2241da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2242da661464SMika Kuoppala 22439107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 22449107e9d2SChris Wilson * attempts across multiple batches. 22459107e9d2SChris Wilson */ 22469107e9d2SChris Wilson if (ring->hangcheck.score > 0) 22479107e9d2SChris Wilson ring->hangcheck.score--; 2248cbb465e7SChris Wilson } 2249f65d9421SBen Gamari 225005407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 225105407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 22529107e9d2SChris Wilson busy_count += busy; 225305407ff8SMika Kuoppala } 225405407ff8SMika Kuoppala 225505407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 22569107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 2257b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 225805407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2259a43adf07SChris Wilson ring->name); 2260a43adf07SChris Wilson rings_hung++; 226105407ff8SMika Kuoppala } 226205407ff8SMika Kuoppala } 226305407ff8SMika Kuoppala 226405407ff8SMika Kuoppala if (rings_hung) 226505407ff8SMika Kuoppala return i915_handle_error(dev, true); 226605407ff8SMika Kuoppala 226705407ff8SMika Kuoppala if (busy_count) 226805407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 226905407ff8SMika Kuoppala * being added */ 227010cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 227110cd45b6SMika Kuoppala } 227210cd45b6SMika Kuoppala 227310cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 227410cd45b6SMika Kuoppala { 227510cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 227610cd45b6SMika Kuoppala if (!i915_enable_hangcheck) 227710cd45b6SMika Kuoppala return; 227810cd45b6SMika Kuoppala 227999584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 228010cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2281f65d9421SBen Gamari } 2282f65d9421SBen Gamari 228391738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 228491738a95SPaulo Zanoni { 228591738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 228691738a95SPaulo Zanoni 228791738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 228891738a95SPaulo Zanoni return; 228991738a95SPaulo Zanoni 229091738a95SPaulo Zanoni /* south display irq */ 229191738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 229291738a95SPaulo Zanoni /* 229391738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 229491738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 229591738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 229691738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 229791738a95SPaulo Zanoni */ 229891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 229991738a95SPaulo Zanoni POSTING_READ(SDEIER); 230091738a95SPaulo Zanoni } 230191738a95SPaulo Zanoni 2302d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2303d18ea1b5SDaniel Vetter { 2304d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2305d18ea1b5SDaniel Vetter 2306d18ea1b5SDaniel Vetter /* and GT */ 2307d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2308d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2309d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2310d18ea1b5SDaniel Vetter 2311d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2312d18ea1b5SDaniel Vetter /* and PM */ 2313d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2314d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2315d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2316d18ea1b5SDaniel Vetter } 2317d18ea1b5SDaniel Vetter } 2318d18ea1b5SDaniel Vetter 2319c0e09200SDave Airlie /* drm_dma.h hooks 2320c0e09200SDave Airlie */ 2321f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2322036a4a7dSZhenyu Wang { 2323036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2324036a4a7dSZhenyu Wang 23254697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 23264697995bSJesse Barnes 2327036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2328bdfcdb63SDaniel Vetter 2329036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2330036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 23313143a2bfSChris Wilson POSTING_READ(DEIER); 2332036a4a7dSZhenyu Wang 2333d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2334c650156aSZhenyu Wang 233591738a95SPaulo Zanoni ibx_irq_preinstall(dev); 23367d99163dSBen Widawsky } 23377d99163dSBen Widawsky 23387e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 23397e231dbeSJesse Barnes { 23407e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23417e231dbeSJesse Barnes int pipe; 23427e231dbeSJesse Barnes 23437e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 23447e231dbeSJesse Barnes 23457e231dbeSJesse Barnes /* VLV magic */ 23467e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 23477e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 23487e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 23497e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 23507e231dbeSJesse Barnes 23517e231dbeSJesse Barnes /* and GT */ 23527e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 23537e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2354d18ea1b5SDaniel Vetter 2355d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 23567e231dbeSJesse Barnes 23577e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 23587e231dbeSJesse Barnes 23597e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 23607e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 23617e231dbeSJesse Barnes for_each_pipe(pipe) 23627e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 23637e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 23647e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 23657e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 23667e231dbeSJesse Barnes POSTING_READ(VLV_IER); 23677e231dbeSJesse Barnes } 23687e231dbeSJesse Barnes 236982a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 237082a28bcfSDaniel Vetter { 237182a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 237282a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 237382a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2374fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 237582a28bcfSDaniel Vetter 237682a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2377fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 237882a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2379cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2380fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 238182a28bcfSDaniel Vetter } else { 2382fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 238382a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2384cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2385fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 238682a28bcfSDaniel Vetter } 238782a28bcfSDaniel Vetter 2388fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 238982a28bcfSDaniel Vetter 23907fe0b973SKeith Packard /* 23917fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 23927fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 23937fe0b973SKeith Packard * 23947fe0b973SKeith Packard * This register is the same on all known PCH chips. 23957fe0b973SKeith Packard */ 23967fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 23977fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 23987fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 23997fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 24007fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 24017fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 24027fe0b973SKeith Packard } 24037fe0b973SKeith Packard 2404d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2405d46da437SPaulo Zanoni { 2406d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 240782a28bcfSDaniel Vetter u32 mask; 2408d46da437SPaulo Zanoni 2409692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2410692a04cfSDaniel Vetter return; 2411692a04cfSDaniel Vetter 24128664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 24138664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2414de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 24158664281bSPaulo Zanoni } else { 24168664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 24178664281bSPaulo Zanoni 24188664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 24198664281bSPaulo Zanoni } 2420ab5c608bSBen Widawsky 2421d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2422d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2423d46da437SPaulo Zanoni } 2424d46da437SPaulo Zanoni 24250a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 24260a9a8c91SDaniel Vetter { 24270a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 24280a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 24290a9a8c91SDaniel Vetter 24300a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 24310a9a8c91SDaniel Vetter 24320a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 2433040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 24340a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 243535a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 243635a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 24370a9a8c91SDaniel Vetter } 24380a9a8c91SDaniel Vetter 24390a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 24400a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 24410a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 24420a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 24430a9a8c91SDaniel Vetter } else { 24440a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 24450a9a8c91SDaniel Vetter } 24460a9a8c91SDaniel Vetter 24470a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 24480a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 24490a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 24500a9a8c91SDaniel Vetter POSTING_READ(GTIER); 24510a9a8c91SDaniel Vetter 24520a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 24530a9a8c91SDaniel Vetter pm_irqs |= GEN6_PM_RPS_EVENTS; 24540a9a8c91SDaniel Vetter 24550a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 24560a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 24570a9a8c91SDaniel Vetter 2458605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 24590a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 2460605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 24610a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 24620a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 24630a9a8c91SDaniel Vetter } 24640a9a8c91SDaniel Vetter } 24650a9a8c91SDaniel Vetter 2466f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2467036a4a7dSZhenyu Wang { 24684bc9d430SDaniel Vetter unsigned long irqflags; 2469036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24708e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 24718e76f8dcSPaulo Zanoni 24728e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 24738e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 24748e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 24758e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 24768e76f8dcSPaulo Zanoni DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB | 24778e76f8dcSPaulo Zanoni DE_ERR_INT_IVB); 24788e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 24798e76f8dcSPaulo Zanoni DE_PIPEA_VBLANK_IVB); 24808e76f8dcSPaulo Zanoni 24818e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 24828e76f8dcSPaulo Zanoni } else { 24838e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2484ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 24858664281bSPaulo Zanoni DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN | 24868e76f8dcSPaulo Zanoni DE_PIPEA_FIFO_UNDERRUN | DE_POISON); 24878e76f8dcSPaulo Zanoni extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT; 24888e76f8dcSPaulo Zanoni } 2489036a4a7dSZhenyu Wang 24901ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2491036a4a7dSZhenyu Wang 2492036a4a7dSZhenyu Wang /* should always can generate irq */ 2493036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 24941ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 24958e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 24963143a2bfSChris Wilson POSTING_READ(DEIER); 2497036a4a7dSZhenyu Wang 24980a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 2499036a4a7dSZhenyu Wang 2500d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 25017fe0b973SKeith Packard 2502f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 25036005ce42SDaniel Vetter /* Enable PCU event interrupts 25046005ce42SDaniel Vetter * 25056005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 25064bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 25074bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 25084bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2509f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 25104bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2511f97108d1SJesse Barnes } 2512f97108d1SJesse Barnes 2513036a4a7dSZhenyu Wang return 0; 2514036a4a7dSZhenyu Wang } 2515036a4a7dSZhenyu Wang 25167e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 25177e231dbeSJesse Barnes { 25187e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 25197e231dbeSJesse Barnes u32 enable_mask; 252031acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 2521b79480baSDaniel Vetter unsigned long irqflags; 25227e231dbeSJesse Barnes 25237e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 252431acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 252531acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 252631acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 25277e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 25287e231dbeSJesse Barnes 252931acc7f5SJesse Barnes /* 253031acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 253131acc7f5SJesse Barnes * toggle them based on usage. 253231acc7f5SJesse Barnes */ 253331acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 253431acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 253531acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 25367e231dbeSJesse Barnes 253720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 253820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 253920afbda2SDaniel Vetter 25407e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 25417e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 25427e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 25437e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 25447e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 25457e231dbeSJesse Barnes POSTING_READ(VLV_IER); 25467e231dbeSJesse Barnes 2547b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2548b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2549b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 255031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2551515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 255231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 2553b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 255431acc7f5SJesse Barnes 25557e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 25567e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 25577e231dbeSJesse Barnes 25580a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 25597e231dbeSJesse Barnes 25607e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 25617e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 25627e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 25637e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 25647e231dbeSJesse Barnes #endif 25657e231dbeSJesse Barnes 25667e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 256720afbda2SDaniel Vetter 256820afbda2SDaniel Vetter return 0; 256920afbda2SDaniel Vetter } 257020afbda2SDaniel Vetter 25717e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 25727e231dbeSJesse Barnes { 25737e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 25747e231dbeSJesse Barnes int pipe; 25757e231dbeSJesse Barnes 25767e231dbeSJesse Barnes if (!dev_priv) 25777e231dbeSJesse Barnes return; 25787e231dbeSJesse Barnes 2579ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2580ac4c16c5SEgbert Eich 25817e231dbeSJesse Barnes for_each_pipe(pipe) 25827e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 25837e231dbeSJesse Barnes 25847e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 25857e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 25867e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 25877e231dbeSJesse Barnes for_each_pipe(pipe) 25887e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 25897e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 25907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 25917e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 25927e231dbeSJesse Barnes POSTING_READ(VLV_IER); 25937e231dbeSJesse Barnes } 25947e231dbeSJesse Barnes 2595f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2596036a4a7dSZhenyu Wang { 2597036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 25984697995bSJesse Barnes 25994697995bSJesse Barnes if (!dev_priv) 26004697995bSJesse Barnes return; 26014697995bSJesse Barnes 2602ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2603ac4c16c5SEgbert Eich 2604036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2605036a4a7dSZhenyu Wang 2606036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2607036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2608036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 26098664281bSPaulo Zanoni if (IS_GEN7(dev)) 26108664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 2611036a4a7dSZhenyu Wang 2612036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2613036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2614036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2615192aac1fSKeith Packard 2616ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 2617ab5c608bSBen Widawsky return; 2618ab5c608bSBen Widawsky 2619192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2620192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2621192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 26228664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 26238664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 2624036a4a7dSZhenyu Wang } 2625036a4a7dSZhenyu Wang 2626c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2627c2798b19SChris Wilson { 2628c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2629c2798b19SChris Wilson int pipe; 2630c2798b19SChris Wilson 2631c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2632c2798b19SChris Wilson 2633c2798b19SChris Wilson for_each_pipe(pipe) 2634c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2635c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2636c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2637c2798b19SChris Wilson POSTING_READ16(IER); 2638c2798b19SChris Wilson } 2639c2798b19SChris Wilson 2640c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2641c2798b19SChris Wilson { 2642c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2643c2798b19SChris Wilson 2644c2798b19SChris Wilson I915_WRITE16(EMR, 2645c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2646c2798b19SChris Wilson 2647c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2648c2798b19SChris Wilson dev_priv->irq_mask = 2649c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2650c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2651c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2652c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2653c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2654c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2655c2798b19SChris Wilson 2656c2798b19SChris Wilson I915_WRITE16(IER, 2657c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2658c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2659c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2660c2798b19SChris Wilson I915_USER_INTERRUPT); 2661c2798b19SChris Wilson POSTING_READ16(IER); 2662c2798b19SChris Wilson 2663c2798b19SChris Wilson return 0; 2664c2798b19SChris Wilson } 2665c2798b19SChris Wilson 266690a72f87SVille Syrjälä /* 266790a72f87SVille Syrjälä * Returns true when a page flip has completed. 266890a72f87SVille Syrjälä */ 266990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 267090a72f87SVille Syrjälä int pipe, u16 iir) 267190a72f87SVille Syrjälä { 267290a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 267390a72f87SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); 267490a72f87SVille Syrjälä 267590a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 267690a72f87SVille Syrjälä return false; 267790a72f87SVille Syrjälä 267890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 267990a72f87SVille Syrjälä return false; 268090a72f87SVille Syrjälä 268190a72f87SVille Syrjälä intel_prepare_page_flip(dev, pipe); 268290a72f87SVille Syrjälä 268390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 268490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 268590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 268690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 268790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 268890a72f87SVille Syrjälä */ 268990a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 269090a72f87SVille Syrjälä return false; 269190a72f87SVille Syrjälä 269290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 269390a72f87SVille Syrjälä 269490a72f87SVille Syrjälä return true; 269590a72f87SVille Syrjälä } 269690a72f87SVille Syrjälä 2697ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2698c2798b19SChris Wilson { 2699c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2700c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2701c2798b19SChris Wilson u16 iir, new_iir; 2702c2798b19SChris Wilson u32 pipe_stats[2]; 2703c2798b19SChris Wilson unsigned long irqflags; 2704c2798b19SChris Wilson int pipe; 2705c2798b19SChris Wilson u16 flip_mask = 2706c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2707c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2708c2798b19SChris Wilson 2709c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2710c2798b19SChris Wilson 2711c2798b19SChris Wilson iir = I915_READ16(IIR); 2712c2798b19SChris Wilson if (iir == 0) 2713c2798b19SChris Wilson return IRQ_NONE; 2714c2798b19SChris Wilson 2715c2798b19SChris Wilson while (iir & ~flip_mask) { 2716c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2717c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2718c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2719c2798b19SChris Wilson * interrupts (for non-MSI). 2720c2798b19SChris Wilson */ 2721c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2722c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2723c2798b19SChris Wilson i915_handle_error(dev, false); 2724c2798b19SChris Wilson 2725c2798b19SChris Wilson for_each_pipe(pipe) { 2726c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2727c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2728c2798b19SChris Wilson 2729c2798b19SChris Wilson /* 2730c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2731c2798b19SChris Wilson */ 2732c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2733c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2734c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2735c2798b19SChris Wilson pipe_name(pipe)); 2736c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2737c2798b19SChris Wilson } 2738c2798b19SChris Wilson } 2739c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2740c2798b19SChris Wilson 2741c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2742c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2743c2798b19SChris Wilson 2744d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2745c2798b19SChris Wilson 2746c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2747c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2748c2798b19SChris Wilson 2749c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 275090a72f87SVille Syrjälä i8xx_handle_vblank(dev, 0, iir)) 275190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); 2752c2798b19SChris Wilson 2753c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 275490a72f87SVille Syrjälä i8xx_handle_vblank(dev, 1, iir)) 275590a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); 2756c2798b19SChris Wilson 2757c2798b19SChris Wilson iir = new_iir; 2758c2798b19SChris Wilson } 2759c2798b19SChris Wilson 2760c2798b19SChris Wilson return IRQ_HANDLED; 2761c2798b19SChris Wilson } 2762c2798b19SChris Wilson 2763c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2764c2798b19SChris Wilson { 2765c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2766c2798b19SChris Wilson int pipe; 2767c2798b19SChris Wilson 2768c2798b19SChris Wilson for_each_pipe(pipe) { 2769c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2770c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2771c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2772c2798b19SChris Wilson } 2773c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2774c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2775c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2776c2798b19SChris Wilson } 2777c2798b19SChris Wilson 2778a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2779a266c7d5SChris Wilson { 2780a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2781a266c7d5SChris Wilson int pipe; 2782a266c7d5SChris Wilson 2783a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2784a266c7d5SChris Wilson 2785a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2786a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2787a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2788a266c7d5SChris Wilson } 2789a266c7d5SChris Wilson 279000d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2791a266c7d5SChris Wilson for_each_pipe(pipe) 2792a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2793a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2794a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2795a266c7d5SChris Wilson POSTING_READ(IER); 2796a266c7d5SChris Wilson } 2797a266c7d5SChris Wilson 2798a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2799a266c7d5SChris Wilson { 2800a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 280138bde180SChris Wilson u32 enable_mask; 2802a266c7d5SChris Wilson 280338bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 280438bde180SChris Wilson 280538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 280638bde180SChris Wilson dev_priv->irq_mask = 280738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 280838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 280938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 281038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 281138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 281238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 281338bde180SChris Wilson 281438bde180SChris Wilson enable_mask = 281538bde180SChris Wilson I915_ASLE_INTERRUPT | 281638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 281738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 281838bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 281938bde180SChris Wilson I915_USER_INTERRUPT; 282038bde180SChris Wilson 2821a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 282220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 282320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 282420afbda2SDaniel Vetter 2825a266c7d5SChris Wilson /* Enable in IER... */ 2826a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2827a266c7d5SChris Wilson /* and unmask in IMR */ 2828a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2829a266c7d5SChris Wilson } 2830a266c7d5SChris Wilson 2831a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2832a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2833a266c7d5SChris Wilson POSTING_READ(IER); 2834a266c7d5SChris Wilson 2835f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 283620afbda2SDaniel Vetter 283720afbda2SDaniel Vetter return 0; 283820afbda2SDaniel Vetter } 283920afbda2SDaniel Vetter 284090a72f87SVille Syrjälä /* 284190a72f87SVille Syrjälä * Returns true when a page flip has completed. 284290a72f87SVille Syrjälä */ 284390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 284490a72f87SVille Syrjälä int plane, int pipe, u32 iir) 284590a72f87SVille Syrjälä { 284690a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 284790a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 284890a72f87SVille Syrjälä 284990a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 285090a72f87SVille Syrjälä return false; 285190a72f87SVille Syrjälä 285290a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 285390a72f87SVille Syrjälä return false; 285490a72f87SVille Syrjälä 285590a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 285690a72f87SVille Syrjälä 285790a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 285890a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 285990a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 286090a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 286190a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 286290a72f87SVille Syrjälä */ 286390a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 286490a72f87SVille Syrjälä return false; 286590a72f87SVille Syrjälä 286690a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 286790a72f87SVille Syrjälä 286890a72f87SVille Syrjälä return true; 286990a72f87SVille Syrjälä } 287090a72f87SVille Syrjälä 2871ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2872a266c7d5SChris Wilson { 2873a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2874a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 28758291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2876a266c7d5SChris Wilson unsigned long irqflags; 287738bde180SChris Wilson u32 flip_mask = 287838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 287938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 288038bde180SChris Wilson int pipe, ret = IRQ_NONE; 2881a266c7d5SChris Wilson 2882a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2883a266c7d5SChris Wilson 2884a266c7d5SChris Wilson iir = I915_READ(IIR); 288538bde180SChris Wilson do { 288638bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 28878291ee90SChris Wilson bool blc_event = false; 2888a266c7d5SChris Wilson 2889a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2890a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2891a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2892a266c7d5SChris Wilson * interrupts (for non-MSI). 2893a266c7d5SChris Wilson */ 2894a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2895a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2896a266c7d5SChris Wilson i915_handle_error(dev, false); 2897a266c7d5SChris Wilson 2898a266c7d5SChris Wilson for_each_pipe(pipe) { 2899a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2900a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2901a266c7d5SChris Wilson 290238bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2903a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2904a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2905a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2906a266c7d5SChris Wilson pipe_name(pipe)); 2907a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 290838bde180SChris Wilson irq_received = true; 2909a266c7d5SChris Wilson } 2910a266c7d5SChris Wilson } 2911a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2912a266c7d5SChris Wilson 2913a266c7d5SChris Wilson if (!irq_received) 2914a266c7d5SChris Wilson break; 2915a266c7d5SChris Wilson 2916a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2917a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2918a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2919a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2920b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 2921a266c7d5SChris Wilson 2922a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2923a266c7d5SChris Wilson hotplug_status); 292491d131d2SDaniel Vetter 292510a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 292691d131d2SDaniel Vetter 2927a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 292838bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2929a266c7d5SChris Wilson } 2930a266c7d5SChris Wilson 293138bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2932a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2933a266c7d5SChris Wilson 2934a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2935a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2936a266c7d5SChris Wilson 2937a266c7d5SChris Wilson for_each_pipe(pipe) { 293838bde180SChris Wilson int plane = pipe; 293938bde180SChris Wilson if (IS_MOBILE(dev)) 294038bde180SChris Wilson plane = !plane; 29415e2032d4SVille Syrjälä 294290a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 294390a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 294490a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 2945a266c7d5SChris Wilson 2946a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2947a266c7d5SChris Wilson blc_event = true; 2948a266c7d5SChris Wilson } 2949a266c7d5SChris Wilson 2950a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2951a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2952a266c7d5SChris Wilson 2953a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2954a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2955a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2956a266c7d5SChris Wilson * we would never get another interrupt. 2957a266c7d5SChris Wilson * 2958a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2959a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2960a266c7d5SChris Wilson * another one. 2961a266c7d5SChris Wilson * 2962a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2963a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2964a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2965a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2966a266c7d5SChris Wilson * stray interrupts. 2967a266c7d5SChris Wilson */ 296838bde180SChris Wilson ret = IRQ_HANDLED; 2969a266c7d5SChris Wilson iir = new_iir; 297038bde180SChris Wilson } while (iir & ~flip_mask); 2971a266c7d5SChris Wilson 2972d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 29738291ee90SChris Wilson 2974a266c7d5SChris Wilson return ret; 2975a266c7d5SChris Wilson } 2976a266c7d5SChris Wilson 2977a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2978a266c7d5SChris Wilson { 2979a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2980a266c7d5SChris Wilson int pipe; 2981a266c7d5SChris Wilson 2982ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 2983ac4c16c5SEgbert Eich 2984a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2985a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2986a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2987a266c7d5SChris Wilson } 2988a266c7d5SChris Wilson 298900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 299055b39755SChris Wilson for_each_pipe(pipe) { 299155b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2992a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 299355b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 299455b39755SChris Wilson } 2995a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2996a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2997a266c7d5SChris Wilson 2998a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2999a266c7d5SChris Wilson } 3000a266c7d5SChris Wilson 3001a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3002a266c7d5SChris Wilson { 3003a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3004a266c7d5SChris Wilson int pipe; 3005a266c7d5SChris Wilson 3006a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3007a266c7d5SChris Wilson 3008a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3009a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3010a266c7d5SChris Wilson 3011a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3012a266c7d5SChris Wilson for_each_pipe(pipe) 3013a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3014a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3015a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3016a266c7d5SChris Wilson POSTING_READ(IER); 3017a266c7d5SChris Wilson } 3018a266c7d5SChris Wilson 3019a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3020a266c7d5SChris Wilson { 3021a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3022bbba0a97SChris Wilson u32 enable_mask; 3023a266c7d5SChris Wilson u32 error_mask; 3024b79480baSDaniel Vetter unsigned long irqflags; 3025a266c7d5SChris Wilson 3026a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3027bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3028adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3029bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3030bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3031bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3032bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3033bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3034bbba0a97SChris Wilson 3035bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 303621ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 303721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3038bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3039bbba0a97SChris Wilson 3040bbba0a97SChris Wilson if (IS_G4X(dev)) 3041bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3042a266c7d5SChris Wilson 3043b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3044b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3045b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3046515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 3047b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3048a266c7d5SChris Wilson 3049a266c7d5SChris Wilson /* 3050a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3051a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3052a266c7d5SChris Wilson */ 3053a266c7d5SChris Wilson if (IS_G4X(dev)) { 3054a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3055a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3056a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3057a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3058a266c7d5SChris Wilson } else { 3059a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3060a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3061a266c7d5SChris Wilson } 3062a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3063a266c7d5SChris Wilson 3064a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3065a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3066a266c7d5SChris Wilson POSTING_READ(IER); 3067a266c7d5SChris Wilson 306820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 306920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 307020afbda2SDaniel Vetter 3071f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 307220afbda2SDaniel Vetter 307320afbda2SDaniel Vetter return 0; 307420afbda2SDaniel Vetter } 307520afbda2SDaniel Vetter 3076bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 307720afbda2SDaniel Vetter { 307820afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3079e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3080cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 308120afbda2SDaniel Vetter u32 hotplug_en; 308220afbda2SDaniel Vetter 3083b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3084b5ea2d56SDaniel Vetter 3085bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3086bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3087bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3088adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3089e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3090cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3091cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3092cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3093a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3094a266c7d5SChris Wilson to generate a spurious hotplug event about three 3095a266c7d5SChris Wilson seconds later. So just do it once. 3096a266c7d5SChris Wilson */ 3097a266c7d5SChris Wilson if (IS_G4X(dev)) 3098a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 309985fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3100a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3101a266c7d5SChris Wilson 3102a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3103a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3104a266c7d5SChris Wilson } 3105bac56d5bSEgbert Eich } 3106a266c7d5SChris Wilson 3107ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3108a266c7d5SChris Wilson { 3109a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3110a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3111a266c7d5SChris Wilson u32 iir, new_iir; 3112a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3113a266c7d5SChris Wilson unsigned long irqflags; 3114a266c7d5SChris Wilson int irq_received; 3115a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 311621ad8330SVille Syrjälä u32 flip_mask = 311721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 311821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3119a266c7d5SChris Wilson 3120a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3121a266c7d5SChris Wilson 3122a266c7d5SChris Wilson iir = I915_READ(IIR); 3123a266c7d5SChris Wilson 3124a266c7d5SChris Wilson for (;;) { 31252c8ba29fSChris Wilson bool blc_event = false; 31262c8ba29fSChris Wilson 312721ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 3128a266c7d5SChris Wilson 3129a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3130a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3131a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3132a266c7d5SChris Wilson * interrupts (for non-MSI). 3133a266c7d5SChris Wilson */ 3134a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3135a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3136a266c7d5SChris Wilson i915_handle_error(dev, false); 3137a266c7d5SChris Wilson 3138a266c7d5SChris Wilson for_each_pipe(pipe) { 3139a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3140a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3141a266c7d5SChris Wilson 3142a266c7d5SChris Wilson /* 3143a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3144a266c7d5SChris Wilson */ 3145a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3146a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3147a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3148a266c7d5SChris Wilson pipe_name(pipe)); 3149a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3150a266c7d5SChris Wilson irq_received = 1; 3151a266c7d5SChris Wilson } 3152a266c7d5SChris Wilson } 3153a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3154a266c7d5SChris Wilson 3155a266c7d5SChris Wilson if (!irq_received) 3156a266c7d5SChris Wilson break; 3157a266c7d5SChris Wilson 3158a266c7d5SChris Wilson ret = IRQ_HANDLED; 3159a266c7d5SChris Wilson 3160a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3161adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3162a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3163b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3164b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 31654f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 3166a266c7d5SChris Wilson 3167a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3168a266c7d5SChris Wilson hotplug_status); 316991d131d2SDaniel Vetter 317010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 317110a504deSDaniel Vetter IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915); 317291d131d2SDaniel Vetter 3173a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3174a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3175a266c7d5SChris Wilson } 3176a266c7d5SChris Wilson 317721ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3178a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3179a266c7d5SChris Wilson 3180a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3181a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3182a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3183a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3184a266c7d5SChris Wilson 3185a266c7d5SChris Wilson for_each_pipe(pipe) { 31862c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 318790a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 318890a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3189a266c7d5SChris Wilson 3190a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3191a266c7d5SChris Wilson blc_event = true; 3192a266c7d5SChris Wilson } 3193a266c7d5SChris Wilson 3194a266c7d5SChris Wilson 3195a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3196a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3197a266c7d5SChris Wilson 3198515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3199515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3200515ac2bbSDaniel Vetter 3201a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3202a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3203a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3204a266c7d5SChris Wilson * we would never get another interrupt. 3205a266c7d5SChris Wilson * 3206a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3207a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3208a266c7d5SChris Wilson * another one. 3209a266c7d5SChris Wilson * 3210a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3211a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3212a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3213a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3214a266c7d5SChris Wilson * stray interrupts. 3215a266c7d5SChris Wilson */ 3216a266c7d5SChris Wilson iir = new_iir; 3217a266c7d5SChris Wilson } 3218a266c7d5SChris Wilson 3219d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 32202c8ba29fSChris Wilson 3221a266c7d5SChris Wilson return ret; 3222a266c7d5SChris Wilson } 3223a266c7d5SChris Wilson 3224a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3225a266c7d5SChris Wilson { 3226a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3227a266c7d5SChris Wilson int pipe; 3228a266c7d5SChris Wilson 3229a266c7d5SChris Wilson if (!dev_priv) 3230a266c7d5SChris Wilson return; 3231a266c7d5SChris Wilson 3232ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3233ac4c16c5SEgbert Eich 3234a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3235a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3236a266c7d5SChris Wilson 3237a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3238a266c7d5SChris Wilson for_each_pipe(pipe) 3239a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3240a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3241a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3242a266c7d5SChris Wilson 3243a266c7d5SChris Wilson for_each_pipe(pipe) 3244a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3245a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3246a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3247a266c7d5SChris Wilson } 3248a266c7d5SChris Wilson 3249ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3250ac4c16c5SEgbert Eich { 3251ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3252ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3253ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3254ac4c16c5SEgbert Eich unsigned long irqflags; 3255ac4c16c5SEgbert Eich int i; 3256ac4c16c5SEgbert Eich 3257ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3258ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3259ac4c16c5SEgbert Eich struct drm_connector *connector; 3260ac4c16c5SEgbert Eich 3261ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3262ac4c16c5SEgbert Eich continue; 3263ac4c16c5SEgbert Eich 3264ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3265ac4c16c5SEgbert Eich 3266ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3267ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3268ac4c16c5SEgbert Eich 3269ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3270ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3271ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3272ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3273ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3274ac4c16c5SEgbert Eich if (!connector->polled) 3275ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3276ac4c16c5SEgbert Eich } 3277ac4c16c5SEgbert Eich } 3278ac4c16c5SEgbert Eich } 3279ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3280ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3281ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3282ac4c16c5SEgbert Eich } 3283ac4c16c5SEgbert Eich 3284f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3285f71d4af4SJesse Barnes { 32868b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 32878b2e326dSChris Wilson 32888b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 328999584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3290c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3291a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 32928b2e326dSChris Wilson 329399584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 329499584db3SDaniel Vetter i915_hangcheck_elapsed, 329561bac78eSDaniel Vetter (unsigned long) dev); 3296ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3297ac4c16c5SEgbert Eich (unsigned long) dev_priv); 329861bac78eSDaniel Vetter 329997a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 33009ee32feaSDaniel Vetter 33014cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 33024cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 33034cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 33044cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3305f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3306f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3307391f75e2SVille Syrjälä } else { 3308391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 3309391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 3310f71d4af4SJesse Barnes } 3311f71d4af4SJesse Barnes 3312c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 3313f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3314f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3315c2baf4b7SVille Syrjälä } 3316f71d4af4SJesse Barnes 33177e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 33187e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 33197e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 33207e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 33217e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 33227e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 33237e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3324fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3325f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3326f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3327f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3328f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3329f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3330f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3331f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 333282a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3333f71d4af4SJesse Barnes } else { 3334c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3335c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3336c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3337c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3338c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3339a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3340a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3341a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3342a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3343a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 334420afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3345c2798b19SChris Wilson } else { 3346a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3347a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3348a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3349a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3350bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3351c2798b19SChris Wilson } 3352f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3353f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3354f71d4af4SJesse Barnes } 3355f71d4af4SJesse Barnes } 335620afbda2SDaniel Vetter 335720afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 335820afbda2SDaniel Vetter { 335920afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3360821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3361821450c6SEgbert Eich struct drm_connector *connector; 3362b5ea2d56SDaniel Vetter unsigned long irqflags; 3363821450c6SEgbert Eich int i; 336420afbda2SDaniel Vetter 3365821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3366821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3367821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3368821450c6SEgbert Eich } 3369821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3370821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3371821450c6SEgbert Eich connector->polled = intel_connector->polled; 3372821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3373821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3374821450c6SEgbert Eich } 3375b5ea2d56SDaniel Vetter 3376b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3377b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3378b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 337920afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 338020afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3381b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 338220afbda2SDaniel Vetter } 3383c67a470bSPaulo Zanoni 3384c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */ 3385c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev) 3386c67a470bSPaulo Zanoni { 3387c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3388c67a470bSPaulo Zanoni unsigned long irqflags; 3389c67a470bSPaulo Zanoni 3390c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3391c67a470bSPaulo Zanoni 3392c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr = I915_READ(DEIMR); 3393c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR); 3394c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR); 3395c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtier = I915_READ(GTIER); 3396c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR); 3397c67a470bSPaulo Zanoni 3398c67a470bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB); 3399c67a470bSPaulo Zanoni ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT); 3400c67a470bSPaulo Zanoni ilk_disable_gt_irq(dev_priv, 0xffffffff); 3401c67a470bSPaulo Zanoni snb_disable_pm_irq(dev_priv, 0xffffffff); 3402c67a470bSPaulo Zanoni 3403c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = true; 3404c67a470bSPaulo Zanoni 3405c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3406c67a470bSPaulo Zanoni } 3407c67a470bSPaulo Zanoni 3408c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */ 3409c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev) 3410c67a470bSPaulo Zanoni { 3411c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3412c67a470bSPaulo Zanoni unsigned long irqflags; 3413c67a470bSPaulo Zanoni uint32_t val, expected; 3414c67a470bSPaulo Zanoni 3415c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3416c67a470bSPaulo Zanoni 3417c67a470bSPaulo Zanoni val = I915_READ(DEIMR); 3418c67a470bSPaulo Zanoni expected = ~DE_PCH_EVENT_IVB; 3419c67a470bSPaulo Zanoni WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected); 3420c67a470bSPaulo Zanoni 3421c67a470bSPaulo Zanoni val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT; 3422c67a470bSPaulo Zanoni expected = ~SDE_HOTPLUG_MASK_CPT; 3423c67a470bSPaulo Zanoni WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n", 3424c67a470bSPaulo Zanoni val, expected); 3425c67a470bSPaulo Zanoni 3426c67a470bSPaulo Zanoni val = I915_READ(GTIMR); 3427c67a470bSPaulo Zanoni expected = 0xffffffff; 3428c67a470bSPaulo Zanoni WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected); 3429c67a470bSPaulo Zanoni 3430c67a470bSPaulo Zanoni val = I915_READ(GEN6_PMIMR); 3431c67a470bSPaulo Zanoni expected = 0xffffffff; 3432c67a470bSPaulo Zanoni WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val, 3433c67a470bSPaulo Zanoni expected); 3434c67a470bSPaulo Zanoni 3435c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = false; 3436c67a470bSPaulo Zanoni 3437c67a470bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr); 3438c67a470bSPaulo Zanoni ibx_enable_display_interrupt(dev_priv, 3439c67a470bSPaulo Zanoni ~dev_priv->pc8.regsave.sdeimr & 3440c67a470bSPaulo Zanoni ~SDE_HOTPLUG_MASK_CPT); 3441c67a470bSPaulo Zanoni ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr); 3442c67a470bSPaulo Zanoni snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr); 3443c67a470bSPaulo Zanoni I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier); 3444c67a470bSPaulo Zanoni 3445c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3446c67a470bSPaulo Zanoni } 3447