1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 1293488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 140e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 141e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 142e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 143e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 144e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 145e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 146e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 147e9e9848aSVille Syrjälä } while (0) 148e9e9848aSVille Syrjälä 149337ba017SPaulo Zanoni /* 150337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 151337ba017SPaulo Zanoni */ 1523488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 153f0f59a00SVille Syrjälä i915_reg_t reg) 154b51a2842SVille Syrjälä { 155b51a2842SVille Syrjälä u32 val = I915_READ(reg); 156b51a2842SVille Syrjälä 157b51a2842SVille Syrjälä if (val == 0) 158b51a2842SVille Syrjälä return; 159b51a2842SVille Syrjälä 160b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 161f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 162b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 163b51a2842SVille Syrjälä POSTING_READ(reg); 164b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 165b51a2842SVille Syrjälä POSTING_READ(reg); 166b51a2842SVille Syrjälä } 167337ba017SPaulo Zanoni 168e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 169e9e9848aSVille Syrjälä i915_reg_t reg) 170e9e9848aSVille Syrjälä { 171e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 172e9e9848aSVille Syrjälä 173e9e9848aSVille Syrjälä if (val == 0) 174e9e9848aSVille Syrjälä return; 175e9e9848aSVille Syrjälä 176e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 177e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 178e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 179e9e9848aSVille Syrjälä POSTING_READ16(reg); 180e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 181e9e9848aSVille Syrjälä POSTING_READ16(reg); 182e9e9848aSVille Syrjälä } 183e9e9848aSVille Syrjälä 18435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 1853488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 18635079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1877d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1887d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 18935079899SPaulo Zanoni } while (0) 19035079899SPaulo Zanoni 1913488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 1923488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 19335079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1947d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1957d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 19635079899SPaulo Zanoni } while (0) 19735079899SPaulo Zanoni 198e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 199e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 200e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 201e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 202e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 203e9e9848aSVille Syrjälä } while (0) 204e9e9848aSVille Syrjälä 205c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 20626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 207c9a9a268SImre Deak 2080706f17cSEgbert Eich /* For display hotplug interrupt */ 2090706f17cSEgbert Eich static inline void 2100706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 2110706f17cSEgbert Eich uint32_t mask, 2120706f17cSEgbert Eich uint32_t bits) 2130706f17cSEgbert Eich { 2140706f17cSEgbert Eich uint32_t val; 2150706f17cSEgbert Eich 21667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2170706f17cSEgbert Eich WARN_ON(bits & ~mask); 2180706f17cSEgbert Eich 2190706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2200706f17cSEgbert Eich val &= ~mask; 2210706f17cSEgbert Eich val |= bits; 2220706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2230706f17cSEgbert Eich } 2240706f17cSEgbert Eich 2250706f17cSEgbert Eich /** 2260706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2270706f17cSEgbert Eich * @dev_priv: driver private 2280706f17cSEgbert Eich * @mask: bits to update 2290706f17cSEgbert Eich * @bits: bits to enable 2300706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2310706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2320706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2330706f17cSEgbert Eich * function is usually not called from a context where the lock is 2340706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2350706f17cSEgbert Eich * version is also available. 2360706f17cSEgbert Eich */ 2370706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2380706f17cSEgbert Eich uint32_t mask, 2390706f17cSEgbert Eich uint32_t bits) 2400706f17cSEgbert Eich { 2410706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2420706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2430706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2440706f17cSEgbert Eich } 2450706f17cSEgbert Eich 246d9dc34f1SVille Syrjälä /** 247d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 248d9dc34f1SVille Syrjälä * @dev_priv: driver private 249d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 250d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 251d9dc34f1SVille Syrjälä */ 252fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 253d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 254d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 255036a4a7dSZhenyu Wang { 256d9dc34f1SVille Syrjälä uint32_t new_val; 257d9dc34f1SVille Syrjälä 25867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2594bc9d430SDaniel Vetter 260d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 261d9dc34f1SVille Syrjälä 2629df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 263c67a470bSPaulo Zanoni return; 264c67a470bSPaulo Zanoni 265d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 266d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 267d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 268d9dc34f1SVille Syrjälä 269d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 270d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2711ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2723143a2bfSChris Wilson POSTING_READ(DEIMR); 273036a4a7dSZhenyu Wang } 274036a4a7dSZhenyu Wang } 275036a4a7dSZhenyu Wang 27643eaea13SPaulo Zanoni /** 27743eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 27843eaea13SPaulo Zanoni * @dev_priv: driver private 27943eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 28043eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 28143eaea13SPaulo Zanoni */ 28243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 28343eaea13SPaulo Zanoni uint32_t interrupt_mask, 28443eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 28543eaea13SPaulo Zanoni { 28667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 28743eaea13SPaulo Zanoni 28815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 28915a17aaeSDaniel Vetter 2909df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 291c67a470bSPaulo Zanoni return; 292c67a470bSPaulo Zanoni 29343eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 29443eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 29543eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 29643eaea13SPaulo Zanoni } 29743eaea13SPaulo Zanoni 298480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 29943eaea13SPaulo Zanoni { 30043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 30131bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 30243eaea13SPaulo Zanoni } 30343eaea13SPaulo Zanoni 304480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 30543eaea13SPaulo Zanoni { 30643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 30743eaea13SPaulo Zanoni } 30843eaea13SPaulo Zanoni 309f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 310b900b949SImre Deak { 311bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 312b900b949SImre Deak } 313b900b949SImre Deak 314f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 315a72fbc3aSImre Deak { 316bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 317a72fbc3aSImre Deak } 318a72fbc3aSImre Deak 319f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 320b900b949SImre Deak { 321bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 322b900b949SImre Deak } 323b900b949SImre Deak 324edbfdb45SPaulo Zanoni /** 325edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 326edbfdb45SPaulo Zanoni * @dev_priv: driver private 327edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 328edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 329edbfdb45SPaulo Zanoni */ 330edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 331edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 332edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 333edbfdb45SPaulo Zanoni { 334605cd25bSPaulo Zanoni uint32_t new_val; 335edbfdb45SPaulo Zanoni 33615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 33715a17aaeSDaniel Vetter 33867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 339edbfdb45SPaulo Zanoni 340f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 341f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 342f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 343f52ecbcfSPaulo Zanoni 344f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 345f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 346f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 347a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 348edbfdb45SPaulo Zanoni } 349f52ecbcfSPaulo Zanoni } 350edbfdb45SPaulo Zanoni 351f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 352edbfdb45SPaulo Zanoni { 3539939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3549939fba2SImre Deak return; 3559939fba2SImre Deak 356edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 357edbfdb45SPaulo Zanoni } 358edbfdb45SPaulo Zanoni 359f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3609939fba2SImre Deak { 3619939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3629939fba2SImre Deak } 3639939fba2SImre Deak 364f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 365edbfdb45SPaulo Zanoni { 3669939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3679939fba2SImre Deak return; 3689939fba2SImre Deak 369f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 370f4e9af4fSAkash Goel } 371f4e9af4fSAkash Goel 3723814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 373f4e9af4fSAkash Goel { 374f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 375f4e9af4fSAkash Goel 37667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 377f4e9af4fSAkash Goel 378f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 379f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 380f4e9af4fSAkash Goel POSTING_READ(reg); 381f4e9af4fSAkash Goel } 382f4e9af4fSAkash Goel 3833814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 384f4e9af4fSAkash Goel { 38567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 386f4e9af4fSAkash Goel 387f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 388f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 389f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 390f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 391f4e9af4fSAkash Goel } 392f4e9af4fSAkash Goel 3933814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 394f4e9af4fSAkash Goel { 39567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 396f4e9af4fSAkash Goel 397f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 398f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 399f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 400f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 401edbfdb45SPaulo Zanoni } 402edbfdb45SPaulo Zanoni 403dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4043cc134e3SImre Deak { 4053cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 406f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 407096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 4083cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4093cc134e3SImre Deak } 4103cc134e3SImre Deak 41191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 412b900b949SImre Deak { 413f2a91d1aSChris Wilson if (READ_ONCE(dev_priv->rps.interrupts_enabled)) 414f2a91d1aSChris Wilson return; 415f2a91d1aSChris Wilson 416b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 417c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 418c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 419d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 420b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 42178e68d36SImre Deak 422b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 423b900b949SImre Deak } 424b900b949SImre Deak 42591d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 426b900b949SImre Deak { 427f2a91d1aSChris Wilson if (!READ_ONCE(dev_priv->rps.interrupts_enabled)) 428f2a91d1aSChris Wilson return; 429f2a91d1aSChris Wilson 430d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 431d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 4329939fba2SImre Deak 433b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4349939fba2SImre Deak 435f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 43658072ccbSImre Deak 43758072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 43891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 439c33d247dSChris Wilson 440c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 4413814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 442c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 443c33d247dSChris Wilson * state of the worker can be discarded. 444c33d247dSChris Wilson */ 445c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 446c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 447b900b949SImre Deak } 448b900b949SImre Deak 44926705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 45026705e20SSagar Arun Kamble { 45126705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 45226705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 45326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 45426705e20SSagar Arun Kamble } 45526705e20SSagar Arun Kamble 45626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 45726705e20SSagar Arun Kamble { 45826705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 45926705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 46026705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 46126705e20SSagar Arun Kamble dev_priv->pm_guc_events); 46226705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 46326705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 46426705e20SSagar Arun Kamble } 46526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 46626705e20SSagar Arun Kamble } 46726705e20SSagar Arun Kamble 46826705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 46926705e20SSagar Arun Kamble { 47026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 47126705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 47226705e20SSagar Arun Kamble 47326705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 47426705e20SSagar Arun Kamble 47526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 47626705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 47726705e20SSagar Arun Kamble 47826705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 47926705e20SSagar Arun Kamble } 48026705e20SSagar Arun Kamble 4810961021aSBen Widawsky /** 4823a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4833a3b3c7dSVille Syrjälä * @dev_priv: driver private 4843a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4853a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4863a3b3c7dSVille Syrjälä */ 4873a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4883a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4893a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4903a3b3c7dSVille Syrjälä { 4913a3b3c7dSVille Syrjälä uint32_t new_val; 4923a3b3c7dSVille Syrjälä uint32_t old_val; 4933a3b3c7dSVille Syrjälä 49467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4953a3b3c7dSVille Syrjälä 4963a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4973a3b3c7dSVille Syrjälä 4983a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4993a3b3c7dSVille Syrjälä return; 5003a3b3c7dSVille Syrjälä 5013a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5023a3b3c7dSVille Syrjälä 5033a3b3c7dSVille Syrjälä new_val = old_val; 5043a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5053a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5063a3b3c7dSVille Syrjälä 5073a3b3c7dSVille Syrjälä if (new_val != old_val) { 5083a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 5093a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 5103a3b3c7dSVille Syrjälä } 5113a3b3c7dSVille Syrjälä } 5123a3b3c7dSVille Syrjälä 5133a3b3c7dSVille Syrjälä /** 514013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 515013d3752SVille Syrjälä * @dev_priv: driver private 516013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 517013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 518013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 519013d3752SVille Syrjälä */ 520013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 521013d3752SVille Syrjälä enum pipe pipe, 522013d3752SVille Syrjälä uint32_t interrupt_mask, 523013d3752SVille Syrjälä uint32_t enabled_irq_mask) 524013d3752SVille Syrjälä { 525013d3752SVille Syrjälä uint32_t new_val; 526013d3752SVille Syrjälä 52767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 528013d3752SVille Syrjälä 529013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 530013d3752SVille Syrjälä 531013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 532013d3752SVille Syrjälä return; 533013d3752SVille Syrjälä 534013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 535013d3752SVille Syrjälä new_val &= ~interrupt_mask; 536013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 537013d3752SVille Syrjälä 538013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 539013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 540013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 541013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 542013d3752SVille Syrjälä } 543013d3752SVille Syrjälä } 544013d3752SVille Syrjälä 545013d3752SVille Syrjälä /** 546fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 547fee884edSDaniel Vetter * @dev_priv: driver private 548fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 549fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 550fee884edSDaniel Vetter */ 55147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 552fee884edSDaniel Vetter uint32_t interrupt_mask, 553fee884edSDaniel Vetter uint32_t enabled_irq_mask) 554fee884edSDaniel Vetter { 555fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 556fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 557fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 558fee884edSDaniel Vetter 55915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 56015a17aaeSDaniel Vetter 56167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 562fee884edSDaniel Vetter 5639df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 564c67a470bSPaulo Zanoni return; 565c67a470bSPaulo Zanoni 566fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 567fee884edSDaniel Vetter POSTING_READ(SDEIMR); 568fee884edSDaniel Vetter } 5698664281bSPaulo Zanoni 5706b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 5716b12ca56SVille Syrjälä enum pipe pipe) 5727c463586SKeith Packard { 5736b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 57410c59c51SImre Deak u32 enable_mask = status_mask << 16; 57510c59c51SImre Deak 5766b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 5776b12ca56SVille Syrjälä 5786b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 5796b12ca56SVille Syrjälä goto out; 5806b12ca56SVille Syrjälä 58110c59c51SImre Deak /* 582724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 583724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 58410c59c51SImre Deak */ 58510c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 58610c59c51SImre Deak return 0; 587724a6905SVille Syrjälä /* 588724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 589724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 590724a6905SVille Syrjälä */ 591724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 592724a6905SVille Syrjälä return 0; 59310c59c51SImre Deak 59410c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 59510c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 59610c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 59710c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 59810c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 59910c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 60010c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 60110c59c51SImre Deak 6026b12ca56SVille Syrjälä out: 6036b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6046b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6056b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6066b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 6076b12ca56SVille Syrjälä 60810c59c51SImre Deak return enable_mask; 60910c59c51SImre Deak } 61010c59c51SImre Deak 6116b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 6126b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 613755e9019SImre Deak { 6146b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 615755e9019SImre Deak u32 enable_mask; 616755e9019SImre Deak 6176b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6186b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6196b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6206b12ca56SVille Syrjälä 6216b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6226b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 6236b12ca56SVille Syrjälä 6246b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 6256b12ca56SVille Syrjälä return; 6266b12ca56SVille Syrjälä 6276b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 6286b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 6296b12ca56SVille Syrjälä 6306b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 6316b12ca56SVille Syrjälä POSTING_READ(reg); 632755e9019SImre Deak } 633755e9019SImre Deak 6346b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 6356b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 636755e9019SImre Deak { 6376b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 638755e9019SImre Deak u32 enable_mask; 639755e9019SImre Deak 6406b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6416b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6426b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6436b12ca56SVille Syrjälä 6446b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6456b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 6466b12ca56SVille Syrjälä 6476b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 6486b12ca56SVille Syrjälä return; 6496b12ca56SVille Syrjälä 6506b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 6516b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 6526b12ca56SVille Syrjälä 6536b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 6546b12ca56SVille Syrjälä POSTING_READ(reg); 655755e9019SImre Deak } 656755e9019SImre Deak 657c0e09200SDave Airlie /** 658f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 65914bb2c11STvrtko Ursulin * @dev_priv: i915 device private 66001c66889SZhao Yakui */ 66191d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 66201c66889SZhao Yakui { 66391d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 664f49e38ddSJani Nikula return; 665f49e38ddSJani Nikula 66613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 66701c66889SZhao Yakui 668755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 66991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6703b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 671755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6721ec14ad3SChris Wilson 67313321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 67401c66889SZhao Yakui } 67501c66889SZhao Yakui 676f75f3746SVille Syrjälä /* 677f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 678f75f3746SVille Syrjälä * around the vertical blanking period. 679f75f3746SVille Syrjälä * 680f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 681f75f3746SVille Syrjälä * vblank_start >= 3 682f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 683f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 684f75f3746SVille Syrjälä * vtotal = vblank_start + 3 685f75f3746SVille Syrjälä * 686f75f3746SVille Syrjälä * start of vblank: 687f75f3746SVille Syrjälä * latch double buffered registers 688f75f3746SVille Syrjälä * increment frame counter (ctg+) 689f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 690f75f3746SVille Syrjälä * | 691f75f3746SVille Syrjälä * | frame start: 692f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 693f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 694f75f3746SVille Syrjälä * | | 695f75f3746SVille Syrjälä * | | start of vsync: 696f75f3746SVille Syrjälä * | | generate vsync interrupt 697f75f3746SVille Syrjälä * | | | 698f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 699f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 700f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 701f75f3746SVille Syrjälä * | | <----vs-----> | 702f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 703f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 704f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 705f75f3746SVille Syrjälä * | | | 706f75f3746SVille Syrjälä * last visible pixel first visible pixel 707f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 708f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 709f75f3746SVille Syrjälä * 710f75f3746SVille Syrjälä * x = horizontal active 711f75f3746SVille Syrjälä * _ = horizontal blanking 712f75f3746SVille Syrjälä * hs = horizontal sync 713f75f3746SVille Syrjälä * va = vertical active 714f75f3746SVille Syrjälä * vb = vertical blanking 715f75f3746SVille Syrjälä * vs = vertical sync 716f75f3746SVille Syrjälä * vbs = vblank_start (number) 717f75f3746SVille Syrjälä * 718f75f3746SVille Syrjälä * Summary: 719f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 720f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 721f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 722f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 723f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 724f75f3746SVille Syrjälä */ 725f75f3746SVille Syrjälä 72642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 72742f52ef8SKeith Packard * we use as a pipe index 72842f52ef8SKeith Packard */ 72988e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7300a3e67a4SJesse Barnes { 731fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 732f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7330b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 7345caa0feaSDaniel Vetter const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode; 735694e409dSVille Syrjälä unsigned long irqflags; 736391f75e2SVille Syrjälä 7370b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7380b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7390b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7400b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7410b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 742391f75e2SVille Syrjälä 7430b2a8e09SVille Syrjälä /* Convert to pixel count */ 7440b2a8e09SVille Syrjälä vbl_start *= htotal; 7450b2a8e09SVille Syrjälä 7460b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7470b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7480b2a8e09SVille Syrjälä 7499db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7509db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7515eddb70bSChris Wilson 752694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 753694e409dSVille Syrjälä 7540a3e67a4SJesse Barnes /* 7550a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7560a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7570a3e67a4SJesse Barnes * register. 7580a3e67a4SJesse Barnes */ 7590a3e67a4SJesse Barnes do { 760694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 761694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 762694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 7630a3e67a4SJesse Barnes } while (high1 != high2); 7640a3e67a4SJesse Barnes 765694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 766694e409dSVille Syrjälä 7675eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 768391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7695eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 770391f75e2SVille Syrjälä 771391f75e2SVille Syrjälä /* 772391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 773391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 774391f75e2SVille Syrjälä * counter against vblank start. 775391f75e2SVille Syrjälä */ 776edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7770a3e67a4SJesse Barnes } 7780a3e67a4SJesse Barnes 779974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7809880b7a5SJesse Barnes { 781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7829880b7a5SJesse Barnes 783649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7849880b7a5SJesse Barnes } 7859880b7a5SJesse Barnes 786aec0246fSUma Shankar /* 787aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 788aec0246fSUma Shankar * scanline register will not work to get the scanline, 789aec0246fSUma Shankar * since the timings are driven from the PORT or issues 790aec0246fSUma Shankar * with scanline register updates. 791aec0246fSUma Shankar * This function will use Framestamp and current 792aec0246fSUma Shankar * timestamp registers to calculate the scanline. 793aec0246fSUma Shankar */ 794aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 795aec0246fSUma Shankar { 796aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 797aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 798aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 799aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 800aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 801aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 802aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 803aec0246fSUma Shankar u32 clock = mode->crtc_clock; 804aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 805aec0246fSUma Shankar 806aec0246fSUma Shankar /* 807aec0246fSUma Shankar * To avoid the race condition where we might cross into the 808aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 809aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 810aec0246fSUma Shankar * during the same frame. 811aec0246fSUma Shankar */ 812aec0246fSUma Shankar do { 813aec0246fSUma Shankar /* 814aec0246fSUma Shankar * This field provides read back of the display 815aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 816aec0246fSUma Shankar * is sampled at every start of vertical blank. 817aec0246fSUma Shankar */ 818aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 819aec0246fSUma Shankar 820aec0246fSUma Shankar /* 821aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 822aec0246fSUma Shankar * time stamp value. 823aec0246fSUma Shankar */ 824aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 825aec0246fSUma Shankar 826aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 827aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 828aec0246fSUma Shankar 829aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 830aec0246fSUma Shankar clock), 1000 * htotal); 831aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 832aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 833aec0246fSUma Shankar 834aec0246fSUma Shankar return scanline; 835aec0246fSUma Shankar } 836aec0246fSUma Shankar 83775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 838a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 839a225f079SVille Syrjälä { 840a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 841fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8425caa0feaSDaniel Vetter const struct drm_display_mode *mode; 8435caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 844a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 84580715b2fSVille Syrjälä int position, vtotal; 846a225f079SVille Syrjälä 84772259536SVille Syrjälä if (!crtc->active) 84872259536SVille Syrjälä return -1; 84972259536SVille Syrjälä 8505caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 8515caa0feaSDaniel Vetter mode = &vblank->hwmode; 8525caa0feaSDaniel Vetter 853aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 854aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 855aec0246fSUma Shankar 85680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 857a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 858a225f079SVille Syrjälä vtotal /= 2; 859a225f079SVille Syrjälä 86091d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 86175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 862a225f079SVille Syrjälä else 86375aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 864a225f079SVille Syrjälä 865a225f079SVille Syrjälä /* 86641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 86741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 86841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 86941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 87041b578fbSJesse Barnes * 87141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 87241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 87341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 87441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 87541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 87641b578fbSJesse Barnes */ 87791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 87841b578fbSJesse Barnes int i, temp; 87941b578fbSJesse Barnes 88041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 88141b578fbSJesse Barnes udelay(1); 882707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 88341b578fbSJesse Barnes if (temp != position) { 88441b578fbSJesse Barnes position = temp; 88541b578fbSJesse Barnes break; 88641b578fbSJesse Barnes } 88741b578fbSJesse Barnes } 88841b578fbSJesse Barnes } 88941b578fbSJesse Barnes 89041b578fbSJesse Barnes /* 89180715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 89280715b2fSVille Syrjälä * scanline_offset adjustment. 893a225f079SVille Syrjälä */ 89480715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 895a225f079SVille Syrjälä } 896a225f079SVille Syrjälä 8971bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 8981bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 8993bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 9003bb403bfSVille Syrjälä const struct drm_display_mode *mode) 9010af7e4dfSMario Kleiner { 902fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 90398187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 90498187836SVille Syrjälä pipe); 9053aa18df8SVille Syrjälä int position; 90678e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 907ad3543edSMario Kleiner unsigned long irqflags; 9080af7e4dfSMario Kleiner 909fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 9100af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 9119db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 9121bf6ad62SDaniel Vetter return false; 9130af7e4dfSMario Kleiner } 9140af7e4dfSMario Kleiner 915c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 91678e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 917c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 918c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 919c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 9200af7e4dfSMario Kleiner 921d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 922d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 923d31faf65SVille Syrjälä vbl_end /= 2; 924d31faf65SVille Syrjälä vtotal /= 2; 925d31faf65SVille Syrjälä } 926d31faf65SVille Syrjälä 927ad3543edSMario Kleiner /* 928ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 929ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 930ad3543edSMario Kleiner * following code must not block on uncore.lock. 931ad3543edSMario Kleiner */ 932ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 933ad3543edSMario Kleiner 934ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 935ad3543edSMario Kleiner 936ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 937ad3543edSMario Kleiner if (stime) 938ad3543edSMario Kleiner *stime = ktime_get(); 939ad3543edSMario Kleiner 94091d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9410af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9420af7e4dfSMario Kleiner * scanout position from Display scan line register. 9430af7e4dfSMario Kleiner */ 944a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 9450af7e4dfSMario Kleiner } else { 9460af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9470af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9480af7e4dfSMario Kleiner * scanout position. 9490af7e4dfSMario Kleiner */ 95075aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 9510af7e4dfSMario Kleiner 9523aa18df8SVille Syrjälä /* convert to pixel counts */ 9533aa18df8SVille Syrjälä vbl_start *= htotal; 9543aa18df8SVille Syrjälä vbl_end *= htotal; 9553aa18df8SVille Syrjälä vtotal *= htotal; 95678e8fc6bSVille Syrjälä 95778e8fc6bSVille Syrjälä /* 9587e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9597e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9607e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9617e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9627e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9637e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9647e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9657e78f1cbSVille Syrjälä */ 9667e78f1cbSVille Syrjälä if (position >= vtotal) 9677e78f1cbSVille Syrjälä position = vtotal - 1; 9687e78f1cbSVille Syrjälä 9697e78f1cbSVille Syrjälä /* 97078e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 97178e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 97278e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 97378e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 97478e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 97578e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 97678e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 97778e8fc6bSVille Syrjälä */ 97878e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9793aa18df8SVille Syrjälä } 9803aa18df8SVille Syrjälä 981ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 982ad3543edSMario Kleiner if (etime) 983ad3543edSMario Kleiner *etime = ktime_get(); 984ad3543edSMario Kleiner 985ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 986ad3543edSMario Kleiner 987ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 988ad3543edSMario Kleiner 9893aa18df8SVille Syrjälä /* 9903aa18df8SVille Syrjälä * While in vblank, position will be negative 9913aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9923aa18df8SVille Syrjälä * vblank, position will be positive counting 9933aa18df8SVille Syrjälä * up since vbl_end. 9943aa18df8SVille Syrjälä */ 9953aa18df8SVille Syrjälä if (position >= vbl_start) 9963aa18df8SVille Syrjälä position -= vbl_end; 9973aa18df8SVille Syrjälä else 9983aa18df8SVille Syrjälä position += vtotal - vbl_end; 9993aa18df8SVille Syrjälä 100091d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10013aa18df8SVille Syrjälä *vpos = position; 10023aa18df8SVille Syrjälä *hpos = 0; 10033aa18df8SVille Syrjälä } else { 10040af7e4dfSMario Kleiner *vpos = position / htotal; 10050af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10060af7e4dfSMario Kleiner } 10070af7e4dfSMario Kleiner 10081bf6ad62SDaniel Vetter return true; 10090af7e4dfSMario Kleiner } 10100af7e4dfSMario Kleiner 1011a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1012a225f079SVille Syrjälä { 1013fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1014a225f079SVille Syrjälä unsigned long irqflags; 1015a225f079SVille Syrjälä int position; 1016a225f079SVille Syrjälä 1017a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1018a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1019a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1020a225f079SVille Syrjälä 1021a225f079SVille Syrjälä return position; 1022a225f079SVille Syrjälä } 1023a225f079SVille Syrjälä 102491d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1025f97108d1SJesse Barnes { 1026b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10279270388eSDaniel Vetter u8 new_delay; 10289270388eSDaniel Vetter 1029d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1030f97108d1SJesse Barnes 103173edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 103273edd18fSDaniel Vetter 103320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10349270388eSDaniel Vetter 10357648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1036b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1037b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1038f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1039f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1040f97108d1SJesse Barnes 1041f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1042b5b72e89SMatthew Garrett if (busy_up > max_avg) { 104320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 104420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 104520e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 104620e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1047b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 104820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 104920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 105020e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 105120e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1052f97108d1SJesse Barnes } 1053f97108d1SJesse Barnes 105491d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 105520e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1056f97108d1SJesse Barnes 1057d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10589270388eSDaniel Vetter 1059f97108d1SJesse Barnes return; 1060f97108d1SJesse Barnes } 1061f97108d1SJesse Barnes 10620bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1063549f7365SChris Wilson { 106456299fb7SChris Wilson struct drm_i915_gem_request *rq = NULL; 106556299fb7SChris Wilson struct intel_wait *wait; 1066dffabc8fSTvrtko Ursulin 10672246bea6SChris Wilson atomic_inc(&engine->irq_count); 1068538b257dSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted); 106956299fb7SChris Wilson 107061d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 107161d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 107256299fb7SChris Wilson if (wait) { 107317b51ad8SChris Wilson bool wakeup = engine->irq_seqno_barrier; 107417b51ad8SChris Wilson 107556299fb7SChris Wilson /* We use a callback from the dma-fence to submit 107656299fb7SChris Wilson * requests after waiting on our own requests. To 107756299fb7SChris Wilson * ensure minimum delay in queuing the next request to 107856299fb7SChris Wilson * hardware, signal the fence now rather than wait for 107956299fb7SChris Wilson * the signaler to be woken up. We still wake up the 108056299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 108156299fb7SChris Wilson * issues (we may receive the interrupt before the 108256299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 108356299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 108456299fb7SChris Wilson * and many waiters. 108556299fb7SChris Wilson */ 108656299fb7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(engine), 108717b51ad8SChris Wilson wait->seqno)) { 1088de4d2106SChris Wilson struct drm_i915_gem_request *waiter = wait->request; 1089de4d2106SChris Wilson 109017b51ad8SChris Wilson wakeup = true; 109117b51ad8SChris Wilson if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, 1092de4d2106SChris Wilson &waiter->fence.flags) && 1093de4d2106SChris Wilson intel_wait_check_request(wait, waiter)) 1094de4d2106SChris Wilson rq = i915_gem_request_get(waiter); 109517b51ad8SChris Wilson } 109656299fb7SChris Wilson 109717b51ad8SChris Wilson if (wakeup) 109856299fb7SChris Wilson wake_up_process(wait->tsk); 109967b807a8SChris Wilson } else { 110067b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 110156299fb7SChris Wilson } 110261d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 110356299fb7SChris Wilson 110424754d75SChris Wilson if (rq) { 110556299fb7SChris Wilson dma_fence_signal(&rq->fence); 110624754d75SChris Wilson i915_gem_request_put(rq); 110724754d75SChris Wilson } 110856299fb7SChris Wilson 110956299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1110549f7365SChris Wilson } 1111549f7365SChris Wilson 111243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 111343cf3bf0SChris Wilson struct intel_rps_ei *ei) 111431685c25SDeepak S { 1115679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 111643cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 111743cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 111831685c25SDeepak S } 111931685c25SDeepak S 112043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 112143cf3bf0SChris Wilson { 1122e0e8c7cbSChris Wilson memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei)); 112343cf3bf0SChris Wilson } 112443cf3bf0SChris Wilson 112543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 112643cf3bf0SChris Wilson { 1127e0e8c7cbSChris Wilson const struct intel_rps_ei *prev = &dev_priv->rps.ei; 112843cf3bf0SChris Wilson struct intel_rps_ei now; 112943cf3bf0SChris Wilson u32 events = 0; 113043cf3bf0SChris Wilson 1131e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 113243cf3bf0SChris Wilson return 0; 113343cf3bf0SChris Wilson 113443cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 113531685c25SDeepak S 1136679cb6c1SMika Kuoppala if (prev->ktime) { 1137e0e8c7cbSChris Wilson u64 time, c0; 1138569884e3SChris Wilson u32 render, media; 1139e0e8c7cbSChris Wilson 1140679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 11418f68d591SChris Wilson 1142e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1143e0e8c7cbSChris Wilson 1144e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1145e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1146e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1147e0e8c7cbSChris Wilson * into our activity counter. 1148e0e8c7cbSChris Wilson */ 1149569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1150569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1151569884e3SChris Wilson c0 = max(render, media); 11526b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1153e0e8c7cbSChris Wilson 1154e0e8c7cbSChris Wilson if (c0 > time * dev_priv->rps.up_threshold) 1155e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1156e0e8c7cbSChris Wilson else if (c0 < time * dev_priv->rps.down_threshold) 1157e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 115831685c25SDeepak S } 115931685c25SDeepak S 1160e0e8c7cbSChris Wilson dev_priv->rps.ei = now; 116143cf3bf0SChris Wilson return events; 116231685c25SDeepak S } 116331685c25SDeepak S 11644912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11653b8d8d91SJesse Barnes { 11662d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11672d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 11687c0a16adSChris Wilson bool client_boost = false; 11698d3afd7dSChris Wilson int new_delay, adj, min, max; 11707c0a16adSChris Wilson u32 pm_iir = 0; 11713b8d8d91SJesse Barnes 117259cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 11737c0a16adSChris Wilson if (dev_priv->rps.interrupts_enabled) { 11747c0a16adSChris Wilson pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir); 11757b92c1bdSChris Wilson client_boost = atomic_read(&dev_priv->rps.num_waiters); 1176d4d70aa5SImre Deak } 117759cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11784912d041SBen Widawsky 117960611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1180a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 11818d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11827c0a16adSChris Wilson goto out; 11833b8d8d91SJesse Barnes 11844fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11857b9e0ae6SChris Wilson 118643cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 118743cf3bf0SChris Wilson 1188dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1189edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11908d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11918d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 11927b92c1bdSChris Wilson if (client_boost) 119329ecd78dSChris Wilson max = dev_priv->rps.max_freq; 119429ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 119529ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11968d3afd7dSChris Wilson adj = 0; 11978d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1198dd75fdc8SChris Wilson if (adj > 0) 1199dd75fdc8SChris Wilson adj *= 2; 1200edcf284bSChris Wilson else /* CHV needs even encode values */ 1201edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 12027e79a683SSagar Arun Kamble 12037e79a683SSagar Arun Kamble if (new_delay >= dev_priv->rps.max_freq_softlimit) 12047e79a683SSagar Arun Kamble adj = 0; 12057b92c1bdSChris Wilson } else if (client_boost) { 1206f5a4c67dSChris Wilson adj = 0; 1207dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1208b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1209b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 121017136d54SChris Wilson else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 1211b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1212dd75fdc8SChris Wilson adj = 0; 1213dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1214dd75fdc8SChris Wilson if (adj < 0) 1215dd75fdc8SChris Wilson adj *= 2; 1216edcf284bSChris Wilson else /* CHV needs even encode values */ 1217edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 12187e79a683SSagar Arun Kamble 12197e79a683SSagar Arun Kamble if (new_delay <= dev_priv->rps.min_freq_softlimit) 12207e79a683SSagar Arun Kamble adj = 0; 1221dd75fdc8SChris Wilson } else { /* unknown event */ 1222edcf284bSChris Wilson adj = 0; 1223dd75fdc8SChris Wilson } 12243b8d8d91SJesse Barnes 1225edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1226edcf284bSChris Wilson 122779249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 122879249636SBen Widawsky * interrupt 122979249636SBen Widawsky */ 1230edcf284bSChris Wilson new_delay += adj; 12318d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 123227544369SDeepak S 12339fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12349fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 12359fcee2f7SChris Wilson dev_priv->rps.last_adj = 0; 12369fcee2f7SChris Wilson } 12373b8d8d91SJesse Barnes 12384fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12397c0a16adSChris Wilson 12407c0a16adSChris Wilson out: 12417c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 12427c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 12437c0a16adSChris Wilson if (dev_priv->rps.interrupts_enabled) 12447c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 12457c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 12463b8d8d91SJesse Barnes } 12473b8d8d91SJesse Barnes 1248e3689190SBen Widawsky 1249e3689190SBen Widawsky /** 1250e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1251e3689190SBen Widawsky * occurred. 1252e3689190SBen Widawsky * @work: workqueue struct 1253e3689190SBen Widawsky * 1254e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1255e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1256e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1257e3689190SBen Widawsky */ 1258e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1259e3689190SBen Widawsky { 12602d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1261cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1262e3689190SBen Widawsky u32 error_status, row, bank, subbank; 126335a85ac6SBen Widawsky char *parity_event[6]; 1264e3689190SBen Widawsky uint32_t misccpctl; 126535a85ac6SBen Widawsky uint8_t slice = 0; 1266e3689190SBen Widawsky 1267e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1268e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1269e3689190SBen Widawsky * any time we access those registers. 1270e3689190SBen Widawsky */ 127191c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1272e3689190SBen Widawsky 127335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 127435a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 127535a85ac6SBen Widawsky goto out; 127635a85ac6SBen Widawsky 1277e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1278e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1279e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1280e3689190SBen Widawsky 128135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1282f0f59a00SVille Syrjälä i915_reg_t reg; 128335a85ac6SBen Widawsky 128435a85ac6SBen Widawsky slice--; 12852d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 128635a85ac6SBen Widawsky break; 128735a85ac6SBen Widawsky 128835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 128935a85ac6SBen Widawsky 12906fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 129135a85ac6SBen Widawsky 129235a85ac6SBen Widawsky error_status = I915_READ(reg); 1293e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1294e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1295e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1296e3689190SBen Widawsky 129735a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 129835a85ac6SBen Widawsky POSTING_READ(reg); 1299e3689190SBen Widawsky 1300cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1301e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1302e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1303e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 130435a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 130535a85ac6SBen Widawsky parity_event[5] = NULL; 1306e3689190SBen Widawsky 130791c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1308e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1309e3689190SBen Widawsky 131035a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 131135a85ac6SBen Widawsky slice, row, bank, subbank); 1312e3689190SBen Widawsky 131335a85ac6SBen Widawsky kfree(parity_event[4]); 1314e3689190SBen Widawsky kfree(parity_event[3]); 1315e3689190SBen Widawsky kfree(parity_event[2]); 1316e3689190SBen Widawsky kfree(parity_event[1]); 1317e3689190SBen Widawsky } 1318e3689190SBen Widawsky 131935a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 132035a85ac6SBen Widawsky 132135a85ac6SBen Widawsky out: 132235a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13234cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 13242d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 13254cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 132635a85ac6SBen Widawsky 132791c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 132835a85ac6SBen Widawsky } 132935a85ac6SBen Widawsky 1330261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1331261e40b8SVille Syrjälä u32 iir) 1332e3689190SBen Widawsky { 1333261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1334e3689190SBen Widawsky return; 1335e3689190SBen Widawsky 1336d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1337261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1338d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1339e3689190SBen Widawsky 1340261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 134135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 134235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 134335a85ac6SBen Widawsky 134435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 134535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 134635a85ac6SBen Widawsky 1347a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1348e3689190SBen Widawsky } 1349e3689190SBen Widawsky 1350261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1351f1af8fc1SPaulo Zanoni u32 gt_iir) 1352f1af8fc1SPaulo Zanoni { 1353f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13543b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1355f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13563b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1357f1af8fc1SPaulo Zanoni } 1358f1af8fc1SPaulo Zanoni 1359261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1360e7b4c6b1SDaniel Vetter u32 gt_iir) 1361e7b4c6b1SDaniel Vetter { 1362f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13633b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1364cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13653b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1366cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13673b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1368e7b4c6b1SDaniel Vetter 1369cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1370cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1371aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1372aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1373e3689190SBen Widawsky 1374261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1375261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1376e7b4c6b1SDaniel Vetter } 1377e7b4c6b1SDaniel Vetter 13785d3d69d5SChris Wilson static void 13790bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1380fbcc1a0cSNick Hoath { 1381b620e870SMika Kuoppala struct intel_engine_execlists * const execlists = &engine->execlists; 138231de7350SChris Wilson bool tasklet = false; 1383f747026cSChris Wilson 1384f747026cSChris Wilson if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) { 1385955a4b89SChris Wilson __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); 138631de7350SChris Wilson tasklet = true; 1387f747026cSChris Wilson } 138831de7350SChris Wilson 138931de7350SChris Wilson if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) { 139031de7350SChris Wilson notify_ring(engine); 13914f044a88SMichal Wajdeczko tasklet |= i915_modparams.enable_guc_submission; 139231de7350SChris Wilson } 139331de7350SChris Wilson 139431de7350SChris Wilson if (tasklet) 1395b620e870SMika Kuoppala tasklet_hi_schedule(&execlists->irq_tasklet); 1396fbcc1a0cSNick Hoath } 1397fbcc1a0cSNick Hoath 1398e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1399e30e251aSVille Syrjälä u32 master_ctl, 1400e30e251aSVille Syrjälä u32 gt_iir[4]) 1401abd58f01SBen Widawsky { 1402abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1403abd58f01SBen Widawsky 1404abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1405e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1406e30e251aSVille Syrjälä if (gt_iir[0]) { 1407e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1408abd58f01SBen Widawsky ret = IRQ_HANDLED; 1409abd58f01SBen Widawsky } else 1410abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1411abd58f01SBen Widawsky } 1412abd58f01SBen Widawsky 141385f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1414e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1415e30e251aSVille Syrjälä if (gt_iir[1]) { 1416e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1417abd58f01SBen Widawsky ret = IRQ_HANDLED; 1418abd58f01SBen Widawsky } else 1419abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1420abd58f01SBen Widawsky } 1421abd58f01SBen Widawsky 142274cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1423e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1424e30e251aSVille Syrjälä if (gt_iir[3]) { 1425e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 142674cdb337SChris Wilson ret = IRQ_HANDLED; 142774cdb337SChris Wilson } else 142874cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 142974cdb337SChris Wilson } 143074cdb337SChris Wilson 143126705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 1432e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 143326705e20SSagar Arun Kamble if (gt_iir[2] & (dev_priv->pm_rps_events | 143426705e20SSagar Arun Kamble dev_priv->pm_guc_events)) { 1435cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 143626705e20SSagar Arun Kamble gt_iir[2] & (dev_priv->pm_rps_events | 143726705e20SSagar Arun Kamble dev_priv->pm_guc_events)); 143838cc46d7SOscar Mateo ret = IRQ_HANDLED; 14390961021aSBen Widawsky } else 14400961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14410961021aSBen Widawsky } 14420961021aSBen Widawsky 1443abd58f01SBen Widawsky return ret; 1444abd58f01SBen Widawsky } 1445abd58f01SBen Widawsky 1446e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1447e30e251aSVille Syrjälä u32 gt_iir[4]) 1448e30e251aSVille Syrjälä { 1449e30e251aSVille Syrjälä if (gt_iir[0]) { 14503b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[RCS], 1451e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14523b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[BCS], 1453e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1454e30e251aSVille Syrjälä } 1455e30e251aSVille Syrjälä 1456e30e251aSVille Syrjälä if (gt_iir[1]) { 14573b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS], 1458e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14593b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS2], 1460e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1461e30e251aSVille Syrjälä } 1462e30e251aSVille Syrjälä 1463e30e251aSVille Syrjälä if (gt_iir[3]) 14643b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VECS], 1465e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1466e30e251aSVille Syrjälä 1467e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1468e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 146926705e20SSagar Arun Kamble 147026705e20SSagar Arun Kamble if (gt_iir[2] & dev_priv->pm_guc_events) 147126705e20SSagar Arun Kamble gen9_guc_irq_handler(dev_priv, gt_iir[2]); 1472e30e251aSVille Syrjälä } 1473e30e251aSVille Syrjälä 147463c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 147563c88d22SImre Deak { 147663c88d22SImre Deak switch (port) { 147763c88d22SImre Deak case PORT_A: 1478195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 147963c88d22SImre Deak case PORT_B: 148063c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 148163c88d22SImre Deak case PORT_C: 148263c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 148363c88d22SImre Deak default: 148463c88d22SImre Deak return false; 148563c88d22SImre Deak } 148663c88d22SImre Deak } 148763c88d22SImre Deak 14886dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14896dbf30ceSVille Syrjälä { 14906dbf30ceSVille Syrjälä switch (port) { 14916dbf30ceSVille Syrjälä case PORT_E: 14926dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14936dbf30ceSVille Syrjälä default: 14946dbf30ceSVille Syrjälä return false; 14956dbf30ceSVille Syrjälä } 14966dbf30ceSVille Syrjälä } 14976dbf30ceSVille Syrjälä 149874c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 149974c0b395SVille Syrjälä { 150074c0b395SVille Syrjälä switch (port) { 150174c0b395SVille Syrjälä case PORT_A: 150274c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 150374c0b395SVille Syrjälä case PORT_B: 150474c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 150574c0b395SVille Syrjälä case PORT_C: 150674c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 150774c0b395SVille Syrjälä case PORT_D: 150874c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 150974c0b395SVille Syrjälä default: 151074c0b395SVille Syrjälä return false; 151174c0b395SVille Syrjälä } 151274c0b395SVille Syrjälä } 151374c0b395SVille Syrjälä 1514e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1515e4ce95aaSVille Syrjälä { 1516e4ce95aaSVille Syrjälä switch (port) { 1517e4ce95aaSVille Syrjälä case PORT_A: 1518e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1519e4ce95aaSVille Syrjälä default: 1520e4ce95aaSVille Syrjälä return false; 1521e4ce95aaSVille Syrjälä } 1522e4ce95aaSVille Syrjälä } 1523e4ce95aaSVille Syrjälä 1524676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 152513cf5504SDave Airlie { 152613cf5504SDave Airlie switch (port) { 152713cf5504SDave Airlie case PORT_B: 1528676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 152913cf5504SDave Airlie case PORT_C: 1530676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 153113cf5504SDave Airlie case PORT_D: 1532676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1533676574dfSJani Nikula default: 1534676574dfSJani Nikula return false; 153513cf5504SDave Airlie } 153613cf5504SDave Airlie } 153713cf5504SDave Airlie 1538676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 153913cf5504SDave Airlie { 154013cf5504SDave Airlie switch (port) { 154113cf5504SDave Airlie case PORT_B: 1542676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 154313cf5504SDave Airlie case PORT_C: 1544676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 154513cf5504SDave Airlie case PORT_D: 1546676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1547676574dfSJani Nikula default: 1548676574dfSJani Nikula return false; 154913cf5504SDave Airlie } 155013cf5504SDave Airlie } 155113cf5504SDave Airlie 155242db67d6SVille Syrjälä /* 155342db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 155442db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 155542db67d6SVille Syrjälä * hotplug detection results from several registers. 155642db67d6SVille Syrjälä * 155742db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 155842db67d6SVille Syrjälä */ 1559fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 15608c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1561fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1562fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1563676574dfSJani Nikula { 15648c841e57SJani Nikula enum port port; 1565676574dfSJani Nikula int i; 1566676574dfSJani Nikula 1567676574dfSJani Nikula for_each_hpd_pin(i) { 15688c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15698c841e57SJani Nikula continue; 15708c841e57SJani Nikula 1571676574dfSJani Nikula *pin_mask |= BIT(i); 1572676574dfSJani Nikula 1573256cfddeSRodrigo Vivi port = intel_hpd_pin_to_port(i); 1574256cfddeSRodrigo Vivi if (port == PORT_NONE) 1575cc24fcdcSImre Deak continue; 1576cc24fcdcSImre Deak 1577fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1578676574dfSJani Nikula *long_mask |= BIT(i); 1579676574dfSJani Nikula } 1580676574dfSJani Nikula 1581676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1582676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1583676574dfSJani Nikula 1584676574dfSJani Nikula } 1585676574dfSJani Nikula 158691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1587515ac2bbSDaniel Vetter { 158828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1589515ac2bbSDaniel Vetter } 1590515ac2bbSDaniel Vetter 159191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1592ce99c256SDaniel Vetter { 15939ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1594ce99c256SDaniel Vetter } 1595ce99c256SDaniel Vetter 15968bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 159791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 159891d14251STvrtko Ursulin enum pipe pipe, 1599eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1600eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16018bc5e955SDaniel Vetter uint32_t crc4) 16028bf1e9f1SShuang He { 16038bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16048bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 16058c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 16068c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 16078c6b709dSTomeu Vizoso uint32_t crcs[5]; 1608ac2300d4SDamien Lespiau int head, tail; 1609b2c88f5bSDamien Lespiau 1610d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 16118c6b709dSTomeu Vizoso if (pipe_crc->source) { 16120c912c79SDamien Lespiau if (!pipe_crc->entries) { 1613d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 161434273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 16150c912c79SDamien Lespiau return; 16160c912c79SDamien Lespiau } 16170c912c79SDamien Lespiau 1618d538bbdfSDamien Lespiau head = pipe_crc->head; 1619d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1620b2c88f5bSDamien Lespiau 1621b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1622d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1623b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1624b2c88f5bSDamien Lespiau return; 1625b2c88f5bSDamien Lespiau } 1626b2c88f5bSDamien Lespiau 1627b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16288bf1e9f1SShuang He 16298c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1630eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1631eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1632eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1633eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1634eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1635b2c88f5bSDamien Lespiau 1636b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1637d538bbdfSDamien Lespiau pipe_crc->head = head; 1638d538bbdfSDamien Lespiau 1639d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 164007144428SDamien Lespiau 164107144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16428c6b709dSTomeu Vizoso } else { 16438c6b709dSTomeu Vizoso /* 16448c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 16458c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 16468c6b709dSTomeu Vizoso * out the buggy result. 16478c6b709dSTomeu Vizoso * 1648163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 16498c6b709dSTomeu Vizoso * don't trust that one either. 16508c6b709dSTomeu Vizoso */ 16518c6b709dSTomeu Vizoso if (pipe_crc->skipped == 0 || 1652163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 16538c6b709dSTomeu Vizoso pipe_crc->skipped++; 16548c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16558c6b709dSTomeu Vizoso return; 16568c6b709dSTomeu Vizoso } 16578c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16588c6b709dSTomeu Vizoso crcs[0] = crc0; 16598c6b709dSTomeu Vizoso crcs[1] = crc1; 16608c6b709dSTomeu Vizoso crcs[2] = crc2; 16618c6b709dSTomeu Vizoso crcs[3] = crc3; 16628c6b709dSTomeu Vizoso crcs[4] = crc4; 1663246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1664ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1665246ee524STomeu Vizoso crcs); 16668c6b709dSTomeu Vizoso } 16678bf1e9f1SShuang He } 1668277de95eSDaniel Vetter #else 1669277de95eSDaniel Vetter static inline void 167091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 167191d14251STvrtko Ursulin enum pipe pipe, 1672277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1673277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1674277de95eSDaniel Vetter uint32_t crc4) {} 1675277de95eSDaniel Vetter #endif 1676eba94eb9SDaniel Vetter 1677277de95eSDaniel Vetter 167891d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 167991d14251STvrtko Ursulin enum pipe pipe) 16805a69b89fSDaniel Vetter { 168191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16825a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16835a69b89fSDaniel Vetter 0, 0, 0, 0); 16845a69b89fSDaniel Vetter } 16855a69b89fSDaniel Vetter 168691d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 168791d14251STvrtko Ursulin enum pipe pipe) 1688eba94eb9SDaniel Vetter { 168991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1690eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1691eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1692eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1693eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16948bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1695eba94eb9SDaniel Vetter } 16965b3a856bSDaniel Vetter 169791d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 169891d14251STvrtko Ursulin enum pipe pipe) 16995b3a856bSDaniel Vetter { 17000b5c5ed0SDaniel Vetter uint32_t res1, res2; 17010b5c5ed0SDaniel Vetter 170291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 17030b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17040b5c5ed0SDaniel Vetter else 17050b5c5ed0SDaniel Vetter res1 = 0; 17060b5c5ed0SDaniel Vetter 170791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 17080b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17090b5c5ed0SDaniel Vetter else 17100b5c5ed0SDaniel Vetter res2 = 0; 17115b3a856bSDaniel Vetter 171291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17130b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17140b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17150b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17160b5c5ed0SDaniel Vetter res1, res2); 17175b3a856bSDaniel Vetter } 17188bf1e9f1SShuang He 17191403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17201403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17211403c0d4SPaulo Zanoni * the work queue. */ 17221403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1723baf02a1fSBen Widawsky { 1724a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 172559cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1726f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1727d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1728d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1729c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 173041a05a3aSDaniel Vetter } 1731d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1732d4d70aa5SImre Deak } 1733baf02a1fSBen Widawsky 1734bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1735c9a9a268SImre Deak return; 1736c9a9a268SImre Deak 17372d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 173812638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 17393b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 174012638c57SBen Widawsky 1741aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1742aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 174312638c57SBen Widawsky } 17441403c0d4SPaulo Zanoni } 1745baf02a1fSBen Widawsky 174626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 174726705e20SSagar Arun Kamble { 174826705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 17494100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 17504100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 17514100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 17524100b2abSSagar Arun Kamble * to back flush interrupts. 17534100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 17544100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 17554100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 17564100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 17574100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 17584100b2abSSagar Arun Kamble */ 17594100b2abSSagar Arun Kamble u32 msg, flush; 17604100b2abSSagar Arun Kamble 17614100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 1762a80bc45fSArkadiusz Hiler flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED | 1763a80bc45fSArkadiusz Hiler INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER); 17644100b2abSSagar Arun Kamble if (flush) { 17654100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 17664100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 17674100b2abSSagar Arun Kamble 17684100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 1769e7465473SOscar Mateo queue_work(dev_priv->guc.log.runtime.flush_wq, 1770e7465473SOscar Mateo &dev_priv->guc.log.runtime.flush_work); 17715aa1ee4bSAkash Goel 17725aa1ee4bSAkash Goel dev_priv->guc.log.flush_interrupt_count++; 17734100b2abSSagar Arun Kamble } else { 17744100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 17754100b2abSSagar Arun Kamble * re-triggering of the interrupt. 17764100b2abSSagar Arun Kamble */ 17774100b2abSSagar Arun Kamble } 177826705e20SSagar Arun Kamble } 177926705e20SSagar Arun Kamble } 178026705e20SSagar Arun Kamble 178144d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 178244d9241eSVille Syrjälä { 178344d9241eSVille Syrjälä enum pipe pipe; 178444d9241eSVille Syrjälä 178544d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 178644d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 178744d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 178844d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 178944d9241eSVille Syrjälä 179044d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 179144d9241eSVille Syrjälä } 179244d9241eSVille Syrjälä } 179344d9241eSVille Syrjälä 1794eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 179591d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17967e231dbeSJesse Barnes { 17977e231dbeSJesse Barnes int pipe; 17987e231dbeSJesse Barnes 179958ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 18001ca993d2SVille Syrjälä 18011ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 18021ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 18031ca993d2SVille Syrjälä return; 18041ca993d2SVille Syrjälä } 18051ca993d2SVille Syrjälä 1806055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1807f0f59a00SVille Syrjälä i915_reg_t reg; 18086b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 180991d181ddSImre Deak 1810bbb5eebfSDaniel Vetter /* 1811bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1812bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1813bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1814bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1815bbb5eebfSDaniel Vetter * handle. 1816bbb5eebfSDaniel Vetter */ 18170f239f4cSDaniel Vetter 18180f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 18196b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1820bbb5eebfSDaniel Vetter 1821bbb5eebfSDaniel Vetter switch (pipe) { 1822bbb5eebfSDaniel Vetter case PIPE_A: 1823bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1824bbb5eebfSDaniel Vetter break; 1825bbb5eebfSDaniel Vetter case PIPE_B: 1826bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1827bbb5eebfSDaniel Vetter break; 18283278f67fSVille Syrjälä case PIPE_C: 18293278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 18303278f67fSVille Syrjälä break; 1831bbb5eebfSDaniel Vetter } 1832bbb5eebfSDaniel Vetter if (iir & iir_bit) 18336b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1834bbb5eebfSDaniel Vetter 18356b12ca56SVille Syrjälä if (!status_mask) 183691d181ddSImre Deak continue; 183791d181ddSImre Deak 183891d181ddSImre Deak reg = PIPESTAT(pipe); 18396b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 18406b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 18417e231dbeSJesse Barnes 18427e231dbeSJesse Barnes /* 18437e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18447e231dbeSJesse Barnes */ 18456b12ca56SVille Syrjälä if (pipe_stats[pipe]) 18466b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | pipe_stats[pipe]); 18477e231dbeSJesse Barnes } 184858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18492ecb8ca4SVille Syrjälä } 18502ecb8ca4SVille Syrjälä 1851eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1852eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1853eb64343cSVille Syrjälä { 1854eb64343cSVille Syrjälä enum pipe pipe; 1855eb64343cSVille Syrjälä 1856eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1857eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1858eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1859eb64343cSVille Syrjälä 1860eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1861eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1862eb64343cSVille Syrjälä 1863eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1864eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1865eb64343cSVille Syrjälä } 1866eb64343cSVille Syrjälä } 1867eb64343cSVille Syrjälä 1868eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1869eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1870eb64343cSVille Syrjälä { 1871eb64343cSVille Syrjälä bool blc_event = false; 1872eb64343cSVille Syrjälä enum pipe pipe; 1873eb64343cSVille Syrjälä 1874eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1875eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1876eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1877eb64343cSVille Syrjälä 1878eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1879eb64343cSVille Syrjälä blc_event = true; 1880eb64343cSVille Syrjälä 1881eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1882eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1883eb64343cSVille Syrjälä 1884eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1885eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1886eb64343cSVille Syrjälä } 1887eb64343cSVille Syrjälä 1888eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1889eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1890eb64343cSVille Syrjälä } 1891eb64343cSVille Syrjälä 1892eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1893eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1894eb64343cSVille Syrjälä { 1895eb64343cSVille Syrjälä bool blc_event = false; 1896eb64343cSVille Syrjälä enum pipe pipe; 1897eb64343cSVille Syrjälä 1898eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1899eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1900eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1901eb64343cSVille Syrjälä 1902eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1903eb64343cSVille Syrjälä blc_event = true; 1904eb64343cSVille Syrjälä 1905eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1906eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1907eb64343cSVille Syrjälä 1908eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1909eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1910eb64343cSVille Syrjälä } 1911eb64343cSVille Syrjälä 1912eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1913eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1914eb64343cSVille Syrjälä 1915eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1916eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1917eb64343cSVille Syrjälä } 1918eb64343cSVille Syrjälä 191991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 19202ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 19212ecb8ca4SVille Syrjälä { 19222ecb8ca4SVille Syrjälä enum pipe pipe; 19237e231dbeSJesse Barnes 1924055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1925fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1926fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 19274356d586SDaniel Vetter 19284356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 192991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 19302d9d2b0bSVille Syrjälä 19311f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 19321f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 193331acc7f5SJesse Barnes } 193431acc7f5SJesse Barnes 1935c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 193691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1937c1874ed7SImre Deak } 1938c1874ed7SImre Deak 19391ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 194016c6c56bSVille Syrjälä { 194116c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 194216c6c56bSVille Syrjälä 19431ae3c34cSVille Syrjälä if (hotplug_status) 19443ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 19451ae3c34cSVille Syrjälä 19461ae3c34cSVille Syrjälä return hotplug_status; 19471ae3c34cSVille Syrjälä } 19481ae3c34cSVille Syrjälä 194991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 19501ae3c34cSVille Syrjälä u32 hotplug_status) 19511ae3c34cSVille Syrjälä { 19521ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19533ff60f89SOscar Mateo 195491d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 195591d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 195616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 195716c6c56bSVille Syrjälä 195858f2cf24SVille Syrjälä if (hotplug_trigger) { 1959fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1960fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1961fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 196258f2cf24SVille Syrjälä 196391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 196458f2cf24SVille Syrjälä } 1965369712e8SJani Nikula 1966369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 196791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 196816c6c56bSVille Syrjälä } else { 196916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 197016c6c56bSVille Syrjälä 197158f2cf24SVille Syrjälä if (hotplug_trigger) { 1972fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 19734e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1974fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 197591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 197616c6c56bSVille Syrjälä } 19773ff60f89SOscar Mateo } 197858f2cf24SVille Syrjälä } 197916c6c56bSVille Syrjälä 1980c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1981c1874ed7SImre Deak { 198245a83f84SDaniel Vetter struct drm_device *dev = arg; 1983fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1984c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1985c1874ed7SImre Deak 19862dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19872dd2a883SImre Deak return IRQ_NONE; 19882dd2a883SImre Deak 19891f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19901f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19911f814dacSImre Deak 19921e1cace9SVille Syrjälä do { 19936e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 19942ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19951ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1996a5e485a9SVille Syrjälä u32 ier = 0; 19973ff60f89SOscar Mateo 1998c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1999c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 20003ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2001c1874ed7SImre Deak 2002c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 20031e1cace9SVille Syrjälä break; 2004c1874ed7SImre Deak 2005c1874ed7SImre Deak ret = IRQ_HANDLED; 2006c1874ed7SImre Deak 2007a5e485a9SVille Syrjälä /* 2008a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2009a5e485a9SVille Syrjälä * 2010a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2011a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2012a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2013a5e485a9SVille Syrjälä * 2014a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2015a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2016a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2017a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2018a5e485a9SVille Syrjälä * bits this time around. 2019a5e485a9SVille Syrjälä */ 20204a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2021a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2022a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 20234a0a0202SVille Syrjälä 20244a0a0202SVille Syrjälä if (gt_iir) 20254a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 20264a0a0202SVille Syrjälä if (pm_iir) 20274a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 20284a0a0202SVille Syrjälä 20297ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 20301ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 20317ce4d1f2SVille Syrjälä 20323ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 20333ff60f89SOscar Mateo * signalled in iir */ 2034eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 20357ce4d1f2SVille Syrjälä 2036eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2037eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2038eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2039eef57324SJerome Anand 20407ce4d1f2SVille Syrjälä /* 20417ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20427ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20437ce4d1f2SVille Syrjälä */ 20447ce4d1f2SVille Syrjälä if (iir) 20457ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20464a0a0202SVille Syrjälä 2047a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 20484a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 20494a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 20501ae3c34cSVille Syrjälä 205152894874SVille Syrjälä if (gt_iir) 2052261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 205352894874SVille Syrjälä if (pm_iir) 205452894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 205552894874SVille Syrjälä 20561ae3c34cSVille Syrjälä if (hotplug_status) 205791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20582ecb8ca4SVille Syrjälä 205991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 20601e1cace9SVille Syrjälä } while (0); 20617e231dbeSJesse Barnes 20621f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 20631f814dacSImre Deak 20647e231dbeSJesse Barnes return ret; 20657e231dbeSJesse Barnes } 20667e231dbeSJesse Barnes 206743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 206843f328d7SVille Syrjälä { 206945a83f84SDaniel Vetter struct drm_device *dev = arg; 2070fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 207143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 207243f328d7SVille Syrjälä 20732dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20742dd2a883SImre Deak return IRQ_NONE; 20752dd2a883SImre Deak 20761f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20771f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 20781f814dacSImre Deak 2079579de73bSChris Wilson do { 20806e814800SVille Syrjälä u32 master_ctl, iir; 2081e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 20822ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 20831ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2084a5e485a9SVille Syrjälä u32 ier = 0; 2085a5e485a9SVille Syrjälä 20868e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 20873278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 20883278f67fSVille Syrjälä 20893278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 20908e5fd599SVille Syrjälä break; 209143f328d7SVille Syrjälä 209227b6c122SOscar Mateo ret = IRQ_HANDLED; 209327b6c122SOscar Mateo 2094a5e485a9SVille Syrjälä /* 2095a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2096a5e485a9SVille Syrjälä * 2097a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2098a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2099a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2100a5e485a9SVille Syrjälä * 2101a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2102a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2103a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2104a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2105a5e485a9SVille Syrjälä * bits this time around. 2106a5e485a9SVille Syrjälä */ 210743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2108a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2109a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 211043f328d7SVille Syrjälä 2111e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 211227b6c122SOscar Mateo 211327b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 21141ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 211543f328d7SVille Syrjälä 211627b6c122SOscar Mateo /* Call regardless, as some status bits might not be 211727b6c122SOscar Mateo * signalled in iir */ 2118eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 211943f328d7SVille Syrjälä 2120eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2121eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2122eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2123eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2124eef57324SJerome Anand 21257ce4d1f2SVille Syrjälä /* 21267ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21277ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21287ce4d1f2SVille Syrjälä */ 21297ce4d1f2SVille Syrjälä if (iir) 21307ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21317ce4d1f2SVille Syrjälä 2132a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2133e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 213443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 21351ae3c34cSVille Syrjälä 2136e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2137e30e251aSVille Syrjälä 21381ae3c34cSVille Syrjälä if (hotplug_status) 213991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21402ecb8ca4SVille Syrjälä 214191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2142579de73bSChris Wilson } while (0); 21433278f67fSVille Syrjälä 21441f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 21451f814dacSImre Deak 214643f328d7SVille Syrjälä return ret; 214743f328d7SVille Syrjälä } 214843f328d7SVille Syrjälä 214991d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 215091d14251STvrtko Ursulin u32 hotplug_trigger, 215140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2152776ad806SJesse Barnes { 215342db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2154776ad806SJesse Barnes 21556a39d7c9SJani Nikula /* 21566a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 21576a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 21586a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 21596a39d7c9SJani Nikula * errors. 21606a39d7c9SJani Nikula */ 216113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21626a39d7c9SJani Nikula if (!hotplug_trigger) { 21636a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 21646a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 21656a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 21666a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 21676a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 21686a39d7c9SJani Nikula } 21696a39d7c9SJani Nikula 217013cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21716a39d7c9SJani Nikula if (!hotplug_trigger) 21726a39d7c9SJani Nikula return; 217313cf5504SDave Airlie 2174fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 217540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2176fd63e2a9SImre Deak pch_port_hotplug_long_detect); 217740e56410SVille Syrjälä 217891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2179aaf5ec2eSSonika Jindal } 218091d131d2SDaniel Vetter 218191d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 218240e56410SVille Syrjälä { 218340e56410SVille Syrjälä int pipe; 218440e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 218540e56410SVille Syrjälä 218691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 218740e56410SVille Syrjälä 2188cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2189cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2190776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2191cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2192cfc33bf7SVille Syrjälä port_name(port)); 2193cfc33bf7SVille Syrjälä } 2194776ad806SJesse Barnes 2195ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 219691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2197ce99c256SDaniel Vetter 2198776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 219991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2200776ad806SJesse Barnes 2201776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2202776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2203776ad806SJesse Barnes 2204776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2205776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2206776ad806SJesse Barnes 2207776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2208776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2209776ad806SJesse Barnes 22109db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2211055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 22129db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 22139db4a9c7SJesse Barnes pipe_name(pipe), 22149db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2215776ad806SJesse Barnes 2216776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2217776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2218776ad806SJesse Barnes 2219776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2220776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2221776ad806SJesse Barnes 2222776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2223a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 22248664281bSPaulo Zanoni 22258664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2226a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 22278664281bSPaulo Zanoni } 22288664281bSPaulo Zanoni 222991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 22308664281bSPaulo Zanoni { 22318664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 22325a69b89fSDaniel Vetter enum pipe pipe; 22338664281bSPaulo Zanoni 2234de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2235de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2236de032bf4SPaulo Zanoni 2237055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22381f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 22391f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 22408664281bSPaulo Zanoni 22415a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 224291d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 224391d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 22445a69b89fSDaniel Vetter else 224591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 22465a69b89fSDaniel Vetter } 22475a69b89fSDaniel Vetter } 22488bf1e9f1SShuang He 22498664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 22508664281bSPaulo Zanoni } 22518664281bSPaulo Zanoni 225291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 22538664281bSPaulo Zanoni { 22548664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 22558664281bSPaulo Zanoni 2256de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2257de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2258de032bf4SPaulo Zanoni 22598664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 2260a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 22618664281bSPaulo Zanoni 22628664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 2263a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 22648664281bSPaulo Zanoni 22658664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 2266a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C); 22678664281bSPaulo Zanoni 22688664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2269776ad806SJesse Barnes } 2270776ad806SJesse Barnes 227191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 227223e81d69SAdam Jackson { 227323e81d69SAdam Jackson int pipe; 22746dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2275aaf5ec2eSSonika Jindal 227691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 227791d131d2SDaniel Vetter 2278cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2279cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 228023e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2281cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2282cfc33bf7SVille Syrjälä port_name(port)); 2283cfc33bf7SVille Syrjälä } 228423e81d69SAdam Jackson 228523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 228691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 228723e81d69SAdam Jackson 228823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 228991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 229023e81d69SAdam Jackson 229123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 229223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 229323e81d69SAdam Jackson 229423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 229523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 229623e81d69SAdam Jackson 229723e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2298055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 229923e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 230023e81d69SAdam Jackson pipe_name(pipe), 230123e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 23028664281bSPaulo Zanoni 23038664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 230491d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 230523e81d69SAdam Jackson } 230623e81d69SAdam Jackson 230791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 23086dbf30ceSVille Syrjälä { 23096dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 23106dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 23116dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 23126dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 23136dbf30ceSVille Syrjälä 23146dbf30ceSVille Syrjälä if (hotplug_trigger) { 23156dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23166dbf30ceSVille Syrjälä 23176dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23186dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23196dbf30ceSVille Syrjälä 23206dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 23216dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 232274c0b395SVille Syrjälä spt_port_hotplug_long_detect); 23236dbf30ceSVille Syrjälä } 23246dbf30ceSVille Syrjälä 23256dbf30ceSVille Syrjälä if (hotplug2_trigger) { 23266dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23276dbf30ceSVille Syrjälä 23286dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 23296dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 23306dbf30ceSVille Syrjälä 23316dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 23326dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 23336dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 23346dbf30ceSVille Syrjälä } 23356dbf30ceSVille Syrjälä 23366dbf30ceSVille Syrjälä if (pin_mask) 233791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 23386dbf30ceSVille Syrjälä 23396dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 234091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23416dbf30ceSVille Syrjälä } 23426dbf30ceSVille Syrjälä 234391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 234491d14251STvrtko Ursulin u32 hotplug_trigger, 234540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2346c008bc6eSPaulo Zanoni { 2347e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2348e4ce95aaSVille Syrjälä 2349e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2350e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2351e4ce95aaSVille Syrjälä 2352e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 235340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2354e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 235540e56410SVille Syrjälä 235691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2357e4ce95aaSVille Syrjälä } 2358c008bc6eSPaulo Zanoni 235991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 236091d14251STvrtko Ursulin u32 de_iir) 236140e56410SVille Syrjälä { 236240e56410SVille Syrjälä enum pipe pipe; 236340e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 236440e56410SVille Syrjälä 236540e56410SVille Syrjälä if (hotplug_trigger) 236691d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 236740e56410SVille Syrjälä 2368c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 236991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2370c008bc6eSPaulo Zanoni 2371c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 237291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2373c008bc6eSPaulo Zanoni 2374c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2375c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2376c008bc6eSPaulo Zanoni 2377055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2378fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2379fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2380c008bc6eSPaulo Zanoni 238140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 23821f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2383c008bc6eSPaulo Zanoni 238440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 238591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2386c008bc6eSPaulo Zanoni } 2387c008bc6eSPaulo Zanoni 2388c008bc6eSPaulo Zanoni /* check event from PCH */ 2389c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2390c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2391c008bc6eSPaulo Zanoni 239291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 239391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2394c008bc6eSPaulo Zanoni else 239591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2396c008bc6eSPaulo Zanoni 2397c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2398c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2399c008bc6eSPaulo Zanoni } 2400c008bc6eSPaulo Zanoni 240191d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 240291d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2403c008bc6eSPaulo Zanoni } 2404c008bc6eSPaulo Zanoni 240591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 240691d14251STvrtko Ursulin u32 de_iir) 24079719fb98SPaulo Zanoni { 240807d27e20SDamien Lespiau enum pipe pipe; 240923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 241023bb4cb5SVille Syrjälä 241140e56410SVille Syrjälä if (hotplug_trigger) 241291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 24139719fb98SPaulo Zanoni 24149719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 241591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 24169719fb98SPaulo Zanoni 24179719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 241891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 24199719fb98SPaulo Zanoni 24209719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 242191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 24229719fb98SPaulo Zanoni 2423055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2424fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2425fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 24269719fb98SPaulo Zanoni } 24279719fb98SPaulo Zanoni 24289719fb98SPaulo Zanoni /* check event from PCH */ 242991d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 24309719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 24319719fb98SPaulo Zanoni 243291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 24339719fb98SPaulo Zanoni 24349719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 24359719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 24369719fb98SPaulo Zanoni } 24379719fb98SPaulo Zanoni } 24389719fb98SPaulo Zanoni 243972c90f62SOscar Mateo /* 244072c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 244172c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 244272c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 244372c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 244472c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 244572c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 244672c90f62SOscar Mateo */ 2447f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2448b1f14ad0SJesse Barnes { 244945a83f84SDaniel Vetter struct drm_device *dev = arg; 2450fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2451f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 24520e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2453b1f14ad0SJesse Barnes 24542dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 24552dd2a883SImre Deak return IRQ_NONE; 24562dd2a883SImre Deak 24571f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24581f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 24591f814dacSImre Deak 2460b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2461b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2462b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 246323a78516SPaulo Zanoni POSTING_READ(DEIER); 24640e43406bSChris Wilson 246544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 246644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 246744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 246844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 246944498aeaSPaulo Zanoni * due to its back queue). */ 247091d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 247144498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 247244498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 247344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2474ab5c608bSBen Widawsky } 247544498aeaSPaulo Zanoni 247672c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 247772c90f62SOscar Mateo 24780e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 24790e43406bSChris Wilson if (gt_iir) { 248072c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 248172c90f62SOscar Mateo ret = IRQ_HANDLED; 248291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2483261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2484d8fc8a47SPaulo Zanoni else 2485261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 24860e43406bSChris Wilson } 2487b1f14ad0SJesse Barnes 2488b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 24890e43406bSChris Wilson if (de_iir) { 249072c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 249172c90f62SOscar Mateo ret = IRQ_HANDLED; 249291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 249391d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2494f1af8fc1SPaulo Zanoni else 249591d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 24960e43406bSChris Wilson } 24970e43406bSChris Wilson 249891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2499f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 25000e43406bSChris Wilson if (pm_iir) { 2501b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 25020e43406bSChris Wilson ret = IRQ_HANDLED; 250372c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 25040e43406bSChris Wilson } 2505f1af8fc1SPaulo Zanoni } 2506b1f14ad0SJesse Barnes 2507b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2508b1f14ad0SJesse Barnes POSTING_READ(DEIER); 250991d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 251044498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 251144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2512ab5c608bSBen Widawsky } 2513b1f14ad0SJesse Barnes 25141f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 25151f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 25161f814dacSImre Deak 2517b1f14ad0SJesse Barnes return ret; 2518b1f14ad0SJesse Barnes } 2519b1f14ad0SJesse Barnes 252091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 252191d14251STvrtko Ursulin u32 hotplug_trigger, 252240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2523d04a492dSShashank Sharma { 2524cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2525d04a492dSShashank Sharma 2526a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2527a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2528d04a492dSShashank Sharma 2529cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 253040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2531cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 253240e56410SVille Syrjälä 253391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2534d04a492dSShashank Sharma } 2535d04a492dSShashank Sharma 2536f11a0f46STvrtko Ursulin static irqreturn_t 2537f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2538abd58f01SBen Widawsky { 2539abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2540f11a0f46STvrtko Ursulin u32 iir; 2541c42664ccSDaniel Vetter enum pipe pipe; 254288e04703SJesse Barnes 2543abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2544e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2545e32192e1STvrtko Ursulin if (iir) { 2546e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2547abd58f01SBen Widawsky ret = IRQ_HANDLED; 2548e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 254991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 255038cc46d7SOscar Mateo else 255138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2552abd58f01SBen Widawsky } 255338cc46d7SOscar Mateo else 255438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2555abd58f01SBen Widawsky } 2556abd58f01SBen Widawsky 25576d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2558e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2559e32192e1STvrtko Ursulin if (iir) { 2560e32192e1STvrtko Ursulin u32 tmp_mask; 2561d04a492dSShashank Sharma bool found = false; 2562cebd87a0SVille Syrjälä 2563e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 25646d766f02SDaniel Vetter ret = IRQ_HANDLED; 256588e04703SJesse Barnes 2566e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2567bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2568e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2569e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2570e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2571e32192e1STvrtko Ursulin 2572e32192e1STvrtko Ursulin if (iir & tmp_mask) { 257391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2574d04a492dSShashank Sharma found = true; 2575d04a492dSShashank Sharma } 2576d04a492dSShashank Sharma 2577cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2578e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2579e32192e1STvrtko Ursulin if (tmp_mask) { 258091d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 258191d14251STvrtko Ursulin hpd_bxt); 2582d04a492dSShashank Sharma found = true; 2583d04a492dSShashank Sharma } 2584e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2585e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2586e32192e1STvrtko Ursulin if (tmp_mask) { 258791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 258891d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2589e32192e1STvrtko Ursulin found = true; 2590e32192e1STvrtko Ursulin } 2591e32192e1STvrtko Ursulin } 2592d04a492dSShashank Sharma 2593cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 259491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25959e63743eSShashank Sharma found = true; 25969e63743eSShashank Sharma } 25979e63743eSShashank Sharma 2598d04a492dSShashank Sharma if (!found) 259938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 26006d766f02SDaniel Vetter } 260138cc46d7SOscar Mateo else 260238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 26036d766f02SDaniel Vetter } 26046d766f02SDaniel Vetter 2605055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2606fd3a4024SDaniel Vetter u32 fault_errors; 2607abd58f01SBen Widawsky 2608c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2609c42664ccSDaniel Vetter continue; 2610c42664ccSDaniel Vetter 2611e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2612e32192e1STvrtko Ursulin if (!iir) { 2613e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2614e32192e1STvrtko Ursulin continue; 2615e32192e1STvrtko Ursulin } 2616770de83dSDamien Lespiau 2617e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2618e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2619e32192e1STvrtko Ursulin 2620fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2621fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2622abd58f01SBen Widawsky 2623e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 262491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 26250fbe7870SDaniel Vetter 2626e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2627e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 262838d83c96SDaniel Vetter 2629e32192e1STvrtko Ursulin fault_errors = iir; 2630bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2631e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2632770de83dSDamien Lespiau else 2633e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2634770de83dSDamien Lespiau 2635770de83dSDamien Lespiau if (fault_errors) 26361353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 263730100f2bSDaniel Vetter pipe_name(pipe), 2638e32192e1STvrtko Ursulin fault_errors); 2639abd58f01SBen Widawsky } 2640abd58f01SBen Widawsky 264191d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2642266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 264392d03a80SDaniel Vetter /* 264492d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 264592d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 264692d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 264792d03a80SDaniel Vetter */ 2648e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2649e32192e1STvrtko Ursulin if (iir) { 2650e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 265192d03a80SDaniel Vetter ret = IRQ_HANDLED; 26526dbf30ceSVille Syrjälä 26537b22b8c4SRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 26547b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 265591d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 26566dbf30ceSVille Syrjälä else 265791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 26582dfb0b81SJani Nikula } else { 26592dfb0b81SJani Nikula /* 26602dfb0b81SJani Nikula * Like on previous PCH there seems to be something 26612dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 26622dfb0b81SJani Nikula */ 26632dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 26642dfb0b81SJani Nikula } 266592d03a80SDaniel Vetter } 266692d03a80SDaniel Vetter 2667f11a0f46STvrtko Ursulin return ret; 2668f11a0f46STvrtko Ursulin } 2669f11a0f46STvrtko Ursulin 2670f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2671f11a0f46STvrtko Ursulin { 2672f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2673fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2674f11a0f46STvrtko Ursulin u32 master_ctl; 2675e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2676f11a0f46STvrtko Ursulin irqreturn_t ret; 2677f11a0f46STvrtko Ursulin 2678f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2679f11a0f46STvrtko Ursulin return IRQ_NONE; 2680f11a0f46STvrtko Ursulin 2681f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2682f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2683f11a0f46STvrtko Ursulin if (!master_ctl) 2684f11a0f46STvrtko Ursulin return IRQ_NONE; 2685f11a0f46STvrtko Ursulin 2686f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2687f11a0f46STvrtko Ursulin 2688f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2689f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2690f11a0f46STvrtko Ursulin 2691f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2692e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2693e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2694f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2695f11a0f46STvrtko Ursulin 2696cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2697cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2698abd58f01SBen Widawsky 26991f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 27001f814dacSImre Deak 2701abd58f01SBen Widawsky return ret; 2702abd58f01SBen Widawsky } 2703abd58f01SBen Widawsky 270436703e79SChris Wilson struct wedge_me { 270536703e79SChris Wilson struct delayed_work work; 270636703e79SChris Wilson struct drm_i915_private *i915; 270736703e79SChris Wilson const char *name; 270836703e79SChris Wilson }; 270936703e79SChris Wilson 271036703e79SChris Wilson static void wedge_me(struct work_struct *work) 271136703e79SChris Wilson { 271236703e79SChris Wilson struct wedge_me *w = container_of(work, typeof(*w), work.work); 271336703e79SChris Wilson 271436703e79SChris Wilson dev_err(w->i915->drm.dev, 271536703e79SChris Wilson "%s timed out, cancelling all in-flight rendering.\n", 271636703e79SChris Wilson w->name); 271736703e79SChris Wilson i915_gem_set_wedged(w->i915); 271836703e79SChris Wilson } 271936703e79SChris Wilson 272036703e79SChris Wilson static void __init_wedge(struct wedge_me *w, 272136703e79SChris Wilson struct drm_i915_private *i915, 272236703e79SChris Wilson long timeout, 272336703e79SChris Wilson const char *name) 272436703e79SChris Wilson { 272536703e79SChris Wilson w->i915 = i915; 272636703e79SChris Wilson w->name = name; 272736703e79SChris Wilson 272836703e79SChris Wilson INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me); 272936703e79SChris Wilson schedule_delayed_work(&w->work, timeout); 273036703e79SChris Wilson } 273136703e79SChris Wilson 273236703e79SChris Wilson static void __fini_wedge(struct wedge_me *w) 273336703e79SChris Wilson { 273436703e79SChris Wilson cancel_delayed_work_sync(&w->work); 273536703e79SChris Wilson destroy_delayed_work_on_stack(&w->work); 273636703e79SChris Wilson w->i915 = NULL; 273736703e79SChris Wilson } 273836703e79SChris Wilson 273936703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \ 274036703e79SChris Wilson for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \ 274136703e79SChris Wilson (W)->i915; \ 274236703e79SChris Wilson __fini_wedge((W))) 274336703e79SChris Wilson 27448a905236SJesse Barnes /** 2745d5367307SChris Wilson * i915_reset_device - do process context error handling work 274614bb2c11STvrtko Ursulin * @dev_priv: i915 device private 27478a905236SJesse Barnes * 27488a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 27498a905236SJesse Barnes * was detected. 27508a905236SJesse Barnes */ 2751d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv) 27528a905236SJesse Barnes { 275391c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2754cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2755cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2756cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 275736703e79SChris Wilson struct wedge_me w; 27588a905236SJesse Barnes 2759c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 27608a905236SJesse Barnes 276144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2762c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 27631f83fee0SDaniel Vetter 276436703e79SChris Wilson /* Use a watchdog to ensure that our reset completes */ 276536703e79SChris Wilson i915_wedge_on_timeout(&w, dev_priv, 5*HZ) { 2766c033666aSChris Wilson intel_prepare_reset(dev_priv); 27677514747dSVille Syrjälä 276836703e79SChris Wilson /* Signal that locked waiters should reset the GPU */ 27698c185ecaSChris Wilson set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags); 27708c185ecaSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 27718c185ecaSChris Wilson 277236703e79SChris Wilson /* Wait for anyone holding the lock to wakeup, without 277336703e79SChris Wilson * blocking indefinitely on struct_mutex. 277417e1df07SDaniel Vetter */ 277536703e79SChris Wilson do { 2776780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2777535275d3SChris Wilson i915_reset(dev_priv, 0); 2778221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2779780f262aSChris Wilson } 2780780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 27818c185ecaSChris Wilson I915_RESET_HANDOFF, 2782780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 278336703e79SChris Wilson 1)); 2784f69061beSDaniel Vetter 2785c033666aSChris Wilson intel_finish_reset(dev_priv); 278636703e79SChris Wilson } 2787f454c694SImre Deak 2788780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2789c033666aSChris Wilson kobject_uevent_env(kobj, 2790f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 2791f316a42cSBen Gamari } 27928a905236SJesse Barnes 2793eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2794c0e09200SDave Airlie { 2795eaa14c24SChris Wilson u32 eir; 279663eeaf38SJesse Barnes 2797eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2798eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 279963eeaf38SJesse Barnes 2800eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2801eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2802eaa14c24SChris Wilson else 2803eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 28048a905236SJesse Barnes 2805eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 280663eeaf38SJesse Barnes eir = I915_READ(EIR); 280763eeaf38SJesse Barnes if (eir) { 280863eeaf38SJesse Barnes /* 280963eeaf38SJesse Barnes * some errors might have become stuck, 281063eeaf38SJesse Barnes * mask them. 281163eeaf38SJesse Barnes */ 2812eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 281363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 281463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 281563eeaf38SJesse Barnes } 281635aed2e6SChris Wilson } 281735aed2e6SChris Wilson 281835aed2e6SChris Wilson /** 2819b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 282014bb2c11STvrtko Ursulin * @dev_priv: i915 device private 282114b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 282287c390b6SMichel Thierry * @fmt: Error message format string 282387c390b6SMichel Thierry * 2824aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 282535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 282635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 282735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 282835aed2e6SChris Wilson * of a ring dump etc.). 282935aed2e6SChris Wilson */ 2830c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2831c033666aSChris Wilson u32 engine_mask, 283258174462SMika Kuoppala const char *fmt, ...) 283335aed2e6SChris Wilson { 2834142bc7d9SMichel Thierry struct intel_engine_cs *engine; 2835142bc7d9SMichel Thierry unsigned int tmp; 283658174462SMika Kuoppala va_list args; 283758174462SMika Kuoppala char error_msg[80]; 283835aed2e6SChris Wilson 283958174462SMika Kuoppala va_start(args, fmt); 284058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 284158174462SMika Kuoppala va_end(args); 284258174462SMika Kuoppala 28431604a86dSChris Wilson /* 28441604a86dSChris Wilson * In most cases it's guaranteed that we get here with an RPM 28451604a86dSChris Wilson * reference held, for example because there is a pending GPU 28461604a86dSChris Wilson * request that won't finish until the reset is done. This 28471604a86dSChris Wilson * isn't the case at least when we get here by doing a 28481604a86dSChris Wilson * simulated reset via debugfs, so get an RPM reference. 28491604a86dSChris Wilson */ 28501604a86dSChris Wilson intel_runtime_pm_get(dev_priv); 28511604a86dSChris Wilson 2852c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2853eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 28548a905236SJesse Barnes 2855142bc7d9SMichel Thierry /* 2856142bc7d9SMichel Thierry * Try engine reset when available. We fall back to full reset if 2857142bc7d9SMichel Thierry * single reset fails. 2858142bc7d9SMichel Thierry */ 2859142bc7d9SMichel Thierry if (intel_has_reset_engine(dev_priv)) { 2860142bc7d9SMichel Thierry for_each_engine_masked(engine, dev_priv, engine_mask, tmp) { 28619db529aaSDaniel Vetter BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE); 2862142bc7d9SMichel Thierry if (test_and_set_bit(I915_RESET_ENGINE + engine->id, 2863142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 2864142bc7d9SMichel Thierry continue; 2865142bc7d9SMichel Thierry 2866535275d3SChris Wilson if (i915_reset_engine(engine, 0) == 0) 2867142bc7d9SMichel Thierry engine_mask &= ~intel_engine_flag(engine); 2868142bc7d9SMichel Thierry 2869142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 2870142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 2871142bc7d9SMichel Thierry wake_up_bit(&dev_priv->gpu_error.flags, 2872142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id); 2873142bc7d9SMichel Thierry } 2874142bc7d9SMichel Thierry } 2875142bc7d9SMichel Thierry 28768af29b0cSChris Wilson if (!engine_mask) 28771604a86dSChris Wilson goto out; 28788af29b0cSChris Wilson 2879142bc7d9SMichel Thierry /* Full reset needs the mutex, stop any other user trying to do so. */ 2880d5367307SChris Wilson if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) { 2881d5367307SChris Wilson wait_event(dev_priv->gpu_error.reset_queue, 2882d5367307SChris Wilson !test_bit(I915_RESET_BACKOFF, 2883d5367307SChris Wilson &dev_priv->gpu_error.flags)); 28841604a86dSChris Wilson goto out; 2885d5367307SChris Wilson } 2886ba1234d1SBen Gamari 2887142bc7d9SMichel Thierry /* Prevent any other reset-engine attempt. */ 2888142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 2889142bc7d9SMichel Thierry while (test_and_set_bit(I915_RESET_ENGINE + engine->id, 2890142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 2891142bc7d9SMichel Thierry wait_on_bit(&dev_priv->gpu_error.flags, 2892142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id, 2893142bc7d9SMichel Thierry TASK_UNINTERRUPTIBLE); 2894142bc7d9SMichel Thierry } 2895142bc7d9SMichel Thierry 2896d5367307SChris Wilson i915_reset_device(dev_priv); 2897d5367307SChris Wilson 2898142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 2899142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 2900142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 2901142bc7d9SMichel Thierry } 2902142bc7d9SMichel Thierry 2903d5367307SChris Wilson clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags); 2904d5367307SChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 29051604a86dSChris Wilson 29061604a86dSChris Wilson out: 29071604a86dSChris Wilson intel_runtime_pm_put(dev_priv); 29088a905236SJesse Barnes } 29098a905236SJesse Barnes 291042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 291142f52ef8SKeith Packard * we use as a pipe index 291242f52ef8SKeith Packard */ 291386e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 29140a3e67a4SJesse Barnes { 2915fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2916e9d21d7fSKeith Packard unsigned long irqflags; 291771e0ffa5SJesse Barnes 29181ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 291986e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 292086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 292186e83e35SChris Wilson 292286e83e35SChris Wilson return 0; 292386e83e35SChris Wilson } 292486e83e35SChris Wilson 292586e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 292686e83e35SChris Wilson { 292786e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 292886e83e35SChris Wilson unsigned long irqflags; 292986e83e35SChris Wilson 293086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29317c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2932755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29331ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29348692d00eSChris Wilson 29350a3e67a4SJesse Barnes return 0; 29360a3e67a4SJesse Barnes } 29370a3e67a4SJesse Barnes 293888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2939f796cf8fSJesse Barnes { 2940fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2941f796cf8fSJesse Barnes unsigned long irqflags; 294255b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 294386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2944f796cf8fSJesse Barnes 2945f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2946fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2947b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2948b1f14ad0SJesse Barnes 2949b1f14ad0SJesse Barnes return 0; 2950b1f14ad0SJesse Barnes } 2951b1f14ad0SJesse Barnes 295288e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2953abd58f01SBen Widawsky { 2954fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2955abd58f01SBen Widawsky unsigned long irqflags; 2956abd58f01SBen Widawsky 2957abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2958013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2959abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2960013d3752SVille Syrjälä 2961abd58f01SBen Widawsky return 0; 2962abd58f01SBen Widawsky } 2963abd58f01SBen Widawsky 296442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 296542f52ef8SKeith Packard * we use as a pipe index 296642f52ef8SKeith Packard */ 296786e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 296886e83e35SChris Wilson { 296986e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 297086e83e35SChris Wilson unsigned long irqflags; 297186e83e35SChris Wilson 297286e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 297386e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 297486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 297586e83e35SChris Wilson } 297686e83e35SChris Wilson 297786e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 29780a3e67a4SJesse Barnes { 2979fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2980e9d21d7fSKeith Packard unsigned long irqflags; 29810a3e67a4SJesse Barnes 29821ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29837c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2984755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29851ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29860a3e67a4SJesse Barnes } 29870a3e67a4SJesse Barnes 298888e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2989f796cf8fSJesse Barnes { 2990fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2991f796cf8fSJesse Barnes unsigned long irqflags; 299255b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 299386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2994f796cf8fSJesse Barnes 2995f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2996fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2997b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2998b1f14ad0SJesse Barnes } 2999b1f14ad0SJesse Barnes 300088e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3001abd58f01SBen Widawsky { 3002fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3003abd58f01SBen Widawsky unsigned long irqflags; 3004abd58f01SBen Widawsky 3005abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3006013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3007abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3008abd58f01SBen Widawsky } 3009abd58f01SBen Widawsky 3010b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 301191738a95SPaulo Zanoni { 30126e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 301391738a95SPaulo Zanoni return; 301491738a95SPaulo Zanoni 30153488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3016105b122eSPaulo Zanoni 30176e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3018105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3019622364b6SPaulo Zanoni } 3020105b122eSPaulo Zanoni 302191738a95SPaulo Zanoni /* 3022622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3023622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3024622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3025622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3026622364b6SPaulo Zanoni * 3027622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 302891738a95SPaulo Zanoni */ 3029622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3030622364b6SPaulo Zanoni { 3031fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3032622364b6SPaulo Zanoni 30336e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3034622364b6SPaulo Zanoni return; 3035622364b6SPaulo Zanoni 3036622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 303791738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 303891738a95SPaulo Zanoni POSTING_READ(SDEIER); 303991738a95SPaulo Zanoni } 304091738a95SPaulo Zanoni 3041b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3042d18ea1b5SDaniel Vetter { 30433488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3044b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 30453488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3046d18ea1b5SDaniel Vetter } 3047d18ea1b5SDaniel Vetter 304870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 304970591a41SVille Syrjälä { 305071b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 305171b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 305271b8b41dSVille Syrjälä else 305371b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 305471b8b41dSVille Syrjälä 3055ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 305670591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 305770591a41SVille Syrjälä 305844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 305970591a41SVille Syrjälä 30603488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 3061ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 306270591a41SVille Syrjälä } 306370591a41SVille Syrjälä 30648bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 30658bb61306SVille Syrjälä { 30668bb61306SVille Syrjälä u32 pipestat_mask; 30679ab981f2SVille Syrjälä u32 enable_mask; 30688bb61306SVille Syrjälä enum pipe pipe; 30698bb61306SVille Syrjälä 3070842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 30718bb61306SVille Syrjälä 30728bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 30738bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 30748bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 30758bb61306SVille Syrjälä 30769ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 30778bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3078ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3079ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3080ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3081ebf5f921SVille Syrjälä 30828bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3083ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3084ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 30856b7eafc1SVille Syrjälä 30866b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 30876b7eafc1SVille Syrjälä 30889ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 30898bb61306SVille Syrjälä 30903488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 30918bb61306SVille Syrjälä } 30928bb61306SVille Syrjälä 30938bb61306SVille Syrjälä /* drm_dma.h hooks 30948bb61306SVille Syrjälä */ 30958bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 30968bb61306SVille Syrjälä { 3097fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 30988bb61306SVille Syrjälä 3099d420a50cSVille Syrjälä if (IS_GEN5(dev_priv)) 31008bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 31018bb61306SVille Syrjälä 31023488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 31035db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 31048bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 31058bb61306SVille Syrjälä 3106b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 31078bb61306SVille Syrjälä 3108b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 31098bb61306SVille Syrjälä } 31108bb61306SVille Syrjälä 31116bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 31127e231dbeSJesse Barnes { 3113fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 31147e231dbeSJesse Barnes 311534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 311634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 311734c7b8a7SVille Syrjälä 3118b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 31197e231dbeSJesse Barnes 3120ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31219918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 312270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3123ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 31247e231dbeSJesse Barnes } 31257e231dbeSJesse Barnes 3126d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3127d6e3cca3SDaniel Vetter { 3128d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3129d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3130d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3131d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3132d6e3cca3SDaniel Vetter } 3133d6e3cca3SDaniel Vetter 3134823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3135abd58f01SBen Widawsky { 3136fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3137abd58f01SBen Widawsky int pipe; 3138abd58f01SBen Widawsky 3139abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3140abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3141abd58f01SBen Widawsky 3142d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3143abd58f01SBen Widawsky 3144055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3145f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3146813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3147f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3148abd58f01SBen Widawsky 31493488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 31503488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 31513488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3152abd58f01SBen Widawsky 31536e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3154b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3155abd58f01SBen Widawsky } 3156abd58f01SBen Widawsky 31574c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3158001bd2cbSImre Deak u8 pipe_mask) 3159d49bdb0eSPaulo Zanoni { 31601180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 31616831f3e3SVille Syrjälä enum pipe pipe; 3162d49bdb0eSPaulo Zanoni 316313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 31649dfe2e3aSImre Deak 31659dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31669dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31679dfe2e3aSImre Deak return; 31689dfe2e3aSImre Deak } 31699dfe2e3aSImre Deak 31706831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 31716831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 31726831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 31736831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 31749dfe2e3aSImre Deak 317513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3176d49bdb0eSPaulo Zanoni } 3177d49bdb0eSPaulo Zanoni 3178aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3179001bd2cbSImre Deak u8 pipe_mask) 3180aae8ba84SVille Syrjälä { 31816831f3e3SVille Syrjälä enum pipe pipe; 31826831f3e3SVille Syrjälä 3183aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31849dfe2e3aSImre Deak 31859dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31869dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31879dfe2e3aSImre Deak return; 31889dfe2e3aSImre Deak } 31899dfe2e3aSImre Deak 31906831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 31916831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 31929dfe2e3aSImre Deak 3193aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3194aae8ba84SVille Syrjälä 3195aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 319691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3197aae8ba84SVille Syrjälä } 3198aae8ba84SVille Syrjälä 31996bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 320043f328d7SVille Syrjälä { 3201fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 320243f328d7SVille Syrjälä 320343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 320443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 320543f328d7SVille Syrjälä 3206d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 320743f328d7SVille Syrjälä 32083488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 320943f328d7SVille Syrjälä 3210ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32119918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 321270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3213ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 321443f328d7SVille Syrjälä } 321543f328d7SVille Syrjälä 321691d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 321787a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 321887a02106SVille Syrjälä { 321987a02106SVille Syrjälä struct intel_encoder *encoder; 322087a02106SVille Syrjälä u32 enabled_irqs = 0; 322187a02106SVille Syrjälä 322291c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 322387a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 322487a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 322587a02106SVille Syrjälä 322687a02106SVille Syrjälä return enabled_irqs; 322787a02106SVille Syrjälä } 322887a02106SVille Syrjälä 32291a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 32301a56b1a2SImre Deak { 32311a56b1a2SImre Deak u32 hotplug; 32321a56b1a2SImre Deak 32331a56b1a2SImre Deak /* 32341a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 32351a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 32361a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 32371a56b1a2SImre Deak */ 32381a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 32391a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 32401a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 32411a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 32421a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 32431a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 32441a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 32451a56b1a2SImre Deak /* 32461a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 32471a56b1a2SImre Deak * HPD must be enabled in both north and south. 32481a56b1a2SImre Deak */ 32491a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 32501a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 32511a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32521a56b1a2SImre Deak } 32531a56b1a2SImre Deak 325491d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 325582a28bcfSDaniel Vetter { 32561a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 325782a28bcfSDaniel Vetter 325891d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3259fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 326091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 326182a28bcfSDaniel Vetter } else { 3262fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 326391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 326482a28bcfSDaniel Vetter } 326582a28bcfSDaniel Vetter 3266fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 326782a28bcfSDaniel Vetter 32681a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32696dbf30ceSVille Syrjälä } 327026951cafSXiong Zhang 32712a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32722a57d9ccSImre Deak { 32733b92e263SRodrigo Vivi u32 val, hotplug; 32743b92e263SRodrigo Vivi 32753b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 32763b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 32773b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 32783b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 32793b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 32803b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 32813b92e263SRodrigo Vivi } 32822a57d9ccSImre Deak 32832a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 32842a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 32852a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32862a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32872a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 32882a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 32892a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32902a57d9ccSImre Deak 32912a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 32922a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 32932a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 32942a57d9ccSImre Deak } 32952a57d9ccSImre Deak 329691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32976dbf30ceSVille Syrjälä { 32982a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32996dbf30ceSVille Syrjälä 33006dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 330191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 33026dbf30ceSVille Syrjälä 33036dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 33046dbf30ceSVille Syrjälä 33052a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 330626951cafSXiong Zhang } 33077fe0b973SKeith Packard 33081a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 33091a56b1a2SImre Deak { 33101a56b1a2SImre Deak u32 hotplug; 33111a56b1a2SImre Deak 33121a56b1a2SImre Deak /* 33131a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 33141a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 33151a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 33161a56b1a2SImre Deak */ 33171a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 33181a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 33191a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 33201a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 33211a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 33221a56b1a2SImre Deak } 33231a56b1a2SImre Deak 332491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3325e4ce95aaSVille Syrjälä { 33261a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3327e4ce95aaSVille Syrjälä 332891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 33293a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 333091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 33313a3b3c7dSVille Syrjälä 33323a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 333391d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 333423bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 333591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 33363a3b3c7dSVille Syrjälä 33373a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 333823bb4cb5SVille Syrjälä } else { 3339e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 334091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3341e4ce95aaSVille Syrjälä 3342e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 33433a3b3c7dSVille Syrjälä } 3344e4ce95aaSVille Syrjälä 33451a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3346e4ce95aaSVille Syrjälä 334791d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3348e4ce95aaSVille Syrjälä } 3349e4ce95aaSVille Syrjälä 33502a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 33512a57d9ccSImre Deak u32 enabled_irqs) 3352e0a20ad7SShashank Sharma { 33532a57d9ccSImre Deak u32 hotplug; 3354e0a20ad7SShashank Sharma 3355a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 33562a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 33572a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 33582a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3359d252bf68SShubhangi Shrivastava 3360d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3361d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3362d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3363d252bf68SShubhangi Shrivastava 3364d252bf68SShubhangi Shrivastava /* 3365d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3366d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3367d252bf68SShubhangi Shrivastava */ 3368d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3369d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3370d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3371d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3372d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3373d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3374d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3375d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3376d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3377d252bf68SShubhangi Shrivastava 3378a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3379e0a20ad7SShashank Sharma } 3380e0a20ad7SShashank Sharma 33812a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33822a57d9ccSImre Deak { 33832a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 33842a57d9ccSImre Deak } 33852a57d9ccSImre Deak 33862a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 33872a57d9ccSImre Deak { 33882a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 33892a57d9ccSImre Deak 33902a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 33912a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 33922a57d9ccSImre Deak 33932a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 33942a57d9ccSImre Deak 33952a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 33962a57d9ccSImre Deak } 33972a57d9ccSImre Deak 3398d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3399d46da437SPaulo Zanoni { 3400fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 340182a28bcfSDaniel Vetter u32 mask; 3402d46da437SPaulo Zanoni 34036e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3404692a04cfSDaniel Vetter return; 3405692a04cfSDaniel Vetter 34066e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 34075c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 34084ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 34095c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 34104ebc6509SDhinakaran Pandiyan else 34114ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 34128664281bSPaulo Zanoni 34133488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 3414d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 34152a57d9ccSImre Deak 34162a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 34172a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 34181a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 34192a57d9ccSImre Deak else 34202a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3421d46da437SPaulo Zanoni } 3422d46da437SPaulo Zanoni 34230a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 34240a9a8c91SDaniel Vetter { 3425fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34260a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 34270a9a8c91SDaniel Vetter 34280a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 34290a9a8c91SDaniel Vetter 34300a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 34313c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 34320a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3433772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3434772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 34350a9a8c91SDaniel Vetter } 34360a9a8c91SDaniel Vetter 34370a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 34385db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3439f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 34400a9a8c91SDaniel Vetter } else { 34410a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 34420a9a8c91SDaniel Vetter } 34430a9a8c91SDaniel Vetter 34443488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 34450a9a8c91SDaniel Vetter 3446b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 344778e68d36SImre Deak /* 344878e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 344978e68d36SImre Deak * itself is enabled/disabled. 345078e68d36SImre Deak */ 3451f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 34520a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3453f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3454f4e9af4fSAkash Goel } 34550a9a8c91SDaniel Vetter 3456f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 34573488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 34580a9a8c91SDaniel Vetter } 34590a9a8c91SDaniel Vetter } 34600a9a8c91SDaniel Vetter 3461f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3462036a4a7dSZhenyu Wang { 3463fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34648e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 34658e76f8dcSPaulo Zanoni 3466b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 34678e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3468842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 34698e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 347023bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 347123bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 34728e76f8dcSPaulo Zanoni } else { 34738e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3474842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3475842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3476e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3477e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3478e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 34798e76f8dcSPaulo Zanoni } 3480036a4a7dSZhenyu Wang 34811ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3482036a4a7dSZhenyu Wang 3483622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3484622364b6SPaulo Zanoni 34853488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3486036a4a7dSZhenyu Wang 34870a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3488036a4a7dSZhenyu Wang 34891a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 34901a56b1a2SImre Deak 3491d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 34927fe0b973SKeith Packard 349350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 34946005ce42SDaniel Vetter /* Enable PCU event interrupts 34956005ce42SDaniel Vetter * 34966005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 34974bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 34984bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3499d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3500fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3501d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3502f97108d1SJesse Barnes } 3503f97108d1SJesse Barnes 3504036a4a7dSZhenyu Wang return 0; 3505036a4a7dSZhenyu Wang } 3506036a4a7dSZhenyu Wang 3507f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3508f8b79e58SImre Deak { 350967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3510f8b79e58SImre Deak 3511f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3512f8b79e58SImre Deak return; 3513f8b79e58SImre Deak 3514f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3515f8b79e58SImre Deak 3516d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3517d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3518ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3519f8b79e58SImre Deak } 3520d6c69803SVille Syrjälä } 3521f8b79e58SImre Deak 3522f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3523f8b79e58SImre Deak { 352467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3525f8b79e58SImre Deak 3526f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3527f8b79e58SImre Deak return; 3528f8b79e58SImre Deak 3529f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3530f8b79e58SImre Deak 3531950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3532ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3533f8b79e58SImre Deak } 3534f8b79e58SImre Deak 35350e6c9a9eSVille Syrjälä 35360e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 35370e6c9a9eSVille Syrjälä { 3538fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35390e6c9a9eSVille Syrjälä 35400a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 35417e231dbeSJesse Barnes 3542ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35439918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3544ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3545ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3546ad22d106SVille Syrjälä 35477e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 354834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 354920afbda2SDaniel Vetter 355020afbda2SDaniel Vetter return 0; 355120afbda2SDaniel Vetter } 355220afbda2SDaniel Vetter 3553abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3554abd58f01SBen Widawsky { 3555abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3556abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3557abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 355873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 355973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 356073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3561abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 356273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 356373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 356473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3565abd58f01SBen Widawsky 0, 356673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 356773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3568abd58f01SBen Widawsky }; 3569abd58f01SBen Widawsky 357098735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 357198735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 357298735739STvrtko Ursulin 3573f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3574f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 35759a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35769a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 357778e68d36SImre Deak /* 357878e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 357926705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 358078e68d36SImre Deak */ 3581f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 35829a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3583abd58f01SBen Widawsky } 3584abd58f01SBen Widawsky 3585abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3586abd58f01SBen Widawsky { 3587770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3588770de83dSDamien Lespiau uint32_t de_pipe_enables; 35893a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 35903a3b3c7dSVille Syrjälä u32 de_port_enables; 359111825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 35923a3b3c7dSVille Syrjälä enum pipe pipe; 3593770de83dSDamien Lespiau 3594bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3595842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 35963a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 359788e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3598cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 35993a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 36003a3b3c7dSVille Syrjälä } else { 3601842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 36023a3b3c7dSVille Syrjälä } 3603770de83dSDamien Lespiau 3604770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3605770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3606770de83dSDamien Lespiau 36073a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3608cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3609a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3610a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 36113a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 36123a3b3c7dSVille Syrjälä 3613*0a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 3614*0a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3615abd58f01SBen Widawsky 3616f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3617813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3618813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3619813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 362035079899SPaulo Zanoni de_pipe_enables); 3621*0a195c02SMika Kahola } 3622abd58f01SBen Widawsky 36233488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 36243488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 36252a57d9ccSImre Deak 36262a57d9ccSImre Deak if (IS_GEN9_LP(dev_priv)) 36272a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 36281a56b1a2SImre Deak else if (IS_BROADWELL(dev_priv)) 36291a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3630abd58f01SBen Widawsky } 3631abd58f01SBen Widawsky 3632abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3633abd58f01SBen Widawsky { 3634fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3635abd58f01SBen Widawsky 36366e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3637622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3638622364b6SPaulo Zanoni 3639abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3640abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3641abd58f01SBen Widawsky 36426e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3643abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3644abd58f01SBen Widawsky 3645e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3646abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3647abd58f01SBen Widawsky 3648abd58f01SBen Widawsky return 0; 3649abd58f01SBen Widawsky } 3650abd58f01SBen Widawsky 365143f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 365243f328d7SVille Syrjälä { 3653fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 365443f328d7SVille Syrjälä 365543f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 365643f328d7SVille Syrjälä 3657ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36589918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3659ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3660ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3661ad22d106SVille Syrjälä 3662e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 366343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 366443f328d7SVille Syrjälä 366543f328d7SVille Syrjälä return 0; 366643f328d7SVille Syrjälä } 366743f328d7SVille Syrjälä 36686bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 3669c2798b19SChris Wilson { 3670fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3671c2798b19SChris Wilson 367244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 367344d9241eSVille Syrjälä 3674d420a50cSVille Syrjälä I915_WRITE16(HWSTAM, 0xffff); 3675d420a50cSVille Syrjälä 3676e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 3677c2798b19SChris Wilson } 3678c2798b19SChris Wilson 3679c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3680c2798b19SChris Wilson { 3681fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3682e9e9848aSVille Syrjälä u16 enable_mask; 3683c2798b19SChris Wilson 3684045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 3685045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3686c2798b19SChris Wilson 3687c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3688c2798b19SChris Wilson dev_priv->irq_mask = 3689c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3690842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 3691c2798b19SChris Wilson 3692e9e9848aSVille Syrjälä enable_mask = 3693c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3694c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3695e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3696e9e9848aSVille Syrjälä 3697e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3698c2798b19SChris Wilson 3699379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3700379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3701d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3702755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3703755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3704d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3705379ef82dSDaniel Vetter 3706c2798b19SChris Wilson return 0; 3707c2798b19SChris Wilson } 3708c2798b19SChris Wilson 3709ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3710c2798b19SChris Wilson { 371145a83f84SDaniel Vetter struct drm_device *dev = arg; 3712fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3713af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3714c2798b19SChris Wilson 37152dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37162dd2a883SImre Deak return IRQ_NONE; 37172dd2a883SImre Deak 37181f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37191f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 37201f814dacSImre Deak 3721af722d28SVille Syrjälä do { 3722af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 3723af722d28SVille Syrjälä u16 iir; 3724af722d28SVille Syrjälä 3725c2798b19SChris Wilson iir = I915_READ16(IIR); 3726c2798b19SChris Wilson if (iir == 0) 3727af722d28SVille Syrjälä break; 3728c2798b19SChris Wilson 3729af722d28SVille Syrjälä ret = IRQ_HANDLED; 3730c2798b19SChris Wilson 3731eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3732eb64343cSVille Syrjälä * signalled in iir */ 3733eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3734c2798b19SChris Wilson 3735fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 3736c2798b19SChris Wilson 3737c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 37383b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3739c2798b19SChris Wilson 3740af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3741af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3742af722d28SVille Syrjälä 3743eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3744af722d28SVille Syrjälä } while (0); 3745c2798b19SChris Wilson 37461f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 37471f814dacSImre Deak 37481f814dacSImre Deak return ret; 3749c2798b19SChris Wilson } 3750c2798b19SChris Wilson 37516bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 3752a266c7d5SChris Wilson { 3753fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3754a266c7d5SChris Wilson 375556b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37560706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3757a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3758a266c7d5SChris Wilson } 3759a266c7d5SChris Wilson 376044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 376144d9241eSVille Syrjälä 3762d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 376344d9241eSVille Syrjälä 3764ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 3765a266c7d5SChris Wilson } 3766a266c7d5SChris Wilson 3767a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3768a266c7d5SChris Wilson { 3769fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 377038bde180SChris Wilson u32 enable_mask; 3771a266c7d5SChris Wilson 3772045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3773045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 377438bde180SChris Wilson 377538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 377638bde180SChris Wilson dev_priv->irq_mask = 377738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 377838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3779842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 378038bde180SChris Wilson 378138bde180SChris Wilson enable_mask = 378238bde180SChris Wilson I915_ASLE_INTERRUPT | 378338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 378438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378538bde180SChris Wilson I915_USER_INTERRUPT; 378638bde180SChris Wilson 378756b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3788a266c7d5SChris Wilson /* Enable in IER... */ 3789a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3790a266c7d5SChris Wilson /* and unmask in IMR */ 3791a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3792a266c7d5SChris Wilson } 3793a266c7d5SChris Wilson 3794ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3795a266c7d5SChris Wilson 3796379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3797379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3798d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3799755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3800755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3801d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3802379ef82dSDaniel Vetter 3803c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 3804c30bb1fdSVille Syrjälä 380520afbda2SDaniel Vetter return 0; 380620afbda2SDaniel Vetter } 380720afbda2SDaniel Vetter 3808ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3809a266c7d5SChris Wilson { 381045a83f84SDaniel Vetter struct drm_device *dev = arg; 3811fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3812af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3813a266c7d5SChris Wilson 38142dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38152dd2a883SImre Deak return IRQ_NONE; 38162dd2a883SImre Deak 38171f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38181f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 38191f814dacSImre Deak 382038bde180SChris Wilson do { 3821eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 3822af722d28SVille Syrjälä u32 hotplug_status = 0; 3823af722d28SVille Syrjälä u32 iir; 3824a266c7d5SChris Wilson 3825af722d28SVille Syrjälä iir = I915_READ(IIR); 3826af722d28SVille Syrjälä if (iir == 0) 3827af722d28SVille Syrjälä break; 3828af722d28SVille Syrjälä 3829af722d28SVille Syrjälä ret = IRQ_HANDLED; 3830af722d28SVille Syrjälä 3831af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3832af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3833af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3834a266c7d5SChris Wilson 3835eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3836eb64343cSVille Syrjälä * signalled in iir */ 3837eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3838a266c7d5SChris Wilson 3839fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 3840a266c7d5SChris Wilson 3841a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 38423b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3843a266c7d5SChris Wilson 3844af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3845af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3846a266c7d5SChris Wilson 3847af722d28SVille Syrjälä if (hotplug_status) 3848af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3849af722d28SVille Syrjälä 3850af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3851af722d28SVille Syrjälä } while (0); 3852a266c7d5SChris Wilson 38531f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 38541f814dacSImre Deak 3855a266c7d5SChris Wilson return ret; 3856a266c7d5SChris Wilson } 3857a266c7d5SChris Wilson 38586bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 3859a266c7d5SChris Wilson { 3860fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3861a266c7d5SChris Wilson 38620706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3863a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3864a266c7d5SChris Wilson 386544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 386644d9241eSVille Syrjälä 3867d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 386844d9241eSVille Syrjälä 3869ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 3870a266c7d5SChris Wilson } 3871a266c7d5SChris Wilson 3872a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3873a266c7d5SChris Wilson { 3874fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3875bbba0a97SChris Wilson u32 enable_mask; 3876a266c7d5SChris Wilson u32 error_mask; 3877a266c7d5SChris Wilson 3878045cebd2SVille Syrjälä /* 3879045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3880045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3881045cebd2SVille Syrjälä */ 3882045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3883045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3884045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3885045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3886045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3887045cebd2SVille Syrjälä } else { 3888045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3889045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3890045cebd2SVille Syrjälä } 3891045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3892045cebd2SVille Syrjälä 3893a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3894c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3895c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3896adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3897bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3898bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3899bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3900bbba0a97SChris Wilson 3901c30bb1fdSVille Syrjälä enable_mask = 3902c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3903c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3904c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3905c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3906c30bb1fdSVille Syrjälä I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3907c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3908bbba0a97SChris Wilson 390991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3910bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3911a266c7d5SChris Wilson 3912c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3913c30bb1fdSVille Syrjälä 3914b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3915b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3916d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3917755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3918755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3919755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3920d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3921a266c7d5SChris Wilson 392291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 392320afbda2SDaniel Vetter 392420afbda2SDaniel Vetter return 0; 392520afbda2SDaniel Vetter } 392620afbda2SDaniel Vetter 392791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 392820afbda2SDaniel Vetter { 392920afbda2SDaniel Vetter u32 hotplug_en; 393020afbda2SDaniel Vetter 393167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3932b5ea2d56SDaniel Vetter 3933adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3934e5868a31SEgbert Eich /* enable bits are the same for all generations */ 393591d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3936a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3937a266c7d5SChris Wilson to generate a spurious hotplug event about three 3938a266c7d5SChris Wilson seconds later. So just do it once. 3939a266c7d5SChris Wilson */ 394091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3941a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3942a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3943a266c7d5SChris Wilson 3944a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 39450706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3946f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3947f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3948f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 39490706f17cSEgbert Eich hotplug_en); 3950a266c7d5SChris Wilson } 3951a266c7d5SChris Wilson 3952ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3953a266c7d5SChris Wilson { 395445a83f84SDaniel Vetter struct drm_device *dev = arg; 3955fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3956af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3957a266c7d5SChris Wilson 39582dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39592dd2a883SImre Deak return IRQ_NONE; 39602dd2a883SImre Deak 39611f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39621f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39631f814dacSImre Deak 3964af722d28SVille Syrjälä do { 3965eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 3966af722d28SVille Syrjälä u32 hotplug_status = 0; 3967af722d28SVille Syrjälä u32 iir; 39682c8ba29fSChris Wilson 3969af722d28SVille Syrjälä iir = I915_READ(IIR); 3970af722d28SVille Syrjälä if (iir == 0) 3971af722d28SVille Syrjälä break; 3972af722d28SVille Syrjälä 3973af722d28SVille Syrjälä ret = IRQ_HANDLED; 3974af722d28SVille Syrjälä 3975af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3976af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3977a266c7d5SChris Wilson 3978eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3979eb64343cSVille Syrjälä * signalled in iir */ 3980eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3981a266c7d5SChris Wilson 3982fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 3983a266c7d5SChris Wilson 3984a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 39853b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3986af722d28SVille Syrjälä 3987a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 39883b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 3989a266c7d5SChris Wilson 3990af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3991af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3992515ac2bbSDaniel Vetter 3993af722d28SVille Syrjälä if (hotplug_status) 3994af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3995af722d28SVille Syrjälä 3996af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3997af722d28SVille Syrjälä } while (0); 3998a266c7d5SChris Wilson 39991f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40001f814dacSImre Deak 4001a266c7d5SChris Wilson return ret; 4002a266c7d5SChris Wilson } 4003a266c7d5SChris Wilson 4004fca52a55SDaniel Vetter /** 4005fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4006fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4007fca52a55SDaniel Vetter * 4008fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4009fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4010fca52a55SDaniel Vetter */ 4011b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4012f71d4af4SJesse Barnes { 401391c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4014cefcff8fSJoonas Lahtinen int i; 40158b2e326dSChris Wilson 401677913b39SJani Nikula intel_hpd_init_work(dev_priv); 401777913b39SJani Nikula 4018c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4019cefcff8fSJoonas Lahtinen 4020a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4021cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4022cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 40238b2e326dSChris Wilson 40244805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 402526705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 402626705e20SSagar Arun Kamble 4027a6706b45SDeepak S /* Let's track the enabled rps events */ 4028666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 40296c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4030e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 403131685c25SDeepak S else 4032a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4033a6706b45SDeepak S 40345dd04556SSagar Arun Kamble dev_priv->rps.pm_intrmsk_mbz = 0; 40351800ad25SSagar Arun Kamble 40361800ad25SSagar Arun Kamble /* 4037acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 40381800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 40391800ad25SSagar Arun Kamble * 40401800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 40411800ad25SSagar Arun Kamble */ 4042bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 40435dd04556SSagar Arun Kamble dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 40441800ad25SSagar Arun Kamble 4045bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4046655d49efSChris Wilson dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 40471800ad25SSagar Arun Kamble 4048b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 40494194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 40504cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4051bca2bf2aSPandiyan, Dhinakaran } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 4052f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4053fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4054391f75e2SVille Syrjälä } else { 4055391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4056391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4057f71d4af4SJesse Barnes } 4058f71d4af4SJesse Barnes 405921da2700SVille Syrjälä /* 406021da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 406121da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 406221da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 406321da2700SVille Syrjälä */ 4064b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 406521da2700SVille Syrjälä dev->vblank_disable_immediate = true; 406621da2700SVille Syrjälä 4067262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4068262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4069262fd485SChris Wilson * special care to avoid writing any of the display block registers 4070262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4071262fd485SChris Wilson * in this case to the runtime pm. 4072262fd485SChris Wilson */ 4073262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4074262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4075262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4076262fd485SChris Wilson 4077317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4078317eaa95SLyude 40791bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4080f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4081f71d4af4SJesse Barnes 4082b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 408343f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 40846bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 408543f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 40866bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 408786e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 408886e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 408943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4090b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 40917e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 40926bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 40937e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 40946bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 409586e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 409686e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4097fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4098bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4099abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4100723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4101abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 41026bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4103abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4104abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4105cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4106e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 41077b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 41087b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 41096dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 41106dbf30ceSVille Syrjälä else 41113a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 41126e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4113f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4114723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4115f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 41166bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4117f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4118f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4119e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4120f71d4af4SJesse Barnes } else { 41217e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 41226bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4123c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4124c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 41256bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 412686e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 412786e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 41287e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 41296bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4130a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 41316bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4132a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 413386e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 413486e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4135c2798b19SChris Wilson } else { 41366bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4137a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 41386bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4139a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 414086e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 414186e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4142c2798b19SChris Wilson } 4143778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4144778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4145f71d4af4SJesse Barnes } 4146f71d4af4SJesse Barnes } 414720afbda2SDaniel Vetter 4148fca52a55SDaniel Vetter /** 4149cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4150cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4151cefcff8fSJoonas Lahtinen * 4152cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4153cefcff8fSJoonas Lahtinen */ 4154cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4155cefcff8fSJoonas Lahtinen { 4156cefcff8fSJoonas Lahtinen int i; 4157cefcff8fSJoonas Lahtinen 4158cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4159cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4160cefcff8fSJoonas Lahtinen } 4161cefcff8fSJoonas Lahtinen 4162cefcff8fSJoonas Lahtinen /** 4163fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4164fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4165fca52a55SDaniel Vetter * 4166fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4167fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4168fca52a55SDaniel Vetter * 4169fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4170fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4171fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4172fca52a55SDaniel Vetter */ 41732aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 41742aeb7d3aSDaniel Vetter { 41752aeb7d3aSDaniel Vetter /* 41762aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 41772aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 41782aeb7d3aSDaniel Vetter * special cases in our ordering checks. 41792aeb7d3aSDaniel Vetter */ 41802aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 41812aeb7d3aSDaniel Vetter 418291c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 41832aeb7d3aSDaniel Vetter } 41842aeb7d3aSDaniel Vetter 4185fca52a55SDaniel Vetter /** 4186fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4187fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4188fca52a55SDaniel Vetter * 4189fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4190fca52a55SDaniel Vetter * resources acquired in the init functions. 4191fca52a55SDaniel Vetter */ 41922aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 41932aeb7d3aSDaniel Vetter { 419491c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 41952aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 41962aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 41972aeb7d3aSDaniel Vetter } 41982aeb7d3aSDaniel Vetter 4199fca52a55SDaniel Vetter /** 4200fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4201fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4202fca52a55SDaniel Vetter * 4203fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4204fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4205fca52a55SDaniel Vetter */ 4206b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4207c67a470bSPaulo Zanoni { 420891c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 42092aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 421091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4211c67a470bSPaulo Zanoni } 4212c67a470bSPaulo Zanoni 4213fca52a55SDaniel Vetter /** 4214fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4215fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4216fca52a55SDaniel Vetter * 4217fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4218fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4219fca52a55SDaniel Vetter */ 4220b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4221c67a470bSPaulo Zanoni { 42222aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 422391c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 422491c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4225c67a470bSPaulo Zanoni } 4226