xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 0a073b843bcd9a660f76e497182aac97cafddc4c)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i965[] = {
74e5868a31SEgbert Eich 	 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76e5868a31SEgbert Eich 	 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77e5868a31SEgbert Eich 	 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
91cd569aedSEgbert Eich static void ibx_hpd_irq_setup(struct drm_device *dev);
92cd569aedSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev);
93e5868a31SEgbert Eich 
94036a4a7dSZhenyu Wang /* For display hotplug interrupt */
95995b6762SChris Wilson static void
96f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97036a4a7dSZhenyu Wang {
981ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
991ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1001ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1013143a2bfSChris Wilson 		POSTING_READ(DEIMR);
102036a4a7dSZhenyu Wang 	}
103036a4a7dSZhenyu Wang }
104036a4a7dSZhenyu Wang 
1050ff9800aSPaulo Zanoni static void
106f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
107036a4a7dSZhenyu Wang {
1081ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1091ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1101ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1113143a2bfSChris Wilson 		POSTING_READ(DEIMR);
112036a4a7dSZhenyu Wang 	}
113036a4a7dSZhenyu Wang }
114036a4a7dSZhenyu Wang 
1157c463586SKeith Packard void
1167c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1177c463586SKeith Packard {
1189db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
11946c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
1207c463586SKeith Packard 
12146c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
12246c06a30SVille Syrjälä 		return;
12346c06a30SVille Syrjälä 
1247c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
12546c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
12646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
1273143a2bfSChris Wilson 	POSTING_READ(reg);
1287c463586SKeith Packard }
1297c463586SKeith Packard 
1307c463586SKeith Packard void
1317c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1327c463586SKeith Packard {
1339db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
13446c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
1357c463586SKeith Packard 
13646c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
13746c06a30SVille Syrjälä 		return;
13846c06a30SVille Syrjälä 
13946c06a30SVille Syrjälä 	pipestat &= ~mask;
14046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
1413143a2bfSChris Wilson 	POSTING_READ(reg);
1427c463586SKeith Packard }
1437c463586SKeith Packard 
144c0e09200SDave Airlie /**
14501c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
14601c66889SZhao Yakui  */
14701c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
14801c66889SZhao Yakui {
1491ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1501ec14ad3SChris Wilson 	unsigned long irqflags;
1511ec14ad3SChris Wilson 
1527e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
1537e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
1547e231dbeSJesse Barnes 		return;
1557e231dbeSJesse Barnes 
1561ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15701c66889SZhao Yakui 
158c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
159f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
160edcb49caSZhao Yakui 	else {
16101c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
162d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
163a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
164edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
165d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
166edcb49caSZhao Yakui 	}
1671ec14ad3SChris Wilson 
1681ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16901c66889SZhao Yakui }
17001c66889SZhao Yakui 
17101c66889SZhao Yakui /**
1720a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1730a3e67a4SJesse Barnes  * @dev: DRM device
1740a3e67a4SJesse Barnes  * @pipe: pipe to check
1750a3e67a4SJesse Barnes  *
1760a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1770a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1780a3e67a4SJesse Barnes  * before reading such registers if unsure.
1790a3e67a4SJesse Barnes  */
1800a3e67a4SJesse Barnes static int
1810a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1820a3e67a4SJesse Barnes {
1830a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184702e7a56SPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
185702e7a56SPaulo Zanoni 								      pipe);
186702e7a56SPaulo Zanoni 
187702e7a56SPaulo Zanoni 	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
1880a3e67a4SJesse Barnes }
1890a3e67a4SJesse Barnes 
19042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
19142f52ef8SKeith Packard  * we use as a pipe index
19242f52ef8SKeith Packard  */
193f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1940a3e67a4SJesse Barnes {
1950a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1960a3e67a4SJesse Barnes 	unsigned long high_frame;
1970a3e67a4SJesse Barnes 	unsigned long low_frame;
1985eddb70bSChris Wilson 	u32 high1, high2, low;
1990a3e67a4SJesse Barnes 
2000a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
20144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
2029db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
2030a3e67a4SJesse Barnes 		return 0;
2040a3e67a4SJesse Barnes 	}
2050a3e67a4SJesse Barnes 
2069db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
2079db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
2085eddb70bSChris Wilson 
2090a3e67a4SJesse Barnes 	/*
2100a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
2110a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
2120a3e67a4SJesse Barnes 	 * register.
2130a3e67a4SJesse Barnes 	 */
2140a3e67a4SJesse Barnes 	do {
2155eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
2165eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
2175eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
2180a3e67a4SJesse Barnes 	} while (high1 != high2);
2190a3e67a4SJesse Barnes 
2205eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
2215eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
2225eddb70bSChris Wilson 	return (high1 << 8) | low;
2230a3e67a4SJesse Barnes }
2240a3e67a4SJesse Barnes 
225f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
2269880b7a5SJesse Barnes {
2279880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2289db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
2299880b7a5SJesse Barnes 
2309880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
23144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
2329db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2339880b7a5SJesse Barnes 		return 0;
2349880b7a5SJesse Barnes 	}
2359880b7a5SJesse Barnes 
2369880b7a5SJesse Barnes 	return I915_READ(reg);
2379880b7a5SJesse Barnes }
2389880b7a5SJesse Barnes 
239f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
2400af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
2410af7e4dfSMario Kleiner {
2420af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2430af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
2440af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
2450af7e4dfSMario Kleiner 	bool in_vbl = true;
2460af7e4dfSMario Kleiner 	int ret = 0;
247fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
248fe2b8f9dSPaulo Zanoni 								      pipe);
2490af7e4dfSMario Kleiner 
2500af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
2510af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
2529db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2530af7e4dfSMario Kleiner 		return 0;
2540af7e4dfSMario Kleiner 	}
2550af7e4dfSMario Kleiner 
2560af7e4dfSMario Kleiner 	/* Get vtotal. */
257fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
2580af7e4dfSMario Kleiner 
2590af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
2600af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
2610af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
2620af7e4dfSMario Kleiner 		 */
2630af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2640af7e4dfSMario Kleiner 
2650af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2660af7e4dfSMario Kleiner 		 * horizontal scanout position.
2670af7e4dfSMario Kleiner 		 */
2680af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2690af7e4dfSMario Kleiner 		*hpos = 0;
2700af7e4dfSMario Kleiner 	} else {
2710af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2720af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2730af7e4dfSMario Kleiner 		 * scanout position.
2740af7e4dfSMario Kleiner 		 */
2750af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2760af7e4dfSMario Kleiner 
277fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
2780af7e4dfSMario Kleiner 		*vpos = position / htotal;
2790af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2800af7e4dfSMario Kleiner 	}
2810af7e4dfSMario Kleiner 
2820af7e4dfSMario Kleiner 	/* Query vblank area. */
283fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
2840af7e4dfSMario Kleiner 
2850af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2860af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2870af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2880af7e4dfSMario Kleiner 
2890af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2900af7e4dfSMario Kleiner 		in_vbl = false;
2910af7e4dfSMario Kleiner 
2920af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2930af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2940af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2950af7e4dfSMario Kleiner 
2960af7e4dfSMario Kleiner 	/* Readouts valid? */
2970af7e4dfSMario Kleiner 	if (vbl > 0)
2980af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2990af7e4dfSMario Kleiner 
3000af7e4dfSMario Kleiner 	/* In vblank? */
3010af7e4dfSMario Kleiner 	if (in_vbl)
3020af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
3030af7e4dfSMario Kleiner 
3040af7e4dfSMario Kleiner 	return ret;
3050af7e4dfSMario Kleiner }
3060af7e4dfSMario Kleiner 
307f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
3080af7e4dfSMario Kleiner 			      int *max_error,
3090af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
3100af7e4dfSMario Kleiner 			      unsigned flags)
3110af7e4dfSMario Kleiner {
3124041b853SChris Wilson 	struct drm_crtc *crtc;
3130af7e4dfSMario Kleiner 
3147eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
3154041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
3160af7e4dfSMario Kleiner 		return -EINVAL;
3170af7e4dfSMario Kleiner 	}
3180af7e4dfSMario Kleiner 
3190af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
3204041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
3214041b853SChris Wilson 	if (crtc == NULL) {
3224041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
3234041b853SChris Wilson 		return -EINVAL;
3244041b853SChris Wilson 	}
3254041b853SChris Wilson 
3264041b853SChris Wilson 	if (!crtc->enabled) {
3274041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
3284041b853SChris Wilson 		return -EBUSY;
3294041b853SChris Wilson 	}
3300af7e4dfSMario Kleiner 
3310af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
3324041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
3334041b853SChris Wilson 						     vblank_time, flags,
3344041b853SChris Wilson 						     crtc);
3350af7e4dfSMario Kleiner }
3360af7e4dfSMario Kleiner 
3375ca58282SJesse Barnes /*
3385ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
3395ca58282SJesse Barnes  */
340ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
341ac4c16c5SEgbert Eich 
3425ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
3435ca58282SJesse Barnes {
3445ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3455ca58282SJesse Barnes 						    hotplug_work);
3465ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
347c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
348cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
349cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
350cd569aedSEgbert Eich 	struct drm_connector *connector;
351cd569aedSEgbert Eich 	unsigned long irqflags;
352cd569aedSEgbert Eich 	bool hpd_disabled = false;
3535ca58282SJesse Barnes 
35452d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
35552d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
35652d7ecedSDaniel Vetter 		return;
35752d7ecedSDaniel Vetter 
358a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
359e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
360e67189abSJesse Barnes 
361cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
362cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
363cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
364cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
365cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
366cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
367cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
368cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
369cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
370cd569aedSEgbert Eich 				drm_get_connector_name(connector));
371cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
372cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
373cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
374cd569aedSEgbert Eich 			hpd_disabled = true;
375cd569aedSEgbert Eich 		}
376cd569aedSEgbert Eich 	}
377cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
378cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
379cd569aedSEgbert Eich 	  * some connectors */
380ac4c16c5SEgbert Eich 	if (hpd_disabled) {
381cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
382ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
383ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
384ac4c16c5SEgbert Eich 	}
385cd569aedSEgbert Eich 
386cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
387cd569aedSEgbert Eich 
388cd569aedSEgbert Eich 	list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
389cd569aedSEgbert Eich 		if (intel_encoder->hot_plug)
390cd569aedSEgbert Eich 			intel_encoder->hot_plug(intel_encoder);
391c31c4ba3SKeith Packard 
39240ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
39340ee3381SKeith Packard 
3945ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
395eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
3965ca58282SJesse Barnes }
3975ca58282SJesse Barnes 
39873edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
399f97108d1SJesse Barnes {
400f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
401b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
4029270388eSDaniel Vetter 	u8 new_delay;
4039270388eSDaniel Vetter 	unsigned long flags;
4049270388eSDaniel Vetter 
4059270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
406f97108d1SJesse Barnes 
40773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
40873edd18fSDaniel Vetter 
40920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
4109270388eSDaniel Vetter 
4117648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
412b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
413b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
414f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
415f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
416f97108d1SJesse Barnes 
417f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
418b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
41920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
42020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
42120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
42220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
423b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
42420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
42520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
42620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
42720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
428f97108d1SJesse Barnes 	}
429f97108d1SJesse Barnes 
4307648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
43120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
432f97108d1SJesse Barnes 
4339270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
4349270388eSDaniel Vetter 
435f97108d1SJesse Barnes 	return;
436f97108d1SJesse Barnes }
437f97108d1SJesse Barnes 
438549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
439549f7365SChris Wilson 			struct intel_ring_buffer *ring)
440549f7365SChris Wilson {
441549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
4429862e600SChris Wilson 
443475553deSChris Wilson 	if (ring->obj == NULL)
444475553deSChris Wilson 		return;
445475553deSChris Wilson 
446b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
4479862e600SChris Wilson 
448549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
4493e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
45099584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
45199584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
452cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
4533e0dc6b0SBen Widawsky 	}
454549f7365SChris Wilson }
455549f7365SChris Wilson 
4564912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
4573b8d8d91SJesse Barnes {
4584912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
459c6a828d3SDaniel Vetter 						    rps.work);
4604912d041SBen Widawsky 	u32 pm_iir, pm_imr;
4617b9e0ae6SChris Wilson 	u8 new_delay;
4623b8d8d91SJesse Barnes 
463c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
464c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
465c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
4664912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
467a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
468c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
4694912d041SBen Widawsky 
4707b9e0ae6SChris Wilson 	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
4713b8d8d91SJesse Barnes 		return;
4723b8d8d91SJesse Barnes 
4734fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
4747b9e0ae6SChris Wilson 
4757b9e0ae6SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
476c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
4777b9e0ae6SChris Wilson 	else
478c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
4793b8d8d91SJesse Barnes 
48079249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
48179249636SBen Widawsky 	 * interrupt
48279249636SBen Widawsky 	 */
48379249636SBen Widawsky 	if (!(new_delay > dev_priv->rps.max_delay ||
48479249636SBen Widawsky 	      new_delay < dev_priv->rps.min_delay)) {
485*0a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev_priv->dev))
486*0a073b84SJesse Barnes 			valleyview_set_rps(dev_priv->dev, new_delay);
487*0a073b84SJesse Barnes 		else
4884912d041SBen Widawsky 			gen6_set_rps(dev_priv->dev, new_delay);
48979249636SBen Widawsky 	}
4903b8d8d91SJesse Barnes 
4914fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
4923b8d8d91SJesse Barnes }
4933b8d8d91SJesse Barnes 
494e3689190SBen Widawsky 
495e3689190SBen Widawsky /**
496e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
497e3689190SBen Widawsky  * occurred.
498e3689190SBen Widawsky  * @work: workqueue struct
499e3689190SBen Widawsky  *
500e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
501e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
502e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
503e3689190SBen Widawsky  */
504e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
505e3689190SBen Widawsky {
506e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
507a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
508e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
509e3689190SBen Widawsky 	char *parity_event[5];
510e3689190SBen Widawsky 	uint32_t misccpctl;
511e3689190SBen Widawsky 	unsigned long flags;
512e3689190SBen Widawsky 
513e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
514e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
515e3689190SBen Widawsky 	 * any time we access those registers.
516e3689190SBen Widawsky 	 */
517e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
518e3689190SBen Widawsky 
519e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
520e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
521e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
522e3689190SBen Widawsky 
523e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
524e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
525e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
526e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
527e3689190SBen Widawsky 
528e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
529e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
530e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
531e3689190SBen Widawsky 
532e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
533e3689190SBen Widawsky 
534e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
535e3689190SBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
536e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
537e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
538e3689190SBen Widawsky 
539e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
540e3689190SBen Widawsky 
541e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
542e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
543e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
544e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
545e3689190SBen Widawsky 	parity_event[4] = NULL;
546e3689190SBen Widawsky 
547e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
548e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
549e3689190SBen Widawsky 
550e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
551e3689190SBen Widawsky 		  row, bank, subbank);
552e3689190SBen Widawsky 
553e3689190SBen Widawsky 	kfree(parity_event[3]);
554e3689190SBen Widawsky 	kfree(parity_event[2]);
555e3689190SBen Widawsky 	kfree(parity_event[1]);
556e3689190SBen Widawsky }
557e3689190SBen Widawsky 
558d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
559e3689190SBen Widawsky {
560e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
561e3689190SBen Widawsky 	unsigned long flags;
562e3689190SBen Widawsky 
563e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
564e3689190SBen Widawsky 		return;
565e3689190SBen Widawsky 
566e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
567e3689190SBen Widawsky 	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
568e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
569e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
570e3689190SBen Widawsky 
571a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
572e3689190SBen Widawsky }
573e3689190SBen Widawsky 
574e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
575e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
576e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
577e7b4c6b1SDaniel Vetter {
578e7b4c6b1SDaniel Vetter 
579e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
580e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
581e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
582e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
583e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
584e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
585e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
586e7b4c6b1SDaniel Vetter 
587e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
588e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
589e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
590e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
591e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
592e7b4c6b1SDaniel Vetter 	}
593e3689190SBen Widawsky 
594e3689190SBen Widawsky 	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
595e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
596e7b4c6b1SDaniel Vetter }
597e7b4c6b1SDaniel Vetter 
598fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
599fc6826d1SChris Wilson 				u32 pm_iir)
600fc6826d1SChris Wilson {
601fc6826d1SChris Wilson 	unsigned long flags;
602fc6826d1SChris Wilson 
603fc6826d1SChris Wilson 	/*
604fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
605fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
606fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
607c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
608fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
609fc6826d1SChris Wilson 	 *
610c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
611fc6826d1SChris Wilson 	 */
612fc6826d1SChris Wilson 
613c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
614c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
615c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
616fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
617c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
618fc6826d1SChris Wilson 
619c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
620fc6826d1SChris Wilson }
621fc6826d1SChris Wilson 
622b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
623b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
624b543fb04SEgbert Eich 
625cd569aedSEgbert Eich static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
626b543fb04SEgbert Eich 					    u32 hotplug_trigger,
627b543fb04SEgbert Eich 					    const u32 *hpd)
628b543fb04SEgbert Eich {
629b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
630b543fb04SEgbert Eich 	unsigned long irqflags;
631b543fb04SEgbert Eich 	int i;
632cd569aedSEgbert Eich 	bool ret = false;
633b543fb04SEgbert Eich 
634b543fb04SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
635b543fb04SEgbert Eich 
636b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
637821450c6SEgbert Eich 
638b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
639b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
640b543fb04SEgbert Eich 			continue;
641b543fb04SEgbert Eich 
642b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
643b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
644b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
645b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
646b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
647b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
648b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
649b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
650cd569aedSEgbert Eich 			ret = true;
651b543fb04SEgbert Eich 		} else {
652b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
653b543fb04SEgbert Eich 		}
654b543fb04SEgbert Eich 	}
655b543fb04SEgbert Eich 
656b543fb04SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
657cd569aedSEgbert Eich 
658cd569aedSEgbert Eich 	return ret;
659b543fb04SEgbert Eich }
660b543fb04SEgbert Eich 
661515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
662515ac2bbSDaniel Vetter {
66328c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
66428c70f16SDaniel Vetter 
66528c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
666515ac2bbSDaniel Vetter }
667515ac2bbSDaniel Vetter 
668ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
669ce99c256SDaniel Vetter {
6709ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
6719ee32feaSDaniel Vetter 
6729ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
673ce99c256SDaniel Vetter }
674ce99c256SDaniel Vetter 
675ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
6767e231dbeSJesse Barnes {
6777e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
6787e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6797e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
6807e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
6817e231dbeSJesse Barnes 	unsigned long irqflags;
6827e231dbeSJesse Barnes 	int pipe;
6837e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
6847e231dbeSJesse Barnes 
6857e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
6867e231dbeSJesse Barnes 
6877e231dbeSJesse Barnes 	while (true) {
6887e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
6897e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
6907e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
6917e231dbeSJesse Barnes 
6927e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
6937e231dbeSJesse Barnes 			goto out;
6947e231dbeSJesse Barnes 
6957e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
6967e231dbeSJesse Barnes 
697e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
6987e231dbeSJesse Barnes 
6997e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7007e231dbeSJesse Barnes 		for_each_pipe(pipe) {
7017e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
7027e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
7037e231dbeSJesse Barnes 
7047e231dbeSJesse Barnes 			/*
7057e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
7067e231dbeSJesse Barnes 			 */
7077e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
7087e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
7097e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
7107e231dbeSJesse Barnes 							 pipe_name(pipe));
7117e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
7127e231dbeSJesse Barnes 			}
7137e231dbeSJesse Barnes 		}
7147e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
7157e231dbeSJesse Barnes 
71631acc7f5SJesse Barnes 		for_each_pipe(pipe) {
71731acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
71831acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
71931acc7f5SJesse Barnes 
72031acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
72131acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
72231acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
72331acc7f5SJesse Barnes 			}
72431acc7f5SJesse Barnes 		}
72531acc7f5SJesse Barnes 
7267e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
7277e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
7287e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
729b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
7307e231dbeSJesse Barnes 
7317e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
7327e231dbeSJesse Barnes 					 hotplug_status);
733b543fb04SEgbert Eich 			if (hotplug_trigger) {
734cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
735cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
7367e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
7377e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
738b543fb04SEgbert Eich 			}
7397e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
7407e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
7417e231dbeSJesse Barnes 		}
7427e231dbeSJesse Barnes 
743515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
744515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
7457e231dbeSJesse Barnes 
746fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
747fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
7487e231dbeSJesse Barnes 
7497e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
7507e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
7517e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
7527e231dbeSJesse Barnes 	}
7537e231dbeSJesse Barnes 
7547e231dbeSJesse Barnes out:
7557e231dbeSJesse Barnes 	return ret;
7567e231dbeSJesse Barnes }
7577e231dbeSJesse Barnes 
75823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
759776ad806SJesse Barnes {
760776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7619db4a9c7SJesse Barnes 	int pipe;
762b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
763776ad806SJesse Barnes 
764b543fb04SEgbert Eich 	if (hotplug_trigger) {
765cd569aedSEgbert Eich 		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
766cd569aedSEgbert Eich 			ibx_hpd_irq_setup(dev);
76776e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
768b543fb04SEgbert Eich 	}
769cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
770cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
771776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
772cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
773cfc33bf7SVille Syrjälä 				 port_name(port));
774cfc33bf7SVille Syrjälä 	}
775776ad806SJesse Barnes 
776ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
777ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
778ce99c256SDaniel Vetter 
779776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
780515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
781776ad806SJesse Barnes 
782776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
783776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
784776ad806SJesse Barnes 
785776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
786776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
787776ad806SJesse Barnes 
788776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
789776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
790776ad806SJesse Barnes 
7919db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
7929db4a9c7SJesse Barnes 		for_each_pipe(pipe)
7939db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
7949db4a9c7SJesse Barnes 					 pipe_name(pipe),
7959db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
796776ad806SJesse Barnes 
797776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
798776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
799776ad806SJesse Barnes 
800776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
801776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
802776ad806SJesse Barnes 
803776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
804776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
805776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
806776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
807776ad806SJesse Barnes }
808776ad806SJesse Barnes 
80923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
81023e81d69SAdam Jackson {
81123e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
81223e81d69SAdam Jackson 	int pipe;
813b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
81423e81d69SAdam Jackson 
815b543fb04SEgbert Eich 	if (hotplug_trigger) {
816cd569aedSEgbert Eich 		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
817cd569aedSEgbert Eich 			ibx_hpd_irq_setup(dev);
81876e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
819b543fb04SEgbert Eich 	}
820cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
821cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
82223e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
823cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
824cfc33bf7SVille Syrjälä 				 port_name(port));
825cfc33bf7SVille Syrjälä 	}
82623e81d69SAdam Jackson 
82723e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
828ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
82923e81d69SAdam Jackson 
83023e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
831515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
83223e81d69SAdam Jackson 
83323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
83423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
83523e81d69SAdam Jackson 
83623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
83723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
83823e81d69SAdam Jackson 
83923e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
84023e81d69SAdam Jackson 		for_each_pipe(pipe)
84123e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
84223e81d69SAdam Jackson 					 pipe_name(pipe),
84323e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
84423e81d69SAdam Jackson }
84523e81d69SAdam Jackson 
846ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
847b1f14ad0SJesse Barnes {
848b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
849b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
850ab5c608bSBen Widawsky 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
8510e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
8520e43406bSChris Wilson 	int i;
853b1f14ad0SJesse Barnes 
854b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
855b1f14ad0SJesse Barnes 
856b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
857b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
858b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
8590e43406bSChris Wilson 
86044498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
86144498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
86244498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
86344498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
86444498aeaSPaulo Zanoni 	 * due to its back queue). */
865ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
86644498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
86744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
86844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
869ab5c608bSBen Widawsky 	}
87044498aeaSPaulo Zanoni 
8710e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
8720e43406bSChris Wilson 	if (gt_iir) {
8730e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
8740e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
8750e43406bSChris Wilson 		ret = IRQ_HANDLED;
8760e43406bSChris Wilson 	}
877b1f14ad0SJesse Barnes 
878b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
8790e43406bSChris Wilson 	if (de_iir) {
880ce99c256SDaniel Vetter 		if (de_iir & DE_AUX_CHANNEL_A_IVB)
881ce99c256SDaniel Vetter 			dp_aux_irq_handler(dev);
882ce99c256SDaniel Vetter 
883b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
884b1f14ad0SJesse Barnes 			intel_opregion_gse_intr(dev);
885b1f14ad0SJesse Barnes 
8860e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
88774d44445SDaniel Vetter 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
88874d44445SDaniel Vetter 				drm_handle_vblank(dev, i);
8890e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
8900e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
8910e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
892b1f14ad0SJesse Barnes 			}
893b1f14ad0SJesse Barnes 		}
894b1f14ad0SJesse Barnes 
895b1f14ad0SJesse Barnes 		/* check event from PCH */
896ab5c608bSBen Widawsky 		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
8970e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
8980e43406bSChris Wilson 
89923e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
9000e43406bSChris Wilson 
9010e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
9020e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
903b1f14ad0SJesse Barnes 		}
904b1f14ad0SJesse Barnes 
9050e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
9060e43406bSChris Wilson 		ret = IRQ_HANDLED;
9070e43406bSChris Wilson 	}
9080e43406bSChris Wilson 
9090e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
9100e43406bSChris Wilson 	if (pm_iir) {
911fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
912fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
913b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
9140e43406bSChris Wilson 		ret = IRQ_HANDLED;
9150e43406bSChris Wilson 	}
916b1f14ad0SJesse Barnes 
917b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
918b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
919ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
92044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
92144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
922ab5c608bSBen Widawsky 	}
923b1f14ad0SJesse Barnes 
924b1f14ad0SJesse Barnes 	return ret;
925b1f14ad0SJesse Barnes }
926b1f14ad0SJesse Barnes 
927e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
928e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
929e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
930e7b4c6b1SDaniel Vetter {
931e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
932e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
933e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
934e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
935e7b4c6b1SDaniel Vetter }
936e7b4c6b1SDaniel Vetter 
937ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
938036a4a7dSZhenyu Wang {
9394697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
940036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
941036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
94244498aeaSPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
943881f47b6SXiang, Haihao 
9444697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
9454697995bSJesse Barnes 
9462d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
9472d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
9482d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
9493143a2bfSChris Wilson 	POSTING_READ(DEIER);
9502d109a84SZou, Nanhai 
95144498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
95244498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
95344498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
95444498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
95544498aeaSPaulo Zanoni 	 * due to its back queue). */
95644498aeaSPaulo Zanoni 	sde_ier = I915_READ(SDEIER);
95744498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, 0);
95844498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
95944498aeaSPaulo Zanoni 
960036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
961036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
9623b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
963036a4a7dSZhenyu Wang 
964acd15b6cSDaniel Vetter 	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
965c7c85101SZou Nan hai 		goto done;
966036a4a7dSZhenyu Wang 
967036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
968036a4a7dSZhenyu Wang 
969e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
970e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
971e7b4c6b1SDaniel Vetter 	else
972e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
973036a4a7dSZhenyu Wang 
974ce99c256SDaniel Vetter 	if (de_iir & DE_AUX_CHANNEL_A)
975ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
976ce99c256SDaniel Vetter 
97701c66889SZhao Yakui 	if (de_iir & DE_GSE)
9783b617967SChris Wilson 		intel_opregion_gse_intr(dev);
97901c66889SZhao Yakui 
98074d44445SDaniel Vetter 	if (de_iir & DE_PIPEA_VBLANK)
98174d44445SDaniel Vetter 		drm_handle_vblank(dev, 0);
98274d44445SDaniel Vetter 
98374d44445SDaniel Vetter 	if (de_iir & DE_PIPEB_VBLANK)
98474d44445SDaniel Vetter 		drm_handle_vblank(dev, 1);
98574d44445SDaniel Vetter 
986f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
987013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
9882bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
989013d5aa2SJesse Barnes 	}
990013d5aa2SJesse Barnes 
991f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
992f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
9932bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
994013d5aa2SJesse Barnes 	}
995c062df61SLi Peng 
996c650156aSZhenyu Wang 	/* check event from PCH */
997776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
998acd15b6cSDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
999acd15b6cSDaniel Vetter 
100023e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
100123e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
100223e81d69SAdam Jackson 		else
100323e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
1004acd15b6cSDaniel Vetter 
1005acd15b6cSDaniel Vetter 		/* should clear PCH hotplug event before clear CPU irq */
1006acd15b6cSDaniel Vetter 		I915_WRITE(SDEIIR, pch_iir);
1007776ad806SJesse Barnes 	}
1008c650156aSZhenyu Wang 
100973edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
101073edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
1011f97108d1SJesse Barnes 
1012fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
1013fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
10143b8d8d91SJesse Barnes 
1015c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
1016c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
10174912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
1018036a4a7dSZhenyu Wang 
1019c7c85101SZou Nan hai done:
10202d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
10213143a2bfSChris Wilson 	POSTING_READ(DEIER);
102244498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, sde_ier);
102344498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
10242d109a84SZou, Nanhai 
1025036a4a7dSZhenyu Wang 	return ret;
1026036a4a7dSZhenyu Wang }
1027036a4a7dSZhenyu Wang 
10288a905236SJesse Barnes /**
10298a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
10308a905236SJesse Barnes  * @work: work struct
10318a905236SJesse Barnes  *
10328a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
10338a905236SJesse Barnes  * was detected.
10348a905236SJesse Barnes  */
10358a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
10368a905236SJesse Barnes {
10371f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
10381f83fee0SDaniel Vetter 						    work);
10391f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
10401f83fee0SDaniel Vetter 						    gpu_error);
10418a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1042f69061beSDaniel Vetter 	struct intel_ring_buffer *ring;
1043f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
1044f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
1045f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
1046f69061beSDaniel Vetter 	int i, ret;
10478a905236SJesse Barnes 
1048f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
10498a905236SJesse Barnes 
10507db0ba24SDaniel Vetter 	/*
10517db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
10527db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
10537db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
10547db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
10557db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
10567db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
10577db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
10587db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
10597db0ba24SDaniel Vetter 	 */
10607db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
106144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
10627db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
10637db0ba24SDaniel Vetter 				   reset_event);
10641f83fee0SDaniel Vetter 
1065f69061beSDaniel Vetter 		ret = i915_reset(dev);
1066f69061beSDaniel Vetter 
1067f69061beSDaniel Vetter 		if (ret == 0) {
1068f69061beSDaniel Vetter 			/*
1069f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1070f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1071f69061beSDaniel Vetter 			 * complete.
1072f69061beSDaniel Vetter 			 *
1073f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1074f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1075f69061beSDaniel Vetter 			 * updates before
1076f69061beSDaniel Vetter 			 * the counter increment.
1077f69061beSDaniel Vetter 			 */
1078f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1079f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1080f69061beSDaniel Vetter 
1081f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1082f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
10831f83fee0SDaniel Vetter 		} else {
10841f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1085f316a42cSBen Gamari 		}
10861f83fee0SDaniel Vetter 
1087f69061beSDaniel Vetter 		for_each_ring(ring, dev_priv, i)
1088f69061beSDaniel Vetter 			wake_up_all(&ring->irq_queue);
1089f69061beSDaniel Vetter 
109096a02917SVille Syrjälä 		intel_display_handle_reset(dev);
109196a02917SVille Syrjälä 
10921f83fee0SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
1093f316a42cSBen Gamari 	}
10948a905236SJesse Barnes }
10958a905236SJesse Barnes 
109685f9e50dSDaniel Vetter /* NB: please notice the memset */
109785f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
109885f9e50dSDaniel Vetter 				    uint32_t *instdone)
109985f9e50dSDaniel Vetter {
110085f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
110185f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
110285f9e50dSDaniel Vetter 
110385f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
110485f9e50dSDaniel Vetter 	case 2:
110585f9e50dSDaniel Vetter 	case 3:
110685f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
110785f9e50dSDaniel Vetter 		break;
110885f9e50dSDaniel Vetter 	case 4:
110985f9e50dSDaniel Vetter 	case 5:
111085f9e50dSDaniel Vetter 	case 6:
111185f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
111285f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
111385f9e50dSDaniel Vetter 		break;
111485f9e50dSDaniel Vetter 	default:
111585f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
111685f9e50dSDaniel Vetter 	case 7:
111785f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
111885f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
111985f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
112085f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
112185f9e50dSDaniel Vetter 		break;
112285f9e50dSDaniel Vetter 	}
112385f9e50dSDaniel Vetter }
112485f9e50dSDaniel Vetter 
11253bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
11269df30794SChris Wilson static struct drm_i915_error_object *
1127d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1128d0d045e8SBen Widawsky 			       struct drm_i915_gem_object *src,
1129d0d045e8SBen Widawsky 			       const int num_pages)
11309df30794SChris Wilson {
11319df30794SChris Wilson 	struct drm_i915_error_object *dst;
1132d0d045e8SBen Widawsky 	int i;
1133e56660ddSChris Wilson 	u32 reloc_offset;
11349df30794SChris Wilson 
113505394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
11369df30794SChris Wilson 		return NULL;
11379df30794SChris Wilson 
1138d0d045e8SBen Widawsky 	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
11399df30794SChris Wilson 	if (dst == NULL)
11409df30794SChris Wilson 		return NULL;
11419df30794SChris Wilson 
114205394f39SChris Wilson 	reloc_offset = src->gtt_offset;
1143d0d045e8SBen Widawsky 	for (i = 0; i < num_pages; i++) {
1144788885aeSAndrew Morton 		unsigned long flags;
1145e56660ddSChris Wilson 		void *d;
1146788885aeSAndrew Morton 
1147e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
11489df30794SChris Wilson 		if (d == NULL)
11499df30794SChris Wilson 			goto unwind;
1150e56660ddSChris Wilson 
1151788885aeSAndrew Morton 		local_irq_save(flags);
11525d4545aeSBen Widawsky 		if (reloc_offset < dev_priv->gtt.mappable_end &&
115374898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
1154172975aaSChris Wilson 			void __iomem *s;
1155172975aaSChris Wilson 
1156172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
1157172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
1158172975aaSChris Wilson 			 * captures what the GPU read.
1159172975aaSChris Wilson 			 */
1160172975aaSChris Wilson 
11615d4545aeSBen Widawsky 			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
11623e4d3af5SPeter Zijlstra 						     reloc_offset);
1163e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
11643e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
1165960e3564SChris Wilson 		} else if (src->stolen) {
1166960e3564SChris Wilson 			unsigned long offset;
1167960e3564SChris Wilson 
1168960e3564SChris Wilson 			offset = dev_priv->mm.stolen_base;
1169960e3564SChris Wilson 			offset += src->stolen->start;
1170960e3564SChris Wilson 			offset += i << PAGE_SHIFT;
1171960e3564SChris Wilson 
11721a240d4dSDaniel Vetter 			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1173172975aaSChris Wilson 		} else {
11749da3da66SChris Wilson 			struct page *page;
1175172975aaSChris Wilson 			void *s;
1176172975aaSChris Wilson 
11779da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
1178172975aaSChris Wilson 
11799da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
11809da3da66SChris Wilson 
11819da3da66SChris Wilson 			s = kmap_atomic(page);
1182172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
1183172975aaSChris Wilson 			kunmap_atomic(s);
1184172975aaSChris Wilson 
11859da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
1186172975aaSChris Wilson 		}
1187788885aeSAndrew Morton 		local_irq_restore(flags);
1188e56660ddSChris Wilson 
11899da3da66SChris Wilson 		dst->pages[i] = d;
1190e56660ddSChris Wilson 
1191e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
11929df30794SChris Wilson 	}
1193d0d045e8SBen Widawsky 	dst->page_count = num_pages;
119405394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
11959df30794SChris Wilson 
11969df30794SChris Wilson 	return dst;
11979df30794SChris Wilson 
11989df30794SChris Wilson unwind:
11999da3da66SChris Wilson 	while (i--)
12009da3da66SChris Wilson 		kfree(dst->pages[i]);
12019df30794SChris Wilson 	kfree(dst);
12029df30794SChris Wilson 	return NULL;
12039df30794SChris Wilson }
1204d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \
1205d0d045e8SBen Widawsky 	i915_error_object_create_sized((dev_priv), (src), \
1206d0d045e8SBen Widawsky 				       (src)->base.size>>PAGE_SHIFT)
12079df30794SChris Wilson 
12089df30794SChris Wilson static void
12099df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
12109df30794SChris Wilson {
12119df30794SChris Wilson 	int page;
12129df30794SChris Wilson 
12139df30794SChris Wilson 	if (obj == NULL)
12149df30794SChris Wilson 		return;
12159df30794SChris Wilson 
12169df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
12179df30794SChris Wilson 		kfree(obj->pages[page]);
12189df30794SChris Wilson 
12199df30794SChris Wilson 	kfree(obj);
12209df30794SChris Wilson }
12219df30794SChris Wilson 
1222742cbee8SDaniel Vetter void
1223742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
12249df30794SChris Wilson {
1225742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
1226742cbee8SDaniel Vetter 							  typeof(*error), ref);
1227e2f973d5SChris Wilson 	int i;
1228e2f973d5SChris Wilson 
122952d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
123052d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
123152d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
123252d39a21SChris Wilson 		kfree(error->ring[i].requests);
123352d39a21SChris Wilson 	}
1234e2f973d5SChris Wilson 
12359df30794SChris Wilson 	kfree(error->active_bo);
12366ef3d427SChris Wilson 	kfree(error->overlay);
12379df30794SChris Wilson 	kfree(error);
12389df30794SChris Wilson }
12391b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
12401b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
1241c724e8a9SChris Wilson {
1242c724e8a9SChris Wilson 	err->size = obj->base.size;
1243c724e8a9SChris Wilson 	err->name = obj->base.name;
12440201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
12450201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
1246c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
1247c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
1248c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1249c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1250c724e8a9SChris Wilson 	err->pinned = 0;
1251c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1252c724e8a9SChris Wilson 		err->pinned = 1;
1253c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1254c724e8a9SChris Wilson 		err->pinned = -1;
1255c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1256c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1257c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
125896154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
125993dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
12601b50247aSChris Wilson }
1261c724e8a9SChris Wilson 
12621b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
12631b50247aSChris Wilson 			     int count, struct list_head *head)
12641b50247aSChris Wilson {
12651b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
12661b50247aSChris Wilson 	int i = 0;
12671b50247aSChris Wilson 
12681b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
12691b50247aSChris Wilson 		capture_bo(err++, obj);
1270c724e8a9SChris Wilson 		if (++i == count)
1271c724e8a9SChris Wilson 			break;
12721b50247aSChris Wilson 	}
1273c724e8a9SChris Wilson 
12741b50247aSChris Wilson 	return i;
12751b50247aSChris Wilson }
12761b50247aSChris Wilson 
12771b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
12781b50247aSChris Wilson 			     int count, struct list_head *head)
12791b50247aSChris Wilson {
12801b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
12811b50247aSChris Wilson 	int i = 0;
12821b50247aSChris Wilson 
12831b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
12841b50247aSChris Wilson 		if (obj->pin_count == 0)
12851b50247aSChris Wilson 			continue;
12861b50247aSChris Wilson 
12871b50247aSChris Wilson 		capture_bo(err++, obj);
12881b50247aSChris Wilson 		if (++i == count)
12891b50247aSChris Wilson 			break;
1290c724e8a9SChris Wilson 	}
1291c724e8a9SChris Wilson 
1292c724e8a9SChris Wilson 	return i;
1293c724e8a9SChris Wilson }
1294c724e8a9SChris Wilson 
1295748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1296748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1297748ebc60SChris Wilson {
1298748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1299748ebc60SChris Wilson 	int i;
1300748ebc60SChris Wilson 
1301748ebc60SChris Wilson 	/* Fences */
1302748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1303775d17b6SDaniel Vetter 	case 7:
1304748ebc60SChris Wilson 	case 6:
130542b5aeabSVille Syrjälä 		for (i = 0; i < dev_priv->num_fence_regs; i++)
1306748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1307748ebc60SChris Wilson 		break;
1308748ebc60SChris Wilson 	case 5:
1309748ebc60SChris Wilson 	case 4:
1310748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1311748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1312748ebc60SChris Wilson 		break;
1313748ebc60SChris Wilson 	case 3:
1314748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1315748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1316748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1317748ebc60SChris Wilson 	case 2:
1318748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1319748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1320748ebc60SChris Wilson 		break;
1321748ebc60SChris Wilson 
13227dbf9d6eSBen Widawsky 	default:
13237dbf9d6eSBen Widawsky 		BUG();
1324748ebc60SChris Wilson 	}
1325748ebc60SChris Wilson }
1326748ebc60SChris Wilson 
1327bcfb2e28SChris Wilson static struct drm_i915_error_object *
1328bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1329bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1330bcfb2e28SChris Wilson {
1331bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1332bcfb2e28SChris Wilson 	u32 seqno;
1333bcfb2e28SChris Wilson 
1334bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1335bcfb2e28SChris Wilson 		return NULL;
1336bcfb2e28SChris Wilson 
1337b45305fcSDaniel Vetter 	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1338b45305fcSDaniel Vetter 		u32 acthd = I915_READ(ACTHD);
1339b45305fcSDaniel Vetter 
1340b45305fcSDaniel Vetter 		if (WARN_ON(ring->id != RCS))
1341b45305fcSDaniel Vetter 			return NULL;
1342b45305fcSDaniel Vetter 
1343b45305fcSDaniel Vetter 		obj = ring->private;
1344b45305fcSDaniel Vetter 		if (acthd >= obj->gtt_offset &&
1345b45305fcSDaniel Vetter 		    acthd < obj->gtt_offset + obj->base.size)
1346b45305fcSDaniel Vetter 			return i915_error_object_create(dev_priv, obj);
1347b45305fcSDaniel Vetter 	}
1348b45305fcSDaniel Vetter 
1349b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1350bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1351bcfb2e28SChris Wilson 		if (obj->ring != ring)
1352bcfb2e28SChris Wilson 			continue;
1353bcfb2e28SChris Wilson 
13540201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1355bcfb2e28SChris Wilson 			continue;
1356bcfb2e28SChris Wilson 
1357bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1358bcfb2e28SChris Wilson 			continue;
1359bcfb2e28SChris Wilson 
1360bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1361bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1362bcfb2e28SChris Wilson 		 */
1363bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1364bcfb2e28SChris Wilson 	}
1365bcfb2e28SChris Wilson 
1366bcfb2e28SChris Wilson 	return NULL;
1367bcfb2e28SChris Wilson }
1368bcfb2e28SChris Wilson 
1369d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1370d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1371d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1372d27b1e0eSDaniel Vetter {
1373d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1374d27b1e0eSDaniel Vetter 
137533f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
137612f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
137733f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
13787e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
13797e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
13807e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
13817e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
1382df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1383df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
138433f3f518SDaniel Vetter 	}
1385c1cd90edSDaniel Vetter 
1386d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
13879d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1388d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1389d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1390d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1391c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1392050ee91fSBen Widawsky 		if (ring->id == RCS)
1393d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1394d27b1e0eSDaniel Vetter 	} else {
13959d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1396d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1397d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1398d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1399d27b1e0eSDaniel Vetter 	}
1400d27b1e0eSDaniel Vetter 
14019574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1402c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1403b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1404d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1405c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1406c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
14070f3b6849SChris Wilson 	error->ctl[ring->id] = I915_READ_CTL(ring);
14087e3b8737SDaniel Vetter 
14097e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
14107e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1411d27b1e0eSDaniel Vetter }
1412d27b1e0eSDaniel Vetter 
14138c123e54SBen Widawsky 
14148c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
14158c123e54SBen Widawsky 					   struct drm_i915_error_state *error,
14168c123e54SBen Widawsky 					   struct drm_i915_error_ring *ering)
14178c123e54SBen Widawsky {
14188c123e54SBen Widawsky 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
14198c123e54SBen Widawsky 	struct drm_i915_gem_object *obj;
14208c123e54SBen Widawsky 
14218c123e54SBen Widawsky 	/* Currently render ring is the only HW context user */
14228c123e54SBen Widawsky 	if (ring->id != RCS || !error->ccid)
14238c123e54SBen Widawsky 		return;
14248c123e54SBen Widawsky 
14258c123e54SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
14268c123e54SBen Widawsky 		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
14278c123e54SBen Widawsky 			ering->ctx = i915_error_object_create_sized(dev_priv,
14288c123e54SBen Widawsky 								    obj, 1);
14298c123e54SBen Widawsky 		}
14308c123e54SBen Widawsky 	}
14318c123e54SBen Widawsky }
14328c123e54SBen Widawsky 
143352d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
143452d39a21SChris Wilson 				  struct drm_i915_error_state *error)
143552d39a21SChris Wilson {
143652d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1437b4519513SChris Wilson 	struct intel_ring_buffer *ring;
143852d39a21SChris Wilson 	struct drm_i915_gem_request *request;
143952d39a21SChris Wilson 	int i, count;
144052d39a21SChris Wilson 
1441b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
144252d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
144352d39a21SChris Wilson 
144452d39a21SChris Wilson 		error->ring[i].batchbuffer =
144552d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
144652d39a21SChris Wilson 
144752d39a21SChris Wilson 		error->ring[i].ringbuffer =
144852d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
144952d39a21SChris Wilson 
14508c123e54SBen Widawsky 
14518c123e54SBen Widawsky 		i915_gem_record_active_context(ring, error, &error->ring[i]);
14528c123e54SBen Widawsky 
145352d39a21SChris Wilson 		count = 0;
145452d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
145552d39a21SChris Wilson 			count++;
145652d39a21SChris Wilson 
145752d39a21SChris Wilson 		error->ring[i].num_requests = count;
145852d39a21SChris Wilson 		error->ring[i].requests =
145952d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
146052d39a21SChris Wilson 				GFP_ATOMIC);
146152d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
146252d39a21SChris Wilson 			error->ring[i].num_requests = 0;
146352d39a21SChris Wilson 			continue;
146452d39a21SChris Wilson 		}
146552d39a21SChris Wilson 
146652d39a21SChris Wilson 		count = 0;
146752d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
146852d39a21SChris Wilson 			struct drm_i915_error_request *erq;
146952d39a21SChris Wilson 
147052d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
147152d39a21SChris Wilson 			erq->seqno = request->seqno;
147252d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1473ee4f42b1SChris Wilson 			erq->tail = request->tail;
147452d39a21SChris Wilson 		}
147552d39a21SChris Wilson 	}
147652d39a21SChris Wilson }
147752d39a21SChris Wilson 
14788a905236SJesse Barnes /**
14798a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
14808a905236SJesse Barnes  * @dev: drm device
14818a905236SJesse Barnes  *
14828a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
14838a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
14848a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
14858a905236SJesse Barnes  * to pick up.
14868a905236SJesse Barnes  */
148763eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
148863eeaf38SJesse Barnes {
148963eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
149005394f39SChris Wilson 	struct drm_i915_gem_object *obj;
149163eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
149263eeaf38SJesse Barnes 	unsigned long flags;
14939db4a9c7SJesse Barnes 	int i, pipe;
149463eeaf38SJesse Barnes 
149599584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
149699584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
149799584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
14989df30794SChris Wilson 	if (error)
14999df30794SChris Wilson 		return;
150063eeaf38SJesse Barnes 
15019db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
150233f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
150363eeaf38SJesse Barnes 	if (!error) {
15049df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
15059df30794SChris Wilson 		return;
150663eeaf38SJesse Barnes 	}
150763eeaf38SJesse Barnes 
15082f86f191SBen Widawsky 	DRM_INFO("capturing error event; look for more information in "
15092f86f191SBen Widawsky 		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1510b6f7833bSChris Wilson 		 dev->primary->index);
15112fa772f3SChris Wilson 
1512742cbee8SDaniel Vetter 	kref_init(&error->ref);
151363eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
151463eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1515211816ecSBen Widawsky 	if (HAS_HW_CONTEXTS(dev))
1516b9a3906bSBen Widawsky 		error->ccid = I915_READ(CCID);
1517be998e2eSBen Widawsky 
1518be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1519be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1520be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1521be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1522be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1523be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1524be998e2eSBen Widawsky 	else
1525be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1526be998e2eSBen Widawsky 
15270f3b6849SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6)
15280f3b6849SChris Wilson 		error->derrmr = I915_READ(DERRMR);
15290f3b6849SChris Wilson 
15300f3b6849SChris Wilson 	if (IS_VALLEYVIEW(dev))
15310f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_VLV);
15320f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen >= 7)
15330f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_MT);
15340f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen == 6)
15350f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE);
15360f3b6849SChris Wilson 
15374f3308b9SPaulo Zanoni 	if (!HAS_PCH_SPLIT(dev))
15389db4a9c7SJesse Barnes 		for_each_pipe(pipe)
15399db4a9c7SJesse Barnes 			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1540d27b1e0eSDaniel Vetter 
154133f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1542f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
154333f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
154433f3f518SDaniel Vetter 	}
1545add354ddSChris Wilson 
154671e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
154771e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
154871e172e8SBen Widawsky 
1549050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1550050ee91fSBen Widawsky 
1551748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
155252d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
15539df30794SChris Wilson 
1554c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
15559df30794SChris Wilson 	error->active_bo = NULL;
1556c724e8a9SChris Wilson 	error->pinned_bo = NULL;
15579df30794SChris Wilson 
1558bcfb2e28SChris Wilson 	i = 0;
1559bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1560bcfb2e28SChris Wilson 		i++;
1561bcfb2e28SChris Wilson 	error->active_bo_count = i;
15626c085a72SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
15631b50247aSChris Wilson 		if (obj->pin_count)
1564bcfb2e28SChris Wilson 			i++;
1565bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1566c724e8a9SChris Wilson 
15678e934dbfSChris Wilson 	error->active_bo = NULL;
15688e934dbfSChris Wilson 	error->pinned_bo = NULL;
1569bcfb2e28SChris Wilson 	if (i) {
1570bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
15719df30794SChris Wilson 					   GFP_ATOMIC);
1572c724e8a9SChris Wilson 		if (error->active_bo)
1573c724e8a9SChris Wilson 			error->pinned_bo =
1574c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
15759df30794SChris Wilson 	}
1576c724e8a9SChris Wilson 
1577c724e8a9SChris Wilson 	if (error->active_bo)
1578c724e8a9SChris Wilson 		error->active_bo_count =
15791b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1580c724e8a9SChris Wilson 					  error->active_bo_count,
1581c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1582c724e8a9SChris Wilson 
1583c724e8a9SChris Wilson 	if (error->pinned_bo)
1584c724e8a9SChris Wilson 		error->pinned_bo_count =
15851b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1586c724e8a9SChris Wilson 					  error->pinned_bo_count,
15876c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
158863eeaf38SJesse Barnes 
15898a905236SJesse Barnes 	do_gettimeofday(&error->time);
15908a905236SJesse Barnes 
15916ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1592c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
15936ef3d427SChris Wilson 
159499584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
159599584db3SDaniel Vetter 	if (dev_priv->gpu_error.first_error == NULL) {
159699584db3SDaniel Vetter 		dev_priv->gpu_error.first_error = error;
15979df30794SChris Wilson 		error = NULL;
15989df30794SChris Wilson 	}
159999584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
16009df30794SChris Wilson 
16019df30794SChris Wilson 	if (error)
1602742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
16039df30794SChris Wilson }
16049df30794SChris Wilson 
16059df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
16069df30794SChris Wilson {
16079df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
16089df30794SChris Wilson 	struct drm_i915_error_state *error;
16096dc0e816SBen Widawsky 	unsigned long flags;
16109df30794SChris Wilson 
161199584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
161299584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
161399584db3SDaniel Vetter 	dev_priv->gpu_error.first_error = NULL;
161499584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
16159df30794SChris Wilson 
16169df30794SChris Wilson 	if (error)
1617742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
161863eeaf38SJesse Barnes }
16193bd3c932SChris Wilson #else
16203bd3c932SChris Wilson #define i915_capture_error_state(x)
16213bd3c932SChris Wilson #endif
162263eeaf38SJesse Barnes 
162335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1624c0e09200SDave Airlie {
16258a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1626bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
162763eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1628050ee91fSBen Widawsky 	int pipe, i;
162963eeaf38SJesse Barnes 
163035aed2e6SChris Wilson 	if (!eir)
163135aed2e6SChris Wilson 		return;
163263eeaf38SJesse Barnes 
1633a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
16348a905236SJesse Barnes 
1635bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1636bd9854f9SBen Widawsky 
16378a905236SJesse Barnes 	if (IS_G4X(dev)) {
16388a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
16398a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
16408a905236SJesse Barnes 
1641a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1642a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1643050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1644050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1645a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1646a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
16478a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16483143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
16498a905236SJesse Barnes 		}
16508a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
16518a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1652a70491ccSJoe Perches 			pr_err("page table error\n");
1653a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
16548a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16553143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
16568a905236SJesse Barnes 		}
16578a905236SJesse Barnes 	}
16588a905236SJesse Barnes 
1659a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
166063eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
166163eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1662a70491ccSJoe Perches 			pr_err("page table error\n");
1663a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
166463eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16653143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
166663eeaf38SJesse Barnes 		}
16678a905236SJesse Barnes 	}
16688a905236SJesse Barnes 
166963eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1670a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
16719db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1672a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
16739db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
167463eeaf38SJesse Barnes 		/* pipestat has already been acked */
167563eeaf38SJesse Barnes 	}
167663eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1677a70491ccSJoe Perches 		pr_err("instruction error\n");
1678a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1679050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1680050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1681a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
168263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
168363eeaf38SJesse Barnes 
1684a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1685a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1686a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
168763eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
16883143a2bfSChris Wilson 			POSTING_READ(IPEIR);
168963eeaf38SJesse Barnes 		} else {
169063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
169163eeaf38SJesse Barnes 
1692a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1693a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1694a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1695a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
169663eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16973143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
169863eeaf38SJesse Barnes 		}
169963eeaf38SJesse Barnes 	}
170063eeaf38SJesse Barnes 
170163eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
17023143a2bfSChris Wilson 	POSTING_READ(EIR);
170363eeaf38SJesse Barnes 	eir = I915_READ(EIR);
170463eeaf38SJesse Barnes 	if (eir) {
170563eeaf38SJesse Barnes 		/*
170663eeaf38SJesse Barnes 		 * some errors might have become stuck,
170763eeaf38SJesse Barnes 		 * mask them.
170863eeaf38SJesse Barnes 		 */
170963eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
171063eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
171163eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
171263eeaf38SJesse Barnes 	}
171335aed2e6SChris Wilson }
171435aed2e6SChris Wilson 
171535aed2e6SChris Wilson /**
171635aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
171735aed2e6SChris Wilson  * @dev: drm device
171835aed2e6SChris Wilson  *
171935aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
172035aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
172135aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
172235aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
172335aed2e6SChris Wilson  * of a ring dump etc.).
172435aed2e6SChris Wilson  */
1725527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
172635aed2e6SChris Wilson {
172735aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1728b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1729b4519513SChris Wilson 	int i;
173035aed2e6SChris Wilson 
173135aed2e6SChris Wilson 	i915_capture_error_state(dev);
173235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
17338a905236SJesse Barnes 
1734ba1234d1SBen Gamari 	if (wedged) {
1735f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1736f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
1737ba1234d1SBen Gamari 
173811ed50ecSBen Gamari 		/*
17391f83fee0SDaniel Vetter 		 * Wakeup waiting processes so that the reset work item
17401f83fee0SDaniel Vetter 		 * doesn't deadlock trying to grab various locks.
174111ed50ecSBen Gamari 		 */
1742b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
1743b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
174411ed50ecSBen Gamari 	}
174511ed50ecSBen Gamari 
174699584db3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
17478a905236SJesse Barnes }
17488a905236SJesse Barnes 
174921ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
17504e5359cdSSimon Farnsworth {
17514e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
17524e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
17534e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
175405394f39SChris Wilson 	struct drm_i915_gem_object *obj;
17554e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
17564e5359cdSSimon Farnsworth 	unsigned long flags;
17574e5359cdSSimon Farnsworth 	bool stall_detected;
17584e5359cdSSimon Farnsworth 
17594e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
17604e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
17614e5359cdSSimon Farnsworth 		return;
17624e5359cdSSimon Farnsworth 
17634e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
17644e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
17654e5359cdSSimon Farnsworth 
1766e7d841caSChris Wilson 	if (work == NULL ||
1767e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1768e7d841caSChris Wilson 	    !work->enable_stall_check) {
17694e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
17704e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
17714e5359cdSSimon Farnsworth 		return;
17724e5359cdSSimon Farnsworth 	}
17734e5359cdSSimon Farnsworth 
17744e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
177505394f39SChris Wilson 	obj = work->pending_flip_obj;
1776a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
17779db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1778446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1779446f2545SArmin Reese 					obj->gtt_offset;
17804e5359cdSSimon Farnsworth 	} else {
17819db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
178205394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
178301f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
17844e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
17854e5359cdSSimon Farnsworth 	}
17864e5359cdSSimon Farnsworth 
17874e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
17884e5359cdSSimon Farnsworth 
17894e5359cdSSimon Farnsworth 	if (stall_detected) {
17904e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
17914e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
17924e5359cdSSimon Farnsworth 	}
17934e5359cdSSimon Farnsworth }
17944e5359cdSSimon Farnsworth 
179542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
179642f52ef8SKeith Packard  * we use as a pipe index
179742f52ef8SKeith Packard  */
1798f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
17990a3e67a4SJesse Barnes {
18000a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1801e9d21d7fSKeith Packard 	unsigned long irqflags;
180271e0ffa5SJesse Barnes 
18035eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
180471e0ffa5SJesse Barnes 		return -EINVAL;
18050a3e67a4SJesse Barnes 
18061ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1807f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
18087c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
18097c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
18100a3e67a4SJesse Barnes 	else
18117c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
18127c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
18138692d00eSChris Wilson 
18148692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
18158692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
18166b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
18171ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18188692d00eSChris Wilson 
18190a3e67a4SJesse Barnes 	return 0;
18200a3e67a4SJesse Barnes }
18210a3e67a4SJesse Barnes 
1822f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1823f796cf8fSJesse Barnes {
1824f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1825f796cf8fSJesse Barnes 	unsigned long irqflags;
1826f796cf8fSJesse Barnes 
1827f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1828f796cf8fSJesse Barnes 		return -EINVAL;
1829f796cf8fSJesse Barnes 
1830f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1831f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1832f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1833f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1834f796cf8fSJesse Barnes 
1835f796cf8fSJesse Barnes 	return 0;
1836f796cf8fSJesse Barnes }
1837f796cf8fSJesse Barnes 
1838f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1839b1f14ad0SJesse Barnes {
1840b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1841b1f14ad0SJesse Barnes 	unsigned long irqflags;
1842b1f14ad0SJesse Barnes 
1843b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1844b1f14ad0SJesse Barnes 		return -EINVAL;
1845b1f14ad0SJesse Barnes 
1846b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1847b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
1848b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1849b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1850b1f14ad0SJesse Barnes 
1851b1f14ad0SJesse Barnes 	return 0;
1852b1f14ad0SJesse Barnes }
1853b1f14ad0SJesse Barnes 
18547e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
18557e231dbeSJesse Barnes {
18567e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18577e231dbeSJesse Barnes 	unsigned long irqflags;
185831acc7f5SJesse Barnes 	u32 imr;
18597e231dbeSJesse Barnes 
18607e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
18617e231dbeSJesse Barnes 		return -EINVAL;
18627e231dbeSJesse Barnes 
18637e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18647e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
186531acc7f5SJesse Barnes 	if (pipe == 0)
18667e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
186731acc7f5SJesse Barnes 	else
18687e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
18697e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
187031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
187131acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
18727e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18737e231dbeSJesse Barnes 
18747e231dbeSJesse Barnes 	return 0;
18757e231dbeSJesse Barnes }
18767e231dbeSJesse Barnes 
187742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
187842f52ef8SKeith Packard  * we use as a pipe index
187942f52ef8SKeith Packard  */
1880f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
18810a3e67a4SJesse Barnes {
18820a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1883e9d21d7fSKeith Packard 	unsigned long irqflags;
18840a3e67a4SJesse Barnes 
18851ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18868692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
18876b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
18888692d00eSChris Wilson 
18897c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
18907c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
18917c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
18921ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18930a3e67a4SJesse Barnes }
18940a3e67a4SJesse Barnes 
1895f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1896f796cf8fSJesse Barnes {
1897f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1898f796cf8fSJesse Barnes 	unsigned long irqflags;
1899f796cf8fSJesse Barnes 
1900f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1901f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1902f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1903f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1904f796cf8fSJesse Barnes }
1905f796cf8fSJesse Barnes 
1906f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1907b1f14ad0SJesse Barnes {
1908b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1909b1f14ad0SJesse Barnes 	unsigned long irqflags;
1910b1f14ad0SJesse Barnes 
1911b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1912b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
1913b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1914b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1915b1f14ad0SJesse Barnes }
1916b1f14ad0SJesse Barnes 
19177e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
19187e231dbeSJesse Barnes {
19197e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19207e231dbeSJesse Barnes 	unsigned long irqflags;
192131acc7f5SJesse Barnes 	u32 imr;
19227e231dbeSJesse Barnes 
19237e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
192431acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
192531acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
19267e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
192731acc7f5SJesse Barnes 	if (pipe == 0)
19287e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
192931acc7f5SJesse Barnes 	else
19307e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19317e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
19327e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
19337e231dbeSJesse Barnes }
19347e231dbeSJesse Barnes 
1935893eead0SChris Wilson static u32
1936893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1937852835f3SZou Nan hai {
1938893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1939893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1940893eead0SChris Wilson }
1941893eead0SChris Wilson 
1942893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1943893eead0SChris Wilson {
1944893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1945b2eadbc8SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring, false),
1946b2eadbc8SChris Wilson 			      ring_last_seqno(ring))) {
1947893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
19489574b3feSBen Widawsky 		if (waitqueue_active(&ring->irq_queue)) {
19499574b3feSBen Widawsky 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
19509574b3feSBen Widawsky 				  ring->name);
1951893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1952893eead0SChris Wilson 			*err = true;
1953893eead0SChris Wilson 		}
1954893eead0SChris Wilson 		return true;
1955893eead0SChris Wilson 	}
1956893eead0SChris Wilson 	return false;
1957f65d9421SBen Gamari }
1958f65d9421SBen Gamari 
1959a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring)
1960a24a11e6SChris Wilson {
1961a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1962a24a11e6SChris Wilson 	u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1963a24a11e6SChris Wilson 	struct intel_ring_buffer *signaller;
1964a24a11e6SChris Wilson 	u32 cmd, ipehr, acthd_min;
1965a24a11e6SChris Wilson 
1966a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1967a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
1968a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1969a24a11e6SChris Wilson 		return false;
1970a24a11e6SChris Wilson 
1971a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
1972a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
1973a24a11e6SChris Wilson 	 */
1974a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
1975a24a11e6SChris Wilson 	do {
1976a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
1977a24a11e6SChris Wilson 		if (cmd == ipehr)
1978a24a11e6SChris Wilson 			break;
1979a24a11e6SChris Wilson 
1980a24a11e6SChris Wilson 		acthd -= 4;
1981a24a11e6SChris Wilson 		if (acthd < acthd_min)
1982a24a11e6SChris Wilson 			return false;
1983a24a11e6SChris Wilson 	} while (1);
1984a24a11e6SChris Wilson 
1985a24a11e6SChris Wilson 	signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1986a24a11e6SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false),
1987a24a11e6SChris Wilson 				 ioread32(ring->virtual_start+acthd+4)+1);
1988a24a11e6SChris Wilson }
1989a24a11e6SChris Wilson 
19901ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
19911ec14ad3SChris Wilson {
19921ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
19931ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
19941ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
19951ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
19961ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
19971ec14ad3SChris Wilson 			  ring->name);
19981ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
19991ec14ad3SChris Wilson 		return true;
20001ec14ad3SChris Wilson 	}
2001a24a11e6SChris Wilson 
2002a24a11e6SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 &&
2003a24a11e6SChris Wilson 	    tmp & RING_WAIT_SEMAPHORE &&
2004a24a11e6SChris Wilson 	    semaphore_passed(ring)) {
2005a24a11e6SChris Wilson 		DRM_ERROR("Kicking stuck semaphore on %s\n",
2006a24a11e6SChris Wilson 			  ring->name);
2007a24a11e6SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2008a24a11e6SChris Wilson 		return true;
2009a24a11e6SChris Wilson 	}
20101ec14ad3SChris Wilson 	return false;
20111ec14ad3SChris Wilson }
20121ec14ad3SChris Wilson 
2013d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
2014d1e61e7fSChris Wilson {
2015d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
2016d1e61e7fSChris Wilson 
201799584db3SDaniel Vetter 	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
2018b4519513SChris Wilson 		bool hung = true;
2019b4519513SChris Wilson 
2020d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2021d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
2022d1e61e7fSChris Wilson 
2023d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
2024b4519513SChris Wilson 			struct intel_ring_buffer *ring;
2025b4519513SChris Wilson 			int i;
2026b4519513SChris Wilson 
2027d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
2028d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
2029d1e61e7fSChris Wilson 			 * and break the hang. This should work on
2030d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
2031d1e61e7fSChris Wilson 			 */
2032b4519513SChris Wilson 			for_each_ring(ring, dev_priv, i)
2033b4519513SChris Wilson 				hung &= !kick_ring(ring);
2034d1e61e7fSChris Wilson 		}
2035d1e61e7fSChris Wilson 
2036b4519513SChris Wilson 		return hung;
2037d1e61e7fSChris Wilson 	}
2038d1e61e7fSChris Wilson 
2039d1e61e7fSChris Wilson 	return false;
2040d1e61e7fSChris Wilson }
2041d1e61e7fSChris Wilson 
2042f65d9421SBen Gamari /**
2043f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
2044f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
2045f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2046f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
2047f65d9421SBen Gamari  */
2048f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
2049f65d9421SBen Gamari {
2050f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2051f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2052bd9854f9SBen Widawsky 	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
2053b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2054b4519513SChris Wilson 	bool err = false, idle;
2055b4519513SChris Wilson 	int i;
2056893eead0SChris Wilson 
20573e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
20583e0dc6b0SBen Widawsky 		return;
20593e0dc6b0SBen Widawsky 
2060b4519513SChris Wilson 	memset(acthd, 0, sizeof(acthd));
2061b4519513SChris Wilson 	idle = true;
2062b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
2063b4519513SChris Wilson 	    idle &= i915_hangcheck_ring_idle(ring, &err);
2064b4519513SChris Wilson 	    acthd[i] = intel_ring_get_active_head(ring);
2065b4519513SChris Wilson 	}
2066b4519513SChris Wilson 
2067893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
2068b4519513SChris Wilson 	if (idle) {
2069d1e61e7fSChris Wilson 		if (err) {
2070d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
2071d1e61e7fSChris Wilson 				return;
2072d1e61e7fSChris Wilson 
2073893eead0SChris Wilson 			goto repeat;
2074d1e61e7fSChris Wilson 		}
2075d1e61e7fSChris Wilson 
207699584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
2077893eead0SChris Wilson 		return;
2078893eead0SChris Wilson 	}
2079f65d9421SBen Gamari 
2080bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
208199584db3SDaniel Vetter 	if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
208299584db3SDaniel Vetter 		   sizeof(acthd)) == 0 &&
208399584db3SDaniel Vetter 	    memcmp(dev_priv->gpu_error.prev_instdone, instdone,
208499584db3SDaniel Vetter 		   sizeof(instdone)) == 0) {
2085d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
2086f65d9421SBen Gamari 			return;
2087cbb465e7SChris Wilson 	} else {
208899584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
2089cbb465e7SChris Wilson 
209099584db3SDaniel Vetter 		memcpy(dev_priv->gpu_error.last_acthd, acthd,
209199584db3SDaniel Vetter 		       sizeof(acthd));
209299584db3SDaniel Vetter 		memcpy(dev_priv->gpu_error.prev_instdone, instdone,
209399584db3SDaniel Vetter 		       sizeof(instdone));
2094cbb465e7SChris Wilson 	}
2095f65d9421SBen Gamari 
2096893eead0SChris Wilson repeat:
2097f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
209899584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2099cecc21feSChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2100f65d9421SBen Gamari }
2101f65d9421SBen Gamari 
2102c0e09200SDave Airlie /* drm_dma.h hooks
2103c0e09200SDave Airlie */
2104f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2105036a4a7dSZhenyu Wang {
2106036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2107036a4a7dSZhenyu Wang 
21084697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
21094697995bSJesse Barnes 
2110036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2111bdfcdb63SDaniel Vetter 
2112036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
2113036a4a7dSZhenyu Wang 
2114036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2115036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
21163143a2bfSChris Wilson 	POSTING_READ(DEIER);
2117036a4a7dSZhenyu Wang 
2118036a4a7dSZhenyu Wang 	/* and GT */
2119036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2120036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
21213143a2bfSChris Wilson 	POSTING_READ(GTIER);
2122c650156aSZhenyu Wang 
2123ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2124ab5c608bSBen Widawsky 		return;
2125ab5c608bSBen Widawsky 
2126c650156aSZhenyu Wang 	/* south display irq */
2127c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
212882a28bcfSDaniel Vetter 	/*
212982a28bcfSDaniel Vetter 	 * SDEIER is also touched by the interrupt handler to work around missed
213082a28bcfSDaniel Vetter 	 * PCH interrupts. Hence we can't update it after the interrupt handler
213182a28bcfSDaniel Vetter 	 * is enabled - instead we unconditionally enable all PCH interrupt
213282a28bcfSDaniel Vetter 	 * sources here, but then only unmask them as needed with SDEIMR.
213382a28bcfSDaniel Vetter 	 */
213482a28bcfSDaniel Vetter 	I915_WRITE(SDEIER, 0xffffffff);
21353143a2bfSChris Wilson 	POSTING_READ(SDEIER);
2136036a4a7dSZhenyu Wang }
2137036a4a7dSZhenyu Wang 
21387e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
21397e231dbeSJesse Barnes {
21407e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21417e231dbeSJesse Barnes 	int pipe;
21427e231dbeSJesse Barnes 
21437e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
21447e231dbeSJesse Barnes 
21457e231dbeSJesse Barnes 	/* VLV magic */
21467e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
21477e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
21487e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
21497e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
21507e231dbeSJesse Barnes 
21517e231dbeSJesse Barnes 	/* and GT */
21527e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
21537e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
21547e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
21557e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
21567e231dbeSJesse Barnes 	POSTING_READ(GTIER);
21577e231dbeSJesse Barnes 
21587e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
21597e231dbeSJesse Barnes 
21607e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
21617e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
21627e231dbeSJesse Barnes 	for_each_pipe(pipe)
21637e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
21647e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
21657e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
21667e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
21677e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
21687e231dbeSJesse Barnes }
21697e231dbeSJesse Barnes 
217082a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
217182a28bcfSDaniel Vetter {
217282a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
217382a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
217482a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
217582a28bcfSDaniel Vetter 	u32 mask = ~I915_READ(SDEIMR);
217682a28bcfSDaniel Vetter 	u32 hotplug;
217782a28bcfSDaniel Vetter 
217882a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2179995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK;
218082a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2181cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
218282a28bcfSDaniel Vetter 				mask |= hpd_ibx[intel_encoder->hpd_pin];
218382a28bcfSDaniel Vetter 	} else {
2184995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK_CPT;
218582a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2186cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
218782a28bcfSDaniel Vetter 				mask |= hpd_cpt[intel_encoder->hpd_pin];
218882a28bcfSDaniel Vetter 	}
218982a28bcfSDaniel Vetter 
219082a28bcfSDaniel Vetter 	I915_WRITE(SDEIMR, ~mask);
219182a28bcfSDaniel Vetter 
21927fe0b973SKeith Packard 	/*
21937fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
21947fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
21957fe0b973SKeith Packard 	 *
21967fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
21977fe0b973SKeith Packard 	 */
21987fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
21997fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
22007fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
22017fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
22027fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
22037fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
22047fe0b973SKeith Packard }
22057fe0b973SKeith Packard 
2206d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2207d46da437SPaulo Zanoni {
2208d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
220982a28bcfSDaniel Vetter 	u32 mask;
2210d46da437SPaulo Zanoni 
221182a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev))
221282a28bcfSDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK;
221382a28bcfSDaniel Vetter 	else
221482a28bcfSDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
2215ab5c608bSBen Widawsky 
2216ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2217ab5c608bSBen Widawsky 		return;
2218ab5c608bSBen Widawsky 
2219d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2220d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2221d46da437SPaulo Zanoni }
2222d46da437SPaulo Zanoni 
2223f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2224036a4a7dSZhenyu Wang {
2225036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2226036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2227013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2228ce99c256SDaniel Vetter 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2229ce99c256SDaniel Vetter 			   DE_AUX_CHANNEL_A;
22301ec14ad3SChris Wilson 	u32 render_irqs;
2231036a4a7dSZhenyu Wang 
22321ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2233036a4a7dSZhenyu Wang 
2234036a4a7dSZhenyu Wang 	/* should always can generate irq */
2235036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
22361ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
22371ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
22383143a2bfSChris Wilson 	POSTING_READ(DEIER);
2239036a4a7dSZhenyu Wang 
22401ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2241036a4a7dSZhenyu Wang 
2242036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
22431ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2244881f47b6SXiang, Haihao 
22451ec14ad3SChris Wilson 	if (IS_GEN6(dev))
22461ec14ad3SChris Wilson 		render_irqs =
22471ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
2248e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
2249e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
22501ec14ad3SChris Wilson 	else
22511ec14ad3SChris Wilson 		render_irqs =
225288f23b8fSChris Wilson 			GT_USER_INTERRUPT |
2253c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
22541ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
22551ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
22563143a2bfSChris Wilson 	POSTING_READ(GTIER);
2257036a4a7dSZhenyu Wang 
2258d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
22597fe0b973SKeith Packard 
2260f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
2261f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
2262f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
2263f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2264f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2265f97108d1SJesse Barnes 	}
2266f97108d1SJesse Barnes 
2267036a4a7dSZhenyu Wang 	return 0;
2268036a4a7dSZhenyu Wang }
2269036a4a7dSZhenyu Wang 
2270f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2271b1f14ad0SJesse Barnes {
2272b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2273b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2274b615b57aSChris Wilson 	u32 display_mask =
2275b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2276b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
2277b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
2278ce99c256SDaniel Vetter 		DE_PLANEA_FLIP_DONE_IVB |
2279ce99c256SDaniel Vetter 		DE_AUX_CHANNEL_A_IVB;
2280b1f14ad0SJesse Barnes 	u32 render_irqs;
2281b1f14ad0SJesse Barnes 
2282b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2283b1f14ad0SJesse Barnes 
2284b1f14ad0SJesse Barnes 	/* should always can generate irq */
2285b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2286b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2287b615b57aSChris Wilson 	I915_WRITE(DEIER,
2288b615b57aSChris Wilson 		   display_mask |
2289b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
2290b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
2291b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
2292b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2293b1f14ad0SJesse Barnes 
229415b9f80eSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2295b1f14ad0SJesse Barnes 
2296b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2297b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2298b1f14ad0SJesse Barnes 
2299e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
230015b9f80eSBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2301b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
2302b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2303b1f14ad0SJesse Barnes 
2304d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
23057fe0b973SKeith Packard 
2306b1f14ad0SJesse Barnes 	return 0;
2307b1f14ad0SJesse Barnes }
2308b1f14ad0SJesse Barnes 
23097e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
23107e231dbeSJesse Barnes {
23117e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23127e231dbeSJesse Barnes 	u32 enable_mask;
231331acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
23143bcedbe5SJesse Barnes 	u32 render_irqs;
23157e231dbeSJesse Barnes 	u16 msid;
23167e231dbeSJesse Barnes 
23177e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
231831acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
231931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
232031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
23217e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23227e231dbeSJesse Barnes 
232331acc7f5SJesse Barnes 	/*
232431acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
232531acc7f5SJesse Barnes 	 * toggle them based on usage.
232631acc7f5SJesse Barnes 	 */
232731acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
232831acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
232931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23307e231dbeSJesse Barnes 
23317e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
23327e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
23337e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
23347e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
23357e231dbeSJesse Barnes 	msid |= (1<<14);
23367e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
23377e231dbeSJesse Barnes 
233820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
233920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
234020afbda2SDaniel Vetter 
23417e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
23427e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
23437e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23447e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
23457e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
23467e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
23477e231dbeSJesse Barnes 
234831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2349515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
235031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
235131acc7f5SJesse Barnes 
23527e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23537e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23547e231dbeSJesse Barnes 
235531acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
235631acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
23573bcedbe5SJesse Barnes 
23583bcedbe5SJesse Barnes 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
23593bcedbe5SJesse Barnes 		GEN6_BLITTER_USER_INTERRUPT;
23603bcedbe5SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
23617e231dbeSJesse Barnes 	POSTING_READ(GTIER);
23627e231dbeSJesse Barnes 
23637e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
23647e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
23657e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
23667e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
23677e231dbeSJesse Barnes #endif
23687e231dbeSJesse Barnes 
23697e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
237020afbda2SDaniel Vetter 
237120afbda2SDaniel Vetter 	return 0;
237220afbda2SDaniel Vetter }
237320afbda2SDaniel Vetter 
23747e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
23757e231dbeSJesse Barnes {
23767e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23777e231dbeSJesse Barnes 	int pipe;
23787e231dbeSJesse Barnes 
23797e231dbeSJesse Barnes 	if (!dev_priv)
23807e231dbeSJesse Barnes 		return;
23817e231dbeSJesse Barnes 
2382ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2383ac4c16c5SEgbert Eich 
23847e231dbeSJesse Barnes 	for_each_pipe(pipe)
23857e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23867e231dbeSJesse Barnes 
23877e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
23887e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
23897e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
23907e231dbeSJesse Barnes 	for_each_pipe(pipe)
23917e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23927e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23937e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
23947e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
23957e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
23967e231dbeSJesse Barnes }
23977e231dbeSJesse Barnes 
2398f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2399036a4a7dSZhenyu Wang {
2400036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24014697995bSJesse Barnes 
24024697995bSJesse Barnes 	if (!dev_priv)
24034697995bSJesse Barnes 		return;
24044697995bSJesse Barnes 
2405ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2406ac4c16c5SEgbert Eich 
2407036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2408036a4a7dSZhenyu Wang 
2409036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2410036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2411036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2412036a4a7dSZhenyu Wang 
2413036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2414036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2415036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2416192aac1fSKeith Packard 
2417ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2418ab5c608bSBen Widawsky 		return;
2419ab5c608bSBen Widawsky 
2420192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2421192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2422192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2423036a4a7dSZhenyu Wang }
2424036a4a7dSZhenyu Wang 
2425c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2426c2798b19SChris Wilson {
2427c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2428c2798b19SChris Wilson 	int pipe;
2429c2798b19SChris Wilson 
2430c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2431c2798b19SChris Wilson 
2432c2798b19SChris Wilson 	for_each_pipe(pipe)
2433c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2434c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2435c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2436c2798b19SChris Wilson 	POSTING_READ16(IER);
2437c2798b19SChris Wilson }
2438c2798b19SChris Wilson 
2439c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2440c2798b19SChris Wilson {
2441c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2442c2798b19SChris Wilson 
2443c2798b19SChris Wilson 	I915_WRITE16(EMR,
2444c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2445c2798b19SChris Wilson 
2446c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2447c2798b19SChris Wilson 	dev_priv->irq_mask =
2448c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2449c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2450c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2451c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2452c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2453c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2454c2798b19SChris Wilson 
2455c2798b19SChris Wilson 	I915_WRITE16(IER,
2456c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2457c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2458c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2459c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2460c2798b19SChris Wilson 	POSTING_READ16(IER);
2461c2798b19SChris Wilson 
2462c2798b19SChris Wilson 	return 0;
2463c2798b19SChris Wilson }
2464c2798b19SChris Wilson 
246590a72f87SVille Syrjälä /*
246690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
246790a72f87SVille Syrjälä  */
246890a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
246990a72f87SVille Syrjälä 			       int pipe, u16 iir)
247090a72f87SVille Syrjälä {
247190a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
247290a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
247390a72f87SVille Syrjälä 
247490a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
247590a72f87SVille Syrjälä 		return false;
247690a72f87SVille Syrjälä 
247790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
247890a72f87SVille Syrjälä 		return false;
247990a72f87SVille Syrjälä 
248090a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
248190a72f87SVille Syrjälä 
248290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
248390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
248490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
248590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
248690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
248790a72f87SVille Syrjälä 	 */
248890a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
248990a72f87SVille Syrjälä 		return false;
249090a72f87SVille Syrjälä 
249190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
249290a72f87SVille Syrjälä 
249390a72f87SVille Syrjälä 	return true;
249490a72f87SVille Syrjälä }
249590a72f87SVille Syrjälä 
2496ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2497c2798b19SChris Wilson {
2498c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2499c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2500c2798b19SChris Wilson 	u16 iir, new_iir;
2501c2798b19SChris Wilson 	u32 pipe_stats[2];
2502c2798b19SChris Wilson 	unsigned long irqflags;
2503c2798b19SChris Wilson 	int irq_received;
2504c2798b19SChris Wilson 	int pipe;
2505c2798b19SChris Wilson 	u16 flip_mask =
2506c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2507c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2508c2798b19SChris Wilson 
2509c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2510c2798b19SChris Wilson 
2511c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2512c2798b19SChris Wilson 	if (iir == 0)
2513c2798b19SChris Wilson 		return IRQ_NONE;
2514c2798b19SChris Wilson 
2515c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2516c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2517c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2518c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2519c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2520c2798b19SChris Wilson 		 */
2521c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2522c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2523c2798b19SChris Wilson 			i915_handle_error(dev, false);
2524c2798b19SChris Wilson 
2525c2798b19SChris Wilson 		for_each_pipe(pipe) {
2526c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2527c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2528c2798b19SChris Wilson 
2529c2798b19SChris Wilson 			/*
2530c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2531c2798b19SChris Wilson 			 */
2532c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2533c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2534c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2535c2798b19SChris Wilson 							 pipe_name(pipe));
2536c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2537c2798b19SChris Wilson 				irq_received = 1;
2538c2798b19SChris Wilson 			}
2539c2798b19SChris Wilson 		}
2540c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2541c2798b19SChris Wilson 
2542c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2543c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2544c2798b19SChris Wilson 
2545d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2546c2798b19SChris Wilson 
2547c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2548c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2549c2798b19SChris Wilson 
2550c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
255190a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
255290a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2553c2798b19SChris Wilson 
2554c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
255590a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
255690a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2557c2798b19SChris Wilson 
2558c2798b19SChris Wilson 		iir = new_iir;
2559c2798b19SChris Wilson 	}
2560c2798b19SChris Wilson 
2561c2798b19SChris Wilson 	return IRQ_HANDLED;
2562c2798b19SChris Wilson }
2563c2798b19SChris Wilson 
2564c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2565c2798b19SChris Wilson {
2566c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2567c2798b19SChris Wilson 	int pipe;
2568c2798b19SChris Wilson 
2569c2798b19SChris Wilson 	for_each_pipe(pipe) {
2570c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2571c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2572c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2573c2798b19SChris Wilson 	}
2574c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2575c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2576c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2577c2798b19SChris Wilson }
2578c2798b19SChris Wilson 
2579a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2580a266c7d5SChris Wilson {
2581a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2582a266c7d5SChris Wilson 	int pipe;
2583a266c7d5SChris Wilson 
2584a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2585a266c7d5SChris Wilson 
2586a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2587a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2588a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2589a266c7d5SChris Wilson 	}
2590a266c7d5SChris Wilson 
259100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2592a266c7d5SChris Wilson 	for_each_pipe(pipe)
2593a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2594a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2595a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2596a266c7d5SChris Wilson 	POSTING_READ(IER);
2597a266c7d5SChris Wilson }
2598a266c7d5SChris Wilson 
2599a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2600a266c7d5SChris Wilson {
2601a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
260238bde180SChris Wilson 	u32 enable_mask;
2603a266c7d5SChris Wilson 
260438bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
260538bde180SChris Wilson 
260638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
260738bde180SChris Wilson 	dev_priv->irq_mask =
260838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
260938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
261038bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
261138bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
261238bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
261338bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
261438bde180SChris Wilson 
261538bde180SChris Wilson 	enable_mask =
261638bde180SChris Wilson 		I915_ASLE_INTERRUPT |
261738bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
261838bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
261938bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
262038bde180SChris Wilson 		I915_USER_INTERRUPT;
262138bde180SChris Wilson 
2622a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
262320afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
262420afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
262520afbda2SDaniel Vetter 
2626a266c7d5SChris Wilson 		/* Enable in IER... */
2627a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2628a266c7d5SChris Wilson 		/* and unmask in IMR */
2629a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2630a266c7d5SChris Wilson 	}
2631a266c7d5SChris Wilson 
2632a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2633a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2634a266c7d5SChris Wilson 	POSTING_READ(IER);
2635a266c7d5SChris Wilson 
263620afbda2SDaniel Vetter 	intel_opregion_enable_asle(dev);
263720afbda2SDaniel Vetter 
263820afbda2SDaniel Vetter 	return 0;
263920afbda2SDaniel Vetter }
264020afbda2SDaniel Vetter 
264190a72f87SVille Syrjälä /*
264290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
264390a72f87SVille Syrjälä  */
264490a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
264590a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
264690a72f87SVille Syrjälä {
264790a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
264890a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
264990a72f87SVille Syrjälä 
265090a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
265190a72f87SVille Syrjälä 		return false;
265290a72f87SVille Syrjälä 
265390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
265490a72f87SVille Syrjälä 		return false;
265590a72f87SVille Syrjälä 
265690a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
265790a72f87SVille Syrjälä 
265890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
265990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
266090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
266190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
266290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
266390a72f87SVille Syrjälä 	 */
266490a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
266590a72f87SVille Syrjälä 		return false;
266690a72f87SVille Syrjälä 
266790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
266890a72f87SVille Syrjälä 
266990a72f87SVille Syrjälä 	return true;
267090a72f87SVille Syrjälä }
267190a72f87SVille Syrjälä 
2672ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2673a266c7d5SChris Wilson {
2674a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2675a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26768291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2677a266c7d5SChris Wilson 	unsigned long irqflags;
267838bde180SChris Wilson 	u32 flip_mask =
267938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
268038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
268138bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2682a266c7d5SChris Wilson 
2683a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2684a266c7d5SChris Wilson 
2685a266c7d5SChris Wilson 	iir = I915_READ(IIR);
268638bde180SChris Wilson 	do {
268738bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
26888291ee90SChris Wilson 		bool blc_event = false;
2689a266c7d5SChris Wilson 
2690a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2691a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2692a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2693a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2694a266c7d5SChris Wilson 		 */
2695a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2696a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2697a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2698a266c7d5SChris Wilson 
2699a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2700a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2701a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2702a266c7d5SChris Wilson 
270338bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2704a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2705a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2706a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2707a266c7d5SChris Wilson 							 pipe_name(pipe));
2708a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
270938bde180SChris Wilson 				irq_received = true;
2710a266c7d5SChris Wilson 			}
2711a266c7d5SChris Wilson 		}
2712a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2713a266c7d5SChris Wilson 
2714a266c7d5SChris Wilson 		if (!irq_received)
2715a266c7d5SChris Wilson 			break;
2716a266c7d5SChris Wilson 
2717a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2718a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2719a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2720a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2721b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2722a266c7d5SChris Wilson 
2723a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2724a266c7d5SChris Wilson 				  hotplug_status);
2725b543fb04SEgbert Eich 			if (hotplug_trigger) {
2726cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
2727cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
2728a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2729a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2730b543fb04SEgbert Eich 			}
2731a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
273238bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2733a266c7d5SChris Wilson 		}
2734a266c7d5SChris Wilson 
273538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2736a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2737a266c7d5SChris Wilson 
2738a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2739a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2740a266c7d5SChris Wilson 
2741a266c7d5SChris Wilson 		for_each_pipe(pipe) {
274238bde180SChris Wilson 			int plane = pipe;
274338bde180SChris Wilson 			if (IS_MOBILE(dev))
274438bde180SChris Wilson 				plane = !plane;
27455e2032d4SVille Syrjälä 
274690a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
274790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
274890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2749a266c7d5SChris Wilson 
2750a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2751a266c7d5SChris Wilson 				blc_event = true;
2752a266c7d5SChris Wilson 		}
2753a266c7d5SChris Wilson 
2754a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2755a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2756a266c7d5SChris Wilson 
2757a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2758a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2759a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2760a266c7d5SChris Wilson 		 * we would never get another interrupt.
2761a266c7d5SChris Wilson 		 *
2762a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2763a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2764a266c7d5SChris Wilson 		 * another one.
2765a266c7d5SChris Wilson 		 *
2766a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2767a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2768a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2769a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2770a266c7d5SChris Wilson 		 * stray interrupts.
2771a266c7d5SChris Wilson 		 */
277238bde180SChris Wilson 		ret = IRQ_HANDLED;
2773a266c7d5SChris Wilson 		iir = new_iir;
277438bde180SChris Wilson 	} while (iir & ~flip_mask);
2775a266c7d5SChris Wilson 
2776d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
27778291ee90SChris Wilson 
2778a266c7d5SChris Wilson 	return ret;
2779a266c7d5SChris Wilson }
2780a266c7d5SChris Wilson 
2781a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2782a266c7d5SChris Wilson {
2783a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2784a266c7d5SChris Wilson 	int pipe;
2785a266c7d5SChris Wilson 
2786ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2787ac4c16c5SEgbert Eich 
2788a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2789a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2790a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2791a266c7d5SChris Wilson 	}
2792a266c7d5SChris Wilson 
279300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
279455b39755SChris Wilson 	for_each_pipe(pipe) {
279555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2796a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
279755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
279855b39755SChris Wilson 	}
2799a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2800a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2801a266c7d5SChris Wilson 
2802a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2803a266c7d5SChris Wilson }
2804a266c7d5SChris Wilson 
2805a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2806a266c7d5SChris Wilson {
2807a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2808a266c7d5SChris Wilson 	int pipe;
2809a266c7d5SChris Wilson 
2810a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2811a266c7d5SChris Wilson 
2812a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2813a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2814a266c7d5SChris Wilson 
2815a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2816a266c7d5SChris Wilson 	for_each_pipe(pipe)
2817a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2818a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2819a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2820a266c7d5SChris Wilson 	POSTING_READ(IER);
2821a266c7d5SChris Wilson }
2822a266c7d5SChris Wilson 
2823a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2824a266c7d5SChris Wilson {
2825a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2826bbba0a97SChris Wilson 	u32 enable_mask;
2827a266c7d5SChris Wilson 	u32 error_mask;
2828a266c7d5SChris Wilson 
2829a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2830bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2831adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2832bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2833bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2834bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2835bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2836bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2837bbba0a97SChris Wilson 
2838bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
283921ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
284021ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2841bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2842bbba0a97SChris Wilson 
2843bbba0a97SChris Wilson 	if (IS_G4X(dev))
2844bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2845a266c7d5SChris Wilson 
2846515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2847a266c7d5SChris Wilson 
2848a266c7d5SChris Wilson 	/*
2849a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2850a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2851a266c7d5SChris Wilson 	 */
2852a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2853a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2854a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2855a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2856a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2857a266c7d5SChris Wilson 	} else {
2858a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2859a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2860a266c7d5SChris Wilson 	}
2861a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2862a266c7d5SChris Wilson 
2863a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2864a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2865a266c7d5SChris Wilson 	POSTING_READ(IER);
2866a266c7d5SChris Wilson 
286720afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
286820afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
286920afbda2SDaniel Vetter 
287020afbda2SDaniel Vetter 	intel_opregion_enable_asle(dev);
287120afbda2SDaniel Vetter 
287220afbda2SDaniel Vetter 	return 0;
287320afbda2SDaniel Vetter }
287420afbda2SDaniel Vetter 
2875bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
287620afbda2SDaniel Vetter {
287720afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2878e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
2879cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
288020afbda2SDaniel Vetter 	u32 hotplug_en;
288120afbda2SDaniel Vetter 
2882bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
2883bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2884bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2885adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
2886e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
2887cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2888cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2889cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
2890a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2891a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2892a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2893a266c7d5SChris Wilson 		*/
2894a266c7d5SChris Wilson 		if (IS_G4X(dev))
2895a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
289685fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
2897a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2898a266c7d5SChris Wilson 
2899a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2900a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2901a266c7d5SChris Wilson 	}
2902bac56d5bSEgbert Eich }
2903a266c7d5SChris Wilson 
2904ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2905a266c7d5SChris Wilson {
2906a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2907a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2908a266c7d5SChris Wilson 	u32 iir, new_iir;
2909a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2910a266c7d5SChris Wilson 	unsigned long irqflags;
2911a266c7d5SChris Wilson 	int irq_received;
2912a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
291321ad8330SVille Syrjälä 	u32 flip_mask =
291421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
291521ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2916a266c7d5SChris Wilson 
2917a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2918a266c7d5SChris Wilson 
2919a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2920a266c7d5SChris Wilson 
2921a266c7d5SChris Wilson 	for (;;) {
29222c8ba29fSChris Wilson 		bool blc_event = false;
29232c8ba29fSChris Wilson 
292421ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
2925a266c7d5SChris Wilson 
2926a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2927a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2928a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2929a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2930a266c7d5SChris Wilson 		 */
2931a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2932a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2933a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2934a266c7d5SChris Wilson 
2935a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2936a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2937a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2938a266c7d5SChris Wilson 
2939a266c7d5SChris Wilson 			/*
2940a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2941a266c7d5SChris Wilson 			 */
2942a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2943a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2944a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2945a266c7d5SChris Wilson 							 pipe_name(pipe));
2946a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2947a266c7d5SChris Wilson 				irq_received = 1;
2948a266c7d5SChris Wilson 			}
2949a266c7d5SChris Wilson 		}
2950a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2951a266c7d5SChris Wilson 
2952a266c7d5SChris Wilson 		if (!irq_received)
2953a266c7d5SChris Wilson 			break;
2954a266c7d5SChris Wilson 
2955a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2956a266c7d5SChris Wilson 
2957a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2958adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2959a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2960b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2961b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
2962b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_I965);
2963a266c7d5SChris Wilson 
2964a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2965a266c7d5SChris Wilson 				  hotplug_status);
2966b543fb04SEgbert Eich 			if (hotplug_trigger) {
2967cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger,
2968cd569aedSEgbert Eich 							    IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
2969cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
2970a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2971a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2972b543fb04SEgbert Eich 			}
2973a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2974a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2975a266c7d5SChris Wilson 		}
2976a266c7d5SChris Wilson 
297721ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
2978a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2979a266c7d5SChris Wilson 
2980a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2981a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2982a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2983a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2984a266c7d5SChris Wilson 
2985a266c7d5SChris Wilson 		for_each_pipe(pipe) {
29862c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
298790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
298890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
2989a266c7d5SChris Wilson 
2990a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2991a266c7d5SChris Wilson 				blc_event = true;
2992a266c7d5SChris Wilson 		}
2993a266c7d5SChris Wilson 
2994a266c7d5SChris Wilson 
2995a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2996a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2997a266c7d5SChris Wilson 
2998515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2999515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3000515ac2bbSDaniel Vetter 
3001a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3002a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3003a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3004a266c7d5SChris Wilson 		 * we would never get another interrupt.
3005a266c7d5SChris Wilson 		 *
3006a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3007a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3008a266c7d5SChris Wilson 		 * another one.
3009a266c7d5SChris Wilson 		 *
3010a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3011a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3012a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3013a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3014a266c7d5SChris Wilson 		 * stray interrupts.
3015a266c7d5SChris Wilson 		 */
3016a266c7d5SChris Wilson 		iir = new_iir;
3017a266c7d5SChris Wilson 	}
3018a266c7d5SChris Wilson 
3019d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
30202c8ba29fSChris Wilson 
3021a266c7d5SChris Wilson 	return ret;
3022a266c7d5SChris Wilson }
3023a266c7d5SChris Wilson 
3024a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3025a266c7d5SChris Wilson {
3026a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3027a266c7d5SChris Wilson 	int pipe;
3028a266c7d5SChris Wilson 
3029a266c7d5SChris Wilson 	if (!dev_priv)
3030a266c7d5SChris Wilson 		return;
3031a266c7d5SChris Wilson 
3032ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3033ac4c16c5SEgbert Eich 
3034a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3035a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3036a266c7d5SChris Wilson 
3037a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3038a266c7d5SChris Wilson 	for_each_pipe(pipe)
3039a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3040a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3041a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3042a266c7d5SChris Wilson 
3043a266c7d5SChris Wilson 	for_each_pipe(pipe)
3044a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3045a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3046a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3047a266c7d5SChris Wilson }
3048a266c7d5SChris Wilson 
3049ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3050ac4c16c5SEgbert Eich {
3051ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3052ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3053ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3054ac4c16c5SEgbert Eich 	unsigned long irqflags;
3055ac4c16c5SEgbert Eich 	int i;
3056ac4c16c5SEgbert Eich 
3057ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3058ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3059ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3060ac4c16c5SEgbert Eich 
3061ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3062ac4c16c5SEgbert Eich 			continue;
3063ac4c16c5SEgbert Eich 
3064ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3065ac4c16c5SEgbert Eich 
3066ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3067ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3068ac4c16c5SEgbert Eich 
3069ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3070ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3071ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3072ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3073ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3074ac4c16c5SEgbert Eich 				if (!connector->polled)
3075ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3076ac4c16c5SEgbert Eich 			}
3077ac4c16c5SEgbert Eich 		}
3078ac4c16c5SEgbert Eich 	}
3079ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3080ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3081ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3082ac4c16c5SEgbert Eich }
3083ac4c16c5SEgbert Eich 
3084f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3085f71d4af4SJesse Barnes {
30868b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
30878b2e326dSChris Wilson 
30888b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
308999584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3090c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3091a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
30928b2e326dSChris Wilson 
309399584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
309499584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
309561bac78eSDaniel Vetter 		    (unsigned long) dev);
3096ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3097ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
309861bac78eSDaniel Vetter 
309997a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
31009ee32feaSDaniel Vetter 
3101f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
3102f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
31037d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3104f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3105f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3106f71d4af4SJesse Barnes 	}
3107f71d4af4SJesse Barnes 
3108c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3109f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3110c3613de9SKeith Packard 	else
3111c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3112f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3113f71d4af4SJesse Barnes 
31147e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
31157e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
31167e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
31177e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
31187e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
31197e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
31207e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3121fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
31224a06e201SDaniel Vetter 	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
3123f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
3124f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
3125f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3126f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3127f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3128f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
3129f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
313082a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3131f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3132f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3133f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3134f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3135f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3136f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3137f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
313882a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3139f71d4af4SJesse Barnes 	} else {
3140c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3141c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3142c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3143c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3144c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3145a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3146a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3147a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3148a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3149a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
315020afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3151c2798b19SChris Wilson 		} else {
3152a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3153a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3154a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3155a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3156bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3157c2798b19SChris Wilson 		}
3158f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3159f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3160f71d4af4SJesse Barnes 	}
3161f71d4af4SJesse Barnes }
316220afbda2SDaniel Vetter 
316320afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
316420afbda2SDaniel Vetter {
316520afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3166821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3167821450c6SEgbert Eich 	struct drm_connector *connector;
3168821450c6SEgbert Eich 	int i;
316920afbda2SDaniel Vetter 
3170821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3171821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3172821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3173821450c6SEgbert Eich 	}
3174821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3175821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3176821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3177821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3178821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3179821450c6SEgbert Eich 	}
318020afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
318120afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
318220afbda2SDaniel Vetter }
3183