xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 095163bad59bfeed294a81e0d873fa8943e4fa01)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
83036a4a7dSZhenyu Wang /* For display hotplug interrupt */
84995b6762SChris Wilson static void
85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
86036a4a7dSZhenyu Wang {
874bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
884bc9d430SDaniel Vetter 
89c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
90c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
91c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr &= ~mask;
92c67a470bSPaulo Zanoni 		return;
93c67a470bSPaulo Zanoni 	}
94c67a470bSPaulo Zanoni 
951ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
961ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
971ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
983143a2bfSChris Wilson 		POSTING_READ(DEIMR);
99036a4a7dSZhenyu Wang 	}
100036a4a7dSZhenyu Wang }
101036a4a7dSZhenyu Wang 
1020ff9800aSPaulo Zanoni static void
103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
104036a4a7dSZhenyu Wang {
1054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1064bc9d430SDaniel Vetter 
107c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
108c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
109c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr |= mask;
110c67a470bSPaulo Zanoni 		return;
111c67a470bSPaulo Zanoni 	}
112c67a470bSPaulo Zanoni 
1131ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1141ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1151ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1163143a2bfSChris Wilson 		POSTING_READ(DEIMR);
117036a4a7dSZhenyu Wang 	}
118036a4a7dSZhenyu Wang }
119036a4a7dSZhenyu Wang 
12043eaea13SPaulo Zanoni /**
12143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12243eaea13SPaulo Zanoni  * @dev_priv: driver private
12343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
12443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
12543eaea13SPaulo Zanoni  */
12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
12743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
12843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
12943eaea13SPaulo Zanoni {
13043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13143eaea13SPaulo Zanoni 
132c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
133c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
134c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136c67a470bSPaulo Zanoni 						interrupt_mask);
137c67a470bSPaulo Zanoni 		return;
138c67a470bSPaulo Zanoni 	}
139c67a470bSPaulo Zanoni 
14043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14343eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
14443eaea13SPaulo Zanoni }
14543eaea13SPaulo Zanoni 
14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
14743eaea13SPaulo Zanoni {
14843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
14943eaea13SPaulo Zanoni }
15043eaea13SPaulo Zanoni 
15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15243eaea13SPaulo Zanoni {
15343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
15443eaea13SPaulo Zanoni }
15543eaea13SPaulo Zanoni 
156edbfdb45SPaulo Zanoni /**
157edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
158edbfdb45SPaulo Zanoni   * @dev_priv: driver private
159edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
160edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
161edbfdb45SPaulo Zanoni   */
162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
164edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
165edbfdb45SPaulo Zanoni {
166605cd25bSPaulo Zanoni 	uint32_t new_val;
167edbfdb45SPaulo Zanoni 
168edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
169edbfdb45SPaulo Zanoni 
170c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
171c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
172c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174c67a470bSPaulo Zanoni 						     interrupt_mask);
175c67a470bSPaulo Zanoni 		return;
176c67a470bSPaulo Zanoni 	}
177c67a470bSPaulo Zanoni 
178605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
179f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
180f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
181f52ecbcfSPaulo Zanoni 
182605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
183605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
184605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
185edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
186edbfdb45SPaulo Zanoni 	}
187f52ecbcfSPaulo Zanoni }
188edbfdb45SPaulo Zanoni 
189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190edbfdb45SPaulo Zanoni {
191edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
192edbfdb45SPaulo Zanoni }
193edbfdb45SPaulo Zanoni 
194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195edbfdb45SPaulo Zanoni {
196edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
197edbfdb45SPaulo Zanoni }
198edbfdb45SPaulo Zanoni 
1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2008664281bSPaulo Zanoni {
2018664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2028664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2038664281bSPaulo Zanoni 	enum pipe pipe;
2048664281bSPaulo Zanoni 
2054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2064bc9d430SDaniel Vetter 
2078664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2088664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2098664281bSPaulo Zanoni 
2108664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2118664281bSPaulo Zanoni 			return false;
2128664281bSPaulo Zanoni 	}
2138664281bSPaulo Zanoni 
2148664281bSPaulo Zanoni 	return true;
2158664281bSPaulo Zanoni }
2168664281bSPaulo Zanoni 
2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2188664281bSPaulo Zanoni {
2198664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2208664281bSPaulo Zanoni 	enum pipe pipe;
2218664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2228664281bSPaulo Zanoni 
223fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
224fee884edSDaniel Vetter 
2258664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2268664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2278664281bSPaulo Zanoni 
2288664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2298664281bSPaulo Zanoni 			return false;
2308664281bSPaulo Zanoni 	}
2318664281bSPaulo Zanoni 
2328664281bSPaulo Zanoni 	return true;
2338664281bSPaulo Zanoni }
2348664281bSPaulo Zanoni 
2358664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2368664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2378664281bSPaulo Zanoni {
2388664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2398664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2408664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2418664281bSPaulo Zanoni 
2428664281bSPaulo Zanoni 	if (enable)
2438664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2448664281bSPaulo Zanoni 	else
2458664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2468664281bSPaulo Zanoni }
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2497336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2508664281bSPaulo Zanoni {
2518664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2528664281bSPaulo Zanoni 	if (enable) {
2537336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2547336df65SDaniel Vetter 
2558664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2568664281bSPaulo Zanoni 			return;
2578664281bSPaulo Zanoni 
2588664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2598664281bSPaulo Zanoni 	} else {
2607336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2617336df65SDaniel Vetter 
2627336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2638664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2647336df65SDaniel Vetter 
2657336df65SDaniel Vetter 		if (!was_enabled &&
2667336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2677336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2687336df65SDaniel Vetter 				      pipe_name(pipe));
2697336df65SDaniel Vetter 		}
2708664281bSPaulo Zanoni 	}
2718664281bSPaulo Zanoni }
2728664281bSPaulo Zanoni 
27338d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
27438d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
27538d83c96SDaniel Vetter {
27638d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
27738d83c96SDaniel Vetter 
27838d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
27938d83c96SDaniel Vetter 
28038d83c96SDaniel Vetter 	if (enable)
28138d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
28238d83c96SDaniel Vetter 	else
28338d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
28438d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
28538d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
28638d83c96SDaniel Vetter }
28738d83c96SDaniel Vetter 
288fee884edSDaniel Vetter /**
289fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
290fee884edSDaniel Vetter  * @dev_priv: driver private
291fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
292fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
293fee884edSDaniel Vetter  */
294fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
295fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
296fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
297fee884edSDaniel Vetter {
298fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
299fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
300fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
301fee884edSDaniel Vetter 
302fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
303fee884edSDaniel Vetter 
304c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled &&
305c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
306c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
307c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
308c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
309c67a470bSPaulo Zanoni 						 interrupt_mask);
310c67a470bSPaulo Zanoni 		return;
311c67a470bSPaulo Zanoni 	}
312c67a470bSPaulo Zanoni 
313fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
314fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
315fee884edSDaniel Vetter }
316fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
317fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
318fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
319fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
320fee884edSDaniel Vetter 
321de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
322de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3238664281bSPaulo Zanoni 					    bool enable)
3248664281bSPaulo Zanoni {
3258664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
326de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
327de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3288664281bSPaulo Zanoni 
3298664281bSPaulo Zanoni 	if (enable)
330fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3318664281bSPaulo Zanoni 	else
332fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3338664281bSPaulo Zanoni }
3348664281bSPaulo Zanoni 
3358664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3368664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3378664281bSPaulo Zanoni 					    bool enable)
3388664281bSPaulo Zanoni {
3398664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3408664281bSPaulo Zanoni 
3418664281bSPaulo Zanoni 	if (enable) {
3421dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3431dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3441dd246fbSDaniel Vetter 
3458664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3468664281bSPaulo Zanoni 			return;
3478664281bSPaulo Zanoni 
348fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3498664281bSPaulo Zanoni 	} else {
3501dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3511dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3521dd246fbSDaniel Vetter 
3531dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
354fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3551dd246fbSDaniel Vetter 
3561dd246fbSDaniel Vetter 		if (!was_enabled &&
3571dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3581dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3591dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3601dd246fbSDaniel Vetter 		}
3618664281bSPaulo Zanoni 	}
3628664281bSPaulo Zanoni }
3638664281bSPaulo Zanoni 
3648664281bSPaulo Zanoni /**
3658664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3668664281bSPaulo Zanoni  * @dev: drm device
3678664281bSPaulo Zanoni  * @pipe: pipe
3688664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3698664281bSPaulo Zanoni  *
3708664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3718664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3728664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3738664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3748664281bSPaulo Zanoni  * bit for all the pipes.
3758664281bSPaulo Zanoni  *
3768664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3778664281bSPaulo Zanoni  */
3788664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3798664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
3808664281bSPaulo Zanoni {
3818664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3828664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3838664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3848664281bSPaulo Zanoni 	unsigned long flags;
3858664281bSPaulo Zanoni 	bool ret;
3868664281bSPaulo Zanoni 
3878664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3888664281bSPaulo Zanoni 
3898664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
3908664281bSPaulo Zanoni 
3918664281bSPaulo Zanoni 	if (enable == ret)
3928664281bSPaulo Zanoni 		goto done;
3938664281bSPaulo Zanoni 
3948664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
3958664281bSPaulo Zanoni 
3968664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
3978664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
3988664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
3997336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
40038d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
40138d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4028664281bSPaulo Zanoni 
4038664281bSPaulo Zanoni done:
4048664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4058664281bSPaulo Zanoni 	return ret;
4068664281bSPaulo Zanoni }
4078664281bSPaulo Zanoni 
4088664281bSPaulo Zanoni /**
4098664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
4108664281bSPaulo Zanoni  * @dev: drm device
4118664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
4128664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4138664281bSPaulo Zanoni  *
4148664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
4158664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
4168664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4178664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4188664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4198664281bSPaulo Zanoni  *
4208664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4218664281bSPaulo Zanoni  */
4228664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4238664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4248664281bSPaulo Zanoni 					   bool enable)
4258664281bSPaulo Zanoni {
4268664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
427de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
428de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4298664281bSPaulo Zanoni 	unsigned long flags;
4308664281bSPaulo Zanoni 	bool ret;
4318664281bSPaulo Zanoni 
432de28075dSDaniel Vetter 	/*
433de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
434de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
435de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
436de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
437de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
438de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
439de28075dSDaniel Vetter 	 */
4408664281bSPaulo Zanoni 
4418664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4428664281bSPaulo Zanoni 
4438664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4448664281bSPaulo Zanoni 
4458664281bSPaulo Zanoni 	if (enable == ret)
4468664281bSPaulo Zanoni 		goto done;
4478664281bSPaulo Zanoni 
4488664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4498664281bSPaulo Zanoni 
4508664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
451de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4528664281bSPaulo Zanoni 	else
4538664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4548664281bSPaulo Zanoni 
4558664281bSPaulo Zanoni done:
4568664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4578664281bSPaulo Zanoni 	return ret;
4588664281bSPaulo Zanoni }
4598664281bSPaulo Zanoni 
4608664281bSPaulo Zanoni 
4617c463586SKeith Packard void
4623b6c42e8SDaniel Vetter i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
4637c463586SKeith Packard {
4649db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
46546c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4667c463586SKeith Packard 
467b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
468b79480baSDaniel Vetter 
46946c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
47046c06a30SVille Syrjälä 		return;
47146c06a30SVille Syrjälä 
4727c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
47346c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
47446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4753143a2bfSChris Wilson 	POSTING_READ(reg);
4767c463586SKeith Packard }
4777c463586SKeith Packard 
4787c463586SKeith Packard void
4793b6c42e8SDaniel Vetter i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
4807c463586SKeith Packard {
4819db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
48246c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4837c463586SKeith Packard 
484b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
485b79480baSDaniel Vetter 
48646c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
48746c06a30SVille Syrjälä 		return;
48846c06a30SVille Syrjälä 
48946c06a30SVille Syrjälä 	pipestat &= ~mask;
49046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4913143a2bfSChris Wilson 	POSTING_READ(reg);
4927c463586SKeith Packard }
4937c463586SKeith Packard 
494c0e09200SDave Airlie /**
495f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
49601c66889SZhao Yakui  */
497f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
49801c66889SZhao Yakui {
4991ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
5001ec14ad3SChris Wilson 	unsigned long irqflags;
5011ec14ad3SChris Wilson 
502f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
503f49e38ddSJani Nikula 		return;
504f49e38ddSJani Nikula 
5051ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
50601c66889SZhao Yakui 
5073b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE);
508a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
5093b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
5103b6c42e8SDaniel Vetter 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
5111ec14ad3SChris Wilson 
5121ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
51301c66889SZhao Yakui }
51401c66889SZhao Yakui 
51501c66889SZhao Yakui /**
5160a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
5170a3e67a4SJesse Barnes  * @dev: DRM device
5180a3e67a4SJesse Barnes  * @pipe: pipe to check
5190a3e67a4SJesse Barnes  *
5200a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5210a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5220a3e67a4SJesse Barnes  * before reading such registers if unsure.
5230a3e67a4SJesse Barnes  */
5240a3e67a4SJesse Barnes static int
5250a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
5260a3e67a4SJesse Barnes {
5270a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
528702e7a56SPaulo Zanoni 
529a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
530a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
531a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
532a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
53371f8ba6bSPaulo Zanoni 
534a01025afSDaniel Vetter 		return intel_crtc->active;
535a01025afSDaniel Vetter 	} else {
536a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
537a01025afSDaniel Vetter 	}
5380a3e67a4SJesse Barnes }
5390a3e67a4SJesse Barnes 
5404cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5414cdb83ecSVille Syrjälä {
5424cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5434cdb83ecSVille Syrjälä 	return 0;
5444cdb83ecSVille Syrjälä }
5454cdb83ecSVille Syrjälä 
54642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
54742f52ef8SKeith Packard  * we use as a pipe index
54842f52ef8SKeith Packard  */
549f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5500a3e67a4SJesse Barnes {
5510a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5520a3e67a4SJesse Barnes 	unsigned long high_frame;
5530a3e67a4SJesse Barnes 	unsigned long low_frame;
554391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
5550a3e67a4SJesse Barnes 
5560a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
55744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5589db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5590a3e67a4SJesse Barnes 		return 0;
5600a3e67a4SJesse Barnes 	}
5610a3e67a4SJesse Barnes 
562391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
563391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
564391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
565391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
566391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
567391f75e2SVille Syrjälä 
568391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
569391f75e2SVille Syrjälä 	} else {
570391f75e2SVille Syrjälä 		enum transcoder cpu_transcoder =
571391f75e2SVille Syrjälä 			intel_pipe_to_cpu_transcoder(dev_priv, pipe);
572391f75e2SVille Syrjälä 		u32 htotal;
573391f75e2SVille Syrjälä 
574391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
575391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
576391f75e2SVille Syrjälä 
577391f75e2SVille Syrjälä 		vbl_start *= htotal;
578391f75e2SVille Syrjälä 	}
579391f75e2SVille Syrjälä 
5809db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5819db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5825eddb70bSChris Wilson 
5830a3e67a4SJesse Barnes 	/*
5840a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5850a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5860a3e67a4SJesse Barnes 	 * register.
5870a3e67a4SJesse Barnes 	 */
5880a3e67a4SJesse Barnes 	do {
5895eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
590391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5915eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5920a3e67a4SJesse Barnes 	} while (high1 != high2);
5930a3e67a4SJesse Barnes 
5945eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
595391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5965eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
597391f75e2SVille Syrjälä 
598391f75e2SVille Syrjälä 	/*
599391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
600391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
601391f75e2SVille Syrjälä 	 * counter against vblank start.
602391f75e2SVille Syrjälä 	 */
603edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6040a3e67a4SJesse Barnes }
6050a3e67a4SJesse Barnes 
606f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6079880b7a5SJesse Barnes {
6089880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6099db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6109880b7a5SJesse Barnes 
6119880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
61244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6139db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6149880b7a5SJesse Barnes 		return 0;
6159880b7a5SJesse Barnes 	}
6169880b7a5SJesse Barnes 
6179880b7a5SJesse Barnes 	return I915_READ(reg);
6189880b7a5SJesse Barnes }
6199880b7a5SJesse Barnes 
620ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
621ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
622ad3543edSMario Kleiner #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
623ad3543edSMario Kleiner 
624*095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
62554ddcbd2SVille Syrjälä {
62654ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
62754ddcbd2SVille Syrjälä 	uint32_t status;
62854ddcbd2SVille Syrjälä 
629*095163baSVille Syrjälä 	if (INTEL_INFO(dev)->gen < 7) {
63054ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
63154ddcbd2SVille Syrjälä 			DE_PIPEA_VBLANK :
63254ddcbd2SVille Syrjälä 			DE_PIPEB_VBLANK;
63354ddcbd2SVille Syrjälä 	} else {
63454ddcbd2SVille Syrjälä 		switch (pipe) {
63554ddcbd2SVille Syrjälä 		default:
63654ddcbd2SVille Syrjälä 		case PIPE_A:
63754ddcbd2SVille Syrjälä 			status = DE_PIPEA_VBLANK_IVB;
63854ddcbd2SVille Syrjälä 			break;
63954ddcbd2SVille Syrjälä 		case PIPE_B:
64054ddcbd2SVille Syrjälä 			status = DE_PIPEB_VBLANK_IVB;
64154ddcbd2SVille Syrjälä 			break;
64254ddcbd2SVille Syrjälä 		case PIPE_C:
64354ddcbd2SVille Syrjälä 			status = DE_PIPEC_VBLANK_IVB;
64454ddcbd2SVille Syrjälä 			break;
64554ddcbd2SVille Syrjälä 		}
64654ddcbd2SVille Syrjälä 	}
647ad3543edSMario Kleiner 
648*095163baSVille Syrjälä 	return __raw_i915_read32(dev_priv, DEISR) & status;
64954ddcbd2SVille Syrjälä }
65054ddcbd2SVille Syrjälä 
651f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
652abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
653abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6540af7e4dfSMario Kleiner {
655c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
656c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
657c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
658c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
6593aa18df8SVille Syrjälä 	int position;
6600af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
6610af7e4dfSMario Kleiner 	bool in_vbl = true;
6620af7e4dfSMario Kleiner 	int ret = 0;
663ad3543edSMario Kleiner 	unsigned long irqflags;
6640af7e4dfSMario Kleiner 
665c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6660af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6679db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6680af7e4dfSMario Kleiner 		return 0;
6690af7e4dfSMario Kleiner 	}
6700af7e4dfSMario Kleiner 
671c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
672c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
673c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
674c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6750af7e4dfSMario Kleiner 
676d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
677d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
678d31faf65SVille Syrjälä 		vbl_end /= 2;
679d31faf65SVille Syrjälä 		vtotal /= 2;
680d31faf65SVille Syrjälä 	}
681d31faf65SVille Syrjälä 
682c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
683c2baf4b7SVille Syrjälä 
684ad3543edSMario Kleiner 	/*
685ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
686ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
687ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
688ad3543edSMario Kleiner 	 */
689ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
690ad3543edSMario Kleiner 
691ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
692ad3543edSMario Kleiner 
693ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
694ad3543edSMario Kleiner 	if (stime)
695ad3543edSMario Kleiner 		*stime = ktime_get();
696ad3543edSMario Kleiner 
6977c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6980af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6990af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7000af7e4dfSMario Kleiner 		 */
7017c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
702ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7037c06b08aSVille Syrjälä 		else
704ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
70554ddcbd2SVille Syrjälä 
706*095163baSVille Syrjälä 		if (HAS_PCH_SPLIT(dev)) {
70754ddcbd2SVille Syrjälä 			/*
70854ddcbd2SVille Syrjälä 			 * The scanline counter increments at the leading edge
70954ddcbd2SVille Syrjälä 			 * of hsync, ie. it completely misses the active portion
71054ddcbd2SVille Syrjälä 			 * of the line. Fix up the counter at both edges of vblank
71154ddcbd2SVille Syrjälä 			 * to get a more accurate picture whether we're in vblank
71254ddcbd2SVille Syrjälä 			 * or not.
71354ddcbd2SVille Syrjälä 			 */
714*095163baSVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
71554ddcbd2SVille Syrjälä 			if ((in_vbl && position == vbl_start - 1) ||
71654ddcbd2SVille Syrjälä 			    (!in_vbl && position == vbl_end - 1))
71754ddcbd2SVille Syrjälä 				position = (position + 1) % vtotal;
7180af7e4dfSMario Kleiner 		} else {
719*095163baSVille Syrjälä 			/*
720*095163baSVille Syrjälä 			 * ISR vblank status bits don't work the way we'd want
721*095163baSVille Syrjälä 			 * them to work on non-PCH platforms (for
722*095163baSVille Syrjälä 			 * ilk_pipe_in_vblank_locked()), and there doesn't
723*095163baSVille Syrjälä 			 * appear any other way to determine if we're currently
724*095163baSVille Syrjälä 			 * in vblank.
725*095163baSVille Syrjälä 			 *
726*095163baSVille Syrjälä 			 * Instead let's assume that we're already in vblank if
727*095163baSVille Syrjälä 			 * we got called from the vblank interrupt and the
728*095163baSVille Syrjälä 			 * scanline counter value indicates that we're on the
729*095163baSVille Syrjälä 			 * line just prior to vblank start. This should result
730*095163baSVille Syrjälä 			 * in the correct answer, unless the vblank interrupt
731*095163baSVille Syrjälä 			 * delivery really got delayed for almost exactly one
732*095163baSVille Syrjälä 			 * full frame/field.
733*095163baSVille Syrjälä 			 */
734*095163baSVille Syrjälä 			if (flags & DRM_CALLED_FROM_VBLIRQ &&
735*095163baSVille Syrjälä 			    position == vbl_start - 1) {
736*095163baSVille Syrjälä 				position = (position + 1) % vtotal;
737*095163baSVille Syrjälä 
738*095163baSVille Syrjälä 				/* Signal this correction as "applied". */
739*095163baSVille Syrjälä 				ret |= 0x8;
740*095163baSVille Syrjälä 			}
741*095163baSVille Syrjälä 		}
742*095163baSVille Syrjälä 	} else {
7430af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7440af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7450af7e4dfSMario Kleiner 		 * scanout position.
7460af7e4dfSMario Kleiner 		 */
747ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7480af7e4dfSMario Kleiner 
7493aa18df8SVille Syrjälä 		/* convert to pixel counts */
7503aa18df8SVille Syrjälä 		vbl_start *= htotal;
7513aa18df8SVille Syrjälä 		vbl_end *= htotal;
7523aa18df8SVille Syrjälä 		vtotal *= htotal;
7533aa18df8SVille Syrjälä 	}
7543aa18df8SVille Syrjälä 
755ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
756ad3543edSMario Kleiner 	if (etime)
757ad3543edSMario Kleiner 		*etime = ktime_get();
758ad3543edSMario Kleiner 
759ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
760ad3543edSMario Kleiner 
761ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
762ad3543edSMario Kleiner 
7633aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7643aa18df8SVille Syrjälä 
7653aa18df8SVille Syrjälä 	/*
7663aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7673aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7683aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7693aa18df8SVille Syrjälä 	 * up since vbl_end.
7703aa18df8SVille Syrjälä 	 */
7713aa18df8SVille Syrjälä 	if (position >= vbl_start)
7723aa18df8SVille Syrjälä 		position -= vbl_end;
7733aa18df8SVille Syrjälä 	else
7743aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7753aa18df8SVille Syrjälä 
7767c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7773aa18df8SVille Syrjälä 		*vpos = position;
7783aa18df8SVille Syrjälä 		*hpos = 0;
7793aa18df8SVille Syrjälä 	} else {
7800af7e4dfSMario Kleiner 		*vpos = position / htotal;
7810af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7820af7e4dfSMario Kleiner 	}
7830af7e4dfSMario Kleiner 
7840af7e4dfSMario Kleiner 	/* In vblank? */
7850af7e4dfSMario Kleiner 	if (in_vbl)
7860af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
7870af7e4dfSMario Kleiner 
7880af7e4dfSMario Kleiner 	return ret;
7890af7e4dfSMario Kleiner }
7900af7e4dfSMario Kleiner 
791f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7920af7e4dfSMario Kleiner 			      int *max_error,
7930af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7940af7e4dfSMario Kleiner 			      unsigned flags)
7950af7e4dfSMario Kleiner {
7964041b853SChris Wilson 	struct drm_crtc *crtc;
7970af7e4dfSMario Kleiner 
7987eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7994041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8000af7e4dfSMario Kleiner 		return -EINVAL;
8010af7e4dfSMario Kleiner 	}
8020af7e4dfSMario Kleiner 
8030af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8044041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8054041b853SChris Wilson 	if (crtc == NULL) {
8064041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8074041b853SChris Wilson 		return -EINVAL;
8084041b853SChris Wilson 	}
8094041b853SChris Wilson 
8104041b853SChris Wilson 	if (!crtc->enabled) {
8114041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8124041b853SChris Wilson 		return -EBUSY;
8134041b853SChris Wilson 	}
8140af7e4dfSMario Kleiner 
8150af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8164041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8174041b853SChris Wilson 						     vblank_time, flags,
8187da903efSVille Syrjälä 						     crtc,
8197da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
8200af7e4dfSMario Kleiner }
8210af7e4dfSMario Kleiner 
82267c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
82367c347ffSJani Nikula 				struct drm_connector *connector)
824321a1b30SEgbert Eich {
825321a1b30SEgbert Eich 	enum drm_connector_status old_status;
826321a1b30SEgbert Eich 
827321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
828321a1b30SEgbert Eich 	old_status = connector->status;
829321a1b30SEgbert Eich 
830321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
83167c347ffSJani Nikula 	if (old_status == connector->status)
83267c347ffSJani Nikula 		return false;
83367c347ffSJani Nikula 
83467c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
835321a1b30SEgbert Eich 		      connector->base.id,
836321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
83767c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
83867c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
83967c347ffSJani Nikula 
84067c347ffSJani Nikula 	return true;
841321a1b30SEgbert Eich }
842321a1b30SEgbert Eich 
8435ca58282SJesse Barnes /*
8445ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8455ca58282SJesse Barnes  */
846ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
847ac4c16c5SEgbert Eich 
8485ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
8495ca58282SJesse Barnes {
8505ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
8515ca58282SJesse Barnes 						    hotplug_work);
8525ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
853c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
854cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
855cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
856cd569aedSEgbert Eich 	struct drm_connector *connector;
857cd569aedSEgbert Eich 	unsigned long irqflags;
858cd569aedSEgbert Eich 	bool hpd_disabled = false;
859321a1b30SEgbert Eich 	bool changed = false;
860142e2398SEgbert Eich 	u32 hpd_event_bits;
8615ca58282SJesse Barnes 
86252d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
86352d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
86452d7ecedSDaniel Vetter 		return;
86552d7ecedSDaniel Vetter 
866a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
867e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
868e67189abSJesse Barnes 
869cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
870142e2398SEgbert Eich 
871142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
872142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
873cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
874cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
875cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
876cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
877cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
878cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
879cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
880cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
881cd569aedSEgbert Eich 				drm_get_connector_name(connector));
882cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
883cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
884cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
885cd569aedSEgbert Eich 			hpd_disabled = true;
886cd569aedSEgbert Eich 		}
887142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
888142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
889142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
890142e2398SEgbert Eich 		}
891cd569aedSEgbert Eich 	}
892cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
893cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
894cd569aedSEgbert Eich 	  * some connectors */
895ac4c16c5SEgbert Eich 	if (hpd_disabled) {
896cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
897ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
898ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
899ac4c16c5SEgbert Eich 	}
900cd569aedSEgbert Eich 
901cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
902cd569aedSEgbert Eich 
903321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
904321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
905321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
906321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
907cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
908cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
909321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
910321a1b30SEgbert Eich 				changed = true;
911321a1b30SEgbert Eich 		}
912321a1b30SEgbert Eich 	}
91340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
91440ee3381SKeith Packard 
915321a1b30SEgbert Eich 	if (changed)
916321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9175ca58282SJesse Barnes }
9185ca58282SJesse Barnes 
919d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
920f97108d1SJesse Barnes {
921f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
922b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9239270388eSDaniel Vetter 	u8 new_delay;
9249270388eSDaniel Vetter 
925d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
926f97108d1SJesse Barnes 
92773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
92873edd18fSDaniel Vetter 
92920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9309270388eSDaniel Vetter 
9317648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
932b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
933b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
934f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
935f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
936f97108d1SJesse Barnes 
937f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
938b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
93920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
94020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
94120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
94220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
943b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
94420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
94520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
94620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
94720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
948f97108d1SJesse Barnes 	}
949f97108d1SJesse Barnes 
9507648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
95120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
952f97108d1SJesse Barnes 
953d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9549270388eSDaniel Vetter 
955f97108d1SJesse Barnes 	return;
956f97108d1SJesse Barnes }
957f97108d1SJesse Barnes 
958549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
959549f7365SChris Wilson 			struct intel_ring_buffer *ring)
960549f7365SChris Wilson {
961475553deSChris Wilson 	if (ring->obj == NULL)
962475553deSChris Wilson 		return;
963475553deSChris Wilson 
964814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
9659862e600SChris Wilson 
966549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
96710cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
968549f7365SChris Wilson }
969549f7365SChris Wilson 
9704912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9713b8d8d91SJesse Barnes {
9724912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
973c6a828d3SDaniel Vetter 						    rps.work);
974edbfdb45SPaulo Zanoni 	u32 pm_iir;
975dd75fdc8SChris Wilson 	int new_delay, adj;
9763b8d8d91SJesse Barnes 
97759cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
978c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
979c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
9804848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
981edbfdb45SPaulo Zanoni 	snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
98259cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9834912d041SBen Widawsky 
98460611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
98560611c13SPaulo Zanoni 	WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
98660611c13SPaulo Zanoni 
9874848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
9883b8d8d91SJesse Barnes 		return;
9893b8d8d91SJesse Barnes 
9904fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9917b9e0ae6SChris Wilson 
992dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
9937425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
994dd75fdc8SChris Wilson 		if (adj > 0)
995dd75fdc8SChris Wilson 			adj *= 2;
996dd75fdc8SChris Wilson 		else
997dd75fdc8SChris Wilson 			adj = 1;
998dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
9997425034aSVille Syrjälä 
10007425034aSVille Syrjälä 		/*
10017425034aSVille Syrjälä 		 * For better performance, jump directly
10027425034aSVille Syrjälä 		 * to RPe if we're below it.
10037425034aSVille Syrjälä 		 */
1004dd75fdc8SChris Wilson 		if (new_delay < dev_priv->rps.rpe_delay)
10057425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
1006dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1007dd75fdc8SChris Wilson 		if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
1008dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.rpe_delay;
1009dd75fdc8SChris Wilson 		else
1010dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.min_delay;
1011dd75fdc8SChris Wilson 		adj = 0;
1012dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1013dd75fdc8SChris Wilson 		if (adj < 0)
1014dd75fdc8SChris Wilson 			adj *= 2;
1015dd75fdc8SChris Wilson 		else
1016dd75fdc8SChris Wilson 			adj = -1;
1017dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
1018dd75fdc8SChris Wilson 	} else { /* unknown event */
1019dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay;
1020dd75fdc8SChris Wilson 	}
10213b8d8d91SJesse Barnes 
102279249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
102379249636SBen Widawsky 	 * interrupt
102479249636SBen Widawsky 	 */
10251272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
10261272e7b8SVille Syrjälä 			    dev_priv->rps.min_delay, dev_priv->rps.max_delay);
1027dd75fdc8SChris Wilson 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1028dd75fdc8SChris Wilson 
10290a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
10300a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
10310a073b84SJesse Barnes 	else
10324912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
10333b8d8d91SJesse Barnes 
10344fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10353b8d8d91SJesse Barnes }
10363b8d8d91SJesse Barnes 
1037e3689190SBen Widawsky 
1038e3689190SBen Widawsky /**
1039e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1040e3689190SBen Widawsky  * occurred.
1041e3689190SBen Widawsky  * @work: workqueue struct
1042e3689190SBen Widawsky  *
1043e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1044e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1045e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1046e3689190SBen Widawsky  */
1047e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1048e3689190SBen Widawsky {
1049e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
1050a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
1051e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
105235a85ac6SBen Widawsky 	char *parity_event[6];
1053e3689190SBen Widawsky 	uint32_t misccpctl;
1054e3689190SBen Widawsky 	unsigned long flags;
105535a85ac6SBen Widawsky 	uint8_t slice = 0;
1056e3689190SBen Widawsky 
1057e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1058e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1059e3689190SBen Widawsky 	 * any time we access those registers.
1060e3689190SBen Widawsky 	 */
1061e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1062e3689190SBen Widawsky 
106335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
106435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
106535a85ac6SBen Widawsky 		goto out;
106635a85ac6SBen Widawsky 
1067e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1068e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1069e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1070e3689190SBen Widawsky 
107135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
107235a85ac6SBen Widawsky 		u32 reg;
107335a85ac6SBen Widawsky 
107435a85ac6SBen Widawsky 		slice--;
107535a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
107635a85ac6SBen Widawsky 			break;
107735a85ac6SBen Widawsky 
107835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
107935a85ac6SBen Widawsky 
108035a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
108135a85ac6SBen Widawsky 
108235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1083e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1084e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1085e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1086e3689190SBen Widawsky 
108735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
108835a85ac6SBen Widawsky 		POSTING_READ(reg);
1089e3689190SBen Widawsky 
1090cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1091e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1092e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1093e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
109435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
109535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1096e3689190SBen Widawsky 
10975bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1098e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1099e3689190SBen Widawsky 
110035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
110135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1102e3689190SBen Widawsky 
110335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1104e3689190SBen Widawsky 		kfree(parity_event[3]);
1105e3689190SBen Widawsky 		kfree(parity_event[2]);
1106e3689190SBen Widawsky 		kfree(parity_event[1]);
1107e3689190SBen Widawsky 	}
1108e3689190SBen Widawsky 
110935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
111035a85ac6SBen Widawsky 
111135a85ac6SBen Widawsky out:
111235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
111335a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
111435a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
111535a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
111635a85ac6SBen Widawsky 
111735a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
111835a85ac6SBen Widawsky }
111935a85ac6SBen Widawsky 
112035a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1121e3689190SBen Widawsky {
1122e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1123e3689190SBen Widawsky 
1124040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1125e3689190SBen Widawsky 		return;
1126e3689190SBen Widawsky 
1127d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
112835a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1129d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1130e3689190SBen Widawsky 
113135a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
113235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
113335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
113435a85ac6SBen Widawsky 
113535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
113635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
113735a85ac6SBen Widawsky 
1138a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1139e3689190SBen Widawsky }
1140e3689190SBen Widawsky 
1141f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1142f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1143f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1144f1af8fc1SPaulo Zanoni {
1145f1af8fc1SPaulo Zanoni 	if (gt_iir &
1146f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1147f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1148f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1149f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1150f1af8fc1SPaulo Zanoni }
1151f1af8fc1SPaulo Zanoni 
1152e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1153e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1154e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1155e7b4c6b1SDaniel Vetter {
1156e7b4c6b1SDaniel Vetter 
1157cc609d5dSBen Widawsky 	if (gt_iir &
1158cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1159e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1160cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1161e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1162cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1163e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1164e7b4c6b1SDaniel Vetter 
1165cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1166cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1167cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1168e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1169e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
1170e7b4c6b1SDaniel Vetter 	}
1171e3689190SBen Widawsky 
117235a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
117335a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1174e7b4c6b1SDaniel Vetter }
1175e7b4c6b1SDaniel Vetter 
1176abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1177abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1178abd58f01SBen Widawsky 				       u32 master_ctl)
1179abd58f01SBen Widawsky {
1180abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1181abd58f01SBen Widawsky 	uint32_t tmp = 0;
1182abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1183abd58f01SBen Widawsky 
1184abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1185abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1186abd58f01SBen Widawsky 		if (tmp) {
1187abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1188abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1189abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1190abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1191abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1192abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1193abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1194abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1195abd58f01SBen Widawsky 		} else
1196abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1197abd58f01SBen Widawsky 	}
1198abd58f01SBen Widawsky 
1199abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VCS1_IRQ) {
1200abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1201abd58f01SBen Widawsky 		if (tmp) {
1202abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1203abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1204abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1205abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
1206abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1207abd58f01SBen Widawsky 		} else
1208abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1209abd58f01SBen Widawsky 	}
1210abd58f01SBen Widawsky 
1211abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1212abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1213abd58f01SBen Widawsky 		if (tmp) {
1214abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1215abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1216abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1217abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1218abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1219abd58f01SBen Widawsky 		} else
1220abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1221abd58f01SBen Widawsky 	}
1222abd58f01SBen Widawsky 
1223abd58f01SBen Widawsky 	return ret;
1224abd58f01SBen Widawsky }
1225abd58f01SBen Widawsky 
1226b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1227b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1228b543fb04SEgbert Eich 
122910a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1230b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1231b543fb04SEgbert Eich 					 const u32 *hpd)
1232b543fb04SEgbert Eich {
1233b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
1234b543fb04SEgbert Eich 	int i;
123510a504deSDaniel Vetter 	bool storm_detected = false;
1236b543fb04SEgbert Eich 
123791d131d2SDaniel Vetter 	if (!hotplug_trigger)
123891d131d2SDaniel Vetter 		return;
123991d131d2SDaniel Vetter 
1240b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1241b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1242821450c6SEgbert Eich 
12433432087eSChris Wilson 		WARN_ONCE(hpd[i] & hotplug_trigger &&
12448b5565b8SChris Wilson 			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1245cba1c073SChris Wilson 			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1246cba1c073SChris Wilson 			  hotplug_trigger, i, hpd[i]);
1247b8f102e8SEgbert Eich 
1248b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1249b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1250b543fb04SEgbert Eich 			continue;
1251b543fb04SEgbert Eich 
1252bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1253b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1254b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1255b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1256b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1257b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1258b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1259b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1260b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1261142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1262b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
126310a504deSDaniel Vetter 			storm_detected = true;
1264b543fb04SEgbert Eich 		} else {
1265b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1266b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1267b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1268b543fb04SEgbert Eich 		}
1269b543fb04SEgbert Eich 	}
1270b543fb04SEgbert Eich 
127110a504deSDaniel Vetter 	if (storm_detected)
127210a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1273b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
12745876fa0dSDaniel Vetter 
1275645416f5SDaniel Vetter 	/*
1276645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1277645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1278645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1279645416f5SDaniel Vetter 	 * deadlock.
1280645416f5SDaniel Vetter 	 */
1281645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1282b543fb04SEgbert Eich }
1283b543fb04SEgbert Eich 
1284515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1285515ac2bbSDaniel Vetter {
128628c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
128728c70f16SDaniel Vetter 
128828c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1289515ac2bbSDaniel Vetter }
1290515ac2bbSDaniel Vetter 
1291ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1292ce99c256SDaniel Vetter {
12939ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
12949ee32feaSDaniel Vetter 
12959ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1296ce99c256SDaniel Vetter }
1297ce99c256SDaniel Vetter 
12988bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1299277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1300eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1301eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
13028bc5e955SDaniel Vetter 					 uint32_t crc4)
13038bf1e9f1SShuang He {
13048bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
13058bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
13068bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1307ac2300d4SDamien Lespiau 	int head, tail;
1308b2c88f5bSDamien Lespiau 
1309d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1310d538bbdfSDamien Lespiau 
13110c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1312d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
13130c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
13140c912c79SDamien Lespiau 		return;
13150c912c79SDamien Lespiau 	}
13160c912c79SDamien Lespiau 
1317d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1318d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1319b2c88f5bSDamien Lespiau 
1320b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1321d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1322b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1323b2c88f5bSDamien Lespiau 		return;
1324b2c88f5bSDamien Lespiau 	}
1325b2c88f5bSDamien Lespiau 
1326b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
13278bf1e9f1SShuang He 
13288bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1329eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1330eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1331eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1332eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1333eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1334b2c88f5bSDamien Lespiau 
1335b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1336d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1337d538bbdfSDamien Lespiau 
1338d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
133907144428SDamien Lespiau 
134007144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
13418bf1e9f1SShuang He }
1342277de95eSDaniel Vetter #else
1343277de95eSDaniel Vetter static inline void
1344277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1345277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1346277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1347277de95eSDaniel Vetter 			     uint32_t crc4) {}
1348277de95eSDaniel Vetter #endif
1349eba94eb9SDaniel Vetter 
1350277de95eSDaniel Vetter 
1351277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13525a69b89fSDaniel Vetter {
13535a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13545a69b89fSDaniel Vetter 
1355277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13565a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
13575a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13585a69b89fSDaniel Vetter }
13595a69b89fSDaniel Vetter 
1360277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1361eba94eb9SDaniel Vetter {
1362eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1363eba94eb9SDaniel Vetter 
1364277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1365eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1366eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1367eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1368eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
13698bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1370eba94eb9SDaniel Vetter }
13715b3a856bSDaniel Vetter 
1372277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13735b3a856bSDaniel Vetter {
13745b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13750b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
13760b5c5ed0SDaniel Vetter 
13770b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
13780b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
13790b5c5ed0SDaniel Vetter 	else
13800b5c5ed0SDaniel Vetter 		res1 = 0;
13810b5c5ed0SDaniel Vetter 
13820b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
13830b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
13840b5c5ed0SDaniel Vetter 	else
13850b5c5ed0SDaniel Vetter 		res2 = 0;
13865b3a856bSDaniel Vetter 
1387277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13880b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
13890b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
13900b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
13910b5c5ed0SDaniel Vetter 				     res1, res2);
13925b3a856bSDaniel Vetter }
13938bf1e9f1SShuang He 
13941403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
13951403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
13961403c0d4SPaulo Zanoni  * the work queue. */
13971403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1398baf02a1fSBen Widawsky {
139941a05a3aSDaniel Vetter 	if (pm_iir & GEN6_PM_RPS_EVENTS) {
140059cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
14014848405cSBen Widawsky 		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
14024d3b3d5fSPaulo Zanoni 		snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
140359cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
14042adbee62SDaniel Vetter 
14052adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
140641a05a3aSDaniel Vetter 	}
1407baf02a1fSBen Widawsky 
14081403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
140912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
141012638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
141112638c57SBen Widawsky 
141212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
141312638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
141412638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
141512638c57SBen Widawsky 		}
141612638c57SBen Widawsky 	}
14171403c0d4SPaulo Zanoni }
1418baf02a1fSBen Widawsky 
1419ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
14207e231dbeSJesse Barnes {
14217e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
14227e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
14237e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
14247e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
14257e231dbeSJesse Barnes 	unsigned long irqflags;
14267e231dbeSJesse Barnes 	int pipe;
14277e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
14287e231dbeSJesse Barnes 
14297e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
14307e231dbeSJesse Barnes 
14317e231dbeSJesse Barnes 	while (true) {
14327e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
14337e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
14347e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
14357e231dbeSJesse Barnes 
14367e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
14377e231dbeSJesse Barnes 			goto out;
14387e231dbeSJesse Barnes 
14397e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
14407e231dbeSJesse Barnes 
1441e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
14427e231dbeSJesse Barnes 
14437e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
14447e231dbeSJesse Barnes 		for_each_pipe(pipe) {
14457e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
14467e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
14477e231dbeSJesse Barnes 
14487e231dbeSJesse Barnes 			/*
14497e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
14507e231dbeSJesse Barnes 			 */
14517e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
14527e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14537e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
14547e231dbeSJesse Barnes 							 pipe_name(pipe));
14557e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
14567e231dbeSJesse Barnes 			}
14577e231dbeSJesse Barnes 		}
14587e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
14597e231dbeSJesse Barnes 
146031acc7f5SJesse Barnes 		for_each_pipe(pipe) {
14617b5562d4SJesse Barnes 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
146231acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
146331acc7f5SJesse Barnes 
146431acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
146531acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
146631acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
146731acc7f5SJesse Barnes 			}
14684356d586SDaniel Vetter 
14694356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1470277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
147131acc7f5SJesse Barnes 		}
147231acc7f5SJesse Barnes 
14737e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
14747e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
14757e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1476b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
14777e231dbeSJesse Barnes 
14787e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
14797e231dbeSJesse Barnes 					 hotplug_status);
148091d131d2SDaniel Vetter 
148110a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
148291d131d2SDaniel Vetter 
14834aeebd74SDaniel Vetter 			if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
14844aeebd74SDaniel Vetter 				dp_aux_irq_handler(dev);
14854aeebd74SDaniel Vetter 
14867e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
14877e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
14887e231dbeSJesse Barnes 		}
14897e231dbeSJesse Barnes 
1490515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1491515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
14927e231dbeSJesse Barnes 
149360611c13SPaulo Zanoni 		if (pm_iir)
1494d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
14957e231dbeSJesse Barnes 
14967e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
14977e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
14987e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
14997e231dbeSJesse Barnes 	}
15007e231dbeSJesse Barnes 
15017e231dbeSJesse Barnes out:
15027e231dbeSJesse Barnes 	return ret;
15037e231dbeSJesse Barnes }
15047e231dbeSJesse Barnes 
150523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1506776ad806SJesse Barnes {
1507776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15089db4a9c7SJesse Barnes 	int pipe;
1509b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1510776ad806SJesse Barnes 
151110a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
151291d131d2SDaniel Vetter 
1513cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1514cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1515776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1516cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1517cfc33bf7SVille Syrjälä 				 port_name(port));
1518cfc33bf7SVille Syrjälä 	}
1519776ad806SJesse Barnes 
1520ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1521ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1522ce99c256SDaniel Vetter 
1523776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1524515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1525776ad806SJesse Barnes 
1526776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1527776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1528776ad806SJesse Barnes 
1529776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1530776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1531776ad806SJesse Barnes 
1532776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1533776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1534776ad806SJesse Barnes 
15359db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
15369db4a9c7SJesse Barnes 		for_each_pipe(pipe)
15379db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
15389db4a9c7SJesse Barnes 					 pipe_name(pipe),
15399db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1540776ad806SJesse Barnes 
1541776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1542776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1543776ad806SJesse Barnes 
1544776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1545776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1546776ad806SJesse Barnes 
1547776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
15488664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
15498664281bSPaulo Zanoni 							  false))
15508664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
15518664281bSPaulo Zanoni 
15528664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
15538664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
15548664281bSPaulo Zanoni 							  false))
15558664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
15568664281bSPaulo Zanoni }
15578664281bSPaulo Zanoni 
15588664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
15598664281bSPaulo Zanoni {
15608664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
15618664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
15625a69b89fSDaniel Vetter 	enum pipe pipe;
15638664281bSPaulo Zanoni 
1564de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1565de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1566de032bf4SPaulo Zanoni 
15675a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
15685a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
15695a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
15705a69b89fSDaniel Vetter 								  false))
15715a69b89fSDaniel Vetter 				DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
15725a69b89fSDaniel Vetter 						 pipe_name(pipe));
15735a69b89fSDaniel Vetter 		}
15748664281bSPaulo Zanoni 
15755a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
15765a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1577277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
15785a69b89fSDaniel Vetter 			else
1579277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
15805a69b89fSDaniel Vetter 		}
15815a69b89fSDaniel Vetter 	}
15828bf1e9f1SShuang He 
15838664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
15848664281bSPaulo Zanoni }
15858664281bSPaulo Zanoni 
15868664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
15878664281bSPaulo Zanoni {
15888664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
15898664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
15908664281bSPaulo Zanoni 
1591de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1592de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1593de032bf4SPaulo Zanoni 
15948664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
15958664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
15968664281bSPaulo Zanoni 							  false))
15978664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
15988664281bSPaulo Zanoni 
15998664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
16008664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
16018664281bSPaulo Zanoni 							  false))
16028664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
16038664281bSPaulo Zanoni 
16048664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
16058664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
16068664281bSPaulo Zanoni 							  false))
16078664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
16088664281bSPaulo Zanoni 
16098664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1610776ad806SJesse Barnes }
1611776ad806SJesse Barnes 
161223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
161323e81d69SAdam Jackson {
161423e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
161523e81d69SAdam Jackson 	int pipe;
1616b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
161723e81d69SAdam Jackson 
161810a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
161991d131d2SDaniel Vetter 
1620cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1621cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
162223e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1623cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1624cfc33bf7SVille Syrjälä 				 port_name(port));
1625cfc33bf7SVille Syrjälä 	}
162623e81d69SAdam Jackson 
162723e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1628ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
162923e81d69SAdam Jackson 
163023e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1631515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
163223e81d69SAdam Jackson 
163323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
163423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
163523e81d69SAdam Jackson 
163623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
163723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
163823e81d69SAdam Jackson 
163923e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
164023e81d69SAdam Jackson 		for_each_pipe(pipe)
164123e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
164223e81d69SAdam Jackson 					 pipe_name(pipe),
164323e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
16448664281bSPaulo Zanoni 
16458664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
16468664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
164723e81d69SAdam Jackson }
164823e81d69SAdam Jackson 
1649c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1650c008bc6eSPaulo Zanoni {
1651c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
165240da17c2SDaniel Vetter 	enum pipe pipe;
1653c008bc6eSPaulo Zanoni 
1654c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1655c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1656c008bc6eSPaulo Zanoni 
1657c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1658c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1659c008bc6eSPaulo Zanoni 
1660c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1661c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1662c008bc6eSPaulo Zanoni 
166340da17c2SDaniel Vetter 	for_each_pipe(pipe) {
166440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
166540da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1666c008bc6eSPaulo Zanoni 
166740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
166840da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
166940da17c2SDaniel Vetter 				DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
167040da17c2SDaniel Vetter 						 pipe_name(pipe));
1671c008bc6eSPaulo Zanoni 
167240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
167340da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16745b3a856bSDaniel Vetter 
167540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
167640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
167740da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
167840da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1679c008bc6eSPaulo Zanoni 		}
1680c008bc6eSPaulo Zanoni 	}
1681c008bc6eSPaulo Zanoni 
1682c008bc6eSPaulo Zanoni 	/* check event from PCH */
1683c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1684c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1685c008bc6eSPaulo Zanoni 
1686c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1687c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1688c008bc6eSPaulo Zanoni 		else
1689c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1690c008bc6eSPaulo Zanoni 
1691c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1692c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1693c008bc6eSPaulo Zanoni 	}
1694c008bc6eSPaulo Zanoni 
1695c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1696c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1697c008bc6eSPaulo Zanoni }
1698c008bc6eSPaulo Zanoni 
16999719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
17009719fb98SPaulo Zanoni {
17019719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17023b6c42e8SDaniel Vetter 	enum pipe i;
17039719fb98SPaulo Zanoni 
17049719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
17059719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
17069719fb98SPaulo Zanoni 
17079719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
17089719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
17099719fb98SPaulo Zanoni 
17109719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
17119719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
17129719fb98SPaulo Zanoni 
17133b6c42e8SDaniel Vetter 	for_each_pipe(i) {
171440da17c2SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(i)))
17159719fb98SPaulo Zanoni 			drm_handle_vblank(dev, i);
171640da17c2SDaniel Vetter 
171740da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
171840da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) {
17199719fb98SPaulo Zanoni 			intel_prepare_page_flip(dev, i);
17209719fb98SPaulo Zanoni 			intel_finish_page_flip_plane(dev, i);
17219719fb98SPaulo Zanoni 		}
17229719fb98SPaulo Zanoni 	}
17239719fb98SPaulo Zanoni 
17249719fb98SPaulo Zanoni 	/* check event from PCH */
17259719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
17269719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
17279719fb98SPaulo Zanoni 
17289719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
17299719fb98SPaulo Zanoni 
17309719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
17319719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
17329719fb98SPaulo Zanoni 	}
17339719fb98SPaulo Zanoni }
17349719fb98SPaulo Zanoni 
1735f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1736b1f14ad0SJesse Barnes {
1737b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1738b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1739f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
17400e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1741b1f14ad0SJesse Barnes 
1742b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1743b1f14ad0SJesse Barnes 
17448664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
17458664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1746907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
17478664281bSPaulo Zanoni 
1748b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1749b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1750b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
175123a78516SPaulo Zanoni 	POSTING_READ(DEIER);
17520e43406bSChris Wilson 
175344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
175444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
175544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
175644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
175744498aeaSPaulo Zanoni 	 * due to its back queue). */
1758ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
175944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
176044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
176144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1762ab5c608bSBen Widawsky 	}
176344498aeaSPaulo Zanoni 
17640e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
17650e43406bSChris Wilson 	if (gt_iir) {
1766d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
17670e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1768d8fc8a47SPaulo Zanoni 		else
1769d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
17700e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
17710e43406bSChris Wilson 		ret = IRQ_HANDLED;
17720e43406bSChris Wilson 	}
1773b1f14ad0SJesse Barnes 
1774b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
17750e43406bSChris Wilson 	if (de_iir) {
1776f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
17779719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1778f1af8fc1SPaulo Zanoni 		else
1779f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
17800e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
17810e43406bSChris Wilson 		ret = IRQ_HANDLED;
17820e43406bSChris Wilson 	}
17830e43406bSChris Wilson 
1784f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1785f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
17860e43406bSChris Wilson 		if (pm_iir) {
1787d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1788b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
17890e43406bSChris Wilson 			ret = IRQ_HANDLED;
17900e43406bSChris Wilson 		}
1791f1af8fc1SPaulo Zanoni 	}
1792b1f14ad0SJesse Barnes 
1793b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1794b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1795ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
179644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
179744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1798ab5c608bSBen Widawsky 	}
1799b1f14ad0SJesse Barnes 
1800b1f14ad0SJesse Barnes 	return ret;
1801b1f14ad0SJesse Barnes }
1802b1f14ad0SJesse Barnes 
1803abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1804abd58f01SBen Widawsky {
1805abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1806abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1807abd58f01SBen Widawsky 	u32 master_ctl;
1808abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1809abd58f01SBen Widawsky 	uint32_t tmp = 0;
1810c42664ccSDaniel Vetter 	enum pipe pipe;
1811abd58f01SBen Widawsky 
1812abd58f01SBen Widawsky 	atomic_inc(&dev_priv->irq_received);
1813abd58f01SBen Widawsky 
1814abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
1815abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1816abd58f01SBen Widawsky 	if (!master_ctl)
1817abd58f01SBen Widawsky 		return IRQ_NONE;
1818abd58f01SBen Widawsky 
1819abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
1820abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1821abd58f01SBen Widawsky 
1822abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1823abd58f01SBen Widawsky 
1824abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
1825abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
1826abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
1827abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
1828abd58f01SBen Widawsky 		else if (tmp)
1829abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
1830abd58f01SBen Widawsky 		else
1831abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1832abd58f01SBen Widawsky 
1833abd58f01SBen Widawsky 		if (tmp) {
1834abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1835abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1836abd58f01SBen Widawsky 		}
1837abd58f01SBen Widawsky 	}
1838abd58f01SBen Widawsky 
18396d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
18406d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
18416d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
18426d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
18436d766f02SDaniel Vetter 		else if (tmp)
18446d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
18456d766f02SDaniel Vetter 		else
18466d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
18476d766f02SDaniel Vetter 
18486d766f02SDaniel Vetter 		if (tmp) {
18496d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
18506d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
18516d766f02SDaniel Vetter 		}
18526d766f02SDaniel Vetter 	}
18536d766f02SDaniel Vetter 
1854abd58f01SBen Widawsky 	for_each_pipe(pipe) {
1855abd58f01SBen Widawsky 		uint32_t pipe_iir;
1856abd58f01SBen Widawsky 
1857c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
1858c42664ccSDaniel Vetter 			continue;
1859c42664ccSDaniel Vetter 
1860abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
1861abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
1862abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
1863abd58f01SBen Widawsky 
1864abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
1865abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
1866abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
1867abd58f01SBen Widawsky 		}
1868abd58f01SBen Widawsky 
18690fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
18700fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
18710fbe7870SDaniel Vetter 
187238d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
187338d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
187438d83c96SDaniel Vetter 								  false))
187538d83c96SDaniel Vetter 				DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
187638d83c96SDaniel Vetter 						 pipe_name(pipe));
187738d83c96SDaniel Vetter 		}
187838d83c96SDaniel Vetter 
187930100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
188030100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
188130100f2bSDaniel Vetter 				  pipe_name(pipe),
188230100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
188330100f2bSDaniel Vetter 		}
1884abd58f01SBen Widawsky 
1885abd58f01SBen Widawsky 		if (pipe_iir) {
1886abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1887abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
1888c42664ccSDaniel Vetter 		} else
1889abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
1890abd58f01SBen Widawsky 	}
1891abd58f01SBen Widawsky 
189292d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
189392d03a80SDaniel Vetter 		/*
189492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
189592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
189692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
189792d03a80SDaniel Vetter 		 */
189892d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
189992d03a80SDaniel Vetter 
190092d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
190192d03a80SDaniel Vetter 
190292d03a80SDaniel Vetter 		if (pch_iir) {
190392d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
190492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
190592d03a80SDaniel Vetter 		}
190692d03a80SDaniel Vetter 	}
190792d03a80SDaniel Vetter 
1908abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1909abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1910abd58f01SBen Widawsky 
1911abd58f01SBen Widawsky 	return ret;
1912abd58f01SBen Widawsky }
1913abd58f01SBen Widawsky 
191417e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
191517e1df07SDaniel Vetter 			       bool reset_completed)
191617e1df07SDaniel Vetter {
191717e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
191817e1df07SDaniel Vetter 	int i;
191917e1df07SDaniel Vetter 
192017e1df07SDaniel Vetter 	/*
192117e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
192217e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
192317e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
192417e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
192517e1df07SDaniel Vetter 	 */
192617e1df07SDaniel Vetter 
192717e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
192817e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
192917e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
193017e1df07SDaniel Vetter 
193117e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
193217e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
193317e1df07SDaniel Vetter 
193417e1df07SDaniel Vetter 	/*
193517e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
193617e1df07SDaniel Vetter 	 * reset state is cleared.
193717e1df07SDaniel Vetter 	 */
193817e1df07SDaniel Vetter 	if (reset_completed)
193917e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
194017e1df07SDaniel Vetter }
194117e1df07SDaniel Vetter 
19428a905236SJesse Barnes /**
19438a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
19448a905236SJesse Barnes  * @work: work struct
19458a905236SJesse Barnes  *
19468a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
19478a905236SJesse Barnes  * was detected.
19488a905236SJesse Barnes  */
19498a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
19508a905236SJesse Barnes {
19511f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
19521f83fee0SDaniel Vetter 						    work);
19531f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
19541f83fee0SDaniel Vetter 						    gpu_error);
19558a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1956cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1957cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1958cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
195917e1df07SDaniel Vetter 	int ret;
19608a905236SJesse Barnes 
19615bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
19628a905236SJesse Barnes 
19637db0ba24SDaniel Vetter 	/*
19647db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
19657db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
19667db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
19677db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
19687db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
19697db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
19707db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
19717db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
19727db0ba24SDaniel Vetter 	 */
19737db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
197444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
19755bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
19767db0ba24SDaniel Vetter 				   reset_event);
19771f83fee0SDaniel Vetter 
197817e1df07SDaniel Vetter 		/*
197917e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
198017e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
198117e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
198217e1df07SDaniel Vetter 		 * deadlocks with the reset work.
198317e1df07SDaniel Vetter 		 */
1984f69061beSDaniel Vetter 		ret = i915_reset(dev);
1985f69061beSDaniel Vetter 
198617e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
198717e1df07SDaniel Vetter 
1988f69061beSDaniel Vetter 		if (ret == 0) {
1989f69061beSDaniel Vetter 			/*
1990f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1991f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1992f69061beSDaniel Vetter 			 * complete.
1993f69061beSDaniel Vetter 			 *
1994f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1995f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1996f69061beSDaniel Vetter 			 * updates before
1997f69061beSDaniel Vetter 			 * the counter increment.
1998f69061beSDaniel Vetter 			 */
1999f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2000f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2001f69061beSDaniel Vetter 
20025bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2003f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
20041f83fee0SDaniel Vetter 		} else {
20052ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2006f316a42cSBen Gamari 		}
20071f83fee0SDaniel Vetter 
200817e1df07SDaniel Vetter 		/*
200917e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
201017e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
201117e1df07SDaniel Vetter 		 */
201217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2013f316a42cSBen Gamari 	}
20148a905236SJesse Barnes }
20158a905236SJesse Barnes 
201635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2017c0e09200SDave Airlie {
20188a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2019bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
202063eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2021050ee91fSBen Widawsky 	int pipe, i;
202263eeaf38SJesse Barnes 
202335aed2e6SChris Wilson 	if (!eir)
202435aed2e6SChris Wilson 		return;
202563eeaf38SJesse Barnes 
2026a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
20278a905236SJesse Barnes 
2028bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2029bd9854f9SBen Widawsky 
20308a905236SJesse Barnes 	if (IS_G4X(dev)) {
20318a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
20328a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
20338a905236SJesse Barnes 
2034a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2035a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2036050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2037050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2038a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2039a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
20408a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
20413143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
20428a905236SJesse Barnes 		}
20438a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
20448a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2045a70491ccSJoe Perches 			pr_err("page table error\n");
2046a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
20478a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20483143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
20498a905236SJesse Barnes 		}
20508a905236SJesse Barnes 	}
20518a905236SJesse Barnes 
2052a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
205363eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
205463eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2055a70491ccSJoe Perches 			pr_err("page table error\n");
2056a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
205763eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20583143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
205963eeaf38SJesse Barnes 		}
20608a905236SJesse Barnes 	}
20618a905236SJesse Barnes 
206263eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2063a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
20649db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2065a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
20669db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
206763eeaf38SJesse Barnes 		/* pipestat has already been acked */
206863eeaf38SJesse Barnes 	}
206963eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2070a70491ccSJoe Perches 		pr_err("instruction error\n");
2071a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2072050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2073050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2074a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
207563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
207663eeaf38SJesse Barnes 
2077a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2078a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2079a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
208063eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
20813143a2bfSChris Wilson 			POSTING_READ(IPEIR);
208263eeaf38SJesse Barnes 		} else {
208363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
208463eeaf38SJesse Barnes 
2085a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2086a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2087a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2088a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
208963eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
20903143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
209163eeaf38SJesse Barnes 		}
209263eeaf38SJesse Barnes 	}
209363eeaf38SJesse Barnes 
209463eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
20953143a2bfSChris Wilson 	POSTING_READ(EIR);
209663eeaf38SJesse Barnes 	eir = I915_READ(EIR);
209763eeaf38SJesse Barnes 	if (eir) {
209863eeaf38SJesse Barnes 		/*
209963eeaf38SJesse Barnes 		 * some errors might have become stuck,
210063eeaf38SJesse Barnes 		 * mask them.
210163eeaf38SJesse Barnes 		 */
210263eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
210363eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
210463eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
210563eeaf38SJesse Barnes 	}
210635aed2e6SChris Wilson }
210735aed2e6SChris Wilson 
210835aed2e6SChris Wilson /**
210935aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
211035aed2e6SChris Wilson  * @dev: drm device
211135aed2e6SChris Wilson  *
211235aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
211335aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
211435aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
211535aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
211635aed2e6SChris Wilson  * of a ring dump etc.).
211735aed2e6SChris Wilson  */
2118527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
211935aed2e6SChris Wilson {
212035aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
212135aed2e6SChris Wilson 
212235aed2e6SChris Wilson 	i915_capture_error_state(dev);
212335aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
21248a905236SJesse Barnes 
2125ba1234d1SBen Gamari 	if (wedged) {
2126f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2127f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2128ba1234d1SBen Gamari 
212911ed50ecSBen Gamari 		/*
213017e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
213117e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
213217e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
213317e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
213417e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
213517e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
213617e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
213717e1df07SDaniel Vetter 		 *
213817e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
213917e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
214017e1df07SDaniel Vetter 		 * counter atomic_t.
214111ed50ecSBen Gamari 		 */
214217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
214311ed50ecSBen Gamari 	}
214411ed50ecSBen Gamari 
2145122f46baSDaniel Vetter 	/*
2146122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2147122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2148122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2149122f46baSDaniel Vetter 	 * code will deadlock.
2150122f46baSDaniel Vetter 	 */
2151122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
21528a905236SJesse Barnes }
21538a905236SJesse Barnes 
215421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
21554e5359cdSSimon Farnsworth {
21564e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
21574e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
21584e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
215905394f39SChris Wilson 	struct drm_i915_gem_object *obj;
21604e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
21614e5359cdSSimon Farnsworth 	unsigned long flags;
21624e5359cdSSimon Farnsworth 	bool stall_detected;
21634e5359cdSSimon Farnsworth 
21644e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
21654e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
21664e5359cdSSimon Farnsworth 		return;
21674e5359cdSSimon Farnsworth 
21684e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
21694e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
21704e5359cdSSimon Farnsworth 
2171e7d841caSChris Wilson 	if (work == NULL ||
2172e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2173e7d841caSChris Wilson 	    !work->enable_stall_check) {
21744e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
21754e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
21764e5359cdSSimon Farnsworth 		return;
21774e5359cdSSimon Farnsworth 	}
21784e5359cdSSimon Farnsworth 
21794e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
218005394f39SChris Wilson 	obj = work->pending_flip_obj;
2181a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
21829db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2183446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2184f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
21854e5359cdSSimon Farnsworth 	} else {
21869db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2187f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
218801f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
21894e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
21904e5359cdSSimon Farnsworth 	}
21914e5359cdSSimon Farnsworth 
21924e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
21934e5359cdSSimon Farnsworth 
21944e5359cdSSimon Farnsworth 	if (stall_detected) {
21954e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
21964e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
21974e5359cdSSimon Farnsworth 	}
21984e5359cdSSimon Farnsworth }
21994e5359cdSSimon Farnsworth 
220042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
220142f52ef8SKeith Packard  * we use as a pipe index
220242f52ef8SKeith Packard  */
2203f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
22040a3e67a4SJesse Barnes {
22050a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2206e9d21d7fSKeith Packard 	unsigned long irqflags;
220771e0ffa5SJesse Barnes 
22085eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
220971e0ffa5SJesse Barnes 		return -EINVAL;
22100a3e67a4SJesse Barnes 
22111ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2212f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
22137c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
22147c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
22150a3e67a4SJesse Barnes 	else
22167c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
22177c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
22188692d00eSChris Wilson 
22198692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
22208692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
22216b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
22221ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22238692d00eSChris Wilson 
22240a3e67a4SJesse Barnes 	return 0;
22250a3e67a4SJesse Barnes }
22260a3e67a4SJesse Barnes 
2227f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2228f796cf8fSJesse Barnes {
2229f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2230f796cf8fSJesse Barnes 	unsigned long irqflags;
2231b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
223240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2233f796cf8fSJesse Barnes 
2234f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2235f796cf8fSJesse Barnes 		return -EINVAL;
2236f796cf8fSJesse Barnes 
2237f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2238b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2239b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2240b1f14ad0SJesse Barnes 
2241b1f14ad0SJesse Barnes 	return 0;
2242b1f14ad0SJesse Barnes }
2243b1f14ad0SJesse Barnes 
22447e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
22457e231dbeSJesse Barnes {
22467e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22477e231dbeSJesse Barnes 	unsigned long irqflags;
224831acc7f5SJesse Barnes 	u32 imr;
22497e231dbeSJesse Barnes 
22507e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
22517e231dbeSJesse Barnes 		return -EINVAL;
22527e231dbeSJesse Barnes 
22537e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22547e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
22553b6c42e8SDaniel Vetter 	if (pipe == PIPE_A)
22567e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
225731acc7f5SJesse Barnes 	else
22587e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22597e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
226031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
226131acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
22627e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22637e231dbeSJesse Barnes 
22647e231dbeSJesse Barnes 	return 0;
22657e231dbeSJesse Barnes }
22667e231dbeSJesse Barnes 
2267abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2268abd58f01SBen Widawsky {
2269abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2270abd58f01SBen Widawsky 	unsigned long irqflags;
2271abd58f01SBen Widawsky 
2272abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2273abd58f01SBen Widawsky 		return -EINVAL;
2274abd58f01SBen Widawsky 
2275abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22767167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
22777167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2278abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2279abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2280abd58f01SBen Widawsky 	return 0;
2281abd58f01SBen Widawsky }
2282abd58f01SBen Widawsky 
228342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
228442f52ef8SKeith Packard  * we use as a pipe index
228542f52ef8SKeith Packard  */
2286f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
22870a3e67a4SJesse Barnes {
22880a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2289e9d21d7fSKeith Packard 	unsigned long irqflags;
22900a3e67a4SJesse Barnes 
22911ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22928692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
22936b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
22948692d00eSChris Wilson 
22957c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
22967c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
22977c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
22981ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22990a3e67a4SJesse Barnes }
23000a3e67a4SJesse Barnes 
2301f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2302f796cf8fSJesse Barnes {
2303f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2304f796cf8fSJesse Barnes 	unsigned long irqflags;
2305b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
230640da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2307f796cf8fSJesse Barnes 
2308f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2309b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2310b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2311b1f14ad0SJesse Barnes }
2312b1f14ad0SJesse Barnes 
23137e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
23147e231dbeSJesse Barnes {
23157e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23167e231dbeSJesse Barnes 	unsigned long irqflags;
231731acc7f5SJesse Barnes 	u32 imr;
23187e231dbeSJesse Barnes 
23197e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
232031acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
232131acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
23227e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
23233b6c42e8SDaniel Vetter 	if (pipe == PIPE_A)
23247e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
232531acc7f5SJesse Barnes 	else
23267e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23277e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
23287e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23297e231dbeSJesse Barnes }
23307e231dbeSJesse Barnes 
2331abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2332abd58f01SBen Widawsky {
2333abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2334abd58f01SBen Widawsky 	unsigned long irqflags;
2335abd58f01SBen Widawsky 
2336abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2337abd58f01SBen Widawsky 		return;
2338abd58f01SBen Widawsky 
2339abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
23407167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
23417167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2342abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2343abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2344abd58f01SBen Widawsky }
2345abd58f01SBen Widawsky 
2346893eead0SChris Wilson static u32
2347893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2348852835f3SZou Nan hai {
2349893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2350893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2351893eead0SChris Wilson }
2352893eead0SChris Wilson 
23539107e9d2SChris Wilson static bool
23549107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2355893eead0SChris Wilson {
23569107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
23579107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2358f65d9421SBen Gamari }
2359f65d9421SBen Gamari 
23606274f212SChris Wilson static struct intel_ring_buffer *
23616274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2362a24a11e6SChris Wilson {
2363a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
23646274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
2365a24a11e6SChris Wilson 
2366a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2367a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
2368a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
23696274f212SChris Wilson 		return NULL;
2370a24a11e6SChris Wilson 
2371a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
2372a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
2373a24a11e6SChris Wilson 	 */
23746274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2375a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
2376a24a11e6SChris Wilson 	do {
2377a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
2378a24a11e6SChris Wilson 		if (cmd == ipehr)
2379a24a11e6SChris Wilson 			break;
2380a24a11e6SChris Wilson 
2381a24a11e6SChris Wilson 		acthd -= 4;
2382a24a11e6SChris Wilson 		if (acthd < acthd_min)
23836274f212SChris Wilson 			return NULL;
2384a24a11e6SChris Wilson 	} while (1);
2385a24a11e6SChris Wilson 
23866274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
23876274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2388a24a11e6SChris Wilson }
2389a24a11e6SChris Wilson 
23906274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
23916274f212SChris Wilson {
23926274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
23936274f212SChris Wilson 	struct intel_ring_buffer *signaller;
23946274f212SChris Wilson 	u32 seqno, ctl;
23956274f212SChris Wilson 
23966274f212SChris Wilson 	ring->hangcheck.deadlock = true;
23976274f212SChris Wilson 
23986274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
23996274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
24006274f212SChris Wilson 		return -1;
24016274f212SChris Wilson 
24026274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
24036274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
24046274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
24056274f212SChris Wilson 		return -1;
24066274f212SChris Wilson 
24076274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
24086274f212SChris Wilson }
24096274f212SChris Wilson 
24106274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
24116274f212SChris Wilson {
24126274f212SChris Wilson 	struct intel_ring_buffer *ring;
24136274f212SChris Wilson 	int i;
24146274f212SChris Wilson 
24156274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
24166274f212SChris Wilson 		ring->hangcheck.deadlock = false;
24176274f212SChris Wilson }
24186274f212SChris Wilson 
2419ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2420ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
24211ec14ad3SChris Wilson {
24221ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
24231ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
24249107e9d2SChris Wilson 	u32 tmp;
24259107e9d2SChris Wilson 
24266274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2427f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
24286274f212SChris Wilson 
24299107e9d2SChris Wilson 	if (IS_GEN2(dev))
2430f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
24319107e9d2SChris Wilson 
24329107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
24339107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
24349107e9d2SChris Wilson 	 * and break the hang. This should work on
24359107e9d2SChris Wilson 	 * all but the second generation chipsets.
24369107e9d2SChris Wilson 	 */
24379107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
24381ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
24391ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
24401ec14ad3SChris Wilson 			  ring->name);
244109e14bf3SChris Wilson 		i915_handle_error(dev, false);
24421ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2443f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
24441ec14ad3SChris Wilson 	}
2445a24a11e6SChris Wilson 
24466274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
24476274f212SChris Wilson 		switch (semaphore_passed(ring)) {
24486274f212SChris Wilson 		default:
2449f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
24506274f212SChris Wilson 		case 1:
2451a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
2452a24a11e6SChris Wilson 				  ring->name);
245309e14bf3SChris Wilson 			i915_handle_error(dev, false);
2454a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2455f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
24566274f212SChris Wilson 		case 0:
2457f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
24586274f212SChris Wilson 		}
24599107e9d2SChris Wilson 	}
24609107e9d2SChris Wilson 
2461f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2462a24a11e6SChris Wilson }
2463d1e61e7fSChris Wilson 
2464f65d9421SBen Gamari /**
2465f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
246605407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
246705407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
246805407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
246905407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
247005407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2471f65d9421SBen Gamari  */
2472a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2473f65d9421SBen Gamari {
2474f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2475f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2476b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2477b4519513SChris Wilson 	int i;
247805407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
24799107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
24809107e9d2SChris Wilson #define BUSY 1
24819107e9d2SChris Wilson #define KICK 5
24829107e9d2SChris Wilson #define HUNG 20
24839107e9d2SChris Wilson #define FIRE 30
2484893eead0SChris Wilson 
24853e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
24863e0dc6b0SBen Widawsky 		return;
24873e0dc6b0SBen Widawsky 
2488b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
248905407ff8SMika Kuoppala 		u32 seqno, acthd;
24909107e9d2SChris Wilson 		bool busy = true;
2491b4519513SChris Wilson 
24926274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
24936274f212SChris Wilson 
249405407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
249505407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
249605407ff8SMika Kuoppala 
249705407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
24989107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2499da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2500da661464SMika Kuoppala 
25019107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
25029107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2503094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2504f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
25059107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
25069107e9d2SChris Wilson 								  ring->name);
2507f4adcd24SDaniel Vetter 						else
2508f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2509f4adcd24SDaniel Vetter 								 ring->name);
25109107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2511094f9a54SChris Wilson 					}
2512094f9a54SChris Wilson 					/* Safeguard against driver failure */
2513094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
25149107e9d2SChris Wilson 				} else
25159107e9d2SChris Wilson 					busy = false;
251605407ff8SMika Kuoppala 			} else {
25176274f212SChris Wilson 				/* We always increment the hangcheck score
25186274f212SChris Wilson 				 * if the ring is busy and still processing
25196274f212SChris Wilson 				 * the same request, so that no single request
25206274f212SChris Wilson 				 * can run indefinitely (such as a chain of
25216274f212SChris Wilson 				 * batches). The only time we do not increment
25226274f212SChris Wilson 				 * the hangcheck score on this ring, if this
25236274f212SChris Wilson 				 * ring is in a legitimate wait for another
25246274f212SChris Wilson 				 * ring. In that case the waiting ring is a
25256274f212SChris Wilson 				 * victim and we want to be sure we catch the
25266274f212SChris Wilson 				 * right culprit. Then every time we do kick
25276274f212SChris Wilson 				 * the ring, add a small increment to the
25286274f212SChris Wilson 				 * score so that we can catch a batch that is
25296274f212SChris Wilson 				 * being repeatedly kicked and so responsible
25306274f212SChris Wilson 				 * for stalling the machine.
25319107e9d2SChris Wilson 				 */
2532ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2533ad8beaeaSMika Kuoppala 								    acthd);
2534ad8beaeaSMika Kuoppala 
2535ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2536da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2537f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
25386274f212SChris Wilson 					break;
2539f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2540ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
25416274f212SChris Wilson 					break;
2542f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2543ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
25446274f212SChris Wilson 					break;
2545f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2546ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
25476274f212SChris Wilson 					stuck[i] = true;
25486274f212SChris Wilson 					break;
25496274f212SChris Wilson 				}
255005407ff8SMika Kuoppala 			}
25519107e9d2SChris Wilson 		} else {
2552da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2553da661464SMika Kuoppala 
25549107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
25559107e9d2SChris Wilson 			 * attempts across multiple batches.
25569107e9d2SChris Wilson 			 */
25579107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
25589107e9d2SChris Wilson 				ring->hangcheck.score--;
2559cbb465e7SChris Wilson 		}
2560f65d9421SBen Gamari 
256105407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
256205407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
25639107e9d2SChris Wilson 		busy_count += busy;
256405407ff8SMika Kuoppala 	}
256505407ff8SMika Kuoppala 
256605407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
25679107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
2568b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
256905407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2570a43adf07SChris Wilson 				 ring->name);
2571a43adf07SChris Wilson 			rings_hung++;
257205407ff8SMika Kuoppala 		}
257305407ff8SMika Kuoppala 	}
257405407ff8SMika Kuoppala 
257505407ff8SMika Kuoppala 	if (rings_hung)
257605407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
257705407ff8SMika Kuoppala 
257805407ff8SMika Kuoppala 	if (busy_count)
257905407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
258005407ff8SMika Kuoppala 		 * being added */
258110cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
258210cd45b6SMika Kuoppala }
258310cd45b6SMika Kuoppala 
258410cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
258510cd45b6SMika Kuoppala {
258610cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
258710cd45b6SMika Kuoppala 	if (!i915_enable_hangcheck)
258810cd45b6SMika Kuoppala 		return;
258910cd45b6SMika Kuoppala 
259099584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
259110cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2592f65d9421SBen Gamari }
2593f65d9421SBen Gamari 
259491738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
259591738a95SPaulo Zanoni {
259691738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
259791738a95SPaulo Zanoni 
259891738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
259991738a95SPaulo Zanoni 		return;
260091738a95SPaulo Zanoni 
260191738a95SPaulo Zanoni 	/* south display irq */
260291738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
260391738a95SPaulo Zanoni 	/*
260491738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
260591738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
260691738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
260791738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
260891738a95SPaulo Zanoni 	 */
260991738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
261091738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
261191738a95SPaulo Zanoni }
261291738a95SPaulo Zanoni 
2613d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2614d18ea1b5SDaniel Vetter {
2615d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2616d18ea1b5SDaniel Vetter 
2617d18ea1b5SDaniel Vetter 	/* and GT */
2618d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2619d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2620d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2621d18ea1b5SDaniel Vetter 
2622d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2623d18ea1b5SDaniel Vetter 		/* and PM */
2624d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2625d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2626d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2627d18ea1b5SDaniel Vetter 	}
2628d18ea1b5SDaniel Vetter }
2629d18ea1b5SDaniel Vetter 
2630c0e09200SDave Airlie /* drm_dma.h hooks
2631c0e09200SDave Airlie */
2632f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2633036a4a7dSZhenyu Wang {
2634036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2635036a4a7dSZhenyu Wang 
26364697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
26374697995bSJesse Barnes 
2638036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2639bdfcdb63SDaniel Vetter 
2640036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2641036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
26423143a2bfSChris Wilson 	POSTING_READ(DEIER);
2643036a4a7dSZhenyu Wang 
2644d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2645c650156aSZhenyu Wang 
264691738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
26477d99163dSBen Widawsky }
26487d99163dSBen Widawsky 
26497e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
26507e231dbeSJesse Barnes {
26517e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26527e231dbeSJesse Barnes 	int pipe;
26537e231dbeSJesse Barnes 
26547e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
26557e231dbeSJesse Barnes 
26567e231dbeSJesse Barnes 	/* VLV magic */
26577e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
26587e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
26597e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
26607e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
26617e231dbeSJesse Barnes 
26627e231dbeSJesse Barnes 	/* and GT */
26637e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
26647e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2665d18ea1b5SDaniel Vetter 
2666d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
26677e231dbeSJesse Barnes 
26687e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
26697e231dbeSJesse Barnes 
26707e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
26717e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
26727e231dbeSJesse Barnes 	for_each_pipe(pipe)
26737e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
26747e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
26757e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
26767e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
26777e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
26787e231dbeSJesse Barnes }
26797e231dbeSJesse Barnes 
2680abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev)
2681abd58f01SBen Widawsky {
2682abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2683abd58f01SBen Widawsky 	int pipe;
2684abd58f01SBen Widawsky 
2685abd58f01SBen Widawsky 	atomic_set(&dev_priv->irq_received, 0);
2686abd58f01SBen Widawsky 
2687abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2688abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2689abd58f01SBen Widawsky 
2690abd58f01SBen Widawsky 	/* IIR can theoretically queue up two events. Be paranoid */
2691abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \
2692abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2693abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR(which)); \
2694abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
2695abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2696abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR(which)); \
2697abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2698abd58f01SBen Widawsky 	} while (0)
2699abd58f01SBen Widawsky 
2700abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \
2701abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2702abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR); \
2703abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
2704abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2705abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR); \
2706abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2707abd58f01SBen Widawsky 	} while (0)
2708abd58f01SBen Widawsky 
2709abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 0);
2710abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 1);
2711abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 2);
2712abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 3);
2713abd58f01SBen Widawsky 
2714abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2715abd58f01SBen Widawsky 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2716abd58f01SBen Widawsky 	}
2717abd58f01SBen Widawsky 
2718abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_PORT);
2719abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_MISC);
2720abd58f01SBen Widawsky 	GEN8_IRQ_INIT(PCU);
2721abd58f01SBen Widawsky #undef GEN8_IRQ_INIT
2722abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX
2723abd58f01SBen Widawsky 
2724abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
272509f2344dSJesse Barnes 
272609f2344dSJesse Barnes 	ibx_irq_preinstall(dev);
2727abd58f01SBen Widawsky }
2728abd58f01SBen Widawsky 
272982a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
273082a28bcfSDaniel Vetter {
273182a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
273282a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
273382a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2734fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
273582a28bcfSDaniel Vetter 
273682a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2737fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
273882a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2739cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2740fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
274182a28bcfSDaniel Vetter 	} else {
2742fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
274382a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2744cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2745fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
274682a28bcfSDaniel Vetter 	}
274782a28bcfSDaniel Vetter 
2748fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
274982a28bcfSDaniel Vetter 
27507fe0b973SKeith Packard 	/*
27517fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
27527fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
27537fe0b973SKeith Packard 	 *
27547fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
27557fe0b973SKeith Packard 	 */
27567fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
27577fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
27587fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
27597fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
27607fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
27617fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
27627fe0b973SKeith Packard }
27637fe0b973SKeith Packard 
2764d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2765d46da437SPaulo Zanoni {
2766d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
276782a28bcfSDaniel Vetter 	u32 mask;
2768d46da437SPaulo Zanoni 
2769692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2770692a04cfSDaniel Vetter 		return;
2771692a04cfSDaniel Vetter 
27728664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
27738664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2774de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
27758664281bSPaulo Zanoni 	} else {
27768664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
27778664281bSPaulo Zanoni 
27788664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
27798664281bSPaulo Zanoni 	}
2780ab5c608bSBen Widawsky 
2781d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2782d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2783d46da437SPaulo Zanoni }
2784d46da437SPaulo Zanoni 
27850a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
27860a9a8c91SDaniel Vetter {
27870a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
27880a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
27890a9a8c91SDaniel Vetter 
27900a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
27910a9a8c91SDaniel Vetter 
27920a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2793040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
27940a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
279535a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
279635a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
27970a9a8c91SDaniel Vetter 	}
27980a9a8c91SDaniel Vetter 
27990a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
28000a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
28010a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
28020a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
28030a9a8c91SDaniel Vetter 	} else {
28040a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
28050a9a8c91SDaniel Vetter 	}
28060a9a8c91SDaniel Vetter 
28070a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
28080a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
28090a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
28100a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
28110a9a8c91SDaniel Vetter 
28120a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
28130a9a8c91SDaniel Vetter 		pm_irqs |= GEN6_PM_RPS_EVENTS;
28140a9a8c91SDaniel Vetter 
28150a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
28160a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
28170a9a8c91SDaniel Vetter 
2818605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
28190a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2820605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
28210a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
28220a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
28230a9a8c91SDaniel Vetter 	}
28240a9a8c91SDaniel Vetter }
28250a9a8c91SDaniel Vetter 
2826f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2827036a4a7dSZhenyu Wang {
28284bc9d430SDaniel Vetter 	unsigned long irqflags;
2829036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
28308e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
28318e76f8dcSPaulo Zanoni 
28328e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
28338e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
28348e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
28358e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
28368e76f8dcSPaulo Zanoni 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
28378e76f8dcSPaulo Zanoni 				DE_ERR_INT_IVB);
28388e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
28398e76f8dcSPaulo Zanoni 			      DE_PIPEA_VBLANK_IVB);
28408e76f8dcSPaulo Zanoni 
28418e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
28428e76f8dcSPaulo Zanoni 	} else {
28438e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2844ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
28455b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
28465b3a856bSDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
28475b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
28485b3a856bSDaniel Vetter 				DE_POISON);
28498e76f8dcSPaulo Zanoni 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
28508e76f8dcSPaulo Zanoni 	}
2851036a4a7dSZhenyu Wang 
28521ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2853036a4a7dSZhenyu Wang 
2854036a4a7dSZhenyu Wang 	/* should always can generate irq */
2855036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
28561ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
28578e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
28583143a2bfSChris Wilson 	POSTING_READ(DEIER);
2859036a4a7dSZhenyu Wang 
28600a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
2861036a4a7dSZhenyu Wang 
2862d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
28637fe0b973SKeith Packard 
2864f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
28656005ce42SDaniel Vetter 		/* Enable PCU event interrupts
28666005ce42SDaniel Vetter 		 *
28676005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
28684bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
28694bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
28704bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2871f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
28724bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2873f97108d1SJesse Barnes 	}
2874f97108d1SJesse Barnes 
2875036a4a7dSZhenyu Wang 	return 0;
2876036a4a7dSZhenyu Wang }
2877036a4a7dSZhenyu Wang 
28787e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
28797e231dbeSJesse Barnes {
28807e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
28817e231dbeSJesse Barnes 	u32 enable_mask;
2882379ef82dSDaniel Vetter 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV |
2883379ef82dSDaniel Vetter 		PIPE_CRC_DONE_ENABLE;
2884b79480baSDaniel Vetter 	unsigned long irqflags;
28857e231dbeSJesse Barnes 
28867e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
288731acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
288831acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
288931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
28907e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
28917e231dbeSJesse Barnes 
289231acc7f5SJesse Barnes 	/*
289331acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
289431acc7f5SJesse Barnes 	 * toggle them based on usage.
289531acc7f5SJesse Barnes 	 */
289631acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
289731acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
289831acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
28997e231dbeSJesse Barnes 
290020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
290120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
290220afbda2SDaniel Vetter 
29037e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
29047e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
29057e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29067e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
29077e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
29087e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
29097e231dbeSJesse Barnes 
2910b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2911b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2912b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29133b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable);
29143b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
29153b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable);
2916b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
291731acc7f5SJesse Barnes 
29187e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29197e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29207e231dbeSJesse Barnes 
29210a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
29227e231dbeSJesse Barnes 
29237e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
29247e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
29257e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
29267e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
29277e231dbeSJesse Barnes #endif
29287e231dbeSJesse Barnes 
29297e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
293020afbda2SDaniel Vetter 
293120afbda2SDaniel Vetter 	return 0;
293220afbda2SDaniel Vetter }
293320afbda2SDaniel Vetter 
2934abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
2935abd58f01SBen Widawsky {
2936abd58f01SBen Widawsky 	int i;
2937abd58f01SBen Widawsky 
2938abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
2939abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
2940abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
2941abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
2942abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
2943abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
2944abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
2945abd58f01SBen Widawsky 		0,
2946abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
2947abd58f01SBen Widawsky 		};
2948abd58f01SBen Widawsky 
2949abd58f01SBen Widawsky 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
2950abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_GT_IIR(i));
2951abd58f01SBen Widawsky 		if (tmp)
2952abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2953abd58f01SBen Widawsky 				  i, tmp);
2954abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
2955abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
2956abd58f01SBen Widawsky 	}
2957abd58f01SBen Widawsky 	POSTING_READ(GEN8_GT_IER(0));
2958abd58f01SBen Widawsky }
2959abd58f01SBen Widawsky 
2960abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
2961abd58f01SBen Widawsky {
2962abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
296313b3a0a7SDaniel Vetter 	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
29640fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
296538d83c96SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN |
296630100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
296713b3a0a7SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK;
2968abd58f01SBen Widawsky 	int pipe;
296913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
297013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
297113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
2972abd58f01SBen Widawsky 
2973abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2974abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2975abd58f01SBen Widawsky 		if (tmp)
2976abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2977abd58f01SBen Widawsky 				  pipe, tmp);
2978abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2979abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
2980abd58f01SBen Widawsky 	}
2981abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_ISR(0));
2982abd58f01SBen Widawsky 
29836d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
29846d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
2985abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PORT_IER);
2986abd58f01SBen Widawsky }
2987abd58f01SBen Widawsky 
2988abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
2989abd58f01SBen Widawsky {
2990abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2991abd58f01SBen Widawsky 
2992abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
2993abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
2994abd58f01SBen Widawsky 
2995abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
2996abd58f01SBen Widawsky 
2997abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2998abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2999abd58f01SBen Widawsky 
3000abd58f01SBen Widawsky 	return 0;
3001abd58f01SBen Widawsky }
3002abd58f01SBen Widawsky 
3003abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3004abd58f01SBen Widawsky {
3005abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3006abd58f01SBen Widawsky 	int pipe;
3007abd58f01SBen Widawsky 
3008abd58f01SBen Widawsky 	if (!dev_priv)
3009abd58f01SBen Widawsky 		return;
3010abd58f01SBen Widawsky 
3011abd58f01SBen Widawsky 	atomic_set(&dev_priv->irq_received, 0);
3012abd58f01SBen Widawsky 
3013abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3014abd58f01SBen Widawsky 
3015abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \
3016abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3017abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
3018abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3019abd58f01SBen Widawsky 	} while (0)
3020abd58f01SBen Widawsky 
3021abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \
3022abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3023abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
3024abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3025abd58f01SBen Widawsky 	} while (0)
3026abd58f01SBen Widawsky 
3027abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 0);
3028abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 1);
3029abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 2);
3030abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 3);
3031abd58f01SBen Widawsky 
3032abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3033abd58f01SBen Widawsky 		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3034abd58f01SBen Widawsky 	}
3035abd58f01SBen Widawsky 
3036abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_PORT);
3037abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_MISC);
3038abd58f01SBen Widawsky 	GEN8_IRQ_FINI(PCU);
3039abd58f01SBen Widawsky #undef GEN8_IRQ_FINI
3040abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX
3041abd58f01SBen Widawsky 
3042abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
3043abd58f01SBen Widawsky }
3044abd58f01SBen Widawsky 
30457e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
30467e231dbeSJesse Barnes {
30477e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
30487e231dbeSJesse Barnes 	int pipe;
30497e231dbeSJesse Barnes 
30507e231dbeSJesse Barnes 	if (!dev_priv)
30517e231dbeSJesse Barnes 		return;
30527e231dbeSJesse Barnes 
3053ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3054ac4c16c5SEgbert Eich 
30557e231dbeSJesse Barnes 	for_each_pipe(pipe)
30567e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
30577e231dbeSJesse Barnes 
30587e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
30597e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
30607e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
30617e231dbeSJesse Barnes 	for_each_pipe(pipe)
30627e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
30637e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30647e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
30657e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
30667e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
30677e231dbeSJesse Barnes }
30687e231dbeSJesse Barnes 
3069f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3070036a4a7dSZhenyu Wang {
3071036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
30724697995bSJesse Barnes 
30734697995bSJesse Barnes 	if (!dev_priv)
30744697995bSJesse Barnes 		return;
30754697995bSJesse Barnes 
3076ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3077ac4c16c5SEgbert Eich 
3078036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
3079036a4a7dSZhenyu Wang 
3080036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
3081036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
3082036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
30838664281bSPaulo Zanoni 	if (IS_GEN7(dev))
30848664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3085036a4a7dSZhenyu Wang 
3086036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
3087036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
3088036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3089192aac1fSKeith Packard 
3090ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
3091ab5c608bSBen Widawsky 		return;
3092ab5c608bSBen Widawsky 
3093192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
3094192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
3095192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
30968664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
30978664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3098036a4a7dSZhenyu Wang }
3099036a4a7dSZhenyu Wang 
3100c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3101c2798b19SChris Wilson {
3102c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3103c2798b19SChris Wilson 	int pipe;
3104c2798b19SChris Wilson 
3105c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3106c2798b19SChris Wilson 
3107c2798b19SChris Wilson 	for_each_pipe(pipe)
3108c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3109c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3110c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3111c2798b19SChris Wilson 	POSTING_READ16(IER);
3112c2798b19SChris Wilson }
3113c2798b19SChris Wilson 
3114c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3115c2798b19SChris Wilson {
3116c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3117379ef82dSDaniel Vetter 	unsigned long irqflags;
3118c2798b19SChris Wilson 
3119c2798b19SChris Wilson 	I915_WRITE16(EMR,
3120c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3121c2798b19SChris Wilson 
3122c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3123c2798b19SChris Wilson 	dev_priv->irq_mask =
3124c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3125c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3126c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3127c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3128c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3129c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3130c2798b19SChris Wilson 
3131c2798b19SChris Wilson 	I915_WRITE16(IER,
3132c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3133c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3134c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3135c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3136c2798b19SChris Wilson 	POSTING_READ16(IER);
3137c2798b19SChris Wilson 
3138379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3139379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3140379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31413b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
31423b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
3143379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3144379ef82dSDaniel Vetter 
3145c2798b19SChris Wilson 	return 0;
3146c2798b19SChris Wilson }
3147c2798b19SChris Wilson 
314890a72f87SVille Syrjälä /*
314990a72f87SVille Syrjälä  * Returns true when a page flip has completed.
315090a72f87SVille Syrjälä  */
315190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
31521f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
315390a72f87SVille Syrjälä {
315490a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
31551f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
315690a72f87SVille Syrjälä 
315790a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
315890a72f87SVille Syrjälä 		return false;
315990a72f87SVille Syrjälä 
316090a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
316190a72f87SVille Syrjälä 		return false;
316290a72f87SVille Syrjälä 
31631f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
316490a72f87SVille Syrjälä 
316590a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
316690a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
316790a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
316890a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
316990a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
317090a72f87SVille Syrjälä 	 */
317190a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
317290a72f87SVille Syrjälä 		return false;
317390a72f87SVille Syrjälä 
317490a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
317590a72f87SVille Syrjälä 
317690a72f87SVille Syrjälä 	return true;
317790a72f87SVille Syrjälä }
317890a72f87SVille Syrjälä 
3179ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3180c2798b19SChris Wilson {
3181c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3182c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3183c2798b19SChris Wilson 	u16 iir, new_iir;
3184c2798b19SChris Wilson 	u32 pipe_stats[2];
3185c2798b19SChris Wilson 	unsigned long irqflags;
3186c2798b19SChris Wilson 	int pipe;
3187c2798b19SChris Wilson 	u16 flip_mask =
3188c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3189c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3190c2798b19SChris Wilson 
3191c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3192c2798b19SChris Wilson 
3193c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3194c2798b19SChris Wilson 	if (iir == 0)
3195c2798b19SChris Wilson 		return IRQ_NONE;
3196c2798b19SChris Wilson 
3197c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3198c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3199c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3200c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3201c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3202c2798b19SChris Wilson 		 */
3203c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3204c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3205c2798b19SChris Wilson 			i915_handle_error(dev, false);
3206c2798b19SChris Wilson 
3207c2798b19SChris Wilson 		for_each_pipe(pipe) {
3208c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3209c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3210c2798b19SChris Wilson 
3211c2798b19SChris Wilson 			/*
3212c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3213c2798b19SChris Wilson 			 */
3214c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3215c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3216c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3217c2798b19SChris Wilson 							 pipe_name(pipe));
3218c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3219c2798b19SChris Wilson 			}
3220c2798b19SChris Wilson 		}
3221c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3222c2798b19SChris Wilson 
3223c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3224c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3225c2798b19SChris Wilson 
3226d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3227c2798b19SChris Wilson 
3228c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3229c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3230c2798b19SChris Wilson 
32314356d586SDaniel Vetter 		for_each_pipe(pipe) {
32321f1c2e24SVille Syrjälä 			int plane = pipe;
32333a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
32341f1c2e24SVille Syrjälä 				plane = !plane;
32351f1c2e24SVille Syrjälä 
32364356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
32371f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
32381f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3239c2798b19SChris Wilson 
32404356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3241277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
32424356d586SDaniel Vetter 		}
3243c2798b19SChris Wilson 
3244c2798b19SChris Wilson 		iir = new_iir;
3245c2798b19SChris Wilson 	}
3246c2798b19SChris Wilson 
3247c2798b19SChris Wilson 	return IRQ_HANDLED;
3248c2798b19SChris Wilson }
3249c2798b19SChris Wilson 
3250c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3251c2798b19SChris Wilson {
3252c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3253c2798b19SChris Wilson 	int pipe;
3254c2798b19SChris Wilson 
3255c2798b19SChris Wilson 	for_each_pipe(pipe) {
3256c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3257c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3258c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3259c2798b19SChris Wilson 	}
3260c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3261c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3262c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3263c2798b19SChris Wilson }
3264c2798b19SChris Wilson 
3265a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3266a266c7d5SChris Wilson {
3267a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3268a266c7d5SChris Wilson 	int pipe;
3269a266c7d5SChris Wilson 
3270a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3271a266c7d5SChris Wilson 
3272a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3273a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3274a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3275a266c7d5SChris Wilson 	}
3276a266c7d5SChris Wilson 
327700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3278a266c7d5SChris Wilson 	for_each_pipe(pipe)
3279a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3280a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3281a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3282a266c7d5SChris Wilson 	POSTING_READ(IER);
3283a266c7d5SChris Wilson }
3284a266c7d5SChris Wilson 
3285a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3286a266c7d5SChris Wilson {
3287a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
328838bde180SChris Wilson 	u32 enable_mask;
3289379ef82dSDaniel Vetter 	unsigned long irqflags;
3290a266c7d5SChris Wilson 
329138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
329238bde180SChris Wilson 
329338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
329438bde180SChris Wilson 	dev_priv->irq_mask =
329538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
329638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
329738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
329838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
329938bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
330038bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
330138bde180SChris Wilson 
330238bde180SChris Wilson 	enable_mask =
330338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
330438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
330538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
330638bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
330738bde180SChris Wilson 		I915_USER_INTERRUPT;
330838bde180SChris Wilson 
3309a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
331020afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
331120afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
331220afbda2SDaniel Vetter 
3313a266c7d5SChris Wilson 		/* Enable in IER... */
3314a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3315a266c7d5SChris Wilson 		/* and unmask in IMR */
3316a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3317a266c7d5SChris Wilson 	}
3318a266c7d5SChris Wilson 
3319a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3320a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3321a266c7d5SChris Wilson 	POSTING_READ(IER);
3322a266c7d5SChris Wilson 
3323f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
332420afbda2SDaniel Vetter 
3325379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3326379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3327379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
33283b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
33293b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
3330379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3331379ef82dSDaniel Vetter 
333220afbda2SDaniel Vetter 	return 0;
333320afbda2SDaniel Vetter }
333420afbda2SDaniel Vetter 
333590a72f87SVille Syrjälä /*
333690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
333790a72f87SVille Syrjälä  */
333890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
333990a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
334090a72f87SVille Syrjälä {
334190a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
334290a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
334390a72f87SVille Syrjälä 
334490a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
334590a72f87SVille Syrjälä 		return false;
334690a72f87SVille Syrjälä 
334790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
334890a72f87SVille Syrjälä 		return false;
334990a72f87SVille Syrjälä 
335090a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
335190a72f87SVille Syrjälä 
335290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
335390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
335490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
335590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
335690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
335790a72f87SVille Syrjälä 	 */
335890a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
335990a72f87SVille Syrjälä 		return false;
336090a72f87SVille Syrjälä 
336190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
336290a72f87SVille Syrjälä 
336390a72f87SVille Syrjälä 	return true;
336490a72f87SVille Syrjälä }
336590a72f87SVille Syrjälä 
3366ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3367a266c7d5SChris Wilson {
3368a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3369a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
33708291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3371a266c7d5SChris Wilson 	unsigned long irqflags;
337238bde180SChris Wilson 	u32 flip_mask =
337338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
337438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
337538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3376a266c7d5SChris Wilson 
3377a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3378a266c7d5SChris Wilson 
3379a266c7d5SChris Wilson 	iir = I915_READ(IIR);
338038bde180SChris Wilson 	do {
338138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
33828291ee90SChris Wilson 		bool blc_event = false;
3383a266c7d5SChris Wilson 
3384a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3385a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3386a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3387a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3388a266c7d5SChris Wilson 		 */
3389a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3390a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3391a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3392a266c7d5SChris Wilson 
3393a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3394a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3395a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3396a266c7d5SChris Wilson 
339738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3398a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3399a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3400a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3401a266c7d5SChris Wilson 							 pipe_name(pipe));
3402a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
340338bde180SChris Wilson 				irq_received = true;
3404a266c7d5SChris Wilson 			}
3405a266c7d5SChris Wilson 		}
3406a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3407a266c7d5SChris Wilson 
3408a266c7d5SChris Wilson 		if (!irq_received)
3409a266c7d5SChris Wilson 			break;
3410a266c7d5SChris Wilson 
3411a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3412a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
3413a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3414a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3415b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3416a266c7d5SChris Wilson 
3417a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3418a266c7d5SChris Wilson 				  hotplug_status);
341991d131d2SDaniel Vetter 
342010a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
342191d131d2SDaniel Vetter 
3422a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
342338bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3424a266c7d5SChris Wilson 		}
3425a266c7d5SChris Wilson 
342638bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3427a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3428a266c7d5SChris Wilson 
3429a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3430a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3431a266c7d5SChris Wilson 
3432a266c7d5SChris Wilson 		for_each_pipe(pipe) {
343338bde180SChris Wilson 			int plane = pipe;
34343a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
343538bde180SChris Wilson 				plane = !plane;
34365e2032d4SVille Syrjälä 
343790a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
343890a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
343990a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3440a266c7d5SChris Wilson 
3441a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3442a266c7d5SChris Wilson 				blc_event = true;
34434356d586SDaniel Vetter 
34444356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3445277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3446a266c7d5SChris Wilson 		}
3447a266c7d5SChris Wilson 
3448a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3449a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3450a266c7d5SChris Wilson 
3451a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3452a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3453a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3454a266c7d5SChris Wilson 		 * we would never get another interrupt.
3455a266c7d5SChris Wilson 		 *
3456a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3457a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3458a266c7d5SChris Wilson 		 * another one.
3459a266c7d5SChris Wilson 		 *
3460a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3461a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3462a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3463a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3464a266c7d5SChris Wilson 		 * stray interrupts.
3465a266c7d5SChris Wilson 		 */
346638bde180SChris Wilson 		ret = IRQ_HANDLED;
3467a266c7d5SChris Wilson 		iir = new_iir;
346838bde180SChris Wilson 	} while (iir & ~flip_mask);
3469a266c7d5SChris Wilson 
3470d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
34718291ee90SChris Wilson 
3472a266c7d5SChris Wilson 	return ret;
3473a266c7d5SChris Wilson }
3474a266c7d5SChris Wilson 
3475a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3476a266c7d5SChris Wilson {
3477a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3478a266c7d5SChris Wilson 	int pipe;
3479a266c7d5SChris Wilson 
3480ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3481ac4c16c5SEgbert Eich 
3482a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3483a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3484a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3485a266c7d5SChris Wilson 	}
3486a266c7d5SChris Wilson 
348700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
348855b39755SChris Wilson 	for_each_pipe(pipe) {
348955b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3490a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
349155b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
349255b39755SChris Wilson 	}
3493a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3494a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3495a266c7d5SChris Wilson 
3496a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3497a266c7d5SChris Wilson }
3498a266c7d5SChris Wilson 
3499a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3500a266c7d5SChris Wilson {
3501a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3502a266c7d5SChris Wilson 	int pipe;
3503a266c7d5SChris Wilson 
3504a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3505a266c7d5SChris Wilson 
3506a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3507a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3508a266c7d5SChris Wilson 
3509a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3510a266c7d5SChris Wilson 	for_each_pipe(pipe)
3511a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3512a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3513a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3514a266c7d5SChris Wilson 	POSTING_READ(IER);
3515a266c7d5SChris Wilson }
3516a266c7d5SChris Wilson 
3517a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3518a266c7d5SChris Wilson {
3519a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3520bbba0a97SChris Wilson 	u32 enable_mask;
3521a266c7d5SChris Wilson 	u32 error_mask;
3522b79480baSDaniel Vetter 	unsigned long irqflags;
3523a266c7d5SChris Wilson 
3524a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3525bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3526adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3527bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3528bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3529bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3530bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3531bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3532bbba0a97SChris Wilson 
3533bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
353421ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
353521ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3536bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3537bbba0a97SChris Wilson 
3538bbba0a97SChris Wilson 	if (IS_G4X(dev))
3539bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3540a266c7d5SChris Wilson 
3541b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3542b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3543b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
35443b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
35453b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
35463b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
3547b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3548a266c7d5SChris Wilson 
3549a266c7d5SChris Wilson 	/*
3550a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3551a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3552a266c7d5SChris Wilson 	 */
3553a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3554a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3555a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3556a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3557a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3558a266c7d5SChris Wilson 	} else {
3559a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3560a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3561a266c7d5SChris Wilson 	}
3562a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3563a266c7d5SChris Wilson 
3564a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3565a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3566a266c7d5SChris Wilson 	POSTING_READ(IER);
3567a266c7d5SChris Wilson 
356820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
356920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
357020afbda2SDaniel Vetter 
3571f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
357220afbda2SDaniel Vetter 
357320afbda2SDaniel Vetter 	return 0;
357420afbda2SDaniel Vetter }
357520afbda2SDaniel Vetter 
3576bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
357720afbda2SDaniel Vetter {
357820afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3579e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3580cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
358120afbda2SDaniel Vetter 	u32 hotplug_en;
358220afbda2SDaniel Vetter 
3583b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3584b5ea2d56SDaniel Vetter 
3585bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3586bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3587bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3588adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3589e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3590cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3591cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3592cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3593a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3594a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3595a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3596a266c7d5SChris Wilson 		*/
3597a266c7d5SChris Wilson 		if (IS_G4X(dev))
3598a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
359985fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3600a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3601a266c7d5SChris Wilson 
3602a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3603a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3604a266c7d5SChris Wilson 	}
3605bac56d5bSEgbert Eich }
3606a266c7d5SChris Wilson 
3607ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3608a266c7d5SChris Wilson {
3609a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3610a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3611a266c7d5SChris Wilson 	u32 iir, new_iir;
3612a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3613a266c7d5SChris Wilson 	unsigned long irqflags;
3614a266c7d5SChris Wilson 	int irq_received;
3615a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
361621ad8330SVille Syrjälä 	u32 flip_mask =
361721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
361821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3619a266c7d5SChris Wilson 
3620a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3621a266c7d5SChris Wilson 
3622a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3623a266c7d5SChris Wilson 
3624a266c7d5SChris Wilson 	for (;;) {
36252c8ba29fSChris Wilson 		bool blc_event = false;
36262c8ba29fSChris Wilson 
362721ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
3628a266c7d5SChris Wilson 
3629a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3630a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3631a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3632a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3633a266c7d5SChris Wilson 		 */
3634a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3635a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3636a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3637a266c7d5SChris Wilson 
3638a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3639a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3640a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3641a266c7d5SChris Wilson 
3642a266c7d5SChris Wilson 			/*
3643a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3644a266c7d5SChris Wilson 			 */
3645a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3646a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3647a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3648a266c7d5SChris Wilson 							 pipe_name(pipe));
3649a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3650a266c7d5SChris Wilson 				irq_received = 1;
3651a266c7d5SChris Wilson 			}
3652a266c7d5SChris Wilson 		}
3653a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3654a266c7d5SChris Wilson 
3655a266c7d5SChris Wilson 		if (!irq_received)
3656a266c7d5SChris Wilson 			break;
3657a266c7d5SChris Wilson 
3658a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3659a266c7d5SChris Wilson 
3660a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3661adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3662a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3663b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3664b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
36654f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3666a266c7d5SChris Wilson 
3667a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3668a266c7d5SChris Wilson 				  hotplug_status);
366991d131d2SDaniel Vetter 
367010a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
3671704cfb87SDaniel Vetter 					      IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
367291d131d2SDaniel Vetter 
36734aeebd74SDaniel Vetter 			if (IS_G4X(dev) &&
36744aeebd74SDaniel Vetter 			    (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
36754aeebd74SDaniel Vetter 				dp_aux_irq_handler(dev);
36764aeebd74SDaniel Vetter 
3677a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3678a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3679a266c7d5SChris Wilson 		}
3680a266c7d5SChris Wilson 
368121ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3682a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3683a266c7d5SChris Wilson 
3684a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3685a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3686a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3687a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3688a266c7d5SChris Wilson 
3689a266c7d5SChris Wilson 		for_each_pipe(pipe) {
36902c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
369190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
369290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3693a266c7d5SChris Wilson 
3694a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3695a266c7d5SChris Wilson 				blc_event = true;
36964356d586SDaniel Vetter 
36974356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3698277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3699a266c7d5SChris Wilson 		}
3700a266c7d5SChris Wilson 
3701a266c7d5SChris Wilson 
3702a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3703a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3704a266c7d5SChris Wilson 
3705515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3706515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3707515ac2bbSDaniel Vetter 
3708a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3709a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3710a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3711a266c7d5SChris Wilson 		 * we would never get another interrupt.
3712a266c7d5SChris Wilson 		 *
3713a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3714a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3715a266c7d5SChris Wilson 		 * another one.
3716a266c7d5SChris Wilson 		 *
3717a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3718a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3719a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3720a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3721a266c7d5SChris Wilson 		 * stray interrupts.
3722a266c7d5SChris Wilson 		 */
3723a266c7d5SChris Wilson 		iir = new_iir;
3724a266c7d5SChris Wilson 	}
3725a266c7d5SChris Wilson 
3726d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
37272c8ba29fSChris Wilson 
3728a266c7d5SChris Wilson 	return ret;
3729a266c7d5SChris Wilson }
3730a266c7d5SChris Wilson 
3731a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3732a266c7d5SChris Wilson {
3733a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3734a266c7d5SChris Wilson 	int pipe;
3735a266c7d5SChris Wilson 
3736a266c7d5SChris Wilson 	if (!dev_priv)
3737a266c7d5SChris Wilson 		return;
3738a266c7d5SChris Wilson 
3739ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3740ac4c16c5SEgbert Eich 
3741a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3742a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3743a266c7d5SChris Wilson 
3744a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3745a266c7d5SChris Wilson 	for_each_pipe(pipe)
3746a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3747a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3748a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3749a266c7d5SChris Wilson 
3750a266c7d5SChris Wilson 	for_each_pipe(pipe)
3751a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3752a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3753a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3754a266c7d5SChris Wilson }
3755a266c7d5SChris Wilson 
3756ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3757ac4c16c5SEgbert Eich {
3758ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3759ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3760ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3761ac4c16c5SEgbert Eich 	unsigned long irqflags;
3762ac4c16c5SEgbert Eich 	int i;
3763ac4c16c5SEgbert Eich 
3764ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3765ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3766ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3767ac4c16c5SEgbert Eich 
3768ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3769ac4c16c5SEgbert Eich 			continue;
3770ac4c16c5SEgbert Eich 
3771ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3772ac4c16c5SEgbert Eich 
3773ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3774ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3775ac4c16c5SEgbert Eich 
3776ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3777ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3778ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3779ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3780ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3781ac4c16c5SEgbert Eich 				if (!connector->polled)
3782ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3783ac4c16c5SEgbert Eich 			}
3784ac4c16c5SEgbert Eich 		}
3785ac4c16c5SEgbert Eich 	}
3786ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3787ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3788ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3789ac4c16c5SEgbert Eich }
3790ac4c16c5SEgbert Eich 
3791f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3792f71d4af4SJesse Barnes {
37938b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
37948b2e326dSChris Wilson 
37958b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
379699584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3797c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3798a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
37998b2e326dSChris Wilson 
380099584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
380199584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
380261bac78eSDaniel Vetter 		    (unsigned long) dev);
3803ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3804ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
380561bac78eSDaniel Vetter 
380697a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
38079ee32feaSDaniel Vetter 
38084cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
38094cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
38104cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
38114cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3812f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3813f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3814391f75e2SVille Syrjälä 	} else {
3815391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
3816391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3817f71d4af4SJesse Barnes 	}
3818f71d4af4SJesse Barnes 
3819c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
3820f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3821f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3822c2baf4b7SVille Syrjälä 	}
3823f71d4af4SJesse Barnes 
38247e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
38257e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
38267e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
38277e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
38287e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
38297e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
38307e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3831fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3832abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
3833abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
3834abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
3835abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
3836abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
3837abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
3838abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
3839abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3840f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3841f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3842f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3843f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3844f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3845f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3846f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
384782a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3848f71d4af4SJesse Barnes 	} else {
3849c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3850c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3851c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3852c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3853c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3854a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3855a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3856a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3857a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3858a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
385920afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3860c2798b19SChris Wilson 		} else {
3861a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3862a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3863a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3864a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3865bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3866c2798b19SChris Wilson 		}
3867f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3868f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3869f71d4af4SJesse Barnes 	}
3870f71d4af4SJesse Barnes }
387120afbda2SDaniel Vetter 
387220afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
387320afbda2SDaniel Vetter {
387420afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3875821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3876821450c6SEgbert Eich 	struct drm_connector *connector;
3877b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3878821450c6SEgbert Eich 	int i;
387920afbda2SDaniel Vetter 
3880821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3881821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3882821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3883821450c6SEgbert Eich 	}
3884821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3885821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3886821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3887821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3888821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3889821450c6SEgbert Eich 	}
3890b5ea2d56SDaniel Vetter 
3891b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3892b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3893b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
389420afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
389520afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3896b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
389720afbda2SDaniel Vetter }
3898c67a470bSPaulo Zanoni 
3899c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */
3900c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev)
3901c67a470bSPaulo Zanoni {
3902c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3903c67a470bSPaulo Zanoni 	unsigned long irqflags;
3904c67a470bSPaulo Zanoni 
3905c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3906c67a470bSPaulo Zanoni 
3907c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3908c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3909c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3910c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3911c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3912c67a470bSPaulo Zanoni 
39131f2d4531SPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, 0xffffffff);
39141f2d4531SPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
3915c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
3916c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
3917c67a470bSPaulo Zanoni 
3918c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = true;
3919c67a470bSPaulo Zanoni 
3920c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3921c67a470bSPaulo Zanoni }
3922c67a470bSPaulo Zanoni 
3923c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */
3924c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev)
3925c67a470bSPaulo Zanoni {
3926c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3927c67a470bSPaulo Zanoni 	unsigned long irqflags;
39281f2d4531SPaulo Zanoni 	uint32_t val;
3929c67a470bSPaulo Zanoni 
3930c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3931c67a470bSPaulo Zanoni 
3932c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
39331f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
3934c67a470bSPaulo Zanoni 
39351f2d4531SPaulo Zanoni 	val = I915_READ(SDEIMR);
39361f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
3937c67a470bSPaulo Zanoni 
3938c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
39391f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
3940c67a470bSPaulo Zanoni 
3941c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
39421f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
3943c67a470bSPaulo Zanoni 
3944c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = false;
3945c67a470bSPaulo Zanoni 
3946c67a470bSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
39471f2d4531SPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr);
3948c67a470bSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3949c67a470bSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3950c67a470bSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3951c67a470bSPaulo Zanoni 
3952c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3953c67a470bSPaulo Zanoni }
3954