xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 094f9a54e35500739da185cdb78f2e92fc379458)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82036a4a7dSZhenyu Wang /* For display hotplug interrupt */
83995b6762SChris Wilson static void
84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
85036a4a7dSZhenyu Wang {
864bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
874bc9d430SDaniel Vetter 
88c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
89c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
90c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr &= ~mask;
91c67a470bSPaulo Zanoni 		return;
92c67a470bSPaulo Zanoni 	}
93c67a470bSPaulo Zanoni 
941ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
951ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
961ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
973143a2bfSChris Wilson 		POSTING_READ(DEIMR);
98036a4a7dSZhenyu Wang 	}
99036a4a7dSZhenyu Wang }
100036a4a7dSZhenyu Wang 
1010ff9800aSPaulo Zanoni static void
102f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
103036a4a7dSZhenyu Wang {
1044bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1054bc9d430SDaniel Vetter 
106c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
107c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
108c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr |= mask;
109c67a470bSPaulo Zanoni 		return;
110c67a470bSPaulo Zanoni 	}
111c67a470bSPaulo Zanoni 
1121ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1131ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1141ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1153143a2bfSChris Wilson 		POSTING_READ(DEIMR);
116036a4a7dSZhenyu Wang 	}
117036a4a7dSZhenyu Wang }
118036a4a7dSZhenyu Wang 
11943eaea13SPaulo Zanoni /**
12043eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12143eaea13SPaulo Zanoni  * @dev_priv: driver private
12243eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
12343eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
12443eaea13SPaulo Zanoni  */
12543eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
12643eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
12743eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
12843eaea13SPaulo Zanoni {
12943eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13043eaea13SPaulo Zanoni 
131c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
132c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
133c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
134c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
135c67a470bSPaulo Zanoni 						interrupt_mask);
136c67a470bSPaulo Zanoni 		return;
137c67a470bSPaulo Zanoni 	}
138c67a470bSPaulo Zanoni 
13943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
14343eaea13SPaulo Zanoni }
14443eaea13SPaulo Zanoni 
14543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
14643eaea13SPaulo Zanoni {
14743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
14843eaea13SPaulo Zanoni }
14943eaea13SPaulo Zanoni 
15043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15143eaea13SPaulo Zanoni {
15243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
15343eaea13SPaulo Zanoni }
15443eaea13SPaulo Zanoni 
155edbfdb45SPaulo Zanoni /**
156edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
157edbfdb45SPaulo Zanoni   * @dev_priv: driver private
158edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
159edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
160edbfdb45SPaulo Zanoni   */
161edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
162edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
163edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
164edbfdb45SPaulo Zanoni {
165605cd25bSPaulo Zanoni 	uint32_t new_val;
166edbfdb45SPaulo Zanoni 
167edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
168edbfdb45SPaulo Zanoni 
169c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
170c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
171c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
172c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
173c67a470bSPaulo Zanoni 						     interrupt_mask);
174c67a470bSPaulo Zanoni 		return;
175c67a470bSPaulo Zanoni 	}
176c67a470bSPaulo Zanoni 
177605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
178f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
179f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
180f52ecbcfSPaulo Zanoni 
181605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
182605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
183605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
184edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
185edbfdb45SPaulo Zanoni 	}
186f52ecbcfSPaulo Zanoni }
187edbfdb45SPaulo Zanoni 
188edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
189edbfdb45SPaulo Zanoni {
190edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
191edbfdb45SPaulo Zanoni }
192edbfdb45SPaulo Zanoni 
193edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
194edbfdb45SPaulo Zanoni {
195edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
196edbfdb45SPaulo Zanoni }
197edbfdb45SPaulo Zanoni 
1988664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
1998664281bSPaulo Zanoni {
2008664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2018664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2028664281bSPaulo Zanoni 	enum pipe pipe;
2038664281bSPaulo Zanoni 
2044bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2054bc9d430SDaniel Vetter 
2068664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2078664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2088664281bSPaulo Zanoni 
2098664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2108664281bSPaulo Zanoni 			return false;
2118664281bSPaulo Zanoni 	}
2128664281bSPaulo Zanoni 
2138664281bSPaulo Zanoni 	return true;
2148664281bSPaulo Zanoni }
2158664281bSPaulo Zanoni 
2168664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2178664281bSPaulo Zanoni {
2188664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2198664281bSPaulo Zanoni 	enum pipe pipe;
2208664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2218664281bSPaulo Zanoni 
222fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
223fee884edSDaniel Vetter 
2248664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2258664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2268664281bSPaulo Zanoni 
2278664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2288664281bSPaulo Zanoni 			return false;
2298664281bSPaulo Zanoni 	}
2308664281bSPaulo Zanoni 
2318664281bSPaulo Zanoni 	return true;
2328664281bSPaulo Zanoni }
2338664281bSPaulo Zanoni 
2348664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2358664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2368664281bSPaulo Zanoni {
2378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2388664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2398664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2408664281bSPaulo Zanoni 
2418664281bSPaulo Zanoni 	if (enable)
2428664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2438664281bSPaulo Zanoni 	else
2448664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2458664281bSPaulo Zanoni }
2468664281bSPaulo Zanoni 
2478664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2487336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2498664281bSPaulo Zanoni {
2508664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2518664281bSPaulo Zanoni 	if (enable) {
2527336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2537336df65SDaniel Vetter 
2548664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2558664281bSPaulo Zanoni 			return;
2568664281bSPaulo Zanoni 
2578664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2588664281bSPaulo Zanoni 	} else {
2597336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2607336df65SDaniel Vetter 
2617336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2628664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2637336df65SDaniel Vetter 
2647336df65SDaniel Vetter 		if (!was_enabled &&
2657336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2667336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2677336df65SDaniel Vetter 				      pipe_name(pipe));
2687336df65SDaniel Vetter 		}
2698664281bSPaulo Zanoni 	}
2708664281bSPaulo Zanoni }
2718664281bSPaulo Zanoni 
272fee884edSDaniel Vetter /**
273fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
274fee884edSDaniel Vetter  * @dev_priv: driver private
275fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
276fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
277fee884edSDaniel Vetter  */
278fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
279fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
280fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
281fee884edSDaniel Vetter {
282fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
283fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
284fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
285fee884edSDaniel Vetter 
286fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
287fee884edSDaniel Vetter 
288c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled &&
289c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
290c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
291c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
292c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
293c67a470bSPaulo Zanoni 						 interrupt_mask);
294c67a470bSPaulo Zanoni 		return;
295c67a470bSPaulo Zanoni 	}
296c67a470bSPaulo Zanoni 
297fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
298fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
299fee884edSDaniel Vetter }
300fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
301fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
302fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
303fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
304fee884edSDaniel Vetter 
305de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
306de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3078664281bSPaulo Zanoni 					    bool enable)
3088664281bSPaulo Zanoni {
3098664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
310de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
311de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3128664281bSPaulo Zanoni 
3138664281bSPaulo Zanoni 	if (enable)
314fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3158664281bSPaulo Zanoni 	else
316fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3178664281bSPaulo Zanoni }
3188664281bSPaulo Zanoni 
3198664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3208664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3218664281bSPaulo Zanoni 					    bool enable)
3228664281bSPaulo Zanoni {
3238664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3248664281bSPaulo Zanoni 
3258664281bSPaulo Zanoni 	if (enable) {
3261dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3271dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3281dd246fbSDaniel Vetter 
3298664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3308664281bSPaulo Zanoni 			return;
3318664281bSPaulo Zanoni 
332fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3338664281bSPaulo Zanoni 	} else {
3341dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3351dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3361dd246fbSDaniel Vetter 
3371dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
338fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3391dd246fbSDaniel Vetter 
3401dd246fbSDaniel Vetter 		if (!was_enabled &&
3411dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3421dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3431dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3441dd246fbSDaniel Vetter 		}
3458664281bSPaulo Zanoni 	}
3468664281bSPaulo Zanoni }
3478664281bSPaulo Zanoni 
3488664281bSPaulo Zanoni /**
3498664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3508664281bSPaulo Zanoni  * @dev: drm device
3518664281bSPaulo Zanoni  * @pipe: pipe
3528664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3538664281bSPaulo Zanoni  *
3548664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3558664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3568664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3578664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3588664281bSPaulo Zanoni  * bit for all the pipes.
3598664281bSPaulo Zanoni  *
3608664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3618664281bSPaulo Zanoni  */
3628664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3638664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
3648664281bSPaulo Zanoni {
3658664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3668664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3678664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3688664281bSPaulo Zanoni 	unsigned long flags;
3698664281bSPaulo Zanoni 	bool ret;
3708664281bSPaulo Zanoni 
3718664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3728664281bSPaulo Zanoni 
3738664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
3748664281bSPaulo Zanoni 
3758664281bSPaulo Zanoni 	if (enable == ret)
3768664281bSPaulo Zanoni 		goto done;
3778664281bSPaulo Zanoni 
3788664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
3798664281bSPaulo Zanoni 
3808664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
3818664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
3828664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
3837336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
3848664281bSPaulo Zanoni 
3858664281bSPaulo Zanoni done:
3868664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3878664281bSPaulo Zanoni 	return ret;
3888664281bSPaulo Zanoni }
3898664281bSPaulo Zanoni 
3908664281bSPaulo Zanoni /**
3918664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
3928664281bSPaulo Zanoni  * @dev: drm device
3938664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
3948664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3958664281bSPaulo Zanoni  *
3968664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
3978664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
3988664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
3998664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4008664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4018664281bSPaulo Zanoni  *
4028664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4038664281bSPaulo Zanoni  */
4048664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4058664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4068664281bSPaulo Zanoni 					   bool enable)
4078664281bSPaulo Zanoni {
4088664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
409de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
410de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4118664281bSPaulo Zanoni 	unsigned long flags;
4128664281bSPaulo Zanoni 	bool ret;
4138664281bSPaulo Zanoni 
414de28075dSDaniel Vetter 	/*
415de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
416de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
417de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
418de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
419de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
420de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
421de28075dSDaniel Vetter 	 */
4228664281bSPaulo Zanoni 
4238664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4248664281bSPaulo Zanoni 
4258664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4268664281bSPaulo Zanoni 
4278664281bSPaulo Zanoni 	if (enable == ret)
4288664281bSPaulo Zanoni 		goto done;
4298664281bSPaulo Zanoni 
4308664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4318664281bSPaulo Zanoni 
4328664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
433de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4348664281bSPaulo Zanoni 	else
4358664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4368664281bSPaulo Zanoni 
4378664281bSPaulo Zanoni done:
4388664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4398664281bSPaulo Zanoni 	return ret;
4408664281bSPaulo Zanoni }
4418664281bSPaulo Zanoni 
4428664281bSPaulo Zanoni 
4437c463586SKeith Packard void
4447c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
4457c463586SKeith Packard {
4469db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
44746c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4487c463586SKeith Packard 
449b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
450b79480baSDaniel Vetter 
45146c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
45246c06a30SVille Syrjälä 		return;
45346c06a30SVille Syrjälä 
4547c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
45546c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
45646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4573143a2bfSChris Wilson 	POSTING_READ(reg);
4587c463586SKeith Packard }
4597c463586SKeith Packard 
4607c463586SKeith Packard void
4617c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
4627c463586SKeith Packard {
4639db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
46446c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4657c463586SKeith Packard 
466b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
467b79480baSDaniel Vetter 
46846c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
46946c06a30SVille Syrjälä 		return;
47046c06a30SVille Syrjälä 
47146c06a30SVille Syrjälä 	pipestat &= ~mask;
47246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4733143a2bfSChris Wilson 	POSTING_READ(reg);
4747c463586SKeith Packard }
4757c463586SKeith Packard 
476c0e09200SDave Airlie /**
477f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
47801c66889SZhao Yakui  */
479f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48001c66889SZhao Yakui {
4811ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
4821ec14ad3SChris Wilson 	unsigned long irqflags;
4831ec14ad3SChris Wilson 
484f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
485f49e38ddSJani Nikula 		return;
486f49e38ddSJani Nikula 
4871ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
48801c66889SZhao Yakui 
489f898780bSJani Nikula 	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
490a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
491f898780bSJani Nikula 		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
4921ec14ad3SChris Wilson 
4931ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
49401c66889SZhao Yakui }
49501c66889SZhao Yakui 
49601c66889SZhao Yakui /**
4970a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4980a3e67a4SJesse Barnes  * @dev: DRM device
4990a3e67a4SJesse Barnes  * @pipe: pipe to check
5000a3e67a4SJesse Barnes  *
5010a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5020a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5030a3e67a4SJesse Barnes  * before reading such registers if unsure.
5040a3e67a4SJesse Barnes  */
5050a3e67a4SJesse Barnes static int
5060a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
5070a3e67a4SJesse Barnes {
5080a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
509702e7a56SPaulo Zanoni 
510a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
511a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
512a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
513a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51471f8ba6bSPaulo Zanoni 
515a01025afSDaniel Vetter 		return intel_crtc->active;
516a01025afSDaniel Vetter 	} else {
517a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
518a01025afSDaniel Vetter 	}
5190a3e67a4SJesse Barnes }
5200a3e67a4SJesse Barnes 
52142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
52242f52ef8SKeith Packard  * we use as a pipe index
52342f52ef8SKeith Packard  */
524f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5250a3e67a4SJesse Barnes {
5260a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5270a3e67a4SJesse Barnes 	unsigned long high_frame;
5280a3e67a4SJesse Barnes 	unsigned long low_frame;
5295eddb70bSChris Wilson 	u32 high1, high2, low;
5300a3e67a4SJesse Barnes 
5310a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
53244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5339db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5340a3e67a4SJesse Barnes 		return 0;
5350a3e67a4SJesse Barnes 	}
5360a3e67a4SJesse Barnes 
5379db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5389db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5395eddb70bSChris Wilson 
5400a3e67a4SJesse Barnes 	/*
5410a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5420a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5430a3e67a4SJesse Barnes 	 * register.
5440a3e67a4SJesse Barnes 	 */
5450a3e67a4SJesse Barnes 	do {
5465eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5475eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
5485eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5490a3e67a4SJesse Barnes 	} while (high1 != high2);
5500a3e67a4SJesse Barnes 
5515eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
5525eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
5535eddb70bSChris Wilson 	return (high1 << 8) | low;
5540a3e67a4SJesse Barnes }
5550a3e67a4SJesse Barnes 
556f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
5579880b7a5SJesse Barnes {
5589880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5599db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
5609880b7a5SJesse Barnes 
5619880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
56244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5639db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
5649880b7a5SJesse Barnes 		return 0;
5659880b7a5SJesse Barnes 	}
5669880b7a5SJesse Barnes 
5679880b7a5SJesse Barnes 	return I915_READ(reg);
5689880b7a5SJesse Barnes }
5699880b7a5SJesse Barnes 
570f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
5710af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
5720af7e4dfSMario Kleiner {
5730af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5740af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
5750af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
5760af7e4dfSMario Kleiner 	bool in_vbl = true;
5770af7e4dfSMario Kleiner 	int ret = 0;
578fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
579fe2b8f9dSPaulo Zanoni 								      pipe);
5800af7e4dfSMario Kleiner 
5810af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
5820af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
5839db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
5840af7e4dfSMario Kleiner 		return 0;
5850af7e4dfSMario Kleiner 	}
5860af7e4dfSMario Kleiner 
5870af7e4dfSMario Kleiner 	/* Get vtotal. */
588fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
5890af7e4dfSMario Kleiner 
5900af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
5910af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
5920af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
5930af7e4dfSMario Kleiner 		 */
5940af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
5950af7e4dfSMario Kleiner 
5960af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
5970af7e4dfSMario Kleiner 		 * horizontal scanout position.
5980af7e4dfSMario Kleiner 		 */
5990af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
6000af7e4dfSMario Kleiner 		*hpos = 0;
6010af7e4dfSMario Kleiner 	} else {
6020af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6030af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6040af7e4dfSMario Kleiner 		 * scanout position.
6050af7e4dfSMario Kleiner 		 */
6060af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
6070af7e4dfSMario Kleiner 
608fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
6090af7e4dfSMario Kleiner 		*vpos = position / htotal;
6100af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
6110af7e4dfSMario Kleiner 	}
6120af7e4dfSMario Kleiner 
6130af7e4dfSMario Kleiner 	/* Query vblank area. */
614fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
6150af7e4dfSMario Kleiner 
6160af7e4dfSMario Kleiner 	/* Test position against vblank region. */
6170af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
6180af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
6190af7e4dfSMario Kleiner 
6200af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
6210af7e4dfSMario Kleiner 		in_vbl = false;
6220af7e4dfSMario Kleiner 
6230af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
6240af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
6250af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
6260af7e4dfSMario Kleiner 
6270af7e4dfSMario Kleiner 	/* Readouts valid? */
6280af7e4dfSMario Kleiner 	if (vbl > 0)
6290af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
6300af7e4dfSMario Kleiner 
6310af7e4dfSMario Kleiner 	/* In vblank? */
6320af7e4dfSMario Kleiner 	if (in_vbl)
6330af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
6340af7e4dfSMario Kleiner 
6350af7e4dfSMario Kleiner 	return ret;
6360af7e4dfSMario Kleiner }
6370af7e4dfSMario Kleiner 
638f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
6390af7e4dfSMario Kleiner 			      int *max_error,
6400af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
6410af7e4dfSMario Kleiner 			      unsigned flags)
6420af7e4dfSMario Kleiner {
6434041b853SChris Wilson 	struct drm_crtc *crtc;
6440af7e4dfSMario Kleiner 
6457eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
6464041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
6470af7e4dfSMario Kleiner 		return -EINVAL;
6480af7e4dfSMario Kleiner 	}
6490af7e4dfSMario Kleiner 
6500af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
6514041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
6524041b853SChris Wilson 	if (crtc == NULL) {
6534041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
6544041b853SChris Wilson 		return -EINVAL;
6554041b853SChris Wilson 	}
6564041b853SChris Wilson 
6574041b853SChris Wilson 	if (!crtc->enabled) {
6584041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
6594041b853SChris Wilson 		return -EBUSY;
6604041b853SChris Wilson 	}
6610af7e4dfSMario Kleiner 
6620af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
6634041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
6644041b853SChris Wilson 						     vblank_time, flags,
6654041b853SChris Wilson 						     crtc);
6660af7e4dfSMario Kleiner }
6670af7e4dfSMario Kleiner 
66867c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
66967c347ffSJani Nikula 				struct drm_connector *connector)
670321a1b30SEgbert Eich {
671321a1b30SEgbert Eich 	enum drm_connector_status old_status;
672321a1b30SEgbert Eich 
673321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
674321a1b30SEgbert Eich 	old_status = connector->status;
675321a1b30SEgbert Eich 
676321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
67767c347ffSJani Nikula 	if (old_status == connector->status)
67867c347ffSJani Nikula 		return false;
67967c347ffSJani Nikula 
68067c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
681321a1b30SEgbert Eich 		      connector->base.id,
682321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
68367c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
68467c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
68567c347ffSJani Nikula 
68667c347ffSJani Nikula 	return true;
687321a1b30SEgbert Eich }
688321a1b30SEgbert Eich 
6895ca58282SJesse Barnes /*
6905ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
6915ca58282SJesse Barnes  */
692ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
693ac4c16c5SEgbert Eich 
6945ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
6955ca58282SJesse Barnes {
6965ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6975ca58282SJesse Barnes 						    hotplug_work);
6985ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
699c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
700cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
701cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
702cd569aedSEgbert Eich 	struct drm_connector *connector;
703cd569aedSEgbert Eich 	unsigned long irqflags;
704cd569aedSEgbert Eich 	bool hpd_disabled = false;
705321a1b30SEgbert Eich 	bool changed = false;
706142e2398SEgbert Eich 	u32 hpd_event_bits;
7075ca58282SJesse Barnes 
70852d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
70952d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
71052d7ecedSDaniel Vetter 		return;
71152d7ecedSDaniel Vetter 
712a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
713e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
714e67189abSJesse Barnes 
715cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
716142e2398SEgbert Eich 
717142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
718142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
719cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
720cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
721cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
722cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
723cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
724cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
725cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
726cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
727cd569aedSEgbert Eich 				drm_get_connector_name(connector));
728cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
729cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
730cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
731cd569aedSEgbert Eich 			hpd_disabled = true;
732cd569aedSEgbert Eich 		}
733142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
734142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
735142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
736142e2398SEgbert Eich 		}
737cd569aedSEgbert Eich 	}
738cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
739cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
740cd569aedSEgbert Eich 	  * some connectors */
741ac4c16c5SEgbert Eich 	if (hpd_disabled) {
742cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
743ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
744ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
745ac4c16c5SEgbert Eich 	}
746cd569aedSEgbert Eich 
747cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
748cd569aedSEgbert Eich 
749321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
750321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
751321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
752321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
753cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
754cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
755321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
756321a1b30SEgbert Eich 				changed = true;
757321a1b30SEgbert Eich 		}
758321a1b30SEgbert Eich 	}
75940ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
76040ee3381SKeith Packard 
761321a1b30SEgbert Eich 	if (changed)
762321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
7635ca58282SJesse Barnes }
7645ca58282SJesse Barnes 
765d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
766f97108d1SJesse Barnes {
767f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
768b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
7699270388eSDaniel Vetter 	u8 new_delay;
7709270388eSDaniel Vetter 
771d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
772f97108d1SJesse Barnes 
77373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
77473edd18fSDaniel Vetter 
77520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
7769270388eSDaniel Vetter 
7777648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
778b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
779b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
780f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
781f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
782f97108d1SJesse Barnes 
783f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
784b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
78520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
78620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
78720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
78820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
789b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
79020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
79120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
79220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
79320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
794f97108d1SJesse Barnes 	}
795f97108d1SJesse Barnes 
7967648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
79720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
798f97108d1SJesse Barnes 
799d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8009270388eSDaniel Vetter 
801f97108d1SJesse Barnes 	return;
802f97108d1SJesse Barnes }
803f97108d1SJesse Barnes 
804549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
805549f7365SChris Wilson 			struct intel_ring_buffer *ring)
806549f7365SChris Wilson {
807475553deSChris Wilson 	if (ring->obj == NULL)
808475553deSChris Wilson 		return;
809475553deSChris Wilson 
810814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
8119862e600SChris Wilson 
812549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
81310cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
814549f7365SChris Wilson }
815549f7365SChris Wilson 
8164912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
8173b8d8d91SJesse Barnes {
8184912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
819c6a828d3SDaniel Vetter 						    rps.work);
820edbfdb45SPaulo Zanoni 	u32 pm_iir;
8217b9e0ae6SChris Wilson 	u8 new_delay;
8223b8d8d91SJesse Barnes 
82359cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
824c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
825c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
8264848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
827edbfdb45SPaulo Zanoni 	snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
82859cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
8294912d041SBen Widawsky 
83060611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
83160611c13SPaulo Zanoni 	WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
83260611c13SPaulo Zanoni 
8334848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
8343b8d8d91SJesse Barnes 		return;
8353b8d8d91SJesse Barnes 
8364fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
8377b9e0ae6SChris Wilson 
8387425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
839c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
8407425034aSVille Syrjälä 
8417425034aSVille Syrjälä 		/*
8427425034aSVille Syrjälä 		 * For better performance, jump directly
8437425034aSVille Syrjälä 		 * to RPe if we're below it.
8447425034aSVille Syrjälä 		 */
8457425034aSVille Syrjälä 		if (IS_VALLEYVIEW(dev_priv->dev) &&
8467425034aSVille Syrjälä 		    dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
8477425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
8487425034aSVille Syrjälä 	} else
849c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
8503b8d8d91SJesse Barnes 
85179249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
85279249636SBen Widawsky 	 * interrupt
85379249636SBen Widawsky 	 */
854d8289c9eSVille Syrjälä 	if (new_delay >= dev_priv->rps.min_delay &&
855d8289c9eSVille Syrjälä 	    new_delay <= dev_priv->rps.max_delay) {
8560a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev_priv->dev))
8570a073b84SJesse Barnes 			valleyview_set_rps(dev_priv->dev, new_delay);
8580a073b84SJesse Barnes 		else
8594912d041SBen Widawsky 			gen6_set_rps(dev_priv->dev, new_delay);
86079249636SBen Widawsky 	}
8613b8d8d91SJesse Barnes 
86252ceb908SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev)) {
86352ceb908SJesse Barnes 		/*
86452ceb908SJesse Barnes 		 * On VLV, when we enter RC6 we may not be at the minimum
86552ceb908SJesse Barnes 		 * voltage level, so arm a timer to check.  It should only
86652ceb908SJesse Barnes 		 * fire when there's activity or once after we've entered
86752ceb908SJesse Barnes 		 * RC6, and then won't be re-armed until the next RPS interrupt.
86852ceb908SJesse Barnes 		 */
86952ceb908SJesse Barnes 		mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
87052ceb908SJesse Barnes 				 msecs_to_jiffies(100));
87152ceb908SJesse Barnes 	}
87252ceb908SJesse Barnes 
8734fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
8743b8d8d91SJesse Barnes }
8753b8d8d91SJesse Barnes 
876e3689190SBen Widawsky 
877e3689190SBen Widawsky /**
878e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
879e3689190SBen Widawsky  * occurred.
880e3689190SBen Widawsky  * @work: workqueue struct
881e3689190SBen Widawsky  *
882e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
883e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
884e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
885e3689190SBen Widawsky  */
886e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
887e3689190SBen Widawsky {
888e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
889a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
890e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
89135a85ac6SBen Widawsky 	char *parity_event[6];
892e3689190SBen Widawsky 	uint32_t misccpctl;
893e3689190SBen Widawsky 	unsigned long flags;
89435a85ac6SBen Widawsky 	uint8_t slice = 0;
895e3689190SBen Widawsky 
896e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
897e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
898e3689190SBen Widawsky 	 * any time we access those registers.
899e3689190SBen Widawsky 	 */
900e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
901e3689190SBen Widawsky 
90235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
90335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
90435a85ac6SBen Widawsky 		goto out;
90535a85ac6SBen Widawsky 
906e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
907e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
908e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
909e3689190SBen Widawsky 
91035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
91135a85ac6SBen Widawsky 		u32 reg;
91235a85ac6SBen Widawsky 
91335a85ac6SBen Widawsky 		slice--;
91435a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
91535a85ac6SBen Widawsky 			break;
91635a85ac6SBen Widawsky 
91735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
91835a85ac6SBen Widawsky 
91935a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
92035a85ac6SBen Widawsky 
92135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
922e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
923e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
924e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
925e3689190SBen Widawsky 
92635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
92735a85ac6SBen Widawsky 		POSTING_READ(reg);
928e3689190SBen Widawsky 
929cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
930e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
931e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
932e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
93335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
93435a85ac6SBen Widawsky 		parity_event[5] = NULL;
935e3689190SBen Widawsky 
936e3689190SBen Widawsky 		kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
937e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
938e3689190SBen Widawsky 
93935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
94035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
941e3689190SBen Widawsky 
94235a85ac6SBen Widawsky 		kfree(parity_event[4]);
943e3689190SBen Widawsky 		kfree(parity_event[3]);
944e3689190SBen Widawsky 		kfree(parity_event[2]);
945e3689190SBen Widawsky 		kfree(parity_event[1]);
946e3689190SBen Widawsky 	}
947e3689190SBen Widawsky 
94835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
94935a85ac6SBen Widawsky 
95035a85ac6SBen Widawsky out:
95135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
95235a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
95335a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
95435a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
95535a85ac6SBen Widawsky 
95635a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
95735a85ac6SBen Widawsky }
95835a85ac6SBen Widawsky 
95935a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
960e3689190SBen Widawsky {
961e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
962e3689190SBen Widawsky 
963040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
964e3689190SBen Widawsky 		return;
965e3689190SBen Widawsky 
966d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
96735a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
968d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
969e3689190SBen Widawsky 
97035a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
97135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
97235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
97335a85ac6SBen Widawsky 
97435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
97535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
97635a85ac6SBen Widawsky 
977a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
978e3689190SBen Widawsky }
979e3689190SBen Widawsky 
980f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
981f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
982f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
983f1af8fc1SPaulo Zanoni {
984f1af8fc1SPaulo Zanoni 	if (gt_iir &
985f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
986f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
987f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
988f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
989f1af8fc1SPaulo Zanoni }
990f1af8fc1SPaulo Zanoni 
991e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
992e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
993e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
994e7b4c6b1SDaniel Vetter {
995e7b4c6b1SDaniel Vetter 
996cc609d5dSBen Widawsky 	if (gt_iir &
997cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
998e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
999cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1000e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1001cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1002e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1003e7b4c6b1SDaniel Vetter 
1004cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1005cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1006cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1007e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1008e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
1009e7b4c6b1SDaniel Vetter 	}
1010e3689190SBen Widawsky 
101135a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
101235a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1013e7b4c6b1SDaniel Vetter }
1014e7b4c6b1SDaniel Vetter 
1015b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1016b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1017b543fb04SEgbert Eich 
101810a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1019b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1020b543fb04SEgbert Eich 					 const u32 *hpd)
1021b543fb04SEgbert Eich {
1022b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
1023b543fb04SEgbert Eich 	int i;
102410a504deSDaniel Vetter 	bool storm_detected = false;
1025b543fb04SEgbert Eich 
102691d131d2SDaniel Vetter 	if (!hotplug_trigger)
102791d131d2SDaniel Vetter 		return;
102891d131d2SDaniel Vetter 
1029b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1030b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1031821450c6SEgbert Eich 
1032b8f102e8SEgbert Eich 		WARN(((hpd[i] & hotplug_trigger) &&
1033b8f102e8SEgbert Eich 		      dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1034b8f102e8SEgbert Eich 		     "Received HPD interrupt although disabled\n");
1035b8f102e8SEgbert Eich 
1036b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1037b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1038b543fb04SEgbert Eich 			continue;
1039b543fb04SEgbert Eich 
1040bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1041b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1042b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1043b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1044b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1045b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1046b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1047b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1048b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1049142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1050b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
105110a504deSDaniel Vetter 			storm_detected = true;
1052b543fb04SEgbert Eich 		} else {
1053b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1054b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1055b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1056b543fb04SEgbert Eich 		}
1057b543fb04SEgbert Eich 	}
1058b543fb04SEgbert Eich 
105910a504deSDaniel Vetter 	if (storm_detected)
106010a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1061b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
10625876fa0dSDaniel Vetter 
1063645416f5SDaniel Vetter 	/*
1064645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1065645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1066645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1067645416f5SDaniel Vetter 	 * deadlock.
1068645416f5SDaniel Vetter 	 */
1069645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1070b543fb04SEgbert Eich }
1071b543fb04SEgbert Eich 
1072515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1073515ac2bbSDaniel Vetter {
107428c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
107528c70f16SDaniel Vetter 
107628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1077515ac2bbSDaniel Vetter }
1078515ac2bbSDaniel Vetter 
1079ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1080ce99c256SDaniel Vetter {
10819ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
10829ee32feaSDaniel Vetter 
10839ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1084ce99c256SDaniel Vetter }
1085ce99c256SDaniel Vetter 
10861403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
10871403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
10881403c0d4SPaulo Zanoni  * the work queue. */
10891403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1090baf02a1fSBen Widawsky {
109141a05a3aSDaniel Vetter 	if (pm_iir & GEN6_PM_RPS_EVENTS) {
109259cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
10934848405cSBen Widawsky 		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
10944d3b3d5fSPaulo Zanoni 		snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
109559cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
10962adbee62SDaniel Vetter 
10972adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
109841a05a3aSDaniel Vetter 	}
1099baf02a1fSBen Widawsky 
11001403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
110112638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
110212638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
110312638c57SBen Widawsky 
110412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
110512638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
110612638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
110712638c57SBen Widawsky 		}
110812638c57SBen Widawsky 	}
11091403c0d4SPaulo Zanoni }
1110baf02a1fSBen Widawsky 
1111ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
11127e231dbeSJesse Barnes {
11137e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
11147e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
11157e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
11167e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
11177e231dbeSJesse Barnes 	unsigned long irqflags;
11187e231dbeSJesse Barnes 	int pipe;
11197e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
11207e231dbeSJesse Barnes 
11217e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
11227e231dbeSJesse Barnes 
11237e231dbeSJesse Barnes 	while (true) {
11247e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
11257e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
11267e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
11277e231dbeSJesse Barnes 
11287e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
11297e231dbeSJesse Barnes 			goto out;
11307e231dbeSJesse Barnes 
11317e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
11327e231dbeSJesse Barnes 
1133e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
11347e231dbeSJesse Barnes 
11357e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
11367e231dbeSJesse Barnes 		for_each_pipe(pipe) {
11377e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
11387e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
11397e231dbeSJesse Barnes 
11407e231dbeSJesse Barnes 			/*
11417e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
11427e231dbeSJesse Barnes 			 */
11437e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
11447e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
11457e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
11467e231dbeSJesse Barnes 							 pipe_name(pipe));
11477e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
11487e231dbeSJesse Barnes 			}
11497e231dbeSJesse Barnes 		}
11507e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
11517e231dbeSJesse Barnes 
115231acc7f5SJesse Barnes 		for_each_pipe(pipe) {
115331acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
115431acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
115531acc7f5SJesse Barnes 
115631acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
115731acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
115831acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
115931acc7f5SJesse Barnes 			}
116031acc7f5SJesse Barnes 		}
116131acc7f5SJesse Barnes 
11627e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
11637e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
11647e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1165b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
11667e231dbeSJesse Barnes 
11677e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
11687e231dbeSJesse Barnes 					 hotplug_status);
116991d131d2SDaniel Vetter 
117010a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
117191d131d2SDaniel Vetter 
11727e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
11737e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
11747e231dbeSJesse Barnes 		}
11757e231dbeSJesse Barnes 
1176515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1177515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
11787e231dbeSJesse Barnes 
117960611c13SPaulo Zanoni 		if (pm_iir)
1180d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
11817e231dbeSJesse Barnes 
11827e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
11837e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
11847e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
11857e231dbeSJesse Barnes 	}
11867e231dbeSJesse Barnes 
11877e231dbeSJesse Barnes out:
11887e231dbeSJesse Barnes 	return ret;
11897e231dbeSJesse Barnes }
11907e231dbeSJesse Barnes 
119123e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1192776ad806SJesse Barnes {
1193776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
11949db4a9c7SJesse Barnes 	int pipe;
1195b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1196776ad806SJesse Barnes 
119710a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
119891d131d2SDaniel Vetter 
1199cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1200cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1201776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1202cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1203cfc33bf7SVille Syrjälä 				 port_name(port));
1204cfc33bf7SVille Syrjälä 	}
1205776ad806SJesse Barnes 
1206ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1207ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1208ce99c256SDaniel Vetter 
1209776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1210515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1211776ad806SJesse Barnes 
1212776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1213776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1214776ad806SJesse Barnes 
1215776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1216776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1217776ad806SJesse Barnes 
1218776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1219776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1220776ad806SJesse Barnes 
12219db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
12229db4a9c7SJesse Barnes 		for_each_pipe(pipe)
12239db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
12249db4a9c7SJesse Barnes 					 pipe_name(pipe),
12259db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1226776ad806SJesse Barnes 
1227776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1228776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1229776ad806SJesse Barnes 
1230776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1231776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1232776ad806SJesse Barnes 
1233776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
12348664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
12358664281bSPaulo Zanoni 							  false))
12368664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
12378664281bSPaulo Zanoni 
12388664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
12398664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
12408664281bSPaulo Zanoni 							  false))
12418664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
12428664281bSPaulo Zanoni }
12438664281bSPaulo Zanoni 
12448664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
12458664281bSPaulo Zanoni {
12468664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
12478664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
12488664281bSPaulo Zanoni 
1249de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1250de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1251de032bf4SPaulo Zanoni 
12528664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
12538664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
12548664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
12558664281bSPaulo Zanoni 
12568664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
12578664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
12588664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
12598664281bSPaulo Zanoni 
12608664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
12618664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
12628664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
12638664281bSPaulo Zanoni 
12648664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
12658664281bSPaulo Zanoni }
12668664281bSPaulo Zanoni 
12678664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
12688664281bSPaulo Zanoni {
12698664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
12708664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
12718664281bSPaulo Zanoni 
1272de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1273de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1274de032bf4SPaulo Zanoni 
12758664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
12768664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
12778664281bSPaulo Zanoni 							  false))
12788664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
12798664281bSPaulo Zanoni 
12808664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
12818664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
12828664281bSPaulo Zanoni 							  false))
12838664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
12848664281bSPaulo Zanoni 
12858664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
12868664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
12878664281bSPaulo Zanoni 							  false))
12888664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
12898664281bSPaulo Zanoni 
12908664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1291776ad806SJesse Barnes }
1292776ad806SJesse Barnes 
129323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
129423e81d69SAdam Jackson {
129523e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
129623e81d69SAdam Jackson 	int pipe;
1297b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
129823e81d69SAdam Jackson 
129910a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
130091d131d2SDaniel Vetter 
1301cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1302cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
130323e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1304cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1305cfc33bf7SVille Syrjälä 				 port_name(port));
1306cfc33bf7SVille Syrjälä 	}
130723e81d69SAdam Jackson 
130823e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1309ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
131023e81d69SAdam Jackson 
131123e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1312515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
131323e81d69SAdam Jackson 
131423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
131523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
131623e81d69SAdam Jackson 
131723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
131823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
131923e81d69SAdam Jackson 
132023e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
132123e81d69SAdam Jackson 		for_each_pipe(pipe)
132223e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
132323e81d69SAdam Jackson 					 pipe_name(pipe),
132423e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
13258664281bSPaulo Zanoni 
13268664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
13278664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
132823e81d69SAdam Jackson }
132923e81d69SAdam Jackson 
1330c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1331c008bc6eSPaulo Zanoni {
1332c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1333c008bc6eSPaulo Zanoni 
1334c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1335c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1336c008bc6eSPaulo Zanoni 
1337c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1338c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1339c008bc6eSPaulo Zanoni 
1340c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_VBLANK)
1341c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 0);
1342c008bc6eSPaulo Zanoni 
1343c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_VBLANK)
1344c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 1);
1345c008bc6eSPaulo Zanoni 
1346c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1347c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1348c008bc6eSPaulo Zanoni 
1349c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1350c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1351c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1352c008bc6eSPaulo Zanoni 
1353c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1354c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1355c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1356c008bc6eSPaulo Zanoni 
1357c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEA_FLIP_DONE) {
1358c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 0);
1359c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 0);
1360c008bc6eSPaulo Zanoni 	}
1361c008bc6eSPaulo Zanoni 
1362c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEB_FLIP_DONE) {
1363c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 1);
1364c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 1);
1365c008bc6eSPaulo Zanoni 	}
1366c008bc6eSPaulo Zanoni 
1367c008bc6eSPaulo Zanoni 	/* check event from PCH */
1368c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1369c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1370c008bc6eSPaulo Zanoni 
1371c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1372c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1373c008bc6eSPaulo Zanoni 		else
1374c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1375c008bc6eSPaulo Zanoni 
1376c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1377c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1378c008bc6eSPaulo Zanoni 	}
1379c008bc6eSPaulo Zanoni 
1380c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1381c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1382c008bc6eSPaulo Zanoni }
1383c008bc6eSPaulo Zanoni 
13849719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
13859719fb98SPaulo Zanoni {
13869719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
13879719fb98SPaulo Zanoni 	int i;
13889719fb98SPaulo Zanoni 
13899719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
13909719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
13919719fb98SPaulo Zanoni 
13929719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
13939719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
13949719fb98SPaulo Zanoni 
13959719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
13969719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
13979719fb98SPaulo Zanoni 
13989719fb98SPaulo Zanoni 	for (i = 0; i < 3; i++) {
13999719fb98SPaulo Zanoni 		if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
14009719fb98SPaulo Zanoni 			drm_handle_vblank(dev, i);
14019719fb98SPaulo Zanoni 		if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
14029719fb98SPaulo Zanoni 			intel_prepare_page_flip(dev, i);
14039719fb98SPaulo Zanoni 			intel_finish_page_flip_plane(dev, i);
14049719fb98SPaulo Zanoni 		}
14059719fb98SPaulo Zanoni 	}
14069719fb98SPaulo Zanoni 
14079719fb98SPaulo Zanoni 	/* check event from PCH */
14089719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
14099719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
14109719fb98SPaulo Zanoni 
14119719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
14129719fb98SPaulo Zanoni 
14139719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
14149719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
14159719fb98SPaulo Zanoni 	}
14169719fb98SPaulo Zanoni }
14179719fb98SPaulo Zanoni 
1418f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1419b1f14ad0SJesse Barnes {
1420b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1421b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1422f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
14230e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1424b1f14ad0SJesse Barnes 
1425b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1426b1f14ad0SJesse Barnes 
14278664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
14288664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1429907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
14308664281bSPaulo Zanoni 
1431b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1432b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1433b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
143423a78516SPaulo Zanoni 	POSTING_READ(DEIER);
14350e43406bSChris Wilson 
143644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
143744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
143844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
143944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
144044498aeaSPaulo Zanoni 	 * due to its back queue). */
1441ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
144244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
144344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
144444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1445ab5c608bSBen Widawsky 	}
144644498aeaSPaulo Zanoni 
14470e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
14480e43406bSChris Wilson 	if (gt_iir) {
1449d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
14500e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1451d8fc8a47SPaulo Zanoni 		else
1452d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
14530e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
14540e43406bSChris Wilson 		ret = IRQ_HANDLED;
14550e43406bSChris Wilson 	}
1456b1f14ad0SJesse Barnes 
1457b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
14580e43406bSChris Wilson 	if (de_iir) {
1459f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
14609719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1461f1af8fc1SPaulo Zanoni 		else
1462f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
14630e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
14640e43406bSChris Wilson 		ret = IRQ_HANDLED;
14650e43406bSChris Wilson 	}
14660e43406bSChris Wilson 
1467f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1468f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
14690e43406bSChris Wilson 		if (pm_iir) {
1470d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1471b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
14720e43406bSChris Wilson 			ret = IRQ_HANDLED;
14730e43406bSChris Wilson 		}
1474f1af8fc1SPaulo Zanoni 	}
1475b1f14ad0SJesse Barnes 
1476b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1477b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1478ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
147944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
148044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1481ab5c608bSBen Widawsky 	}
1482b1f14ad0SJesse Barnes 
1483b1f14ad0SJesse Barnes 	return ret;
1484b1f14ad0SJesse Barnes }
1485b1f14ad0SJesse Barnes 
148617e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
148717e1df07SDaniel Vetter 			       bool reset_completed)
148817e1df07SDaniel Vetter {
148917e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
149017e1df07SDaniel Vetter 	int i;
149117e1df07SDaniel Vetter 
149217e1df07SDaniel Vetter 	/*
149317e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
149417e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
149517e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
149617e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
149717e1df07SDaniel Vetter 	 */
149817e1df07SDaniel Vetter 
149917e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
150017e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
150117e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
150217e1df07SDaniel Vetter 
150317e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
150417e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
150517e1df07SDaniel Vetter 
150617e1df07SDaniel Vetter 	/*
150717e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
150817e1df07SDaniel Vetter 	 * reset state is cleared.
150917e1df07SDaniel Vetter 	 */
151017e1df07SDaniel Vetter 	if (reset_completed)
151117e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
151217e1df07SDaniel Vetter }
151317e1df07SDaniel Vetter 
15148a905236SJesse Barnes /**
15158a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
15168a905236SJesse Barnes  * @work: work struct
15178a905236SJesse Barnes  *
15188a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
15198a905236SJesse Barnes  * was detected.
15208a905236SJesse Barnes  */
15218a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
15228a905236SJesse Barnes {
15231f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
15241f83fee0SDaniel Vetter 						    work);
15251f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
15261f83fee0SDaniel Vetter 						    gpu_error);
15278a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1528cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1529cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1530cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
153117e1df07SDaniel Vetter 	int ret;
15328a905236SJesse Barnes 
1533f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
15348a905236SJesse Barnes 
15357db0ba24SDaniel Vetter 	/*
15367db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
15377db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
15387db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
15397db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
15407db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
15417db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
15427db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
15437db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
15447db0ba24SDaniel Vetter 	 */
15457db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
154644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
15477db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
15487db0ba24SDaniel Vetter 				   reset_event);
15491f83fee0SDaniel Vetter 
155017e1df07SDaniel Vetter 		/*
155117e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
155217e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
155317e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
155417e1df07SDaniel Vetter 		 * deadlocks with the reset work.
155517e1df07SDaniel Vetter 		 */
1556f69061beSDaniel Vetter 		ret = i915_reset(dev);
1557f69061beSDaniel Vetter 
155817e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
155917e1df07SDaniel Vetter 
1560f69061beSDaniel Vetter 		if (ret == 0) {
1561f69061beSDaniel Vetter 			/*
1562f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1563f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1564f69061beSDaniel Vetter 			 * complete.
1565f69061beSDaniel Vetter 			 *
1566f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1567f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1568f69061beSDaniel Vetter 			 * updates before
1569f69061beSDaniel Vetter 			 * the counter increment.
1570f69061beSDaniel Vetter 			 */
1571f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1572f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1573f69061beSDaniel Vetter 
1574f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1575f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
15761f83fee0SDaniel Vetter 		} else {
15771f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1578f316a42cSBen Gamari 		}
15791f83fee0SDaniel Vetter 
158017e1df07SDaniel Vetter 		/*
158117e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
158217e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
158317e1df07SDaniel Vetter 		 */
158417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
1585f316a42cSBen Gamari 	}
15868a905236SJesse Barnes }
15878a905236SJesse Barnes 
158835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1589c0e09200SDave Airlie {
15908a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1591bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
159263eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1593050ee91fSBen Widawsky 	int pipe, i;
159463eeaf38SJesse Barnes 
159535aed2e6SChris Wilson 	if (!eir)
159635aed2e6SChris Wilson 		return;
159763eeaf38SJesse Barnes 
1598a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
15998a905236SJesse Barnes 
1600bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1601bd9854f9SBen Widawsky 
16028a905236SJesse Barnes 	if (IS_G4X(dev)) {
16038a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
16048a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
16058a905236SJesse Barnes 
1606a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1607a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1608050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1609050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1610a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1611a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
16128a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16133143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
16148a905236SJesse Barnes 		}
16158a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
16168a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1617a70491ccSJoe Perches 			pr_err("page table error\n");
1618a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
16198a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16203143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
16218a905236SJesse Barnes 		}
16228a905236SJesse Barnes 	}
16238a905236SJesse Barnes 
1624a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
162563eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
162663eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1627a70491ccSJoe Perches 			pr_err("page table error\n");
1628a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
162963eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16303143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
163163eeaf38SJesse Barnes 		}
16328a905236SJesse Barnes 	}
16338a905236SJesse Barnes 
163463eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1635a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
16369db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1637a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
16389db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
163963eeaf38SJesse Barnes 		/* pipestat has already been acked */
164063eeaf38SJesse Barnes 	}
164163eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1642a70491ccSJoe Perches 		pr_err("instruction error\n");
1643a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1644050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1645050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1646a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
164763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
164863eeaf38SJesse Barnes 
1649a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1650a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1651a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
165263eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
16533143a2bfSChris Wilson 			POSTING_READ(IPEIR);
165463eeaf38SJesse Barnes 		} else {
165563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
165663eeaf38SJesse Barnes 
1657a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1658a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1659a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1660a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
166163eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16623143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
166363eeaf38SJesse Barnes 		}
166463eeaf38SJesse Barnes 	}
166563eeaf38SJesse Barnes 
166663eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
16673143a2bfSChris Wilson 	POSTING_READ(EIR);
166863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
166963eeaf38SJesse Barnes 	if (eir) {
167063eeaf38SJesse Barnes 		/*
167163eeaf38SJesse Barnes 		 * some errors might have become stuck,
167263eeaf38SJesse Barnes 		 * mask them.
167363eeaf38SJesse Barnes 		 */
167463eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
167563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
167663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
167763eeaf38SJesse Barnes 	}
167835aed2e6SChris Wilson }
167935aed2e6SChris Wilson 
168035aed2e6SChris Wilson /**
168135aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
168235aed2e6SChris Wilson  * @dev: drm device
168335aed2e6SChris Wilson  *
168435aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
168535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
168635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
168735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
168835aed2e6SChris Wilson  * of a ring dump etc.).
168935aed2e6SChris Wilson  */
1690527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
169135aed2e6SChris Wilson {
169235aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
169335aed2e6SChris Wilson 
169435aed2e6SChris Wilson 	i915_capture_error_state(dev);
169535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
16968a905236SJesse Barnes 
1697ba1234d1SBen Gamari 	if (wedged) {
1698f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1699f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
1700ba1234d1SBen Gamari 
170111ed50ecSBen Gamari 		/*
170217e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
170317e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
170417e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
170517e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
170617e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
170717e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
170817e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
170917e1df07SDaniel Vetter 		 *
171017e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
171117e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
171217e1df07SDaniel Vetter 		 * counter atomic_t.
171311ed50ecSBen Gamari 		 */
171417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
171511ed50ecSBen Gamari 	}
171611ed50ecSBen Gamari 
1717122f46baSDaniel Vetter 	/*
1718122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
1719122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
1720122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1721122f46baSDaniel Vetter 	 * code will deadlock.
1722122f46baSDaniel Vetter 	 */
1723122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
17248a905236SJesse Barnes }
17258a905236SJesse Barnes 
172621ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
17274e5359cdSSimon Farnsworth {
17284e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
17294e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
17304e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
173105394f39SChris Wilson 	struct drm_i915_gem_object *obj;
17324e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
17334e5359cdSSimon Farnsworth 	unsigned long flags;
17344e5359cdSSimon Farnsworth 	bool stall_detected;
17354e5359cdSSimon Farnsworth 
17364e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
17374e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
17384e5359cdSSimon Farnsworth 		return;
17394e5359cdSSimon Farnsworth 
17404e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
17414e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
17424e5359cdSSimon Farnsworth 
1743e7d841caSChris Wilson 	if (work == NULL ||
1744e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1745e7d841caSChris Wilson 	    !work->enable_stall_check) {
17464e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
17474e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
17484e5359cdSSimon Farnsworth 		return;
17494e5359cdSSimon Farnsworth 	}
17504e5359cdSSimon Farnsworth 
17514e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
175205394f39SChris Wilson 	obj = work->pending_flip_obj;
1753a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
17549db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1755446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1756f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
17574e5359cdSSimon Farnsworth 	} else {
17589db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
1759f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
176001f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
17614e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
17624e5359cdSSimon Farnsworth 	}
17634e5359cdSSimon Farnsworth 
17644e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
17654e5359cdSSimon Farnsworth 
17664e5359cdSSimon Farnsworth 	if (stall_detected) {
17674e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
17684e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
17694e5359cdSSimon Farnsworth 	}
17704e5359cdSSimon Farnsworth }
17714e5359cdSSimon Farnsworth 
177242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
177342f52ef8SKeith Packard  * we use as a pipe index
177442f52ef8SKeith Packard  */
1775f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
17760a3e67a4SJesse Barnes {
17770a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1778e9d21d7fSKeith Packard 	unsigned long irqflags;
177971e0ffa5SJesse Barnes 
17805eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
178171e0ffa5SJesse Barnes 		return -EINVAL;
17820a3e67a4SJesse Barnes 
17831ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1784f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
17857c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
17867c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
17870a3e67a4SJesse Barnes 	else
17887c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
17897c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
17908692d00eSChris Wilson 
17918692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
17928692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
17936b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
17941ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17958692d00eSChris Wilson 
17960a3e67a4SJesse Barnes 	return 0;
17970a3e67a4SJesse Barnes }
17980a3e67a4SJesse Barnes 
1799f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1800f796cf8fSJesse Barnes {
1801f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1802f796cf8fSJesse Barnes 	unsigned long irqflags;
1803b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1804b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
1805f796cf8fSJesse Barnes 
1806f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1807f796cf8fSJesse Barnes 		return -EINVAL;
1808f796cf8fSJesse Barnes 
1809f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1810b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
1811b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1812b1f14ad0SJesse Barnes 
1813b1f14ad0SJesse Barnes 	return 0;
1814b1f14ad0SJesse Barnes }
1815b1f14ad0SJesse Barnes 
18167e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
18177e231dbeSJesse Barnes {
18187e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18197e231dbeSJesse Barnes 	unsigned long irqflags;
182031acc7f5SJesse Barnes 	u32 imr;
18217e231dbeSJesse Barnes 
18227e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
18237e231dbeSJesse Barnes 		return -EINVAL;
18247e231dbeSJesse Barnes 
18257e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18267e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
182731acc7f5SJesse Barnes 	if (pipe == 0)
18287e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
182931acc7f5SJesse Barnes 	else
18307e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
18317e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
183231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
183331acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
18347e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18357e231dbeSJesse Barnes 
18367e231dbeSJesse Barnes 	return 0;
18377e231dbeSJesse Barnes }
18387e231dbeSJesse Barnes 
183942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
184042f52ef8SKeith Packard  * we use as a pipe index
184142f52ef8SKeith Packard  */
1842f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
18430a3e67a4SJesse Barnes {
18440a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1845e9d21d7fSKeith Packard 	unsigned long irqflags;
18460a3e67a4SJesse Barnes 
18471ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18488692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
18496b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
18508692d00eSChris Wilson 
18517c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
18527c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
18537c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
18541ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18550a3e67a4SJesse Barnes }
18560a3e67a4SJesse Barnes 
1857f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1858f796cf8fSJesse Barnes {
1859f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1860f796cf8fSJesse Barnes 	unsigned long irqflags;
1861b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1862b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
1863f796cf8fSJesse Barnes 
1864f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1865b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
1866b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1867b1f14ad0SJesse Barnes }
1868b1f14ad0SJesse Barnes 
18697e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
18707e231dbeSJesse Barnes {
18717e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18727e231dbeSJesse Barnes 	unsigned long irqflags;
187331acc7f5SJesse Barnes 	u32 imr;
18747e231dbeSJesse Barnes 
18757e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
187631acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
187731acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
18787e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
187931acc7f5SJesse Barnes 	if (pipe == 0)
18807e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
188131acc7f5SJesse Barnes 	else
18827e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
18837e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
18847e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18857e231dbeSJesse Barnes }
18867e231dbeSJesse Barnes 
1887893eead0SChris Wilson static u32
1888893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1889852835f3SZou Nan hai {
1890893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1891893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1892893eead0SChris Wilson }
1893893eead0SChris Wilson 
18949107e9d2SChris Wilson static bool
18959107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
1896893eead0SChris Wilson {
18979107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
18989107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
1899f65d9421SBen Gamari }
1900f65d9421SBen Gamari 
19016274f212SChris Wilson static struct intel_ring_buffer *
19026274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
1903a24a11e6SChris Wilson {
1904a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
19056274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
1906a24a11e6SChris Wilson 
1907a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1908a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
1909a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
19106274f212SChris Wilson 		return NULL;
1911a24a11e6SChris Wilson 
1912a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
1913a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
1914a24a11e6SChris Wilson 	 */
19156274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1916a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
1917a24a11e6SChris Wilson 	do {
1918a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
1919a24a11e6SChris Wilson 		if (cmd == ipehr)
1920a24a11e6SChris Wilson 			break;
1921a24a11e6SChris Wilson 
1922a24a11e6SChris Wilson 		acthd -= 4;
1923a24a11e6SChris Wilson 		if (acthd < acthd_min)
19246274f212SChris Wilson 			return NULL;
1925a24a11e6SChris Wilson 	} while (1);
1926a24a11e6SChris Wilson 
19276274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
19286274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1929a24a11e6SChris Wilson }
1930a24a11e6SChris Wilson 
19316274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
19326274f212SChris Wilson {
19336274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
19346274f212SChris Wilson 	struct intel_ring_buffer *signaller;
19356274f212SChris Wilson 	u32 seqno, ctl;
19366274f212SChris Wilson 
19376274f212SChris Wilson 	ring->hangcheck.deadlock = true;
19386274f212SChris Wilson 
19396274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
19406274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
19416274f212SChris Wilson 		return -1;
19426274f212SChris Wilson 
19436274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
19446274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
19456274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
19466274f212SChris Wilson 		return -1;
19476274f212SChris Wilson 
19486274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
19496274f212SChris Wilson }
19506274f212SChris Wilson 
19516274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
19526274f212SChris Wilson {
19536274f212SChris Wilson 	struct intel_ring_buffer *ring;
19546274f212SChris Wilson 	int i;
19556274f212SChris Wilson 
19566274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
19576274f212SChris Wilson 		ring->hangcheck.deadlock = false;
19586274f212SChris Wilson }
19596274f212SChris Wilson 
1960ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
1961ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
19621ec14ad3SChris Wilson {
19631ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
19641ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
19659107e9d2SChris Wilson 	u32 tmp;
19669107e9d2SChris Wilson 
19676274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
1968f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
19696274f212SChris Wilson 
19709107e9d2SChris Wilson 	if (IS_GEN2(dev))
1971f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
19729107e9d2SChris Wilson 
19739107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
19749107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
19759107e9d2SChris Wilson 	 * and break the hang. This should work on
19769107e9d2SChris Wilson 	 * all but the second generation chipsets.
19779107e9d2SChris Wilson 	 */
19789107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
19791ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
19801ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
19811ec14ad3SChris Wilson 			  ring->name);
19821ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
1983f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
19841ec14ad3SChris Wilson 	}
1985a24a11e6SChris Wilson 
19866274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
19876274f212SChris Wilson 		switch (semaphore_passed(ring)) {
19886274f212SChris Wilson 		default:
1989f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
19906274f212SChris Wilson 		case 1:
1991a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
1992a24a11e6SChris Wilson 				  ring->name);
1993a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
1994f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
19956274f212SChris Wilson 		case 0:
1996f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
19976274f212SChris Wilson 		}
19989107e9d2SChris Wilson 	}
19999107e9d2SChris Wilson 
2000f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2001a24a11e6SChris Wilson }
2002d1e61e7fSChris Wilson 
2003f65d9421SBen Gamari /**
2004f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
200505407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
200605407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
200705407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
200805407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
200905407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2010f65d9421SBen Gamari  */
2011a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2012f65d9421SBen Gamari {
2013f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2014f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2015b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2016b4519513SChris Wilson 	int i;
201705407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
20189107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
20199107e9d2SChris Wilson #define BUSY 1
20209107e9d2SChris Wilson #define KICK 5
20219107e9d2SChris Wilson #define HUNG 20
20229107e9d2SChris Wilson #define FIRE 30
2023893eead0SChris Wilson 
20243e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
20253e0dc6b0SBen Widawsky 		return;
20263e0dc6b0SBen Widawsky 
2027b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
202805407ff8SMika Kuoppala 		u32 seqno, acthd;
20299107e9d2SChris Wilson 		bool busy = true;
2030b4519513SChris Wilson 
20316274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
20326274f212SChris Wilson 
203305407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
203405407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
203505407ff8SMika Kuoppala 
203605407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
20379107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2038da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2039da661464SMika Kuoppala 
20409107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
20419107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2042*094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
20439107e9d2SChris Wilson 						DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
20449107e9d2SChris Wilson 							  ring->name);
20459107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2046*094f9a54SChris Wilson 					}
2047*094f9a54SChris Wilson 					/* Safeguard against driver failure */
2048*094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
20499107e9d2SChris Wilson 				} else
20509107e9d2SChris Wilson 					busy = false;
205105407ff8SMika Kuoppala 			} else {
20526274f212SChris Wilson 				/* We always increment the hangcheck score
20536274f212SChris Wilson 				 * if the ring is busy and still processing
20546274f212SChris Wilson 				 * the same request, so that no single request
20556274f212SChris Wilson 				 * can run indefinitely (such as a chain of
20566274f212SChris Wilson 				 * batches). The only time we do not increment
20576274f212SChris Wilson 				 * the hangcheck score on this ring, if this
20586274f212SChris Wilson 				 * ring is in a legitimate wait for another
20596274f212SChris Wilson 				 * ring. In that case the waiting ring is a
20606274f212SChris Wilson 				 * victim and we want to be sure we catch the
20616274f212SChris Wilson 				 * right culprit. Then every time we do kick
20626274f212SChris Wilson 				 * the ring, add a small increment to the
20636274f212SChris Wilson 				 * score so that we can catch a batch that is
20646274f212SChris Wilson 				 * being repeatedly kicked and so responsible
20656274f212SChris Wilson 				 * for stalling the machine.
20669107e9d2SChris Wilson 				 */
2067ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2068ad8beaeaSMika Kuoppala 								    acthd);
2069ad8beaeaSMika Kuoppala 
2070ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2071da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2072f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
20736274f212SChris Wilson 					break;
2074f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2075ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
20766274f212SChris Wilson 					break;
2077f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2078ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
20796274f212SChris Wilson 					break;
2080f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2081ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
20826274f212SChris Wilson 					stuck[i] = true;
20836274f212SChris Wilson 					break;
20846274f212SChris Wilson 				}
208505407ff8SMika Kuoppala 			}
20869107e9d2SChris Wilson 		} else {
2087da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2088da661464SMika Kuoppala 
20899107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
20909107e9d2SChris Wilson 			 * attempts across multiple batches.
20919107e9d2SChris Wilson 			 */
20929107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
20939107e9d2SChris Wilson 				ring->hangcheck.score--;
2094cbb465e7SChris Wilson 		}
2095f65d9421SBen Gamari 
209605407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
209705407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
20989107e9d2SChris Wilson 		busy_count += busy;
209905407ff8SMika Kuoppala 	}
210005407ff8SMika Kuoppala 
210105407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
21029107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
2103b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
210405407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2105a43adf07SChris Wilson 				 ring->name);
2106a43adf07SChris Wilson 			rings_hung++;
210705407ff8SMika Kuoppala 		}
210805407ff8SMika Kuoppala 	}
210905407ff8SMika Kuoppala 
211005407ff8SMika Kuoppala 	if (rings_hung)
211105407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
211205407ff8SMika Kuoppala 
211305407ff8SMika Kuoppala 	if (busy_count)
211405407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
211505407ff8SMika Kuoppala 		 * being added */
211610cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
211710cd45b6SMika Kuoppala }
211810cd45b6SMika Kuoppala 
211910cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
212010cd45b6SMika Kuoppala {
212110cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
212210cd45b6SMika Kuoppala 	if (!i915_enable_hangcheck)
212310cd45b6SMika Kuoppala 		return;
212410cd45b6SMika Kuoppala 
212599584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
212610cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2127f65d9421SBen Gamari }
2128f65d9421SBen Gamari 
212991738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
213091738a95SPaulo Zanoni {
213191738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
213291738a95SPaulo Zanoni 
213391738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
213491738a95SPaulo Zanoni 		return;
213591738a95SPaulo Zanoni 
213691738a95SPaulo Zanoni 	/* south display irq */
213791738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
213891738a95SPaulo Zanoni 	/*
213991738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
214091738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
214191738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
214291738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
214391738a95SPaulo Zanoni 	 */
214491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
214591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
214691738a95SPaulo Zanoni }
214791738a95SPaulo Zanoni 
2148d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2149d18ea1b5SDaniel Vetter {
2150d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2151d18ea1b5SDaniel Vetter 
2152d18ea1b5SDaniel Vetter 	/* and GT */
2153d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2154d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2155d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2156d18ea1b5SDaniel Vetter 
2157d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2158d18ea1b5SDaniel Vetter 		/* and PM */
2159d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2160d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2161d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2162d18ea1b5SDaniel Vetter 	}
2163d18ea1b5SDaniel Vetter }
2164d18ea1b5SDaniel Vetter 
2165c0e09200SDave Airlie /* drm_dma.h hooks
2166c0e09200SDave Airlie */
2167f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2168036a4a7dSZhenyu Wang {
2169036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2170036a4a7dSZhenyu Wang 
21714697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
21724697995bSJesse Barnes 
2173036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2174bdfcdb63SDaniel Vetter 
2175036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2176036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
21773143a2bfSChris Wilson 	POSTING_READ(DEIER);
2178036a4a7dSZhenyu Wang 
2179d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2180c650156aSZhenyu Wang 
218191738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
21827d99163dSBen Widawsky }
21837d99163dSBen Widawsky 
21847e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
21857e231dbeSJesse Barnes {
21867e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21877e231dbeSJesse Barnes 	int pipe;
21887e231dbeSJesse Barnes 
21897e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
21907e231dbeSJesse Barnes 
21917e231dbeSJesse Barnes 	/* VLV magic */
21927e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
21937e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
21947e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
21957e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
21967e231dbeSJesse Barnes 
21977e231dbeSJesse Barnes 	/* and GT */
21987e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
21997e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2200d18ea1b5SDaniel Vetter 
2201d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
22027e231dbeSJesse Barnes 
22037e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
22047e231dbeSJesse Barnes 
22057e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
22067e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
22077e231dbeSJesse Barnes 	for_each_pipe(pipe)
22087e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
22097e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22107e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
22117e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
22127e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
22137e231dbeSJesse Barnes }
22147e231dbeSJesse Barnes 
221582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
221682a28bcfSDaniel Vetter {
221782a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
221882a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
221982a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2220fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
222182a28bcfSDaniel Vetter 
222282a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2223fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
222482a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2225cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2226fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
222782a28bcfSDaniel Vetter 	} else {
2228fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
222982a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2230cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2231fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
223282a28bcfSDaniel Vetter 	}
223382a28bcfSDaniel Vetter 
2234fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
223582a28bcfSDaniel Vetter 
22367fe0b973SKeith Packard 	/*
22377fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
22387fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
22397fe0b973SKeith Packard 	 *
22407fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
22417fe0b973SKeith Packard 	 */
22427fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
22437fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
22447fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
22457fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
22467fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
22477fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
22487fe0b973SKeith Packard }
22497fe0b973SKeith Packard 
2250d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2251d46da437SPaulo Zanoni {
2252d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
225382a28bcfSDaniel Vetter 	u32 mask;
2254d46da437SPaulo Zanoni 
2255692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2256692a04cfSDaniel Vetter 		return;
2257692a04cfSDaniel Vetter 
22588664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
22598664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2260de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
22618664281bSPaulo Zanoni 	} else {
22628664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
22638664281bSPaulo Zanoni 
22648664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
22658664281bSPaulo Zanoni 	}
2266ab5c608bSBen Widawsky 
2267d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2268d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2269d46da437SPaulo Zanoni }
2270d46da437SPaulo Zanoni 
22710a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
22720a9a8c91SDaniel Vetter {
22730a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
22740a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
22750a9a8c91SDaniel Vetter 
22760a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
22770a9a8c91SDaniel Vetter 
22780a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2279040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
22800a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
228135a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
228235a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
22830a9a8c91SDaniel Vetter 	}
22840a9a8c91SDaniel Vetter 
22850a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
22860a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
22870a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
22880a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
22890a9a8c91SDaniel Vetter 	} else {
22900a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
22910a9a8c91SDaniel Vetter 	}
22920a9a8c91SDaniel Vetter 
22930a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
22940a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
22950a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
22960a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
22970a9a8c91SDaniel Vetter 
22980a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
22990a9a8c91SDaniel Vetter 		pm_irqs |= GEN6_PM_RPS_EVENTS;
23000a9a8c91SDaniel Vetter 
23010a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
23020a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
23030a9a8c91SDaniel Vetter 
2304605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
23050a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2306605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
23070a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
23080a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
23090a9a8c91SDaniel Vetter 	}
23100a9a8c91SDaniel Vetter }
23110a9a8c91SDaniel Vetter 
2312f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2313036a4a7dSZhenyu Wang {
23144bc9d430SDaniel Vetter 	unsigned long irqflags;
2315036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23168e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
23178e76f8dcSPaulo Zanoni 
23188e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
23198e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
23208e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
23218e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
23228e76f8dcSPaulo Zanoni 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
23238e76f8dcSPaulo Zanoni 				DE_ERR_INT_IVB);
23248e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
23258e76f8dcSPaulo Zanoni 			      DE_PIPEA_VBLANK_IVB);
23268e76f8dcSPaulo Zanoni 
23278e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
23288e76f8dcSPaulo Zanoni 	} else {
23298e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2330ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
23318664281bSPaulo Zanoni 				DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
23328e76f8dcSPaulo Zanoni 				DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
23338e76f8dcSPaulo Zanoni 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
23348e76f8dcSPaulo Zanoni 	}
2335036a4a7dSZhenyu Wang 
23361ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2337036a4a7dSZhenyu Wang 
2338036a4a7dSZhenyu Wang 	/* should always can generate irq */
2339036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
23401ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
23418e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
23423143a2bfSChris Wilson 	POSTING_READ(DEIER);
2343036a4a7dSZhenyu Wang 
23440a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
2345036a4a7dSZhenyu Wang 
2346d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
23477fe0b973SKeith Packard 
2348f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
23496005ce42SDaniel Vetter 		/* Enable PCU event interrupts
23506005ce42SDaniel Vetter 		 *
23516005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
23524bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
23534bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
23544bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2355f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
23564bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2357f97108d1SJesse Barnes 	}
2358f97108d1SJesse Barnes 
2359036a4a7dSZhenyu Wang 	return 0;
2360036a4a7dSZhenyu Wang }
2361036a4a7dSZhenyu Wang 
23627e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
23637e231dbeSJesse Barnes {
23647e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23657e231dbeSJesse Barnes 	u32 enable_mask;
236631acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2367b79480baSDaniel Vetter 	unsigned long irqflags;
23687e231dbeSJesse Barnes 
23697e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
237031acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
237131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
237231acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
23737e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23747e231dbeSJesse Barnes 
237531acc7f5SJesse Barnes 	/*
237631acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
237731acc7f5SJesse Barnes 	 * toggle them based on usage.
237831acc7f5SJesse Barnes 	 */
237931acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
238031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
238131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23827e231dbeSJesse Barnes 
238320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
238420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
238520afbda2SDaniel Vetter 
23867e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
23877e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
23887e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23897e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
23907e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
23917e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
23927e231dbeSJesse Barnes 
2393b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2394b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2395b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
239631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2397515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
239831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2399b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
240031acc7f5SJesse Barnes 
24017e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24027e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24037e231dbeSJesse Barnes 
24040a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
24057e231dbeSJesse Barnes 
24067e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
24077e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
24087e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
24097e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
24107e231dbeSJesse Barnes #endif
24117e231dbeSJesse Barnes 
24127e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
241320afbda2SDaniel Vetter 
241420afbda2SDaniel Vetter 	return 0;
241520afbda2SDaniel Vetter }
241620afbda2SDaniel Vetter 
24177e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
24187e231dbeSJesse Barnes {
24197e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24207e231dbeSJesse Barnes 	int pipe;
24217e231dbeSJesse Barnes 
24227e231dbeSJesse Barnes 	if (!dev_priv)
24237e231dbeSJesse Barnes 		return;
24247e231dbeSJesse Barnes 
2425ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2426ac4c16c5SEgbert Eich 
24277e231dbeSJesse Barnes 	for_each_pipe(pipe)
24287e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
24297e231dbeSJesse Barnes 
24307e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
24317e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
24327e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
24337e231dbeSJesse Barnes 	for_each_pipe(pipe)
24347e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
24357e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24367e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
24377e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
24387e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
24397e231dbeSJesse Barnes }
24407e231dbeSJesse Barnes 
2441f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2442036a4a7dSZhenyu Wang {
2443036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24444697995bSJesse Barnes 
24454697995bSJesse Barnes 	if (!dev_priv)
24464697995bSJesse Barnes 		return;
24474697995bSJesse Barnes 
2448ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2449ac4c16c5SEgbert Eich 
2450036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2451036a4a7dSZhenyu Wang 
2452036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2453036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2454036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
24558664281bSPaulo Zanoni 	if (IS_GEN7(dev))
24568664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2457036a4a7dSZhenyu Wang 
2458036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2459036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2460036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2461192aac1fSKeith Packard 
2462ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2463ab5c608bSBen Widawsky 		return;
2464ab5c608bSBen Widawsky 
2465192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2466192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2467192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
24688664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
24698664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2470036a4a7dSZhenyu Wang }
2471036a4a7dSZhenyu Wang 
2472c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2473c2798b19SChris Wilson {
2474c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2475c2798b19SChris Wilson 	int pipe;
2476c2798b19SChris Wilson 
2477c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2478c2798b19SChris Wilson 
2479c2798b19SChris Wilson 	for_each_pipe(pipe)
2480c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2481c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2482c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2483c2798b19SChris Wilson 	POSTING_READ16(IER);
2484c2798b19SChris Wilson }
2485c2798b19SChris Wilson 
2486c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2487c2798b19SChris Wilson {
2488c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2489c2798b19SChris Wilson 
2490c2798b19SChris Wilson 	I915_WRITE16(EMR,
2491c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2492c2798b19SChris Wilson 
2493c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2494c2798b19SChris Wilson 	dev_priv->irq_mask =
2495c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2496c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2497c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2498c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2499c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2500c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2501c2798b19SChris Wilson 
2502c2798b19SChris Wilson 	I915_WRITE16(IER,
2503c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2504c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2505c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2506c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2507c2798b19SChris Wilson 	POSTING_READ16(IER);
2508c2798b19SChris Wilson 
2509c2798b19SChris Wilson 	return 0;
2510c2798b19SChris Wilson }
2511c2798b19SChris Wilson 
251290a72f87SVille Syrjälä /*
251390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
251490a72f87SVille Syrjälä  */
251590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
251690a72f87SVille Syrjälä 			       int pipe, u16 iir)
251790a72f87SVille Syrjälä {
251890a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
251990a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
252090a72f87SVille Syrjälä 
252190a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
252290a72f87SVille Syrjälä 		return false;
252390a72f87SVille Syrjälä 
252490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
252590a72f87SVille Syrjälä 		return false;
252690a72f87SVille Syrjälä 
252790a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
252890a72f87SVille Syrjälä 
252990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
253090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
253190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
253290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
253390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
253490a72f87SVille Syrjälä 	 */
253590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
253690a72f87SVille Syrjälä 		return false;
253790a72f87SVille Syrjälä 
253890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
253990a72f87SVille Syrjälä 
254090a72f87SVille Syrjälä 	return true;
254190a72f87SVille Syrjälä }
254290a72f87SVille Syrjälä 
2543ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2544c2798b19SChris Wilson {
2545c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2546c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2547c2798b19SChris Wilson 	u16 iir, new_iir;
2548c2798b19SChris Wilson 	u32 pipe_stats[2];
2549c2798b19SChris Wilson 	unsigned long irqflags;
2550c2798b19SChris Wilson 	int pipe;
2551c2798b19SChris Wilson 	u16 flip_mask =
2552c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2553c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2554c2798b19SChris Wilson 
2555c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2556c2798b19SChris Wilson 
2557c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2558c2798b19SChris Wilson 	if (iir == 0)
2559c2798b19SChris Wilson 		return IRQ_NONE;
2560c2798b19SChris Wilson 
2561c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2562c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2563c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2564c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2565c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2566c2798b19SChris Wilson 		 */
2567c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2568c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2569c2798b19SChris Wilson 			i915_handle_error(dev, false);
2570c2798b19SChris Wilson 
2571c2798b19SChris Wilson 		for_each_pipe(pipe) {
2572c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2573c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2574c2798b19SChris Wilson 
2575c2798b19SChris Wilson 			/*
2576c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2577c2798b19SChris Wilson 			 */
2578c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2579c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2580c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2581c2798b19SChris Wilson 							 pipe_name(pipe));
2582c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2583c2798b19SChris Wilson 			}
2584c2798b19SChris Wilson 		}
2585c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2586c2798b19SChris Wilson 
2587c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2588c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2589c2798b19SChris Wilson 
2590d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2591c2798b19SChris Wilson 
2592c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2593c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2594c2798b19SChris Wilson 
2595c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
259690a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
259790a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2598c2798b19SChris Wilson 
2599c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
260090a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
260190a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2602c2798b19SChris Wilson 
2603c2798b19SChris Wilson 		iir = new_iir;
2604c2798b19SChris Wilson 	}
2605c2798b19SChris Wilson 
2606c2798b19SChris Wilson 	return IRQ_HANDLED;
2607c2798b19SChris Wilson }
2608c2798b19SChris Wilson 
2609c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2610c2798b19SChris Wilson {
2611c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2612c2798b19SChris Wilson 	int pipe;
2613c2798b19SChris Wilson 
2614c2798b19SChris Wilson 	for_each_pipe(pipe) {
2615c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2616c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2617c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2618c2798b19SChris Wilson 	}
2619c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2620c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2621c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2622c2798b19SChris Wilson }
2623c2798b19SChris Wilson 
2624a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2625a266c7d5SChris Wilson {
2626a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2627a266c7d5SChris Wilson 	int pipe;
2628a266c7d5SChris Wilson 
2629a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2630a266c7d5SChris Wilson 
2631a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2632a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2633a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2634a266c7d5SChris Wilson 	}
2635a266c7d5SChris Wilson 
263600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2637a266c7d5SChris Wilson 	for_each_pipe(pipe)
2638a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2639a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2640a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2641a266c7d5SChris Wilson 	POSTING_READ(IER);
2642a266c7d5SChris Wilson }
2643a266c7d5SChris Wilson 
2644a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2645a266c7d5SChris Wilson {
2646a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
264738bde180SChris Wilson 	u32 enable_mask;
2648a266c7d5SChris Wilson 
264938bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
265038bde180SChris Wilson 
265138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
265238bde180SChris Wilson 	dev_priv->irq_mask =
265338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
265438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
265538bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
265638bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
265738bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
265838bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
265938bde180SChris Wilson 
266038bde180SChris Wilson 	enable_mask =
266138bde180SChris Wilson 		I915_ASLE_INTERRUPT |
266238bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
266338bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
266438bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
266538bde180SChris Wilson 		I915_USER_INTERRUPT;
266638bde180SChris Wilson 
2667a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
266820afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
266920afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
267020afbda2SDaniel Vetter 
2671a266c7d5SChris Wilson 		/* Enable in IER... */
2672a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2673a266c7d5SChris Wilson 		/* and unmask in IMR */
2674a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2675a266c7d5SChris Wilson 	}
2676a266c7d5SChris Wilson 
2677a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2678a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2679a266c7d5SChris Wilson 	POSTING_READ(IER);
2680a266c7d5SChris Wilson 
2681f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
268220afbda2SDaniel Vetter 
268320afbda2SDaniel Vetter 	return 0;
268420afbda2SDaniel Vetter }
268520afbda2SDaniel Vetter 
268690a72f87SVille Syrjälä /*
268790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
268890a72f87SVille Syrjälä  */
268990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
269090a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
269190a72f87SVille Syrjälä {
269290a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
269390a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
269490a72f87SVille Syrjälä 
269590a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
269690a72f87SVille Syrjälä 		return false;
269790a72f87SVille Syrjälä 
269890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
269990a72f87SVille Syrjälä 		return false;
270090a72f87SVille Syrjälä 
270190a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
270290a72f87SVille Syrjälä 
270390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
270490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
270590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
270690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
270790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
270890a72f87SVille Syrjälä 	 */
270990a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
271090a72f87SVille Syrjälä 		return false;
271190a72f87SVille Syrjälä 
271290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
271390a72f87SVille Syrjälä 
271490a72f87SVille Syrjälä 	return true;
271590a72f87SVille Syrjälä }
271690a72f87SVille Syrjälä 
2717ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2718a266c7d5SChris Wilson {
2719a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2720a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
27218291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2722a266c7d5SChris Wilson 	unsigned long irqflags;
272338bde180SChris Wilson 	u32 flip_mask =
272438bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
272538bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
272638bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2727a266c7d5SChris Wilson 
2728a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2729a266c7d5SChris Wilson 
2730a266c7d5SChris Wilson 	iir = I915_READ(IIR);
273138bde180SChris Wilson 	do {
273238bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
27338291ee90SChris Wilson 		bool blc_event = false;
2734a266c7d5SChris Wilson 
2735a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2736a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2737a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2738a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2739a266c7d5SChris Wilson 		 */
2740a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2741a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2742a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2743a266c7d5SChris Wilson 
2744a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2745a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2746a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2747a266c7d5SChris Wilson 
274838bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2749a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2750a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2751a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2752a266c7d5SChris Wilson 							 pipe_name(pipe));
2753a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
275438bde180SChris Wilson 				irq_received = true;
2755a266c7d5SChris Wilson 			}
2756a266c7d5SChris Wilson 		}
2757a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2758a266c7d5SChris Wilson 
2759a266c7d5SChris Wilson 		if (!irq_received)
2760a266c7d5SChris Wilson 			break;
2761a266c7d5SChris Wilson 
2762a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2763a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2764a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2765a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2766b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2767a266c7d5SChris Wilson 
2768a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2769a266c7d5SChris Wilson 				  hotplug_status);
277091d131d2SDaniel Vetter 
277110a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
277291d131d2SDaniel Vetter 
2773a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
277438bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2775a266c7d5SChris Wilson 		}
2776a266c7d5SChris Wilson 
277738bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2778a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2779a266c7d5SChris Wilson 
2780a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2781a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2782a266c7d5SChris Wilson 
2783a266c7d5SChris Wilson 		for_each_pipe(pipe) {
278438bde180SChris Wilson 			int plane = pipe;
278538bde180SChris Wilson 			if (IS_MOBILE(dev))
278638bde180SChris Wilson 				plane = !plane;
27875e2032d4SVille Syrjälä 
278890a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
278990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
279090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2791a266c7d5SChris Wilson 
2792a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2793a266c7d5SChris Wilson 				blc_event = true;
2794a266c7d5SChris Wilson 		}
2795a266c7d5SChris Wilson 
2796a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2797a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2798a266c7d5SChris Wilson 
2799a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2800a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2801a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2802a266c7d5SChris Wilson 		 * we would never get another interrupt.
2803a266c7d5SChris Wilson 		 *
2804a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2805a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2806a266c7d5SChris Wilson 		 * another one.
2807a266c7d5SChris Wilson 		 *
2808a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2809a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2810a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2811a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2812a266c7d5SChris Wilson 		 * stray interrupts.
2813a266c7d5SChris Wilson 		 */
281438bde180SChris Wilson 		ret = IRQ_HANDLED;
2815a266c7d5SChris Wilson 		iir = new_iir;
281638bde180SChris Wilson 	} while (iir & ~flip_mask);
2817a266c7d5SChris Wilson 
2818d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
28198291ee90SChris Wilson 
2820a266c7d5SChris Wilson 	return ret;
2821a266c7d5SChris Wilson }
2822a266c7d5SChris Wilson 
2823a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2824a266c7d5SChris Wilson {
2825a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2826a266c7d5SChris Wilson 	int pipe;
2827a266c7d5SChris Wilson 
2828ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2829ac4c16c5SEgbert Eich 
2830a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2831a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2832a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2833a266c7d5SChris Wilson 	}
2834a266c7d5SChris Wilson 
283500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
283655b39755SChris Wilson 	for_each_pipe(pipe) {
283755b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2838a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
283955b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
284055b39755SChris Wilson 	}
2841a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2842a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2843a266c7d5SChris Wilson 
2844a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2845a266c7d5SChris Wilson }
2846a266c7d5SChris Wilson 
2847a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2848a266c7d5SChris Wilson {
2849a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2850a266c7d5SChris Wilson 	int pipe;
2851a266c7d5SChris Wilson 
2852a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2853a266c7d5SChris Wilson 
2854a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2855a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2856a266c7d5SChris Wilson 
2857a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2858a266c7d5SChris Wilson 	for_each_pipe(pipe)
2859a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2860a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2861a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2862a266c7d5SChris Wilson 	POSTING_READ(IER);
2863a266c7d5SChris Wilson }
2864a266c7d5SChris Wilson 
2865a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2866a266c7d5SChris Wilson {
2867a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2868bbba0a97SChris Wilson 	u32 enable_mask;
2869a266c7d5SChris Wilson 	u32 error_mask;
2870b79480baSDaniel Vetter 	unsigned long irqflags;
2871a266c7d5SChris Wilson 
2872a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2873bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2874adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2875bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2876bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2877bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2878bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2879bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2880bbba0a97SChris Wilson 
2881bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
288221ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
288321ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2884bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2885bbba0a97SChris Wilson 
2886bbba0a97SChris Wilson 	if (IS_G4X(dev))
2887bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2888a266c7d5SChris Wilson 
2889b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2890b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2891b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2892515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2893b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2894a266c7d5SChris Wilson 
2895a266c7d5SChris Wilson 	/*
2896a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2897a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2898a266c7d5SChris Wilson 	 */
2899a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2900a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2901a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2902a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2903a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2904a266c7d5SChris Wilson 	} else {
2905a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2906a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2907a266c7d5SChris Wilson 	}
2908a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2909a266c7d5SChris Wilson 
2910a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2911a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2912a266c7d5SChris Wilson 	POSTING_READ(IER);
2913a266c7d5SChris Wilson 
291420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
291520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
291620afbda2SDaniel Vetter 
2917f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
291820afbda2SDaniel Vetter 
291920afbda2SDaniel Vetter 	return 0;
292020afbda2SDaniel Vetter }
292120afbda2SDaniel Vetter 
2922bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
292320afbda2SDaniel Vetter {
292420afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2925e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
2926cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
292720afbda2SDaniel Vetter 	u32 hotplug_en;
292820afbda2SDaniel Vetter 
2929b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2930b5ea2d56SDaniel Vetter 
2931bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
2932bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2933bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2934adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
2935e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
2936cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2937cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2938cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
2939a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2940a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2941a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2942a266c7d5SChris Wilson 		*/
2943a266c7d5SChris Wilson 		if (IS_G4X(dev))
2944a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
294585fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
2946a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2947a266c7d5SChris Wilson 
2948a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2949a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2950a266c7d5SChris Wilson 	}
2951bac56d5bSEgbert Eich }
2952a266c7d5SChris Wilson 
2953ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2954a266c7d5SChris Wilson {
2955a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2956a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2957a266c7d5SChris Wilson 	u32 iir, new_iir;
2958a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2959a266c7d5SChris Wilson 	unsigned long irqflags;
2960a266c7d5SChris Wilson 	int irq_received;
2961a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
296221ad8330SVille Syrjälä 	u32 flip_mask =
296321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
296421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2965a266c7d5SChris Wilson 
2966a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2967a266c7d5SChris Wilson 
2968a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2969a266c7d5SChris Wilson 
2970a266c7d5SChris Wilson 	for (;;) {
29712c8ba29fSChris Wilson 		bool blc_event = false;
29722c8ba29fSChris Wilson 
297321ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
2974a266c7d5SChris Wilson 
2975a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2976a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2977a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2978a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2979a266c7d5SChris Wilson 		 */
2980a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2981a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2982a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2983a266c7d5SChris Wilson 
2984a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2985a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2986a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2987a266c7d5SChris Wilson 
2988a266c7d5SChris Wilson 			/*
2989a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2990a266c7d5SChris Wilson 			 */
2991a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2992a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2993a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2994a266c7d5SChris Wilson 							 pipe_name(pipe));
2995a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2996a266c7d5SChris Wilson 				irq_received = 1;
2997a266c7d5SChris Wilson 			}
2998a266c7d5SChris Wilson 		}
2999a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3000a266c7d5SChris Wilson 
3001a266c7d5SChris Wilson 		if (!irq_received)
3002a266c7d5SChris Wilson 			break;
3003a266c7d5SChris Wilson 
3004a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3005a266c7d5SChris Wilson 
3006a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3007adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3008a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3009b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3010b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
30114f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3012a266c7d5SChris Wilson 
3013a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3014a266c7d5SChris Wilson 				  hotplug_status);
301591d131d2SDaniel Vetter 
301610a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
301710a504deSDaniel Vetter 					      IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
301891d131d2SDaniel Vetter 
3019a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3020a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3021a266c7d5SChris Wilson 		}
3022a266c7d5SChris Wilson 
302321ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3024a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3025a266c7d5SChris Wilson 
3026a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3027a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3028a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3029a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3030a266c7d5SChris Wilson 
3031a266c7d5SChris Wilson 		for_each_pipe(pipe) {
30322c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
303390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
303490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3035a266c7d5SChris Wilson 
3036a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3037a266c7d5SChris Wilson 				blc_event = true;
3038a266c7d5SChris Wilson 		}
3039a266c7d5SChris Wilson 
3040a266c7d5SChris Wilson 
3041a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3042a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3043a266c7d5SChris Wilson 
3044515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3045515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3046515ac2bbSDaniel Vetter 
3047a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3048a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3049a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3050a266c7d5SChris Wilson 		 * we would never get another interrupt.
3051a266c7d5SChris Wilson 		 *
3052a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3053a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3054a266c7d5SChris Wilson 		 * another one.
3055a266c7d5SChris Wilson 		 *
3056a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3057a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3058a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3059a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3060a266c7d5SChris Wilson 		 * stray interrupts.
3061a266c7d5SChris Wilson 		 */
3062a266c7d5SChris Wilson 		iir = new_iir;
3063a266c7d5SChris Wilson 	}
3064a266c7d5SChris Wilson 
3065d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
30662c8ba29fSChris Wilson 
3067a266c7d5SChris Wilson 	return ret;
3068a266c7d5SChris Wilson }
3069a266c7d5SChris Wilson 
3070a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3071a266c7d5SChris Wilson {
3072a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3073a266c7d5SChris Wilson 	int pipe;
3074a266c7d5SChris Wilson 
3075a266c7d5SChris Wilson 	if (!dev_priv)
3076a266c7d5SChris Wilson 		return;
3077a266c7d5SChris Wilson 
3078ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3079ac4c16c5SEgbert Eich 
3080a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3081a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3082a266c7d5SChris Wilson 
3083a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3084a266c7d5SChris Wilson 	for_each_pipe(pipe)
3085a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3086a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3087a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3088a266c7d5SChris Wilson 
3089a266c7d5SChris Wilson 	for_each_pipe(pipe)
3090a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3091a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3092a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3093a266c7d5SChris Wilson }
3094a266c7d5SChris Wilson 
3095ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3096ac4c16c5SEgbert Eich {
3097ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3098ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3099ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3100ac4c16c5SEgbert Eich 	unsigned long irqflags;
3101ac4c16c5SEgbert Eich 	int i;
3102ac4c16c5SEgbert Eich 
3103ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3104ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3105ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3106ac4c16c5SEgbert Eich 
3107ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3108ac4c16c5SEgbert Eich 			continue;
3109ac4c16c5SEgbert Eich 
3110ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3111ac4c16c5SEgbert Eich 
3112ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3113ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3114ac4c16c5SEgbert Eich 
3115ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3116ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3117ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3118ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3119ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3120ac4c16c5SEgbert Eich 				if (!connector->polled)
3121ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3122ac4c16c5SEgbert Eich 			}
3123ac4c16c5SEgbert Eich 		}
3124ac4c16c5SEgbert Eich 	}
3125ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3126ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3127ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3128ac4c16c5SEgbert Eich }
3129ac4c16c5SEgbert Eich 
3130f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3131f71d4af4SJesse Barnes {
31328b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
31338b2e326dSChris Wilson 
31348b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
313599584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3136c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3137a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
31388b2e326dSChris Wilson 
313999584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
314099584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
314161bac78eSDaniel Vetter 		    (unsigned long) dev);
3142ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3143ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
314461bac78eSDaniel Vetter 
314597a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
31469ee32feaSDaniel Vetter 
3147f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
3148f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
31497d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3150f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3151f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3152f71d4af4SJesse Barnes 	}
3153f71d4af4SJesse Barnes 
3154c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3155f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3156c3613de9SKeith Packard 	else
3157c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3158f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3159f71d4af4SJesse Barnes 
31607e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
31617e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
31627e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
31637e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
31647e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
31657e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
31667e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3167fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3168f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3169f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3170f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3171f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3172f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3173f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3174f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
317582a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3176f71d4af4SJesse Barnes 	} else {
3177c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3178c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3179c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3180c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3181c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3182a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3183a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3184a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3185a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3186a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
318720afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3188c2798b19SChris Wilson 		} else {
3189a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3190a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3191a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3192a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3193bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3194c2798b19SChris Wilson 		}
3195f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3196f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3197f71d4af4SJesse Barnes 	}
3198f71d4af4SJesse Barnes }
319920afbda2SDaniel Vetter 
320020afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
320120afbda2SDaniel Vetter {
320220afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3203821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3204821450c6SEgbert Eich 	struct drm_connector *connector;
3205b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3206821450c6SEgbert Eich 	int i;
320720afbda2SDaniel Vetter 
3208821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3209821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3210821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3211821450c6SEgbert Eich 	}
3212821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3213821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3214821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3215821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3216821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3217821450c6SEgbert Eich 	}
3218b5ea2d56SDaniel Vetter 
3219b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3220b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3221b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
322220afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
322320afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3224b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
322520afbda2SDaniel Vetter }
3226c67a470bSPaulo Zanoni 
3227c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */
3228c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev)
3229c67a470bSPaulo Zanoni {
3230c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3231c67a470bSPaulo Zanoni 	unsigned long irqflags;
3232c67a470bSPaulo Zanoni 
3233c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3234c67a470bSPaulo Zanoni 
3235c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3236c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3237c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3238c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3239c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3240c67a470bSPaulo Zanoni 
3241c67a470bSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3242c67a470bSPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3243c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
3244c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
3245c67a470bSPaulo Zanoni 
3246c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = true;
3247c67a470bSPaulo Zanoni 
3248c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3249c67a470bSPaulo Zanoni }
3250c67a470bSPaulo Zanoni 
3251c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */
3252c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev)
3253c67a470bSPaulo Zanoni {
3254c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3255c67a470bSPaulo Zanoni 	unsigned long irqflags;
3256c67a470bSPaulo Zanoni 	uint32_t val, expected;
3257c67a470bSPaulo Zanoni 
3258c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3259c67a470bSPaulo Zanoni 
3260c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
3261c67a470bSPaulo Zanoni 	expected = ~DE_PCH_EVENT_IVB;
3262c67a470bSPaulo Zanoni 	WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3263c67a470bSPaulo Zanoni 
3264c67a470bSPaulo Zanoni 	val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3265c67a470bSPaulo Zanoni 	expected = ~SDE_HOTPLUG_MASK_CPT;
3266c67a470bSPaulo Zanoni 	WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3267c67a470bSPaulo Zanoni 	     val, expected);
3268c67a470bSPaulo Zanoni 
3269c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
3270c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3271c67a470bSPaulo Zanoni 	WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3272c67a470bSPaulo Zanoni 
3273c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
3274c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3275c67a470bSPaulo Zanoni 	WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3276c67a470bSPaulo Zanoni 	     expected);
3277c67a470bSPaulo Zanoni 
3278c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = false;
3279c67a470bSPaulo Zanoni 
3280c67a470bSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3281c67a470bSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv,
3282c67a470bSPaulo Zanoni 				     ~dev_priv->pc8.regsave.sdeimr &
3283c67a470bSPaulo Zanoni 				     ~SDE_HOTPLUG_MASK_CPT);
3284c67a470bSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3285c67a470bSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3286c67a470bSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3287c67a470bSPaulo Zanoni 
3288c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3289c67a470bSPaulo Zanoni }
3290