1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 41df0566a6SJani Nikula #include "display/intel_hotplug.h" 42df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 43df0566a6SJani Nikula #include "display/intel_psr.h" 44df0566a6SJani Nikula 45c0e09200SDave Airlie #include "i915_drv.h" 46440e2b3dSJani Nikula #include "i915_irq.h" 471c5d22f7SChris Wilson #include "i915_trace.h" 4879e53945SJesse Barnes #include "intel_drv.h" 49d13616dbSJani Nikula #include "intel_pm.h" 50c0e09200SDave Airlie 51fca52a55SDaniel Vetter /** 52fca52a55SDaniel Vetter * DOC: interrupt handling 53fca52a55SDaniel Vetter * 54fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 55fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 56fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 57fca52a55SDaniel Vetter */ 58fca52a55SDaniel Vetter 59e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 60e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 61e4ce95aaSVille Syrjälä }; 62e4ce95aaSVille Syrjälä 6323bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6423bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 6523bb4cb5SVille Syrjälä }; 6623bb4cb5SVille Syrjälä 673a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 683a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 693a3b3c7dSVille Syrjälä }; 703a3b3c7dSVille Syrjälä 717c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 72e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 73e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 74e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 75e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 76e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 77e5868a31SEgbert Eich }; 78e5868a31SEgbert Eich 797c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 80e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8173c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 82e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 83e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 84e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 85e5868a31SEgbert Eich }; 86e5868a31SEgbert Eich 8726951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8874c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8926951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9026951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9126951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9226951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9326951cafSXiong Zhang }; 9426951cafSXiong Zhang 957c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 96e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 97e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 98e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 99e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 100e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 101e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 102e5868a31SEgbert Eich }; 103e5868a31SEgbert Eich 1047c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 105e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 106e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 107e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 108e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 110e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 111e5868a31SEgbert Eich }; 112e5868a31SEgbert Eich 1134bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 114e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 116e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 117e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 118e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 119e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 120e5868a31SEgbert Eich }; 121e5868a31SEgbert Eich 122e0a20ad7SShashank Sharma /* BXT hpd list */ 123e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1247f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 125e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 126e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 127e0a20ad7SShashank Sharma }; 128e0a20ad7SShashank Sharma 129b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 130b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 131b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 132b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 133b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 134121e758eSDhinakaran Pandiyan }; 135121e758eSDhinakaran Pandiyan 13631604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13731604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13831604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13931604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 14031604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 14131604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 14231604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 14331604222SAnusha Srivatsa }; 14431604222SAnusha Srivatsa 145c6f7acb8SMatt Roper static const u32 hpd_mcc[HPD_NUM_PINS] = { 146c6f7acb8SMatt Roper [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 147c6f7acb8SMatt Roper [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 148c6f7acb8SMatt Roper [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP 149c6f7acb8SMatt Roper }; 150c6f7acb8SMatt Roper 15165f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 15268eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 15368eb49b1SPaulo Zanoni { 15465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 15565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 15668eb49b1SPaulo Zanoni 15765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 15868eb49b1SPaulo Zanoni 1595c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 16065f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 16165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 16265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 16365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 16468eb49b1SPaulo Zanoni } 1655c502442SPaulo Zanoni 16665f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore) 16768eb49b1SPaulo Zanoni { 16865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 16965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 170a9d356a6SPaulo Zanoni 17165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 17268eb49b1SPaulo Zanoni 17368eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 17465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 17765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 17868eb49b1SPaulo Zanoni } 17968eb49b1SPaulo Zanoni 180b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \ 18168eb49b1SPaulo Zanoni ({ \ 18268eb49b1SPaulo Zanoni unsigned int which_ = which; \ 183b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \ 18468eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \ 18568eb49b1SPaulo Zanoni }) 18668eb49b1SPaulo Zanoni 187b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \ 188b16b2a2fSPaulo Zanoni gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER) 18968eb49b1SPaulo Zanoni 190b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \ 191b16b2a2fSPaulo Zanoni gen2_irq_reset(uncore) 192e9e9848aSVille Syrjälä 193337ba017SPaulo Zanoni /* 194337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 195337ba017SPaulo Zanoni */ 19665f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 197b51a2842SVille Syrjälä { 19865f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 199b51a2842SVille Syrjälä 200b51a2842SVille Syrjälä if (val == 0) 201b51a2842SVille Syrjälä return; 202b51a2842SVille Syrjälä 203b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 204f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 20565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 20765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 20865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 209b51a2842SVille Syrjälä } 210337ba017SPaulo Zanoni 21165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 212e9e9848aSVille Syrjälä { 21365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 214e9e9848aSVille Syrjälä 215e9e9848aSVille Syrjälä if (val == 0) 216e9e9848aSVille Syrjälä return; 217e9e9848aSVille Syrjälä 218e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2199d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 22065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 22265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 224e9e9848aSVille Syrjälä } 225e9e9848aSVille Syrjälä 22665f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore, 22768eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 22868eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 22968eb49b1SPaulo Zanoni i915_reg_t iir) 23068eb49b1SPaulo Zanoni { 23165f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 23235079899SPaulo Zanoni 23365f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 23465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 23565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 23668eb49b1SPaulo Zanoni } 23735079899SPaulo Zanoni 23865f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore, 2392918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 24068eb49b1SPaulo Zanoni { 24165f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 24268eb49b1SPaulo Zanoni 24365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 24465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 24565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 24668eb49b1SPaulo Zanoni } 24768eb49b1SPaulo Zanoni 248b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \ 24968eb49b1SPaulo Zanoni ({ \ 25068eb49b1SPaulo Zanoni unsigned int which_ = which; \ 251b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25268eb49b1SPaulo Zanoni GEN8_##type##_IMR(which_), imr_val, \ 25368eb49b1SPaulo Zanoni GEN8_##type##_IER(which_), ier_val, \ 25468eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_)); \ 25568eb49b1SPaulo Zanoni }) 25668eb49b1SPaulo Zanoni 257b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \ 258b16b2a2fSPaulo Zanoni gen3_irq_init((uncore), \ 25968eb49b1SPaulo Zanoni type##IMR, imr_val, \ 26068eb49b1SPaulo Zanoni type##IER, ier_val, \ 26168eb49b1SPaulo Zanoni type##IIR) 26268eb49b1SPaulo Zanoni 263b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \ 264b16b2a2fSPaulo Zanoni gen2_irq_init((uncore), imr_val, ier_val) 265e9e9848aSVille Syrjälä 266c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 26726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 268c9a9a268SImre Deak 2690706f17cSEgbert Eich /* For display hotplug interrupt */ 2700706f17cSEgbert Eich static inline void 2710706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 272a9c287c9SJani Nikula u32 mask, 273a9c287c9SJani Nikula u32 bits) 2740706f17cSEgbert Eich { 275a9c287c9SJani Nikula u32 val; 2760706f17cSEgbert Eich 27767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2780706f17cSEgbert Eich WARN_ON(bits & ~mask); 2790706f17cSEgbert Eich 2800706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2810706f17cSEgbert Eich val &= ~mask; 2820706f17cSEgbert Eich val |= bits; 2830706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2840706f17cSEgbert Eich } 2850706f17cSEgbert Eich 2860706f17cSEgbert Eich /** 2870706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2880706f17cSEgbert Eich * @dev_priv: driver private 2890706f17cSEgbert Eich * @mask: bits to update 2900706f17cSEgbert Eich * @bits: bits to enable 2910706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2920706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2930706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2940706f17cSEgbert Eich * function is usually not called from a context where the lock is 2950706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2960706f17cSEgbert Eich * version is also available. 2970706f17cSEgbert Eich */ 2980706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 299a9c287c9SJani Nikula u32 mask, 300a9c287c9SJani Nikula u32 bits) 3010706f17cSEgbert Eich { 3020706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3030706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3040706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3050706f17cSEgbert Eich } 3060706f17cSEgbert Eich 30796606f3bSOscar Mateo static u32 30896606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 30996606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 31096606f3bSOscar Mateo 31160a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 31296606f3bSOscar Mateo const unsigned int bank, 31396606f3bSOscar Mateo const unsigned int bit) 31496606f3bSOscar Mateo { 31525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 31696606f3bSOscar Mateo u32 dw; 31796606f3bSOscar Mateo 31896606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 31996606f3bSOscar Mateo 32096606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 32196606f3bSOscar Mateo if (dw & BIT(bit)) { 32296606f3bSOscar Mateo /* 32396606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 32496606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 32596606f3bSOscar Mateo */ 32696606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 32796606f3bSOscar Mateo 32896606f3bSOscar Mateo /* 32996606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 33096606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 33196606f3bSOscar Mateo * our bit, otherwise we are locking the register for 33296606f3bSOscar Mateo * everybody. 33396606f3bSOscar Mateo */ 33496606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 33596606f3bSOscar Mateo 33696606f3bSOscar Mateo return true; 33796606f3bSOscar Mateo } 33896606f3bSOscar Mateo 33996606f3bSOscar Mateo return false; 34096606f3bSOscar Mateo } 34196606f3bSOscar Mateo 342d9dc34f1SVille Syrjälä /** 343d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 344d9dc34f1SVille Syrjälä * @dev_priv: driver private 345d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 346d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 347d9dc34f1SVille Syrjälä */ 348fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 349a9c287c9SJani Nikula u32 interrupt_mask, 350a9c287c9SJani Nikula u32 enabled_irq_mask) 351036a4a7dSZhenyu Wang { 352a9c287c9SJani Nikula u32 new_val; 353d9dc34f1SVille Syrjälä 35467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3554bc9d430SDaniel Vetter 356d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 357d9dc34f1SVille Syrjälä 3589df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 359c67a470bSPaulo Zanoni return; 360c67a470bSPaulo Zanoni 361d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 362d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 363d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 364d9dc34f1SVille Syrjälä 365d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 366d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3671ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3683143a2bfSChris Wilson POSTING_READ(DEIMR); 369036a4a7dSZhenyu Wang } 370036a4a7dSZhenyu Wang } 371036a4a7dSZhenyu Wang 37243eaea13SPaulo Zanoni /** 37343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 37443eaea13SPaulo Zanoni * @dev_priv: driver private 37543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 37643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 37743eaea13SPaulo Zanoni */ 37843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 379a9c287c9SJani Nikula u32 interrupt_mask, 380a9c287c9SJani Nikula u32 enabled_irq_mask) 38143eaea13SPaulo Zanoni { 38267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 38343eaea13SPaulo Zanoni 38415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 38515a17aaeSDaniel Vetter 3869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 387c67a470bSPaulo Zanoni return; 388c67a470bSPaulo Zanoni 38943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 39043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 39143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 39243eaea13SPaulo Zanoni } 39343eaea13SPaulo Zanoni 394a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 39543eaea13SPaulo Zanoni { 39643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 397e33a4be8STvrtko Ursulin intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR); 39843eaea13SPaulo Zanoni } 39943eaea13SPaulo Zanoni 400a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 40143eaea13SPaulo Zanoni { 40243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 40343eaea13SPaulo Zanoni } 40443eaea13SPaulo Zanoni 405f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 406b900b949SImre Deak { 407d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 408d02b98b8SOscar Mateo 409bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 410b900b949SImre Deak } 411b900b949SImre Deak 412917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 413a72fbc3aSImre Deak { 414917dc6b5SMika Kuoppala i915_reg_t reg; 415917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 416917dc6b5SMika Kuoppala 417917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 418917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 419917dc6b5SMika Kuoppala /* pm is in upper half */ 420917dc6b5SMika Kuoppala mask = mask << 16; 421917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 422917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 423917dc6b5SMika Kuoppala } else { 424917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 425a72fbc3aSImre Deak } 426a72fbc3aSImre Deak 427917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 428917dc6b5SMika Kuoppala POSTING_READ(reg); 429917dc6b5SMika Kuoppala } 430917dc6b5SMika Kuoppala 431917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 432b900b949SImre Deak { 433917dc6b5SMika Kuoppala i915_reg_t reg; 434917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 435917dc6b5SMika Kuoppala 436917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 437917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 438917dc6b5SMika Kuoppala /* pm is in upper half */ 439917dc6b5SMika Kuoppala mask = mask << 16; 440917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 441917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 442917dc6b5SMika Kuoppala } else { 443917dc6b5SMika Kuoppala reg = GEN6_PMIER; 444917dc6b5SMika Kuoppala } 445917dc6b5SMika Kuoppala 446917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 447b900b949SImre Deak } 448b900b949SImre Deak 449edbfdb45SPaulo Zanoni /** 450edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 451edbfdb45SPaulo Zanoni * @dev_priv: driver private 452edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 453edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 454edbfdb45SPaulo Zanoni */ 455edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 456a9c287c9SJani Nikula u32 interrupt_mask, 457a9c287c9SJani Nikula u32 enabled_irq_mask) 458edbfdb45SPaulo Zanoni { 459a9c287c9SJani Nikula u32 new_val; 460edbfdb45SPaulo Zanoni 46115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 46215a17aaeSDaniel Vetter 46367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 464edbfdb45SPaulo Zanoni 465f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 466f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 467f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 468f52ecbcfSPaulo Zanoni 469f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 470f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 471917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 472edbfdb45SPaulo Zanoni } 473f52ecbcfSPaulo Zanoni } 474edbfdb45SPaulo Zanoni 475f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 476edbfdb45SPaulo Zanoni { 4779939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4789939fba2SImre Deak return; 4799939fba2SImre Deak 480edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 481edbfdb45SPaulo Zanoni } 482edbfdb45SPaulo Zanoni 483f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4849939fba2SImre Deak { 4859939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4869939fba2SImre Deak } 4879939fba2SImre Deak 488f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 489edbfdb45SPaulo Zanoni { 4909939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4919939fba2SImre Deak return; 4929939fba2SImre Deak 493f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 494f4e9af4fSAkash Goel } 495f4e9af4fSAkash Goel 4963814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 497f4e9af4fSAkash Goel { 498f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 499f4e9af4fSAkash Goel 50067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 501f4e9af4fSAkash Goel 502f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 503f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 504f4e9af4fSAkash Goel POSTING_READ(reg); 505f4e9af4fSAkash Goel } 506f4e9af4fSAkash Goel 5073814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 508f4e9af4fSAkash Goel { 50967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 510f4e9af4fSAkash Goel 511f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 512917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 513f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 514f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 515f4e9af4fSAkash Goel } 516f4e9af4fSAkash Goel 5173814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 518f4e9af4fSAkash Goel { 51967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 520f4e9af4fSAkash Goel 521f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 522f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 523917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 524f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 525edbfdb45SPaulo Zanoni } 526edbfdb45SPaulo Zanoni 527d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 528d02b98b8SOscar Mateo { 529d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 530d02b98b8SOscar Mateo 53196606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 53296606f3bSOscar Mateo ; 533d02b98b8SOscar Mateo 534d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 535d02b98b8SOscar Mateo 536d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 537d02b98b8SOscar Mateo } 538d02b98b8SOscar Mateo 539dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5403cc134e3SImre Deak { 5413cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5424668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 543562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5443cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5453cc134e3SImre Deak } 5463cc134e3SImre Deak 54791d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 548b900b949SImre Deak { 549562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 550562d9baeSSagar Arun Kamble 551562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 552f2a91d1aSChris Wilson return; 553f2a91d1aSChris Wilson 554b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 555562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 55696606f3bSOscar Mateo 557d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 55896606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 559d02b98b8SOscar Mateo else 560c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 56196606f3bSOscar Mateo 562562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 563b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 56478e68d36SImre Deak 565b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 566b900b949SImre Deak } 567b900b949SImre Deak 56891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 569b900b949SImre Deak { 570562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 571562d9baeSSagar Arun Kamble 572562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 573f2a91d1aSChris Wilson return; 574f2a91d1aSChris Wilson 575d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 576562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5779939fba2SImre Deak 578b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5799939fba2SImre Deak 5804668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 58158072ccbSImre Deak 58258072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 58391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 584c33d247dSChris Wilson 585c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5863814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 587c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 588c33d247dSChris Wilson * state of the worker can be discarded. 589c33d247dSChris Wilson */ 590562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 591d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 592d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 593d02b98b8SOscar Mateo else 594c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 595b900b949SImre Deak } 596b900b949SImre Deak 59726705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 59826705e20SSagar Arun Kamble { 59987b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6001be333d3SSagar Arun Kamble 60126705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 60226705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 60326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 60426705e20SSagar Arun Kamble } 60526705e20SSagar Arun Kamble 60626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 60726705e20SSagar Arun Kamble { 60887b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6091be333d3SSagar Arun Kamble 61026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6111e83e7a6SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 61226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 61326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 6141e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = true; 61526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 61626705e20SSagar Arun Kamble } 61726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 61826705e20SSagar Arun Kamble } 61926705e20SSagar Arun Kamble 62026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 62126705e20SSagar Arun Kamble { 62287b391b9SDaniele Ceraolo Spurio assert_rpm_wakelock_held(&dev_priv->runtime_pm); 6231be333d3SSagar Arun Kamble 62426705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 6251e83e7a6SOscar Mateo dev_priv->guc.interrupts.enabled = false; 62626705e20SSagar Arun Kamble 62726705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 62826705e20SSagar Arun Kamble 62926705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 63026705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 63126705e20SSagar Arun Kamble 63226705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 63326705e20SSagar Arun Kamble } 63426705e20SSagar Arun Kamble 63554c52a84SOscar Mateo void gen11_reset_guc_interrupts(struct drm_i915_private *i915) 63654c52a84SOscar Mateo { 63754c52a84SOscar Mateo spin_lock_irq(&i915->irq_lock); 63854c52a84SOscar Mateo gen11_reset_one_iir(i915, 0, GEN11_GUC); 63954c52a84SOscar Mateo spin_unlock_irq(&i915->irq_lock); 64054c52a84SOscar Mateo } 64154c52a84SOscar Mateo 64254c52a84SOscar Mateo void gen11_enable_guc_interrupts(struct drm_i915_private *dev_priv) 64354c52a84SOscar Mateo { 64454c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 64554c52a84SOscar Mateo if (!dev_priv->guc.interrupts.enabled) { 64654c52a84SOscar Mateo u32 events = REG_FIELD_PREP(ENGINE1_MASK, 64754c52a84SOscar Mateo GEN11_GUC_INTR_GUC2HOST); 64854c52a84SOscar Mateo 64954c52a84SOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GUC)); 65054c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, events); 65154c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~events); 65254c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = true; 65354c52a84SOscar Mateo } 65454c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 65554c52a84SOscar Mateo } 65654c52a84SOscar Mateo 65754c52a84SOscar Mateo void gen11_disable_guc_interrupts(struct drm_i915_private *dev_priv) 65854c52a84SOscar Mateo { 65954c52a84SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 66054c52a84SOscar Mateo dev_priv->guc.interrupts.enabled = false; 66154c52a84SOscar Mateo 66254c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 66354c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 66454c52a84SOscar Mateo 66554c52a84SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 66654c52a84SOscar Mateo synchronize_irq(dev_priv->drm.irq); 66754c52a84SOscar Mateo 66854c52a84SOscar Mateo gen11_reset_guc_interrupts(dev_priv); 66954c52a84SOscar Mateo } 67054c52a84SOscar Mateo 6710961021aSBen Widawsky /** 6723a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 6733a3b3c7dSVille Syrjälä * @dev_priv: driver private 6743a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 6753a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6763a3b3c7dSVille Syrjälä */ 6773a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 678a9c287c9SJani Nikula u32 interrupt_mask, 679a9c287c9SJani Nikula u32 enabled_irq_mask) 6803a3b3c7dSVille Syrjälä { 681a9c287c9SJani Nikula u32 new_val; 682a9c287c9SJani Nikula u32 old_val; 6833a3b3c7dSVille Syrjälä 68467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6853a3b3c7dSVille Syrjälä 6863a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6873a3b3c7dSVille Syrjälä 6883a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6893a3b3c7dSVille Syrjälä return; 6903a3b3c7dSVille Syrjälä 6913a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6923a3b3c7dSVille Syrjälä 6933a3b3c7dSVille Syrjälä new_val = old_val; 6943a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6953a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6963a3b3c7dSVille Syrjälä 6973a3b3c7dSVille Syrjälä if (new_val != old_val) { 6983a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6993a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 7003a3b3c7dSVille Syrjälä } 7013a3b3c7dSVille Syrjälä } 7023a3b3c7dSVille Syrjälä 7033a3b3c7dSVille Syrjälä /** 704013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 705013d3752SVille Syrjälä * @dev_priv: driver private 706013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 707013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 708013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 709013d3752SVille Syrjälä */ 710013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 711013d3752SVille Syrjälä enum pipe pipe, 712a9c287c9SJani Nikula u32 interrupt_mask, 713a9c287c9SJani Nikula u32 enabled_irq_mask) 714013d3752SVille Syrjälä { 715a9c287c9SJani Nikula u32 new_val; 716013d3752SVille Syrjälä 71767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 718013d3752SVille Syrjälä 719013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 720013d3752SVille Syrjälä 721013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 722013d3752SVille Syrjälä return; 723013d3752SVille Syrjälä 724013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 725013d3752SVille Syrjälä new_val &= ~interrupt_mask; 726013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 727013d3752SVille Syrjälä 728013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 729013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 730013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 731013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 732013d3752SVille Syrjälä } 733013d3752SVille Syrjälä } 734013d3752SVille Syrjälä 735013d3752SVille Syrjälä /** 736fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 737fee884edSDaniel Vetter * @dev_priv: driver private 738fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 739fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 740fee884edSDaniel Vetter */ 74147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 742a9c287c9SJani Nikula u32 interrupt_mask, 743a9c287c9SJani Nikula u32 enabled_irq_mask) 744fee884edSDaniel Vetter { 745a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 746fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 747fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 748fee884edSDaniel Vetter 74915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 75015a17aaeSDaniel Vetter 75167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 752fee884edSDaniel Vetter 7539df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 754c67a470bSPaulo Zanoni return; 755c67a470bSPaulo Zanoni 756fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 757fee884edSDaniel Vetter POSTING_READ(SDEIMR); 758fee884edSDaniel Vetter } 7598664281bSPaulo Zanoni 7606b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 7616b12ca56SVille Syrjälä enum pipe pipe) 7627c463586SKeith Packard { 7636b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 76410c59c51SImre Deak u32 enable_mask = status_mask << 16; 76510c59c51SImre Deak 7666b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7676b12ca56SVille Syrjälä 7686b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 7696b12ca56SVille Syrjälä goto out; 7706b12ca56SVille Syrjälä 77110c59c51SImre Deak /* 772724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 773724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 77410c59c51SImre Deak */ 77510c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 77610c59c51SImre Deak return 0; 777724a6905SVille Syrjälä /* 778724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 779724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 780724a6905SVille Syrjälä */ 781724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 782724a6905SVille Syrjälä return 0; 78310c59c51SImre Deak 78410c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 78510c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 78610c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 78710c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 78810c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 78910c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 79010c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 79110c59c51SImre Deak 7926b12ca56SVille Syrjälä out: 7936b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7946b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7956b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7966b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7976b12ca56SVille Syrjälä 79810c59c51SImre Deak return enable_mask; 79910c59c51SImre Deak } 80010c59c51SImre Deak 8016b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 8026b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 803755e9019SImre Deak { 8046b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 805755e9019SImre Deak u32 enable_mask; 806755e9019SImre Deak 8076b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8086b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8096b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8106b12ca56SVille Syrjälä 8116b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8126b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8136b12ca56SVille Syrjälä 8146b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 8156b12ca56SVille Syrjälä return; 8166b12ca56SVille Syrjälä 8176b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 8186b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8196b12ca56SVille Syrjälä 8206b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8216b12ca56SVille Syrjälä POSTING_READ(reg); 822755e9019SImre Deak } 823755e9019SImre Deak 8246b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 8256b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 826755e9019SImre Deak { 8276b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 828755e9019SImre Deak u32 enable_mask; 829755e9019SImre Deak 8306b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 8316b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 8326b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 8336b12ca56SVille Syrjälä 8346b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 8356b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 8366b12ca56SVille Syrjälä 8376b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 8386b12ca56SVille Syrjälä return; 8396b12ca56SVille Syrjälä 8406b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 8416b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 8426b12ca56SVille Syrjälä 8436b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 8446b12ca56SVille Syrjälä POSTING_READ(reg); 845755e9019SImre Deak } 846755e9019SImre Deak 847f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 848f3e30485SVille Syrjälä { 849f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 850f3e30485SVille Syrjälä return false; 851f3e30485SVille Syrjälä 852f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 853f3e30485SVille Syrjälä } 854f3e30485SVille Syrjälä 855c0e09200SDave Airlie /** 856f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 85714bb2c11STvrtko Ursulin * @dev_priv: i915 device private 85801c66889SZhao Yakui */ 85991d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 86001c66889SZhao Yakui { 861f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 862f49e38ddSJani Nikula return; 863f49e38ddSJani Nikula 86413321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 86501c66889SZhao Yakui 866755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 86791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 8683b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 869755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 8701ec14ad3SChris Wilson 87113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 87201c66889SZhao Yakui } 87301c66889SZhao Yakui 874f75f3746SVille Syrjälä /* 875f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 876f75f3746SVille Syrjälä * around the vertical blanking period. 877f75f3746SVille Syrjälä * 878f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 879f75f3746SVille Syrjälä * vblank_start >= 3 880f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 881f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 882f75f3746SVille Syrjälä * vtotal = vblank_start + 3 883f75f3746SVille Syrjälä * 884f75f3746SVille Syrjälä * start of vblank: 885f75f3746SVille Syrjälä * latch double buffered registers 886f75f3746SVille Syrjälä * increment frame counter (ctg+) 887f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 888f75f3746SVille Syrjälä * | 889f75f3746SVille Syrjälä * | frame start: 890f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 891f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 892f75f3746SVille Syrjälä * | | 893f75f3746SVille Syrjälä * | | start of vsync: 894f75f3746SVille Syrjälä * | | generate vsync interrupt 895f75f3746SVille Syrjälä * | | | 896f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 897f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 898f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 899f75f3746SVille Syrjälä * | | <----vs-----> | 900f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 901f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 902f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 903f75f3746SVille Syrjälä * | | | 904f75f3746SVille Syrjälä * last visible pixel first visible pixel 905f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 906f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 907f75f3746SVille Syrjälä * 908f75f3746SVille Syrjälä * x = horizontal active 909f75f3746SVille Syrjälä * _ = horizontal blanking 910f75f3746SVille Syrjälä * hs = horizontal sync 911f75f3746SVille Syrjälä * va = vertical active 912f75f3746SVille Syrjälä * vb = vertical blanking 913f75f3746SVille Syrjälä * vs = vertical sync 914f75f3746SVille Syrjälä * vbs = vblank_start (number) 915f75f3746SVille Syrjälä * 916f75f3746SVille Syrjälä * Summary: 917f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 918f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 919f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 920f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 921f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 922f75f3746SVille Syrjälä */ 923f75f3746SVille Syrjälä 92442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 92542f52ef8SKeith Packard * we use as a pipe index 92642f52ef8SKeith Packard */ 927*08fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 9280a3e67a4SJesse Barnes { 929*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 930*08fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 93132db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 932*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 933f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 9340b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 935694e409dSVille Syrjälä unsigned long irqflags; 936391f75e2SVille Syrjälä 93732db0b65SVille Syrjälä /* 93832db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 93932db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 94032db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 94132db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 94232db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 94332db0b65SVille Syrjälä * is still in a working state. However the core vblank code 94432db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 94532db0b65SVille Syrjälä * when we've told it that we don't have a working frame 94632db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 94732db0b65SVille Syrjälä */ 94832db0b65SVille Syrjälä if (!vblank->max_vblank_count) 94932db0b65SVille Syrjälä return 0; 95032db0b65SVille Syrjälä 9510b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 9520b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 9530b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 9540b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 9550b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 956391f75e2SVille Syrjälä 9570b2a8e09SVille Syrjälä /* Convert to pixel count */ 9580b2a8e09SVille Syrjälä vbl_start *= htotal; 9590b2a8e09SVille Syrjälä 9600b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 9610b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 9620b2a8e09SVille Syrjälä 9639db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 9649db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 9655eddb70bSChris Wilson 966694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 967694e409dSVille Syrjälä 9680a3e67a4SJesse Barnes /* 9690a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 9700a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 9710a3e67a4SJesse Barnes * register. 9720a3e67a4SJesse Barnes */ 9730a3e67a4SJesse Barnes do { 974694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 975694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 976694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9770a3e67a4SJesse Barnes } while (high1 != high2); 9780a3e67a4SJesse Barnes 979694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 980694e409dSVille Syrjälä 9815eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 982391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9835eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 984391f75e2SVille Syrjälä 985391f75e2SVille Syrjälä /* 986391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 987391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 988391f75e2SVille Syrjälä * counter against vblank start. 989391f75e2SVille Syrjälä */ 990edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9910a3e67a4SJesse Barnes } 9920a3e67a4SJesse Barnes 993*08fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 9949880b7a5SJesse Barnes { 995*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 996*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 9979880b7a5SJesse Barnes 998649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9999880b7a5SJesse Barnes } 10009880b7a5SJesse Barnes 1001aec0246fSUma Shankar /* 1002aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 1003aec0246fSUma Shankar * scanline register will not work to get the scanline, 1004aec0246fSUma Shankar * since the timings are driven from the PORT or issues 1005aec0246fSUma Shankar * with scanline register updates. 1006aec0246fSUma Shankar * This function will use Framestamp and current 1007aec0246fSUma Shankar * timestamp registers to calculate the scanline. 1008aec0246fSUma Shankar */ 1009aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 1010aec0246fSUma Shankar { 1011aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1012aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 1013aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 1014aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 1015aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 1016aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 1017aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 1018aec0246fSUma Shankar u32 clock = mode->crtc_clock; 1019aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 1020aec0246fSUma Shankar 1021aec0246fSUma Shankar /* 1022aec0246fSUma Shankar * To avoid the race condition where we might cross into the 1023aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 1024aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 1025aec0246fSUma Shankar * during the same frame. 1026aec0246fSUma Shankar */ 1027aec0246fSUma Shankar do { 1028aec0246fSUma Shankar /* 1029aec0246fSUma Shankar * This field provides read back of the display 1030aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 1031aec0246fSUma Shankar * is sampled at every start of vertical blank. 1032aec0246fSUma Shankar */ 1033aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1034aec0246fSUma Shankar 1035aec0246fSUma Shankar /* 1036aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 1037aec0246fSUma Shankar * time stamp value. 1038aec0246fSUma Shankar */ 1039aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 1040aec0246fSUma Shankar 1041aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 1042aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 1043aec0246fSUma Shankar 1044aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 1045aec0246fSUma Shankar clock), 1000 * htotal); 1046aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 1047aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 1048aec0246fSUma Shankar 1049aec0246fSUma Shankar return scanline; 1050aec0246fSUma Shankar } 1051aec0246fSUma Shankar 105275aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 1053a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 1054a225f079SVille Syrjälä { 1055a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 1056fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 10575caa0feaSDaniel Vetter const struct drm_display_mode *mode; 10585caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 1059a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 106080715b2fSVille Syrjälä int position, vtotal; 1061a225f079SVille Syrjälä 106272259536SVille Syrjälä if (!crtc->active) 106372259536SVille Syrjälä return -1; 106472259536SVille Syrjälä 10655caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 10665caa0feaSDaniel Vetter mode = &vblank->hwmode; 10675caa0feaSDaniel Vetter 1068aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 1069aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 1070aec0246fSUma Shankar 107180715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 1072a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1073a225f079SVille Syrjälä vtotal /= 2; 1074a225f079SVille Syrjälä 1075cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 107675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 1077a225f079SVille Syrjälä else 107875aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1079a225f079SVille Syrjälä 1080a225f079SVille Syrjälä /* 108141b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 108241b578fbSJesse Barnes * read it just before the start of vblank. So try it again 108341b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 108441b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 108541b578fbSJesse Barnes * 108641b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 108741b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 108841b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 108941b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 109041b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 109141b578fbSJesse Barnes */ 109291d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 109341b578fbSJesse Barnes int i, temp; 109441b578fbSJesse Barnes 109541b578fbSJesse Barnes for (i = 0; i < 100; i++) { 109641b578fbSJesse Barnes udelay(1); 1097707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 109841b578fbSJesse Barnes if (temp != position) { 109941b578fbSJesse Barnes position = temp; 110041b578fbSJesse Barnes break; 110141b578fbSJesse Barnes } 110241b578fbSJesse Barnes } 110341b578fbSJesse Barnes } 110441b578fbSJesse Barnes 110541b578fbSJesse Barnes /* 110680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 110780715b2fSVille Syrjälä * scanline_offset adjustment. 1108a225f079SVille Syrjälä */ 110980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1110a225f079SVille Syrjälä } 1111a225f079SVille Syrjälä 11121bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 11131bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 11143bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 11153bb403bfSVille Syrjälä const struct drm_display_mode *mode) 11160af7e4dfSMario Kleiner { 1117fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 111898187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 111998187836SVille Syrjälä pipe); 11203aa18df8SVille Syrjälä int position; 112178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1122ad3543edSMario Kleiner unsigned long irqflags; 11238a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 11248a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 11258a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 11260af7e4dfSMario Kleiner 1127fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 11280af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 11299db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 11301bf6ad62SDaniel Vetter return false; 11310af7e4dfSMario Kleiner } 11320af7e4dfSMario Kleiner 1133c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 113478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1135c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1136c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1137c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 11380af7e4dfSMario Kleiner 1139d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1140d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1141d31faf65SVille Syrjälä vbl_end /= 2; 1142d31faf65SVille Syrjälä vtotal /= 2; 1143d31faf65SVille Syrjälä } 1144d31faf65SVille Syrjälä 1145ad3543edSMario Kleiner /* 1146ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1147ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1148ad3543edSMario Kleiner * following code must not block on uncore.lock. 1149ad3543edSMario Kleiner */ 1150ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1151ad3543edSMario Kleiner 1152ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1153ad3543edSMario Kleiner 1154ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1155ad3543edSMario Kleiner if (stime) 1156ad3543edSMario Kleiner *stime = ktime_get(); 1157ad3543edSMario Kleiner 11588a920e24SVille Syrjälä if (use_scanline_counter) { 11590af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 11600af7e4dfSMario Kleiner * scanout position from Display scan line register. 11610af7e4dfSMario Kleiner */ 1162a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 11630af7e4dfSMario Kleiner } else { 11640af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 11650af7e4dfSMario Kleiner * We can split this into vertical and horizontal 11660af7e4dfSMario Kleiner * scanout position. 11670af7e4dfSMario Kleiner */ 116875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 11690af7e4dfSMario Kleiner 11703aa18df8SVille Syrjälä /* convert to pixel counts */ 11713aa18df8SVille Syrjälä vbl_start *= htotal; 11723aa18df8SVille Syrjälä vbl_end *= htotal; 11733aa18df8SVille Syrjälä vtotal *= htotal; 117478e8fc6bSVille Syrjälä 117578e8fc6bSVille Syrjälä /* 11767e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 11777e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11787e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11797e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11807e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11817e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11827e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11837e78f1cbSVille Syrjälä */ 11847e78f1cbSVille Syrjälä if (position >= vtotal) 11857e78f1cbSVille Syrjälä position = vtotal - 1; 11867e78f1cbSVille Syrjälä 11877e78f1cbSVille Syrjälä /* 118878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 118978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 119078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 119178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 119278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 119378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 119478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 119578e8fc6bSVille Syrjälä */ 119678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11973aa18df8SVille Syrjälä } 11983aa18df8SVille Syrjälä 1199ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1200ad3543edSMario Kleiner if (etime) 1201ad3543edSMario Kleiner *etime = ktime_get(); 1202ad3543edSMario Kleiner 1203ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1204ad3543edSMario Kleiner 1205ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1206ad3543edSMario Kleiner 12073aa18df8SVille Syrjälä /* 12083aa18df8SVille Syrjälä * While in vblank, position will be negative 12093aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 12103aa18df8SVille Syrjälä * vblank, position will be positive counting 12113aa18df8SVille Syrjälä * up since vbl_end. 12123aa18df8SVille Syrjälä */ 12133aa18df8SVille Syrjälä if (position >= vbl_start) 12143aa18df8SVille Syrjälä position -= vbl_end; 12153aa18df8SVille Syrjälä else 12163aa18df8SVille Syrjälä position += vtotal - vbl_end; 12173aa18df8SVille Syrjälä 12188a920e24SVille Syrjälä if (use_scanline_counter) { 12193aa18df8SVille Syrjälä *vpos = position; 12203aa18df8SVille Syrjälä *hpos = 0; 12213aa18df8SVille Syrjälä } else { 12220af7e4dfSMario Kleiner *vpos = position / htotal; 12230af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 12240af7e4dfSMario Kleiner } 12250af7e4dfSMario Kleiner 12261bf6ad62SDaniel Vetter return true; 12270af7e4dfSMario Kleiner } 12280af7e4dfSMario Kleiner 1229a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1230a225f079SVille Syrjälä { 1231fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1232a225f079SVille Syrjälä unsigned long irqflags; 1233a225f079SVille Syrjälä int position; 1234a225f079SVille Syrjälä 1235a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1236a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1237a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1238a225f079SVille Syrjälä 1239a225f079SVille Syrjälä return position; 1240a225f079SVille Syrjälä } 1241a225f079SVille Syrjälä 124291d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1243f97108d1SJesse Barnes { 12444f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &dev_priv->uncore; 1245b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 12469270388eSDaniel Vetter u8 new_delay; 12479270388eSDaniel Vetter 1248d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1249f97108d1SJesse Barnes 12504f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 12514f5fd91fSTvrtko Ursulin MEMINTRSTS, 12524f5fd91fSTvrtko Ursulin intel_uncore_read(uncore, MEMINTRSTS)); 125373edd18fSDaniel Vetter 125420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12559270388eSDaniel Vetter 12564f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG); 12574f5fd91fSTvrtko Ursulin busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG); 12584f5fd91fSTvrtko Ursulin busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG); 12594f5fd91fSTvrtko Ursulin max_avg = intel_uncore_read(uncore, RCBMAXAVG); 12604f5fd91fSTvrtko Ursulin min_avg = intel_uncore_read(uncore, RCBMINAVG); 1261f97108d1SJesse Barnes 1262f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1263b5b72e89SMatthew Garrett if (busy_up > max_avg) { 126420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 126520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 126620e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 126720e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1268b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 126920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 127020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 127120e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 127220e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1273f97108d1SJesse Barnes } 1274f97108d1SJesse Barnes 127591d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 127620e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1277f97108d1SJesse Barnes 1278d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12799270388eSDaniel Vetter 1280f97108d1SJesse Barnes return; 1281f97108d1SJesse Barnes } 1282f97108d1SJesse Barnes 128343cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 128443cf3bf0SChris Wilson struct intel_rps_ei *ei) 128531685c25SDeepak S { 1286679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 128743cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 128843cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 128931685c25SDeepak S } 129031685c25SDeepak S 129143cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 129243cf3bf0SChris Wilson { 1293562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 129443cf3bf0SChris Wilson } 129543cf3bf0SChris Wilson 129643cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 129743cf3bf0SChris Wilson { 1298562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1299562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 130043cf3bf0SChris Wilson struct intel_rps_ei now; 130143cf3bf0SChris Wilson u32 events = 0; 130243cf3bf0SChris Wilson 1303e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 130443cf3bf0SChris Wilson return 0; 130543cf3bf0SChris Wilson 130643cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 130731685c25SDeepak S 1308679cb6c1SMika Kuoppala if (prev->ktime) { 1309e0e8c7cbSChris Wilson u64 time, c0; 1310569884e3SChris Wilson u32 render, media; 1311e0e8c7cbSChris Wilson 1312679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 13138f68d591SChris Wilson 1314e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1315e0e8c7cbSChris Wilson 1316e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1317e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1318e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1319e0e8c7cbSChris Wilson * into our activity counter. 1320e0e8c7cbSChris Wilson */ 1321569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1322569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1323569884e3SChris Wilson c0 = max(render, media); 13246b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1325e0e8c7cbSChris Wilson 132660548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1327e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 132860548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1329e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 133031685c25SDeepak S } 133131685c25SDeepak S 1332562d9baeSSagar Arun Kamble rps->ei = now; 133343cf3bf0SChris Wilson return events; 133431685c25SDeepak S } 133531685c25SDeepak S 13364912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 13373b8d8d91SJesse Barnes { 13382d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1339562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1340562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 13417c0a16adSChris Wilson bool client_boost = false; 13428d3afd7dSChris Wilson int new_delay, adj, min, max; 13437c0a16adSChris Wilson u32 pm_iir = 0; 13443b8d8d91SJesse Barnes 134559cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1346562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1347562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1348562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1349d4d70aa5SImre Deak } 135059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 13514912d041SBen Widawsky 135260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1353a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 13548d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 13557c0a16adSChris Wilson goto out; 13563b8d8d91SJesse Barnes 1357ebb5eb7dSChris Wilson mutex_lock(&rps->lock); 13587b9e0ae6SChris Wilson 135943cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 136043cf3bf0SChris Wilson 1361562d9baeSSagar Arun Kamble adj = rps->last_adj; 1362562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1363562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1364562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13657b92c1bdSChris Wilson if (client_boost) 1366562d9baeSSagar Arun Kamble max = rps->max_freq; 1367562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1368562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13698d3afd7dSChris Wilson adj = 0; 13708d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1371dd75fdc8SChris Wilson if (adj > 0) 1372dd75fdc8SChris Wilson adj *= 2; 1373edcf284bSChris Wilson else /* CHV needs even encode values */ 1374edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13757e79a683SSagar Arun Kamble 1376562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13777e79a683SSagar Arun Kamble adj = 0; 13787b92c1bdSChris Wilson } else if (client_boost) { 1379f5a4c67dSChris Wilson adj = 0; 1380dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1381562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1382562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1383562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1384562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1385dd75fdc8SChris Wilson adj = 0; 1386dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1387dd75fdc8SChris Wilson if (adj < 0) 1388dd75fdc8SChris Wilson adj *= 2; 1389edcf284bSChris Wilson else /* CHV needs even encode values */ 1390edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13917e79a683SSagar Arun Kamble 1392562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13937e79a683SSagar Arun Kamble adj = 0; 1394dd75fdc8SChris Wilson } else { /* unknown event */ 1395edcf284bSChris Wilson adj = 0; 1396dd75fdc8SChris Wilson } 13973b8d8d91SJesse Barnes 1398562d9baeSSagar Arun Kamble rps->last_adj = adj; 1399edcf284bSChris Wilson 14002a8862d2SChris Wilson /* 14012a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 14022a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 14032a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 14042a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 14052a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 14062a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 14072a8862d2SChris Wilson */ 14082a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 14092a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 14102a8862d2SChris Wilson rps->last_adj = 0; 14112a8862d2SChris Wilson 141279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 141379249636SBen Widawsky * interrupt 141479249636SBen Widawsky */ 1415edcf284bSChris Wilson new_delay += adj; 14168d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 141727544369SDeepak S 14189fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 14199fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1420562d9baeSSagar Arun Kamble rps->last_adj = 0; 14219fcee2f7SChris Wilson } 14223b8d8d91SJesse Barnes 1423ebb5eb7dSChris Wilson mutex_unlock(&rps->lock); 14247c0a16adSChris Wilson 14257c0a16adSChris Wilson out: 14267c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 14277c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1428562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 14297c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 14307c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 14313b8d8d91SJesse Barnes } 14323b8d8d91SJesse Barnes 1433e3689190SBen Widawsky 1434e3689190SBen Widawsky /** 1435e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1436e3689190SBen Widawsky * occurred. 1437e3689190SBen Widawsky * @work: workqueue struct 1438e3689190SBen Widawsky * 1439e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1440e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1441e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1442e3689190SBen Widawsky */ 1443e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1444e3689190SBen Widawsky { 14452d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1446cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1447e3689190SBen Widawsky u32 error_status, row, bank, subbank; 144835a85ac6SBen Widawsky char *parity_event[6]; 1449a9c287c9SJani Nikula u32 misccpctl; 1450a9c287c9SJani Nikula u8 slice = 0; 1451e3689190SBen Widawsky 1452e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1453e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1454e3689190SBen Widawsky * any time we access those registers. 1455e3689190SBen Widawsky */ 145691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1457e3689190SBen Widawsky 145835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 145935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 146035a85ac6SBen Widawsky goto out; 146135a85ac6SBen Widawsky 1462e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1463e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1464e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1465e3689190SBen Widawsky 146635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1467f0f59a00SVille Syrjälä i915_reg_t reg; 146835a85ac6SBen Widawsky 146935a85ac6SBen Widawsky slice--; 14702d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 147135a85ac6SBen Widawsky break; 147235a85ac6SBen Widawsky 147335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 147435a85ac6SBen Widawsky 14756fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 147635a85ac6SBen Widawsky 147735a85ac6SBen Widawsky error_status = I915_READ(reg); 1478e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1479e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1480e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1481e3689190SBen Widawsky 148235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 148335a85ac6SBen Widawsky POSTING_READ(reg); 1484e3689190SBen Widawsky 1485cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1486e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1487e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1488e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 148935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 149035a85ac6SBen Widawsky parity_event[5] = NULL; 1491e3689190SBen Widawsky 149291c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1493e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1494e3689190SBen Widawsky 149535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 149635a85ac6SBen Widawsky slice, row, bank, subbank); 1497e3689190SBen Widawsky 149835a85ac6SBen Widawsky kfree(parity_event[4]); 1499e3689190SBen Widawsky kfree(parity_event[3]); 1500e3689190SBen Widawsky kfree(parity_event[2]); 1501e3689190SBen Widawsky kfree(parity_event[1]); 1502e3689190SBen Widawsky } 1503e3689190SBen Widawsky 150435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 150535a85ac6SBen Widawsky 150635a85ac6SBen Widawsky out: 150735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 15084cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 15092d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 15104cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 151135a85ac6SBen Widawsky 151291c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 151335a85ac6SBen Widawsky } 151435a85ac6SBen Widawsky 1515261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1516261e40b8SVille Syrjälä u32 iir) 1517e3689190SBen Widawsky { 1518261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1519e3689190SBen Widawsky return; 1520e3689190SBen Widawsky 1521d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1522261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1523d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1524e3689190SBen Widawsky 1525261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 152635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 152735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 152835a85ac6SBen Widawsky 152935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 153035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 153135a85ac6SBen Widawsky 1532a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1533e3689190SBen Widawsky } 1534e3689190SBen Widawsky 1535261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1536f1af8fc1SPaulo Zanoni u32 gt_iir) 1537f1af8fc1SPaulo Zanoni { 1538f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15398a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1540f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 15418a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1542f1af8fc1SPaulo Zanoni } 1543f1af8fc1SPaulo Zanoni 1544261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1545e7b4c6b1SDaniel Vetter u32 gt_iir) 1546e7b4c6b1SDaniel Vetter { 1547f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 15488a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1549cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 15508a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1551cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 15528a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1553e7b4c6b1SDaniel Vetter 1554cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1555cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1556aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1557aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1558e3689190SBen Widawsky 1559261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1560261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1561e7b4c6b1SDaniel Vetter } 1562e7b4c6b1SDaniel Vetter 15635d3d69d5SChris Wilson static void 156451f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1565fbcc1a0cSNick Hoath { 156631de7350SChris Wilson bool tasklet = false; 1567f747026cSChris Wilson 1568fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 15698ea397faSChris Wilson tasklet = true; 157031de7350SChris Wilson 157151f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 157252c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 15734c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 157431de7350SChris Wilson } 157531de7350SChris Wilson 157631de7350SChris Wilson if (tasklet) 1577fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1578fbcc1a0cSNick Hoath } 1579fbcc1a0cSNick Hoath 15802e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 158155ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1582abd58f01SBen Widawsky { 158325286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15842e4a5b25SChris Wilson 1585f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1586f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15878a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1588f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1589f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1590f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1591f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1592f0fd96f5SChris Wilson 1593abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15942e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15952e4a5b25SChris Wilson if (likely(gt_iir[0])) 15962e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1597abd58f01SBen Widawsky } 1598abd58f01SBen Widawsky 15998a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 16002e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 16012e4a5b25SChris Wilson if (likely(gt_iir[1])) 16022e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 160374cdb337SChris Wilson } 160474cdb337SChris Wilson 160526705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16062e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1607f4de7794SChris Wilson if (likely(gt_iir[2])) 1608f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 16090961021aSBen Widawsky } 16102e4a5b25SChris Wilson 16112e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16122e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 16132e4a5b25SChris Wilson if (likely(gt_iir[3])) 16142e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 161555ef72f2SChris Wilson } 1616abd58f01SBen Widawsky } 1617abd58f01SBen Widawsky 16182e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1619f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1620e30e251aSVille Syrjälä { 1621f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 16228a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 162351f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 16248a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 162551f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1626e30e251aSVille Syrjälä } 1627e30e251aSVille Syrjälä 16288a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 16298a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 16308a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 16318a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 163251f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1633e30e251aSVille Syrjälä } 1634e30e251aSVille Syrjälä 1635f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 16368a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 163751f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1638f0fd96f5SChris Wilson } 1639e30e251aSVille Syrjälä 1640f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 16412e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 16422e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1643e30e251aSVille Syrjälä } 1644f0fd96f5SChris Wilson } 1645e30e251aSVille Syrjälä 1646af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1647121e758eSDhinakaran Pandiyan { 1648af92058fSVille Syrjälä switch (pin) { 1649af92058fSVille Syrjälä case HPD_PORT_C: 1650121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1651af92058fSVille Syrjälä case HPD_PORT_D: 1652121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1653af92058fSVille Syrjälä case HPD_PORT_E: 1654121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1655af92058fSVille Syrjälä case HPD_PORT_F: 1656121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1657121e758eSDhinakaran Pandiyan default: 1658121e758eSDhinakaran Pandiyan return false; 1659121e758eSDhinakaran Pandiyan } 1660121e758eSDhinakaran Pandiyan } 1661121e758eSDhinakaran Pandiyan 1662af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166363c88d22SImre Deak { 1664af92058fSVille Syrjälä switch (pin) { 1665af92058fSVille Syrjälä case HPD_PORT_A: 1666195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1667af92058fSVille Syrjälä case HPD_PORT_B: 166863c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1669af92058fSVille Syrjälä case HPD_PORT_C: 167063c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 167163c88d22SImre Deak default: 167263c88d22SImre Deak return false; 167363c88d22SImre Deak } 167463c88d22SImre Deak } 167563c88d22SImre Deak 1676af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 167731604222SAnusha Srivatsa { 1678af92058fSVille Syrjälä switch (pin) { 1679af92058fSVille Syrjälä case HPD_PORT_A: 168031604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1681af92058fSVille Syrjälä case HPD_PORT_B: 168231604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 168331604222SAnusha Srivatsa default: 168431604222SAnusha Srivatsa return false; 168531604222SAnusha Srivatsa } 168631604222SAnusha Srivatsa } 168731604222SAnusha Srivatsa 1688af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 168931604222SAnusha Srivatsa { 1690af92058fSVille Syrjälä switch (pin) { 1691af92058fSVille Syrjälä case HPD_PORT_C: 169231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1693af92058fSVille Syrjälä case HPD_PORT_D: 169431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1695af92058fSVille Syrjälä case HPD_PORT_E: 169631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1697af92058fSVille Syrjälä case HPD_PORT_F: 169831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 169931604222SAnusha Srivatsa default: 170031604222SAnusha Srivatsa return false; 170131604222SAnusha Srivatsa } 170231604222SAnusha Srivatsa } 170331604222SAnusha Srivatsa 1704af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 17056dbf30ceSVille Syrjälä { 1706af92058fSVille Syrjälä switch (pin) { 1707af92058fSVille Syrjälä case HPD_PORT_E: 17086dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 17096dbf30ceSVille Syrjälä default: 17106dbf30ceSVille Syrjälä return false; 17116dbf30ceSVille Syrjälä } 17126dbf30ceSVille Syrjälä } 17136dbf30ceSVille Syrjälä 1714af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 171574c0b395SVille Syrjälä { 1716af92058fSVille Syrjälä switch (pin) { 1717af92058fSVille Syrjälä case HPD_PORT_A: 171874c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1719af92058fSVille Syrjälä case HPD_PORT_B: 172074c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1721af92058fSVille Syrjälä case HPD_PORT_C: 172274c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1723af92058fSVille Syrjälä case HPD_PORT_D: 172474c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 172574c0b395SVille Syrjälä default: 172674c0b395SVille Syrjälä return false; 172774c0b395SVille Syrjälä } 172874c0b395SVille Syrjälä } 172974c0b395SVille Syrjälä 1730af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1731e4ce95aaSVille Syrjälä { 1732af92058fSVille Syrjälä switch (pin) { 1733af92058fSVille Syrjälä case HPD_PORT_A: 1734e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1735e4ce95aaSVille Syrjälä default: 1736e4ce95aaSVille Syrjälä return false; 1737e4ce95aaSVille Syrjälä } 1738e4ce95aaSVille Syrjälä } 1739e4ce95aaSVille Syrjälä 1740af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 174113cf5504SDave Airlie { 1742af92058fSVille Syrjälä switch (pin) { 1743af92058fSVille Syrjälä case HPD_PORT_B: 1744676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1745af92058fSVille Syrjälä case HPD_PORT_C: 1746676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1747af92058fSVille Syrjälä case HPD_PORT_D: 1748676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1749676574dfSJani Nikula default: 1750676574dfSJani Nikula return false; 175113cf5504SDave Airlie } 175213cf5504SDave Airlie } 175313cf5504SDave Airlie 1754af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 175513cf5504SDave Airlie { 1756af92058fSVille Syrjälä switch (pin) { 1757af92058fSVille Syrjälä case HPD_PORT_B: 1758676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1759af92058fSVille Syrjälä case HPD_PORT_C: 1760676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1761af92058fSVille Syrjälä case HPD_PORT_D: 1762676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1763676574dfSJani Nikula default: 1764676574dfSJani Nikula return false; 176513cf5504SDave Airlie } 176613cf5504SDave Airlie } 176713cf5504SDave Airlie 176842db67d6SVille Syrjälä /* 176942db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 177042db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 177142db67d6SVille Syrjälä * hotplug detection results from several registers. 177242db67d6SVille Syrjälä * 177342db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 177442db67d6SVille Syrjälä */ 1775cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1776cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17778c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1778fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1779af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1780676574dfSJani Nikula { 1781e9be2850SVille Syrjälä enum hpd_pin pin; 1782676574dfSJani Nikula 1783e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1784e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17858c841e57SJani Nikula continue; 17868c841e57SJani Nikula 1787e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1788676574dfSJani Nikula 1789af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1790e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1791676574dfSJani Nikula } 1792676574dfSJani Nikula 1793f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1794f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1795676574dfSJani Nikula 1796676574dfSJani Nikula } 1797676574dfSJani Nikula 179891d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1799515ac2bbSDaniel Vetter { 180028c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1801515ac2bbSDaniel Vetter } 1802515ac2bbSDaniel Vetter 180391d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1804ce99c256SDaniel Vetter { 18059ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1806ce99c256SDaniel Vetter } 1807ce99c256SDaniel Vetter 18088bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 180991d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 181091d14251STvrtko Ursulin enum pipe pipe, 1811a9c287c9SJani Nikula u32 crc0, u32 crc1, 1812a9c287c9SJani Nikula u32 crc2, u32 crc3, 1813a9c287c9SJani Nikula u32 crc4) 18148bf1e9f1SShuang He { 18158bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 18168c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 18175cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 18185cee6c45SVille Syrjälä 18195cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1820b2c88f5bSDamien Lespiau 1821d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 18228c6b709dSTomeu Vizoso /* 18238c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 18248c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 18258c6b709dSTomeu Vizoso * out the buggy result. 18268c6b709dSTomeu Vizoso * 1827163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 18288c6b709dSTomeu Vizoso * don't trust that one either. 18298c6b709dSTomeu Vizoso */ 1830033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1831163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18328c6b709dSTomeu Vizoso pipe_crc->skipped++; 18338c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18348c6b709dSTomeu Vizoso return; 18358c6b709dSTomeu Vizoso } 18368c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18376cc42152SMaarten Lankhorst 1838246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1839ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1840246ee524STomeu Vizoso crcs); 18418c6b709dSTomeu Vizoso } 1842277de95eSDaniel Vetter #else 1843277de95eSDaniel Vetter static inline void 184491d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184591d14251STvrtko Ursulin enum pipe pipe, 1846a9c287c9SJani Nikula u32 crc0, u32 crc1, 1847a9c287c9SJani Nikula u32 crc2, u32 crc3, 1848a9c287c9SJani Nikula u32 crc4) {} 1849277de95eSDaniel Vetter #endif 1850eba94eb9SDaniel Vetter 1851277de95eSDaniel Vetter 185291d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 185391d14251STvrtko Ursulin enum pipe pipe) 18545a69b89fSDaniel Vetter { 185591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18565a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18575a69b89fSDaniel Vetter 0, 0, 0, 0); 18585a69b89fSDaniel Vetter } 18595a69b89fSDaniel Vetter 186091d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 186191d14251STvrtko Ursulin enum pipe pipe) 1862eba94eb9SDaniel Vetter { 186391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1864eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1865eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1866eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1867eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18688bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1869eba94eb9SDaniel Vetter } 18705b3a856bSDaniel Vetter 187191d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 187291d14251STvrtko Ursulin enum pipe pipe) 18735b3a856bSDaniel Vetter { 1874a9c287c9SJani Nikula u32 res1, res2; 18750b5c5ed0SDaniel Vetter 187691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18770b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18780b5c5ed0SDaniel Vetter else 18790b5c5ed0SDaniel Vetter res1 = 0; 18800b5c5ed0SDaniel Vetter 188191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18820b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18830b5c5ed0SDaniel Vetter else 18840b5c5ed0SDaniel Vetter res2 = 0; 18855b3a856bSDaniel Vetter 188691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18870b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18880b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18890b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18900b5c5ed0SDaniel Vetter res1, res2); 18915b3a856bSDaniel Vetter } 18928bf1e9f1SShuang He 18931403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18941403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18951403c0d4SPaulo Zanoni * the work queue. */ 1896a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1897a087bafeSMika Kuoppala { 1898a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1899a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1900a087bafeSMika Kuoppala 1901a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1902a087bafeSMika Kuoppala 1903a087bafeSMika Kuoppala if (unlikely(!events)) 1904a087bafeSMika Kuoppala return; 1905a087bafeSMika Kuoppala 1906a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1907a087bafeSMika Kuoppala 1908a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1909a087bafeSMika Kuoppala return; 1910a087bafeSMika Kuoppala 1911a087bafeSMika Kuoppala rps->pm_iir |= events; 1912a087bafeSMika Kuoppala schedule_work(&rps->work); 1913a087bafeSMika Kuoppala } 1914a087bafeSMika Kuoppala 19151403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1916baf02a1fSBen Widawsky { 1917562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1918562d9baeSSagar Arun Kamble 1919a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 192059cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1921f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1922562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1923562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1924562d9baeSSagar Arun Kamble schedule_work(&rps->work); 192541a05a3aSDaniel Vetter } 1926d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1927d4d70aa5SImre Deak } 1928baf02a1fSBen Widawsky 1929bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1930c9a9a268SImre Deak return; 1931c9a9a268SImre Deak 193212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 19338a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 193412638c57SBen Widawsky 1935aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1936aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 193712638c57SBen Widawsky } 1938baf02a1fSBen Widawsky 193926705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 194026705e20SSagar Arun Kamble { 194193bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 194293bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 194326705e20SSagar Arun Kamble } 194426705e20SSagar Arun Kamble 194554c52a84SOscar Mateo static void gen11_guc_irq_handler(struct drm_i915_private *i915, u16 iir) 194654c52a84SOscar Mateo { 194754c52a84SOscar Mateo if (iir & GEN11_GUC_INTR_GUC2HOST) 194854c52a84SOscar Mateo intel_guc_to_host_event_handler(&i915->guc); 194954c52a84SOscar Mateo } 195054c52a84SOscar Mateo 195144d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 195244d9241eSVille Syrjälä { 195344d9241eSVille Syrjälä enum pipe pipe; 195444d9241eSVille Syrjälä 195544d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 195644d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 195744d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 195844d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 195944d9241eSVille Syrjälä 196044d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 196144d9241eSVille Syrjälä } 196244d9241eSVille Syrjälä } 196344d9241eSVille Syrjälä 1964eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 196591d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19667e231dbeSJesse Barnes { 19677e231dbeSJesse Barnes int pipe; 19687e231dbeSJesse Barnes 196958ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19701ca993d2SVille Syrjälä 19711ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19721ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19731ca993d2SVille Syrjälä return; 19741ca993d2SVille Syrjälä } 19751ca993d2SVille Syrjälä 1976055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1977f0f59a00SVille Syrjälä i915_reg_t reg; 19786b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 197991d181ddSImre Deak 1980bbb5eebfSDaniel Vetter /* 1981bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1982bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1983bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1984bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1985bbb5eebfSDaniel Vetter * handle. 1986bbb5eebfSDaniel Vetter */ 19870f239f4cSDaniel Vetter 19880f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19896b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1990bbb5eebfSDaniel Vetter 1991bbb5eebfSDaniel Vetter switch (pipe) { 1992bbb5eebfSDaniel Vetter case PIPE_A: 1993bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1994bbb5eebfSDaniel Vetter break; 1995bbb5eebfSDaniel Vetter case PIPE_B: 1996bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1997bbb5eebfSDaniel Vetter break; 19983278f67fSVille Syrjälä case PIPE_C: 19993278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 20003278f67fSVille Syrjälä break; 2001bbb5eebfSDaniel Vetter } 2002bbb5eebfSDaniel Vetter if (iir & iir_bit) 20036b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 2004bbb5eebfSDaniel Vetter 20056b12ca56SVille Syrjälä if (!status_mask) 200691d181ddSImre Deak continue; 200791d181ddSImre Deak 200891d181ddSImre Deak reg = PIPESTAT(pipe); 20096b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 20106b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 20117e231dbeSJesse Barnes 20127e231dbeSJesse Barnes /* 20137e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 2014132c27c9SVille Syrjälä * 2015132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 2016132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 2017132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 2018132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 2019132c27c9SVille Syrjälä * an interrupt is still pending. 20207e231dbeSJesse Barnes */ 2021132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 2022132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 2023132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 2024132c27c9SVille Syrjälä } 20257e231dbeSJesse Barnes } 202658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 20272ecb8ca4SVille Syrjälä } 20282ecb8ca4SVille Syrjälä 2029eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2030eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 2031eb64343cSVille Syrjälä { 2032eb64343cSVille Syrjälä enum pipe pipe; 2033eb64343cSVille Syrjälä 2034eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2035eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2036eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2037eb64343cSVille Syrjälä 2038eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2039eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2040eb64343cSVille Syrjälä 2041eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2042eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2043eb64343cSVille Syrjälä } 2044eb64343cSVille Syrjälä } 2045eb64343cSVille Syrjälä 2046eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2047eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2048eb64343cSVille Syrjälä { 2049eb64343cSVille Syrjälä bool blc_event = false; 2050eb64343cSVille Syrjälä enum pipe pipe; 2051eb64343cSVille Syrjälä 2052eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2053eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2054eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2055eb64343cSVille Syrjälä 2056eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2057eb64343cSVille Syrjälä blc_event = true; 2058eb64343cSVille Syrjälä 2059eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2060eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2061eb64343cSVille Syrjälä 2062eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2063eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2064eb64343cSVille Syrjälä } 2065eb64343cSVille Syrjälä 2066eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2067eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2068eb64343cSVille Syrjälä } 2069eb64343cSVille Syrjälä 2070eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2071eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2072eb64343cSVille Syrjälä { 2073eb64343cSVille Syrjälä bool blc_event = false; 2074eb64343cSVille Syrjälä enum pipe pipe; 2075eb64343cSVille Syrjälä 2076eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2077eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2078eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2079eb64343cSVille Syrjälä 2080eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2081eb64343cSVille Syrjälä blc_event = true; 2082eb64343cSVille Syrjälä 2083eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2084eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2085eb64343cSVille Syrjälä 2086eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2087eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2088eb64343cSVille Syrjälä } 2089eb64343cSVille Syrjälä 2090eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2091eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2092eb64343cSVille Syrjälä 2093eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2094eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2095eb64343cSVille Syrjälä } 2096eb64343cSVille Syrjälä 209791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20982ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20992ecb8ca4SVille Syrjälä { 21002ecb8ca4SVille Syrjälä enum pipe pipe; 21017e231dbeSJesse Barnes 2102055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2103fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2104fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 21054356d586SDaniel Vetter 21064356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 210791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 21082d9d2b0bSVille Syrjälä 21091f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 21101f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 211131acc7f5SJesse Barnes } 211231acc7f5SJesse Barnes 2113c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 211491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2115c1874ed7SImre Deak } 2116c1874ed7SImre Deak 21171ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 211816c6c56bSVille Syrjälä { 21190ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 21200ba7c51aSVille Syrjälä int i; 212116c6c56bSVille Syrjälä 21220ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 21230ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 21240ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 21250ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 21260ba7c51aSVille Syrjälä else 21270ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 21280ba7c51aSVille Syrjälä 21290ba7c51aSVille Syrjälä /* 21300ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 21310ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 21320ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 21330ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 21340ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 21350ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 21360ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 21370ba7c51aSVille Syrjälä */ 21380ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 21390ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 21400ba7c51aSVille Syrjälä 21410ba7c51aSVille Syrjälä if (tmp == 0) 21420ba7c51aSVille Syrjälä return hotplug_status; 21430ba7c51aSVille Syrjälä 21440ba7c51aSVille Syrjälä hotplug_status |= tmp; 21453ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 21460ba7c51aSVille Syrjälä } 21470ba7c51aSVille Syrjälä 21480ba7c51aSVille Syrjälä WARN_ONCE(1, 21490ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 21500ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 21511ae3c34cSVille Syrjälä 21521ae3c34cSVille Syrjälä return hotplug_status; 21531ae3c34cSVille Syrjälä } 21541ae3c34cSVille Syrjälä 215591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 21561ae3c34cSVille Syrjälä u32 hotplug_status) 21571ae3c34cSVille Syrjälä { 21581ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21593ff60f89SOscar Mateo 216091d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 216191d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 216216c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 216316c6c56bSVille Syrjälä 216458f2cf24SVille Syrjälä if (hotplug_trigger) { 2165cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2166cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2167cf53902fSRodrigo Vivi hpd_status_g4x, 2168fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 216958f2cf24SVille Syrjälä 217091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 217158f2cf24SVille Syrjälä } 2172369712e8SJani Nikula 2173369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 217491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 217516c6c56bSVille Syrjälä } else { 217616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 217716c6c56bSVille Syrjälä 217858f2cf24SVille Syrjälä if (hotplug_trigger) { 2179cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2180cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2181cf53902fSRodrigo Vivi hpd_status_i915, 2182fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 218391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 218416c6c56bSVille Syrjälä } 21853ff60f89SOscar Mateo } 218658f2cf24SVille Syrjälä } 218716c6c56bSVille Syrjälä 2188c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2189c1874ed7SImre Deak { 219045a83f84SDaniel Vetter struct drm_device *dev = arg; 2191fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2192c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2193c1874ed7SImre Deak 21942dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21952dd2a883SImre Deak return IRQ_NONE; 21962dd2a883SImre Deak 21971f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21989102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21991f814dacSImre Deak 22001e1cace9SVille Syrjälä do { 22016e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 22022ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22031ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2204a5e485a9SVille Syrjälä u32 ier = 0; 22053ff60f89SOscar Mateo 2206c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2207c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 22083ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2209c1874ed7SImre Deak 2210c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 22111e1cace9SVille Syrjälä break; 2212c1874ed7SImre Deak 2213c1874ed7SImre Deak ret = IRQ_HANDLED; 2214c1874ed7SImre Deak 2215a5e485a9SVille Syrjälä /* 2216a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2217a5e485a9SVille Syrjälä * 2218a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2219a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2220a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2221a5e485a9SVille Syrjälä * 2222a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2223a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2224a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2225a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2226a5e485a9SVille Syrjälä * bits this time around. 2227a5e485a9SVille Syrjälä */ 22284a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2229a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2230a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 22314a0a0202SVille Syrjälä 22324a0a0202SVille Syrjälä if (gt_iir) 22334a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 22344a0a0202SVille Syrjälä if (pm_iir) 22354a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 22364a0a0202SVille Syrjälä 22377ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 22381ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 22397ce4d1f2SVille Syrjälä 22403ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 22413ff60f89SOscar Mateo * signalled in iir */ 2242eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 22437ce4d1f2SVille Syrjälä 2244eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2245eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2246eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2247eef57324SJerome Anand 22487ce4d1f2SVille Syrjälä /* 22497ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22507ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22517ce4d1f2SVille Syrjälä */ 22527ce4d1f2SVille Syrjälä if (iir) 22537ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22544a0a0202SVille Syrjälä 2255a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 22564a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 22571ae3c34cSVille Syrjälä 225852894874SVille Syrjälä if (gt_iir) 2259261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 226052894874SVille Syrjälä if (pm_iir) 226152894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 226252894874SVille Syrjälä 22631ae3c34cSVille Syrjälä if (hotplug_status) 226491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22652ecb8ca4SVille Syrjälä 226691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22671e1cace9SVille Syrjälä } while (0); 22687e231dbeSJesse Barnes 22699102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22701f814dacSImre Deak 22717e231dbeSJesse Barnes return ret; 22727e231dbeSJesse Barnes } 22737e231dbeSJesse Barnes 227443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 227543f328d7SVille Syrjälä { 227645a83f84SDaniel Vetter struct drm_device *dev = arg; 2277fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 227843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 227943f328d7SVille Syrjälä 22802dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22812dd2a883SImre Deak return IRQ_NONE; 22822dd2a883SImre Deak 22831f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22849102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 22851f814dacSImre Deak 2286579de73bSChris Wilson do { 22876e814800SVille Syrjälä u32 master_ctl, iir; 22882ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22891ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2290f0fd96f5SChris Wilson u32 gt_iir[4]; 2291a5e485a9SVille Syrjälä u32 ier = 0; 2292a5e485a9SVille Syrjälä 22938e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22943278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22953278f67fSVille Syrjälä 22963278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22978e5fd599SVille Syrjälä break; 229843f328d7SVille Syrjälä 229927b6c122SOscar Mateo ret = IRQ_HANDLED; 230027b6c122SOscar Mateo 2301a5e485a9SVille Syrjälä /* 2302a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2303a5e485a9SVille Syrjälä * 2304a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2305a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2306a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2307a5e485a9SVille Syrjälä * 2308a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2309a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2310a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2311a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2312a5e485a9SVille Syrjälä * bits this time around. 2313a5e485a9SVille Syrjälä */ 231443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2315a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2316a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 231743f328d7SVille Syrjälä 2318e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 231927b6c122SOscar Mateo 232027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 23211ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 232243f328d7SVille Syrjälä 232327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 232427b6c122SOscar Mateo * signalled in iir */ 2325eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 232643f328d7SVille Syrjälä 2327eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2328eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2329eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2330eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2331eef57324SJerome Anand 23327ce4d1f2SVille Syrjälä /* 23337ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 23347ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 23357ce4d1f2SVille Syrjälä */ 23367ce4d1f2SVille Syrjälä if (iir) 23377ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 23387ce4d1f2SVille Syrjälä 2339a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2340e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23411ae3c34cSVille Syrjälä 2342f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2343e30e251aSVille Syrjälä 23441ae3c34cSVille Syrjälä if (hotplug_status) 234591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 23462ecb8ca4SVille Syrjälä 234791d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2348579de73bSChris Wilson } while (0); 23493278f67fSVille Syrjälä 23509102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 23511f814dacSImre Deak 235243f328d7SVille Syrjälä return ret; 235343f328d7SVille Syrjälä } 235443f328d7SVille Syrjälä 235591d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 235691d14251STvrtko Ursulin u32 hotplug_trigger, 235740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2358776ad806SJesse Barnes { 235942db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2360776ad806SJesse Barnes 23616a39d7c9SJani Nikula /* 23626a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23636a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23646a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23656a39d7c9SJani Nikula * errors. 23666a39d7c9SJani Nikula */ 236713cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23686a39d7c9SJani Nikula if (!hotplug_trigger) { 23696a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23706a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23716a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23726a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23736a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23746a39d7c9SJani Nikula } 23756a39d7c9SJani Nikula 237613cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23776a39d7c9SJani Nikula if (!hotplug_trigger) 23786a39d7c9SJani Nikula return; 237913cf5504SDave Airlie 2380cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 238140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2382fd63e2a9SImre Deak pch_port_hotplug_long_detect); 238340e56410SVille Syrjälä 238491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2385aaf5ec2eSSonika Jindal } 238691d131d2SDaniel Vetter 238791d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 238840e56410SVille Syrjälä { 238940e56410SVille Syrjälä int pipe; 239040e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 239140e56410SVille Syrjälä 239291d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 239340e56410SVille Syrjälä 2394cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2395cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2396776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2397cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2398cfc33bf7SVille Syrjälä port_name(port)); 2399cfc33bf7SVille Syrjälä } 2400776ad806SJesse Barnes 2401ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 240291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2403ce99c256SDaniel Vetter 2404776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 240591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2406776ad806SJesse Barnes 2407776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2408776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2409776ad806SJesse Barnes 2410776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2411776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2412776ad806SJesse Barnes 2413776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2414776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2415776ad806SJesse Barnes 24169db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2417055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 24189db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 24199db4a9c7SJesse Barnes pipe_name(pipe), 24209db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2421776ad806SJesse Barnes 2422776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2423776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2424776ad806SJesse Barnes 2425776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2426776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2427776ad806SJesse Barnes 2428776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2429a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 24308664281bSPaulo Zanoni 24318664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2432a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 24338664281bSPaulo Zanoni } 24348664281bSPaulo Zanoni 243591d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 24368664281bSPaulo Zanoni { 24378664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 24385a69b89fSDaniel Vetter enum pipe pipe; 24398664281bSPaulo Zanoni 2440de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2441de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2442de032bf4SPaulo Zanoni 2443055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 24441f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 24451f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 24468664281bSPaulo Zanoni 24475a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 244891d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 244991d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 24505a69b89fSDaniel Vetter else 245191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24525a69b89fSDaniel Vetter } 24535a69b89fSDaniel Vetter } 24548bf1e9f1SShuang He 24558664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 24568664281bSPaulo Zanoni } 24578664281bSPaulo Zanoni 245891d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24598664281bSPaulo Zanoni { 24608664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 246145c1cd87SMika Kahola enum pipe pipe; 24628664281bSPaulo Zanoni 2463de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2464de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2465de032bf4SPaulo Zanoni 246645c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 246745c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 246845c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24698664281bSPaulo Zanoni 24708664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2471776ad806SJesse Barnes } 2472776ad806SJesse Barnes 247391d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 247423e81d69SAdam Jackson { 247523e81d69SAdam Jackson int pipe; 24766dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2477aaf5ec2eSSonika Jindal 247891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 247991d131d2SDaniel Vetter 2480cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2481cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 248223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2483cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2484cfc33bf7SVille Syrjälä port_name(port)); 2485cfc33bf7SVille Syrjälä } 248623e81d69SAdam Jackson 248723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 248891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 248923e81d69SAdam Jackson 249023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 249191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 249223e81d69SAdam Jackson 249323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 249423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 249523e81d69SAdam Jackson 249623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 249723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 249823e81d69SAdam Jackson 249923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2500055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 250123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 250223e81d69SAdam Jackson pipe_name(pipe), 250323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 25048664281bSPaulo Zanoni 25058664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 250691d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 250723e81d69SAdam Jackson } 250823e81d69SAdam Jackson 2509c6f7acb8SMatt Roper static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir, 2510c6f7acb8SMatt Roper const u32 *pins) 251131604222SAnusha Srivatsa { 251231604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 251331604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 251431604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 251531604222SAnusha Srivatsa 251631604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 251731604222SAnusha Srivatsa u32 dig_hotplug_reg; 251831604222SAnusha Srivatsa 251931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 252031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 252131604222SAnusha Srivatsa 252231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 252331604222SAnusha Srivatsa ddi_hotplug_trigger, 2524c6f7acb8SMatt Roper dig_hotplug_reg, pins, 252531604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 252631604222SAnusha Srivatsa } 252731604222SAnusha Srivatsa 252831604222SAnusha Srivatsa if (tc_hotplug_trigger) { 252931604222SAnusha Srivatsa u32 dig_hotplug_reg; 253031604222SAnusha Srivatsa 253131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 253231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 253331604222SAnusha Srivatsa 253431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 253531604222SAnusha Srivatsa tc_hotplug_trigger, 2536c6f7acb8SMatt Roper dig_hotplug_reg, pins, 253731604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 253831604222SAnusha Srivatsa } 253931604222SAnusha Srivatsa 254031604222SAnusha Srivatsa if (pin_mask) 254131604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 254231604222SAnusha Srivatsa 254331604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 254431604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 254531604222SAnusha Srivatsa } 254631604222SAnusha Srivatsa 254791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 25486dbf30ceSVille Syrjälä { 25496dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 25506dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 25516dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 25526dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 25536dbf30ceSVille Syrjälä 25546dbf30ceSVille Syrjälä if (hotplug_trigger) { 25556dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25566dbf30ceSVille Syrjälä 25576dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 25586dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 25596dbf30ceSVille Syrjälä 2560cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2561cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 256274c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25636dbf30ceSVille Syrjälä } 25646dbf30ceSVille Syrjälä 25656dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25666dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25676dbf30ceSVille Syrjälä 25686dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25696dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25706dbf30ceSVille Syrjälä 2571cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2572cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25736dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25746dbf30ceSVille Syrjälä } 25756dbf30ceSVille Syrjälä 25766dbf30ceSVille Syrjälä if (pin_mask) 257791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25786dbf30ceSVille Syrjälä 25796dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 258091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25816dbf30ceSVille Syrjälä } 25826dbf30ceSVille Syrjälä 258391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 258491d14251STvrtko Ursulin u32 hotplug_trigger, 258540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2586c008bc6eSPaulo Zanoni { 2587e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2588e4ce95aaSVille Syrjälä 2589e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2590e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2591e4ce95aaSVille Syrjälä 2592cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 259340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2594e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 259540e56410SVille Syrjälä 259691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2597e4ce95aaSVille Syrjälä } 2598c008bc6eSPaulo Zanoni 259991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 260091d14251STvrtko Ursulin u32 de_iir) 260140e56410SVille Syrjälä { 260240e56410SVille Syrjälä enum pipe pipe; 260340e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 260440e56410SVille Syrjälä 260540e56410SVille Syrjälä if (hotplug_trigger) 260691d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 260740e56410SVille Syrjälä 2608c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 260991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2610c008bc6eSPaulo Zanoni 2611c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 261291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2613c008bc6eSPaulo Zanoni 2614c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2615c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2616c008bc6eSPaulo Zanoni 2617055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2618fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2619fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2620c008bc6eSPaulo Zanoni 262140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 26221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2623c008bc6eSPaulo Zanoni 262440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 262591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2626c008bc6eSPaulo Zanoni } 2627c008bc6eSPaulo Zanoni 2628c008bc6eSPaulo Zanoni /* check event from PCH */ 2629c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2630c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2631c008bc6eSPaulo Zanoni 263291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 263391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2634c008bc6eSPaulo Zanoni else 263591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2636c008bc6eSPaulo Zanoni 2637c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2638c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2639c008bc6eSPaulo Zanoni } 2640c008bc6eSPaulo Zanoni 2641cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 264291d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2643c008bc6eSPaulo Zanoni } 2644c008bc6eSPaulo Zanoni 264591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 264691d14251STvrtko Ursulin u32 de_iir) 26479719fb98SPaulo Zanoni { 264807d27e20SDamien Lespiau enum pipe pipe; 264923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 265023bb4cb5SVille Syrjälä 265140e56410SVille Syrjälä if (hotplug_trigger) 265291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 26539719fb98SPaulo Zanoni 26549719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 265591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 26569719fb98SPaulo Zanoni 265754fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 265854fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 265954fd3149SDhinakaran Pandiyan 266054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 266154fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 266254fd3149SDhinakaran Pandiyan } 2663fc340442SDaniel Vetter 26649719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 266591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26669719fb98SPaulo Zanoni 26679719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 266891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26699719fb98SPaulo Zanoni 2670055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2671fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2672fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26739719fb98SPaulo Zanoni } 26749719fb98SPaulo Zanoni 26759719fb98SPaulo Zanoni /* check event from PCH */ 267691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26779719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26789719fb98SPaulo Zanoni 267991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26809719fb98SPaulo Zanoni 26819719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26829719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26839719fb98SPaulo Zanoni } 26849719fb98SPaulo Zanoni } 26859719fb98SPaulo Zanoni 268672c90f62SOscar Mateo /* 268772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 268872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 268972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 269072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 269172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 269272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 269372c90f62SOscar Mateo */ 2694f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2695b1f14ad0SJesse Barnes { 269645a83f84SDaniel Vetter struct drm_device *dev = arg; 2697fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2698f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26990e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2700b1f14ad0SJesse Barnes 27012dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 27022dd2a883SImre Deak return IRQ_NONE; 27032dd2a883SImre Deak 27041f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27059102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 27061f814dacSImre Deak 2707b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2708b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2709b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 27100e43406bSChris Wilson 271144498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 271244498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 271344498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 271444498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 271544498aeaSPaulo Zanoni * due to its back queue). */ 271691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 271744498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 271844498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2719ab5c608bSBen Widawsky } 272044498aeaSPaulo Zanoni 272172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 272272c90f62SOscar Mateo 27230e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 27240e43406bSChris Wilson if (gt_iir) { 272572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 272672c90f62SOscar Mateo ret = IRQ_HANDLED; 272791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2728261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2729d8fc8a47SPaulo Zanoni else 2730261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 27310e43406bSChris Wilson } 2732b1f14ad0SJesse Barnes 2733b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 27340e43406bSChris Wilson if (de_iir) { 273572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 273672c90f62SOscar Mateo ret = IRQ_HANDLED; 273791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 273891d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2739f1af8fc1SPaulo Zanoni else 274091d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 27410e43406bSChris Wilson } 27420e43406bSChris Wilson 274391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2744f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 27450e43406bSChris Wilson if (pm_iir) { 2746b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 27470e43406bSChris Wilson ret = IRQ_HANDLED; 274872c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 27490e43406bSChris Wilson } 2750f1af8fc1SPaulo Zanoni } 2751b1f14ad0SJesse Barnes 2752b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 275374093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 275444498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2755b1f14ad0SJesse Barnes 27561f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 27579102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 27581f814dacSImre Deak 2759b1f14ad0SJesse Barnes return ret; 2760b1f14ad0SJesse Barnes } 2761b1f14ad0SJesse Barnes 276291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 276391d14251STvrtko Ursulin u32 hotplug_trigger, 276440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2765d04a492dSShashank Sharma { 2766cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2767d04a492dSShashank Sharma 2768a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2769a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2770d04a492dSShashank Sharma 2771cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 277240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2773cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 277440e56410SVille Syrjälä 277591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2776d04a492dSShashank Sharma } 2777d04a492dSShashank Sharma 2778121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2779121e758eSDhinakaran Pandiyan { 2780121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2781b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2782b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2783121e758eSDhinakaran Pandiyan 2784121e758eSDhinakaran Pandiyan if (trigger_tc) { 2785b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2786b796b971SDhinakaran Pandiyan 2787121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2788121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2789121e758eSDhinakaran Pandiyan 2790121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2791b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2792121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2793121e758eSDhinakaran Pandiyan } 2794b796b971SDhinakaran Pandiyan 2795b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2796b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2797b796b971SDhinakaran Pandiyan 2798b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2799b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2800b796b971SDhinakaran Pandiyan 2801b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2802b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2803b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2804b796b971SDhinakaran Pandiyan } 2805b796b971SDhinakaran Pandiyan 2806b796b971SDhinakaran Pandiyan if (pin_mask) 2807b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2808b796b971SDhinakaran Pandiyan else 2809b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2810121e758eSDhinakaran Pandiyan } 2811121e758eSDhinakaran Pandiyan 28129d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 28139d17210fSLucas De Marchi { 28149d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 28159d17210fSLucas De Marchi 28169d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 28179d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 28189d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 28199d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 28209d17210fSLucas De Marchi 28219d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 28229d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 28239d17210fSLucas De Marchi 28249d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 28259d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 28269d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 28279d17210fSLucas De Marchi 28289d17210fSLucas De Marchi return mask; 28299d17210fSLucas De Marchi } 28309d17210fSLucas De Marchi 2831f11a0f46STvrtko Ursulin static irqreturn_t 2832f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2833abd58f01SBen Widawsky { 2834abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2835f11a0f46STvrtko Ursulin u32 iir; 2836c42664ccSDaniel Vetter enum pipe pipe; 283788e04703SJesse Barnes 2838abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2839e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2840e32192e1STvrtko Ursulin if (iir) { 2841e04f7eceSVille Syrjälä bool found = false; 2842e04f7eceSVille Syrjälä 2843e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2844abd58f01SBen Widawsky ret = IRQ_HANDLED; 2845e04f7eceSVille Syrjälä 2846e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 284791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2848e04f7eceSVille Syrjälä found = true; 2849e04f7eceSVille Syrjälä } 2850e04f7eceSVille Syrjälä 2851e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 285254fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 285354fd3149SDhinakaran Pandiyan 285454fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 285554fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2856e04f7eceSVille Syrjälä found = true; 2857e04f7eceSVille Syrjälä } 2858e04f7eceSVille Syrjälä 2859e04f7eceSVille Syrjälä if (!found) 286038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2861abd58f01SBen Widawsky } 286238cc46d7SOscar Mateo else 286338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2864abd58f01SBen Widawsky } 2865abd58f01SBen Widawsky 2866121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2867121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2868121e758eSDhinakaran Pandiyan if (iir) { 2869121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2870121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2871121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2872121e758eSDhinakaran Pandiyan } else { 2873121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2874121e758eSDhinakaran Pandiyan } 2875121e758eSDhinakaran Pandiyan } 2876121e758eSDhinakaran Pandiyan 28776d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2878e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2879e32192e1STvrtko Ursulin if (iir) { 2880e32192e1STvrtko Ursulin u32 tmp_mask; 2881d04a492dSShashank Sharma bool found = false; 2882cebd87a0SVille Syrjälä 2883e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28846d766f02SDaniel Vetter ret = IRQ_HANDLED; 288588e04703SJesse Barnes 28869d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 288791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2888d04a492dSShashank Sharma found = true; 2889d04a492dSShashank Sharma } 2890d04a492dSShashank Sharma 2891cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2892e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2893e32192e1STvrtko Ursulin if (tmp_mask) { 289491d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 289591d14251STvrtko Ursulin hpd_bxt); 2896d04a492dSShashank Sharma found = true; 2897d04a492dSShashank Sharma } 2898e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2899e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2900e32192e1STvrtko Ursulin if (tmp_mask) { 290191d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 290291d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2903e32192e1STvrtko Ursulin found = true; 2904e32192e1STvrtko Ursulin } 2905e32192e1STvrtko Ursulin } 2906d04a492dSShashank Sharma 2907cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 290891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 29099e63743eSShashank Sharma found = true; 29109e63743eSShashank Sharma } 29119e63743eSShashank Sharma 2912d04a492dSShashank Sharma if (!found) 291338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 29146d766f02SDaniel Vetter } 291538cc46d7SOscar Mateo else 291638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 29176d766f02SDaniel Vetter } 29186d766f02SDaniel Vetter 2919055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2920fd3a4024SDaniel Vetter u32 fault_errors; 2921abd58f01SBen Widawsky 2922c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2923c42664ccSDaniel Vetter continue; 2924c42664ccSDaniel Vetter 2925e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2926e32192e1STvrtko Ursulin if (!iir) { 2927e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2928e32192e1STvrtko Ursulin continue; 2929e32192e1STvrtko Ursulin } 2930770de83dSDamien Lespiau 2931e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2932e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2933e32192e1STvrtko Ursulin 2934fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2935fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2936abd58f01SBen Widawsky 2937e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 293891d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 29390fbe7870SDaniel Vetter 2940e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2941e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 294238d83c96SDaniel Vetter 2943e32192e1STvrtko Ursulin fault_errors = iir; 2944bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2945e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2946770de83dSDamien Lespiau else 2947e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2948770de83dSDamien Lespiau 2949770de83dSDamien Lespiau if (fault_errors) 29501353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 295130100f2bSDaniel Vetter pipe_name(pipe), 2952e32192e1STvrtko Ursulin fault_errors); 2953abd58f01SBen Widawsky } 2954abd58f01SBen Widawsky 295591d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2956266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 295792d03a80SDaniel Vetter /* 295892d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 295992d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 296092d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 296192d03a80SDaniel Vetter */ 2962e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2963e32192e1STvrtko Ursulin if (iir) { 2964e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 296592d03a80SDaniel Vetter ret = IRQ_HANDLED; 29666dbf30ceSVille Syrjälä 2967c6f7acb8SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC) 2968c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_mcc); 2969c6f7acb8SMatt Roper else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2970c6f7acb8SMatt Roper icp_irq_handler(dev_priv, iir, hpd_icp); 2971c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 297291d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29736dbf30ceSVille Syrjälä else 297491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29752dfb0b81SJani Nikula } else { 29762dfb0b81SJani Nikula /* 29772dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29782dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29792dfb0b81SJani Nikula */ 29802dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29812dfb0b81SJani Nikula } 298292d03a80SDaniel Vetter } 298392d03a80SDaniel Vetter 2984f11a0f46STvrtko Ursulin return ret; 2985f11a0f46STvrtko Ursulin } 2986f11a0f46STvrtko Ursulin 29874376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 29884376b9c9SMika Kuoppala { 29894376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29904376b9c9SMika Kuoppala 29914376b9c9SMika Kuoppala /* 29924376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29934376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29944376b9c9SMika Kuoppala * New indications can and will light up during processing, 29954376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29964376b9c9SMika Kuoppala */ 29974376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29984376b9c9SMika Kuoppala } 29994376b9c9SMika Kuoppala 30004376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 30014376b9c9SMika Kuoppala { 30024376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 30034376b9c9SMika Kuoppala } 30044376b9c9SMika Kuoppala 3005f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 3006f11a0f46STvrtko Ursulin { 3007f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 300825286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 3009f11a0f46STvrtko Ursulin u32 master_ctl; 3010f0fd96f5SChris Wilson u32 gt_iir[4]; 3011f11a0f46STvrtko Ursulin 3012f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 3013f11a0f46STvrtko Ursulin return IRQ_NONE; 3014f11a0f46STvrtko Ursulin 30154376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 30164376b9c9SMika Kuoppala if (!master_ctl) { 30174376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3018f11a0f46STvrtko Ursulin return IRQ_NONE; 30194376b9c9SMika Kuoppala } 3020f11a0f46STvrtko Ursulin 3021f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 302255ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 3023f0fd96f5SChris Wilson 3024f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 3025f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 30269102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 302755ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 30289102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 3029f0fd96f5SChris Wilson } 3030f11a0f46STvrtko Ursulin 30314376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 3032abd58f01SBen Widawsky 3033f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 30341f814dacSImre Deak 303555ef72f2SChris Wilson return IRQ_HANDLED; 3036abd58f01SBen Widawsky } 3037abd58f01SBen Widawsky 303851951ae7SMika Kuoppala static u32 3039f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 304051951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 304151951ae7SMika Kuoppala { 304225286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 304351951ae7SMika Kuoppala u32 timeout_ts; 304451951ae7SMika Kuoppala u32 ident; 304551951ae7SMika Kuoppala 304696606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 304796606f3bSOscar Mateo 304851951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 304951951ae7SMika Kuoppala 305051951ae7SMika Kuoppala /* 305151951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 305251951ae7SMika Kuoppala * so we do ~100us as an educated guess. 305351951ae7SMika Kuoppala */ 305451951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 305551951ae7SMika Kuoppala do { 305651951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 305751951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 305851951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 305951951ae7SMika Kuoppala 306051951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 306151951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 306251951ae7SMika Kuoppala bank, bit, ident); 306351951ae7SMika Kuoppala return 0; 306451951ae7SMika Kuoppala } 306551951ae7SMika Kuoppala 306651951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 306751951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 306851951ae7SMika Kuoppala 3069f744dbc2SMika Kuoppala return ident; 3070f744dbc2SMika Kuoppala } 3071f744dbc2SMika Kuoppala 3072f744dbc2SMika Kuoppala static void 3073f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3074f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3075f744dbc2SMika Kuoppala { 307654c52a84SOscar Mateo if (instance == OTHER_GUC_INSTANCE) 307754c52a84SOscar Mateo return gen11_guc_irq_handler(i915, iir); 307854c52a84SOscar Mateo 3079d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3080a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 3081d02b98b8SOscar Mateo 3082f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3083f744dbc2SMika Kuoppala instance, iir); 3084f744dbc2SMika Kuoppala } 3085f744dbc2SMika Kuoppala 3086f744dbc2SMika Kuoppala static void 3087f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3088f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3089f744dbc2SMika Kuoppala { 3090f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3091f744dbc2SMika Kuoppala 3092f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3093f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3094f744dbc2SMika Kuoppala else 3095f744dbc2SMika Kuoppala engine = NULL; 3096f744dbc2SMika Kuoppala 3097f744dbc2SMika Kuoppala if (likely(engine)) 3098f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3099f744dbc2SMika Kuoppala 3100f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3101f744dbc2SMika Kuoppala class, instance); 3102f744dbc2SMika Kuoppala } 3103f744dbc2SMika Kuoppala 3104f744dbc2SMika Kuoppala static void 3105f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3106f744dbc2SMika Kuoppala const u32 identity) 3107f744dbc2SMika Kuoppala { 3108f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3109f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3110f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3111f744dbc2SMika Kuoppala 3112f744dbc2SMika Kuoppala if (unlikely(!intr)) 3113f744dbc2SMika Kuoppala return; 3114f744dbc2SMika Kuoppala 3115f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3116f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3117f744dbc2SMika Kuoppala 3118f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3119f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3120f744dbc2SMika Kuoppala 3121f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3122f744dbc2SMika Kuoppala class, instance, intr); 312351951ae7SMika Kuoppala } 312451951ae7SMika Kuoppala 312551951ae7SMika Kuoppala static void 312696606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 312796606f3bSOscar Mateo const unsigned int bank) 312851951ae7SMika Kuoppala { 312925286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 313051951ae7SMika Kuoppala unsigned long intr_dw; 313151951ae7SMika Kuoppala unsigned int bit; 313251951ae7SMika Kuoppala 313396606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 313451951ae7SMika Kuoppala 313551951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 313651951ae7SMika Kuoppala 313751951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 31388455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 313951951ae7SMika Kuoppala 3140f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 314151951ae7SMika Kuoppala } 314251951ae7SMika Kuoppala 314351951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 314451951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 314551951ae7SMika Kuoppala } 314696606f3bSOscar Mateo 314796606f3bSOscar Mateo static void 314896606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 314996606f3bSOscar Mateo const u32 master_ctl) 315096606f3bSOscar Mateo { 315196606f3bSOscar Mateo unsigned int bank; 315296606f3bSOscar Mateo 315396606f3bSOscar Mateo spin_lock(&i915->irq_lock); 315496606f3bSOscar Mateo 315596606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 315696606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 315796606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 315896606f3bSOscar Mateo } 315996606f3bSOscar Mateo 316096606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 316151951ae7SMika Kuoppala } 316251951ae7SMika Kuoppala 31637a909383SChris Wilson static u32 31647a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3165df0d28c1SDhinakaran Pandiyan { 316625286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 31677a909383SChris Wilson u32 iir; 3168df0d28c1SDhinakaran Pandiyan 3169df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 31707a909383SChris Wilson return 0; 3171df0d28c1SDhinakaran Pandiyan 31727a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 31737a909383SChris Wilson if (likely(iir)) 31747a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 31757a909383SChris Wilson 31767a909383SChris Wilson return iir; 3177df0d28c1SDhinakaran Pandiyan } 3178df0d28c1SDhinakaran Pandiyan 3179df0d28c1SDhinakaran Pandiyan static void 31807a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3181df0d28c1SDhinakaran Pandiyan { 3182df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3183df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3184df0d28c1SDhinakaran Pandiyan } 3185df0d28c1SDhinakaran Pandiyan 318681067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 318781067b71SMika Kuoppala { 318881067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 318981067b71SMika Kuoppala 319081067b71SMika Kuoppala /* 319181067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 319281067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 319381067b71SMika Kuoppala * New indications can and will light up during processing, 319481067b71SMika Kuoppala * and will generate new interrupt after enabling master. 319581067b71SMika Kuoppala */ 319681067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 319781067b71SMika Kuoppala } 319881067b71SMika Kuoppala 319981067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 320081067b71SMika Kuoppala { 320181067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 320281067b71SMika Kuoppala } 320381067b71SMika Kuoppala 320451951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 320551951ae7SMika Kuoppala { 320651951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 320725286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 320851951ae7SMika Kuoppala u32 master_ctl; 3209df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 321051951ae7SMika Kuoppala 321151951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 321251951ae7SMika Kuoppala return IRQ_NONE; 321351951ae7SMika Kuoppala 321481067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 321581067b71SMika Kuoppala if (!master_ctl) { 321681067b71SMika Kuoppala gen11_master_intr_enable(regs); 321751951ae7SMika Kuoppala return IRQ_NONE; 321881067b71SMika Kuoppala } 321951951ae7SMika Kuoppala 322051951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 322151951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 322251951ae7SMika Kuoppala 322351951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 322451951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 322551951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 322651951ae7SMika Kuoppala 32279102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&i915->runtime_pm); 322851951ae7SMika Kuoppala /* 322951951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 323051951ae7SMika Kuoppala * for the display related bits. 323151951ae7SMika Kuoppala */ 323251951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 32339102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&i915->runtime_pm); 323451951ae7SMika Kuoppala } 323551951ae7SMika Kuoppala 32367a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3237df0d28c1SDhinakaran Pandiyan 323881067b71SMika Kuoppala gen11_master_intr_enable(regs); 323951951ae7SMika Kuoppala 32407a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3241df0d28c1SDhinakaran Pandiyan 324251951ae7SMika Kuoppala return IRQ_HANDLED; 324351951ae7SMika Kuoppala } 324451951ae7SMika Kuoppala 324542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 324642f52ef8SKeith Packard * we use as a pipe index 324742f52ef8SKeith Packard */ 3248*08fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 32490a3e67a4SJesse Barnes { 3250*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3251*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3252e9d21d7fSKeith Packard unsigned long irqflags; 325371e0ffa5SJesse Barnes 32541ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 325586e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 325686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 325786e83e35SChris Wilson 325886e83e35SChris Wilson return 0; 325986e83e35SChris Wilson } 326086e83e35SChris Wilson 3261*08fa8fd0SVille Syrjälä int i945gm_enable_vblank(struct drm_crtc *crtc) 3262d938da6bSVille Syrjälä { 3263*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3264d938da6bSVille Syrjälä 3265d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3266d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3267d938da6bSVille Syrjälä 3268*08fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 3269d938da6bSVille Syrjälä } 3270d938da6bSVille Syrjälä 3271*08fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 327286e83e35SChris Wilson { 3273*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3274*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 327586e83e35SChris Wilson unsigned long irqflags; 327686e83e35SChris Wilson 327786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32787c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3279755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32801ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32818692d00eSChris Wilson 32820a3e67a4SJesse Barnes return 0; 32830a3e67a4SJesse Barnes } 32840a3e67a4SJesse Barnes 3285*08fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 3286f796cf8fSJesse Barnes { 3287*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3288*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3289f796cf8fSJesse Barnes unsigned long irqflags; 3290a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 329186e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3292f796cf8fSJesse Barnes 3293f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3294fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3295b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3296b1f14ad0SJesse Barnes 32972e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32982e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32992e8bf223SDhinakaran Pandiyan */ 33002e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 3301*08fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 33022e8bf223SDhinakaran Pandiyan 3303b1f14ad0SJesse Barnes return 0; 3304b1f14ad0SJesse Barnes } 3305b1f14ad0SJesse Barnes 3306*08fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 3307abd58f01SBen Widawsky { 3308*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3309*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3310abd58f01SBen Widawsky unsigned long irqflags; 3311abd58f01SBen Widawsky 3312abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3313013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3314abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3315013d3752SVille Syrjälä 33162e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 33172e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 33182e8bf223SDhinakaran Pandiyan */ 33192e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 3320*08fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 33212e8bf223SDhinakaran Pandiyan 3322abd58f01SBen Widawsky return 0; 3323abd58f01SBen Widawsky } 3324abd58f01SBen Widawsky 332542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 332642f52ef8SKeith Packard * we use as a pipe index 332742f52ef8SKeith Packard */ 3328*08fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 332986e83e35SChris Wilson { 3330*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3331*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 333286e83e35SChris Wilson unsigned long irqflags; 333386e83e35SChris Wilson 333486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 333586e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 333686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 333786e83e35SChris Wilson } 333886e83e35SChris Wilson 3339*08fa8fd0SVille Syrjälä void i945gm_disable_vblank(struct drm_crtc *crtc) 3340d938da6bSVille Syrjälä { 3341*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3342d938da6bSVille Syrjälä 3343*08fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 3344d938da6bSVille Syrjälä 3345d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3346d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3347d938da6bSVille Syrjälä } 3348d938da6bSVille Syrjälä 3349*08fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 33500a3e67a4SJesse Barnes { 3351*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3352*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3353e9d21d7fSKeith Packard unsigned long irqflags; 33540a3e67a4SJesse Barnes 33551ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33567c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3357755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 33581ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 33590a3e67a4SJesse Barnes } 33600a3e67a4SJesse Barnes 3361*08fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 3362f796cf8fSJesse Barnes { 3363*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3364*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3365f796cf8fSJesse Barnes unsigned long irqflags; 3366a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 336786e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3368f796cf8fSJesse Barnes 3369f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3370fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3371b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3372b1f14ad0SJesse Barnes } 3373b1f14ad0SJesse Barnes 3374*08fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 3375abd58f01SBen Widawsky { 3376*08fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 3377*08fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 3378abd58f01SBen Widawsky unsigned long irqflags; 3379abd58f01SBen Widawsky 3380abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3381013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3382abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3383abd58f01SBen Widawsky } 3384abd58f01SBen Widawsky 3385*08fa8fd0SVille Syrjälä void i945gm_vblank_work_func(struct work_struct *work) 3386d938da6bSVille Syrjälä { 3387d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3388d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3389d938da6bSVille Syrjälä 3390d938da6bSVille Syrjälä /* 3391d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3392d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3393d938da6bSVille Syrjälä * are enabled. 3394d938da6bSVille Syrjälä */ 3395d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3396d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3397d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3398d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3399d938da6bSVille Syrjälä } 3400d938da6bSVille Syrjälä 3401d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3402d938da6bSVille Syrjälä { 3403d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3404d938da6bSVille Syrjälä int i; 3405d938da6bSVille Syrjälä 3406d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3407d938da6bSVille Syrjälä if (!drv) 3408d938da6bSVille Syrjälä return 0; 3409d938da6bSVille Syrjälä 3410d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3411d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3412d938da6bSVille Syrjälä 3413d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3414d938da6bSVille Syrjälä return state->exit_latency ? 3415d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3416d938da6bSVille Syrjälä } 3417d938da6bSVille Syrjälä 3418d938da6bSVille Syrjälä return 0; 3419d938da6bSVille Syrjälä } 3420d938da6bSVille Syrjälä 3421d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3422d938da6bSVille Syrjälä { 3423d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3424d938da6bSVille Syrjälä i945gm_vblank_work_func); 3425d938da6bSVille Syrjälä 3426d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3427d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3428d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3429d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3430d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3431d938da6bSVille Syrjälä } 3432d938da6bSVille Syrjälä 3433d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3434d938da6bSVille Syrjälä { 3435d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3436d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3437d938da6bSVille Syrjälä } 3438d938da6bSVille Syrjälä 3439b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 344091738a95SPaulo Zanoni { 3441b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3442b16b2a2fSPaulo Zanoni 34436e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 344491738a95SPaulo Zanoni return; 344591738a95SPaulo Zanoni 3446b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 3447105b122eSPaulo Zanoni 34486e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3449105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3450622364b6SPaulo Zanoni } 3451105b122eSPaulo Zanoni 345291738a95SPaulo Zanoni /* 3453622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3454622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3455622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3456622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3457622364b6SPaulo Zanoni * 3458622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 345991738a95SPaulo Zanoni */ 3460622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3461622364b6SPaulo Zanoni { 3462fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3463622364b6SPaulo Zanoni 34646e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3465622364b6SPaulo Zanoni return; 3466622364b6SPaulo Zanoni 3467622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 346891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 346991738a95SPaulo Zanoni POSTING_READ(SDEIER); 347091738a95SPaulo Zanoni } 347191738a95SPaulo Zanoni 3472b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3473d18ea1b5SDaniel Vetter { 3474b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3475b16b2a2fSPaulo Zanoni 3476b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GT); 3477b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 3478b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN6_PM); 3479d18ea1b5SDaniel Vetter } 3480d18ea1b5SDaniel Vetter 348170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 348270591a41SVille Syrjälä { 3483b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3484b16b2a2fSPaulo Zanoni 348571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 348671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 348771b8b41dSVille Syrjälä else 348871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 348971b8b41dSVille Syrjälä 3490ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 349170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 349270591a41SVille Syrjälä 349344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 349470591a41SVille Syrjälä 3495b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 34968bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 349770591a41SVille Syrjälä } 349870591a41SVille Syrjälä 34998bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 35008bb61306SVille Syrjälä { 3501b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3502b16b2a2fSPaulo Zanoni 35038bb61306SVille Syrjälä u32 pipestat_mask; 35049ab981f2SVille Syrjälä u32 enable_mask; 35058bb61306SVille Syrjälä enum pipe pipe; 35068bb61306SVille Syrjälä 3507842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 35088bb61306SVille Syrjälä 35098bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 35108bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 35118bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 35128bb61306SVille Syrjälä 35139ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 35148bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3515ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3516ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3517ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3518ebf5f921SVille Syrjälä 35198bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3520ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3521ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 35226b7eafc1SVille Syrjälä 35238bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35246b7eafc1SVille Syrjälä 35259ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35268bb61306SVille Syrjälä 3527b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 35288bb61306SVille Syrjälä } 35298bb61306SVille Syrjälä 35308bb61306SVille Syrjälä /* drm_dma.h hooks 35318bb61306SVille Syrjälä */ 35328bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 35338bb61306SVille Syrjälä { 3534fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3535b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35368bb61306SVille Syrjälä 3537b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3538cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 35398bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35408bb61306SVille Syrjälä 3541fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3542fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3543fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3544fc340442SDaniel Vetter } 3545fc340442SDaniel Vetter 3546b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35478bb61306SVille Syrjälä 3548b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 35498bb61306SVille Syrjälä } 35508bb61306SVille Syrjälä 35516bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 35527e231dbeSJesse Barnes { 3553fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35547e231dbeSJesse Barnes 355534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 355634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 355734c7b8a7SVille Syrjälä 3558b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35597e231dbeSJesse Barnes 3560ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35619918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 356270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3563ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35647e231dbeSJesse Barnes } 35657e231dbeSJesse Barnes 3566d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3567d6e3cca3SDaniel Vetter { 3568b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3569b16b2a2fSPaulo Zanoni 3570b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 0); 3571b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 1); 3572b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 2); 3573b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, GT, 3); 3574d6e3cca3SDaniel Vetter } 3575d6e3cca3SDaniel Vetter 3576823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3577abd58f01SBen Widawsky { 3578fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3579b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3580abd58f01SBen Widawsky int pipe; 3581abd58f01SBen Widawsky 358225286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3583abd58f01SBen Widawsky 3584d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3585abd58f01SBen Widawsky 3586e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3587e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3588e04f7eceSVille Syrjälä 3589055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3590f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3591813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3592b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3593abd58f01SBen Widawsky 3594b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3595b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3596b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3597abd58f01SBen Widawsky 35986e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3599b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3600abd58f01SBen Widawsky } 3601abd58f01SBen Widawsky 360251951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 360351951ae7SMika Kuoppala { 360451951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 360551951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 360651951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 360751951ae7SMika Kuoppala 360851951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 360951951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 361051951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 361151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 361251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 361351951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3614d02b98b8SOscar Mateo 3615d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3616d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 361754c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 361854c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 361951951ae7SMika Kuoppala } 362051951ae7SMika Kuoppala 362151951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 362251951ae7SMika Kuoppala { 362351951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3624b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 362551951ae7SMika Kuoppala int pipe; 362651951ae7SMika Kuoppala 362725286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 362851951ae7SMika Kuoppala 362951951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 363051951ae7SMika Kuoppala 363151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 363251951ae7SMika Kuoppala 363362819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 363462819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 363562819dfdSJosé Roberto de Souza 363651951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 363751951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 363851951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3639b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 364051951ae7SMika Kuoppala 3641b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3642b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3643b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 3644b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3645b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 364631604222SAnusha Srivatsa 364729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3648b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 364951951ae7SMika Kuoppala } 365051951ae7SMika Kuoppala 36514c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3652001bd2cbSImre Deak u8 pipe_mask) 3653d49bdb0eSPaulo Zanoni { 3654b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3655b16b2a2fSPaulo Zanoni 3656a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 36576831f3e3SVille Syrjälä enum pipe pipe; 3658d49bdb0eSPaulo Zanoni 365913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 36609dfe2e3aSImre Deak 36619dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36629dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36639dfe2e3aSImre Deak return; 36649dfe2e3aSImre Deak } 36659dfe2e3aSImre Deak 36666831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3667b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 36686831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 36696831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 36709dfe2e3aSImre Deak 367113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3672d49bdb0eSPaulo Zanoni } 3673d49bdb0eSPaulo Zanoni 3674aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3675001bd2cbSImre Deak u8 pipe_mask) 3676aae8ba84SVille Syrjälä { 3677b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36786831f3e3SVille Syrjälä enum pipe pipe; 36796831f3e3SVille Syrjälä 3680aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36819dfe2e3aSImre Deak 36829dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36839dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36849dfe2e3aSImre Deak return; 36859dfe2e3aSImre Deak } 36869dfe2e3aSImre Deak 36876831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3688b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 36899dfe2e3aSImre Deak 3690aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3691aae8ba84SVille Syrjälä 3692aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 369391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3694aae8ba84SVille Syrjälä } 3695aae8ba84SVille Syrjälä 36966bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 369743f328d7SVille Syrjälä { 3698fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3699b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 370043f328d7SVille Syrjälä 370143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 370243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 370343f328d7SVille Syrjälä 3704d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 370543f328d7SVille Syrjälä 3706b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 370743f328d7SVille Syrjälä 3708ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37099918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 371070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3711ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 371243f328d7SVille Syrjälä } 371343f328d7SVille Syrjälä 371491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 371587a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 371687a02106SVille Syrjälä { 371787a02106SVille Syrjälä struct intel_encoder *encoder; 371887a02106SVille Syrjälä u32 enabled_irqs = 0; 371987a02106SVille Syrjälä 372091c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 372187a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 372287a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 372387a02106SVille Syrjälä 372487a02106SVille Syrjälä return enabled_irqs; 372587a02106SVille Syrjälä } 372687a02106SVille Syrjälä 37271a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37281a56b1a2SImre Deak { 37291a56b1a2SImre Deak u32 hotplug; 37301a56b1a2SImre Deak 37311a56b1a2SImre Deak /* 37321a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37331a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37341a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37351a56b1a2SImre Deak */ 37361a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37371a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37381a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37391a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37401a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37411a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37421a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37431a56b1a2SImre Deak /* 37441a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37451a56b1a2SImre Deak * HPD must be enabled in both north and south. 37461a56b1a2SImre Deak */ 37471a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37481a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37491a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37501a56b1a2SImre Deak } 37511a56b1a2SImre Deak 375291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 375382a28bcfSDaniel Vetter { 37541a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 375582a28bcfSDaniel Vetter 375691d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3757fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 375891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 375982a28bcfSDaniel Vetter } else { 3760fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 376191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 376282a28bcfSDaniel Vetter } 376382a28bcfSDaniel Vetter 3764fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 376582a28bcfSDaniel Vetter 37661a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37676dbf30ceSVille Syrjälä } 376826951cafSXiong Zhang 376931604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 377031604222SAnusha Srivatsa { 377131604222SAnusha Srivatsa u32 hotplug; 377231604222SAnusha Srivatsa 377331604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 377431604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 377531604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 377631604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 377731604222SAnusha Srivatsa 377831604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 377931604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 378031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 378131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 378231604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 378331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 378431604222SAnusha Srivatsa } 378531604222SAnusha Srivatsa 378631604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 378731604222SAnusha Srivatsa { 378831604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 378931604222SAnusha Srivatsa 379031604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 379131604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 379231604222SAnusha Srivatsa 379331604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 379431604222SAnusha Srivatsa 379531604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 379631604222SAnusha Srivatsa } 379731604222SAnusha Srivatsa 3798121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3799121e758eSDhinakaran Pandiyan { 3800121e758eSDhinakaran Pandiyan u32 hotplug; 3801121e758eSDhinakaran Pandiyan 3802121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3803121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3804121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3805121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3806121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3807121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3808b796b971SDhinakaran Pandiyan 3809b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3810b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3811b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3812b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3813b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3814b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3815121e758eSDhinakaran Pandiyan } 3816121e758eSDhinakaran Pandiyan 3817121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3818121e758eSDhinakaran Pandiyan { 3819121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3820121e758eSDhinakaran Pandiyan u32 val; 3821121e758eSDhinakaran Pandiyan 3822b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3823b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3824121e758eSDhinakaran Pandiyan 3825121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3826121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3827121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3828121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3829121e758eSDhinakaran Pandiyan 3830121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 383131604222SAnusha Srivatsa 383229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 383331604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3834121e758eSDhinakaran Pandiyan } 3835121e758eSDhinakaran Pandiyan 38362a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38372a57d9ccSImre Deak { 38383b92e263SRodrigo Vivi u32 val, hotplug; 38393b92e263SRodrigo Vivi 38403b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38413b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38423b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38433b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38443b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38453b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38463b92e263SRodrigo Vivi } 38472a57d9ccSImre Deak 38482a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38492a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38502a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38512a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38522a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38532a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 38542a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 38552a57d9ccSImre Deak 38562a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 38572a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 38582a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 38592a57d9ccSImre Deak } 38602a57d9ccSImre Deak 386191d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38626dbf30ceSVille Syrjälä { 38632a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38646dbf30ceSVille Syrjälä 38656dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 386691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 38676dbf30ceSVille Syrjälä 38686dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 38696dbf30ceSVille Syrjälä 38702a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 387126951cafSXiong Zhang } 38727fe0b973SKeith Packard 38731a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 38741a56b1a2SImre Deak { 38751a56b1a2SImre Deak u32 hotplug; 38761a56b1a2SImre Deak 38771a56b1a2SImre Deak /* 38781a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 38791a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 38801a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 38811a56b1a2SImre Deak */ 38821a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 38831a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 38841a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 38851a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 38861a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 38871a56b1a2SImre Deak } 38881a56b1a2SImre Deak 388991d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3890e4ce95aaSVille Syrjälä { 38911a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3892e4ce95aaSVille Syrjälä 389391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 38943a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 389591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 38963a3b3c7dSVille Syrjälä 38973a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 389891d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 389923bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 390091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 39013a3b3c7dSVille Syrjälä 39023a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 390323bb4cb5SVille Syrjälä } else { 3904e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 390591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3906e4ce95aaSVille Syrjälä 3907e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 39083a3b3c7dSVille Syrjälä } 3909e4ce95aaSVille Syrjälä 39101a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3911e4ce95aaSVille Syrjälä 391291d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3913e4ce95aaSVille Syrjälä } 3914e4ce95aaSVille Syrjälä 39152a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 39162a57d9ccSImre Deak u32 enabled_irqs) 3917e0a20ad7SShashank Sharma { 39182a57d9ccSImre Deak u32 hotplug; 3919e0a20ad7SShashank Sharma 3920a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 39212a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 39222a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39232a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3924d252bf68SShubhangi Shrivastava 3925d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3926d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3927d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3928d252bf68SShubhangi Shrivastava 3929d252bf68SShubhangi Shrivastava /* 3930d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3931d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3932d252bf68SShubhangi Shrivastava */ 3933d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3934d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3935d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3936d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3937d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3938d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3939d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3940d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3941d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3942d252bf68SShubhangi Shrivastava 3943a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3944e0a20ad7SShashank Sharma } 3945e0a20ad7SShashank Sharma 39462a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39472a57d9ccSImre Deak { 39482a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39492a57d9ccSImre Deak } 39502a57d9ccSImre Deak 39512a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39522a57d9ccSImre Deak { 39532a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39542a57d9ccSImre Deak 39552a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 39562a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 39572a57d9ccSImre Deak 39582a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 39592a57d9ccSImre Deak 39602a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 39612a57d9ccSImre Deak } 39622a57d9ccSImre Deak 3963d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3964d46da437SPaulo Zanoni { 3965fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 396682a28bcfSDaniel Vetter u32 mask; 3967d46da437SPaulo Zanoni 39686e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3969692a04cfSDaniel Vetter return; 3970692a04cfSDaniel Vetter 39716e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 39725c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 39734ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 39745c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 39754ebc6509SDhinakaran Pandiyan else 39764ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 39778664281bSPaulo Zanoni 397865f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3979d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 39802a57d9ccSImre Deak 39812a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 39822a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 39831a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 39842a57d9ccSImre Deak else 39852a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3986d46da437SPaulo Zanoni } 3987d46da437SPaulo Zanoni 39880a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 39890a9a8c91SDaniel Vetter { 3990fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3991b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 39920a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 39930a9a8c91SDaniel Vetter 39940a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 39950a9a8c91SDaniel Vetter 39960a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 39973c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 39980a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3999772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 4000772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 40010a9a8c91SDaniel Vetter } 40020a9a8c91SDaniel Vetter 40030a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 4004cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 4005f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 40060a9a8c91SDaniel Vetter } else { 40070a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 40080a9a8c91SDaniel Vetter } 40090a9a8c91SDaniel Vetter 4010b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs); 40110a9a8c91SDaniel Vetter 4012b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 401378e68d36SImre Deak /* 401478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 401578e68d36SImre Deak * itself is enabled/disabled. 401678e68d36SImre Deak */ 40178a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 40180a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 4019f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 4020f4e9af4fSAkash Goel } 40210a9a8c91SDaniel Vetter 4022f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 4023b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs); 40240a9a8c91SDaniel Vetter } 40250a9a8c91SDaniel Vetter } 40260a9a8c91SDaniel Vetter 4027f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 4028036a4a7dSZhenyu Wang { 4029fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4030b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 40318e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40328e76f8dcSPaulo Zanoni 4033b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40348e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4035842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40368e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 403723bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 403823bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40398e76f8dcSPaulo Zanoni } else { 40408e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4041842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4042842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4043e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4044e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4045e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40468e76f8dcSPaulo Zanoni } 4047036a4a7dSZhenyu Wang 4048fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4049b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 40501aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4051fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4052fc340442SDaniel Vetter } 4053fc340442SDaniel Vetter 40541ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4055036a4a7dSZhenyu Wang 4056622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4057622364b6SPaulo Zanoni 4058b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 4059b16b2a2fSPaulo Zanoni display_mask | extra_mask); 4060036a4a7dSZhenyu Wang 40610a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 4062036a4a7dSZhenyu Wang 40631a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 40641a56b1a2SImre Deak 4065d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 40667fe0b973SKeith Packard 406750a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 40686005ce42SDaniel Vetter /* Enable PCU event interrupts 40696005ce42SDaniel Vetter * 40706005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 40714bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 40724bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4073d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4074fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4075d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4076f97108d1SJesse Barnes } 4077f97108d1SJesse Barnes 4078036a4a7dSZhenyu Wang return 0; 4079036a4a7dSZhenyu Wang } 4080036a4a7dSZhenyu Wang 4081f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4082f8b79e58SImre Deak { 408367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4084f8b79e58SImre Deak 4085f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4086f8b79e58SImre Deak return; 4087f8b79e58SImre Deak 4088f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4089f8b79e58SImre Deak 4090d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4091d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4092ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4093f8b79e58SImre Deak } 4094d6c69803SVille Syrjälä } 4095f8b79e58SImre Deak 4096f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4097f8b79e58SImre Deak { 409867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4099f8b79e58SImre Deak 4100f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4101f8b79e58SImre Deak return; 4102f8b79e58SImre Deak 4103f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4104f8b79e58SImre Deak 4105950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4106ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4107f8b79e58SImre Deak } 4108f8b79e58SImre Deak 41090e6c9a9eSVille Syrjälä 41100e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 41110e6c9a9eSVille Syrjälä { 4112fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41130e6c9a9eSVille Syrjälä 41140a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 41157e231dbeSJesse Barnes 4116ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 41179918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4118ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4119ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4120ad22d106SVille Syrjälä 41217e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 412234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 412320afbda2SDaniel Vetter 412420afbda2SDaniel Vetter return 0; 412520afbda2SDaniel Vetter } 412620afbda2SDaniel Vetter 4127abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4128abd58f01SBen Widawsky { 4129b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4130b16b2a2fSPaulo Zanoni 4131abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4132a9c287c9SJani Nikula u32 gt_interrupts[] = { 41338a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 413473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 413573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 41368a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 41378a68d464SChris Wilson 41388a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 41398a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4140abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 41418a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 41428a68d464SChris Wilson 4143abd58f01SBen Widawsky 0, 41448a68d464SChris Wilson 41458a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 41468a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4147abd58f01SBen Widawsky }; 4148abd58f01SBen Widawsky 4149f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4150f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 4151b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 4152b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 415378e68d36SImre Deak /* 415478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 415526705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 415678e68d36SImre Deak */ 4157b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 4158b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4159abd58f01SBen Widawsky } 4160abd58f01SBen Widawsky 4161abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4162abd58f01SBen Widawsky { 4163b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4164b16b2a2fSPaulo Zanoni 4165a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4166a9c287c9SJani Nikula u32 de_pipe_enables; 41673a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 41683a3b3c7dSVille Syrjälä u32 de_port_enables; 4169df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 41703a3b3c7dSVille Syrjälä enum pipe pipe; 4171770de83dSDamien Lespiau 4172df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4173df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4174df0d28c1SDhinakaran Pandiyan 4175bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4176842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 41773a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 417888e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4179cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 41803a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 41813a3b3c7dSVille Syrjälä } else { 4182842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 41833a3b3c7dSVille Syrjälä } 4184770de83dSDamien Lespiau 4185bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4186bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4187bb187e93SJames Ausmus 41889bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4189a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4190a324fcacSRodrigo Vivi 4191770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4192770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4193770de83dSDamien Lespiau 41943a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4195cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4196a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4197a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 41983a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 41993a3b3c7dSVille Syrjälä 4200b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 420154fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4202e04f7eceSVille Syrjälä 42030a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 42040a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4205abd58f01SBen Widawsky 4206f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4207813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4208b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 4209813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 421035079899SPaulo Zanoni de_pipe_enables); 42110a195c02SMika Kahola } 4212abd58f01SBen Widawsky 4213b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 4214b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 42152a57d9ccSImre Deak 4216121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4217121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4218b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4219b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4220121e758eSDhinakaran Pandiyan 4221b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 4222b16b2a2fSPaulo Zanoni de_hpd_enables); 4223121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4224121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42252a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4226121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42271a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4228abd58f01SBen Widawsky } 4229121e758eSDhinakaran Pandiyan } 4230abd58f01SBen Widawsky 4231abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4232abd58f01SBen Widawsky { 4233fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4234abd58f01SBen Widawsky 42356e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4236622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4237622364b6SPaulo Zanoni 4238abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4239abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4240abd58f01SBen Widawsky 42416e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4242abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4243abd58f01SBen Widawsky 424425286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4245abd58f01SBen Widawsky 4246abd58f01SBen Widawsky return 0; 4247abd58f01SBen Widawsky } 4248abd58f01SBen Widawsky 424951951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 425051951ae7SMika Kuoppala { 425151951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 425251951ae7SMika Kuoppala 425351951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 425451951ae7SMika Kuoppala 425551951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 425651951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 425751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 425851951ae7SMika Kuoppala 425951951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 426051951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 426151951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 426251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 426351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 426451951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 426551951ae7SMika Kuoppala 4266d02b98b8SOscar Mateo /* 4267d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4268d02b98b8SOscar Mateo * is enabled/disabled. 4269d02b98b8SOscar Mateo */ 4270d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4271d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4272d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4273d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 427454c52a84SOscar Mateo 427554c52a84SOscar Mateo /* Same thing for GuC interrupts */ 427654c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0); 427754c52a84SOscar Mateo I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0); 427851951ae7SMika Kuoppala } 427951951ae7SMika Kuoppala 428031604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 428131604222SAnusha Srivatsa { 428231604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 428331604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 428431604222SAnusha Srivatsa 428531604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 428631604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 428731604222SAnusha Srivatsa POSTING_READ(SDEIER); 428831604222SAnusha Srivatsa 428965f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 429031604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 429131604222SAnusha Srivatsa 429231604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 429331604222SAnusha Srivatsa } 429431604222SAnusha Srivatsa 429551951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 429651951ae7SMika Kuoppala { 429751951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4298b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4299df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 430051951ae7SMika Kuoppala 430129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 430231604222SAnusha Srivatsa icp_irq_postinstall(dev); 430331604222SAnusha Srivatsa 430451951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 430551951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 430651951ae7SMika Kuoppala 4307b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4308df0d28c1SDhinakaran Pandiyan 430951951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 431051951ae7SMika Kuoppala 431125286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4312c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 431351951ae7SMika Kuoppala 431451951ae7SMika Kuoppala return 0; 431551951ae7SMika Kuoppala } 431651951ae7SMika Kuoppala 431743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 431843f328d7SVille Syrjälä { 4319fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 432043f328d7SVille Syrjälä 432143f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 432243f328d7SVille Syrjälä 4323ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 43249918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4325ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4326ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4327ad22d106SVille Syrjälä 4328e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 432943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 433043f328d7SVille Syrjälä 433143f328d7SVille Syrjälä return 0; 433243f328d7SVille Syrjälä } 433343f328d7SVille Syrjälä 43346bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4335c2798b19SChris Wilson { 4336fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4337b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4338c2798b19SChris Wilson 433944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 434044d9241eSVille Syrjälä 4341b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 4342c2798b19SChris Wilson } 4343c2798b19SChris Wilson 4344c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4345c2798b19SChris Wilson { 4346fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4347b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4348e9e9848aSVille Syrjälä u16 enable_mask; 4349c2798b19SChris Wilson 43504f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 43514f5fd91fSTvrtko Ursulin EMR, 43524f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 4353045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4354c2798b19SChris Wilson 4355c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4356c2798b19SChris Wilson dev_priv->irq_mask = 4357c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 435816659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 435916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4360c2798b19SChris Wilson 4361e9e9848aSVille Syrjälä enable_mask = 4362c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4363c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 436416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4365e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4366e9e9848aSVille Syrjälä 4367b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 4368c2798b19SChris Wilson 4369379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4370379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4371d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4372755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4373755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4374d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4375379ef82dSDaniel Vetter 4376c2798b19SChris Wilson return 0; 4377c2798b19SChris Wilson } 4378c2798b19SChris Wilson 43794f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 438078c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 438178c357ddSVille Syrjälä { 43824f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 438378c357ddSVille Syrjälä u16 emr; 438478c357ddSVille Syrjälä 43854f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 438678c357ddSVille Syrjälä 438778c357ddSVille Syrjälä if (*eir) 43884f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 438978c357ddSVille Syrjälä 43904f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 439178c357ddSVille Syrjälä if (*eir_stuck == 0) 439278c357ddSVille Syrjälä return; 439378c357ddSVille Syrjälä 439478c357ddSVille Syrjälä /* 439578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 439678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 439778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 439878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 439978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 440078c357ddSVille Syrjälä * cleared except by handling the underlying error 440178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 440278c357ddSVille Syrjälä * remains set. 440378c357ddSVille Syrjälä */ 44044f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 44054f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 44064f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 440778c357ddSVille Syrjälä } 440878c357ddSVille Syrjälä 440978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 441078c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 441178c357ddSVille Syrjälä { 441278c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 441378c357ddSVille Syrjälä 441478c357ddSVille Syrjälä if (eir_stuck) 441578c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 441678c357ddSVille Syrjälä } 441778c357ddSVille Syrjälä 441878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 441978c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 442078c357ddSVille Syrjälä { 442178c357ddSVille Syrjälä u32 emr; 442278c357ddSVille Syrjälä 442378c357ddSVille Syrjälä *eir = I915_READ(EIR); 442478c357ddSVille Syrjälä 442578c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 442678c357ddSVille Syrjälä 442778c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 442878c357ddSVille Syrjälä if (*eir_stuck == 0) 442978c357ddSVille Syrjälä return; 443078c357ddSVille Syrjälä 443178c357ddSVille Syrjälä /* 443278c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 443378c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 443478c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 443578c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 443678c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 443778c357ddSVille Syrjälä * cleared except by handling the underlying error 443878c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 443978c357ddSVille Syrjälä * remains set. 444078c357ddSVille Syrjälä */ 444178c357ddSVille Syrjälä emr = I915_READ(EMR); 444278c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 444378c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 444478c357ddSVille Syrjälä } 444578c357ddSVille Syrjälä 444678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 444778c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 444878c357ddSVille Syrjälä { 444978c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 445078c357ddSVille Syrjälä 445178c357ddSVille Syrjälä if (eir_stuck) 445278c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 445378c357ddSVille Syrjälä } 445478c357ddSVille Syrjälä 4455ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4456c2798b19SChris Wilson { 445745a83f84SDaniel Vetter struct drm_device *dev = arg; 4458fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4459af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4460c2798b19SChris Wilson 44612dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44622dd2a883SImre Deak return IRQ_NONE; 44632dd2a883SImre Deak 44641f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44659102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44661f814dacSImre Deak 4467af722d28SVille Syrjälä do { 4468af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 446978c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4470af722d28SVille Syrjälä u16 iir; 4471af722d28SVille Syrjälä 44724f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4473c2798b19SChris Wilson if (iir == 0) 4474af722d28SVille Syrjälä break; 4475c2798b19SChris Wilson 4476af722d28SVille Syrjälä ret = IRQ_HANDLED; 4477c2798b19SChris Wilson 4478eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4479eb64343cSVille Syrjälä * signalled in iir */ 4480eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4481c2798b19SChris Wilson 448278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 448378c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 448478c357ddSVille Syrjälä 44854f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4486c2798b19SChris Wilson 4487c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 44888a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4489c2798b19SChris Wilson 449078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 449178c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4492af722d28SVille Syrjälä 4493eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4494af722d28SVille Syrjälä } while (0); 4495c2798b19SChris Wilson 44969102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 44971f814dacSImre Deak 44981f814dacSImre Deak return ret; 4499c2798b19SChris Wilson } 4500c2798b19SChris Wilson 45016bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4502a266c7d5SChris Wilson { 4503fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4504b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4505a266c7d5SChris Wilson 450656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 45070706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4508a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4509a266c7d5SChris Wilson } 4510a266c7d5SChris Wilson 451144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 451244d9241eSVille Syrjälä 4513b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4514a266c7d5SChris Wilson } 4515a266c7d5SChris Wilson 4516a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4517a266c7d5SChris Wilson { 4518fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4519b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 452038bde180SChris Wilson u32 enable_mask; 4521a266c7d5SChris Wilson 4522045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4523045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 452438bde180SChris Wilson 452538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 452638bde180SChris Wilson dev_priv->irq_mask = 452738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 452838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 452916659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 453016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 453138bde180SChris Wilson 453238bde180SChris Wilson enable_mask = 453338bde180SChris Wilson I915_ASLE_INTERRUPT | 453438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 453538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 453616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 453738bde180SChris Wilson I915_USER_INTERRUPT; 453838bde180SChris Wilson 453956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4540a266c7d5SChris Wilson /* Enable in IER... */ 4541a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4542a266c7d5SChris Wilson /* and unmask in IMR */ 4543a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4544a266c7d5SChris Wilson } 4545a266c7d5SChris Wilson 4546b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4547a266c7d5SChris Wilson 4548379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4549379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4550d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4551755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4552755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4553d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4554379ef82dSDaniel Vetter 4555c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4556c30bb1fdSVille Syrjälä 455720afbda2SDaniel Vetter return 0; 455820afbda2SDaniel Vetter } 455920afbda2SDaniel Vetter 4560ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4561a266c7d5SChris Wilson { 456245a83f84SDaniel Vetter struct drm_device *dev = arg; 4563fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4564af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4565a266c7d5SChris Wilson 45662dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 45672dd2a883SImre Deak return IRQ_NONE; 45682dd2a883SImre Deak 45691f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 45709102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 45711f814dacSImre Deak 457238bde180SChris Wilson do { 4573eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 457478c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4575af722d28SVille Syrjälä u32 hotplug_status = 0; 4576af722d28SVille Syrjälä u32 iir; 4577a266c7d5SChris Wilson 45789d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4579af722d28SVille Syrjälä if (iir == 0) 4580af722d28SVille Syrjälä break; 4581af722d28SVille Syrjälä 4582af722d28SVille Syrjälä ret = IRQ_HANDLED; 4583af722d28SVille Syrjälä 4584af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4585af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4586af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4587a266c7d5SChris Wilson 4588eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4589eb64343cSVille Syrjälä * signalled in iir */ 4590eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4591a266c7d5SChris Wilson 459278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 459378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 459478c357ddSVille Syrjälä 45959d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4596a266c7d5SChris Wilson 4597a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45988a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4599a266c7d5SChris Wilson 460078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 460178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4602a266c7d5SChris Wilson 4603af722d28SVille Syrjälä if (hotplug_status) 4604af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4605af722d28SVille Syrjälä 4606af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4607af722d28SVille Syrjälä } while (0); 4608a266c7d5SChris Wilson 46099102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 46101f814dacSImre Deak 4611a266c7d5SChris Wilson return ret; 4612a266c7d5SChris Wilson } 4613a266c7d5SChris Wilson 46146bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4615a266c7d5SChris Wilson { 4616fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4617b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4618a266c7d5SChris Wilson 46190706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4620a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4621a266c7d5SChris Wilson 462244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 462344d9241eSVille Syrjälä 4624b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4625a266c7d5SChris Wilson } 4626a266c7d5SChris Wilson 4627a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4628a266c7d5SChris Wilson { 4629fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4630b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4631bbba0a97SChris Wilson u32 enable_mask; 4632a266c7d5SChris Wilson u32 error_mask; 4633a266c7d5SChris Wilson 4634045cebd2SVille Syrjälä /* 4635045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4636045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4637045cebd2SVille Syrjälä */ 4638045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4639045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4640045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4641045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4642045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4643045cebd2SVille Syrjälä } else { 4644045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4645045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4646045cebd2SVille Syrjälä } 4647045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4648045cebd2SVille Syrjälä 4649a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4650c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4651c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4652adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4653bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4654bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 465578c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4656bbba0a97SChris Wilson 4657c30bb1fdSVille Syrjälä enable_mask = 4658c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4659c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4660c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4661c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 466278c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4663c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4664bbba0a97SChris Wilson 466591d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4666bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4667a266c7d5SChris Wilson 4668b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4669c30bb1fdSVille Syrjälä 4670b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4671b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4672d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4673755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4674755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4675755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4676d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4677a266c7d5SChris Wilson 467891d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 467920afbda2SDaniel Vetter 468020afbda2SDaniel Vetter return 0; 468120afbda2SDaniel Vetter } 468220afbda2SDaniel Vetter 468391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 468420afbda2SDaniel Vetter { 468520afbda2SDaniel Vetter u32 hotplug_en; 468620afbda2SDaniel Vetter 468767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4688b5ea2d56SDaniel Vetter 4689adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4690e5868a31SEgbert Eich /* enable bits are the same for all generations */ 469191d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4692a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4693a266c7d5SChris Wilson to generate a spurious hotplug event about three 4694a266c7d5SChris Wilson seconds later. So just do it once. 4695a266c7d5SChris Wilson */ 469691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4697a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4698a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4699a266c7d5SChris Wilson 4700a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 47010706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4702f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4703f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4704f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 47050706f17cSEgbert Eich hotplug_en); 4706a266c7d5SChris Wilson } 4707a266c7d5SChris Wilson 4708ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4709a266c7d5SChris Wilson { 471045a83f84SDaniel Vetter struct drm_device *dev = arg; 4711fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4712af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4713a266c7d5SChris Wilson 47142dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 47152dd2a883SImre Deak return IRQ_NONE; 47162dd2a883SImre Deak 47171f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 47189102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 47191f814dacSImre Deak 4720af722d28SVille Syrjälä do { 4721eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 472278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4723af722d28SVille Syrjälä u32 hotplug_status = 0; 4724af722d28SVille Syrjälä u32 iir; 47252c8ba29fSChris Wilson 47269d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4727af722d28SVille Syrjälä if (iir == 0) 4728af722d28SVille Syrjälä break; 4729af722d28SVille Syrjälä 4730af722d28SVille Syrjälä ret = IRQ_HANDLED; 4731af722d28SVille Syrjälä 4732af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4733af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4734a266c7d5SChris Wilson 4735eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4736eb64343cSVille Syrjälä * signalled in iir */ 4737eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4738a266c7d5SChris Wilson 473978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 474078c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 474178c357ddSVille Syrjälä 47429d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4743a266c7d5SChris Wilson 4744a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 47458a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4746af722d28SVille Syrjälä 4747a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 47488a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4749a266c7d5SChris Wilson 475078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 475178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4752515ac2bbSDaniel Vetter 4753af722d28SVille Syrjälä if (hotplug_status) 4754af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4755af722d28SVille Syrjälä 4756af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4757af722d28SVille Syrjälä } while (0); 4758a266c7d5SChris Wilson 47599102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 47601f814dacSImre Deak 4761a266c7d5SChris Wilson return ret; 4762a266c7d5SChris Wilson } 4763a266c7d5SChris Wilson 4764fca52a55SDaniel Vetter /** 4765fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4766fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4767fca52a55SDaniel Vetter * 4768fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4769fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4770fca52a55SDaniel Vetter */ 4771b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4772f71d4af4SJesse Barnes { 477391c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4774562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4775cefcff8fSJoonas Lahtinen int i; 47768b2e326dSChris Wilson 4777d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4778d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4779d938da6bSVille Syrjälä 478077913b39SJani Nikula intel_hpd_init_work(dev_priv); 478177913b39SJani Nikula 4782562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4783cefcff8fSJoonas Lahtinen 4784a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4785cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4786cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 47878b2e326dSChris Wilson 478854c52a84SOscar Mateo if (HAS_GUC_SCHED(dev_priv) && INTEL_GEN(dev_priv) < 11) 478926705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 479026705e20SSagar Arun Kamble 4791a6706b45SDeepak S /* Let's track the enabled rps events */ 4792666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 47936c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4794e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 479531685c25SDeepak S else 47964668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 47974668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 47984668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4799a6706b45SDeepak S 4800917dc6b5SMika Kuoppala /* We share the register with other engine */ 4801917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4802917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4803917dc6b5SMika Kuoppala 4804562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 48051800ad25SSagar Arun Kamble 48061800ad25SSagar Arun Kamble /* 4807acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 48081800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 48091800ad25SSagar Arun Kamble * 48101800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 48111800ad25SSagar Arun Kamble */ 4812bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4813562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 48141800ad25SSagar Arun Kamble 4815bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4816562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 48171800ad25SSagar Arun Kamble 481821da2700SVille Syrjälä dev->vblank_disable_immediate = true; 481921da2700SVille Syrjälä 4820262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4821262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4822262fd485SChris Wilson * special care to avoid writing any of the display block registers 4823262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4824262fd485SChris Wilson * in this case to the runtime pm. 4825262fd485SChris Wilson */ 4826262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4827262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4828262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4829262fd485SChris Wilson 4830317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 48319a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 48329a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 48339a64c650SLyude Paul * sideband messaging with MST. 48349a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 48359a64c650SLyude Paul * short pulses, as seen on some G4x systems. 48369a64c650SLyude Paul */ 48379a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4838317eaa95SLyude 48391bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4840f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4841f71d4af4SJesse Barnes 4842b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 484343f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 48446bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 484543f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 48466bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 484743f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4848b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 48497e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 48506bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 48517e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 48526bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 4853fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 485451951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 485551951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 485651951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 485751951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 485851951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 4859121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4860bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4861abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4862723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4863abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 48646bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4865cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4866e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4867c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 48686dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 48696dbf30ceSVille Syrjälä else 48703a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 48716e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4872f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4873723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4874f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 48756bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4876e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4877f71d4af4SJesse Barnes } else { 4878cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 48796bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4880c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4881c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 48826bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 4883d938da6bSVille Syrjälä } else if (IS_I945GM(dev_priv)) { 4884d938da6bSVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4885d938da6bSVille Syrjälä dev->driver->irq_postinstall = i915_irq_postinstall; 4886d938da6bSVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4887d938da6bSVille Syrjälä dev->driver->irq_handler = i915_irq_handler; 4888cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 48896bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4890a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 48916bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4892a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4893c2798b19SChris Wilson } else { 48946bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4895a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 48966bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4897a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4898c2798b19SChris Wilson } 4899778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4900778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4901f71d4af4SJesse Barnes } 4902f71d4af4SJesse Barnes } 490320afbda2SDaniel Vetter 4904fca52a55SDaniel Vetter /** 4905cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4906cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4907cefcff8fSJoonas Lahtinen * 4908cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4909cefcff8fSJoonas Lahtinen */ 4910cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4911cefcff8fSJoonas Lahtinen { 4912cefcff8fSJoonas Lahtinen int i; 4913cefcff8fSJoonas Lahtinen 4914d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4915d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4916d938da6bSVille Syrjälä 4917cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4918cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4919cefcff8fSJoonas Lahtinen } 4920cefcff8fSJoonas Lahtinen 4921cefcff8fSJoonas Lahtinen /** 4922fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4923fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4924fca52a55SDaniel Vetter * 4925fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4926fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4927fca52a55SDaniel Vetter * 4928fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4929fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4930fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4931fca52a55SDaniel Vetter */ 49322aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 49332aeb7d3aSDaniel Vetter { 49342aeb7d3aSDaniel Vetter /* 49352aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 49362aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 49372aeb7d3aSDaniel Vetter * special cases in our ordering checks. 49382aeb7d3aSDaniel Vetter */ 4939ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 49402aeb7d3aSDaniel Vetter 494191c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 49422aeb7d3aSDaniel Vetter } 49432aeb7d3aSDaniel Vetter 4944fca52a55SDaniel Vetter /** 4945fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4946fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4947fca52a55SDaniel Vetter * 4948fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4949fca52a55SDaniel Vetter * resources acquired in the init functions. 4950fca52a55SDaniel Vetter */ 49512aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 49522aeb7d3aSDaniel Vetter { 495391c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 49542aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4955ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 49562aeb7d3aSDaniel Vetter } 49572aeb7d3aSDaniel Vetter 4958fca52a55SDaniel Vetter /** 4959fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4960fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4961fca52a55SDaniel Vetter * 4962fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4963fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4964fca52a55SDaniel Vetter */ 4965b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4966c67a470bSPaulo Zanoni { 496791c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4968ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 496991c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4970c67a470bSPaulo Zanoni } 4971c67a470bSPaulo Zanoni 4972fca52a55SDaniel Vetter /** 4973fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4974fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4975fca52a55SDaniel Vetter * 4976fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4977fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4978fca52a55SDaniel Vetter */ 4979b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4980c67a470bSPaulo Zanoni { 4981ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 498291c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 498391c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4984c67a470bSPaulo Zanoni } 4985