1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c0e09200SDave Airlie #include "drmP.h" 34c0e09200SDave Airlie #include "drm.h" 35c0e09200SDave Airlie #include "i915_drm.h" 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 41995b6762SChris Wilson static void 42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 43036a4a7dSZhenyu Wang { 441ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 451ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 461ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 473143a2bfSChris Wilson POSTING_READ(DEIMR); 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang } 50036a4a7dSZhenyu Wang 51036a4a7dSZhenyu Wang static inline void 52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 53036a4a7dSZhenyu Wang { 541ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 551ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 561ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 573143a2bfSChris Wilson POSTING_READ(DEIMR); 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang } 60036a4a7dSZhenyu Wang 617c463586SKeith Packard void 627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 637c463586SKeith Packard { 647c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 659db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 667c463586SKeith Packard 677c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 687c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 697c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 703143a2bfSChris Wilson POSTING_READ(reg); 717c463586SKeith Packard } 727c463586SKeith Packard } 737c463586SKeith Packard 747c463586SKeith Packard void 757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 767c463586SKeith Packard { 777c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 789db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 797c463586SKeith Packard 807c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 817c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 823143a2bfSChris Wilson POSTING_READ(reg); 837c463586SKeith Packard } 847c463586SKeith Packard } 857c463586SKeith Packard 86c0e09200SDave Airlie /** 8701c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8801c66889SZhao Yakui */ 8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 9001c66889SZhao Yakui { 911ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 921ec14ad3SChris Wilson unsigned long irqflags; 931ec14ad3SChris Wilson 947e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 957e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 967e231dbeSJesse Barnes return; 977e231dbeSJesse Barnes 981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9901c66889SZhao Yakui 100c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 101f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 102edcb49caSZhao Yakui else { 10301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 104d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 105a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 106edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 107d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 108edcb49caSZhao Yakui } 1091ec14ad3SChris Wilson 1101ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11101c66889SZhao Yakui } 11201c66889SZhao Yakui 11301c66889SZhao Yakui /** 1140a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1150a3e67a4SJesse Barnes * @dev: DRM device 1160a3e67a4SJesse Barnes * @pipe: pipe to check 1170a3e67a4SJesse Barnes * 1180a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1190a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1200a3e67a4SJesse Barnes * before reading such registers if unsure. 1210a3e67a4SJesse Barnes */ 1220a3e67a4SJesse Barnes static int 1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1240a3e67a4SJesse Barnes { 1250a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1265eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1270a3e67a4SJesse Barnes } 1280a3e67a4SJesse Barnes 12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13042f52ef8SKeith Packard * we use as a pipe index 13142f52ef8SKeith Packard */ 132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1330a3e67a4SJesse Barnes { 1340a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1350a3e67a4SJesse Barnes unsigned long high_frame; 1360a3e67a4SJesse Barnes unsigned long low_frame; 1375eddb70bSChris Wilson u32 high1, high2, low; 1380a3e67a4SJesse Barnes 1390a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1419db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1420a3e67a4SJesse Barnes return 0; 1430a3e67a4SJesse Barnes } 1440a3e67a4SJesse Barnes 1459db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1469db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1475eddb70bSChris Wilson 1480a3e67a4SJesse Barnes /* 1490a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1500a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1510a3e67a4SJesse Barnes * register. 1520a3e67a4SJesse Barnes */ 1530a3e67a4SJesse Barnes do { 1545eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1555eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1565eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1570a3e67a4SJesse Barnes } while (high1 != high2); 1580a3e67a4SJesse Barnes 1595eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1615eddb70bSChris Wilson return (high1 << 8) | low; 1620a3e67a4SJesse Barnes } 1630a3e67a4SJesse Barnes 164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1659880b7a5SJesse Barnes { 1669880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1679db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1689880b7a5SJesse Barnes 1699880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1719db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1729880b7a5SJesse Barnes return 0; 1739880b7a5SJesse Barnes } 1749880b7a5SJesse Barnes 1759880b7a5SJesse Barnes return I915_READ(reg); 1769880b7a5SJesse Barnes } 1779880b7a5SJesse Barnes 178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1790af7e4dfSMario Kleiner int *vpos, int *hpos) 1800af7e4dfSMario Kleiner { 1810af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1820af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1830af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1840af7e4dfSMario Kleiner bool in_vbl = true; 1850af7e4dfSMario Kleiner int ret = 0; 1860af7e4dfSMario Kleiner 1870af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1880af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1899db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1900af7e4dfSMario Kleiner return 0; 1910af7e4dfSMario Kleiner } 1920af7e4dfSMario Kleiner 1930af7e4dfSMario Kleiner /* Get vtotal. */ 1940af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 1950af7e4dfSMario Kleiner 1960af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 1970af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 1980af7e4dfSMario Kleiner * scanout position from Display scan line register. 1990af7e4dfSMario Kleiner */ 2000af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2010af7e4dfSMario Kleiner 2020af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2030af7e4dfSMario Kleiner * horizontal scanout position. 2040af7e4dfSMario Kleiner */ 2050af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2060af7e4dfSMario Kleiner *hpos = 0; 2070af7e4dfSMario Kleiner } else { 2080af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2090af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2100af7e4dfSMario Kleiner * scanout position. 2110af7e4dfSMario Kleiner */ 2120af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2130af7e4dfSMario Kleiner 2140af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2150af7e4dfSMario Kleiner *vpos = position / htotal; 2160af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2170af7e4dfSMario Kleiner } 2180af7e4dfSMario Kleiner 2190af7e4dfSMario Kleiner /* Query vblank area. */ 2200af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2210af7e4dfSMario Kleiner 2220af7e4dfSMario Kleiner /* Test position against vblank region. */ 2230af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2240af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2270af7e4dfSMario Kleiner in_vbl = false; 2280af7e4dfSMario Kleiner 2290af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2300af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2310af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Readouts valid? */ 2340af7e4dfSMario Kleiner if (vbl > 0) 2350af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* In vblank? */ 2380af7e4dfSMario Kleiner if (in_vbl) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner return ret; 2420af7e4dfSMario Kleiner } 2430af7e4dfSMario Kleiner 244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2450af7e4dfSMario Kleiner int *max_error, 2460af7e4dfSMario Kleiner struct timeval *vblank_time, 2470af7e4dfSMario Kleiner unsigned flags) 2480af7e4dfSMario Kleiner { 2494041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2504041b853SChris Wilson struct drm_crtc *crtc; 2510af7e4dfSMario Kleiner 2524041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2534041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2540af7e4dfSMario Kleiner return -EINVAL; 2550af7e4dfSMario Kleiner } 2560af7e4dfSMario Kleiner 2570af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2584041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2594041b853SChris Wilson if (crtc == NULL) { 2604041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2614041b853SChris Wilson return -EINVAL; 2624041b853SChris Wilson } 2634041b853SChris Wilson 2644041b853SChris Wilson if (!crtc->enabled) { 2654041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2664041b853SChris Wilson return -EBUSY; 2674041b853SChris Wilson } 2680af7e4dfSMario Kleiner 2690af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2704041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2714041b853SChris Wilson vblank_time, flags, 2724041b853SChris Wilson crtc); 2730af7e4dfSMario Kleiner } 2740af7e4dfSMario Kleiner 2755ca58282SJesse Barnes /* 2765ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2775ca58282SJesse Barnes */ 2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2795ca58282SJesse Barnes { 2805ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2815ca58282SJesse Barnes hotplug_work); 2825ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 283c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2844ef69c7aSChris Wilson struct intel_encoder *encoder; 2855ca58282SJesse Barnes 286a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 287e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 288e67189abSJesse Barnes 2894ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2904ef69c7aSChris Wilson if (encoder->hot_plug) 2914ef69c7aSChris Wilson encoder->hot_plug(encoder); 292c31c4ba3SKeith Packard 29340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 29440ee3381SKeith Packard 2955ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 296eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2975ca58282SJesse Barnes } 2985ca58282SJesse Barnes 299f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 300f97108d1SJesse Barnes { 301f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 302b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 303f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 304f97108d1SJesse Barnes 3057648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 306b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 307b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 308f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 309f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 310f97108d1SJesse Barnes 311f97108d1SJesse Barnes /* Handle RCS change request from hw */ 312b5b72e89SMatthew Garrett if (busy_up > max_avg) { 313f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 314f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 315f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 316f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 317b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 318f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 319f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 320f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 321f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 322f97108d1SJesse Barnes } 323f97108d1SJesse Barnes 3247648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 325f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 326f97108d1SJesse Barnes 327f97108d1SJesse Barnes return; 328f97108d1SJesse Barnes } 329f97108d1SJesse Barnes 330549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 331549f7365SChris Wilson struct intel_ring_buffer *ring) 332549f7365SChris Wilson { 333549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3349862e600SChris Wilson 335475553deSChris Wilson if (ring->obj == NULL) 336475553deSChris Wilson return; 337475553deSChris Wilson 3386d171cb4SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring)); 3399862e600SChris Wilson 340549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3413e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 342549f7365SChris Wilson dev_priv->hangcheck_count = 0; 343549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 3443e0dc6b0SBen Widawsky jiffies + 3453e0dc6b0SBen Widawsky msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 3463e0dc6b0SBen Widawsky } 347549f7365SChris Wilson } 348549f7365SChris Wilson 3494912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3503b8d8d91SJesse Barnes { 3514912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3524912d041SBen Widawsky rps_work); 3533b8d8d91SJesse Barnes u8 new_delay = dev_priv->cur_delay; 3544912d041SBen Widawsky u32 pm_iir, pm_imr; 3553b8d8d91SJesse Barnes 3564912d041SBen Widawsky spin_lock_irq(&dev_priv->rps_lock); 3574912d041SBen Widawsky pm_iir = dev_priv->pm_iir; 3584912d041SBen Widawsky dev_priv->pm_iir = 0; 3594912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 360a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 3614912d041SBen Widawsky spin_unlock_irq(&dev_priv->rps_lock); 3624912d041SBen Widawsky 3633b8d8d91SJesse Barnes if (!pm_iir) 3643b8d8d91SJesse Barnes return; 3653b8d8d91SJesse Barnes 3664912d041SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 3673b8d8d91SJesse Barnes if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 3683b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 3693b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay + 1; 3703b8d8d91SJesse Barnes if (new_delay > dev_priv->max_delay) 3713b8d8d91SJesse Barnes new_delay = dev_priv->max_delay; 3723b8d8d91SJesse Barnes } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) { 3734912d041SBen Widawsky gen6_gt_force_wake_get(dev_priv); 3743b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 3753b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay - 1; 3763b8d8d91SJesse Barnes if (new_delay < dev_priv->min_delay) { 3773b8d8d91SJesse Barnes new_delay = dev_priv->min_delay; 3783b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3793b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) | 3803b8d8d91SJesse Barnes ((new_delay << 16) & 0x3f0000)); 3813b8d8d91SJesse Barnes } else { 3823b8d8d91SJesse Barnes /* Make sure we continue to get down interrupts 3833b8d8d91SJesse Barnes * until we hit the minimum frequency */ 3843b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3853b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000); 3863b8d8d91SJesse Barnes } 3874912d041SBen Widawsky gen6_gt_force_wake_put(dev_priv); 3883b8d8d91SJesse Barnes } 3893b8d8d91SJesse Barnes 3904912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 3913b8d8d91SJesse Barnes dev_priv->cur_delay = new_delay; 3923b8d8d91SJesse Barnes 3934912d041SBen Widawsky /* 3944912d041SBen Widawsky * rps_lock not held here because clearing is non-destructive. There is 3954912d041SBen Widawsky * an *extremely* unlikely race with gen6_rps_enable() that is prevented 3964912d041SBen Widawsky * by holding struct_mutex for the duration of the write. 3974912d041SBen Widawsky */ 3984912d041SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 3993b8d8d91SJesse Barnes } 4003b8d8d91SJesse Barnes 401e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 402e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 403e7b4c6b1SDaniel Vetter u32 gt_iir) 404e7b4c6b1SDaniel Vetter { 405e7b4c6b1SDaniel Vetter 406e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 407e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 408e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 409e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 410e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 411e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 412e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 413e7b4c6b1SDaniel Vetter 414e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 415e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 416e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 417e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 418e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 419e7b4c6b1SDaniel Vetter } 420e7b4c6b1SDaniel Vetter } 421e7b4c6b1SDaniel Vetter 422fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 423fc6826d1SChris Wilson u32 pm_iir) 424fc6826d1SChris Wilson { 425fc6826d1SChris Wilson unsigned long flags; 426fc6826d1SChris Wilson 427fc6826d1SChris Wilson /* 428fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 429fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 430fc6826d1SChris Wilson * displays a case where we've unsafely cleared 431fc6826d1SChris Wilson * dev_priv->pm_iir. Although missing an interrupt of the same 432fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 433fc6826d1SChris Wilson * 434fc6826d1SChris Wilson * The mask bit in IMR is cleared by rps_work. 435fc6826d1SChris Wilson */ 436fc6826d1SChris Wilson 437fc6826d1SChris Wilson spin_lock_irqsave(&dev_priv->rps_lock, flags); 438fc6826d1SChris Wilson WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n"); 439fc6826d1SChris Wilson dev_priv->pm_iir |= pm_iir; 440fc6826d1SChris Wilson I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir); 441fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 442fc6826d1SChris Wilson spin_unlock_irqrestore(&dev_priv->rps_lock, flags); 443fc6826d1SChris Wilson 444fc6826d1SChris Wilson queue_work(dev_priv->wq, &dev_priv->rps_work); 445fc6826d1SChris Wilson } 446fc6826d1SChris Wilson 4477e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS) 4487e231dbeSJesse Barnes { 4497e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 4507e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4517e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 4527e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 4537e231dbeSJesse Barnes unsigned long irqflags; 4547e231dbeSJesse Barnes int pipe; 4557e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 4567e231dbeSJesse Barnes u32 vblank_status; 4577e231dbeSJesse Barnes int vblank = 0; 4587e231dbeSJesse Barnes bool blc_event; 4597e231dbeSJesse Barnes 4607e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 4617e231dbeSJesse Barnes 4627e231dbeSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS | 4637e231dbeSJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS; 4647e231dbeSJesse Barnes 4657e231dbeSJesse Barnes while (true) { 4667e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 4677e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 4687e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 4697e231dbeSJesse Barnes 4707e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 4717e231dbeSJesse Barnes goto out; 4727e231dbeSJesse Barnes 4737e231dbeSJesse Barnes ret = IRQ_HANDLED; 4747e231dbeSJesse Barnes 475e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 4767e231dbeSJesse Barnes 4777e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4787e231dbeSJesse Barnes for_each_pipe(pipe) { 4797e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 4807e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 4817e231dbeSJesse Barnes 4827e231dbeSJesse Barnes /* 4837e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 4847e231dbeSJesse Barnes */ 4857e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 4867e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 4877e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 4887e231dbeSJesse Barnes pipe_name(pipe)); 4897e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 4907e231dbeSJesse Barnes } 4917e231dbeSJesse Barnes } 4927e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4937e231dbeSJesse Barnes 4947e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 4957e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 4967e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 4977e231dbeSJesse Barnes 4987e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 4997e231dbeSJesse Barnes hotplug_status); 5007e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5017e231dbeSJesse Barnes queue_work(dev_priv->wq, 5027e231dbeSJesse Barnes &dev_priv->hotplug_work); 5037e231dbeSJesse Barnes 5047e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5057e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5067e231dbeSJesse Barnes } 5077e231dbeSJesse Barnes 5087e231dbeSJesse Barnes 5097e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) { 5107e231dbeSJesse Barnes drm_handle_vblank(dev, 0); 5117e231dbeSJesse Barnes vblank++; 5127e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5137e231dbeSJesse Barnes } 5147e231dbeSJesse Barnes 5157e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) { 5167e231dbeSJesse Barnes drm_handle_vblank(dev, 1); 5177e231dbeSJesse Barnes vblank++; 5187e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5197e231dbeSJesse Barnes } 5207e231dbeSJesse Barnes 5217e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 5227e231dbeSJesse Barnes blc_event = true; 5237e231dbeSJesse Barnes 524fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 525fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 5267e231dbeSJesse Barnes 5277e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 5287e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 5297e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 5307e231dbeSJesse Barnes } 5317e231dbeSJesse Barnes 5327e231dbeSJesse Barnes out: 5337e231dbeSJesse Barnes return ret; 5347e231dbeSJesse Barnes } 5357e231dbeSJesse Barnes 5369adab8b5SChris Wilson static void pch_irq_handler(struct drm_device *dev, u32 pch_iir) 537776ad806SJesse Barnes { 538776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5399db4a9c7SJesse Barnes int pipe; 540776ad806SJesse Barnes 541776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 542776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 543776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 544776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 545776ad806SJesse Barnes 546776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 547776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 548776ad806SJesse Barnes 549776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 550776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 551776ad806SJesse Barnes 552776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 553776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 554776ad806SJesse Barnes 555776ad806SJesse Barnes if (pch_iir & SDE_POISON) 556776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 557776ad806SJesse Barnes 5589db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 5599db4a9c7SJesse Barnes for_each_pipe(pipe) 5609db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 5619db4a9c7SJesse Barnes pipe_name(pipe), 5629db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 563776ad806SJesse Barnes 564776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 565776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 566776ad806SJesse Barnes 567776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 568776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 569776ad806SJesse Barnes 570776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 571776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 572776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 573776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 574776ad806SJesse Barnes } 575776ad806SJesse Barnes 576f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) 577b1f14ad0SJesse Barnes { 578b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 579b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5800e43406bSChris Wilson u32 de_iir, gt_iir, de_ier, pm_iir; 5810e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 5820e43406bSChris Wilson int i; 583b1f14ad0SJesse Barnes 584b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 585b1f14ad0SJesse Barnes 586b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 587b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 588b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 5890e43406bSChris Wilson 5900e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 5910e43406bSChris Wilson if (gt_iir) { 5920e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 5930e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 5940e43406bSChris Wilson ret = IRQ_HANDLED; 5950e43406bSChris Wilson } 596b1f14ad0SJesse Barnes 597b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 5980e43406bSChris Wilson if (de_iir) { 599b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 600b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 601b1f14ad0SJesse Barnes 6020e43406bSChris Wilson for (i = 0; i < 3; i++) { 6030e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 6040e43406bSChris Wilson intel_prepare_page_flip(dev, i); 6050e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 606b1f14ad0SJesse Barnes } 6070e43406bSChris Wilson if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 6080e43406bSChris Wilson drm_handle_vblank(dev, i); 609b1f14ad0SJesse Barnes } 610b1f14ad0SJesse Barnes 611b1f14ad0SJesse Barnes /* check event from PCH */ 612b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 6130e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 6140e43406bSChris Wilson 615b1f14ad0SJesse Barnes if (pch_iir & SDE_HOTPLUG_MASK_CPT) 616b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->hotplug_work); 6179adab8b5SChris Wilson pch_irq_handler(dev, pch_iir); 6180e43406bSChris Wilson 6190e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 6200e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 621b1f14ad0SJesse Barnes } 622b1f14ad0SJesse Barnes 6230e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 6240e43406bSChris Wilson ret = IRQ_HANDLED; 6250e43406bSChris Wilson } 6260e43406bSChris Wilson 6270e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 6280e43406bSChris Wilson if (pm_iir) { 629fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 630fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 631b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 6320e43406bSChris Wilson ret = IRQ_HANDLED; 6330e43406bSChris Wilson } 634b1f14ad0SJesse Barnes 635b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 636b1f14ad0SJesse Barnes POSTING_READ(DEIER); 637b1f14ad0SJesse Barnes 638b1f14ad0SJesse Barnes return ret; 639b1f14ad0SJesse Barnes } 640b1f14ad0SJesse Barnes 641e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 642e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 643e7b4c6b1SDaniel Vetter u32 gt_iir) 644e7b4c6b1SDaniel Vetter { 645e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 646e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 647e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 648e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 649e7b4c6b1SDaniel Vetter } 650e7b4c6b1SDaniel Vetter 651f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) 652036a4a7dSZhenyu Wang { 6534697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 654036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 655036a4a7dSZhenyu Wang int ret = IRQ_NONE; 6563b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 6572d7b8366SYuanhan Liu u32 hotplug_mask; 658881f47b6SXiang, Haihao 6594697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 6604697995bSJesse Barnes 6612d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 6622d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 6632d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 6643143a2bfSChris Wilson POSTING_READ(DEIER); 6652d109a84SZou, Nanhai 666036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 667036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 668c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 6693b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 670036a4a7dSZhenyu Wang 6713b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 6723b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 673c7c85101SZou Nan hai goto done; 674036a4a7dSZhenyu Wang 6752d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 6762d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 6772d7b8366SYuanhan Liu else 6782d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 6792d7b8366SYuanhan Liu 680036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 681036a4a7dSZhenyu Wang 682e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 683e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 684e7b4c6b1SDaniel Vetter else 685e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 686036a4a7dSZhenyu Wang 68701c66889SZhao Yakui if (de_iir & DE_GSE) 6883b617967SChris Wilson intel_opregion_gse_intr(dev); 68901c66889SZhao Yakui 690f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 691013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 6922bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 693013d5aa2SJesse Barnes } 694013d5aa2SJesse Barnes 695f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 696f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 6972bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 698013d5aa2SJesse Barnes } 699c062df61SLi Peng 700f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 701f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 702f072d2e7SZhenyu Wang 703f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 704f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 705f072d2e7SZhenyu Wang 706c650156aSZhenyu Wang /* check event from PCH */ 707776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 708776ad806SJesse Barnes if (pch_iir & hotplug_mask) 709c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 7109adab8b5SChris Wilson pch_irq_handler(dev, pch_iir); 711776ad806SJesse Barnes } 712c650156aSZhenyu Wang 713f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 7147648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 715f97108d1SJesse Barnes i915_handle_rps_change(dev); 716f97108d1SJesse Barnes } 717f97108d1SJesse Barnes 718fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 719fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 7203b8d8d91SJesse Barnes 721c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 722c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 723c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 724c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 7254912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 726036a4a7dSZhenyu Wang 727c7c85101SZou Nan hai done: 7282d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 7293143a2bfSChris Wilson POSTING_READ(DEIER); 7302d109a84SZou, Nanhai 731036a4a7dSZhenyu Wang return ret; 732036a4a7dSZhenyu Wang } 733036a4a7dSZhenyu Wang 7348a905236SJesse Barnes /** 7358a905236SJesse Barnes * i915_error_work_func - do process context error handling work 7368a905236SJesse Barnes * @work: work struct 7378a905236SJesse Barnes * 7388a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 7398a905236SJesse Barnes * was detected. 7408a905236SJesse Barnes */ 7418a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 7428a905236SJesse Barnes { 7438a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 7448a905236SJesse Barnes error_work); 7458a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 746f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 747f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 748f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 7498a905236SJesse Barnes 750f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 7518a905236SJesse Barnes 752ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 75344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 754f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 755d4b8bb2aSDaniel Vetter if (!i915_reset(dev)) { 756ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 757f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 758f316a42cSBen Gamari } 75930dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 760f316a42cSBen Gamari } 7618a905236SJesse Barnes } 7628a905236SJesse Barnes 7633bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 7649df30794SChris Wilson static struct drm_i915_error_object * 765bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 76605394f39SChris Wilson struct drm_i915_gem_object *src) 7679df30794SChris Wilson { 7689df30794SChris Wilson struct drm_i915_error_object *dst; 7699df30794SChris Wilson int page, page_count; 770e56660ddSChris Wilson u32 reloc_offset; 7719df30794SChris Wilson 77205394f39SChris Wilson if (src == NULL || src->pages == NULL) 7739df30794SChris Wilson return NULL; 7749df30794SChris Wilson 77505394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 7769df30794SChris Wilson 7779df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC); 7789df30794SChris Wilson if (dst == NULL) 7799df30794SChris Wilson return NULL; 7809df30794SChris Wilson 78105394f39SChris Wilson reloc_offset = src->gtt_offset; 7829df30794SChris Wilson for (page = 0; page < page_count; page++) { 783788885aeSAndrew Morton unsigned long flags; 784e56660ddSChris Wilson void *d; 785788885aeSAndrew Morton 786e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 7879df30794SChris Wilson if (d == NULL) 7889df30794SChris Wilson goto unwind; 789e56660ddSChris Wilson 790788885aeSAndrew Morton local_irq_save(flags); 79174898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 79274898d7eSDaniel Vetter src->has_global_gtt_mapping) { 793172975aaSChris Wilson void __iomem *s; 794172975aaSChris Wilson 795172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 796172975aaSChris Wilson * It's part of the error state, and this hopefully 797172975aaSChris Wilson * captures what the GPU read. 798172975aaSChris Wilson */ 799172975aaSChris Wilson 800e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 8013e4d3af5SPeter Zijlstra reloc_offset); 802e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 8033e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 804172975aaSChris Wilson } else { 805172975aaSChris Wilson void *s; 806172975aaSChris Wilson 807172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 808172975aaSChris Wilson 809172975aaSChris Wilson s = kmap_atomic(src->pages[page]); 810172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 811172975aaSChris Wilson kunmap_atomic(s); 812172975aaSChris Wilson 813172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 814172975aaSChris Wilson } 815788885aeSAndrew Morton local_irq_restore(flags); 816e56660ddSChris Wilson 8179df30794SChris Wilson dst->pages[page] = d; 818e56660ddSChris Wilson 819e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 8209df30794SChris Wilson } 8219df30794SChris Wilson dst->page_count = page_count; 82205394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 8239df30794SChris Wilson 8249df30794SChris Wilson return dst; 8259df30794SChris Wilson 8269df30794SChris Wilson unwind: 8279df30794SChris Wilson while (page--) 8289df30794SChris Wilson kfree(dst->pages[page]); 8299df30794SChris Wilson kfree(dst); 8309df30794SChris Wilson return NULL; 8319df30794SChris Wilson } 8329df30794SChris Wilson 8339df30794SChris Wilson static void 8349df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 8359df30794SChris Wilson { 8369df30794SChris Wilson int page; 8379df30794SChris Wilson 8389df30794SChris Wilson if (obj == NULL) 8399df30794SChris Wilson return; 8409df30794SChris Wilson 8419df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 8429df30794SChris Wilson kfree(obj->pages[page]); 8439df30794SChris Wilson 8449df30794SChris Wilson kfree(obj); 8459df30794SChris Wilson } 8469df30794SChris Wilson 847742cbee8SDaniel Vetter void 848742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 8499df30794SChris Wilson { 850742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 851742cbee8SDaniel Vetter typeof(*error), ref); 852e2f973d5SChris Wilson int i; 853e2f973d5SChris Wilson 85452d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 85552d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 85652d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 85752d39a21SChris Wilson kfree(error->ring[i].requests); 85852d39a21SChris Wilson } 859e2f973d5SChris Wilson 8609df30794SChris Wilson kfree(error->active_bo); 8616ef3d427SChris Wilson kfree(error->overlay); 8629df30794SChris Wilson kfree(error); 8639df30794SChris Wilson } 8641b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 8651b50247aSChris Wilson struct drm_i915_gem_object *obj) 866c724e8a9SChris Wilson { 867c724e8a9SChris Wilson err->size = obj->base.size; 868c724e8a9SChris Wilson err->name = obj->base.name; 869c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 870c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 871c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 872c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 873c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 874c724e8a9SChris Wilson err->pinned = 0; 875c724e8a9SChris Wilson if (obj->pin_count > 0) 876c724e8a9SChris Wilson err->pinned = 1; 877c724e8a9SChris Wilson if (obj->user_pin_count > 0) 878c724e8a9SChris Wilson err->pinned = -1; 879c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 880c724e8a9SChris Wilson err->dirty = obj->dirty; 881c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 88296154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 88393dfb40cSChris Wilson err->cache_level = obj->cache_level; 8841b50247aSChris Wilson } 885c724e8a9SChris Wilson 8861b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 8871b50247aSChris Wilson int count, struct list_head *head) 8881b50247aSChris Wilson { 8891b50247aSChris Wilson struct drm_i915_gem_object *obj; 8901b50247aSChris Wilson int i = 0; 8911b50247aSChris Wilson 8921b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 8931b50247aSChris Wilson capture_bo(err++, obj); 894c724e8a9SChris Wilson if (++i == count) 895c724e8a9SChris Wilson break; 8961b50247aSChris Wilson } 897c724e8a9SChris Wilson 8981b50247aSChris Wilson return i; 8991b50247aSChris Wilson } 9001b50247aSChris Wilson 9011b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 9021b50247aSChris Wilson int count, struct list_head *head) 9031b50247aSChris Wilson { 9041b50247aSChris Wilson struct drm_i915_gem_object *obj; 9051b50247aSChris Wilson int i = 0; 9061b50247aSChris Wilson 9071b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 9081b50247aSChris Wilson if (obj->pin_count == 0) 9091b50247aSChris Wilson continue; 9101b50247aSChris Wilson 9111b50247aSChris Wilson capture_bo(err++, obj); 9121b50247aSChris Wilson if (++i == count) 9131b50247aSChris Wilson break; 914c724e8a9SChris Wilson } 915c724e8a9SChris Wilson 916c724e8a9SChris Wilson return i; 917c724e8a9SChris Wilson } 918c724e8a9SChris Wilson 919748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 920748ebc60SChris Wilson struct drm_i915_error_state *error) 921748ebc60SChris Wilson { 922748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 923748ebc60SChris Wilson int i; 924748ebc60SChris Wilson 925748ebc60SChris Wilson /* Fences */ 926748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 927775d17b6SDaniel Vetter case 7: 928748ebc60SChris Wilson case 6: 929748ebc60SChris Wilson for (i = 0; i < 16; i++) 930748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 931748ebc60SChris Wilson break; 932748ebc60SChris Wilson case 5: 933748ebc60SChris Wilson case 4: 934748ebc60SChris Wilson for (i = 0; i < 16; i++) 935748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 936748ebc60SChris Wilson break; 937748ebc60SChris Wilson case 3: 938748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 939748ebc60SChris Wilson for (i = 0; i < 8; i++) 940748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 941748ebc60SChris Wilson case 2: 942748ebc60SChris Wilson for (i = 0; i < 8; i++) 943748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 944748ebc60SChris Wilson break; 945748ebc60SChris Wilson 946748ebc60SChris Wilson } 947748ebc60SChris Wilson } 948748ebc60SChris Wilson 949bcfb2e28SChris Wilson static struct drm_i915_error_object * 950bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 951bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 952bcfb2e28SChris Wilson { 953bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 954bcfb2e28SChris Wilson u32 seqno; 955bcfb2e28SChris Wilson 956bcfb2e28SChris Wilson if (!ring->get_seqno) 957bcfb2e28SChris Wilson return NULL; 958bcfb2e28SChris Wilson 959bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 960bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 961bcfb2e28SChris Wilson if (obj->ring != ring) 962bcfb2e28SChris Wilson continue; 963bcfb2e28SChris Wilson 964c37d9a5dSChris Wilson if (i915_seqno_passed(seqno, obj->last_rendering_seqno)) 965bcfb2e28SChris Wilson continue; 966bcfb2e28SChris Wilson 967bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 968bcfb2e28SChris Wilson continue; 969bcfb2e28SChris Wilson 970bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 971bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 972bcfb2e28SChris Wilson */ 973bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 974bcfb2e28SChris Wilson } 975bcfb2e28SChris Wilson 976bcfb2e28SChris Wilson return NULL; 977bcfb2e28SChris Wilson } 978bcfb2e28SChris Wilson 979d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 980d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 981d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 982d27b1e0eSDaniel Vetter { 983d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 984d27b1e0eSDaniel Vetter 98533f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 98633f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 9877e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 9887e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 9897e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 9907e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 99133f3f518SDaniel Vetter } 992c1cd90edSDaniel Vetter 993d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 9949d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 995d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 996d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 997d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 998c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 999d27b1e0eSDaniel Vetter if (ring->id == RCS) { 1000d27b1e0eSDaniel Vetter error->instdone1 = I915_READ(INSTDONE1); 1001d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1002d27b1e0eSDaniel Vetter } 1003d27b1e0eSDaniel Vetter } else { 10049d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1005d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1006d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1007d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1008d27b1e0eSDaniel Vetter } 1009d27b1e0eSDaniel Vetter 10109574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1011c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1012d27b1e0eSDaniel Vetter error->seqno[ring->id] = ring->get_seqno(ring); 1013d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1014c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1015c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 10167e3b8737SDaniel Vetter 10177e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 10187e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1019d27b1e0eSDaniel Vetter } 1020d27b1e0eSDaniel Vetter 102152d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 102252d39a21SChris Wilson struct drm_i915_error_state *error) 102352d39a21SChris Wilson { 102452d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1025b4519513SChris Wilson struct intel_ring_buffer *ring; 102652d39a21SChris Wilson struct drm_i915_gem_request *request; 102752d39a21SChris Wilson int i, count; 102852d39a21SChris Wilson 1029b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 103052d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 103152d39a21SChris Wilson 103252d39a21SChris Wilson error->ring[i].batchbuffer = 103352d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 103452d39a21SChris Wilson 103552d39a21SChris Wilson error->ring[i].ringbuffer = 103652d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 103752d39a21SChris Wilson 103852d39a21SChris Wilson count = 0; 103952d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 104052d39a21SChris Wilson count++; 104152d39a21SChris Wilson 104252d39a21SChris Wilson error->ring[i].num_requests = count; 104352d39a21SChris Wilson error->ring[i].requests = 104452d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 104552d39a21SChris Wilson GFP_ATOMIC); 104652d39a21SChris Wilson if (error->ring[i].requests == NULL) { 104752d39a21SChris Wilson error->ring[i].num_requests = 0; 104852d39a21SChris Wilson continue; 104952d39a21SChris Wilson } 105052d39a21SChris Wilson 105152d39a21SChris Wilson count = 0; 105252d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 105352d39a21SChris Wilson struct drm_i915_error_request *erq; 105452d39a21SChris Wilson 105552d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 105652d39a21SChris Wilson erq->seqno = request->seqno; 105752d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1058ee4f42b1SChris Wilson erq->tail = request->tail; 105952d39a21SChris Wilson } 106052d39a21SChris Wilson } 106152d39a21SChris Wilson } 106252d39a21SChris Wilson 10638a905236SJesse Barnes /** 10648a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 10658a905236SJesse Barnes * @dev: drm device 10668a905236SJesse Barnes * 10678a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 10688a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 10698a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 10708a905236SJesse Barnes * to pick up. 10718a905236SJesse Barnes */ 107263eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 107363eeaf38SJesse Barnes { 107463eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 107505394f39SChris Wilson struct drm_i915_gem_object *obj; 107663eeaf38SJesse Barnes struct drm_i915_error_state *error; 107763eeaf38SJesse Barnes unsigned long flags; 10789db4a9c7SJesse Barnes int i, pipe; 107963eeaf38SJesse Barnes 108063eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 10819df30794SChris Wilson error = dev_priv->first_error; 10829df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 10839df30794SChris Wilson if (error) 10849df30794SChris Wilson return; 108563eeaf38SJesse Barnes 10869db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 108733f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 108863eeaf38SJesse Barnes if (!error) { 10899df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 10909df30794SChris Wilson return; 109163eeaf38SJesse Barnes } 109263eeaf38SJesse Barnes 1093b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1094b6f7833bSChris Wilson dev->primary->index); 10952fa772f3SChris Wilson 1096742cbee8SDaniel Vetter kref_init(&error->ref); 109763eeaf38SJesse Barnes error->eir = I915_READ(EIR); 109863eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1099be998e2eSBen Widawsky 1100be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1101be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1102be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1103be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1104be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1105be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1106be998e2eSBen Widawsky else 1107be998e2eSBen Widawsky error->ier = I915_READ(IER); 1108be998e2eSBen Widawsky 11099db4a9c7SJesse Barnes for_each_pipe(pipe) 11109db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1111d27b1e0eSDaniel Vetter 111233f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1113f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 111433f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 111533f3f518SDaniel Vetter } 1116add354ddSChris Wilson 1117748ebc60SChris Wilson i915_gem_record_fences(dev, error); 111852d39a21SChris Wilson i915_gem_record_rings(dev, error); 11199df30794SChris Wilson 1120c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 11219df30794SChris Wilson error->active_bo = NULL; 1122c724e8a9SChris Wilson error->pinned_bo = NULL; 11239df30794SChris Wilson 1124bcfb2e28SChris Wilson i = 0; 1125bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1126bcfb2e28SChris Wilson i++; 1127bcfb2e28SChris Wilson error->active_bo_count = i; 11281b50247aSChris Wilson list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) 11291b50247aSChris Wilson if (obj->pin_count) 1130bcfb2e28SChris Wilson i++; 1131bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1132c724e8a9SChris Wilson 11338e934dbfSChris Wilson error->active_bo = NULL; 11348e934dbfSChris Wilson error->pinned_bo = NULL; 1135bcfb2e28SChris Wilson if (i) { 1136bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 11379df30794SChris Wilson GFP_ATOMIC); 1138c724e8a9SChris Wilson if (error->active_bo) 1139c724e8a9SChris Wilson error->pinned_bo = 1140c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 11419df30794SChris Wilson } 1142c724e8a9SChris Wilson 1143c724e8a9SChris Wilson if (error->active_bo) 1144c724e8a9SChris Wilson error->active_bo_count = 11451b50247aSChris Wilson capture_active_bo(error->active_bo, 1146c724e8a9SChris Wilson error->active_bo_count, 1147c724e8a9SChris Wilson &dev_priv->mm.active_list); 1148c724e8a9SChris Wilson 1149c724e8a9SChris Wilson if (error->pinned_bo) 1150c724e8a9SChris Wilson error->pinned_bo_count = 11511b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1152c724e8a9SChris Wilson error->pinned_bo_count, 11531b50247aSChris Wilson &dev_priv->mm.gtt_list); 115463eeaf38SJesse Barnes 11558a905236SJesse Barnes do_gettimeofday(&error->time); 11568a905236SJesse Barnes 11576ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1158c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 11596ef3d427SChris Wilson 11609df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 11619df30794SChris Wilson if (dev_priv->first_error == NULL) { 116263eeaf38SJesse Barnes dev_priv->first_error = error; 11639df30794SChris Wilson error = NULL; 11649df30794SChris Wilson } 116563eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11669df30794SChris Wilson 11679df30794SChris Wilson if (error) 1168742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 11699df30794SChris Wilson } 11709df30794SChris Wilson 11719df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 11729df30794SChris Wilson { 11739df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 11749df30794SChris Wilson struct drm_i915_error_state *error; 11756dc0e816SBen Widawsky unsigned long flags; 11769df30794SChris Wilson 11776dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 11789df30794SChris Wilson error = dev_priv->first_error; 11799df30794SChris Wilson dev_priv->first_error = NULL; 11806dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11819df30794SChris Wilson 11829df30794SChris Wilson if (error) 1183742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 118463eeaf38SJesse Barnes } 11853bd3c932SChris Wilson #else 11863bd3c932SChris Wilson #define i915_capture_error_state(x) 11873bd3c932SChris Wilson #endif 118863eeaf38SJesse Barnes 118935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1190c0e09200SDave Airlie { 11918a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 119263eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 11939db4a9c7SJesse Barnes int pipe; 119463eeaf38SJesse Barnes 119535aed2e6SChris Wilson if (!eir) 119635aed2e6SChris Wilson return; 119763eeaf38SJesse Barnes 1198a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 11998a905236SJesse Barnes 12008a905236SJesse Barnes if (IS_G4X(dev)) { 12018a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 12028a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 12038a905236SJesse Barnes 1204a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1205a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1206a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 12078a905236SJesse Barnes I915_READ(INSTDONE_I965)); 1208a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1209a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1210a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 12118a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 12123143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 12138a905236SJesse Barnes } 12148a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 12158a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1216a70491ccSJoe Perches pr_err("page table error\n"); 1217a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 12188a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12193143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 12208a905236SJesse Barnes } 12218a905236SJesse Barnes } 12228a905236SJesse Barnes 1223a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 122463eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 122563eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1226a70491ccSJoe Perches pr_err("page table error\n"); 1227a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 122863eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12293143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 123063eeaf38SJesse Barnes } 12318a905236SJesse Barnes } 12328a905236SJesse Barnes 123363eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1234a70491ccSJoe Perches pr_err("memory refresh error:\n"); 12359db4a9c7SJesse Barnes for_each_pipe(pipe) 1236a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 12379db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 123863eeaf38SJesse Barnes /* pipestat has already been acked */ 123963eeaf38SJesse Barnes } 124063eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1241a70491ccSJoe Perches pr_err("instruction error\n"); 1242a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1243a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 124463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 124563eeaf38SJesse Barnes 1246a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1247a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1248a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE)); 1249a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 125063eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 12513143a2bfSChris Wilson POSTING_READ(IPEIR); 125263eeaf38SJesse Barnes } else { 125363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 125463eeaf38SJesse Barnes 1255a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1256a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1257a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 125863eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 1259a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1260a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1261a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 126263eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 12633143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 126463eeaf38SJesse Barnes } 126563eeaf38SJesse Barnes } 126663eeaf38SJesse Barnes 126763eeaf38SJesse Barnes I915_WRITE(EIR, eir); 12683143a2bfSChris Wilson POSTING_READ(EIR); 126963eeaf38SJesse Barnes eir = I915_READ(EIR); 127063eeaf38SJesse Barnes if (eir) { 127163eeaf38SJesse Barnes /* 127263eeaf38SJesse Barnes * some errors might have become stuck, 127363eeaf38SJesse Barnes * mask them. 127463eeaf38SJesse Barnes */ 127563eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 127663eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 127763eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 127863eeaf38SJesse Barnes } 127935aed2e6SChris Wilson } 128035aed2e6SChris Wilson 128135aed2e6SChris Wilson /** 128235aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 128335aed2e6SChris Wilson * @dev: drm device 128435aed2e6SChris Wilson * 128535aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 128635aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 128735aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 128835aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 128935aed2e6SChris Wilson * of a ring dump etc.). 129035aed2e6SChris Wilson */ 1291527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 129235aed2e6SChris Wilson { 129335aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1294b4519513SChris Wilson struct intel_ring_buffer *ring; 1295b4519513SChris Wilson int i; 129635aed2e6SChris Wilson 129735aed2e6SChris Wilson i915_capture_error_state(dev); 129835aed2e6SChris Wilson i915_report_and_clear_eir(dev); 12998a905236SJesse Barnes 1300ba1234d1SBen Gamari if (wedged) { 130130dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1302ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1303ba1234d1SBen Gamari 130411ed50ecSBen Gamari /* 130511ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 130611ed50ecSBen Gamari */ 1307b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1308b4519513SChris Wilson wake_up_all(&ring->irq_queue); 130911ed50ecSBen Gamari } 131011ed50ecSBen Gamari 13119c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 13128a905236SJesse Barnes } 13138a905236SJesse Barnes 13144e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 13154e5359cdSSimon Farnsworth { 13164e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 13174e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 13184e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 131905394f39SChris Wilson struct drm_i915_gem_object *obj; 13204e5359cdSSimon Farnsworth struct intel_unpin_work *work; 13214e5359cdSSimon Farnsworth unsigned long flags; 13224e5359cdSSimon Farnsworth bool stall_detected; 13234e5359cdSSimon Farnsworth 13244e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 13254e5359cdSSimon Farnsworth if (intel_crtc == NULL) 13264e5359cdSSimon Farnsworth return; 13274e5359cdSSimon Farnsworth 13284e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 13294e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 13304e5359cdSSimon Farnsworth 13314e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 13324e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 13334e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 13344e5359cdSSimon Farnsworth return; 13354e5359cdSSimon Farnsworth } 13364e5359cdSSimon Farnsworth 13374e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 133805394f39SChris Wilson obj = work->pending_flip_obj; 1339a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 13409db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1341446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1342446f2545SArmin Reese obj->gtt_offset; 13434e5359cdSSimon Farnsworth } else { 13449db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 134505394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 134601f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 13474e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 13484e5359cdSSimon Farnsworth } 13494e5359cdSSimon Farnsworth 13504e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 13514e5359cdSSimon Farnsworth 13524e5359cdSSimon Farnsworth if (stall_detected) { 13534e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 13544e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 13554e5359cdSSimon Farnsworth } 13564e5359cdSSimon Farnsworth } 13574e5359cdSSimon Farnsworth 135842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 135942f52ef8SKeith Packard * we use as a pipe index 136042f52ef8SKeith Packard */ 1361f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 13620a3e67a4SJesse Barnes { 13630a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1364e9d21d7fSKeith Packard unsigned long irqflags; 136571e0ffa5SJesse Barnes 13665eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 136771e0ffa5SJesse Barnes return -EINVAL; 13680a3e67a4SJesse Barnes 13691ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1370f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 13717c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13727c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 13730a3e67a4SJesse Barnes else 13747c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13757c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 13768692d00eSChris Wilson 13778692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 13788692d00eSChris Wilson if (dev_priv->info->gen == 3) 13796b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 13801ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13818692d00eSChris Wilson 13820a3e67a4SJesse Barnes return 0; 13830a3e67a4SJesse Barnes } 13840a3e67a4SJesse Barnes 1385f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1386f796cf8fSJesse Barnes { 1387f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1388f796cf8fSJesse Barnes unsigned long irqflags; 1389f796cf8fSJesse Barnes 1390f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1391f796cf8fSJesse Barnes return -EINVAL; 1392f796cf8fSJesse Barnes 1393f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1394f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1395f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1396f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1397f796cf8fSJesse Barnes 1398f796cf8fSJesse Barnes return 0; 1399f796cf8fSJesse Barnes } 1400f796cf8fSJesse Barnes 1401f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1402b1f14ad0SJesse Barnes { 1403b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1404b1f14ad0SJesse Barnes unsigned long irqflags; 1405b1f14ad0SJesse Barnes 1406b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1407b1f14ad0SJesse Barnes return -EINVAL; 1408b1f14ad0SJesse Barnes 1409b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1410b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1411b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1412b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1413b1f14ad0SJesse Barnes 1414b1f14ad0SJesse Barnes return 0; 1415b1f14ad0SJesse Barnes } 1416b1f14ad0SJesse Barnes 14177e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 14187e231dbeSJesse Barnes { 14197e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14207e231dbeSJesse Barnes unsigned long irqflags; 14217e231dbeSJesse Barnes u32 dpfl, imr; 14227e231dbeSJesse Barnes 14237e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 14247e231dbeSJesse Barnes return -EINVAL; 14257e231dbeSJesse Barnes 14267e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14277e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 14287e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 14297e231dbeSJesse Barnes if (pipe == 0) { 14307e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 14317e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 14327e231dbeSJesse Barnes } else { 14337e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 14347e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 14357e231dbeSJesse Barnes } 14367e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 14377e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 14387e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14397e231dbeSJesse Barnes 14407e231dbeSJesse Barnes return 0; 14417e231dbeSJesse Barnes } 14427e231dbeSJesse Barnes 144342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 144442f52ef8SKeith Packard * we use as a pipe index 144542f52ef8SKeith Packard */ 1446f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 14470a3e67a4SJesse Barnes { 14480a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1449e9d21d7fSKeith Packard unsigned long irqflags; 14500a3e67a4SJesse Barnes 14511ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14528692d00eSChris Wilson if (dev_priv->info->gen == 3) 14536b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 14548692d00eSChris Wilson 14557c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 14567c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 14577c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 14581ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14590a3e67a4SJesse Barnes } 14600a3e67a4SJesse Barnes 1461f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1462f796cf8fSJesse Barnes { 1463f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1464f796cf8fSJesse Barnes unsigned long irqflags; 1465f796cf8fSJesse Barnes 1466f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1467f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1468f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1469f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1470f796cf8fSJesse Barnes } 1471f796cf8fSJesse Barnes 1472f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1473b1f14ad0SJesse Barnes { 1474b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1475b1f14ad0SJesse Barnes unsigned long irqflags; 1476b1f14ad0SJesse Barnes 1477b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1478b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1479b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1480b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1481b1f14ad0SJesse Barnes } 1482b1f14ad0SJesse Barnes 14837e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 14847e231dbeSJesse Barnes { 14857e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14867e231dbeSJesse Barnes unsigned long irqflags; 14877e231dbeSJesse Barnes u32 dpfl, imr; 14887e231dbeSJesse Barnes 14897e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14907e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 14917e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 14927e231dbeSJesse Barnes if (pipe == 0) { 14937e231dbeSJesse Barnes dpfl &= ~PIPEA_VBLANK_INT_EN; 14947e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 14957e231dbeSJesse Barnes } else { 14967e231dbeSJesse Barnes dpfl &= ~PIPEB_VBLANK_INT_EN; 14977e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 14987e231dbeSJesse Barnes } 14997e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 15007e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 15017e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15027e231dbeSJesse Barnes } 15037e231dbeSJesse Barnes 1504893eead0SChris Wilson static u32 1505893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1506852835f3SZou Nan hai { 1507893eead0SChris Wilson return list_entry(ring->request_list.prev, 1508893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1509893eead0SChris Wilson } 1510893eead0SChris Wilson 1511893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1512893eead0SChris Wilson { 1513893eead0SChris Wilson if (list_empty(&ring->request_list) || 1514893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1515893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 15169574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 15179574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 15189574b3feSBen Widawsky ring->name); 1519893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1520893eead0SChris Wilson *err = true; 1521893eead0SChris Wilson } 1522893eead0SChris Wilson return true; 1523893eead0SChris Wilson } 1524893eead0SChris Wilson return false; 1525f65d9421SBen Gamari } 1526f65d9421SBen Gamari 15271ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 15281ec14ad3SChris Wilson { 15291ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 15301ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 15311ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 15321ec14ad3SChris Wilson if (tmp & RING_WAIT) { 15331ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 15341ec14ad3SChris Wilson ring->name); 15351ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 15361ec14ad3SChris Wilson return true; 15371ec14ad3SChris Wilson } 15381ec14ad3SChris Wilson return false; 15391ec14ad3SChris Wilson } 15401ec14ad3SChris Wilson 1541d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1542d1e61e7fSChris Wilson { 1543d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1544d1e61e7fSChris Wilson 1545d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1546b4519513SChris Wilson bool hung = true; 1547b4519513SChris Wilson 1548d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1549d1e61e7fSChris Wilson i915_handle_error(dev, true); 1550d1e61e7fSChris Wilson 1551d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1552b4519513SChris Wilson struct intel_ring_buffer *ring; 1553b4519513SChris Wilson int i; 1554b4519513SChris Wilson 1555d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1556d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1557d1e61e7fSChris Wilson * and break the hang. This should work on 1558d1e61e7fSChris Wilson * all but the second generation chipsets. 1559d1e61e7fSChris Wilson */ 1560b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1561b4519513SChris Wilson hung &= !kick_ring(ring); 1562d1e61e7fSChris Wilson } 1563d1e61e7fSChris Wilson 1564b4519513SChris Wilson return hung; 1565d1e61e7fSChris Wilson } 1566d1e61e7fSChris Wilson 1567d1e61e7fSChris Wilson return false; 1568d1e61e7fSChris Wilson } 1569d1e61e7fSChris Wilson 1570f65d9421SBen Gamari /** 1571f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1572f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1573f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1574f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1575f65d9421SBen Gamari */ 1576f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1577f65d9421SBen Gamari { 1578f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1579f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1580b4519513SChris Wilson uint32_t acthd[I915_NUM_RINGS], instdone, instdone1; 1581b4519513SChris Wilson struct intel_ring_buffer *ring; 1582b4519513SChris Wilson bool err = false, idle; 1583b4519513SChris Wilson int i; 1584893eead0SChris Wilson 15853e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 15863e0dc6b0SBen Widawsky return; 15873e0dc6b0SBen Widawsky 1588b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1589b4519513SChris Wilson idle = true; 1590b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1591b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1592b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1593b4519513SChris Wilson } 1594b4519513SChris Wilson 1595893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1596b4519513SChris Wilson if (idle) { 1597d1e61e7fSChris Wilson if (err) { 1598d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1599d1e61e7fSChris Wilson return; 1600d1e61e7fSChris Wilson 1601893eead0SChris Wilson goto repeat; 1602d1e61e7fSChris Wilson } 1603d1e61e7fSChris Wilson 1604d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1605893eead0SChris Wilson return; 1606893eead0SChris Wilson } 1607f65d9421SBen Gamari 1608a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1609cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1610cbb465e7SChris Wilson instdone1 = 0; 1611cbb465e7SChris Wilson } else { 1612cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1613cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1614cbb465e7SChris Wilson } 1615f65d9421SBen Gamari 1616b4519513SChris Wilson if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 && 1617cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1618cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1619d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1620f65d9421SBen Gamari return; 1621cbb465e7SChris Wilson } else { 1622cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1623cbb465e7SChris Wilson 1624b4519513SChris Wilson memcpy(dev_priv->last_acthd, acthd, sizeof(acthd)); 1625cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1626cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1627cbb465e7SChris Wilson } 1628f65d9421SBen Gamari 1629893eead0SChris Wilson repeat: 1630f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1631b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1632b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1633f65d9421SBen Gamari } 1634f65d9421SBen Gamari 1635c0e09200SDave Airlie /* drm_dma.h hooks 1636c0e09200SDave Airlie */ 1637f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1638036a4a7dSZhenyu Wang { 1639036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1640036a4a7dSZhenyu Wang 16414697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 16424697995bSJesse Barnes 16434697995bSJesse Barnes 1644036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1645bdfcdb63SDaniel Vetter 1646036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1647036a4a7dSZhenyu Wang 1648036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1649036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 16503143a2bfSChris Wilson POSTING_READ(DEIER); 1651036a4a7dSZhenyu Wang 1652036a4a7dSZhenyu Wang /* and GT */ 1653036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1654036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 16553143a2bfSChris Wilson POSTING_READ(GTIER); 1656c650156aSZhenyu Wang 1657c650156aSZhenyu Wang /* south display irq */ 1658c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1659c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 16603143a2bfSChris Wilson POSTING_READ(SDEIER); 1661036a4a7dSZhenyu Wang } 1662036a4a7dSZhenyu Wang 16637e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 16647e231dbeSJesse Barnes { 16657e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16667e231dbeSJesse Barnes int pipe; 16677e231dbeSJesse Barnes 16687e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 16697e231dbeSJesse Barnes 16707e231dbeSJesse Barnes /* VLV magic */ 16717e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 16727e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 16737e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 16747e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 16757e231dbeSJesse Barnes 16767e231dbeSJesse Barnes /* and GT */ 16777e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 16787e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 16797e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 16807e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 16817e231dbeSJesse Barnes POSTING_READ(GTIER); 16827e231dbeSJesse Barnes 16837e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 16847e231dbeSJesse Barnes 16857e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 16867e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 16877e231dbeSJesse Barnes for_each_pipe(pipe) 16887e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 16897e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 16907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 16917e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 16927e231dbeSJesse Barnes POSTING_READ(VLV_IER); 16937e231dbeSJesse Barnes } 16947e231dbeSJesse Barnes 16957fe0b973SKeith Packard /* 16967fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 16977fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 16987fe0b973SKeith Packard * 16997fe0b973SKeith Packard * This register is the same on all known PCH chips. 17007fe0b973SKeith Packard */ 17017fe0b973SKeith Packard 17027fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 17037fe0b973SKeith Packard { 17047fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17057fe0b973SKeith Packard u32 hotplug; 17067fe0b973SKeith Packard 17077fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 17087fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 17097fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 17107fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 17117fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 17127fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 17137fe0b973SKeith Packard } 17147fe0b973SKeith Packard 1715f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1716036a4a7dSZhenyu Wang { 1717036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1718036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1719013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1720013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 17211ec14ad3SChris Wilson u32 render_irqs; 17222d7b8366SYuanhan Liu u32 hotplug_mask; 1723036a4a7dSZhenyu Wang 17241ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1725036a4a7dSZhenyu Wang 1726036a4a7dSZhenyu Wang /* should always can generate irq */ 1727036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 17281ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 17291ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 17303143a2bfSChris Wilson POSTING_READ(DEIER); 1731036a4a7dSZhenyu Wang 17321ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1733036a4a7dSZhenyu Wang 1734036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 17351ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1736881f47b6SXiang, Haihao 17371ec14ad3SChris Wilson if (IS_GEN6(dev)) 17381ec14ad3SChris Wilson render_irqs = 17391ec14ad3SChris Wilson GT_USER_INTERRUPT | 1740e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1741e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 17421ec14ad3SChris Wilson else 17431ec14ad3SChris Wilson render_irqs = 174488f23b8fSChris Wilson GT_USER_INTERRUPT | 1745c6df541cSChris Wilson GT_PIPE_NOTIFY | 17461ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 17471ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 17483143a2bfSChris Wilson POSTING_READ(GTIER); 1749036a4a7dSZhenyu Wang 17502d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 17519035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 17529035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 17539035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 17549035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 17552d7b8366SYuanhan Liu } else { 17569035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 17579035a97aSChris Wilson SDE_PORTB_HOTPLUG | 17589035a97aSChris Wilson SDE_PORTC_HOTPLUG | 17599035a97aSChris Wilson SDE_PORTD_HOTPLUG | 17609035a97aSChris Wilson SDE_AUX_MASK); 17612d7b8366SYuanhan Liu } 17622d7b8366SYuanhan Liu 17631ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1764c650156aSZhenyu Wang 1765c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 17661ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 17671ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 17683143a2bfSChris Wilson POSTING_READ(SDEIER); 1769c650156aSZhenyu Wang 17707fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 17717fe0b973SKeith Packard 1772f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1773f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1774f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1775f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1776f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1777f97108d1SJesse Barnes } 1778f97108d1SJesse Barnes 1779036a4a7dSZhenyu Wang return 0; 1780036a4a7dSZhenyu Wang } 1781036a4a7dSZhenyu Wang 1782f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1783b1f14ad0SJesse Barnes { 1784b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1785b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1786b615b57aSChris Wilson u32 display_mask = 1787b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 1788b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 1789b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 1790b615b57aSChris Wilson DE_PLANEA_FLIP_DONE_IVB; 1791b1f14ad0SJesse Barnes u32 render_irqs; 1792b1f14ad0SJesse Barnes u32 hotplug_mask; 1793b1f14ad0SJesse Barnes 1794b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1795b1f14ad0SJesse Barnes 1796b1f14ad0SJesse Barnes /* should always can generate irq */ 1797b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1798b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1799b615b57aSChris Wilson I915_WRITE(DEIER, 1800b615b57aSChris Wilson display_mask | 1801b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 1802b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 1803b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 1804b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1805b1f14ad0SJesse Barnes 1806b1f14ad0SJesse Barnes dev_priv->gt_irq_mask = ~0; 1807b1f14ad0SJesse Barnes 1808b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1809b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1810b1f14ad0SJesse Barnes 1811e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 1812e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 1813b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1814b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1815b1f14ad0SJesse Barnes 1816b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1817b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1818b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1819b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 1820b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1821b1f14ad0SJesse Barnes 1822b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1823b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1824b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1825b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1826b1f14ad0SJesse Barnes 18277fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 18287fe0b973SKeith Packard 1829b1f14ad0SJesse Barnes return 0; 1830b1f14ad0SJesse Barnes } 1831b1f14ad0SJesse Barnes 18327e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 18337e231dbeSJesse Barnes { 18347e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18357e231dbeSJesse Barnes u32 render_irqs; 18367e231dbeSJesse Barnes u32 enable_mask; 18377e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 18387e231dbeSJesse Barnes u16 msid; 18397e231dbeSJesse Barnes 18407e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 18417e231dbeSJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 18427e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 18437e231dbeSJesse Barnes 18447e231dbeSJesse Barnes dev_priv->irq_mask = ~enable_mask; 18457e231dbeSJesse Barnes 18467e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 18477e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 18487e231dbeSJesse Barnes 18497e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 18507e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 18517e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 18527e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 18537e231dbeSJesse Barnes msid |= (1<<14); 18547e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 18557e231dbeSJesse Barnes 18567e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 18577e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 18587e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18597e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 18607e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 18617e231dbeSJesse Barnes POSTING_READ(VLV_IER); 18627e231dbeSJesse Barnes 18637e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18647e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18657e231dbeSJesse Barnes 18667e231dbeSJesse Barnes render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT | 18677e231dbeSJesse Barnes GT_GEN6_BLT_CS_ERROR_INTERRUPT | 1868e2a1e2f0SBen Widawsky GT_GEN6_BLT_USER_INTERRUPT | 18697e231dbeSJesse Barnes GT_GEN6_BSD_USER_INTERRUPT | 18707e231dbeSJesse Barnes GT_GEN6_BSD_CS_ERROR_INTERRUPT | 18717e231dbeSJesse Barnes GT_GEN7_L3_PARITY_ERROR_INTERRUPT | 18727e231dbeSJesse Barnes GT_PIPE_NOTIFY | 18737e231dbeSJesse Barnes GT_RENDER_CS_ERROR_INTERRUPT | 18747e231dbeSJesse Barnes GT_SYNC_STATUS | 18757e231dbeSJesse Barnes GT_USER_INTERRUPT; 18767e231dbeSJesse Barnes 18777e231dbeSJesse Barnes dev_priv->gt_irq_mask = ~render_irqs; 18787e231dbeSJesse Barnes 18797e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18807e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18817e231dbeSJesse Barnes I915_WRITE(GTIMR, 0); 18827e231dbeSJesse Barnes I915_WRITE(GTIER, render_irqs); 18837e231dbeSJesse Barnes POSTING_READ(GTIER); 18847e231dbeSJesse Barnes 18857e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 18867e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 18877e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 18887e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 18897e231dbeSJesse Barnes #endif 18907e231dbeSJesse Barnes 18917e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 18927e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */ 18937e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 18947e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 18957e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 18967e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 18977e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 18987e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 18997e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 19007e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 19017e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 19027e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 19037e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 19047e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 19057e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 19067e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 19077e231dbeSJesse Barnes } 19087e231dbeSJesse Barnes #endif 19097e231dbeSJesse Barnes 19107e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 19117e231dbeSJesse Barnes 19127e231dbeSJesse Barnes return 0; 19137e231dbeSJesse Barnes } 19147e231dbeSJesse Barnes 19157e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 19167e231dbeSJesse Barnes { 19177e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19187e231dbeSJesse Barnes int pipe; 19197e231dbeSJesse Barnes 19207e231dbeSJesse Barnes if (!dev_priv) 19217e231dbeSJesse Barnes return; 19227e231dbeSJesse Barnes 19237e231dbeSJesse Barnes for_each_pipe(pipe) 19247e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19257e231dbeSJesse Barnes 19267e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 19277e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 19287e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 19297e231dbeSJesse Barnes for_each_pipe(pipe) 19307e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19317e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19327e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 19337e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 19347e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19357e231dbeSJesse Barnes } 19367e231dbeSJesse Barnes 1937f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 1938036a4a7dSZhenyu Wang { 1939036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19404697995bSJesse Barnes 19414697995bSJesse Barnes if (!dev_priv) 19424697995bSJesse Barnes return; 19434697995bSJesse Barnes 1944036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1945036a4a7dSZhenyu Wang 1946036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1947036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1948036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1949036a4a7dSZhenyu Wang 1950036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1951036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1952036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1953192aac1fSKeith Packard 1954192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 1955192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 1956192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1957036a4a7dSZhenyu Wang } 1958036a4a7dSZhenyu Wang 1959c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 1960c2798b19SChris Wilson { 1961c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1962c2798b19SChris Wilson int pipe; 1963c2798b19SChris Wilson 1964c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 1965c2798b19SChris Wilson 1966c2798b19SChris Wilson for_each_pipe(pipe) 1967c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 1968c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 1969c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 1970c2798b19SChris Wilson POSTING_READ16(IER); 1971c2798b19SChris Wilson } 1972c2798b19SChris Wilson 1973c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 1974c2798b19SChris Wilson { 1975c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1976c2798b19SChris Wilson 1977c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 1978c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 1979c2798b19SChris Wilson 1980c2798b19SChris Wilson I915_WRITE16(EMR, 1981c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 1982c2798b19SChris Wilson 1983c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 1984c2798b19SChris Wilson dev_priv->irq_mask = 1985c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 1986c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 1987c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 1988c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 1989c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 1990c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 1991c2798b19SChris Wilson 1992c2798b19SChris Wilson I915_WRITE16(IER, 1993c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 1994c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 1995c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 1996c2798b19SChris Wilson I915_USER_INTERRUPT); 1997c2798b19SChris Wilson POSTING_READ16(IER); 1998c2798b19SChris Wilson 1999c2798b19SChris Wilson return 0; 2000c2798b19SChris Wilson } 2001c2798b19SChris Wilson 2002c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS) 2003c2798b19SChris Wilson { 2004c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2005c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2006c2798b19SChris Wilson u16 iir, new_iir; 2007c2798b19SChris Wilson u32 pipe_stats[2]; 2008c2798b19SChris Wilson unsigned long irqflags; 2009c2798b19SChris Wilson int irq_received; 2010c2798b19SChris Wilson int pipe; 2011c2798b19SChris Wilson u16 flip_mask = 2012c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2013c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2014c2798b19SChris Wilson 2015c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2016c2798b19SChris Wilson 2017c2798b19SChris Wilson iir = I915_READ16(IIR); 2018c2798b19SChris Wilson if (iir == 0) 2019c2798b19SChris Wilson return IRQ_NONE; 2020c2798b19SChris Wilson 2021c2798b19SChris Wilson while (iir & ~flip_mask) { 2022c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2023c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2024c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2025c2798b19SChris Wilson * interrupts (for non-MSI). 2026c2798b19SChris Wilson */ 2027c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2028c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2029c2798b19SChris Wilson i915_handle_error(dev, false); 2030c2798b19SChris Wilson 2031c2798b19SChris Wilson for_each_pipe(pipe) { 2032c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2033c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2034c2798b19SChris Wilson 2035c2798b19SChris Wilson /* 2036c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2037c2798b19SChris Wilson */ 2038c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2039c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2040c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2041c2798b19SChris Wilson pipe_name(pipe)); 2042c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2043c2798b19SChris Wilson irq_received = 1; 2044c2798b19SChris Wilson } 2045c2798b19SChris Wilson } 2046c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2047c2798b19SChris Wilson 2048c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2049c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2050c2798b19SChris Wilson 2051d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2052c2798b19SChris Wilson 2053c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2054c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2055c2798b19SChris Wilson 2056c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2057c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2058c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2059c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2060c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2061c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2062c2798b19SChris Wilson } 2063c2798b19SChris Wilson } 2064c2798b19SChris Wilson 2065c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2066c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2067c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2068c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2069c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2070c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2071c2798b19SChris Wilson } 2072c2798b19SChris Wilson } 2073c2798b19SChris Wilson 2074c2798b19SChris Wilson iir = new_iir; 2075c2798b19SChris Wilson } 2076c2798b19SChris Wilson 2077c2798b19SChris Wilson return IRQ_HANDLED; 2078c2798b19SChris Wilson } 2079c2798b19SChris Wilson 2080c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2081c2798b19SChris Wilson { 2082c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2083c2798b19SChris Wilson int pipe; 2084c2798b19SChris Wilson 2085c2798b19SChris Wilson for_each_pipe(pipe) { 2086c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2087c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2088c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2089c2798b19SChris Wilson } 2090c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2091c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2092c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2093c2798b19SChris Wilson } 2094c2798b19SChris Wilson 2095a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2096a266c7d5SChris Wilson { 2097a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2098a266c7d5SChris Wilson int pipe; 2099a266c7d5SChris Wilson 2100a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2101a266c7d5SChris Wilson 2102a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2103a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2104a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2105a266c7d5SChris Wilson } 2106a266c7d5SChris Wilson 210700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2108a266c7d5SChris Wilson for_each_pipe(pipe) 2109a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2110a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2111a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2112a266c7d5SChris Wilson POSTING_READ(IER); 2113a266c7d5SChris Wilson } 2114a266c7d5SChris Wilson 2115a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2116a266c7d5SChris Wilson { 2117a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 211838bde180SChris Wilson u32 enable_mask; 2119a266c7d5SChris Wilson 2120a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2121a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2122a266c7d5SChris Wilson 212338bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 212438bde180SChris Wilson 212538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 212638bde180SChris Wilson dev_priv->irq_mask = 212738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 212838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 212938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 213038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 213138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 213238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 213338bde180SChris Wilson 213438bde180SChris Wilson enable_mask = 213538bde180SChris Wilson I915_ASLE_INTERRUPT | 213638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 213738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 213838bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 213938bde180SChris Wilson I915_USER_INTERRUPT; 214038bde180SChris Wilson 2141a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2142a266c7d5SChris Wilson /* Enable in IER... */ 2143a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2144a266c7d5SChris Wilson /* and unmask in IMR */ 2145a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2146a266c7d5SChris Wilson } 2147a266c7d5SChris Wilson 2148a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2149a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2150a266c7d5SChris Wilson POSTING_READ(IER); 2151a266c7d5SChris Wilson 2152a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2153a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2154a266c7d5SChris Wilson 2155a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2156a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2157a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2158a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2159a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2160a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2161*084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 2162a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2163*084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 2164a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2165a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2166a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2167a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2168a266c7d5SChris Wilson } 2169a266c7d5SChris Wilson 2170a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2171a266c7d5SChris Wilson 2172a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2173a266c7d5SChris Wilson } 2174a266c7d5SChris Wilson 2175a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2176a266c7d5SChris Wilson 2177a266c7d5SChris Wilson return 0; 2178a266c7d5SChris Wilson } 2179a266c7d5SChris Wilson 2180a266c7d5SChris Wilson static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS) 2181a266c7d5SChris Wilson { 2182a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2183a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21848291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2185a266c7d5SChris Wilson unsigned long irqflags; 218638bde180SChris Wilson u32 flip_mask = 218738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 218838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 218938bde180SChris Wilson u32 flip[2] = { 219038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 219138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 219238bde180SChris Wilson }; 219338bde180SChris Wilson int pipe, ret = IRQ_NONE; 2194a266c7d5SChris Wilson 2195a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2196a266c7d5SChris Wilson 2197a266c7d5SChris Wilson iir = I915_READ(IIR); 219838bde180SChris Wilson do { 219938bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 22008291ee90SChris Wilson bool blc_event = false; 2201a266c7d5SChris Wilson 2202a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2203a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2204a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2205a266c7d5SChris Wilson * interrupts (for non-MSI). 2206a266c7d5SChris Wilson */ 2207a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2208a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2209a266c7d5SChris Wilson i915_handle_error(dev, false); 2210a266c7d5SChris Wilson 2211a266c7d5SChris Wilson for_each_pipe(pipe) { 2212a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2213a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2214a266c7d5SChris Wilson 221538bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2216a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2217a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2218a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2219a266c7d5SChris Wilson pipe_name(pipe)); 2220a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 222138bde180SChris Wilson irq_received = true; 2222a266c7d5SChris Wilson } 2223a266c7d5SChris Wilson } 2224a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2225a266c7d5SChris Wilson 2226a266c7d5SChris Wilson if (!irq_received) 2227a266c7d5SChris Wilson break; 2228a266c7d5SChris Wilson 2229a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2230a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2231a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2232a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2233a266c7d5SChris Wilson 2234a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2235a266c7d5SChris Wilson hotplug_status); 2236a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2237a266c7d5SChris Wilson queue_work(dev_priv->wq, 2238a266c7d5SChris Wilson &dev_priv->hotplug_work); 2239a266c7d5SChris Wilson 2240a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 224138bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2242a266c7d5SChris Wilson } 2243a266c7d5SChris Wilson 224438bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2245a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2246a266c7d5SChris Wilson 2247a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2248a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2249a266c7d5SChris Wilson 2250a266c7d5SChris Wilson for_each_pipe(pipe) { 225138bde180SChris Wilson int plane = pipe; 225238bde180SChris Wilson if (IS_MOBILE(dev)) 225338bde180SChris Wilson plane = !plane; 22548291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2255a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 225638bde180SChris Wilson if (iir & flip[plane]) { 225738bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2258a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 225938bde180SChris Wilson flip_mask &= ~flip[plane]; 226038bde180SChris Wilson } 2261a266c7d5SChris Wilson } 2262a266c7d5SChris Wilson 2263a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2264a266c7d5SChris Wilson blc_event = true; 2265a266c7d5SChris Wilson } 2266a266c7d5SChris Wilson 2267a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2268a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2269a266c7d5SChris Wilson 2270a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2271a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2272a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2273a266c7d5SChris Wilson * we would never get another interrupt. 2274a266c7d5SChris Wilson * 2275a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2276a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2277a266c7d5SChris Wilson * another one. 2278a266c7d5SChris Wilson * 2279a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2280a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2281a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2282a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2283a266c7d5SChris Wilson * stray interrupts. 2284a266c7d5SChris Wilson */ 228538bde180SChris Wilson ret = IRQ_HANDLED; 2286a266c7d5SChris Wilson iir = new_iir; 228738bde180SChris Wilson } while (iir & ~flip_mask); 2288a266c7d5SChris Wilson 2289d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 22908291ee90SChris Wilson 2291a266c7d5SChris Wilson return ret; 2292a266c7d5SChris Wilson } 2293a266c7d5SChris Wilson 2294a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2295a266c7d5SChris Wilson { 2296a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2297a266c7d5SChris Wilson int pipe; 2298a266c7d5SChris Wilson 2299a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2300a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2301a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2302a266c7d5SChris Wilson } 2303a266c7d5SChris Wilson 230400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 230555b39755SChris Wilson for_each_pipe(pipe) { 230655b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2307a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 230855b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 230955b39755SChris Wilson } 2310a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2311a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2312a266c7d5SChris Wilson 2313a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2314a266c7d5SChris Wilson } 2315a266c7d5SChris Wilson 2316a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2317a266c7d5SChris Wilson { 2318a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2319a266c7d5SChris Wilson int pipe; 2320a266c7d5SChris Wilson 2321a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2322a266c7d5SChris Wilson 2323a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2324a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2325a266c7d5SChris Wilson 2326a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2327a266c7d5SChris Wilson for_each_pipe(pipe) 2328a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2329a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2330a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2331a266c7d5SChris Wilson POSTING_READ(IER); 2332a266c7d5SChris Wilson } 2333a266c7d5SChris Wilson 2334a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2335a266c7d5SChris Wilson { 2336a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2337adca4730SChris Wilson u32 hotplug_en; 2338bbba0a97SChris Wilson u32 enable_mask; 2339a266c7d5SChris Wilson u32 error_mask; 2340a266c7d5SChris Wilson 2341a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2342bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2343adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2344bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2345bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2346bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2347bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2348bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2349bbba0a97SChris Wilson 2350bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2351bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2352bbba0a97SChris Wilson 2353bbba0a97SChris Wilson if (IS_G4X(dev)) 2354bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2355a266c7d5SChris Wilson 2356a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2357a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2358a266c7d5SChris Wilson 2359a266c7d5SChris Wilson /* 2360a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2361a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2362a266c7d5SChris Wilson */ 2363a266c7d5SChris Wilson if (IS_G4X(dev)) { 2364a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2365a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2366a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2367a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2368a266c7d5SChris Wilson } else { 2369a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2370a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2371a266c7d5SChris Wilson } 2372a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2373a266c7d5SChris Wilson 2374a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2375a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2376a266c7d5SChris Wilson POSTING_READ(IER); 2377a266c7d5SChris Wilson 2378adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2379adca4730SChris Wilson hotplug_en = 0; 2380a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2381a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2382a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2383a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2384a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2385a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2386*084b612eSChris Wilson if (IS_G4X(dev)) { 2387*084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) 2388a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2389*084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) 2390a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2391*084b612eSChris Wilson } else { 2392*084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) 2393*084b612eSChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2394*084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) 2395*084b612eSChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2396*084b612eSChris Wilson } 2397a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2398a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2399a266c7d5SChris Wilson 2400a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2401a266c7d5SChris Wilson to generate a spurious hotplug event about three 2402a266c7d5SChris Wilson seconds later. So just do it once. 2403a266c7d5SChris Wilson */ 2404a266c7d5SChris Wilson if (IS_G4X(dev)) 2405a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2406a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2407a266c7d5SChris Wilson } 2408a266c7d5SChris Wilson 2409a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2410a266c7d5SChris Wilson 2411a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2412a266c7d5SChris Wilson 2413a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2414a266c7d5SChris Wilson 2415a266c7d5SChris Wilson return 0; 2416a266c7d5SChris Wilson } 2417a266c7d5SChris Wilson 2418a266c7d5SChris Wilson static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS) 2419a266c7d5SChris Wilson { 2420a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2421a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2422a266c7d5SChris Wilson u32 iir, new_iir; 2423a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2424a266c7d5SChris Wilson unsigned long irqflags; 2425a266c7d5SChris Wilson int irq_received; 2426a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2427a266c7d5SChris Wilson 2428a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2429a266c7d5SChris Wilson 2430a266c7d5SChris Wilson iir = I915_READ(IIR); 2431a266c7d5SChris Wilson 2432a266c7d5SChris Wilson for (;;) { 24332c8ba29fSChris Wilson bool blc_event = false; 24342c8ba29fSChris Wilson 2435a266c7d5SChris Wilson irq_received = iir != 0; 2436a266c7d5SChris Wilson 2437a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2438a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2439a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2440a266c7d5SChris Wilson * interrupts (for non-MSI). 2441a266c7d5SChris Wilson */ 2442a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2443a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2444a266c7d5SChris Wilson i915_handle_error(dev, false); 2445a266c7d5SChris Wilson 2446a266c7d5SChris Wilson for_each_pipe(pipe) { 2447a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2448a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2449a266c7d5SChris Wilson 2450a266c7d5SChris Wilson /* 2451a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2452a266c7d5SChris Wilson */ 2453a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2454a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2455a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2456a266c7d5SChris Wilson pipe_name(pipe)); 2457a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2458a266c7d5SChris Wilson irq_received = 1; 2459a266c7d5SChris Wilson } 2460a266c7d5SChris Wilson } 2461a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2462a266c7d5SChris Wilson 2463a266c7d5SChris Wilson if (!irq_received) 2464a266c7d5SChris Wilson break; 2465a266c7d5SChris Wilson 2466a266c7d5SChris Wilson ret = IRQ_HANDLED; 2467a266c7d5SChris Wilson 2468a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2469adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2470a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2471a266c7d5SChris Wilson 2472a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2473a266c7d5SChris Wilson hotplug_status); 2474a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2475a266c7d5SChris Wilson queue_work(dev_priv->wq, 2476a266c7d5SChris Wilson &dev_priv->hotplug_work); 2477a266c7d5SChris Wilson 2478a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2479a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2480a266c7d5SChris Wilson } 2481a266c7d5SChris Wilson 2482a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2483a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2484a266c7d5SChris Wilson 2485a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2486a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2487a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2488a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2489a266c7d5SChris Wilson 24904f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2491a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2492a266c7d5SChris Wilson 24934f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2494a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2495a266c7d5SChris Wilson 2496a266c7d5SChris Wilson for_each_pipe(pipe) { 24972c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2498a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2499a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2500a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2501a266c7d5SChris Wilson } 2502a266c7d5SChris Wilson 2503a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2504a266c7d5SChris Wilson blc_event = true; 2505a266c7d5SChris Wilson } 2506a266c7d5SChris Wilson 2507a266c7d5SChris Wilson 2508a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2509a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2510a266c7d5SChris Wilson 2511a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2512a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2513a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2514a266c7d5SChris Wilson * we would never get another interrupt. 2515a266c7d5SChris Wilson * 2516a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2517a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2518a266c7d5SChris Wilson * another one. 2519a266c7d5SChris Wilson * 2520a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2521a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2522a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2523a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2524a266c7d5SChris Wilson * stray interrupts. 2525a266c7d5SChris Wilson */ 2526a266c7d5SChris Wilson iir = new_iir; 2527a266c7d5SChris Wilson } 2528a266c7d5SChris Wilson 2529d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 25302c8ba29fSChris Wilson 2531a266c7d5SChris Wilson return ret; 2532a266c7d5SChris Wilson } 2533a266c7d5SChris Wilson 2534a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2535a266c7d5SChris Wilson { 2536a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2537a266c7d5SChris Wilson int pipe; 2538a266c7d5SChris Wilson 2539a266c7d5SChris Wilson if (!dev_priv) 2540a266c7d5SChris Wilson return; 2541a266c7d5SChris Wilson 2542a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2543a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2544a266c7d5SChris Wilson 2545a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2546a266c7d5SChris Wilson for_each_pipe(pipe) 2547a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2548a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2549a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2550a266c7d5SChris Wilson 2551a266c7d5SChris Wilson for_each_pipe(pipe) 2552a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2553a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2554a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2555a266c7d5SChris Wilson } 2556a266c7d5SChris Wilson 2557f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2558f71d4af4SJesse Barnes { 25598b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 25608b2e326dSChris Wilson 25618b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 25628b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 25638b2e326dSChris Wilson INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work); 25648b2e326dSChris Wilson 2565f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2566f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 25677d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2568f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2569f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2570f71d4af4SJesse Barnes } 2571f71d4af4SJesse Barnes 2572c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2573f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2574c3613de9SKeith Packard else 2575c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2576f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2577f71d4af4SJesse Barnes 25787e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 25797e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 25807e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 25817e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 25827e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 25837e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 25847e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 25857e231dbeSJesse Barnes } else if (IS_IVYBRIDGE(dev)) { 2586f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2587f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2588f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2589f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2590f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2591f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2592f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 25937d4e146fSEugeni Dodonov } else if (IS_HASWELL(dev)) { 25947d4e146fSEugeni Dodonov /* Share interrupts handling with IVB */ 25957d4e146fSEugeni Dodonov dev->driver->irq_handler = ivybridge_irq_handler; 25967d4e146fSEugeni Dodonov dev->driver->irq_preinstall = ironlake_irq_preinstall; 25977d4e146fSEugeni Dodonov dev->driver->irq_postinstall = ivybridge_irq_postinstall; 25987d4e146fSEugeni Dodonov dev->driver->irq_uninstall = ironlake_irq_uninstall; 25997d4e146fSEugeni Dodonov dev->driver->enable_vblank = ivybridge_enable_vblank; 26007d4e146fSEugeni Dodonov dev->driver->disable_vblank = ivybridge_disable_vblank; 2601f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2602f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2603f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2604f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2605f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2606f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2607f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2608f71d4af4SJesse Barnes } else { 2609c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2610c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2611c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2612c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2613c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2614a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 26154f7d1e79SChris Wilson /* IIR "flip pending" means done if this bit is set */ 26164f7d1e79SChris Wilson I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); 26174f7d1e79SChris Wilson 2618a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2619a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2620a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2621a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 2622c2798b19SChris Wilson } else { 2623a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2624a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2625a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2626a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 2627c2798b19SChris Wilson } 2628f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2629f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2630f71d4af4SJesse Barnes } 2631f71d4af4SJesse Barnes } 2632