xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 0706f17c307b056ff6f1848320ba82d76945a6ff)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
143337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
144337ba017SPaulo Zanoni 	if (val) { \
145337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
146337ba017SPaulo Zanoni 		     (reg), val); \
147337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
148337ba017SPaulo Zanoni 		POSTING_READ(reg); \
149337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
150337ba017SPaulo Zanoni 		POSTING_READ(reg); \
151337ba017SPaulo Zanoni 	} \
152337ba017SPaulo Zanoni } while (0)
153337ba017SPaulo Zanoni 
15435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
155337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
15635079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1577d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1587d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
15935079899SPaulo Zanoni } while (0)
16035079899SPaulo Zanoni 
16135079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
162337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
16335079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1647d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1657d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
16635079899SPaulo Zanoni } while (0)
16735079899SPaulo Zanoni 
168c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
169c9a9a268SImre Deak 
170*0706f17cSEgbert Eich /* For display hotplug interrupt */
171*0706f17cSEgbert Eich static inline void
172*0706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
173*0706f17cSEgbert Eich 				     uint32_t mask,
174*0706f17cSEgbert Eich 				     uint32_t bits)
175*0706f17cSEgbert Eich {
176*0706f17cSEgbert Eich 	uint32_t val;
177*0706f17cSEgbert Eich 
178*0706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
179*0706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
180*0706f17cSEgbert Eich 
181*0706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
182*0706f17cSEgbert Eich 	val &= ~mask;
183*0706f17cSEgbert Eich 	val |= bits;
184*0706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
185*0706f17cSEgbert Eich }
186*0706f17cSEgbert Eich 
187*0706f17cSEgbert Eich /**
188*0706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
189*0706f17cSEgbert Eich  * @dev_priv: driver private
190*0706f17cSEgbert Eich  * @mask: bits to update
191*0706f17cSEgbert Eich  * @bits: bits to enable
192*0706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
193*0706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
194*0706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
195*0706f17cSEgbert Eich  * function is usually not called from a context where the lock is
196*0706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
197*0706f17cSEgbert Eich  * version is also available.
198*0706f17cSEgbert Eich  */
199*0706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
200*0706f17cSEgbert Eich 				   uint32_t mask,
201*0706f17cSEgbert Eich 				   uint32_t bits)
202*0706f17cSEgbert Eich {
203*0706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
204*0706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
205*0706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
206*0706f17cSEgbert Eich }
207*0706f17cSEgbert Eich 
208d9dc34f1SVille Syrjälä /**
209d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
210d9dc34f1SVille Syrjälä  * @dev_priv: driver private
211d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
212d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
213d9dc34f1SVille Syrjälä  */
214d9dc34f1SVille Syrjälä static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
215d9dc34f1SVille Syrjälä 				   uint32_t interrupt_mask,
216d9dc34f1SVille Syrjälä 				   uint32_t enabled_irq_mask)
217036a4a7dSZhenyu Wang {
218d9dc34f1SVille Syrjälä 	uint32_t new_val;
219d9dc34f1SVille Syrjälä 
2204bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2214bc9d430SDaniel Vetter 
222d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
223d9dc34f1SVille Syrjälä 
2249df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
225c67a470bSPaulo Zanoni 		return;
226c67a470bSPaulo Zanoni 
227d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
228d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
229d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
230d9dc34f1SVille Syrjälä 
231d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
232d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2331ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2343143a2bfSChris Wilson 		POSTING_READ(DEIMR);
235036a4a7dSZhenyu Wang 	}
236036a4a7dSZhenyu Wang }
237036a4a7dSZhenyu Wang 
23847339cd9SDaniel Vetter void
239d9dc34f1SVille Syrjälä ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
240d9dc34f1SVille Syrjälä {
241d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, mask);
242d9dc34f1SVille Syrjälä }
243d9dc34f1SVille Syrjälä 
244d9dc34f1SVille Syrjälä void
2452d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
246036a4a7dSZhenyu Wang {
247d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, 0);
248036a4a7dSZhenyu Wang }
249036a4a7dSZhenyu Wang 
25043eaea13SPaulo Zanoni /**
25143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
25243eaea13SPaulo Zanoni  * @dev_priv: driver private
25343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
25443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
25543eaea13SPaulo Zanoni  */
25643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
25743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25943eaea13SPaulo Zanoni {
26043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
26143eaea13SPaulo Zanoni 
26215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
26315a17aaeSDaniel Vetter 
2649df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
265c67a470bSPaulo Zanoni 		return;
266c67a470bSPaulo Zanoni 
26743eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26843eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26943eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
27043eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
27143eaea13SPaulo Zanoni }
27243eaea13SPaulo Zanoni 
273480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27443eaea13SPaulo Zanoni {
27543eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
27643eaea13SPaulo Zanoni }
27743eaea13SPaulo Zanoni 
278480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27943eaea13SPaulo Zanoni {
28043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
28143eaea13SPaulo Zanoni }
28243eaea13SPaulo Zanoni 
283b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
284b900b949SImre Deak {
285b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
286b900b949SImre Deak }
287b900b949SImre Deak 
288a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
289a72fbc3aSImre Deak {
290a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
291a72fbc3aSImre Deak }
292a72fbc3aSImre Deak 
293b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
294b900b949SImre Deak {
295b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
296b900b949SImre Deak }
297b900b949SImre Deak 
298edbfdb45SPaulo Zanoni /**
299edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
300edbfdb45SPaulo Zanoni   * @dev_priv: driver private
301edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
302edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
303edbfdb45SPaulo Zanoni   */
304edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
305edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
306edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
307edbfdb45SPaulo Zanoni {
308605cd25bSPaulo Zanoni 	uint32_t new_val;
309edbfdb45SPaulo Zanoni 
31015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
31115a17aaeSDaniel Vetter 
312edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
313edbfdb45SPaulo Zanoni 
314605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
315f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
316f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
317f52ecbcfSPaulo Zanoni 
318605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
319605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
320a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
321a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
322edbfdb45SPaulo Zanoni 	}
323f52ecbcfSPaulo Zanoni }
324edbfdb45SPaulo Zanoni 
325480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
326edbfdb45SPaulo Zanoni {
3279939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3289939fba2SImre Deak 		return;
3299939fba2SImre Deak 
330edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
331edbfdb45SPaulo Zanoni }
332edbfdb45SPaulo Zanoni 
3339939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3349939fba2SImre Deak 				  uint32_t mask)
3359939fba2SImre Deak {
3369939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3379939fba2SImre Deak }
3389939fba2SImre Deak 
339480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
340edbfdb45SPaulo Zanoni {
3419939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3429939fba2SImre Deak 		return;
3439939fba2SImre Deak 
3449939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
345edbfdb45SPaulo Zanoni }
346edbfdb45SPaulo Zanoni 
3473cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3483cc134e3SImre Deak {
3493cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
3503cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
3513cc134e3SImre Deak 
3523cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3533cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3543cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3553cc134e3SImre Deak 	POSTING_READ(reg);
356096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3573cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3583cc134e3SImre Deak }
3593cc134e3SImre Deak 
360b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
361b900b949SImre Deak {
362b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
363b900b949SImre Deak 
364b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
36578e68d36SImre Deak 
366b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3673cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
368d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
36978e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
37078e68d36SImre Deak 				dev_priv->pm_rps_events);
371b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
37278e68d36SImre Deak 
373b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
374b900b949SImre Deak }
375b900b949SImre Deak 
37659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
37759d02a1fSImre Deak {
37859d02a1fSImre Deak 	/*
379f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
38059d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
381f24eeb19SImre Deak 	 *
382f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
38359d02a1fSImre Deak 	 */
38459d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
38559d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
38659d02a1fSImre Deak 
38759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
38859d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
38959d02a1fSImre Deak 
39059d02a1fSImre Deak 	return mask;
39159d02a1fSImre Deak }
39259d02a1fSImre Deak 
393b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
394b900b949SImre Deak {
395b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
396b900b949SImre Deak 
397d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
398d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
399d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
400d4d70aa5SImre Deak 
401d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
402d4d70aa5SImre Deak 
4039939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
4049939fba2SImre Deak 
40559d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
4069939fba2SImre Deak 
4079939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
408b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
409b900b949SImre Deak 				~dev_priv->pm_rps_events);
41058072ccbSImre Deak 
41158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
41258072ccbSImre Deak 
41358072ccbSImre Deak 	synchronize_irq(dev->irq);
414b900b949SImre Deak }
415b900b949SImre Deak 
4160961021aSBen Widawsky /**
4173a3b3c7dSVille Syrjälä   * bdw_update_port_irq - update DE port interrupt
4183a3b3c7dSVille Syrjälä   * @dev_priv: driver private
4193a3b3c7dSVille Syrjälä   * @interrupt_mask: mask of interrupt bits to update
4203a3b3c7dSVille Syrjälä   * @enabled_irq_mask: mask of interrupt bits to enable
4213a3b3c7dSVille Syrjälä   */
4223a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4233a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4243a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4253a3b3c7dSVille Syrjälä {
4263a3b3c7dSVille Syrjälä 	uint32_t new_val;
4273a3b3c7dSVille Syrjälä 	uint32_t old_val;
4283a3b3c7dSVille Syrjälä 
4293a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4303a3b3c7dSVille Syrjälä 
4313a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4323a3b3c7dSVille Syrjälä 
4333a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4343a3b3c7dSVille Syrjälä 		return;
4353a3b3c7dSVille Syrjälä 
4363a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4373a3b3c7dSVille Syrjälä 
4383a3b3c7dSVille Syrjälä 	new_val = old_val;
4393a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4403a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4413a3b3c7dSVille Syrjälä 
4423a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4433a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4443a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4453a3b3c7dSVille Syrjälä 	}
4463a3b3c7dSVille Syrjälä }
4473a3b3c7dSVille Syrjälä 
4483a3b3c7dSVille Syrjälä /**
449fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
450fee884edSDaniel Vetter  * @dev_priv: driver private
451fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
452fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
453fee884edSDaniel Vetter  */
45447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
455fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
456fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
457fee884edSDaniel Vetter {
458fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
459fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
460fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
461fee884edSDaniel Vetter 
46215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
46315a17aaeSDaniel Vetter 
464fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
465fee884edSDaniel Vetter 
4669df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
467c67a470bSPaulo Zanoni 		return;
468c67a470bSPaulo Zanoni 
469fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
470fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
471fee884edSDaniel Vetter }
4728664281bSPaulo Zanoni 
473b5ea642aSDaniel Vetter static void
474755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
475755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4767c463586SKeith Packard {
4779db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
478755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4797c463586SKeith Packard 
480b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
481d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
482b79480baSDaniel Vetter 
48304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
48404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
48504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
48604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
487755e9019SImre Deak 		return;
488755e9019SImre Deak 
489755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
49046c06a30SVille Syrjälä 		return;
49146c06a30SVille Syrjälä 
49291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
49391d181ddSImre Deak 
4947c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
495755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
49646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4973143a2bfSChris Wilson 	POSTING_READ(reg);
4987c463586SKeith Packard }
4997c463586SKeith Packard 
500b5ea642aSDaniel Vetter static void
501755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
502755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5037c463586SKeith Packard {
5049db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
505755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5067c463586SKeith Packard 
507b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
508d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
509b79480baSDaniel Vetter 
51004feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
51104feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
51204feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
51304feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
51446c06a30SVille Syrjälä 		return;
51546c06a30SVille Syrjälä 
516755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
517755e9019SImre Deak 		return;
518755e9019SImre Deak 
51991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
52091d181ddSImre Deak 
521755e9019SImre Deak 	pipestat &= ~enable_mask;
52246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5233143a2bfSChris Wilson 	POSTING_READ(reg);
5247c463586SKeith Packard }
5257c463586SKeith Packard 
52610c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
52710c59c51SImre Deak {
52810c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
52910c59c51SImre Deak 
53010c59c51SImre Deak 	/*
531724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
532724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
53310c59c51SImre Deak 	 */
53410c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
53510c59c51SImre Deak 		return 0;
536724a6905SVille Syrjälä 	/*
537724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
538724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
539724a6905SVille Syrjälä 	 */
540724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
541724a6905SVille Syrjälä 		return 0;
54210c59c51SImre Deak 
54310c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
54410c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
54510c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
54610c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
54710c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
54810c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
54910c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
55010c59c51SImre Deak 
55110c59c51SImre Deak 	return enable_mask;
55210c59c51SImre Deak }
55310c59c51SImre Deak 
554755e9019SImre Deak void
555755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556755e9019SImre Deak 		     u32 status_mask)
557755e9019SImre Deak {
558755e9019SImre Deak 	u32 enable_mask;
559755e9019SImre Deak 
56010c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
56110c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
56210c59c51SImre Deak 							   status_mask);
56310c59c51SImre Deak 	else
564755e9019SImre Deak 		enable_mask = status_mask << 16;
565755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
566755e9019SImre Deak }
567755e9019SImre Deak 
568755e9019SImre Deak void
569755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
570755e9019SImre Deak 		      u32 status_mask)
571755e9019SImre Deak {
572755e9019SImre Deak 	u32 enable_mask;
573755e9019SImre Deak 
57410c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
57510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
57610c59c51SImre Deak 							   status_mask);
57710c59c51SImre Deak 	else
578755e9019SImre Deak 		enable_mask = status_mask << 16;
579755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
580755e9019SImre Deak }
581755e9019SImre Deak 
582c0e09200SDave Airlie /**
583f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
58401c66889SZhao Yakui  */
585f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
58601c66889SZhao Yakui {
5872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5881ec14ad3SChris Wilson 
589f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
590f49e38ddSJani Nikula 		return;
591f49e38ddSJani Nikula 
59213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
59301c66889SZhao Yakui 
594755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
595a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
5963b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
597755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5981ec14ad3SChris Wilson 
59913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
60001c66889SZhao Yakui }
60101c66889SZhao Yakui 
602f75f3746SVille Syrjälä /*
603f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
604f75f3746SVille Syrjälä  * around the vertical blanking period.
605f75f3746SVille Syrjälä  *
606f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
607f75f3746SVille Syrjälä  *  vblank_start >= 3
608f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
609f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
610f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
611f75f3746SVille Syrjälä  *
612f75f3746SVille Syrjälä  *           start of vblank:
613f75f3746SVille Syrjälä  *           latch double buffered registers
614f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
615f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
616f75f3746SVille Syrjälä  *           |
617f75f3746SVille Syrjälä  *           |          frame start:
618f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
619f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
620f75f3746SVille Syrjälä  *           |          |
621f75f3746SVille Syrjälä  *           |          |  start of vsync:
622f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
623f75f3746SVille Syrjälä  *           |          |  |
624f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
625f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
626f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
627f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
628f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
629f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
630f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
631f75f3746SVille Syrjälä  *       |          |                                         |
632f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
633f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
634f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
635f75f3746SVille Syrjälä  *
636f75f3746SVille Syrjälä  * x  = horizontal active
637f75f3746SVille Syrjälä  * _  = horizontal blanking
638f75f3746SVille Syrjälä  * hs = horizontal sync
639f75f3746SVille Syrjälä  * va = vertical active
640f75f3746SVille Syrjälä  * vb = vertical blanking
641f75f3746SVille Syrjälä  * vs = vertical sync
642f75f3746SVille Syrjälä  * vbs = vblank_start (number)
643f75f3746SVille Syrjälä  *
644f75f3746SVille Syrjälä  * Summary:
645f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
646f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
647f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
648f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
649f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
650f75f3746SVille Syrjälä  */
651f75f3746SVille Syrjälä 
6524cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6534cdb83ecSVille Syrjälä {
6544cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6554cdb83ecSVille Syrjälä 	return 0;
6564cdb83ecSVille Syrjälä }
6574cdb83ecSVille Syrjälä 
65842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
65942f52ef8SKeith Packard  * we use as a pipe index
66042f52ef8SKeith Packard  */
661f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6620a3e67a4SJesse Barnes {
6632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6640a3e67a4SJesse Barnes 	unsigned long high_frame;
6650a3e67a4SJesse Barnes 	unsigned long low_frame;
6660b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
667391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
668391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
669fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
670391f75e2SVille Syrjälä 
6710b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6720b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6730b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6740b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6750b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
676391f75e2SVille Syrjälä 
6770b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6780b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6790b2a8e09SVille Syrjälä 
6800b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6810b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6820b2a8e09SVille Syrjälä 
6839db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6849db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6855eddb70bSChris Wilson 
6860a3e67a4SJesse Barnes 	/*
6870a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6880a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6890a3e67a4SJesse Barnes 	 * register.
6900a3e67a4SJesse Barnes 	 */
6910a3e67a4SJesse Barnes 	do {
6925eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
693391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6945eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6950a3e67a4SJesse Barnes 	} while (high1 != high2);
6960a3e67a4SJesse Barnes 
6975eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
698391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6995eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
700391f75e2SVille Syrjälä 
701391f75e2SVille Syrjälä 	/*
702391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
703391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
704391f75e2SVille Syrjälä 	 * counter against vblank start.
705391f75e2SVille Syrjälä 	 */
706edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7070a3e67a4SJesse Barnes }
7080a3e67a4SJesse Barnes 
709f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7109880b7a5SJesse Barnes {
7112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7129db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7139880b7a5SJesse Barnes 
7149880b7a5SJesse Barnes 	return I915_READ(reg);
7159880b7a5SJesse Barnes }
7169880b7a5SJesse Barnes 
717ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
718ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
719ad3543edSMario Kleiner 
720a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
721a225f079SVille Syrjälä {
722a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
723a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
724fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
725a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
72680715b2fSVille Syrjälä 	int position, vtotal;
727a225f079SVille Syrjälä 
72880715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
729a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
730a225f079SVille Syrjälä 		vtotal /= 2;
731a225f079SVille Syrjälä 
732a225f079SVille Syrjälä 	if (IS_GEN2(dev))
733a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
734a225f079SVille Syrjälä 	else
735a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
736a225f079SVille Syrjälä 
737a225f079SVille Syrjälä 	/*
73880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
73980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
740a225f079SVille Syrjälä 	 */
74180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
742a225f079SVille Syrjälä }
743a225f079SVille Syrjälä 
744f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
745abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
746abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7470af7e4dfSMario Kleiner {
748c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
749c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
750c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
751fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
7523aa18df8SVille Syrjälä 	int position;
75378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7540af7e4dfSMario Kleiner 	bool in_vbl = true;
7550af7e4dfSMario Kleiner 	int ret = 0;
756ad3543edSMario Kleiner 	unsigned long irqflags;
7570af7e4dfSMario Kleiner 
758fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
7590af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7609db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7610af7e4dfSMario Kleiner 		return 0;
7620af7e4dfSMario Kleiner 	}
7630af7e4dfSMario Kleiner 
764c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
76578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
766c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
767c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
768c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7690af7e4dfSMario Kleiner 
770d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
771d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
772d31faf65SVille Syrjälä 		vbl_end /= 2;
773d31faf65SVille Syrjälä 		vtotal /= 2;
774d31faf65SVille Syrjälä 	}
775d31faf65SVille Syrjälä 
776c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
777c2baf4b7SVille Syrjälä 
778ad3543edSMario Kleiner 	/*
779ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
780ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
781ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
782ad3543edSMario Kleiner 	 */
783ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
784ad3543edSMario Kleiner 
785ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
786ad3543edSMario Kleiner 
787ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
788ad3543edSMario Kleiner 	if (stime)
789ad3543edSMario Kleiner 		*stime = ktime_get();
790ad3543edSMario Kleiner 
7917c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7920af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7930af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7940af7e4dfSMario Kleiner 		 */
795a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7960af7e4dfSMario Kleiner 	} else {
7970af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7980af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7990af7e4dfSMario Kleiner 		 * scanout position.
8000af7e4dfSMario Kleiner 		 */
801ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8020af7e4dfSMario Kleiner 
8033aa18df8SVille Syrjälä 		/* convert to pixel counts */
8043aa18df8SVille Syrjälä 		vbl_start *= htotal;
8053aa18df8SVille Syrjälä 		vbl_end *= htotal;
8063aa18df8SVille Syrjälä 		vtotal *= htotal;
80778e8fc6bSVille Syrjälä 
80878e8fc6bSVille Syrjälä 		/*
8097e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8107e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8117e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8127e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8137e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8147e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8157e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8167e78f1cbSVille Syrjälä 		 */
8177e78f1cbSVille Syrjälä 		if (position >= vtotal)
8187e78f1cbSVille Syrjälä 			position = vtotal - 1;
8197e78f1cbSVille Syrjälä 
8207e78f1cbSVille Syrjälä 		/*
82178e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
82278e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
82378e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
82478e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
82578e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
82678e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
82778e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
82878e8fc6bSVille Syrjälä 		 */
82978e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8303aa18df8SVille Syrjälä 	}
8313aa18df8SVille Syrjälä 
832ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
833ad3543edSMario Kleiner 	if (etime)
834ad3543edSMario Kleiner 		*etime = ktime_get();
835ad3543edSMario Kleiner 
836ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
837ad3543edSMario Kleiner 
838ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
839ad3543edSMario Kleiner 
8403aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8413aa18df8SVille Syrjälä 
8423aa18df8SVille Syrjälä 	/*
8433aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8443aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8453aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8463aa18df8SVille Syrjälä 	 * up since vbl_end.
8473aa18df8SVille Syrjälä 	 */
8483aa18df8SVille Syrjälä 	if (position >= vbl_start)
8493aa18df8SVille Syrjälä 		position -= vbl_end;
8503aa18df8SVille Syrjälä 	else
8513aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8523aa18df8SVille Syrjälä 
8537c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8543aa18df8SVille Syrjälä 		*vpos = position;
8553aa18df8SVille Syrjälä 		*hpos = 0;
8563aa18df8SVille Syrjälä 	} else {
8570af7e4dfSMario Kleiner 		*vpos = position / htotal;
8580af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8590af7e4dfSMario Kleiner 	}
8600af7e4dfSMario Kleiner 
8610af7e4dfSMario Kleiner 	/* In vblank? */
8620af7e4dfSMario Kleiner 	if (in_vbl)
8633d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
8640af7e4dfSMario Kleiner 
8650af7e4dfSMario Kleiner 	return ret;
8660af7e4dfSMario Kleiner }
8670af7e4dfSMario Kleiner 
868a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
869a225f079SVille Syrjälä {
870a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
871a225f079SVille Syrjälä 	unsigned long irqflags;
872a225f079SVille Syrjälä 	int position;
873a225f079SVille Syrjälä 
874a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
875a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
876a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
877a225f079SVille Syrjälä 
878a225f079SVille Syrjälä 	return position;
879a225f079SVille Syrjälä }
880a225f079SVille Syrjälä 
881f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8820af7e4dfSMario Kleiner 			      int *max_error,
8830af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8840af7e4dfSMario Kleiner 			      unsigned flags)
8850af7e4dfSMario Kleiner {
8864041b853SChris Wilson 	struct drm_crtc *crtc;
8870af7e4dfSMario Kleiner 
8887eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8894041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8900af7e4dfSMario Kleiner 		return -EINVAL;
8910af7e4dfSMario Kleiner 	}
8920af7e4dfSMario Kleiner 
8930af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8944041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8954041b853SChris Wilson 	if (crtc == NULL) {
8964041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8974041b853SChris Wilson 		return -EINVAL;
8984041b853SChris Wilson 	}
8994041b853SChris Wilson 
900fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
9014041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9024041b853SChris Wilson 		return -EBUSY;
9034041b853SChris Wilson 	}
9040af7e4dfSMario Kleiner 
9050af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9064041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9074041b853SChris Wilson 						     vblank_time, flags,
9087da903efSVille Syrjälä 						     crtc,
909fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9100af7e4dfSMario Kleiner }
9110af7e4dfSMario Kleiner 
912d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
913f97108d1SJesse Barnes {
9142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
915b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9169270388eSDaniel Vetter 	u8 new_delay;
9179270388eSDaniel Vetter 
918d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
919f97108d1SJesse Barnes 
92073edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
92173edd18fSDaniel Vetter 
92220e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9239270388eSDaniel Vetter 
9247648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
925b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
926b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
927f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
928f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
929f97108d1SJesse Barnes 
930f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
931b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
93220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
93320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
93420e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
93520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
936b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
93720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
93820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
93920e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
94020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
941f97108d1SJesse Barnes 	}
942f97108d1SJesse Barnes 
9437648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
94420e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
945f97108d1SJesse Barnes 
946d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9479270388eSDaniel Vetter 
948f97108d1SJesse Barnes 	return;
949f97108d1SJesse Barnes }
950f97108d1SJesse Barnes 
95174cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
952549f7365SChris Wilson {
95393b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
954475553deSChris Wilson 		return;
955475553deSChris Wilson 
956bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
9579862e600SChris Wilson 
958549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
959549f7365SChris Wilson }
960549f7365SChris Wilson 
96143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
96243cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
96331685c25SDeepak S {
96443cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
96543cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
96643cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
96731685c25SDeepak S }
96831685c25SDeepak S 
96943cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
97043cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
97143cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
97243cf3bf0SChris Wilson 			 int threshold)
97331685c25SDeepak S {
97443cf3bf0SChris Wilson 	u64 time, c0;
97531685c25SDeepak S 
97643cf3bf0SChris Wilson 	if (old->cz_clock == 0)
97743cf3bf0SChris Wilson 		return false;
97831685c25SDeepak S 
97943cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
98043cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
98131685c25SDeepak S 
98243cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
98343cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
98443cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
98543cf3bf0SChris Wilson 	 */
98643cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
98743cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
98843cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
98931685c25SDeepak S 
99043cf3bf0SChris Wilson 	return c0 >= time;
99131685c25SDeepak S }
99231685c25SDeepak S 
99343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
99443cf3bf0SChris Wilson {
99543cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
99643cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
99743cf3bf0SChris Wilson }
99843cf3bf0SChris Wilson 
99943cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
100043cf3bf0SChris Wilson {
100143cf3bf0SChris Wilson 	struct intel_rps_ei now;
100243cf3bf0SChris Wilson 	u32 events = 0;
100343cf3bf0SChris Wilson 
10046f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
100543cf3bf0SChris Wilson 		return 0;
100643cf3bf0SChris Wilson 
100743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
100843cf3bf0SChris Wilson 	if (now.cz_clock == 0)
100943cf3bf0SChris Wilson 		return 0;
101031685c25SDeepak S 
101143cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
101243cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
101343cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10148fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
101543cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
101643cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
101731685c25SDeepak S 	}
101831685c25SDeepak S 
101943cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
102043cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
102143cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10228fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
102343cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
102443cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
102543cf3bf0SChris Wilson 	}
102643cf3bf0SChris Wilson 
102743cf3bf0SChris Wilson 	return events;
102831685c25SDeepak S }
102931685c25SDeepak S 
1030f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1031f5a4c67dSChris Wilson {
1032f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
1033f5a4c67dSChris Wilson 	int i;
1034f5a4c67dSChris Wilson 
1035f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
1036f5a4c67dSChris Wilson 		if (ring->irq_refcount)
1037f5a4c67dSChris Wilson 			return true;
1038f5a4c67dSChris Wilson 
1039f5a4c67dSChris Wilson 	return false;
1040f5a4c67dSChris Wilson }
1041f5a4c67dSChris Wilson 
10424912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10433b8d8d91SJesse Barnes {
10442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10452d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10468d3afd7dSChris Wilson 	bool client_boost;
10478d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1048edbfdb45SPaulo Zanoni 	u32 pm_iir;
10493b8d8d91SJesse Barnes 
105059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1051d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1052d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1053d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1054d4d70aa5SImre Deak 		return;
1055d4d70aa5SImre Deak 	}
1056c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1057c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1058a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1059480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
10608d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
10618d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
106259cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10634912d041SBen Widawsky 
106460611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1065a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
106660611c13SPaulo Zanoni 
10678d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
10683b8d8d91SJesse Barnes 		return;
10693b8d8d91SJesse Barnes 
10704fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
10717b9e0ae6SChris Wilson 
107243cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
107343cf3bf0SChris Wilson 
1074dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1075edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
10768d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
10778d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
10788d3afd7dSChris Wilson 
10798d3afd7dSChris Wilson 	if (client_boost) {
10808d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
10818d3afd7dSChris Wilson 		adj = 0;
10828d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1083dd75fdc8SChris Wilson 		if (adj > 0)
1084dd75fdc8SChris Wilson 			adj *= 2;
1085edcf284bSChris Wilson 		else /* CHV needs even encode values */
1086edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
10877425034aSVille Syrjälä 		/*
10887425034aSVille Syrjälä 		 * For better performance, jump directly
10897425034aSVille Syrjälä 		 * to RPe if we're below it.
10907425034aSVille Syrjälä 		 */
1091edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1092b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1093edcf284bSChris Wilson 			adj = 0;
1094edcf284bSChris Wilson 		}
1095f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1096f5a4c67dSChris Wilson 		adj = 0;
1097dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1098b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1099b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1100dd75fdc8SChris Wilson 		else
1101b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1102dd75fdc8SChris Wilson 		adj = 0;
1103dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1104dd75fdc8SChris Wilson 		if (adj < 0)
1105dd75fdc8SChris Wilson 			adj *= 2;
1106edcf284bSChris Wilson 		else /* CHV needs even encode values */
1107edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1108dd75fdc8SChris Wilson 	} else { /* unknown event */
1109edcf284bSChris Wilson 		adj = 0;
1110dd75fdc8SChris Wilson 	}
11113b8d8d91SJesse Barnes 
1112edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1113edcf284bSChris Wilson 
111479249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
111579249636SBen Widawsky 	 * interrupt
111679249636SBen Widawsky 	 */
1117edcf284bSChris Wilson 	new_delay += adj;
11188d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
111927544369SDeepak S 
1120ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11213b8d8d91SJesse Barnes 
11224fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11233b8d8d91SJesse Barnes }
11243b8d8d91SJesse Barnes 
1125e3689190SBen Widawsky 
1126e3689190SBen Widawsky /**
1127e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1128e3689190SBen Widawsky  * occurred.
1129e3689190SBen Widawsky  * @work: workqueue struct
1130e3689190SBen Widawsky  *
1131e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1132e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1133e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1134e3689190SBen Widawsky  */
1135e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1136e3689190SBen Widawsky {
11372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11382d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1139e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
114035a85ac6SBen Widawsky 	char *parity_event[6];
1141e3689190SBen Widawsky 	uint32_t misccpctl;
114235a85ac6SBen Widawsky 	uint8_t slice = 0;
1143e3689190SBen Widawsky 
1144e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1145e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1146e3689190SBen Widawsky 	 * any time we access those registers.
1147e3689190SBen Widawsky 	 */
1148e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1149e3689190SBen Widawsky 
115035a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
115135a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
115235a85ac6SBen Widawsky 		goto out;
115335a85ac6SBen Widawsky 
1154e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1155e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1156e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1157e3689190SBen Widawsky 
115835a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
115935a85ac6SBen Widawsky 		u32 reg;
116035a85ac6SBen Widawsky 
116135a85ac6SBen Widawsky 		slice--;
116235a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
116335a85ac6SBen Widawsky 			break;
116435a85ac6SBen Widawsky 
116535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
116635a85ac6SBen Widawsky 
116735a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
116835a85ac6SBen Widawsky 
116935a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1170e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1171e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1172e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1173e3689190SBen Widawsky 
117435a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
117535a85ac6SBen Widawsky 		POSTING_READ(reg);
1176e3689190SBen Widawsky 
1177cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1178e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1179e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1180e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
118135a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
118235a85ac6SBen Widawsky 		parity_event[5] = NULL;
1183e3689190SBen Widawsky 
11845bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1185e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1186e3689190SBen Widawsky 
118735a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
118835a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1189e3689190SBen Widawsky 
119035a85ac6SBen Widawsky 		kfree(parity_event[4]);
1191e3689190SBen Widawsky 		kfree(parity_event[3]);
1192e3689190SBen Widawsky 		kfree(parity_event[2]);
1193e3689190SBen Widawsky 		kfree(parity_event[1]);
1194e3689190SBen Widawsky 	}
1195e3689190SBen Widawsky 
119635a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
119735a85ac6SBen Widawsky 
119835a85ac6SBen Widawsky out:
119935a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12004cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1201480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12024cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
120335a85ac6SBen Widawsky 
120435a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
120535a85ac6SBen Widawsky }
120635a85ac6SBen Widawsky 
120735a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1208e3689190SBen Widawsky {
12092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1210e3689190SBen Widawsky 
1211040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1212e3689190SBen Widawsky 		return;
1213e3689190SBen Widawsky 
1214d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1215480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1216d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1217e3689190SBen Widawsky 
121835a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
121935a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
122035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
122135a85ac6SBen Widawsky 
122235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
122335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
122435a85ac6SBen Widawsky 
1225a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1226e3689190SBen Widawsky }
1227e3689190SBen Widawsky 
1228f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1229f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1230f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1231f1af8fc1SPaulo Zanoni {
1232f1af8fc1SPaulo Zanoni 	if (gt_iir &
1233f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
123474cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1235f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
123674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1237f1af8fc1SPaulo Zanoni }
1238f1af8fc1SPaulo Zanoni 
1239e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1240e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1241e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1242e7b4c6b1SDaniel Vetter {
1243e7b4c6b1SDaniel Vetter 
1244cc609d5dSBen Widawsky 	if (gt_iir &
1245cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
124674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1247cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
124874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1249cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
125074cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1251e7b4c6b1SDaniel Vetter 
1252cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1253cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1254aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1255aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1256e3689190SBen Widawsky 
125735a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
125835a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1259e7b4c6b1SDaniel Vetter }
1260e7b4c6b1SDaniel Vetter 
126174cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1262abd58f01SBen Widawsky 				       u32 master_ctl)
1263abd58f01SBen Widawsky {
1264abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1265abd58f01SBen Widawsky 
1266abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
126774cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1268abd58f01SBen Widawsky 		if (tmp) {
1269cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1270abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1271e981e7b1SThomas Daniel 
127274cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
127374cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
127474cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
127574cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1276e981e7b1SThomas Daniel 
127774cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
127874cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
127974cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
128074cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1281abd58f01SBen Widawsky 		} else
1282abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1283abd58f01SBen Widawsky 	}
1284abd58f01SBen Widawsky 
128585f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
128674cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1287abd58f01SBen Widawsky 		if (tmp) {
1288cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1289abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1290e981e7b1SThomas Daniel 
129174cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
129274cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
129374cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
129474cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1295e981e7b1SThomas Daniel 
129674cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
129774cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
129874cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
129974cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1300abd58f01SBen Widawsky 		} else
1301abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1302abd58f01SBen Widawsky 	}
1303abd58f01SBen Widawsky 
130474cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
130574cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
130674cdb337SChris Wilson 		if (tmp) {
130774cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
130874cdb337SChris Wilson 			ret = IRQ_HANDLED;
130974cdb337SChris Wilson 
131074cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
131174cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
131274cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
131374cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
131474cdb337SChris Wilson 		} else
131574cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
131674cdb337SChris Wilson 	}
131774cdb337SChris Wilson 
13180961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
131974cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
13200961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1321cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
13220961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
132338cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1324c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
13250961021aSBen Widawsky 		} else
13260961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13270961021aSBen Widawsky 	}
13280961021aSBen Widawsky 
1329abd58f01SBen Widawsky 	return ret;
1330abd58f01SBen Widawsky }
1331abd58f01SBen Widawsky 
133263c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
133363c88d22SImre Deak {
133463c88d22SImre Deak 	switch (port) {
133563c88d22SImre Deak 	case PORT_A:
1336195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
133763c88d22SImre Deak 	case PORT_B:
133863c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
133963c88d22SImre Deak 	case PORT_C:
134063c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
134163c88d22SImre Deak 	default:
134263c88d22SImre Deak 		return false;
134363c88d22SImre Deak 	}
134463c88d22SImre Deak }
134563c88d22SImre Deak 
13466dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
13476dbf30ceSVille Syrjälä {
13486dbf30ceSVille Syrjälä 	switch (port) {
13496dbf30ceSVille Syrjälä 	case PORT_E:
13506dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
13516dbf30ceSVille Syrjälä 	default:
13526dbf30ceSVille Syrjälä 		return false;
13536dbf30ceSVille Syrjälä 	}
13546dbf30ceSVille Syrjälä }
13556dbf30ceSVille Syrjälä 
135674c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
135774c0b395SVille Syrjälä {
135874c0b395SVille Syrjälä 	switch (port) {
135974c0b395SVille Syrjälä 	case PORT_A:
136074c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
136174c0b395SVille Syrjälä 	case PORT_B:
136274c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
136374c0b395SVille Syrjälä 	case PORT_C:
136474c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
136574c0b395SVille Syrjälä 	case PORT_D:
136674c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
136774c0b395SVille Syrjälä 	default:
136874c0b395SVille Syrjälä 		return false;
136974c0b395SVille Syrjälä 	}
137074c0b395SVille Syrjälä }
137174c0b395SVille Syrjälä 
1372e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1373e4ce95aaSVille Syrjälä {
1374e4ce95aaSVille Syrjälä 	switch (port) {
1375e4ce95aaSVille Syrjälä 	case PORT_A:
1376e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1377e4ce95aaSVille Syrjälä 	default:
1378e4ce95aaSVille Syrjälä 		return false;
1379e4ce95aaSVille Syrjälä 	}
1380e4ce95aaSVille Syrjälä }
1381e4ce95aaSVille Syrjälä 
1382676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
138313cf5504SDave Airlie {
138413cf5504SDave Airlie 	switch (port) {
138513cf5504SDave Airlie 	case PORT_B:
1386676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
138713cf5504SDave Airlie 	case PORT_C:
1388676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
138913cf5504SDave Airlie 	case PORT_D:
1390676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1391676574dfSJani Nikula 	default:
1392676574dfSJani Nikula 		return false;
139313cf5504SDave Airlie 	}
139413cf5504SDave Airlie }
139513cf5504SDave Airlie 
1396676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
139713cf5504SDave Airlie {
139813cf5504SDave Airlie 	switch (port) {
139913cf5504SDave Airlie 	case PORT_B:
1400676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
140113cf5504SDave Airlie 	case PORT_C:
1402676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
140313cf5504SDave Airlie 	case PORT_D:
1404676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1405676574dfSJani Nikula 	default:
1406676574dfSJani Nikula 		return false;
140713cf5504SDave Airlie 	}
140813cf5504SDave Airlie }
140913cf5504SDave Airlie 
141042db67d6SVille Syrjälä /*
141142db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
141242db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
141342db67d6SVille Syrjälä  * hotplug detection results from several registers.
141442db67d6SVille Syrjälä  *
141542db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
141642db67d6SVille Syrjälä  */
1417fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14188c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1419fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1420fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1421676574dfSJani Nikula {
14228c841e57SJani Nikula 	enum port port;
1423676574dfSJani Nikula 	int i;
1424676574dfSJani Nikula 
1425676574dfSJani Nikula 	for_each_hpd_pin(i) {
14268c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14278c841e57SJani Nikula 			continue;
14288c841e57SJani Nikula 
1429676574dfSJani Nikula 		*pin_mask |= BIT(i);
1430676574dfSJani Nikula 
1431cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1432cc24fcdcSImre Deak 			continue;
1433cc24fcdcSImre Deak 
1434fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1435676574dfSJani Nikula 			*long_mask |= BIT(i);
1436676574dfSJani Nikula 	}
1437676574dfSJani Nikula 
1438676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1439676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1440676574dfSJani Nikula 
1441676574dfSJani Nikula }
1442676574dfSJani Nikula 
1443515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1444515ac2bbSDaniel Vetter {
14452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
144628c70f16SDaniel Vetter 
144728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1448515ac2bbSDaniel Vetter }
1449515ac2bbSDaniel Vetter 
1450ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1451ce99c256SDaniel Vetter {
14522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14539ee32feaSDaniel Vetter 
14549ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1455ce99c256SDaniel Vetter }
1456ce99c256SDaniel Vetter 
14578bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1458277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1459eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1460eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14618bc5e955SDaniel Vetter 					 uint32_t crc4)
14628bf1e9f1SShuang He {
14638bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14648bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14658bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1466ac2300d4SDamien Lespiau 	int head, tail;
1467b2c88f5bSDamien Lespiau 
1468d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1469d538bbdfSDamien Lespiau 
14700c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1471d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
147234273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
14730c912c79SDamien Lespiau 		return;
14740c912c79SDamien Lespiau 	}
14750c912c79SDamien Lespiau 
1476d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1477d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1478b2c88f5bSDamien Lespiau 
1479b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1480d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1481b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1482b2c88f5bSDamien Lespiau 		return;
1483b2c88f5bSDamien Lespiau 	}
1484b2c88f5bSDamien Lespiau 
1485b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14868bf1e9f1SShuang He 
14878bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1488eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1489eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1490eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1491eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1492eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1493b2c88f5bSDamien Lespiau 
1494b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1495d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1496d538bbdfSDamien Lespiau 
1497d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
149807144428SDamien Lespiau 
149907144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15008bf1e9f1SShuang He }
1501277de95eSDaniel Vetter #else
1502277de95eSDaniel Vetter static inline void
1503277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1504277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1505277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1506277de95eSDaniel Vetter 			     uint32_t crc4) {}
1507277de95eSDaniel Vetter #endif
1508eba94eb9SDaniel Vetter 
1509277de95eSDaniel Vetter 
1510277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15115a69b89fSDaniel Vetter {
15125a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15135a69b89fSDaniel Vetter 
1514277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15155a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15165a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15175a69b89fSDaniel Vetter }
15185a69b89fSDaniel Vetter 
1519277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1520eba94eb9SDaniel Vetter {
1521eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1522eba94eb9SDaniel Vetter 
1523277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1524eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1525eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1526eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1527eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15288bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1529eba94eb9SDaniel Vetter }
15305b3a856bSDaniel Vetter 
1531277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15325b3a856bSDaniel Vetter {
15335b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15340b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15350b5c5ed0SDaniel Vetter 
15360b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15370b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15380b5c5ed0SDaniel Vetter 	else
15390b5c5ed0SDaniel Vetter 		res1 = 0;
15400b5c5ed0SDaniel Vetter 
15410b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15420b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15430b5c5ed0SDaniel Vetter 	else
15440b5c5ed0SDaniel Vetter 		res2 = 0;
15455b3a856bSDaniel Vetter 
1546277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15470b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15480b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15490b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15500b5c5ed0SDaniel Vetter 				     res1, res2);
15515b3a856bSDaniel Vetter }
15528bf1e9f1SShuang He 
15531403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15541403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15551403c0d4SPaulo Zanoni  * the work queue. */
15561403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1557baf02a1fSBen Widawsky {
1558a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
155959cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1560480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1561d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1562d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
15632adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
156441a05a3aSDaniel Vetter 		}
1565d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1566d4d70aa5SImre Deak 	}
1567baf02a1fSBen Widawsky 
1568c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1569c9a9a268SImre Deak 		return;
1570c9a9a268SImre Deak 
15711403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
157212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
157374cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
157412638c57SBen Widawsky 
1575aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1576aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
157712638c57SBen Widawsky 	}
15781403c0d4SPaulo Zanoni }
1579baf02a1fSBen Widawsky 
15808d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
15818d7849dbSVille Syrjälä {
15828d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
15838d7849dbSVille Syrjälä 		return false;
15848d7849dbSVille Syrjälä 
15858d7849dbSVille Syrjälä 	return true;
15868d7849dbSVille Syrjälä }
15878d7849dbSVille Syrjälä 
1588c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15897e231dbeSJesse Barnes {
1590c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
159191d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
15927e231dbeSJesse Barnes 	int pipe;
15937e231dbeSJesse Barnes 
159458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1595055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
159691d181ddSImre Deak 		int reg;
1597bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
159891d181ddSImre Deak 
1599bbb5eebfSDaniel Vetter 		/*
1600bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1601bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1602bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1603bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1604bbb5eebfSDaniel Vetter 		 * handle.
1605bbb5eebfSDaniel Vetter 		 */
16060f239f4cSDaniel Vetter 
16070f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16080f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1609bbb5eebfSDaniel Vetter 
1610bbb5eebfSDaniel Vetter 		switch (pipe) {
1611bbb5eebfSDaniel Vetter 		case PIPE_A:
1612bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1613bbb5eebfSDaniel Vetter 			break;
1614bbb5eebfSDaniel Vetter 		case PIPE_B:
1615bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1616bbb5eebfSDaniel Vetter 			break;
16173278f67fSVille Syrjälä 		case PIPE_C:
16183278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16193278f67fSVille Syrjälä 			break;
1620bbb5eebfSDaniel Vetter 		}
1621bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1622bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1623bbb5eebfSDaniel Vetter 
1624bbb5eebfSDaniel Vetter 		if (!mask)
162591d181ddSImre Deak 			continue;
162691d181ddSImre Deak 
162791d181ddSImre Deak 		reg = PIPESTAT(pipe);
1628bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1629bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16307e231dbeSJesse Barnes 
16317e231dbeSJesse Barnes 		/*
16327e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16337e231dbeSJesse Barnes 		 */
163491d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
163591d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16367e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16377e231dbeSJesse Barnes 	}
163858ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16397e231dbeSJesse Barnes 
1640055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1641d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1642d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1643d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
164431acc7f5SJesse Barnes 
1645579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
164631acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
164731acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
164831acc7f5SJesse Barnes 		}
16494356d586SDaniel Vetter 
16504356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1651277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16522d9d2b0bSVille Syrjälä 
16531f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
16541f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
165531acc7f5SJesse Barnes 	}
165631acc7f5SJesse Barnes 
1657c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1658c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1659c1874ed7SImre Deak }
1660c1874ed7SImre Deak 
166116c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
166216c6c56bSVille Syrjälä {
166316c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
166416c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
166542db67d6SVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
166616c6c56bSVille Syrjälä 
16670d2e4297SJani Nikula 	if (!hotplug_status)
16680d2e4297SJani Nikula 		return;
16690d2e4297SJani Nikula 
16703ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
16713ff60f89SOscar Mateo 	/*
16723ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
16733ff60f89SOscar Mateo 	 * may miss hotplug events.
16743ff60f89SOscar Mateo 	 */
16753ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
16763ff60f89SOscar Mateo 
16774bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
167816c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
167916c6c56bSVille Syrjälä 
168058f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1681fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1682fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1683fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
168458f2cf24SVille Syrjälä 
1685676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
168658f2cf24SVille Syrjälä 		}
1687369712e8SJani Nikula 
1688369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1689369712e8SJani Nikula 			dp_aux_irq_handler(dev);
169016c6c56bSVille Syrjälä 	} else {
169116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
169216c6c56bSVille Syrjälä 
169358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1694fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1695fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1696fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
169758f2cf24SVille Syrjälä 
1698676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
169916c6c56bSVille Syrjälä 		}
17003ff60f89SOscar Mateo 	}
170158f2cf24SVille Syrjälä }
170216c6c56bSVille Syrjälä 
1703c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1704c1874ed7SImre Deak {
170545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1707c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1708c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1709c1874ed7SImre Deak 
17102dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17112dd2a883SImre Deak 		return IRQ_NONE;
17122dd2a883SImre Deak 
1713c1874ed7SImre Deak 	while (true) {
17143ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17153ff60f89SOscar Mateo 
1716c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
17173ff60f89SOscar Mateo 		if (gt_iir)
17183ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
17193ff60f89SOscar Mateo 
1720c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17213ff60f89SOscar Mateo 		if (pm_iir)
17223ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
17233ff60f89SOscar Mateo 
17243ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
17253ff60f89SOscar Mateo 		if (iir) {
17263ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
17273ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
17283ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
17293ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
17303ff60f89SOscar Mateo 		}
1731c1874ed7SImre Deak 
1732c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1733c1874ed7SImre Deak 			goto out;
1734c1874ed7SImre Deak 
1735c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1736c1874ed7SImre Deak 
17373ff60f89SOscar Mateo 		if (gt_iir)
1738c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
173960611c13SPaulo Zanoni 		if (pm_iir)
1740d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
17413ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
17423ff60f89SOscar Mateo 		 * signalled in iir */
17433ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
17447e231dbeSJesse Barnes 	}
17457e231dbeSJesse Barnes 
17467e231dbeSJesse Barnes out:
17477e231dbeSJesse Barnes 	return ret;
17487e231dbeSJesse Barnes }
17497e231dbeSJesse Barnes 
175043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
175143f328d7SVille Syrjälä {
175245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
175343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
175443f328d7SVille Syrjälä 	u32 master_ctl, iir;
175543f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
175643f328d7SVille Syrjälä 
17572dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17582dd2a883SImre Deak 		return IRQ_NONE;
17592dd2a883SImre Deak 
17608e5fd599SVille Syrjälä 	for (;;) {
17618e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17623278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
17633278f67fSVille Syrjälä 
17643278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17658e5fd599SVille Syrjälä 			break;
176643f328d7SVille Syrjälä 
176727b6c122SOscar Mateo 		ret = IRQ_HANDLED;
176827b6c122SOscar Mateo 
176943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
177043f328d7SVille Syrjälä 
177127b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
177227b6c122SOscar Mateo 
177327b6c122SOscar Mateo 		if (iir) {
177427b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
177527b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
177627b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
177727b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
177827b6c122SOscar Mateo 		}
177927b6c122SOscar Mateo 
178074cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
178143f328d7SVille Syrjälä 
178227b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
178327b6c122SOscar Mateo 		 * signalled in iir */
17843278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
178543f328d7SVille Syrjälä 
178643f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
178743f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
17888e5fd599SVille Syrjälä 	}
17893278f67fSVille Syrjälä 
179043f328d7SVille Syrjälä 	return ret;
179143f328d7SVille Syrjälä }
179243f328d7SVille Syrjälä 
179340e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
179440e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1795776ad806SJesse Barnes {
179640e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
179742db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1798776ad806SJesse Barnes 
179913cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
180013cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
180113cf5504SDave Airlie 
1802fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
180340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1804fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
180540e56410SVille Syrjälä 
1806676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1807aaf5ec2eSSonika Jindal }
180891d131d2SDaniel Vetter 
180940e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
181040e56410SVille Syrjälä {
181140e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
181240e56410SVille Syrjälä 	int pipe;
181340e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
181440e56410SVille Syrjälä 
181540e56410SVille Syrjälä 	if (hotplug_trigger)
181640e56410SVille Syrjälä 		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
181740e56410SVille Syrjälä 
1818cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1819cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1820776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1821cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1822cfc33bf7SVille Syrjälä 				 port_name(port));
1823cfc33bf7SVille Syrjälä 	}
1824776ad806SJesse Barnes 
1825ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1826ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1827ce99c256SDaniel Vetter 
1828776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1829515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1830776ad806SJesse Barnes 
1831776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1832776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1833776ad806SJesse Barnes 
1834776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1835776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1836776ad806SJesse Barnes 
1837776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1838776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1839776ad806SJesse Barnes 
18409db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1841055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
18429db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18439db4a9c7SJesse Barnes 					 pipe_name(pipe),
18449db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1845776ad806SJesse Barnes 
1846776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1847776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1848776ad806SJesse Barnes 
1849776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1850776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1851776ad806SJesse Barnes 
1852776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18531f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
18548664281bSPaulo Zanoni 
18558664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18561f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
18578664281bSPaulo Zanoni }
18588664281bSPaulo Zanoni 
18598664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
18608664281bSPaulo Zanoni {
18618664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18628664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
18635a69b89fSDaniel Vetter 	enum pipe pipe;
18648664281bSPaulo Zanoni 
1865de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1866de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1867de032bf4SPaulo Zanoni 
1868055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18691f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
18701f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
18718664281bSPaulo Zanoni 
18725a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
18735a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1874277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
18755a69b89fSDaniel Vetter 			else
1876277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
18775a69b89fSDaniel Vetter 		}
18785a69b89fSDaniel Vetter 	}
18798bf1e9f1SShuang He 
18808664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
18818664281bSPaulo Zanoni }
18828664281bSPaulo Zanoni 
18838664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
18848664281bSPaulo Zanoni {
18858664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18868664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
18878664281bSPaulo Zanoni 
1888de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1889de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1890de032bf4SPaulo Zanoni 
18918664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
18921f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
18938664281bSPaulo Zanoni 
18948664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
18951f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
18968664281bSPaulo Zanoni 
18978664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
18981f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
18998664281bSPaulo Zanoni 
19008664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1901776ad806SJesse Barnes }
1902776ad806SJesse Barnes 
190323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
190423e81d69SAdam Jackson {
19052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
190623e81d69SAdam Jackson 	int pipe;
19076dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1908aaf5ec2eSSonika Jindal 
190940e56410SVille Syrjälä 	if (hotplug_trigger)
191040e56410SVille Syrjälä 		ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
191191d131d2SDaniel Vetter 
1912cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1913cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
191423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1915cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1916cfc33bf7SVille Syrjälä 				 port_name(port));
1917cfc33bf7SVille Syrjälä 	}
191823e81d69SAdam Jackson 
191923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1920ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
192123e81d69SAdam Jackson 
192223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1923515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
192423e81d69SAdam Jackson 
192523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
192623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
192723e81d69SAdam Jackson 
192823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
192923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
193023e81d69SAdam Jackson 
193123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1932055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
193323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
193423e81d69SAdam Jackson 					 pipe_name(pipe),
193523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19368664281bSPaulo Zanoni 
19378664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19388664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
193923e81d69SAdam Jackson }
194023e81d69SAdam Jackson 
19416dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
19426dbf30ceSVille Syrjälä {
19436dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
19446dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19456dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19466dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19476dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19486dbf30ceSVille Syrjälä 
19496dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19506dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19516dbf30ceSVille Syrjälä 
19526dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19536dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19546dbf30ceSVille Syrjälä 
19556dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
19566dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
195774c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19586dbf30ceSVille Syrjälä 	}
19596dbf30ceSVille Syrjälä 
19606dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19616dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19626dbf30ceSVille Syrjälä 
19636dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
19646dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19656dbf30ceSVille Syrjälä 
19666dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
19676dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
19686dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
19696dbf30ceSVille Syrjälä 	}
19706dbf30ceSVille Syrjälä 
19716dbf30ceSVille Syrjälä 	if (pin_mask)
19726dbf30ceSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
19736dbf30ceSVille Syrjälä 
19746dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
19756dbf30ceSVille Syrjälä 		gmbus_irq_handler(dev);
19766dbf30ceSVille Syrjälä }
19776dbf30ceSVille Syrjälä 
197840e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
197940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1980c008bc6eSPaulo Zanoni {
198140e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
1982e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1983e4ce95aaSVille Syrjälä 
1984e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1985e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1986e4ce95aaSVille Syrjälä 
1987e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
198840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1989e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
199040e56410SVille Syrjälä 
1991e4ce95aaSVille Syrjälä 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1992e4ce95aaSVille Syrjälä }
1993c008bc6eSPaulo Zanoni 
199440e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
199540e56410SVille Syrjälä {
199640e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
199740e56410SVille Syrjälä 	enum pipe pipe;
199840e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
199940e56410SVille Syrjälä 
200040e56410SVille Syrjälä 	if (hotplug_trigger)
200140e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
200240e56410SVille Syrjälä 
2003c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2004c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2005c008bc6eSPaulo Zanoni 
2006c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2007c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2008c008bc6eSPaulo Zanoni 
2009c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2010c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2011c008bc6eSPaulo Zanoni 
2012055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2013d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2014d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2015d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2016c008bc6eSPaulo Zanoni 
201740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20181f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2019c008bc6eSPaulo Zanoni 
202040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
202140da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20225b3a856bSDaniel Vetter 
202340da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
202440da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
202540da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
202640da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2027c008bc6eSPaulo Zanoni 		}
2028c008bc6eSPaulo Zanoni 	}
2029c008bc6eSPaulo Zanoni 
2030c008bc6eSPaulo Zanoni 	/* check event from PCH */
2031c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2032c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2033c008bc6eSPaulo Zanoni 
2034c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2035c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2036c008bc6eSPaulo Zanoni 		else
2037c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2038c008bc6eSPaulo Zanoni 
2039c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2040c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2041c008bc6eSPaulo Zanoni 	}
2042c008bc6eSPaulo Zanoni 
2043c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2044c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2045c008bc6eSPaulo Zanoni }
2046c008bc6eSPaulo Zanoni 
20479719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20489719fb98SPaulo Zanoni {
20499719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
205007d27e20SDamien Lespiau 	enum pipe pipe;
205123bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
205223bb4cb5SVille Syrjälä 
205340e56410SVille Syrjälä 	if (hotplug_trigger)
205440e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
20559719fb98SPaulo Zanoni 
20569719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20579719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20589719fb98SPaulo Zanoni 
20599719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20609719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20619719fb98SPaulo Zanoni 
20629719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20639719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20649719fb98SPaulo Zanoni 
2065055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2066d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2067d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2068d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
206940da17c2SDaniel Vetter 
207040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
207107d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
207207d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
207307d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20749719fb98SPaulo Zanoni 		}
20759719fb98SPaulo Zanoni 	}
20769719fb98SPaulo Zanoni 
20779719fb98SPaulo Zanoni 	/* check event from PCH */
20789719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20799719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20809719fb98SPaulo Zanoni 
20819719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20829719fb98SPaulo Zanoni 
20839719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20849719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20859719fb98SPaulo Zanoni 	}
20869719fb98SPaulo Zanoni }
20879719fb98SPaulo Zanoni 
208872c90f62SOscar Mateo /*
208972c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
209072c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
209172c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
209272c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
209372c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
209472c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
209572c90f62SOscar Mateo  */
2096f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2097b1f14ad0SJesse Barnes {
209845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
20992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2100f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21010e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2102b1f14ad0SJesse Barnes 
21032dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21042dd2a883SImre Deak 		return IRQ_NONE;
21052dd2a883SImre Deak 
21068664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21078664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2108907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21098664281bSPaulo Zanoni 
2110b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2111b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2112b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
211323a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21140e43406bSChris Wilson 
211544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
211644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
211744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
211844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
211944498aeaSPaulo Zanoni 	 * due to its back queue). */
2120ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
212144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
212244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
212344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2124ab5c608bSBen Widawsky 	}
212544498aeaSPaulo Zanoni 
212672c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
212772c90f62SOscar Mateo 
21280e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21290e43406bSChris Wilson 	if (gt_iir) {
213072c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
213172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2132d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21330e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2134d8fc8a47SPaulo Zanoni 		else
2135d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21360e43406bSChris Wilson 	}
2137b1f14ad0SJesse Barnes 
2138b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21390e43406bSChris Wilson 	if (de_iir) {
214072c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
214172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2142f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21439719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2144f1af8fc1SPaulo Zanoni 		else
2145f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21460e43406bSChris Wilson 	}
21470e43406bSChris Wilson 
2148f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2149f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21500e43406bSChris Wilson 		if (pm_iir) {
2151b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21520e43406bSChris Wilson 			ret = IRQ_HANDLED;
215372c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21540e43406bSChris Wilson 		}
2155f1af8fc1SPaulo Zanoni 	}
2156b1f14ad0SJesse Barnes 
2157b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2158b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2159ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
216044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
216144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2162ab5c608bSBen Widawsky 	}
2163b1f14ad0SJesse Barnes 
2164b1f14ad0SJesse Barnes 	return ret;
2165b1f14ad0SJesse Barnes }
2166b1f14ad0SJesse Barnes 
216740e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
216840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2169d04a492dSShashank Sharma {
2170cebd87a0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2171cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2172d04a492dSShashank Sharma 
2173a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2174a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2175d04a492dSShashank Sharma 
2176cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
217740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2178cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
217940e56410SVille Syrjälä 
2180475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2181d04a492dSShashank Sharma }
2182d04a492dSShashank Sharma 
2183abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2184abd58f01SBen Widawsky {
2185abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2186abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2187abd58f01SBen Widawsky 	u32 master_ctl;
2188abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2189abd58f01SBen Widawsky 	uint32_t tmp = 0;
2190c42664ccSDaniel Vetter 	enum pipe pipe;
219188e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
219288e04703SJesse Barnes 
21932dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21942dd2a883SImre Deak 		return IRQ_NONE;
21952dd2a883SImre Deak 
2196b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9)
219788e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
219888e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2199abd58f01SBen Widawsky 
2200cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2201abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2202abd58f01SBen Widawsky 	if (!master_ctl)
2203abd58f01SBen Widawsky 		return IRQ_NONE;
2204abd58f01SBen Widawsky 
2205cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2206abd58f01SBen Widawsky 
220738cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
220838cc46d7SOscar Mateo 
220974cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2210abd58f01SBen Widawsky 
2211abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2212abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2213abd58f01SBen Widawsky 		if (tmp) {
2214abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2215abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
221638cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
221738cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
221838cc46d7SOscar Mateo 			else
221938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2220abd58f01SBen Widawsky 		}
222138cc46d7SOscar Mateo 		else
222238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2223abd58f01SBen Widawsky 	}
2224abd58f01SBen Widawsky 
22256d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22266d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22276d766f02SDaniel Vetter 		if (tmp) {
2228d04a492dSShashank Sharma 			bool found = false;
2229cebd87a0SVille Syrjälä 			u32 hotplug_trigger = 0;
2230cebd87a0SVille Syrjälä 
2231cebd87a0SVille Syrjälä 			if (IS_BROXTON(dev_priv))
2232cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2233cebd87a0SVille Syrjälä 			else if (IS_BROADWELL(dev_priv))
2234cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2235d04a492dSShashank Sharma 
22366d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22376d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
223888e04703SJesse Barnes 
2239d04a492dSShashank Sharma 			if (tmp & aux_mask) {
224038cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2241d04a492dSShashank Sharma 				found = true;
2242d04a492dSShashank Sharma 			}
2243d04a492dSShashank Sharma 
224440e56410SVille Syrjälä 			if (hotplug_trigger) {
224540e56410SVille Syrjälä 				if (IS_BROXTON(dev))
224640e56410SVille Syrjälä 					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
224740e56410SVille Syrjälä 				else
224840e56410SVille Syrjälä 					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2249d04a492dSShashank Sharma 				found = true;
2250d04a492dSShashank Sharma 			}
2251d04a492dSShashank Sharma 
22529e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
22539e63743eSShashank Sharma 				gmbus_irq_handler(dev);
22549e63743eSShashank Sharma 				found = true;
22559e63743eSShashank Sharma 			}
22569e63743eSShashank Sharma 
2257d04a492dSShashank Sharma 			if (!found)
225838cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22596d766f02SDaniel Vetter 		}
226038cc46d7SOscar Mateo 		else
226138cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22626d766f02SDaniel Vetter 	}
22636d766f02SDaniel Vetter 
2264055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2265770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2266abd58f01SBen Widawsky 
2267c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2268c42664ccSDaniel Vetter 			continue;
2269c42664ccSDaniel Vetter 
2270abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
227138cc46d7SOscar Mateo 		if (pipe_iir) {
227238cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
227338cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2274770de83dSDamien Lespiau 
2275d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2276d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2277d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2278abd58f01SBen Widawsky 
2279b4834a50SRodrigo Vivi 			if (INTEL_INFO(dev_priv)->gen >= 9)
2280770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2281770de83dSDamien Lespiau 			else
2282770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2283770de83dSDamien Lespiau 
2284770de83dSDamien Lespiau 			if (flip_done) {
2285abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2286abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2287abd58f01SBen Widawsky 			}
2288abd58f01SBen Widawsky 
22890fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22900fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
22910fbe7870SDaniel Vetter 
22921f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
22931f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
22941f7247c0SDaniel Vetter 								    pipe);
229538d83c96SDaniel Vetter 
2296770de83dSDamien Lespiau 
2297b4834a50SRodrigo Vivi 			if (INTEL_INFO(dev_priv)->gen >= 9)
2298770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2299770de83dSDamien Lespiau 			else
2300770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2301770de83dSDamien Lespiau 
2302770de83dSDamien Lespiau 			if (fault_errors)
230330100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
230430100f2bSDaniel Vetter 					  pipe_name(pipe),
230530100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2306c42664ccSDaniel Vetter 		} else
2307abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2308abd58f01SBen Widawsky 	}
2309abd58f01SBen Widawsky 
2310266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2311266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
231292d03a80SDaniel Vetter 		/*
231392d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
231492d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
231592d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
231692d03a80SDaniel Vetter 		 */
231792d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
231892d03a80SDaniel Vetter 		if (pch_iir) {
231992d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
232092d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
23216dbf30ceSVille Syrjälä 
23226dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
23236dbf30ceSVille Syrjälä 				spt_irq_handler(dev, pch_iir);
23246dbf30ceSVille Syrjälä 			else
232538cc46d7SOscar Mateo 				cpt_irq_handler(dev, pch_iir);
232638cc46d7SOscar Mateo 		} else
232738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
232838cc46d7SOscar Mateo 
232992d03a80SDaniel Vetter 	}
233092d03a80SDaniel Vetter 
2331cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2332cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2333abd58f01SBen Widawsky 
2334abd58f01SBen Widawsky 	return ret;
2335abd58f01SBen Widawsky }
2336abd58f01SBen Widawsky 
233717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
233817e1df07SDaniel Vetter 			       bool reset_completed)
233917e1df07SDaniel Vetter {
2340a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
234117e1df07SDaniel Vetter 	int i;
234217e1df07SDaniel Vetter 
234317e1df07SDaniel Vetter 	/*
234417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
234517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
234617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
234717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
234817e1df07SDaniel Vetter 	 */
234917e1df07SDaniel Vetter 
235017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
235117e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
235217e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
235317e1df07SDaniel Vetter 
235417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
235517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
235617e1df07SDaniel Vetter 
235717e1df07SDaniel Vetter 	/*
235817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
235917e1df07SDaniel Vetter 	 * reset state is cleared.
236017e1df07SDaniel Vetter 	 */
236117e1df07SDaniel Vetter 	if (reset_completed)
236217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
236317e1df07SDaniel Vetter }
236417e1df07SDaniel Vetter 
23658a905236SJesse Barnes /**
2366b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
23678a905236SJesse Barnes  *
23688a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23698a905236SJesse Barnes  * was detected.
23708a905236SJesse Barnes  */
2371b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
23728a905236SJesse Barnes {
2373b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2374b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2375cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2376cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2377cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
237817e1df07SDaniel Vetter 	int ret;
23798a905236SJesse Barnes 
23805bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23818a905236SJesse Barnes 
23827db0ba24SDaniel Vetter 	/*
23837db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23847db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23857db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23867db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23877db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23887db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23897db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23907db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23917db0ba24SDaniel Vetter 	 */
23927db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
239344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23945bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23957db0ba24SDaniel Vetter 				   reset_event);
23961f83fee0SDaniel Vetter 
239717e1df07SDaniel Vetter 		/*
2398f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2399f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2400f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2401f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2402f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2403f454c694SImre Deak 		 */
2404f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24057514747dSVille Syrjälä 
24067514747dSVille Syrjälä 		intel_prepare_reset(dev);
24077514747dSVille Syrjälä 
2408f454c694SImre Deak 		/*
240917e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
241017e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
241117e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
241217e1df07SDaniel Vetter 		 * deadlocks with the reset work.
241317e1df07SDaniel Vetter 		 */
2414f69061beSDaniel Vetter 		ret = i915_reset(dev);
2415f69061beSDaniel Vetter 
24167514747dSVille Syrjälä 		intel_finish_reset(dev);
241717e1df07SDaniel Vetter 
2418f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2419f454c694SImre Deak 
2420f69061beSDaniel Vetter 		if (ret == 0) {
2421f69061beSDaniel Vetter 			/*
2422f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2423f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2424f69061beSDaniel Vetter 			 * complete.
2425f69061beSDaniel Vetter 			 *
2426f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2427f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2428f69061beSDaniel Vetter 			 * updates before
2429f69061beSDaniel Vetter 			 * the counter increment.
2430f69061beSDaniel Vetter 			 */
24314e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2432f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2433f69061beSDaniel Vetter 
24345bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2435f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24361f83fee0SDaniel Vetter 		} else {
24372ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2438f316a42cSBen Gamari 		}
24391f83fee0SDaniel Vetter 
244017e1df07SDaniel Vetter 		/*
244117e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
244217e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
244317e1df07SDaniel Vetter 		 */
244417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2445f316a42cSBen Gamari 	}
24468a905236SJesse Barnes }
24478a905236SJesse Barnes 
244835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2449c0e09200SDave Airlie {
24508a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2451bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
245263eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2453050ee91fSBen Widawsky 	int pipe, i;
245463eeaf38SJesse Barnes 
245535aed2e6SChris Wilson 	if (!eir)
245635aed2e6SChris Wilson 		return;
245763eeaf38SJesse Barnes 
2458a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24598a905236SJesse Barnes 
2460bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2461bd9854f9SBen Widawsky 
24628a905236SJesse Barnes 	if (IS_G4X(dev)) {
24638a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24648a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24658a905236SJesse Barnes 
2466a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2467a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2468050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2469050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2470a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2471a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24728a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24733143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24748a905236SJesse Barnes 		}
24758a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24768a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2477a70491ccSJoe Perches 			pr_err("page table error\n");
2478a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24798a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24803143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24818a905236SJesse Barnes 		}
24828a905236SJesse Barnes 	}
24838a905236SJesse Barnes 
2484a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
248563eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
248663eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2487a70491ccSJoe Perches 			pr_err("page table error\n");
2488a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
248963eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24903143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
249163eeaf38SJesse Barnes 		}
24928a905236SJesse Barnes 	}
24938a905236SJesse Barnes 
249463eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2495a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2496055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2497a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24989db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
249963eeaf38SJesse Barnes 		/* pipestat has already been acked */
250063eeaf38SJesse Barnes 	}
250163eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2502a70491ccSJoe Perches 		pr_err("instruction error\n");
2503a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2504050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2505050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2506a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
250763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
250863eeaf38SJesse Barnes 
2509a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2510a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2511a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
251263eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25133143a2bfSChris Wilson 			POSTING_READ(IPEIR);
251463eeaf38SJesse Barnes 		} else {
251563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
251663eeaf38SJesse Barnes 
2517a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2518a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2519a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2520a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
252163eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25223143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
252363eeaf38SJesse Barnes 		}
252463eeaf38SJesse Barnes 	}
252563eeaf38SJesse Barnes 
252663eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25273143a2bfSChris Wilson 	POSTING_READ(EIR);
252863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
252963eeaf38SJesse Barnes 	if (eir) {
253063eeaf38SJesse Barnes 		/*
253163eeaf38SJesse Barnes 		 * some errors might have become stuck,
253263eeaf38SJesse Barnes 		 * mask them.
253363eeaf38SJesse Barnes 		 */
253463eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
253563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
253663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
253763eeaf38SJesse Barnes 	}
253835aed2e6SChris Wilson }
253935aed2e6SChris Wilson 
254035aed2e6SChris Wilson /**
2541b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
254235aed2e6SChris Wilson  * @dev: drm device
254335aed2e6SChris Wilson  *
2544b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
254535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
254635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
254735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
254835aed2e6SChris Wilson  * of a ring dump etc.).
254935aed2e6SChris Wilson  */
255058174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
255158174462SMika Kuoppala 		       const char *fmt, ...)
255235aed2e6SChris Wilson {
255335aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
255458174462SMika Kuoppala 	va_list args;
255558174462SMika Kuoppala 	char error_msg[80];
255635aed2e6SChris Wilson 
255758174462SMika Kuoppala 	va_start(args, fmt);
255858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
255958174462SMika Kuoppala 	va_end(args);
256058174462SMika Kuoppala 
256158174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
256235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25638a905236SJesse Barnes 
2564ba1234d1SBen Gamari 	if (wedged) {
2565f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2566f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2567ba1234d1SBen Gamari 
256811ed50ecSBen Gamari 		/*
2569b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2570b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2571b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
257217e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
257317e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
257417e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
257517e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
257617e1df07SDaniel Vetter 		 *
257717e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
257817e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
257917e1df07SDaniel Vetter 		 * counter atomic_t.
258011ed50ecSBen Gamari 		 */
258117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
258211ed50ecSBen Gamari 	}
258311ed50ecSBen Gamari 
2584b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
25858a905236SJesse Barnes }
25868a905236SJesse Barnes 
258742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
258842f52ef8SKeith Packard  * we use as a pipe index
258942f52ef8SKeith Packard  */
2590f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25910a3e67a4SJesse Barnes {
25922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2593e9d21d7fSKeith Packard 	unsigned long irqflags;
259471e0ffa5SJesse Barnes 
25951ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2596f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25977c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2598755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25990a3e67a4SJesse Barnes 	else
26007c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2601755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26021ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26038692d00eSChris Wilson 
26040a3e67a4SJesse Barnes 	return 0;
26050a3e67a4SJesse Barnes }
26060a3e67a4SJesse Barnes 
2607f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2608f796cf8fSJesse Barnes {
26092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2610f796cf8fSJesse Barnes 	unsigned long irqflags;
2611b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
261240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2613f796cf8fSJesse Barnes 
2614f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2615b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2616b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2617b1f14ad0SJesse Barnes 
2618b1f14ad0SJesse Barnes 	return 0;
2619b1f14ad0SJesse Barnes }
2620b1f14ad0SJesse Barnes 
26217e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26227e231dbeSJesse Barnes {
26232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26247e231dbeSJesse Barnes 	unsigned long irqflags;
26257e231dbeSJesse Barnes 
26267e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
262731acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2628755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26297e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26307e231dbeSJesse Barnes 
26317e231dbeSJesse Barnes 	return 0;
26327e231dbeSJesse Barnes }
26337e231dbeSJesse Barnes 
2634abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2635abd58f01SBen Widawsky {
2636abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2637abd58f01SBen Widawsky 	unsigned long irqflags;
2638abd58f01SBen Widawsky 
2639abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26407167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26417167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2642abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2643abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2644abd58f01SBen Widawsky 	return 0;
2645abd58f01SBen Widawsky }
2646abd58f01SBen Widawsky 
264742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
264842f52ef8SKeith Packard  * we use as a pipe index
264942f52ef8SKeith Packard  */
2650f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26510a3e67a4SJesse Barnes {
26522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2653e9d21d7fSKeith Packard 	unsigned long irqflags;
26540a3e67a4SJesse Barnes 
26551ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26567c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2657755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2658755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26591ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26600a3e67a4SJesse Barnes }
26610a3e67a4SJesse Barnes 
2662f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2663f796cf8fSJesse Barnes {
26642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2665f796cf8fSJesse Barnes 	unsigned long irqflags;
2666b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
266740da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2668f796cf8fSJesse Barnes 
2669f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2670b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2671b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2672b1f14ad0SJesse Barnes }
2673b1f14ad0SJesse Barnes 
26747e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26757e231dbeSJesse Barnes {
26762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26777e231dbeSJesse Barnes 	unsigned long irqflags;
26787e231dbeSJesse Barnes 
26797e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
268031acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2681755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26827e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26837e231dbeSJesse Barnes }
26847e231dbeSJesse Barnes 
2685abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2686abd58f01SBen Widawsky {
2687abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2688abd58f01SBen Widawsky 	unsigned long irqflags;
2689abd58f01SBen Widawsky 
2690abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26917167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26927167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2693abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2694abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2695abd58f01SBen Widawsky }
2696abd58f01SBen Widawsky 
26979107e9d2SChris Wilson static bool
269894f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2699893eead0SChris Wilson {
27009107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
270194f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2702f65d9421SBen Gamari }
2703f65d9421SBen Gamari 
2704a028c4b0SDaniel Vetter static bool
2705a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2706a028c4b0SDaniel Vetter {
2707a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2708a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2709a028c4b0SDaniel Vetter 	} else {
2710a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2711a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2712a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2713a028c4b0SDaniel Vetter 	}
2714a028c4b0SDaniel Vetter }
2715a028c4b0SDaniel Vetter 
2716a4872ba6SOscar Mateo static struct intel_engine_cs *
2717a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2718921d42eaSDaniel Vetter {
2719921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2720a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2721921d42eaSDaniel Vetter 	int i;
2722921d42eaSDaniel Vetter 
2723921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2724a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2725a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2726a6cdb93aSRodrigo Vivi 				continue;
2727a6cdb93aSRodrigo Vivi 
2728a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2729a6cdb93aSRodrigo Vivi 				return signaller;
2730a6cdb93aSRodrigo Vivi 		}
2731921d42eaSDaniel Vetter 	} else {
2732921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2733921d42eaSDaniel Vetter 
2734921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2735921d42eaSDaniel Vetter 			if(ring == signaller)
2736921d42eaSDaniel Vetter 				continue;
2737921d42eaSDaniel Vetter 
2738ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2739921d42eaSDaniel Vetter 				return signaller;
2740921d42eaSDaniel Vetter 		}
2741921d42eaSDaniel Vetter 	}
2742921d42eaSDaniel Vetter 
2743a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2744a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2745921d42eaSDaniel Vetter 
2746921d42eaSDaniel Vetter 	return NULL;
2747921d42eaSDaniel Vetter }
2748921d42eaSDaniel Vetter 
2749a4872ba6SOscar Mateo static struct intel_engine_cs *
2750a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2751a24a11e6SChris Wilson {
2752a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
275388fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2754a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2755a6cdb93aSRodrigo Vivi 	int i, backwards;
2756a24a11e6SChris Wilson 
2757a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2758a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27596274f212SChris Wilson 		return NULL;
2760a24a11e6SChris Wilson 
276188fe429dSDaniel Vetter 	/*
276288fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
276388fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2764a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2765a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
276688fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
276788fe429dSDaniel Vetter 	 * ringbuffer itself.
2768a24a11e6SChris Wilson 	 */
276988fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2770a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
277188fe429dSDaniel Vetter 
2772a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
277388fe429dSDaniel Vetter 		/*
277488fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
277588fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
277688fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
277788fe429dSDaniel Vetter 		 */
2778ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
277988fe429dSDaniel Vetter 
278088fe429dSDaniel Vetter 		/* This here seems to blow up */
2781ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2782a24a11e6SChris Wilson 		if (cmd == ipehr)
2783a24a11e6SChris Wilson 			break;
2784a24a11e6SChris Wilson 
278588fe429dSDaniel Vetter 		head -= 4;
278688fe429dSDaniel Vetter 	}
2787a24a11e6SChris Wilson 
278888fe429dSDaniel Vetter 	if (!i)
278988fe429dSDaniel Vetter 		return NULL;
279088fe429dSDaniel Vetter 
2791ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2792a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2793a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2794a6cdb93aSRodrigo Vivi 		offset <<= 32;
2795a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2796a6cdb93aSRodrigo Vivi 	}
2797a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2798a24a11e6SChris Wilson }
2799a24a11e6SChris Wilson 
2800a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28016274f212SChris Wilson {
28026274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2803a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2804a0d036b0SChris Wilson 	u32 seqno;
28056274f212SChris Wilson 
28064be17381SChris Wilson 	ring->hangcheck.deadlock++;
28076274f212SChris Wilson 
28086274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28094be17381SChris Wilson 	if (signaller == NULL)
28104be17381SChris Wilson 		return -1;
28114be17381SChris Wilson 
28124be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28134be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28146274f212SChris Wilson 		return -1;
28156274f212SChris Wilson 
28164be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28174be17381SChris Wilson 		return 1;
28184be17381SChris Wilson 
2819a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2820a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2821a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28224be17381SChris Wilson 		return -1;
28234be17381SChris Wilson 
28244be17381SChris Wilson 	return 0;
28256274f212SChris Wilson }
28266274f212SChris Wilson 
28276274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28286274f212SChris Wilson {
2829a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28306274f212SChris Wilson 	int i;
28316274f212SChris Wilson 
28326274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28334be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
28346274f212SChris Wilson }
28356274f212SChris Wilson 
2836ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2837a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
28381ec14ad3SChris Wilson {
28391ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28401ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28419107e9d2SChris Wilson 	u32 tmp;
28429107e9d2SChris Wilson 
2843f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2844f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2845f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2846f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2847f260fe7bSMika Kuoppala 		}
2848f260fe7bSMika Kuoppala 
2849f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2850f260fe7bSMika Kuoppala 	}
28516274f212SChris Wilson 
28529107e9d2SChris Wilson 	if (IS_GEN2(dev))
2853f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28549107e9d2SChris Wilson 
28559107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28569107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28579107e9d2SChris Wilson 	 * and break the hang. This should work on
28589107e9d2SChris Wilson 	 * all but the second generation chipsets.
28599107e9d2SChris Wilson 	 */
28609107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28611ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
286258174462SMika Kuoppala 		i915_handle_error(dev, false,
286358174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28641ec14ad3SChris Wilson 				  ring->name);
28651ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2866f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28671ec14ad3SChris Wilson 	}
2868a24a11e6SChris Wilson 
28696274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28706274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28716274f212SChris Wilson 		default:
2872f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28736274f212SChris Wilson 		case 1:
287458174462SMika Kuoppala 			i915_handle_error(dev, false,
287558174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2876a24a11e6SChris Wilson 					  ring->name);
2877a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2878f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28796274f212SChris Wilson 		case 0:
2880f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28816274f212SChris Wilson 		}
28829107e9d2SChris Wilson 	}
28839107e9d2SChris Wilson 
2884f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2885a24a11e6SChris Wilson }
2886d1e61e7fSChris Wilson 
2887737b1506SChris Wilson /*
2888f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
288905407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
289005407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
289105407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
289205407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
289305407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2894f65d9421SBen Gamari  */
2895737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2896f65d9421SBen Gamari {
2897737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2898737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2899737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2900737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2901a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2902b4519513SChris Wilson 	int i;
290305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29049107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29059107e9d2SChris Wilson #define BUSY 1
29069107e9d2SChris Wilson #define KICK 5
29079107e9d2SChris Wilson #define HUNG 20
2908893eead0SChris Wilson 
2909d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29103e0dc6b0SBen Widawsky 		return;
29113e0dc6b0SBen Widawsky 
2912b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
291350877445SChris Wilson 		u64 acthd;
291450877445SChris Wilson 		u32 seqno;
29159107e9d2SChris Wilson 		bool busy = true;
2916b4519513SChris Wilson 
29176274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29186274f212SChris Wilson 
291905407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
292005407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
292105407ff8SMika Kuoppala 
292205407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
292394f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2924da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2925da661464SMika Kuoppala 
29269107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29279107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2928094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2929f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29309107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29319107e9d2SChris Wilson 								  ring->name);
2932f4adcd24SDaniel Vetter 						else
2933f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2934f4adcd24SDaniel Vetter 								 ring->name);
29359107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2936094f9a54SChris Wilson 					}
2937094f9a54SChris Wilson 					/* Safeguard against driver failure */
2938094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29399107e9d2SChris Wilson 				} else
29409107e9d2SChris Wilson 					busy = false;
294105407ff8SMika Kuoppala 			} else {
29426274f212SChris Wilson 				/* We always increment the hangcheck score
29436274f212SChris Wilson 				 * if the ring is busy and still processing
29446274f212SChris Wilson 				 * the same request, so that no single request
29456274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29466274f212SChris Wilson 				 * batches). The only time we do not increment
29476274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29486274f212SChris Wilson 				 * ring is in a legitimate wait for another
29496274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29506274f212SChris Wilson 				 * victim and we want to be sure we catch the
29516274f212SChris Wilson 				 * right culprit. Then every time we do kick
29526274f212SChris Wilson 				 * the ring, add a small increment to the
29536274f212SChris Wilson 				 * score so that we can catch a batch that is
29546274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29556274f212SChris Wilson 				 * for stalling the machine.
29569107e9d2SChris Wilson 				 */
2957ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2958ad8beaeaSMika Kuoppala 								    acthd);
2959ad8beaeaSMika Kuoppala 
2960ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2961da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2962f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2963f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2964f260fe7bSMika Kuoppala 					break;
2965f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2966ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29676274f212SChris Wilson 					break;
2968f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2969ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29706274f212SChris Wilson 					break;
2971f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2972ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29736274f212SChris Wilson 					stuck[i] = true;
29746274f212SChris Wilson 					break;
29756274f212SChris Wilson 				}
297605407ff8SMika Kuoppala 			}
29779107e9d2SChris Wilson 		} else {
2978da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2979da661464SMika Kuoppala 
29809107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29819107e9d2SChris Wilson 			 * attempts across multiple batches.
29829107e9d2SChris Wilson 			 */
29839107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29849107e9d2SChris Wilson 				ring->hangcheck.score--;
2985f260fe7bSMika Kuoppala 
2986f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2987cbb465e7SChris Wilson 		}
2988f65d9421SBen Gamari 
298905407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
299005407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29919107e9d2SChris Wilson 		busy_count += busy;
299205407ff8SMika Kuoppala 	}
299305407ff8SMika Kuoppala 
299405407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2995b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2996b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
299705407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2998a43adf07SChris Wilson 				 ring->name);
2999a43adf07SChris Wilson 			rings_hung++;
300005407ff8SMika Kuoppala 		}
300105407ff8SMika Kuoppala 	}
300205407ff8SMika Kuoppala 
300305407ff8SMika Kuoppala 	if (rings_hung)
300458174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
300505407ff8SMika Kuoppala 
300605407ff8SMika Kuoppala 	if (busy_count)
300705407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
300805407ff8SMika Kuoppala 		 * being added */
300910cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
301010cd45b6SMika Kuoppala }
301110cd45b6SMika Kuoppala 
301210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
301310cd45b6SMika Kuoppala {
3014737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3015672e7b7cSChris Wilson 
3016d330a953SJani Nikula 	if (!i915.enable_hangcheck)
301710cd45b6SMika Kuoppala 		return;
301810cd45b6SMika Kuoppala 
3019737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3020737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3021737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3022737b1506SChris Wilson 	 */
3023737b1506SChris Wilson 
3024737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3025737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3026f65d9421SBen Gamari }
3027f65d9421SBen Gamari 
30281c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
302991738a95SPaulo Zanoni {
303091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
303191738a95SPaulo Zanoni 
303291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
303391738a95SPaulo Zanoni 		return;
303491738a95SPaulo Zanoni 
3035f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3036105b122eSPaulo Zanoni 
3037105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3038105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3039622364b6SPaulo Zanoni }
3040105b122eSPaulo Zanoni 
304191738a95SPaulo Zanoni /*
3042622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3043622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3044622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3045622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3046622364b6SPaulo Zanoni  *
3047622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
304891738a95SPaulo Zanoni  */
3049622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3050622364b6SPaulo Zanoni {
3051622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3052622364b6SPaulo Zanoni 
3053622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3054622364b6SPaulo Zanoni 		return;
3055622364b6SPaulo Zanoni 
3056622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
305791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
305891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
305991738a95SPaulo Zanoni }
306091738a95SPaulo Zanoni 
30617c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3062d18ea1b5SDaniel Vetter {
3063d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3064d18ea1b5SDaniel Vetter 
3065f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3066a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3067f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3068d18ea1b5SDaniel Vetter }
3069d18ea1b5SDaniel Vetter 
3070c0e09200SDave Airlie /* drm_dma.h hooks
3071c0e09200SDave Airlie */
3072be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3073036a4a7dSZhenyu Wang {
30742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3075036a4a7dSZhenyu Wang 
30760c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3077bdfcdb63SDaniel Vetter 
3078f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3079c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3080c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3081036a4a7dSZhenyu Wang 
30827c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3083c650156aSZhenyu Wang 
30841c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30857d99163dSBen Widawsky }
30867d99163dSBen Widawsky 
308770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
308870591a41SVille Syrjälä {
308970591a41SVille Syrjälä 	enum pipe pipe;
309070591a41SVille Syrjälä 
3091*0706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
309270591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
309370591a41SVille Syrjälä 
309470591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
309570591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
309670591a41SVille Syrjälä 
309770591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
309870591a41SVille Syrjälä }
309970591a41SVille Syrjälä 
31007e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31017e231dbeSJesse Barnes {
31022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31037e231dbeSJesse Barnes 
31047e231dbeSJesse Barnes 	/* VLV magic */
31057e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31067e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31077e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31087e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31097e231dbeSJesse Barnes 
31107c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31117e231dbeSJesse Barnes 
31127c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31137e231dbeSJesse Barnes 
311470591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31157e231dbeSJesse Barnes }
31167e231dbeSJesse Barnes 
3117d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3118d6e3cca3SDaniel Vetter {
3119d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3120d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3121d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3122d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3123d6e3cca3SDaniel Vetter }
3124d6e3cca3SDaniel Vetter 
3125823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3126abd58f01SBen Widawsky {
3127abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3128abd58f01SBen Widawsky 	int pipe;
3129abd58f01SBen Widawsky 
3130abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3131abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3132abd58f01SBen Widawsky 
3133d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3134abd58f01SBen Widawsky 
3135055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3136f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3137813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3138f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3139abd58f01SBen Widawsky 
3140f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3141f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3142f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3143abd58f01SBen Widawsky 
3144266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
31451c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3146abd58f01SBen Widawsky }
3147abd58f01SBen Widawsky 
31484c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
31494c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3150d49bdb0eSPaulo Zanoni {
31511180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3152d49bdb0eSPaulo Zanoni 
315313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3154d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3155d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3156d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3157d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
31584c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
31594c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
31604c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
31611180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
31624c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
31634c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
31644c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
31651180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
316613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3167d49bdb0eSPaulo Zanoni }
3168d49bdb0eSPaulo Zanoni 
316943f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
317043f328d7SVille Syrjälä {
317143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
317243f328d7SVille Syrjälä 
317343f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
317443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
317543f328d7SVille Syrjälä 
3176d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
317743f328d7SVille Syrjälä 
317843f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
317943f328d7SVille Syrjälä 
318043f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
318143f328d7SVille Syrjälä 
318270591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
318343f328d7SVille Syrjälä }
318443f328d7SVille Syrjälä 
318587a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
318687a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
318787a02106SVille Syrjälä {
318887a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
318987a02106SVille Syrjälä 	struct intel_encoder *encoder;
319087a02106SVille Syrjälä 	u32 enabled_irqs = 0;
319187a02106SVille Syrjälä 
319287a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
319387a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
319487a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
319587a02106SVille Syrjälä 
319687a02106SVille Syrjälä 	return enabled_irqs;
319787a02106SVille Syrjälä }
319887a02106SVille Syrjälä 
319982a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
320082a28bcfSDaniel Vetter {
32012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
320287a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
320382a28bcfSDaniel Vetter 
320482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3205fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
320687a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
320782a28bcfSDaniel Vetter 	} else {
3208fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
320987a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
321082a28bcfSDaniel Vetter 	}
321182a28bcfSDaniel Vetter 
3212fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
321382a28bcfSDaniel Vetter 
32147fe0b973SKeith Packard 	/*
32157fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32166dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
32176dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
32187fe0b973SKeith Packard 	 */
32197fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32207fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32217fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32227fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32237fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32240b2eb33eSVille Syrjälä 	/*
32250b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
32260b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
32270b2eb33eSVille Syrjälä 	 */
32280b2eb33eSVille Syrjälä 	if (HAS_PCH_LPT_LP(dev))
32290b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
32307fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32316dbf30ceSVille Syrjälä }
323226951cafSXiong Zhang 
32336dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev)
32346dbf30ceSVille Syrjälä {
32356dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
32366dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
32376dbf30ceSVille Syrjälä 
32386dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
32396dbf30ceSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
32406dbf30ceSVille Syrjälä 
32416dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
32426dbf30ceSVille Syrjälä 
32436dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
32446dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32456dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
324674c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
32476dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32486dbf30ceSVille Syrjälä 
324926951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
325026951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
325126951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
325226951cafSXiong Zhang }
32537fe0b973SKeith Packard 
3254e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev)
3255e4ce95aaSVille Syrjälä {
3256e4ce95aaSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3257e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3258e4ce95aaSVille Syrjälä 
32593a3b3c7dSVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
32603a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
32613a3b3c7dSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
32623a3b3c7dSVille Syrjälä 
32633a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
32643a3b3c7dSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
326523bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
326623bb4cb5SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
32673a3b3c7dSVille Syrjälä 
32683a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
326923bb4cb5SVille Syrjälä 	} else {
3270e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
3271e4ce95aaSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3272e4ce95aaSVille Syrjälä 
3273e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
32743a3b3c7dSVille Syrjälä 	}
3275e4ce95aaSVille Syrjälä 
3276e4ce95aaSVille Syrjälä 	/*
3277e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3278e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
327923bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3280e4ce95aaSVille Syrjälä 	 */
3281e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3282e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3283e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3284e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3285e4ce95aaSVille Syrjälä 
3286e4ce95aaSVille Syrjälä 	ibx_hpd_irq_setup(dev);
3287e4ce95aaSVille Syrjälä }
3288e4ce95aaSVille Syrjälä 
3289e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3290e0a20ad7SShashank Sharma {
3291e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3292a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3293e0a20ad7SShashank Sharma 
3294a52bb15bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3295a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3296e0a20ad7SShashank Sharma 
3297a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3298e0a20ad7SShashank Sharma 
3299a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3300a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3301a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3302a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3303e0a20ad7SShashank Sharma }
3304e0a20ad7SShashank Sharma 
3305d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3306d46da437SPaulo Zanoni {
33072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
330882a28bcfSDaniel Vetter 	u32 mask;
3309d46da437SPaulo Zanoni 
3310692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3311692a04cfSDaniel Vetter 		return;
3312692a04cfSDaniel Vetter 
3313105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
33145c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3315105b122eSPaulo Zanoni 	else
33165c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
33178664281bSPaulo Zanoni 
3318337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3319d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3320d46da437SPaulo Zanoni }
3321d46da437SPaulo Zanoni 
33220a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33230a9a8c91SDaniel Vetter {
33240a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
33250a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33260a9a8c91SDaniel Vetter 
33270a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33280a9a8c91SDaniel Vetter 
33290a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3330040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
33310a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
333235a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
333335a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
33340a9a8c91SDaniel Vetter 	}
33350a9a8c91SDaniel Vetter 
33360a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33370a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
33380a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
33390a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
33400a9a8c91SDaniel Vetter 	} else {
33410a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33420a9a8c91SDaniel Vetter 	}
33430a9a8c91SDaniel Vetter 
334435079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33450a9a8c91SDaniel Vetter 
33460a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
334778e68d36SImre Deak 		/*
334878e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
334978e68d36SImre Deak 		 * itself is enabled/disabled.
335078e68d36SImre Deak 		 */
33510a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
33520a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
33530a9a8c91SDaniel Vetter 
3354605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
335535079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
33560a9a8c91SDaniel Vetter 	}
33570a9a8c91SDaniel Vetter }
33580a9a8c91SDaniel Vetter 
3359f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3360036a4a7dSZhenyu Wang {
33612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33628e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33638e76f8dcSPaulo Zanoni 
33648e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33658e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33668e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33678e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33685c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33698e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
337023bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
337123bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
33728e76f8dcSPaulo Zanoni 	} else {
33738e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3374ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33755b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33765b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33775b3a856bSDaniel Vetter 				DE_POISON);
3378e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3379e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3380e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
33818e76f8dcSPaulo Zanoni 	}
3382036a4a7dSZhenyu Wang 
33831ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3384036a4a7dSZhenyu Wang 
33850c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33860c841212SPaulo Zanoni 
3387622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3388622364b6SPaulo Zanoni 
338935079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3390036a4a7dSZhenyu Wang 
33910a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3392036a4a7dSZhenyu Wang 
3393d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33947fe0b973SKeith Packard 
3395f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33966005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33976005ce42SDaniel Vetter 		 *
33986005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33994bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
34004bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3401d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3402f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3403d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3404f97108d1SJesse Barnes 	}
3405f97108d1SJesse Barnes 
3406036a4a7dSZhenyu Wang 	return 0;
3407036a4a7dSZhenyu Wang }
3408036a4a7dSZhenyu Wang 
3409f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3410f8b79e58SImre Deak {
3411f8b79e58SImre Deak 	u32 pipestat_mask;
3412f8b79e58SImre Deak 	u32 iir_mask;
3413120dda4fSVille Syrjälä 	enum pipe pipe;
3414f8b79e58SImre Deak 
3415f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3416f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3417f8b79e58SImre Deak 
3418120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3419120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3420f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3421f8b79e58SImre Deak 
3422f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3423f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3424f8b79e58SImre Deak 
3425120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3426120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3427120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3428f8b79e58SImre Deak 
3429f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3430f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3431f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3432120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3433120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3434f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3435f8b79e58SImre Deak 
3436f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3437f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3438f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
343976e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
344076e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3441f8b79e58SImre Deak }
3442f8b79e58SImre Deak 
3443f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3444f8b79e58SImre Deak {
3445f8b79e58SImre Deak 	u32 pipestat_mask;
3446f8b79e58SImre Deak 	u32 iir_mask;
3447120dda4fSVille Syrjälä 	enum pipe pipe;
3448f8b79e58SImre Deak 
3449f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3450f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
34516c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3452120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3453120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3454f8b79e58SImre Deak 
3455f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3456f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
345776e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3458f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3459f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3460f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3461f8b79e58SImre Deak 
3462f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3463f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3464f8b79e58SImre Deak 
3465120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3466120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3467120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3468f8b79e58SImre Deak 
3469f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3470f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3471120dda4fSVille Syrjälä 
3472120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3473120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3474f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3475f8b79e58SImre Deak }
3476f8b79e58SImre Deak 
3477f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3478f8b79e58SImre Deak {
3479f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3480f8b79e58SImre Deak 
3481f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3482f8b79e58SImre Deak 		return;
3483f8b79e58SImre Deak 
3484f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3485f8b79e58SImre Deak 
3486950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3487f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3488f8b79e58SImre Deak }
3489f8b79e58SImre Deak 
3490f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3491f8b79e58SImre Deak {
3492f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3493f8b79e58SImre Deak 
3494f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3495f8b79e58SImre Deak 		return;
3496f8b79e58SImre Deak 
3497f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3498f8b79e58SImre Deak 
3499950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3500f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3501f8b79e58SImre Deak }
3502f8b79e58SImre Deak 
35030e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
35047e231dbeSJesse Barnes {
3505f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
35067e231dbeSJesse Barnes 
3507*0706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
350820afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
350920afbda2SDaniel Vetter 
35107e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
351176e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
351276e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
351376e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
351476e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
35157e231dbeSJesse Barnes 
3516b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3517b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3518d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3519f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3520f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3521d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
35220e6c9a9eSVille Syrjälä }
35230e6c9a9eSVille Syrjälä 
35240e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
35250e6c9a9eSVille Syrjälä {
35260e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
35270e6c9a9eSVille Syrjälä 
35280e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
35297e231dbeSJesse Barnes 
35300a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
35317e231dbeSJesse Barnes 
35327e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
35337e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
35347e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
35357e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
35367e231dbeSJesse Barnes #endif
35377e231dbeSJesse Barnes 
35387e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
353920afbda2SDaniel Vetter 
354020afbda2SDaniel Vetter 	return 0;
354120afbda2SDaniel Vetter }
354220afbda2SDaniel Vetter 
3543abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3544abd58f01SBen Widawsky {
3545abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3546abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3547abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
354873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3549abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
355073d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
355173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3552abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
355373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
355473d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
355573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3556abd58f01SBen Widawsky 		0,
355773d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
355873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3559abd58f01SBen Widawsky 		};
3560abd58f01SBen Widawsky 
35610961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
35629a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35639a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
356478e68d36SImre Deak 	/*
356578e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
356678e68d36SImre Deak 	 * is enabled/disabled.
356778e68d36SImre Deak 	 */
356878e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
35699a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3570abd58f01SBen Widawsky }
3571abd58f01SBen Widawsky 
3572abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3573abd58f01SBen Widawsky {
3574770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3575770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
35763a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
35773a3b3c7dSVille Syrjälä 	u32 de_port_enables;
35783a3b3c7dSVille Syrjälä 	enum pipe pipe;
3579770de83dSDamien Lespiau 
3580b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3581770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3582770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
35833a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
358488e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
35859e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
35863a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
35873a3b3c7dSVille Syrjälä 	} else {
3588770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3589770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
35903a3b3c7dSVille Syrjälä 	}
3591770de83dSDamien Lespiau 
3592770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3593770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3594770de83dSDamien Lespiau 
35953a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3596a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3597a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3598a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35993a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
36003a3b3c7dSVille Syrjälä 
360113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
360213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
360313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3604abd58f01SBen Widawsky 
3605055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3606f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3607813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3608813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3609813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
361035079899SPaulo Zanoni 					  de_pipe_enables);
3611abd58f01SBen Widawsky 
36123a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3613abd58f01SBen Widawsky }
3614abd58f01SBen Widawsky 
3615abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3616abd58f01SBen Widawsky {
3617abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3618abd58f01SBen Widawsky 
3619266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3620622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3621622364b6SPaulo Zanoni 
3622abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3623abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3624abd58f01SBen Widawsky 
3625266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3626abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3627abd58f01SBen Widawsky 
3628abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3629abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3630abd58f01SBen Widawsky 
3631abd58f01SBen Widawsky 	return 0;
3632abd58f01SBen Widawsky }
3633abd58f01SBen Widawsky 
363443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
363543f328d7SVille Syrjälä {
363643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
363743f328d7SVille Syrjälä 
3638c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
363943f328d7SVille Syrjälä 
364043f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
364143f328d7SVille Syrjälä 
364243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
364343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
364443f328d7SVille Syrjälä 
364543f328d7SVille Syrjälä 	return 0;
364643f328d7SVille Syrjälä }
364743f328d7SVille Syrjälä 
3648abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3649abd58f01SBen Widawsky {
3650abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3651abd58f01SBen Widawsky 
3652abd58f01SBen Widawsky 	if (!dev_priv)
3653abd58f01SBen Widawsky 		return;
3654abd58f01SBen Widawsky 
3655823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3656abd58f01SBen Widawsky }
3657abd58f01SBen Widawsky 
36588ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
36598ea0be4fSVille Syrjälä {
36608ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
36618ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
36628ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36638ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
36648ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
36658ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36668ea0be4fSVille Syrjälä 
36678ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
36688ea0be4fSVille Syrjälä 
3669c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
36708ea0be4fSVille Syrjälä }
36718ea0be4fSVille Syrjälä 
36727e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
36737e231dbeSJesse Barnes {
36742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36757e231dbeSJesse Barnes 
36767e231dbeSJesse Barnes 	if (!dev_priv)
36777e231dbeSJesse Barnes 		return;
36787e231dbeSJesse Barnes 
3679843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3680843d0e7dSImre Deak 
3681893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3682893fce8eSVille Syrjälä 
36837e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3684f8b79e58SImre Deak 
36858ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
36867e231dbeSJesse Barnes }
36877e231dbeSJesse Barnes 
368843f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
368943f328d7SVille Syrjälä {
369043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
369143f328d7SVille Syrjälä 
369243f328d7SVille Syrjälä 	if (!dev_priv)
369343f328d7SVille Syrjälä 		return;
369443f328d7SVille Syrjälä 
369543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
369643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
369743f328d7SVille Syrjälä 
3698a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
369943f328d7SVille Syrjälä 
3700a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
370143f328d7SVille Syrjälä 
3702c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
370343f328d7SVille Syrjälä }
370443f328d7SVille Syrjälä 
3705f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3706036a4a7dSZhenyu Wang {
37072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37084697995bSJesse Barnes 
37094697995bSJesse Barnes 	if (!dev_priv)
37104697995bSJesse Barnes 		return;
37114697995bSJesse Barnes 
3712be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3713036a4a7dSZhenyu Wang }
3714036a4a7dSZhenyu Wang 
3715c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3716c2798b19SChris Wilson {
37172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3718c2798b19SChris Wilson 	int pipe;
3719c2798b19SChris Wilson 
3720055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3721c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3722c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3723c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3724c2798b19SChris Wilson 	POSTING_READ16(IER);
3725c2798b19SChris Wilson }
3726c2798b19SChris Wilson 
3727c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3728c2798b19SChris Wilson {
37292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3730c2798b19SChris Wilson 
3731c2798b19SChris Wilson 	I915_WRITE16(EMR,
3732c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3733c2798b19SChris Wilson 
3734c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3735c2798b19SChris Wilson 	dev_priv->irq_mask =
3736c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3737c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3738c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
373937ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3740c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3741c2798b19SChris Wilson 
3742c2798b19SChris Wilson 	I915_WRITE16(IER,
3743c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3744c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3745c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3746c2798b19SChris Wilson 	POSTING_READ16(IER);
3747c2798b19SChris Wilson 
3748379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3749379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3750d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3751755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3752755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3753d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3754379ef82dSDaniel Vetter 
3755c2798b19SChris Wilson 	return 0;
3756c2798b19SChris Wilson }
3757c2798b19SChris Wilson 
375890a72f87SVille Syrjälä /*
375990a72f87SVille Syrjälä  * Returns true when a page flip has completed.
376090a72f87SVille Syrjälä  */
376190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37621f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
376390a72f87SVille Syrjälä {
37642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37651f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
376690a72f87SVille Syrjälä 
37678d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
376890a72f87SVille Syrjälä 		return false;
376990a72f87SVille Syrjälä 
377090a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3771d6bbafa1SChris Wilson 		goto check_page_flip;
377290a72f87SVille Syrjälä 
377390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
377490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
377590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
377690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
377790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
377890a72f87SVille Syrjälä 	 */
377990a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3780d6bbafa1SChris Wilson 		goto check_page_flip;
378190a72f87SVille Syrjälä 
37827d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
378390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
378490a72f87SVille Syrjälä 	return true;
3785d6bbafa1SChris Wilson 
3786d6bbafa1SChris Wilson check_page_flip:
3787d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3788d6bbafa1SChris Wilson 	return false;
378990a72f87SVille Syrjälä }
379090a72f87SVille Syrjälä 
3791ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3792c2798b19SChris Wilson {
379345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3795c2798b19SChris Wilson 	u16 iir, new_iir;
3796c2798b19SChris Wilson 	u32 pipe_stats[2];
3797c2798b19SChris Wilson 	int pipe;
3798c2798b19SChris Wilson 	u16 flip_mask =
3799c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3800c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3801c2798b19SChris Wilson 
38022dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38032dd2a883SImre Deak 		return IRQ_NONE;
38042dd2a883SImre Deak 
3805c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3806c2798b19SChris Wilson 	if (iir == 0)
3807c2798b19SChris Wilson 		return IRQ_NONE;
3808c2798b19SChris Wilson 
3809c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3810c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3811c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3812c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3813c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3814c2798b19SChris Wilson 		 */
3815222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3816c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3817aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3818c2798b19SChris Wilson 
3819055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3820c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3821c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3822c2798b19SChris Wilson 
3823c2798b19SChris Wilson 			/*
3824c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3825c2798b19SChris Wilson 			 */
38262d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3827c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3828c2798b19SChris Wilson 		}
3829222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3830c2798b19SChris Wilson 
3831c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3832c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3833c2798b19SChris Wilson 
3834c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
383574cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3836c2798b19SChris Wilson 
3837055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
38381f1c2e24SVille Syrjälä 			int plane = pipe;
38393a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
38401f1c2e24SVille Syrjälä 				plane = !plane;
38411f1c2e24SVille Syrjälä 
38424356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
38431f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
38441f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3845c2798b19SChris Wilson 
38464356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3847277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38482d9d2b0bSVille Syrjälä 
38491f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38501f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38511f7247c0SDaniel Vetter 								    pipe);
38524356d586SDaniel Vetter 		}
3853c2798b19SChris Wilson 
3854c2798b19SChris Wilson 		iir = new_iir;
3855c2798b19SChris Wilson 	}
3856c2798b19SChris Wilson 
3857c2798b19SChris Wilson 	return IRQ_HANDLED;
3858c2798b19SChris Wilson }
3859c2798b19SChris Wilson 
3860c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3861c2798b19SChris Wilson {
38622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3863c2798b19SChris Wilson 	int pipe;
3864c2798b19SChris Wilson 
3865055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3866c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3867c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3868c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3869c2798b19SChris Wilson 	}
3870c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3871c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3872c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3873c2798b19SChris Wilson }
3874c2798b19SChris Wilson 
3875a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3876a266c7d5SChris Wilson {
38772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3878a266c7d5SChris Wilson 	int pipe;
3879a266c7d5SChris Wilson 
3880a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3881*0706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3882a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3883a266c7d5SChris Wilson 	}
3884a266c7d5SChris Wilson 
388500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3886055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3887a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3888a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3889a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3890a266c7d5SChris Wilson 	POSTING_READ(IER);
3891a266c7d5SChris Wilson }
3892a266c7d5SChris Wilson 
3893a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3894a266c7d5SChris Wilson {
38952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
389638bde180SChris Wilson 	u32 enable_mask;
3897a266c7d5SChris Wilson 
389838bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
389938bde180SChris Wilson 
390038bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
390138bde180SChris Wilson 	dev_priv->irq_mask =
390238bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
390338bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
390438bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
390538bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
390637ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
390738bde180SChris Wilson 
390838bde180SChris Wilson 	enable_mask =
390938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
391038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
391138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
391238bde180SChris Wilson 		I915_USER_INTERRUPT;
391338bde180SChris Wilson 
3914a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3915*0706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
391620afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
391720afbda2SDaniel Vetter 
3918a266c7d5SChris Wilson 		/* Enable in IER... */
3919a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3920a266c7d5SChris Wilson 		/* and unmask in IMR */
3921a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3922a266c7d5SChris Wilson 	}
3923a266c7d5SChris Wilson 
3924a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3925a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3926a266c7d5SChris Wilson 	POSTING_READ(IER);
3927a266c7d5SChris Wilson 
3928f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
392920afbda2SDaniel Vetter 
3930379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3931379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3932d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3933755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3934755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3935d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3936379ef82dSDaniel Vetter 
393720afbda2SDaniel Vetter 	return 0;
393820afbda2SDaniel Vetter }
393920afbda2SDaniel Vetter 
394090a72f87SVille Syrjälä /*
394190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
394290a72f87SVille Syrjälä  */
394390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
394490a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
394590a72f87SVille Syrjälä {
39462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
394790a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
394890a72f87SVille Syrjälä 
39498d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
395090a72f87SVille Syrjälä 		return false;
395190a72f87SVille Syrjälä 
395290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3953d6bbafa1SChris Wilson 		goto check_page_flip;
395490a72f87SVille Syrjälä 
395590a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
395690a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
395790a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
395890a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
395990a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
396090a72f87SVille Syrjälä 	 */
396190a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3962d6bbafa1SChris Wilson 		goto check_page_flip;
396390a72f87SVille Syrjälä 
39647d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
396590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
396690a72f87SVille Syrjälä 	return true;
3967d6bbafa1SChris Wilson 
3968d6bbafa1SChris Wilson check_page_flip:
3969d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3970d6bbafa1SChris Wilson 	return false;
397190a72f87SVille Syrjälä }
397290a72f87SVille Syrjälä 
3973ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3974a266c7d5SChris Wilson {
397545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39778291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
397838bde180SChris Wilson 	u32 flip_mask =
397938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
398038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
398138bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3982a266c7d5SChris Wilson 
39832dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39842dd2a883SImre Deak 		return IRQ_NONE;
39852dd2a883SImre Deak 
3986a266c7d5SChris Wilson 	iir = I915_READ(IIR);
398738bde180SChris Wilson 	do {
398838bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39898291ee90SChris Wilson 		bool blc_event = false;
3990a266c7d5SChris Wilson 
3991a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3992a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3993a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3994a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3995a266c7d5SChris Wilson 		 */
3996222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3997a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3998aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3999a266c7d5SChris Wilson 
4000055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4001a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4002a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4003a266c7d5SChris Wilson 
400438bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4005a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4006a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
400738bde180SChris Wilson 				irq_received = true;
4008a266c7d5SChris Wilson 			}
4009a266c7d5SChris Wilson 		}
4010222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4011a266c7d5SChris Wilson 
4012a266c7d5SChris Wilson 		if (!irq_received)
4013a266c7d5SChris Wilson 			break;
4014a266c7d5SChris Wilson 
4015a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
401616c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
401716c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
401816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4019a266c7d5SChris Wilson 
402038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4021a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4022a266c7d5SChris Wilson 
4023a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
402474cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4025a266c7d5SChris Wilson 
4026055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
402738bde180SChris Wilson 			int plane = pipe;
40283a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
402938bde180SChris Wilson 				plane = !plane;
40305e2032d4SVille Syrjälä 
403190a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
403290a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
403390a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4034a266c7d5SChris Wilson 
4035a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4036a266c7d5SChris Wilson 				blc_event = true;
40374356d586SDaniel Vetter 
40384356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4039277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
40402d9d2b0bSVille Syrjälä 
40411f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40421f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40431f7247c0SDaniel Vetter 								    pipe);
4044a266c7d5SChris Wilson 		}
4045a266c7d5SChris Wilson 
4046a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4047a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4048a266c7d5SChris Wilson 
4049a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4050a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4051a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4052a266c7d5SChris Wilson 		 * we would never get another interrupt.
4053a266c7d5SChris Wilson 		 *
4054a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4055a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4056a266c7d5SChris Wilson 		 * another one.
4057a266c7d5SChris Wilson 		 *
4058a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4059a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4060a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4061a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4062a266c7d5SChris Wilson 		 * stray interrupts.
4063a266c7d5SChris Wilson 		 */
406438bde180SChris Wilson 		ret = IRQ_HANDLED;
4065a266c7d5SChris Wilson 		iir = new_iir;
406638bde180SChris Wilson 	} while (iir & ~flip_mask);
4067a266c7d5SChris Wilson 
4068a266c7d5SChris Wilson 	return ret;
4069a266c7d5SChris Wilson }
4070a266c7d5SChris Wilson 
4071a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4072a266c7d5SChris Wilson {
40732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4074a266c7d5SChris Wilson 	int pipe;
4075a266c7d5SChris Wilson 
4076a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4077*0706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4078a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4079a266c7d5SChris Wilson 	}
4080a266c7d5SChris Wilson 
408100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4082055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
408355b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4084a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
408555b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
408655b39755SChris Wilson 	}
4087a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4088a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4089a266c7d5SChris Wilson 
4090a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4091a266c7d5SChris Wilson }
4092a266c7d5SChris Wilson 
4093a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4094a266c7d5SChris Wilson {
40952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4096a266c7d5SChris Wilson 	int pipe;
4097a266c7d5SChris Wilson 
4098*0706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4099a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4100a266c7d5SChris Wilson 
4101a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4102055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4103a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4104a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4105a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4106a266c7d5SChris Wilson 	POSTING_READ(IER);
4107a266c7d5SChris Wilson }
4108a266c7d5SChris Wilson 
4109a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4110a266c7d5SChris Wilson {
41112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4112bbba0a97SChris Wilson 	u32 enable_mask;
4113a266c7d5SChris Wilson 	u32 error_mask;
4114a266c7d5SChris Wilson 
4115a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4116bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4117adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4118bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4119bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4120bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4121bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4122bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4123bbba0a97SChris Wilson 
4124bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
412521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
412621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4127bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4128bbba0a97SChris Wilson 
4129bbba0a97SChris Wilson 	if (IS_G4X(dev))
4130bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4131a266c7d5SChris Wilson 
4132b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4133b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4134d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4135755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4136755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4137755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4138d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4139a266c7d5SChris Wilson 
4140a266c7d5SChris Wilson 	/*
4141a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4142a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4143a266c7d5SChris Wilson 	 */
4144a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4145a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4146a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4147a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4148a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4149a266c7d5SChris Wilson 	} else {
4150a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4151a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4152a266c7d5SChris Wilson 	}
4153a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4154a266c7d5SChris Wilson 
4155a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4156a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4157a266c7d5SChris Wilson 	POSTING_READ(IER);
4158a266c7d5SChris Wilson 
4159*0706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
416020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
416120afbda2SDaniel Vetter 
4162f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
416320afbda2SDaniel Vetter 
416420afbda2SDaniel Vetter 	return 0;
416520afbda2SDaniel Vetter }
416620afbda2SDaniel Vetter 
4167bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
416820afbda2SDaniel Vetter {
41692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
417020afbda2SDaniel Vetter 	u32 hotplug_en;
417120afbda2SDaniel Vetter 
4172b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4173b5ea2d56SDaniel Vetter 
4174adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4175e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
4176*0706f17cSEgbert Eich 	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4177a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4178a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4179a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4180a266c7d5SChris Wilson 	*/
4181a266c7d5SChris Wilson 	if (IS_G4X(dev))
4182a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4183a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4184a266c7d5SChris Wilson 
4185a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4186*0706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4187*0706f17cSEgbert Eich 				      (HOTPLUG_INT_EN_MASK
4188*0706f17cSEgbert Eich 				       | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
4189*0706f17cSEgbert Eich 				      hotplug_en);
4190a266c7d5SChris Wilson }
4191a266c7d5SChris Wilson 
4192ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4193a266c7d5SChris Wilson {
419445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4196a266c7d5SChris Wilson 	u32 iir, new_iir;
4197a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4198a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
419921ad8330SVille Syrjälä 	u32 flip_mask =
420021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
420121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4202a266c7d5SChris Wilson 
42032dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42042dd2a883SImre Deak 		return IRQ_NONE;
42052dd2a883SImre Deak 
4206a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4207a266c7d5SChris Wilson 
4208a266c7d5SChris Wilson 	for (;;) {
4209501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
42102c8ba29fSChris Wilson 		bool blc_event = false;
42112c8ba29fSChris Wilson 
4212a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4213a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4214a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4215a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4216a266c7d5SChris Wilson 		 */
4217222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4218a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4219aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4220a266c7d5SChris Wilson 
4221055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4222a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4223a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4224a266c7d5SChris Wilson 
4225a266c7d5SChris Wilson 			/*
4226a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4227a266c7d5SChris Wilson 			 */
4228a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4229a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4230501e01d7SVille Syrjälä 				irq_received = true;
4231a266c7d5SChris Wilson 			}
4232a266c7d5SChris Wilson 		}
4233222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4234a266c7d5SChris Wilson 
4235a266c7d5SChris Wilson 		if (!irq_received)
4236a266c7d5SChris Wilson 			break;
4237a266c7d5SChris Wilson 
4238a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4239a266c7d5SChris Wilson 
4240a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
424116c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
424216c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4243a266c7d5SChris Wilson 
424421ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4245a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4246a266c7d5SChris Wilson 
4247a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
424874cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4249a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
425074cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4251a266c7d5SChris Wilson 
4252055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42532c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
425490a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
425590a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4256a266c7d5SChris Wilson 
4257a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4258a266c7d5SChris Wilson 				blc_event = true;
42594356d586SDaniel Vetter 
42604356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4261277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4262a266c7d5SChris Wilson 
42631f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42641f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42652d9d2b0bSVille Syrjälä 		}
4266a266c7d5SChris Wilson 
4267a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4268a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4269a266c7d5SChris Wilson 
4270515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4271515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4272515ac2bbSDaniel Vetter 
4273a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4274a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4275a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4276a266c7d5SChris Wilson 		 * we would never get another interrupt.
4277a266c7d5SChris Wilson 		 *
4278a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4279a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4280a266c7d5SChris Wilson 		 * another one.
4281a266c7d5SChris Wilson 		 *
4282a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4283a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4284a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4285a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4286a266c7d5SChris Wilson 		 * stray interrupts.
4287a266c7d5SChris Wilson 		 */
4288a266c7d5SChris Wilson 		iir = new_iir;
4289a266c7d5SChris Wilson 	}
4290a266c7d5SChris Wilson 
4291a266c7d5SChris Wilson 	return ret;
4292a266c7d5SChris Wilson }
4293a266c7d5SChris Wilson 
4294a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4295a266c7d5SChris Wilson {
42962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4297a266c7d5SChris Wilson 	int pipe;
4298a266c7d5SChris Wilson 
4299a266c7d5SChris Wilson 	if (!dev_priv)
4300a266c7d5SChris Wilson 		return;
4301a266c7d5SChris Wilson 
4302*0706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4303a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4304a266c7d5SChris Wilson 
4305a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4306055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4307a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4308a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4309a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4310a266c7d5SChris Wilson 
4311055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4312a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4313a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4314a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4315a266c7d5SChris Wilson }
4316a266c7d5SChris Wilson 
4317fca52a55SDaniel Vetter /**
4318fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4319fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4320fca52a55SDaniel Vetter  *
4321fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4322fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4323fca52a55SDaniel Vetter  */
4324b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4325f71d4af4SJesse Barnes {
4326b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43278b2e326dSChris Wilson 
432877913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
432977913b39SJani Nikula 
4330c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4331a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43328b2e326dSChris Wilson 
4333a6706b45SDeepak S 	/* Let's track the enabled rps events */
4334b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43356c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
43366f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
433731685c25SDeepak S 	else
4338a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4339a6706b45SDeepak S 
4340737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4341737b1506SChris Wilson 			  i915_hangcheck_elapsed);
434261bac78eSDaniel Vetter 
434397a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43449ee32feaSDaniel Vetter 
4345b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43464cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43474cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4348b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4349f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4350f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4351391f75e2SVille Syrjälä 	} else {
4352391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4353391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4354f71d4af4SJesse Barnes 	}
4355f71d4af4SJesse Barnes 
435621da2700SVille Syrjälä 	/*
435721da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
435821da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
435921da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
436021da2700SVille Syrjälä 	 */
4361b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
436221da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
436321da2700SVille Syrjälä 
4364f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4365f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4366f71d4af4SJesse Barnes 
4367b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
436843f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
436943f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
437043f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
437143f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
437243f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
437343f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
437443f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4375b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43767e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43777e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43787e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43797e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43807e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43817e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4382fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4383b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4384abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4385723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4386abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4387abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4388abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4389abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
43906dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4391e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
43926dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
43936dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43946dbf30ceSVille Syrjälä 		else
43953a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4396f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4397f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4398723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4399f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4400f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4401f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4402f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4403e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4404f71d4af4SJesse Barnes 	} else {
4405b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4406c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4407c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4408c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4409c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4410b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4411a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4412a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4413a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4414a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4415c2798b19SChris Wilson 		} else {
4416a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4417a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4418a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4419a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4420c2798b19SChris Wilson 		}
4421778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4422778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4423f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4424f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4425f71d4af4SJesse Barnes 	}
4426f71d4af4SJesse Barnes }
442720afbda2SDaniel Vetter 
4428fca52a55SDaniel Vetter /**
4429fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4430fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4431fca52a55SDaniel Vetter  *
4432fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4433fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4434fca52a55SDaniel Vetter  *
4435fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4436fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4437fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4438fca52a55SDaniel Vetter  */
44392aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44402aeb7d3aSDaniel Vetter {
44412aeb7d3aSDaniel Vetter 	/*
44422aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44432aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44442aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44452aeb7d3aSDaniel Vetter 	 */
44462aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44472aeb7d3aSDaniel Vetter 
44482aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44492aeb7d3aSDaniel Vetter }
44502aeb7d3aSDaniel Vetter 
4451fca52a55SDaniel Vetter /**
4452fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4453fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4454fca52a55SDaniel Vetter  *
4455fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4456fca52a55SDaniel Vetter  * resources acquired in the init functions.
4457fca52a55SDaniel Vetter  */
44582aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44592aeb7d3aSDaniel Vetter {
44602aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44612aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44622aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44632aeb7d3aSDaniel Vetter }
44642aeb7d3aSDaniel Vetter 
4465fca52a55SDaniel Vetter /**
4466fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4467fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4468fca52a55SDaniel Vetter  *
4469fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4470fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4471fca52a55SDaniel Vetter  */
4472b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4473c67a470bSPaulo Zanoni {
4474b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
44752aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44762dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4477c67a470bSPaulo Zanoni }
4478c67a470bSPaulo Zanoni 
4479fca52a55SDaniel Vetter /**
4480fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4481fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4482fca52a55SDaniel Vetter  *
4483fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4484fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4485fca52a55SDaniel Vetter  */
4486b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4487c67a470bSPaulo Zanoni {
44882aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4489b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4490b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4491c67a470bSPaulo Zanoni }
4492