1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29c0e09200SDave Airlie #include "drmP.h" 30c0e09200SDave Airlie #include "drm.h" 31c0e09200SDave Airlie #include "i915_drm.h" 32c0e09200SDave Airlie #include "i915_drv.h" 3379e53945SJesse Barnes #include "intel_drv.h" 34c0e09200SDave Airlie 35c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 36c0e09200SDave Airlie 377c463586SKeith Packard /** 387c463586SKeith Packard * Interrupts that are always left unmasked. 397c463586SKeith Packard * 407c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 417c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 427c463586SKeith Packard * PIPESTAT alone. 437c463586SKeith Packard */ 447c463586SKeith Packard #define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \ 450a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 468ee1c3dbSMatthew Garrett I915_DISPLAY_PIPE_B_EVENT_INTERRUPT) 47ed4cb414SEric Anholt 487c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 497c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT) 507c463586SKeith Packard 5179e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 5379e53945SJesse Barnes 5479e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 5579e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 5679e53945SJesse Barnes 5779e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 5879e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 5979e53945SJesse Barnes 608ee1c3dbSMatthew Garrett void 61*036a4a7dSZhenyu Wang igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 62*036a4a7dSZhenyu Wang { 63*036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 64*036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 65*036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 66*036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 67*036a4a7dSZhenyu Wang } 68*036a4a7dSZhenyu Wang } 69*036a4a7dSZhenyu Wang 70*036a4a7dSZhenyu Wang static inline void 71*036a4a7dSZhenyu Wang igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 72*036a4a7dSZhenyu Wang { 73*036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 74*036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 75*036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 76*036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 77*036a4a7dSZhenyu Wang } 78*036a4a7dSZhenyu Wang } 79*036a4a7dSZhenyu Wang 80*036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 81*036a4a7dSZhenyu Wang void 82*036a4a7dSZhenyu Wang igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 83*036a4a7dSZhenyu Wang { 84*036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 85*036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 86*036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 87*036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 88*036a4a7dSZhenyu Wang } 89*036a4a7dSZhenyu Wang } 90*036a4a7dSZhenyu Wang 91*036a4a7dSZhenyu Wang static inline void 92*036a4a7dSZhenyu Wang igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 93*036a4a7dSZhenyu Wang { 94*036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 95*036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 96*036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 97*036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 98*036a4a7dSZhenyu Wang } 99*036a4a7dSZhenyu Wang } 100*036a4a7dSZhenyu Wang 101*036a4a7dSZhenyu Wang void 102ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 103ed4cb414SEric Anholt { 104ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 105ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 106ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 107ed4cb414SEric Anholt (void) I915_READ(IMR); 108ed4cb414SEric Anholt } 109ed4cb414SEric Anholt } 110ed4cb414SEric Anholt 111ed4cb414SEric Anholt static inline void 112ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 113ed4cb414SEric Anholt { 114ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 115ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 116ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 117ed4cb414SEric Anholt (void) I915_READ(IMR); 118ed4cb414SEric Anholt } 119ed4cb414SEric Anholt } 120ed4cb414SEric Anholt 1217c463586SKeith Packard static inline u32 1227c463586SKeith Packard i915_pipestat(int pipe) 1237c463586SKeith Packard { 1247c463586SKeith Packard if (pipe == 0) 1257c463586SKeith Packard return PIPEASTAT; 1267c463586SKeith Packard if (pipe == 1) 1277c463586SKeith Packard return PIPEBSTAT; 1289c84ba4eSAndrew Morton BUG(); 1297c463586SKeith Packard } 1307c463586SKeith Packard 1317c463586SKeith Packard void 1327c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1337c463586SKeith Packard { 1347c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1357c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1367c463586SKeith Packard 1377c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1387c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1397c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1407c463586SKeith Packard (void) I915_READ(reg); 1417c463586SKeith Packard } 1427c463586SKeith Packard } 1437c463586SKeith Packard 1447c463586SKeith Packard void 1457c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1467c463586SKeith Packard { 1477c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1487c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1497c463586SKeith Packard 1507c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1517c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1527c463586SKeith Packard (void) I915_READ(reg); 1537c463586SKeith Packard } 1547c463586SKeith Packard } 1557c463586SKeith Packard 156c0e09200SDave Airlie /** 1570a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1580a3e67a4SJesse Barnes * @dev: DRM device 1590a3e67a4SJesse Barnes * @pipe: pipe to check 1600a3e67a4SJesse Barnes * 1610a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1620a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1630a3e67a4SJesse Barnes * before reading such registers if unsure. 1640a3e67a4SJesse Barnes */ 1650a3e67a4SJesse Barnes static int 1660a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1670a3e67a4SJesse Barnes { 1680a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1690a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1700a3e67a4SJesse Barnes 1710a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1720a3e67a4SJesse Barnes return 1; 1730a3e67a4SJesse Barnes 1740a3e67a4SJesse Barnes return 0; 1750a3e67a4SJesse Barnes } 1760a3e67a4SJesse Barnes 17742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 17842f52ef8SKeith Packard * we use as a pipe index 17942f52ef8SKeith Packard */ 18042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1810a3e67a4SJesse Barnes { 1820a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1830a3e67a4SJesse Barnes unsigned long high_frame; 1840a3e67a4SJesse Barnes unsigned long low_frame; 1850a3e67a4SJesse Barnes u32 high1, high2, low, count; 1860a3e67a4SJesse Barnes 1870a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 1880a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 1890a3e67a4SJesse Barnes 1900a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 1910a3e67a4SJesse Barnes DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe); 1920a3e67a4SJesse Barnes return 0; 1930a3e67a4SJesse Barnes } 1940a3e67a4SJesse Barnes 1950a3e67a4SJesse Barnes /* 1960a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1970a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1980a3e67a4SJesse Barnes * register. 1990a3e67a4SJesse Barnes */ 2000a3e67a4SJesse Barnes do { 2010a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2020a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2030a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 2040a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 2050a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2060a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2070a3e67a4SJesse Barnes } while (high1 != high2); 2080a3e67a4SJesse Barnes 2090a3e67a4SJesse Barnes count = (high1 << 8) | low; 2100a3e67a4SJesse Barnes 2110a3e67a4SJesse Barnes return count; 2120a3e67a4SJesse Barnes } 2130a3e67a4SJesse Barnes 2149880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2159880b7a5SJesse Barnes { 2169880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2179880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2189880b7a5SJesse Barnes 2199880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 2209880b7a5SJesse Barnes DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe); 2219880b7a5SJesse Barnes return 0; 2229880b7a5SJesse Barnes } 2239880b7a5SJesse Barnes 2249880b7a5SJesse Barnes return I915_READ(reg); 2259880b7a5SJesse Barnes } 2269880b7a5SJesse Barnes 2275ca58282SJesse Barnes /* 2285ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2295ca58282SJesse Barnes */ 2305ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2315ca58282SJesse Barnes { 2325ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2335ca58282SJesse Barnes hotplug_work); 2345ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 2355ca58282SJesse Barnes 2365ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 2375ca58282SJesse Barnes drm_sysfs_hotplug_event(dev); 2385ca58282SJesse Barnes } 2395ca58282SJesse Barnes 240*036a4a7dSZhenyu Wang irqreturn_t igdng_irq_handler(struct drm_device *dev) 241*036a4a7dSZhenyu Wang { 242*036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 243*036a4a7dSZhenyu Wang int ret = IRQ_NONE; 244*036a4a7dSZhenyu Wang u32 de_iir, gt_iir; 245*036a4a7dSZhenyu Wang u32 new_de_iir, new_gt_iir; 246*036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 247*036a4a7dSZhenyu Wang 248*036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 249*036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 250*036a4a7dSZhenyu Wang 251*036a4a7dSZhenyu Wang for (;;) { 252*036a4a7dSZhenyu Wang if (de_iir == 0 && gt_iir == 0) 253*036a4a7dSZhenyu Wang break; 254*036a4a7dSZhenyu Wang 255*036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 256*036a4a7dSZhenyu Wang 257*036a4a7dSZhenyu Wang I915_WRITE(DEIIR, de_iir); 258*036a4a7dSZhenyu Wang new_de_iir = I915_READ(DEIIR); 259*036a4a7dSZhenyu Wang I915_WRITE(GTIIR, gt_iir); 260*036a4a7dSZhenyu Wang new_gt_iir = I915_READ(GTIIR); 261*036a4a7dSZhenyu Wang 262*036a4a7dSZhenyu Wang if (dev->primary->master) { 263*036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 264*036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 265*036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 266*036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 267*036a4a7dSZhenyu Wang } 268*036a4a7dSZhenyu Wang 269*036a4a7dSZhenyu Wang if (gt_iir & GT_USER_INTERRUPT) { 270*036a4a7dSZhenyu Wang dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev); 271*036a4a7dSZhenyu Wang DRM_WAKEUP(&dev_priv->irq_queue); 272*036a4a7dSZhenyu Wang } 273*036a4a7dSZhenyu Wang 274*036a4a7dSZhenyu Wang de_iir = new_de_iir; 275*036a4a7dSZhenyu Wang gt_iir = new_gt_iir; 276*036a4a7dSZhenyu Wang } 277*036a4a7dSZhenyu Wang 278*036a4a7dSZhenyu Wang return ret; 279*036a4a7dSZhenyu Wang } 280*036a4a7dSZhenyu Wang 281c0e09200SDave Airlie irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 282c0e09200SDave Airlie { 283c0e09200SDave Airlie struct drm_device *dev = (struct drm_device *) arg; 284c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2857c1c2871SDave Airlie struct drm_i915_master_private *master_priv; 286cdfbc41fSEric Anholt u32 iir, new_iir; 287cdfbc41fSEric Anholt u32 pipea_stats, pipeb_stats; 28805eff845SKeith Packard u32 vblank_status; 28905eff845SKeith Packard u32 vblank_enable; 2900a3e67a4SJesse Barnes int vblank = 0; 2917c463586SKeith Packard unsigned long irqflags; 29205eff845SKeith Packard int irq_received; 29305eff845SKeith Packard int ret = IRQ_NONE; 294c0e09200SDave Airlie 295630681d9SEric Anholt atomic_inc(&dev_priv->irq_received); 296630681d9SEric Anholt 297*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 298*036a4a7dSZhenyu Wang return igdng_irq_handler(dev); 299*036a4a7dSZhenyu Wang 300ed4cb414SEric Anholt iir = I915_READ(IIR); 301c0e09200SDave Airlie 30205eff845SKeith Packard if (IS_I965G(dev)) { 30305eff845SKeith Packard vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 30405eff845SKeith Packard vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 30505eff845SKeith Packard } else { 30605eff845SKeith Packard vblank_status = I915_VBLANK_INTERRUPT_STATUS; 30705eff845SKeith Packard vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 30805eff845SKeith Packard } 309c0e09200SDave Airlie 31005eff845SKeith Packard for (;;) { 31105eff845SKeith Packard irq_received = iir != 0; 31205eff845SKeith Packard 31305eff845SKeith Packard /* Can't rely on pipestat interrupt bit in iir as it might 31405eff845SKeith Packard * have been cleared after the pipestat interrupt was received. 31505eff845SKeith Packard * It doesn't set the bit in iir again, but it still produces 31605eff845SKeith Packard * interrupts (for non-MSI). 31705eff845SKeith Packard */ 31805eff845SKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 31905eff845SKeith Packard pipea_stats = I915_READ(PIPEASTAT); 32005eff845SKeith Packard pipeb_stats = I915_READ(PIPEBSTAT); 32179e53945SJesse Barnes 3220a3e67a4SJesse Barnes /* 3237c463586SKeith Packard * Clear the PIPE(A|B)STAT regs before the IIR 3240a3e67a4SJesse Barnes */ 32505eff845SKeith Packard if (pipea_stats & 0x8000ffff) { 3268ee1c3dbSMatthew Garrett I915_WRITE(PIPEASTAT, pipea_stats); 32705eff845SKeith Packard irq_received = 1; 3280a3e67a4SJesse Barnes } 3297c463586SKeith Packard 33005eff845SKeith Packard if (pipeb_stats & 0x8000ffff) { 3310a3e67a4SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 33205eff845SKeith Packard irq_received = 1; 333c0e09200SDave Airlie } 33405eff845SKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 33505eff845SKeith Packard 33605eff845SKeith Packard if (!irq_received) 33705eff845SKeith Packard break; 33805eff845SKeith Packard 33905eff845SKeith Packard ret = IRQ_HANDLED; 340c0e09200SDave Airlie 3415ca58282SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 3425ca58282SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 3435ca58282SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3445ca58282SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3455ca58282SJesse Barnes 3465ca58282SJesse Barnes DRM_DEBUG("hotplug event received, stat 0x%08x\n", 3475ca58282SJesse Barnes hotplug_status); 3485ca58282SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 3495ca58282SJesse Barnes schedule_work(&dev_priv->hotplug_work); 3505ca58282SJesse Barnes 3515ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3525ca58282SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 3535ca58282SJesse Barnes } 3545ca58282SJesse Barnes 355673a394bSEric Anholt I915_WRITE(IIR, iir); 356cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 3577c463586SKeith Packard 3587c1c2871SDave Airlie if (dev->primary->master) { 3597c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 3607c1c2871SDave Airlie if (master_priv->sarea_priv) 3617c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 362c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 3637c1c2871SDave Airlie } 3640a3e67a4SJesse Barnes 365673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 366673a394bSEric Anholt dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev); 367673a394bSEric Anholt DRM_WAKEUP(&dev_priv->irq_queue); 368673a394bSEric Anholt } 369673a394bSEric Anholt 37005eff845SKeith Packard if (pipea_stats & vblank_status) { 3717c463586SKeith Packard vblank++; 3727c463586SKeith Packard drm_handle_vblank(dev, 0); 3737c463586SKeith Packard } 3747c463586SKeith Packard 37505eff845SKeith Packard if (pipeb_stats & vblank_status) { 3767c463586SKeith Packard vblank++; 3777c463586SKeith Packard drm_handle_vblank(dev, 1); 3787c463586SKeith Packard } 3797c463586SKeith Packard 3807c463586SKeith Packard if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 3817c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 382673a394bSEric Anholt opregion_asle_intr(dev); 3830a3e67a4SJesse Barnes 384cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 385cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 386cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 387cdfbc41fSEric Anholt * we would never get another interrupt. 388cdfbc41fSEric Anholt * 389cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 390cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 391cdfbc41fSEric Anholt * another one. 392cdfbc41fSEric Anholt * 393cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 394cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 395cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 396cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 397cdfbc41fSEric Anholt * stray interrupts. 398cdfbc41fSEric Anholt */ 399cdfbc41fSEric Anholt iir = new_iir; 40005eff845SKeith Packard } 401cdfbc41fSEric Anholt 40205eff845SKeith Packard return ret; 403c0e09200SDave Airlie } 404c0e09200SDave Airlie 405c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 406c0e09200SDave Airlie { 407c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 4087c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 409c0e09200SDave Airlie RING_LOCALS; 410c0e09200SDave Airlie 411c0e09200SDave Airlie i915_kernel_lost_context(dev); 412c0e09200SDave Airlie 413c0e09200SDave Airlie DRM_DEBUG("\n"); 414c0e09200SDave Airlie 415c99b058fSKristian Høgsberg dev_priv->counter++; 416c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 417c99b058fSKristian Høgsberg dev_priv->counter = 1; 4187c1c2871SDave Airlie if (master_priv->sarea_priv) 4197c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 420c0e09200SDave Airlie 4210baf823aSKeith Packard BEGIN_LP_RING(4); 422585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 4230baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 424c0e09200SDave Airlie OUT_RING(dev_priv->counter); 425585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 426c0e09200SDave Airlie ADVANCE_LP_RING(); 427c0e09200SDave Airlie 428c0e09200SDave Airlie return dev_priv->counter; 429c0e09200SDave Airlie } 430c0e09200SDave Airlie 431673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev) 432ed4cb414SEric Anholt { 433ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 434e9d21d7fSKeith Packard unsigned long irqflags; 435ed4cb414SEric Anholt 436e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 437*036a4a7dSZhenyu Wang if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) { 438*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 439*036a4a7dSZhenyu Wang igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 440*036a4a7dSZhenyu Wang else 441ed4cb414SEric Anholt i915_enable_irq(dev_priv, I915_USER_INTERRUPT); 442*036a4a7dSZhenyu Wang } 443e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 444ed4cb414SEric Anholt } 445ed4cb414SEric Anholt 4460a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev) 447ed4cb414SEric Anholt { 448ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 449e9d21d7fSKeith Packard unsigned long irqflags; 450ed4cb414SEric Anholt 451e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 452ed4cb414SEric Anholt BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0); 453*036a4a7dSZhenyu Wang if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) { 454*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 455*036a4a7dSZhenyu Wang igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 456*036a4a7dSZhenyu Wang else 457ed4cb414SEric Anholt i915_disable_irq(dev_priv, I915_USER_INTERRUPT); 458*036a4a7dSZhenyu Wang } 459e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 460ed4cb414SEric Anholt } 461ed4cb414SEric Anholt 462c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 463c0e09200SDave Airlie { 464c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4657c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 466c0e09200SDave Airlie int ret = 0; 467c0e09200SDave Airlie 468c0e09200SDave Airlie DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr, 469c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 470c0e09200SDave Airlie 471ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 4727c1c2871SDave Airlie if (master_priv->sarea_priv) 4737c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 474c0e09200SDave Airlie return 0; 475ed4cb414SEric Anholt } 476c0e09200SDave Airlie 4777c1c2871SDave Airlie if (master_priv->sarea_priv) 4787c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 479c0e09200SDave Airlie 480ed4cb414SEric Anholt i915_user_irq_get(dev); 481c0e09200SDave Airlie DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ, 482c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 483ed4cb414SEric Anholt i915_user_irq_put(dev); 484c0e09200SDave Airlie 485c0e09200SDave Airlie if (ret == -EBUSY) { 486c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 487c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 488c0e09200SDave Airlie } 489c0e09200SDave Airlie 490c0e09200SDave Airlie return ret; 491c0e09200SDave Airlie } 492c0e09200SDave Airlie 493c0e09200SDave Airlie /* Needs the lock as it touches the ring. 494c0e09200SDave Airlie */ 495c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 496c0e09200SDave Airlie struct drm_file *file_priv) 497c0e09200SDave Airlie { 498c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 499c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 500c0e09200SDave Airlie int result; 501c0e09200SDave Airlie 50207f4f8bfSEric Anholt if (!dev_priv || !dev_priv->ring.virtual_start) { 503c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 504c0e09200SDave Airlie return -EINVAL; 505c0e09200SDave Airlie } 506299eb93cSEric Anholt 507299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 508299eb93cSEric Anholt 509546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 510c0e09200SDave Airlie result = i915_emit_irq(dev); 511546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 512c0e09200SDave Airlie 513c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 514c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 515c0e09200SDave Airlie return -EFAULT; 516c0e09200SDave Airlie } 517c0e09200SDave Airlie 518c0e09200SDave Airlie return 0; 519c0e09200SDave Airlie } 520c0e09200SDave Airlie 521c0e09200SDave Airlie /* Doesn't need the hardware lock. 522c0e09200SDave Airlie */ 523c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 524c0e09200SDave Airlie struct drm_file *file_priv) 525c0e09200SDave Airlie { 526c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 527c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 528c0e09200SDave Airlie 529c0e09200SDave Airlie if (!dev_priv) { 530c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 531c0e09200SDave Airlie return -EINVAL; 532c0e09200SDave Airlie } 533c0e09200SDave Airlie 534c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 535c0e09200SDave Airlie } 536c0e09200SDave Airlie 53742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 53842f52ef8SKeith Packard * we use as a pipe index 53942f52ef8SKeith Packard */ 54042f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 5410a3e67a4SJesse Barnes { 5420a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 543e9d21d7fSKeith Packard unsigned long irqflags; 54471e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 54571e0ffa5SJesse Barnes u32 pipeconf; 54671e0ffa5SJesse Barnes 54771e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 54871e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 54971e0ffa5SJesse Barnes return -EINVAL; 5500a3e67a4SJesse Barnes 551*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 552*036a4a7dSZhenyu Wang return 0; 553*036a4a7dSZhenyu Wang 554e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 5550a3e67a4SJesse Barnes if (IS_I965G(dev)) 5567c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 5577c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 5580a3e67a4SJesse Barnes else 5597c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 5607c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 561e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 5620a3e67a4SJesse Barnes return 0; 5630a3e67a4SJesse Barnes } 5640a3e67a4SJesse Barnes 56542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 56642f52ef8SKeith Packard * we use as a pipe index 56742f52ef8SKeith Packard */ 56842f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 5690a3e67a4SJesse Barnes { 5700a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 571e9d21d7fSKeith Packard unsigned long irqflags; 5720a3e67a4SJesse Barnes 573*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 574*036a4a7dSZhenyu Wang return; 575*036a4a7dSZhenyu Wang 576e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 5777c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 5787c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 5797c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 580e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 5810a3e67a4SJesse Barnes } 5820a3e67a4SJesse Barnes 58379e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 58479e53945SJesse Barnes { 58579e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 586e170b030SZhenyu Wang 587e170b030SZhenyu Wang if (!IS_IGDNG(dev)) 58879e53945SJesse Barnes opregion_enable_asle(dev); 58979e53945SJesse Barnes dev_priv->irq_enabled = 1; 59079e53945SJesse Barnes } 59179e53945SJesse Barnes 59279e53945SJesse Barnes 593c0e09200SDave Airlie /* Set the vblank monitor pipe 594c0e09200SDave Airlie */ 595c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 596c0e09200SDave Airlie struct drm_file *file_priv) 597c0e09200SDave Airlie { 598c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 599c0e09200SDave Airlie 600c0e09200SDave Airlie if (!dev_priv) { 601c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 602c0e09200SDave Airlie return -EINVAL; 603c0e09200SDave Airlie } 604c0e09200SDave Airlie 605c0e09200SDave Airlie return 0; 606c0e09200SDave Airlie } 607c0e09200SDave Airlie 608c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 609c0e09200SDave Airlie struct drm_file *file_priv) 610c0e09200SDave Airlie { 611c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 612c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 613c0e09200SDave Airlie 614c0e09200SDave Airlie if (!dev_priv) { 615c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 616c0e09200SDave Airlie return -EINVAL; 617c0e09200SDave Airlie } 618c0e09200SDave Airlie 6190a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 620c0e09200SDave Airlie 621c0e09200SDave Airlie return 0; 622c0e09200SDave Airlie } 623c0e09200SDave Airlie 624c0e09200SDave Airlie /** 625c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 626c0e09200SDave Airlie */ 627c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 628c0e09200SDave Airlie struct drm_file *file_priv) 629c0e09200SDave Airlie { 630bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 631bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 632bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 633bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 634bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 635bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 636bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 637bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 638bd95e0a4SEric Anholt * 639bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 640bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 641bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 642bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 6430a3e67a4SJesse Barnes */ 644c0e09200SDave Airlie return -EINVAL; 645c0e09200SDave Airlie } 646c0e09200SDave Airlie 647c0e09200SDave Airlie /* drm_dma.h hooks 648c0e09200SDave Airlie */ 649*036a4a7dSZhenyu Wang static void igdng_irq_preinstall(struct drm_device *dev) 650*036a4a7dSZhenyu Wang { 651*036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 652*036a4a7dSZhenyu Wang 653*036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 654*036a4a7dSZhenyu Wang 655*036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 656*036a4a7dSZhenyu Wang 657*036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 658*036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 659*036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 660*036a4a7dSZhenyu Wang 661*036a4a7dSZhenyu Wang /* and GT */ 662*036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 663*036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 664*036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 665*036a4a7dSZhenyu Wang } 666*036a4a7dSZhenyu Wang 667*036a4a7dSZhenyu Wang static int igdng_irq_postinstall(struct drm_device *dev) 668*036a4a7dSZhenyu Wang { 669*036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 670*036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 671*036a4a7dSZhenyu Wang u32 display_mask = DE_MASTER_IRQ_CONTROL /*| DE_PCH_EVENT */; 672*036a4a7dSZhenyu Wang u32 render_mask = GT_USER_INTERRUPT; 673*036a4a7dSZhenyu Wang 674*036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 675*036a4a7dSZhenyu Wang dev_priv->de_irq_enable_reg = display_mask; 676*036a4a7dSZhenyu Wang 677*036a4a7dSZhenyu Wang /* should always can generate irq */ 678*036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 679*036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 680*036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 681*036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 682*036a4a7dSZhenyu Wang 683*036a4a7dSZhenyu Wang /* user interrupt should be enabled, but masked initial */ 684*036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg = 0xffffffff; 685*036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 686*036a4a7dSZhenyu Wang 687*036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 688*036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 689*036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 690*036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 691*036a4a7dSZhenyu Wang 692*036a4a7dSZhenyu Wang return 0; 693*036a4a7dSZhenyu Wang } 694*036a4a7dSZhenyu Wang 695c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 696c0e09200SDave Airlie { 697c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 698c0e09200SDave Airlie 69979e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 70079e53945SJesse Barnes 701*036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 702*036a4a7dSZhenyu Wang 703*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 704*036a4a7dSZhenyu Wang igdng_irq_preinstall(dev); 705*036a4a7dSZhenyu Wang return; 706*036a4a7dSZhenyu Wang } 707*036a4a7dSZhenyu Wang 7085ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 7095ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 7105ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 7115ca58282SJesse Barnes } 7125ca58282SJesse Barnes 7130a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 7147c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 7157c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 7160a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 717ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 7187c463586SKeith Packard (void) I915_READ(IER); 719c0e09200SDave Airlie } 720c0e09200SDave Airlie 7210a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 722c0e09200SDave Airlie { 723c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7245ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 7250a3e67a4SJesse Barnes 726*036a4a7dSZhenyu Wang DRM_INIT_WAITQUEUE(&dev_priv->irq_queue); 727*036a4a7dSZhenyu Wang 7280a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 729ed4cb414SEric Anholt 730*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 731*036a4a7dSZhenyu Wang return igdng_irq_postinstall(dev); 732*036a4a7dSZhenyu Wang 7337c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 7347c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 7358ee1c3dbSMatthew Garrett 7367c463586SKeith Packard dev_priv->pipestat[0] = 0; 7377c463586SKeith Packard dev_priv->pipestat[1] = 0; 7387c463586SKeith Packard 7395ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 7405ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 7415ca58282SJesse Barnes 7425ca58282SJesse Barnes /* Leave other bits alone */ 7435ca58282SJesse Barnes hotplug_en |= HOTPLUG_EN_MASK; 7445ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 7455ca58282SJesse Barnes 7465ca58282SJesse Barnes dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS | 7475ca58282SJesse Barnes TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS | 7485ca58282SJesse Barnes SDVOB_HOTPLUG_INT_STATUS; 7495ca58282SJesse Barnes if (IS_G4X(dev)) { 7505ca58282SJesse Barnes dev_priv->hotplug_supported_mask |= 7515ca58282SJesse Barnes HDMIB_HOTPLUG_INT_STATUS | 7525ca58282SJesse Barnes HDMIC_HOTPLUG_INT_STATUS | 7535ca58282SJesse Barnes HDMID_HOTPLUG_INT_STATUS; 7545ca58282SJesse Barnes } 7555ca58282SJesse Barnes /* Enable in IER... */ 7565ca58282SJesse Barnes enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 7575ca58282SJesse Barnes /* and unmask in IMR */ 7585ca58282SJesse Barnes i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT); 7595ca58282SJesse Barnes } 7605ca58282SJesse Barnes 7617c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 7627c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 7637c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 7647c463586SKeith Packard /* Clear pending interrupt status */ 7657c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 7667c463586SKeith Packard 7675ca58282SJesse Barnes I915_WRITE(IER, enable_mask); 7687c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 769ed4cb414SEric Anholt (void) I915_READ(IER); 770ed4cb414SEric Anholt 7718ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 7720a3e67a4SJesse Barnes 7730a3e67a4SJesse Barnes return 0; 774c0e09200SDave Airlie } 775c0e09200SDave Airlie 776*036a4a7dSZhenyu Wang static void igdng_irq_uninstall(struct drm_device *dev) 777*036a4a7dSZhenyu Wang { 778*036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 779*036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 780*036a4a7dSZhenyu Wang 781*036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 782*036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 783*036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 784*036a4a7dSZhenyu Wang 785*036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 786*036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 787*036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 788*036a4a7dSZhenyu Wang } 789*036a4a7dSZhenyu Wang 790c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 791c0e09200SDave Airlie { 792c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 793c0e09200SDave Airlie 794c0e09200SDave Airlie if (!dev_priv) 795c0e09200SDave Airlie return; 796c0e09200SDave Airlie 7970a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 7980a3e67a4SJesse Barnes 799*036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 800*036a4a7dSZhenyu Wang igdng_irq_uninstall(dev); 801*036a4a7dSZhenyu Wang return; 802*036a4a7dSZhenyu Wang } 803*036a4a7dSZhenyu Wang 8045ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 8055ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 8065ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 8075ca58282SJesse Barnes } 8085ca58282SJesse Barnes 8090a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 8107c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 8117c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 8120a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 813ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 814c0e09200SDave Airlie 8157c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 8167c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 8177c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 818c0e09200SDave Airlie } 819