xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 01c66889c14aa163c49355b3be2ccfb214500599)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
2963eeaf38SJesse Barnes #include <linux/sysrq.h>
30c0e09200SDave Airlie #include "drmP.h"
31c0e09200SDave Airlie #include "drm.h"
32c0e09200SDave Airlie #include "i915_drm.h"
33c0e09200SDave Airlie #include "i915_drv.h"
341c5d22f7SChris Wilson #include "i915_trace.h"
3579e53945SJesse Barnes #include "intel_drv.h"
36c0e09200SDave Airlie 
37c0e09200SDave Airlie #define MAX_NOPID ((u32)~0)
38c0e09200SDave Airlie 
397c463586SKeith Packard /**
407c463586SKeith Packard  * Interrupts that are always left unmasked.
417c463586SKeith Packard  *
427c463586SKeith Packard  * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
437c463586SKeith Packard  * we leave them always unmasked in IMR and then control enabling them through
447c463586SKeith Packard  * PIPESTAT alone.
457c463586SKeith Packard  */
467c463586SKeith Packard #define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT |		 \
470a3e67a4SJesse Barnes 				   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
4863eeaf38SJesse Barnes 				   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
4963eeaf38SJesse Barnes 				   I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
50ed4cb414SEric Anholt 
517c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */
527c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
537c463586SKeith Packard 
5479e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
5579e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_STATUS)
5679e53945SJesse Barnes 
5779e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
5879e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_ENABLE)
5979e53945SJesse Barnes 
6079e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
6179e53945SJesse Barnes 					 DRM_I915_VBLANK_PIPE_B)
6279e53945SJesse Barnes 
638ee1c3dbSMatthew Garrett void
64036a4a7dSZhenyu Wang igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
65036a4a7dSZhenyu Wang {
66036a4a7dSZhenyu Wang 	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
67036a4a7dSZhenyu Wang 		dev_priv->gt_irq_mask_reg &= ~mask;
68036a4a7dSZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
69036a4a7dSZhenyu Wang 		(void) I915_READ(GTIMR);
70036a4a7dSZhenyu Wang 	}
71036a4a7dSZhenyu Wang }
72036a4a7dSZhenyu Wang 
73036a4a7dSZhenyu Wang static inline void
74036a4a7dSZhenyu Wang igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
75036a4a7dSZhenyu Wang {
76036a4a7dSZhenyu Wang 	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
77036a4a7dSZhenyu Wang 		dev_priv->gt_irq_mask_reg |= mask;
78036a4a7dSZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
79036a4a7dSZhenyu Wang 		(void) I915_READ(GTIMR);
80036a4a7dSZhenyu Wang 	}
81036a4a7dSZhenyu Wang }
82036a4a7dSZhenyu Wang 
83036a4a7dSZhenyu Wang /* For display hotplug interrupt */
84036a4a7dSZhenyu Wang void
85036a4a7dSZhenyu Wang igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
86036a4a7dSZhenyu Wang {
87036a4a7dSZhenyu Wang 	if ((dev_priv->irq_mask_reg & mask) != 0) {
88036a4a7dSZhenyu Wang 		dev_priv->irq_mask_reg &= ~mask;
89036a4a7dSZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
90036a4a7dSZhenyu Wang 		(void) I915_READ(DEIMR);
91036a4a7dSZhenyu Wang 	}
92036a4a7dSZhenyu Wang }
93036a4a7dSZhenyu Wang 
94036a4a7dSZhenyu Wang static inline void
95036a4a7dSZhenyu Wang igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
96036a4a7dSZhenyu Wang {
97036a4a7dSZhenyu Wang 	if ((dev_priv->irq_mask_reg & mask) != mask) {
98036a4a7dSZhenyu Wang 		dev_priv->irq_mask_reg |= mask;
99036a4a7dSZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
100036a4a7dSZhenyu Wang 		(void) I915_READ(DEIMR);
101036a4a7dSZhenyu Wang 	}
102036a4a7dSZhenyu Wang }
103036a4a7dSZhenyu Wang 
104036a4a7dSZhenyu Wang void
105ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
106ed4cb414SEric Anholt {
107ed4cb414SEric Anholt 	if ((dev_priv->irq_mask_reg & mask) != 0) {
108ed4cb414SEric Anholt 		dev_priv->irq_mask_reg &= ~mask;
109ed4cb414SEric Anholt 		I915_WRITE(IMR, dev_priv->irq_mask_reg);
110ed4cb414SEric Anholt 		(void) I915_READ(IMR);
111ed4cb414SEric Anholt 	}
112ed4cb414SEric Anholt }
113ed4cb414SEric Anholt 
114ed4cb414SEric Anholt static inline void
115ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
116ed4cb414SEric Anholt {
117ed4cb414SEric Anholt 	if ((dev_priv->irq_mask_reg & mask) != mask) {
118ed4cb414SEric Anholt 		dev_priv->irq_mask_reg |= mask;
119ed4cb414SEric Anholt 		I915_WRITE(IMR, dev_priv->irq_mask_reg);
120ed4cb414SEric Anholt 		(void) I915_READ(IMR);
121ed4cb414SEric Anholt 	}
122ed4cb414SEric Anholt }
123ed4cb414SEric Anholt 
1247c463586SKeith Packard static inline u32
1257c463586SKeith Packard i915_pipestat(int pipe)
1267c463586SKeith Packard {
1277c463586SKeith Packard 	if (pipe == 0)
1287c463586SKeith Packard 		return PIPEASTAT;
1297c463586SKeith Packard 	if (pipe == 1)
1307c463586SKeith Packard 		return PIPEBSTAT;
1319c84ba4eSAndrew Morton 	BUG();
1327c463586SKeith Packard }
1337c463586SKeith Packard 
1347c463586SKeith Packard void
1357c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1367c463586SKeith Packard {
1377c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
1387c463586SKeith Packard 		u32 reg = i915_pipestat(pipe);
1397c463586SKeith Packard 
1407c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
1417c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
1427c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
1437c463586SKeith Packard 		(void) I915_READ(reg);
1447c463586SKeith Packard 	}
1457c463586SKeith Packard }
1467c463586SKeith Packard 
1477c463586SKeith Packard void
1487c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1497c463586SKeith Packard {
1507c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
1517c463586SKeith Packard 		u32 reg = i915_pipestat(pipe);
1527c463586SKeith Packard 
1537c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
1547c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
1557c463586SKeith Packard 		(void) I915_READ(reg);
1567c463586SKeith Packard 	}
1577c463586SKeith Packard }
1587c463586SKeith Packard 
159c0e09200SDave Airlie /**
160*01c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
161*01c66889SZhao Yakui  */
162*01c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev)
163*01c66889SZhao Yakui {
164*01c66889SZhao Yakui 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
165*01c66889SZhao Yakui 
166*01c66889SZhao Yakui 	if (IS_IGDNG(dev))
167*01c66889SZhao Yakui 		igdng_enable_display_irq(dev_priv, DE_GSE);
168*01c66889SZhao Yakui 	else
169*01c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
170*01c66889SZhao Yakui 				     I915_LEGACY_BLC_EVENT_ENABLE);
171*01c66889SZhao Yakui }
172*01c66889SZhao Yakui 
173*01c66889SZhao Yakui /**
1740a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1750a3e67a4SJesse Barnes  * @dev: DRM device
1760a3e67a4SJesse Barnes  * @pipe: pipe to check
1770a3e67a4SJesse Barnes  *
1780a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1790a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1800a3e67a4SJesse Barnes  * before reading such registers if unsure.
1810a3e67a4SJesse Barnes  */
1820a3e67a4SJesse Barnes static int
1830a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1840a3e67a4SJesse Barnes {
1850a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1860a3e67a4SJesse Barnes 	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
1870a3e67a4SJesse Barnes 
1880a3e67a4SJesse Barnes 	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
1890a3e67a4SJesse Barnes 		return 1;
1900a3e67a4SJesse Barnes 
1910a3e67a4SJesse Barnes 	return 0;
1920a3e67a4SJesse Barnes }
1930a3e67a4SJesse Barnes 
19442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
19542f52ef8SKeith Packard  * we use as a pipe index
19642f52ef8SKeith Packard  */
19742f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1980a3e67a4SJesse Barnes {
1990a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2000a3e67a4SJesse Barnes 	unsigned long high_frame;
2010a3e67a4SJesse Barnes 	unsigned long low_frame;
2020a3e67a4SJesse Barnes 	u32 high1, high2, low, count;
2030a3e67a4SJesse Barnes 
2040a3e67a4SJesse Barnes 	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
2050a3e67a4SJesse Barnes 	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
2060a3e67a4SJesse Barnes 
2070a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
20844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
20944d98a61SZhao Yakui 				"pipe %d\n", pipe);
2100a3e67a4SJesse Barnes 		return 0;
2110a3e67a4SJesse Barnes 	}
2120a3e67a4SJesse Barnes 
2130a3e67a4SJesse Barnes 	/*
2140a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
2150a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
2160a3e67a4SJesse Barnes 	 * register.
2170a3e67a4SJesse Barnes 	 */
2180a3e67a4SJesse Barnes 	do {
2190a3e67a4SJesse Barnes 		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
2200a3e67a4SJesse Barnes 			 PIPE_FRAME_HIGH_SHIFT);
2210a3e67a4SJesse Barnes 		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
2220a3e67a4SJesse Barnes 			PIPE_FRAME_LOW_SHIFT);
2230a3e67a4SJesse Barnes 		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
2240a3e67a4SJesse Barnes 			 PIPE_FRAME_HIGH_SHIFT);
2250a3e67a4SJesse Barnes 	} while (high1 != high2);
2260a3e67a4SJesse Barnes 
2270a3e67a4SJesse Barnes 	count = (high1 << 8) | low;
2280a3e67a4SJesse Barnes 
2290a3e67a4SJesse Barnes 	return count;
2300a3e67a4SJesse Barnes }
2310a3e67a4SJesse Barnes 
2329880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
2339880b7a5SJesse Barnes {
2349880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2359880b7a5SJesse Barnes 	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
2369880b7a5SJesse Barnes 
2379880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
23844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
23944d98a61SZhao Yakui 					"pipe %d\n", pipe);
2409880b7a5SJesse Barnes 		return 0;
2419880b7a5SJesse Barnes 	}
2429880b7a5SJesse Barnes 
2439880b7a5SJesse Barnes 	return I915_READ(reg);
2449880b7a5SJesse Barnes }
2459880b7a5SJesse Barnes 
2465ca58282SJesse Barnes /*
2475ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2485ca58282SJesse Barnes  */
2495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2505ca58282SJesse Barnes {
2515ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2525ca58282SJesse Barnes 						    hotplug_work);
2535ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
254c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
255c31c4ba3SKeith Packard 	struct drm_connector *connector;
2565ca58282SJesse Barnes 
257c31c4ba3SKeith Packard 	if (mode_config->num_connector) {
258c31c4ba3SKeith Packard 		list_for_each_entry(connector, &mode_config->connector_list, head) {
259c31c4ba3SKeith Packard 			struct intel_output *intel_output = to_intel_output(connector);
260c31c4ba3SKeith Packard 
261c31c4ba3SKeith Packard 			if (intel_output->hot_plug)
262c31c4ba3SKeith Packard 				(*intel_output->hot_plug) (intel_output);
263c31c4ba3SKeith Packard 		}
264c31c4ba3SKeith Packard 	}
2655ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
2665ca58282SJesse Barnes 	drm_sysfs_hotplug_event(dev);
2675ca58282SJesse Barnes }
2685ca58282SJesse Barnes 
269036a4a7dSZhenyu Wang irqreturn_t igdng_irq_handler(struct drm_device *dev)
270036a4a7dSZhenyu Wang {
271036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
272036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
273036a4a7dSZhenyu Wang 	u32 de_iir, gt_iir;
274036a4a7dSZhenyu Wang 	u32 new_de_iir, new_gt_iir;
275036a4a7dSZhenyu Wang 	struct drm_i915_master_private *master_priv;
276036a4a7dSZhenyu Wang 
277036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
278036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
279036a4a7dSZhenyu Wang 
280036a4a7dSZhenyu Wang 	for (;;) {
281036a4a7dSZhenyu Wang 		if (de_iir == 0 && gt_iir == 0)
282036a4a7dSZhenyu Wang 			break;
283036a4a7dSZhenyu Wang 
284036a4a7dSZhenyu Wang 		ret = IRQ_HANDLED;
285036a4a7dSZhenyu Wang 
286036a4a7dSZhenyu Wang 		I915_WRITE(DEIIR, de_iir);
287036a4a7dSZhenyu Wang 		new_de_iir = I915_READ(DEIIR);
288036a4a7dSZhenyu Wang 		I915_WRITE(GTIIR, gt_iir);
289036a4a7dSZhenyu Wang 		new_gt_iir = I915_READ(GTIIR);
290036a4a7dSZhenyu Wang 
291036a4a7dSZhenyu Wang 		if (dev->primary->master) {
292036a4a7dSZhenyu Wang 			master_priv = dev->primary->master->driver_priv;
293036a4a7dSZhenyu Wang 			if (master_priv->sarea_priv)
294036a4a7dSZhenyu Wang 				master_priv->sarea_priv->last_dispatch =
295036a4a7dSZhenyu Wang 					READ_BREADCRUMB(dev_priv);
296036a4a7dSZhenyu Wang 		}
297036a4a7dSZhenyu Wang 
298036a4a7dSZhenyu Wang 		if (gt_iir & GT_USER_INTERRUPT) {
2991c5d22f7SChris Wilson 			u32 seqno = i915_get_gem_seqno(dev);
3001c5d22f7SChris Wilson 			dev_priv->mm.irq_gem_seqno = seqno;
3011c5d22f7SChris Wilson 			trace_i915_gem_request_complete(dev, seqno);
302036a4a7dSZhenyu Wang 			DRM_WAKEUP(&dev_priv->irq_queue);
303036a4a7dSZhenyu Wang 		}
304036a4a7dSZhenyu Wang 
305*01c66889SZhao Yakui 		if (de_iir & DE_GSE)
306*01c66889SZhao Yakui 			ironlake_opregion_gse_intr(dev);
307*01c66889SZhao Yakui 
308036a4a7dSZhenyu Wang 		de_iir = new_de_iir;
309036a4a7dSZhenyu Wang 		gt_iir = new_gt_iir;
310036a4a7dSZhenyu Wang 	}
311036a4a7dSZhenyu Wang 
312036a4a7dSZhenyu Wang 	return ret;
313036a4a7dSZhenyu Wang }
314036a4a7dSZhenyu Wang 
3158a905236SJesse Barnes /**
3168a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
3178a905236SJesse Barnes  * @work: work struct
3188a905236SJesse Barnes  *
3198a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
3208a905236SJesse Barnes  * was detected.
3218a905236SJesse Barnes  */
3228a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
3238a905236SJesse Barnes {
3248a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3258a905236SJesse Barnes 						    error_work);
3268a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
327f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
328f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
329f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
3308a905236SJesse Barnes 
33144d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("generating error event\n");
332f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
3338a905236SJesse Barnes 
334ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
335f316a42cSBen Gamari 		if (IS_I965G(dev)) {
33644d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("resetting chip\n");
337f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
338f316a42cSBen Gamari 			if (!i965_reset(dev, GDRST_RENDER)) {
339ba1234d1SBen Gamari 				atomic_set(&dev_priv->mm.wedged, 0);
340f316a42cSBen Gamari 				kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
341f316a42cSBen Gamari 			}
342f316a42cSBen Gamari 		} else {
34344d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("reboot required\n");
344f316a42cSBen Gamari 		}
345f316a42cSBen Gamari 	}
3468a905236SJesse Barnes }
3478a905236SJesse Barnes 
3488a905236SJesse Barnes /**
3498a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
3508a905236SJesse Barnes  * @dev: drm device
3518a905236SJesse Barnes  *
3528a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
3538a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
3548a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
3558a905236SJesse Barnes  * to pick up.
3568a905236SJesse Barnes  */
35763eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
35863eeaf38SJesse Barnes {
35963eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
36063eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
36163eeaf38SJesse Barnes 	unsigned long flags;
36263eeaf38SJesse Barnes 
36363eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
36463eeaf38SJesse Barnes 	if (dev_priv->first_error)
36563eeaf38SJesse Barnes 		goto out;
36663eeaf38SJesse Barnes 
36763eeaf38SJesse Barnes 	error = kmalloc(sizeof(*error), GFP_ATOMIC);
36863eeaf38SJesse Barnes 	if (!error) {
36944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("out ot memory, not capturing error state\n");
37063eeaf38SJesse Barnes 		goto out;
37163eeaf38SJesse Barnes 	}
37263eeaf38SJesse Barnes 
37363eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
37463eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
37563eeaf38SJesse Barnes 	error->pipeastat = I915_READ(PIPEASTAT);
37663eeaf38SJesse Barnes 	error->pipebstat = I915_READ(PIPEBSTAT);
37763eeaf38SJesse Barnes 	error->instpm = I915_READ(INSTPM);
37863eeaf38SJesse Barnes 	if (!IS_I965G(dev)) {
37963eeaf38SJesse Barnes 		error->ipeir = I915_READ(IPEIR);
38063eeaf38SJesse Barnes 		error->ipehr = I915_READ(IPEHR);
38163eeaf38SJesse Barnes 		error->instdone = I915_READ(INSTDONE);
38263eeaf38SJesse Barnes 		error->acthd = I915_READ(ACTHD);
38363eeaf38SJesse Barnes 	} else {
38463eeaf38SJesse Barnes 		error->ipeir = I915_READ(IPEIR_I965);
38563eeaf38SJesse Barnes 		error->ipehr = I915_READ(IPEHR_I965);
38663eeaf38SJesse Barnes 		error->instdone = I915_READ(INSTDONE_I965);
38763eeaf38SJesse Barnes 		error->instps = I915_READ(INSTPS);
38863eeaf38SJesse Barnes 		error->instdone1 = I915_READ(INSTDONE1);
38963eeaf38SJesse Barnes 		error->acthd = I915_READ(ACTHD_I965);
39063eeaf38SJesse Barnes 	}
39163eeaf38SJesse Barnes 
3928a905236SJesse Barnes 	do_gettimeofday(&error->time);
3938a905236SJesse Barnes 
39463eeaf38SJesse Barnes 	dev_priv->first_error = error;
39563eeaf38SJesse Barnes 
39663eeaf38SJesse Barnes out:
39763eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
39863eeaf38SJesse Barnes }
39963eeaf38SJesse Barnes 
4008a905236SJesse Barnes /**
4018a905236SJesse Barnes  * i915_handle_error - handle an error interrupt
4028a905236SJesse Barnes  * @dev: drm device
4038a905236SJesse Barnes  *
4048a905236SJesse Barnes  * Do some basic checking of regsiter state at error interrupt time and
4058a905236SJesse Barnes  * dump it to the syslog.  Also call i915_capture_error_state() to make
4068a905236SJesse Barnes  * sure we get a record and make it available in debugfs.  Fire a uevent
4078a905236SJesse Barnes  * so userspace knows something bad happened (should trigger collection
4088a905236SJesse Barnes  * of a ring dump etc.).
4098a905236SJesse Barnes  */
410ba1234d1SBen Gamari static void i915_handle_error(struct drm_device *dev, bool wedged)
411c0e09200SDave Airlie {
4128a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
41363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
4148a905236SJesse Barnes 	u32 pipea_stats = I915_READ(PIPEASTAT);
4158a905236SJesse Barnes 	u32 pipeb_stats = I915_READ(PIPEBSTAT);
41663eeaf38SJesse Barnes 
41763eeaf38SJesse Barnes 	i915_capture_error_state(dev);
41863eeaf38SJesse Barnes 
41963eeaf38SJesse Barnes 	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
42063eeaf38SJesse Barnes 	       eir);
4218a905236SJesse Barnes 
4228a905236SJesse Barnes 	if (IS_G4X(dev)) {
4238a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
4248a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
4258a905236SJesse Barnes 
4268a905236SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
4278a905236SJesse Barnes 			       I915_READ(IPEIR_I965));
4288a905236SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
4298a905236SJesse Barnes 			       I915_READ(IPEHR_I965));
4308a905236SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
4318a905236SJesse Barnes 			       I915_READ(INSTDONE_I965));
4328a905236SJesse Barnes 			printk(KERN_ERR "  INSTPS: 0x%08x\n",
4338a905236SJesse Barnes 			       I915_READ(INSTPS));
4348a905236SJesse Barnes 			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
4358a905236SJesse Barnes 			       I915_READ(INSTDONE1));
4368a905236SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
4378a905236SJesse Barnes 			       I915_READ(ACTHD_I965));
4388a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
4398a905236SJesse Barnes 			(void)I915_READ(IPEIR_I965);
4408a905236SJesse Barnes 		}
4418a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
4428a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
4438a905236SJesse Barnes 			printk(KERN_ERR "page table error\n");
4448a905236SJesse Barnes 			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
4458a905236SJesse Barnes 			       pgtbl_err);
4468a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
4478a905236SJesse Barnes 			(void)I915_READ(PGTBL_ER);
4488a905236SJesse Barnes 		}
4498a905236SJesse Barnes 	}
4508a905236SJesse Barnes 
4518a905236SJesse Barnes 	if (IS_I9XX(dev)) {
45263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
45363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
45463eeaf38SJesse Barnes 			printk(KERN_ERR "page table error\n");
45563eeaf38SJesse Barnes 			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
45663eeaf38SJesse Barnes 			       pgtbl_err);
45763eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
45863eeaf38SJesse Barnes 			(void)I915_READ(PGTBL_ER);
45963eeaf38SJesse Barnes 		}
4608a905236SJesse Barnes 	}
4618a905236SJesse Barnes 
46263eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
46363eeaf38SJesse Barnes 		printk(KERN_ERR "memory refresh error\n");
46463eeaf38SJesse Barnes 		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
46563eeaf38SJesse Barnes 		       pipea_stats);
46663eeaf38SJesse Barnes 		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
46763eeaf38SJesse Barnes 		       pipeb_stats);
46863eeaf38SJesse Barnes 		/* pipestat has already been acked */
46963eeaf38SJesse Barnes 	}
47063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
47163eeaf38SJesse Barnes 		printk(KERN_ERR "instruction error\n");
47263eeaf38SJesse Barnes 		printk(KERN_ERR "  INSTPM: 0x%08x\n",
47363eeaf38SJesse Barnes 		       I915_READ(INSTPM));
47463eeaf38SJesse Barnes 		if (!IS_I965G(dev)) {
47563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
47663eeaf38SJesse Barnes 
47763eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
47863eeaf38SJesse Barnes 			       I915_READ(IPEIR));
47963eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
48063eeaf38SJesse Barnes 			       I915_READ(IPEHR));
48163eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
48263eeaf38SJesse Barnes 			       I915_READ(INSTDONE));
48363eeaf38SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
48463eeaf38SJesse Barnes 			       I915_READ(ACTHD));
48563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
48663eeaf38SJesse Barnes 			(void)I915_READ(IPEIR);
48763eeaf38SJesse Barnes 		} else {
48863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
48963eeaf38SJesse Barnes 
49063eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
49163eeaf38SJesse Barnes 			       I915_READ(IPEIR_I965));
49263eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
49363eeaf38SJesse Barnes 			       I915_READ(IPEHR_I965));
49463eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
49563eeaf38SJesse Barnes 			       I915_READ(INSTDONE_I965));
49663eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTPS: 0x%08x\n",
49763eeaf38SJesse Barnes 			       I915_READ(INSTPS));
49863eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
49963eeaf38SJesse Barnes 			       I915_READ(INSTDONE1));
50063eeaf38SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
50163eeaf38SJesse Barnes 			       I915_READ(ACTHD_I965));
50263eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
50363eeaf38SJesse Barnes 			(void)I915_READ(IPEIR_I965);
50463eeaf38SJesse Barnes 		}
50563eeaf38SJesse Barnes 	}
50663eeaf38SJesse Barnes 
50763eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
50863eeaf38SJesse Barnes 	(void)I915_READ(EIR);
50963eeaf38SJesse Barnes 	eir = I915_READ(EIR);
51063eeaf38SJesse Barnes 	if (eir) {
51163eeaf38SJesse Barnes 		/*
51263eeaf38SJesse Barnes 		 * some errors might have become stuck,
51363eeaf38SJesse Barnes 		 * mask them.
51463eeaf38SJesse Barnes 		 */
51563eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
51663eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
51763eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
51863eeaf38SJesse Barnes 	}
5198a905236SJesse Barnes 
520ba1234d1SBen Gamari 	if (wedged) {
521ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
522ba1234d1SBen Gamari 
52311ed50ecSBen Gamari 		/*
52411ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
52511ed50ecSBen Gamari 		 */
52611ed50ecSBen Gamari 		printk("i915: Waking up sleeping processes\n");
52711ed50ecSBen Gamari 		DRM_WAKEUP(&dev_priv->irq_queue);
52811ed50ecSBen Gamari 	}
52911ed50ecSBen Gamari 
5309c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
5318a905236SJesse Barnes }
5328a905236SJesse Barnes 
5338a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
5348a905236SJesse Barnes {
5358a905236SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
5368a905236SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5378a905236SJesse Barnes 	struct drm_i915_master_private *master_priv;
5388a905236SJesse Barnes 	u32 iir, new_iir;
5398a905236SJesse Barnes 	u32 pipea_stats, pipeb_stats;
5408a905236SJesse Barnes 	u32 vblank_status;
5418a905236SJesse Barnes 	u32 vblank_enable;
5428a905236SJesse Barnes 	int vblank = 0;
5438a905236SJesse Barnes 	unsigned long irqflags;
5448a905236SJesse Barnes 	int irq_received;
5458a905236SJesse Barnes 	int ret = IRQ_NONE;
5468a905236SJesse Barnes 
5478a905236SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
5488a905236SJesse Barnes 
5498a905236SJesse Barnes 	if (IS_IGDNG(dev))
5508a905236SJesse Barnes 		return igdng_irq_handler(dev);
5518a905236SJesse Barnes 
5528a905236SJesse Barnes 	iir = I915_READ(IIR);
5538a905236SJesse Barnes 
5548a905236SJesse Barnes 	if (IS_I965G(dev)) {
5558a905236SJesse Barnes 		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
5568a905236SJesse Barnes 		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
5578a905236SJesse Barnes 	} else {
5588a905236SJesse Barnes 		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
5598a905236SJesse Barnes 		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
5608a905236SJesse Barnes 	}
5618a905236SJesse Barnes 
5628a905236SJesse Barnes 	for (;;) {
5638a905236SJesse Barnes 		irq_received = iir != 0;
5648a905236SJesse Barnes 
5658a905236SJesse Barnes 		/* Can't rely on pipestat interrupt bit in iir as it might
5668a905236SJesse Barnes 		 * have been cleared after the pipestat interrupt was received.
5678a905236SJesse Barnes 		 * It doesn't set the bit in iir again, but it still produces
5688a905236SJesse Barnes 		 * interrupts (for non-MSI).
5698a905236SJesse Barnes 		 */
5708a905236SJesse Barnes 		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
5718a905236SJesse Barnes 		pipea_stats = I915_READ(PIPEASTAT);
5728a905236SJesse Barnes 		pipeb_stats = I915_READ(PIPEBSTAT);
5738a905236SJesse Barnes 
5748a905236SJesse Barnes 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
575ba1234d1SBen Gamari 			i915_handle_error(dev, false);
5768a905236SJesse Barnes 
5778a905236SJesse Barnes 		/*
5788a905236SJesse Barnes 		 * Clear the PIPE(A|B)STAT regs before the IIR
5798a905236SJesse Barnes 		 */
5808a905236SJesse Barnes 		if (pipea_stats & 0x8000ffff) {
5818a905236SJesse Barnes 			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
58244d98a61SZhao Yakui 				DRM_DEBUG_DRIVER("pipe a underrun\n");
5838a905236SJesse Barnes 			I915_WRITE(PIPEASTAT, pipea_stats);
5848a905236SJesse Barnes 			irq_received = 1;
5858a905236SJesse Barnes 		}
5868a905236SJesse Barnes 
5878a905236SJesse Barnes 		if (pipeb_stats & 0x8000ffff) {
5888a905236SJesse Barnes 			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
58944d98a61SZhao Yakui 				DRM_DEBUG_DRIVER("pipe b underrun\n");
5908a905236SJesse Barnes 			I915_WRITE(PIPEBSTAT, pipeb_stats);
5918a905236SJesse Barnes 			irq_received = 1;
5928a905236SJesse Barnes 		}
5938a905236SJesse Barnes 		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
5948a905236SJesse Barnes 
5958a905236SJesse Barnes 		if (!irq_received)
5968a905236SJesse Barnes 			break;
5978a905236SJesse Barnes 
5988a905236SJesse Barnes 		ret = IRQ_HANDLED;
5998a905236SJesse Barnes 
6008a905236SJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
6018a905236SJesse Barnes 		if ((I915_HAS_HOTPLUG(dev)) &&
6028a905236SJesse Barnes 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
6038a905236SJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
6048a905236SJesse Barnes 
60544d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
6068a905236SJesse Barnes 				  hotplug_status);
6078a905236SJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
6089c9fe1f8SEric Anholt 				queue_work(dev_priv->wq,
6099c9fe1f8SEric Anholt 					   &dev_priv->hotplug_work);
6108a905236SJesse Barnes 
6118a905236SJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
6128a905236SJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
61304302965SShaohua Li 
61404302965SShaohua Li 			/* EOS interrupts occurs */
61504302965SShaohua Li 			if (IS_IGD(dev) &&
61604302965SShaohua Li 				(hotplug_status & CRT_EOS_INT_STATUS)) {
61704302965SShaohua Li 				u32 temp;
61804302965SShaohua Li 
61944d98a61SZhao Yakui 				DRM_DEBUG_DRIVER("EOS interrupt occurs\n");
62004302965SShaohua Li 				/* status is already cleared */
62104302965SShaohua Li 				temp = I915_READ(ADPA);
62204302965SShaohua Li 				temp &= ~ADPA_DAC_ENABLE;
62304302965SShaohua Li 				I915_WRITE(ADPA, temp);
62404302965SShaohua Li 
62504302965SShaohua Li 				temp = I915_READ(PORT_HOTPLUG_EN);
62604302965SShaohua Li 				temp &= ~CRT_EOS_INT_EN;
62704302965SShaohua Li 				I915_WRITE(PORT_HOTPLUG_EN, temp);
62804302965SShaohua Li 
62904302965SShaohua Li 				temp = I915_READ(PORT_HOTPLUG_STAT);
63004302965SShaohua Li 				if (temp & CRT_EOS_INT_STATUS)
63104302965SShaohua Li 					I915_WRITE(PORT_HOTPLUG_STAT,
63204302965SShaohua Li 						CRT_EOS_INT_STATUS);
63304302965SShaohua Li 			}
63463eeaf38SJesse Barnes 		}
63563eeaf38SJesse Barnes 
636673a394bSEric Anholt 		I915_WRITE(IIR, iir);
637cdfbc41fSEric Anholt 		new_iir = I915_READ(IIR); /* Flush posted writes */
6387c463586SKeith Packard 
6397c1c2871SDave Airlie 		if (dev->primary->master) {
6407c1c2871SDave Airlie 			master_priv = dev->primary->master->driver_priv;
6417c1c2871SDave Airlie 			if (master_priv->sarea_priv)
6427c1c2871SDave Airlie 				master_priv->sarea_priv->last_dispatch =
643c99b058fSKristian Høgsberg 					READ_BREADCRUMB(dev_priv);
6447c1c2871SDave Airlie 		}
6450a3e67a4SJesse Barnes 
646673a394bSEric Anholt 		if (iir & I915_USER_INTERRUPT) {
6471c5d22f7SChris Wilson 			u32 seqno = i915_get_gem_seqno(dev);
6481c5d22f7SChris Wilson 			dev_priv->mm.irq_gem_seqno = seqno;
6491c5d22f7SChris Wilson 			trace_i915_gem_request_complete(dev, seqno);
650673a394bSEric Anholt 			DRM_WAKEUP(&dev_priv->irq_queue);
651f65d9421SBen Gamari 			dev_priv->hangcheck_count = 0;
652f65d9421SBen Gamari 			mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
653673a394bSEric Anholt 		}
654673a394bSEric Anholt 
65505eff845SKeith Packard 		if (pipea_stats & vblank_status) {
6567c463586SKeith Packard 			vblank++;
6577c463586SKeith Packard 			drm_handle_vblank(dev, 0);
6587c463586SKeith Packard 		}
6597c463586SKeith Packard 
66005eff845SKeith Packard 		if (pipeb_stats & vblank_status) {
6617c463586SKeith Packard 			vblank++;
6627c463586SKeith Packard 			drm_handle_vblank(dev, 1);
6637c463586SKeith Packard 		}
6647c463586SKeith Packard 
6657c463586SKeith Packard 		if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
6667c463586SKeith Packard 		    (iir & I915_ASLE_INTERRUPT))
667673a394bSEric Anholt 			opregion_asle_intr(dev);
6680a3e67a4SJesse Barnes 
669cdfbc41fSEric Anholt 		/* With MSI, interrupts are only generated when iir
670cdfbc41fSEric Anholt 		 * transitions from zero to nonzero.  If another bit got
671cdfbc41fSEric Anholt 		 * set while we were handling the existing iir bits, then
672cdfbc41fSEric Anholt 		 * we would never get another interrupt.
673cdfbc41fSEric Anholt 		 *
674cdfbc41fSEric Anholt 		 * This is fine on non-MSI as well, as if we hit this path
675cdfbc41fSEric Anholt 		 * we avoid exiting the interrupt handler only to generate
676cdfbc41fSEric Anholt 		 * another one.
677cdfbc41fSEric Anholt 		 *
678cdfbc41fSEric Anholt 		 * Note that for MSI this could cause a stray interrupt report
679cdfbc41fSEric Anholt 		 * if an interrupt landed in the time between writing IIR and
680cdfbc41fSEric Anholt 		 * the posting read.  This should be rare enough to never
681cdfbc41fSEric Anholt 		 * trigger the 99% of 100,000 interrupts test for disabling
682cdfbc41fSEric Anholt 		 * stray interrupts.
683cdfbc41fSEric Anholt 		 */
684cdfbc41fSEric Anholt 		iir = new_iir;
68505eff845SKeith Packard 	}
686cdfbc41fSEric Anholt 
68705eff845SKeith Packard 	return ret;
688c0e09200SDave Airlie }
689c0e09200SDave Airlie 
690c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev)
691c0e09200SDave Airlie {
692c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
6937c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
694c0e09200SDave Airlie 	RING_LOCALS;
695c0e09200SDave Airlie 
696c0e09200SDave Airlie 	i915_kernel_lost_context(dev);
697c0e09200SDave Airlie 
69844d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("\n");
699c0e09200SDave Airlie 
700c99b058fSKristian Høgsberg 	dev_priv->counter++;
701c0e09200SDave Airlie 	if (dev_priv->counter > 0x7FFFFFFFUL)
702c99b058fSKristian Høgsberg 		dev_priv->counter = 1;
7037c1c2871SDave Airlie 	if (master_priv->sarea_priv)
7047c1c2871SDave Airlie 		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
705c0e09200SDave Airlie 
7060baf823aSKeith Packard 	BEGIN_LP_RING(4);
707585fb111SJesse Barnes 	OUT_RING(MI_STORE_DWORD_INDEX);
7080baf823aSKeith Packard 	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
709c0e09200SDave Airlie 	OUT_RING(dev_priv->counter);
710585fb111SJesse Barnes 	OUT_RING(MI_USER_INTERRUPT);
711c0e09200SDave Airlie 	ADVANCE_LP_RING();
712c0e09200SDave Airlie 
713c0e09200SDave Airlie 	return dev_priv->counter;
714c0e09200SDave Airlie }
715c0e09200SDave Airlie 
716673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev)
717ed4cb414SEric Anholt {
718ed4cb414SEric Anholt 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
719e9d21d7fSKeith Packard 	unsigned long irqflags;
720ed4cb414SEric Anholt 
721e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
722036a4a7dSZhenyu Wang 	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
723036a4a7dSZhenyu Wang 		if (IS_IGDNG(dev))
724036a4a7dSZhenyu Wang 			igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
725036a4a7dSZhenyu Wang 		else
726ed4cb414SEric Anholt 			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
727036a4a7dSZhenyu Wang 	}
728e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
729ed4cb414SEric Anholt }
730ed4cb414SEric Anholt 
7310a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev)
732ed4cb414SEric Anholt {
733ed4cb414SEric Anholt 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
734e9d21d7fSKeith Packard 	unsigned long irqflags;
735ed4cb414SEric Anholt 
736e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
737ed4cb414SEric Anholt 	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
738036a4a7dSZhenyu Wang 	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
739036a4a7dSZhenyu Wang 		if (IS_IGDNG(dev))
740036a4a7dSZhenyu Wang 			igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
741036a4a7dSZhenyu Wang 		else
742ed4cb414SEric Anholt 			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
743036a4a7dSZhenyu Wang 	}
744e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
745ed4cb414SEric Anholt }
746ed4cb414SEric Anholt 
7479d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
7489d34e5dbSChris Wilson {
7499d34e5dbSChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7509d34e5dbSChris Wilson 
7519d34e5dbSChris Wilson 	if (dev_priv->trace_irq_seqno == 0)
7529d34e5dbSChris Wilson 		i915_user_irq_get(dev);
7539d34e5dbSChris Wilson 
7549d34e5dbSChris Wilson 	dev_priv->trace_irq_seqno = seqno;
7559d34e5dbSChris Wilson }
7569d34e5dbSChris Wilson 
757c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr)
758c0e09200SDave Airlie {
759c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7607c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
761c0e09200SDave Airlie 	int ret = 0;
762c0e09200SDave Airlie 
76344d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
764c0e09200SDave Airlie 		  READ_BREADCRUMB(dev_priv));
765c0e09200SDave Airlie 
766ed4cb414SEric Anholt 	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
7677c1c2871SDave Airlie 		if (master_priv->sarea_priv)
7687c1c2871SDave Airlie 			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
769c0e09200SDave Airlie 		return 0;
770ed4cb414SEric Anholt 	}
771c0e09200SDave Airlie 
7727c1c2871SDave Airlie 	if (master_priv->sarea_priv)
7737c1c2871SDave Airlie 		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
774c0e09200SDave Airlie 
775ed4cb414SEric Anholt 	i915_user_irq_get(dev);
776c0e09200SDave Airlie 	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
777c0e09200SDave Airlie 		    READ_BREADCRUMB(dev_priv) >= irq_nr);
778ed4cb414SEric Anholt 	i915_user_irq_put(dev);
779c0e09200SDave Airlie 
780c0e09200SDave Airlie 	if (ret == -EBUSY) {
781c0e09200SDave Airlie 		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
782c0e09200SDave Airlie 			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
783c0e09200SDave Airlie 	}
784c0e09200SDave Airlie 
785c0e09200SDave Airlie 	return ret;
786c0e09200SDave Airlie }
787c0e09200SDave Airlie 
788c0e09200SDave Airlie /* Needs the lock as it touches the ring.
789c0e09200SDave Airlie  */
790c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data,
791c0e09200SDave Airlie 			 struct drm_file *file_priv)
792c0e09200SDave Airlie {
793c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
794c0e09200SDave Airlie 	drm_i915_irq_emit_t *emit = data;
795c0e09200SDave Airlie 	int result;
796c0e09200SDave Airlie 
79707f4f8bfSEric Anholt 	if (!dev_priv || !dev_priv->ring.virtual_start) {
798c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
799c0e09200SDave Airlie 		return -EINVAL;
800c0e09200SDave Airlie 	}
801299eb93cSEric Anholt 
802299eb93cSEric Anholt 	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
803299eb93cSEric Anholt 
804546b0974SEric Anholt 	mutex_lock(&dev->struct_mutex);
805c0e09200SDave Airlie 	result = i915_emit_irq(dev);
806546b0974SEric Anholt 	mutex_unlock(&dev->struct_mutex);
807c0e09200SDave Airlie 
808c0e09200SDave Airlie 	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
809c0e09200SDave Airlie 		DRM_ERROR("copy_to_user\n");
810c0e09200SDave Airlie 		return -EFAULT;
811c0e09200SDave Airlie 	}
812c0e09200SDave Airlie 
813c0e09200SDave Airlie 	return 0;
814c0e09200SDave Airlie }
815c0e09200SDave Airlie 
816c0e09200SDave Airlie /* Doesn't need the hardware lock.
817c0e09200SDave Airlie  */
818c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data,
819c0e09200SDave Airlie 			 struct drm_file *file_priv)
820c0e09200SDave Airlie {
821c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
822c0e09200SDave Airlie 	drm_i915_irq_wait_t *irqwait = data;
823c0e09200SDave Airlie 
824c0e09200SDave Airlie 	if (!dev_priv) {
825c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
826c0e09200SDave Airlie 		return -EINVAL;
827c0e09200SDave Airlie 	}
828c0e09200SDave Airlie 
829c0e09200SDave Airlie 	return i915_wait_irq(dev, irqwait->irq_seq);
830c0e09200SDave Airlie }
831c0e09200SDave Airlie 
83242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
83342f52ef8SKeith Packard  * we use as a pipe index
83442f52ef8SKeith Packard  */
83542f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe)
8360a3e67a4SJesse Barnes {
8370a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
838e9d21d7fSKeith Packard 	unsigned long irqflags;
83971e0ffa5SJesse Barnes 	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
84071e0ffa5SJesse Barnes 	u32 pipeconf;
84171e0ffa5SJesse Barnes 
84271e0ffa5SJesse Barnes 	pipeconf = I915_READ(pipeconf_reg);
84371e0ffa5SJesse Barnes 	if (!(pipeconf & PIPEACONF_ENABLE))
84471e0ffa5SJesse Barnes 		return -EINVAL;
8450a3e67a4SJesse Barnes 
846036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev))
847036a4a7dSZhenyu Wang 		return 0;
848036a4a7dSZhenyu Wang 
849e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
8500a3e67a4SJesse Barnes 	if (IS_I965G(dev))
8517c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
8527c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
8530a3e67a4SJesse Barnes 	else
8547c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
8557c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
856e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
8570a3e67a4SJesse Barnes 	return 0;
8580a3e67a4SJesse Barnes }
8590a3e67a4SJesse Barnes 
86042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
86142f52ef8SKeith Packard  * we use as a pipe index
86242f52ef8SKeith Packard  */
86342f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe)
8640a3e67a4SJesse Barnes {
8650a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
866e9d21d7fSKeith Packard 	unsigned long irqflags;
8670a3e67a4SJesse Barnes 
868036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev))
869036a4a7dSZhenyu Wang 		return;
870036a4a7dSZhenyu Wang 
871e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
8727c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
8737c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
8747c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
875e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
8760a3e67a4SJesse Barnes }
8770a3e67a4SJesse Barnes 
87879e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev)
87979e53945SJesse Barnes {
88079e53945SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
881e170b030SZhenyu Wang 
882e170b030SZhenyu Wang 	if (!IS_IGDNG(dev))
88379e53945SJesse Barnes 		opregion_enable_asle(dev);
88479e53945SJesse Barnes 	dev_priv->irq_enabled = 1;
88579e53945SJesse Barnes }
88679e53945SJesse Barnes 
88779e53945SJesse Barnes 
888c0e09200SDave Airlie /* Set the vblank monitor pipe
889c0e09200SDave Airlie  */
890c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data,
891c0e09200SDave Airlie 			 struct drm_file *file_priv)
892c0e09200SDave Airlie {
893c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
894c0e09200SDave Airlie 
895c0e09200SDave Airlie 	if (!dev_priv) {
896c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
897c0e09200SDave Airlie 		return -EINVAL;
898c0e09200SDave Airlie 	}
899c0e09200SDave Airlie 
900c0e09200SDave Airlie 	return 0;
901c0e09200SDave Airlie }
902c0e09200SDave Airlie 
903c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data,
904c0e09200SDave Airlie 			 struct drm_file *file_priv)
905c0e09200SDave Airlie {
906c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
907c0e09200SDave Airlie 	drm_i915_vblank_pipe_t *pipe = data;
908c0e09200SDave Airlie 
909c0e09200SDave Airlie 	if (!dev_priv) {
910c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
911c0e09200SDave Airlie 		return -EINVAL;
912c0e09200SDave Airlie 	}
913c0e09200SDave Airlie 
9140a3e67a4SJesse Barnes 	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
915c0e09200SDave Airlie 
916c0e09200SDave Airlie 	return 0;
917c0e09200SDave Airlie }
918c0e09200SDave Airlie 
919c0e09200SDave Airlie /**
920c0e09200SDave Airlie  * Schedule buffer swap at given vertical blank.
921c0e09200SDave Airlie  */
922c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data,
923c0e09200SDave Airlie 		     struct drm_file *file_priv)
924c0e09200SDave Airlie {
925bd95e0a4SEric Anholt 	/* The delayed swap mechanism was fundamentally racy, and has been
926bd95e0a4SEric Anholt 	 * removed.  The model was that the client requested a delayed flip/swap
927bd95e0a4SEric Anholt 	 * from the kernel, then waited for vblank before continuing to perform
928bd95e0a4SEric Anholt 	 * rendering.  The problem was that the kernel might wake the client
929bd95e0a4SEric Anholt 	 * up before it dispatched the vblank swap (since the lock has to be
930bd95e0a4SEric Anholt 	 * held while touching the ringbuffer), in which case the client would
931bd95e0a4SEric Anholt 	 * clear and start the next frame before the swap occurred, and
932bd95e0a4SEric Anholt 	 * flicker would occur in addition to likely missing the vblank.
933bd95e0a4SEric Anholt 	 *
934bd95e0a4SEric Anholt 	 * In the absence of this ioctl, userland falls back to a correct path
935bd95e0a4SEric Anholt 	 * of waiting for a vblank, then dispatching the swap on its own.
936bd95e0a4SEric Anholt 	 * Context switching to userland and back is plenty fast enough for
937bd95e0a4SEric Anholt 	 * meeting the requirements of vblank swapping.
9380a3e67a4SJesse Barnes 	 */
939c0e09200SDave Airlie 	return -EINVAL;
940c0e09200SDave Airlie }
941c0e09200SDave Airlie 
942f65d9421SBen Gamari struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
943f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
944f65d9421SBen Gamari 	return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
945f65d9421SBen Gamari }
946f65d9421SBen Gamari 
947f65d9421SBen Gamari /**
948f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
949f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
950f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
951f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
952f65d9421SBen Gamari  */
953f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
954f65d9421SBen Gamari {
955f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
956f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
957f65d9421SBen Gamari 	uint32_t acthd;
958f65d9421SBen Gamari 
959f65d9421SBen Gamari 	if (!IS_I965G(dev))
960f65d9421SBen Gamari 		acthd = I915_READ(ACTHD);
961f65d9421SBen Gamari 	else
962f65d9421SBen Gamari 		acthd = I915_READ(ACTHD_I965);
963f65d9421SBen Gamari 
964f65d9421SBen Gamari 	/* If all work is done then ACTHD clearly hasn't advanced. */
965f65d9421SBen Gamari 	if (list_empty(&dev_priv->mm.request_list) ||
966f65d9421SBen Gamari 		       i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
967f65d9421SBen Gamari 		dev_priv->hangcheck_count = 0;
968f65d9421SBen Gamari 		return;
969f65d9421SBen Gamari 	}
970f65d9421SBen Gamari 
971f65d9421SBen Gamari 	if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
972f65d9421SBen Gamari 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
973ba1234d1SBen Gamari 		i915_handle_error(dev, true);
974f65d9421SBen Gamari 		return;
975f65d9421SBen Gamari 	}
976f65d9421SBen Gamari 
977f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
978f65d9421SBen Gamari 	mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
979f65d9421SBen Gamari 
980f65d9421SBen Gamari 	if (acthd != dev_priv->last_acthd)
981f65d9421SBen Gamari 		dev_priv->hangcheck_count = 0;
982f65d9421SBen Gamari 	else
983f65d9421SBen Gamari 		dev_priv->hangcheck_count++;
984f65d9421SBen Gamari 
985f65d9421SBen Gamari 	dev_priv->last_acthd = acthd;
986f65d9421SBen Gamari }
987f65d9421SBen Gamari 
988c0e09200SDave Airlie /* drm_dma.h hooks
989c0e09200SDave Airlie */
990036a4a7dSZhenyu Wang static void igdng_irq_preinstall(struct drm_device *dev)
991036a4a7dSZhenyu Wang {
992036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
993036a4a7dSZhenyu Wang 
994036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
995036a4a7dSZhenyu Wang 
996036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
997036a4a7dSZhenyu Wang 
998036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
999036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
1000036a4a7dSZhenyu Wang 	(void) I915_READ(DEIER);
1001036a4a7dSZhenyu Wang 
1002036a4a7dSZhenyu Wang 	/* and GT */
1003036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1004036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
1005036a4a7dSZhenyu Wang 	(void) I915_READ(GTIER);
1006036a4a7dSZhenyu Wang }
1007036a4a7dSZhenyu Wang 
1008036a4a7dSZhenyu Wang static int igdng_irq_postinstall(struct drm_device *dev)
1009036a4a7dSZhenyu Wang {
1010036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1011036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
1012*01c66889SZhao Yakui 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE /*| DE_PCH_EVENT */;
1013036a4a7dSZhenyu Wang 	u32 render_mask = GT_USER_INTERRUPT;
1014036a4a7dSZhenyu Wang 
1015036a4a7dSZhenyu Wang 	dev_priv->irq_mask_reg = ~display_mask;
1016036a4a7dSZhenyu Wang 	dev_priv->de_irq_enable_reg = display_mask;
1017036a4a7dSZhenyu Wang 
1018036a4a7dSZhenyu Wang 	/* should always can generate irq */
1019036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1020036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1021036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1022036a4a7dSZhenyu Wang 	(void) I915_READ(DEIER);
1023036a4a7dSZhenyu Wang 
1024036a4a7dSZhenyu Wang 	/* user interrupt should be enabled, but masked initial */
1025036a4a7dSZhenyu Wang 	dev_priv->gt_irq_mask_reg = 0xffffffff;
1026036a4a7dSZhenyu Wang 	dev_priv->gt_irq_enable_reg = render_mask;
1027036a4a7dSZhenyu Wang 
1028036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1029036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1030036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1031036a4a7dSZhenyu Wang 	(void) I915_READ(GTIER);
1032036a4a7dSZhenyu Wang 
1033036a4a7dSZhenyu Wang 	return 0;
1034036a4a7dSZhenyu Wang }
1035036a4a7dSZhenyu Wang 
1036c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev)
1037c0e09200SDave Airlie {
1038c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1039c0e09200SDave Airlie 
104079e53945SJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
104179e53945SJesse Barnes 
1042036a4a7dSZhenyu Wang 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
10438a905236SJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1044036a4a7dSZhenyu Wang 
1045036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev)) {
1046036a4a7dSZhenyu Wang 		igdng_irq_preinstall(dev);
1047036a4a7dSZhenyu Wang 		return;
1048036a4a7dSZhenyu Wang 	}
1049036a4a7dSZhenyu Wang 
10505ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
10515ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
10525ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
10535ca58282SJesse Barnes 	}
10545ca58282SJesse Barnes 
10550a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xeffe);
10567c463586SKeith Packard 	I915_WRITE(PIPEASTAT, 0);
10577c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, 0);
10580a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
1059ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
10607c463586SKeith Packard 	(void) I915_READ(IER);
1061c0e09200SDave Airlie }
1062c0e09200SDave Airlie 
10630a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev)
1064c0e09200SDave Airlie {
1065c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
10665ca58282SJesse Barnes 	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
106763eeaf38SJesse Barnes 	u32 error_mask;
10680a3e67a4SJesse Barnes 
1069036a4a7dSZhenyu Wang 	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
1070036a4a7dSZhenyu Wang 
10710a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1072ed4cb414SEric Anholt 
1073036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev))
1074036a4a7dSZhenyu Wang 		return igdng_irq_postinstall(dev);
1075036a4a7dSZhenyu Wang 
10767c463586SKeith Packard 	/* Unmask the interrupts that we always want on. */
10777c463586SKeith Packard 	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
10788ee1c3dbSMatthew Garrett 
10797c463586SKeith Packard 	dev_priv->pipestat[0] = 0;
10807c463586SKeith Packard 	dev_priv->pipestat[1] = 0;
10817c463586SKeith Packard 
10825ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
10835ca58282SJesse Barnes 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
10845ca58282SJesse Barnes 
10855ca58282SJesse Barnes 		/* Leave other bits alone */
10865ca58282SJesse Barnes 		hotplug_en |= HOTPLUG_EN_MASK;
10875ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
10885ca58282SJesse Barnes 
10895ca58282SJesse Barnes 		dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS |
10905ca58282SJesse Barnes 			TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS |
10915ca58282SJesse Barnes 			SDVOB_HOTPLUG_INT_STATUS;
10925ca58282SJesse Barnes 		if (IS_G4X(dev)) {
10935ca58282SJesse Barnes 			dev_priv->hotplug_supported_mask |=
10945ca58282SJesse Barnes 				HDMIB_HOTPLUG_INT_STATUS |
10955ca58282SJesse Barnes 				HDMIC_HOTPLUG_INT_STATUS |
10965ca58282SJesse Barnes 				HDMID_HOTPLUG_INT_STATUS;
10975ca58282SJesse Barnes 		}
10985ca58282SJesse Barnes 		/* Enable in IER... */
10995ca58282SJesse Barnes 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
11005ca58282SJesse Barnes 		/* and unmask in IMR */
11015ca58282SJesse Barnes 		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
11025ca58282SJesse Barnes 	}
11035ca58282SJesse Barnes 
110463eeaf38SJesse Barnes 	/*
110563eeaf38SJesse Barnes 	 * Enable some error detection, note the instruction error mask
110663eeaf38SJesse Barnes 	 * bit is reserved, so we leave it masked.
110763eeaf38SJesse Barnes 	 */
110863eeaf38SJesse Barnes 	if (IS_G4X(dev)) {
110963eeaf38SJesse Barnes 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
111063eeaf38SJesse Barnes 			       GM45_ERROR_MEM_PRIV |
111163eeaf38SJesse Barnes 			       GM45_ERROR_CP_PRIV |
111263eeaf38SJesse Barnes 			       I915_ERROR_MEMORY_REFRESH);
111363eeaf38SJesse Barnes 	} else {
111463eeaf38SJesse Barnes 		error_mask = ~(I915_ERROR_PAGE_TABLE |
111563eeaf38SJesse Barnes 			       I915_ERROR_MEMORY_REFRESH);
111663eeaf38SJesse Barnes 	}
111763eeaf38SJesse Barnes 	I915_WRITE(EMR, error_mask);
111863eeaf38SJesse Barnes 
11197c463586SKeith Packard 	/* Disable pipe interrupt enables, clear pending pipe status */
11207c463586SKeith Packard 	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
11217c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
11227c463586SKeith Packard 	/* Clear pending interrupt status */
11237c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
11247c463586SKeith Packard 
11255ca58282SJesse Barnes 	I915_WRITE(IER, enable_mask);
11267c463586SKeith Packard 	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1127ed4cb414SEric Anholt 	(void) I915_READ(IER);
1128ed4cb414SEric Anholt 
11298ee1c3dbSMatthew Garrett 	opregion_enable_asle(dev);
11300a3e67a4SJesse Barnes 
11310a3e67a4SJesse Barnes 	return 0;
1132c0e09200SDave Airlie }
1133c0e09200SDave Airlie 
1134036a4a7dSZhenyu Wang static void igdng_irq_uninstall(struct drm_device *dev)
1135036a4a7dSZhenyu Wang {
1136036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1137036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
1138036a4a7dSZhenyu Wang 
1139036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1140036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
1141036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1142036a4a7dSZhenyu Wang 
1143036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1144036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
1145036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1146036a4a7dSZhenyu Wang }
1147036a4a7dSZhenyu Wang 
1148c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev)
1149c0e09200SDave Airlie {
1150c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1151c0e09200SDave Airlie 
1152c0e09200SDave Airlie 	if (!dev_priv)
1153c0e09200SDave Airlie 		return;
1154c0e09200SDave Airlie 
11550a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = 0;
11560a3e67a4SJesse Barnes 
1157036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev)) {
1158036a4a7dSZhenyu Wang 		igdng_irq_uninstall(dev);
1159036a4a7dSZhenyu Wang 		return;
1160036a4a7dSZhenyu Wang 	}
1161036a4a7dSZhenyu Wang 
11625ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
11635ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
11645ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
11655ca58282SJesse Barnes 	}
11665ca58282SJesse Barnes 
11670a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
11687c463586SKeith Packard 	I915_WRITE(PIPEASTAT, 0);
11697c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, 0);
11700a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
1171ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
1172c0e09200SDave Airlie 
11737c463586SKeith Packard 	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
11747c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
11757c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
1176c0e09200SDave Airlie }
1177