xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 00acb3293670afc767fd6ca3456d466db0212c05)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula #include <drm/drm_irq.h>
3755367a27SJani Nikula 
381d455f8dSJani Nikula #include "display/intel_display_types.h"
39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
40df0566a6SJani Nikula #include "display/intel_hotplug.h"
41df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
42df0566a6SJani Nikula #include "display/intel_psr.h"
43df0566a6SJani Nikula 
44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
483e7abf81SAndi Shyti #include "gt/intel_rps.h"
492239e6dfSDaniele Ceraolo Spurio 
50c0e09200SDave Airlie #include "i915_drv.h"
51440e2b3dSJani Nikula #include "i915_irq.h"
521c5d22f7SChris Wilson #include "i915_trace.h"
53d13616dbSJani Nikula #include "intel_pm.h"
54c0e09200SDave Airlie 
55fca52a55SDaniel Vetter /**
56fca52a55SDaniel Vetter  * DOC: interrupt handling
57fca52a55SDaniel Vetter  *
58fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
59fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
60fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
61fca52a55SDaniel Vetter  */
62fca52a55SDaniel Vetter 
6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
6448ef15d3SJosé Roberto de Souza 
65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
66e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
67e4ce95aaSVille Syrjälä };
68e4ce95aaSVille Syrjälä 
6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
7023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
7123bb4cb5SVille Syrjälä };
7223bb4cb5SVille Syrjälä 
733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
743a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
753a3b3c7dSVille Syrjälä };
763a3b3c7dSVille Syrjälä 
777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
78e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
79e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
80e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
81e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
827203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
83e5868a31SEgbert Eich };
84e5868a31SEgbert Eich 
857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
86e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
907203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
9474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
9526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
9626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
987203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
9926951cafSXiong Zhang };
10026951cafSXiong Zhang 
1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
103e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
104e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
105e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
106e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1077203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
108e5868a31SEgbert Eich };
109e5868a31SEgbert Eich 
1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
112e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
113e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
114e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
115e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1167203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
117e5868a31SEgbert Eich };
118e5868a31SEgbert Eich 
1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
121e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
122e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
123e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
124e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1257203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
126e5868a31SEgbert Eich };
127e5868a31SEgbert Eich 
128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1297f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
130e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
1317203d49cSVille Syrjälä 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC,
132e0a20ad7SShashank Sharma };
133e0a20ad7SShashank Sharma 
134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
135da51e4baSVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(PORT_TC1) | GEN11_TBT_HOTPLUG(PORT_TC1),
136da51e4baSVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(PORT_TC2) | GEN11_TBT_HOTPLUG(PORT_TC2),
137da51e4baSVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(PORT_TC3) | GEN11_TBT_HOTPLUG(PORT_TC3),
138da51e4baSVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(PORT_TC4) | GEN11_TBT_HOTPLUG(PORT_TC4),
139da51e4baSVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(PORT_TC5) | GEN11_TBT_HOTPLUG(PORT_TC5),
140da51e4baSVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(PORT_TC6) | GEN11_TBT_HOTPLUG(PORT_TC6),
14148ef15d3SJosé Roberto de Souza };
14248ef15d3SJosé Roberto de Souza 
14331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
144b32821c0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
145b32821c0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
146b32821c0SLucas De Marchi 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
147da51e4baSVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
148da51e4baSVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
149da51e4baSVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
150da51e4baSVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
151da51e4baSVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
152da51e4baSVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
15352dfdba0SLucas De Marchi };
15452dfdba0SLucas De Marchi 
1550398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1560398993bSVille Syrjälä {
1570398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1580398993bSVille Syrjälä 
1590398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1600398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1610398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1620398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1630398993bSVille Syrjälä 		else
1640398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1650398993bSVille Syrjälä 		return;
1660398993bSVille Syrjälä 	}
1670398993bSVille Syrjälä 
168da51e4baSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 11)
1690398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
1700398993bSVille Syrjälä 	else if (IS_GEN9_LP(dev_priv))
1710398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
1720398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 8)
1730398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
1740398993bSVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 7)
1750398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
1760398993bSVille Syrjälä 	else
1770398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
1780398993bSVille Syrjälä 
1790398993bSVille Syrjälä 	if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))
1800398993bSVille Syrjälä 		return;
1810398993bSVille Syrjälä 
182da51e4baSVille Syrjälä 	if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) ||
183da51e4baSVille Syrjälä 	    HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
1840398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
1850398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
1860398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
1870398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
1880398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
1890398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
1900398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
1910398993bSVille Syrjälä 	else
1920398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
1930398993bSVille Syrjälä }
1940398993bSVille Syrjälä 
195aca9310aSAnshuman Gupta static void
196aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
197aca9310aSAnshuman Gupta {
198aca9310aSAnshuman Gupta 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
199aca9310aSAnshuman Gupta 
200aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
201aca9310aSAnshuman Gupta }
202aca9310aSAnshuman Gupta 
203cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
20468eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
20568eb49b1SPaulo Zanoni {
20665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
20765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
20868eb49b1SPaulo Zanoni 
20965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
21068eb49b1SPaulo Zanoni 
2115c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
21265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
21365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
21465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
21565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
21668eb49b1SPaulo Zanoni }
2175c502442SPaulo Zanoni 
218cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
21968eb49b1SPaulo Zanoni {
22065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
22165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
222a9d356a6SPaulo Zanoni 
22365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
22468eb49b1SPaulo Zanoni 
22568eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
22665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
22765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
22865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
22965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
23068eb49b1SPaulo Zanoni }
23168eb49b1SPaulo Zanoni 
232337ba017SPaulo Zanoni /*
233337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
234337ba017SPaulo Zanoni  */
23565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
236b51a2842SVille Syrjälä {
23765f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
238b51a2842SVille Syrjälä 
239b51a2842SVille Syrjälä 	if (val == 0)
240b51a2842SVille Syrjälä 		return;
241b51a2842SVille Syrjälä 
242a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
243a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
244f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
24565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
24665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
24765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
24865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
249b51a2842SVille Syrjälä }
250337ba017SPaulo Zanoni 
25165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
252e9e9848aSVille Syrjälä {
25365f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
254e9e9848aSVille Syrjälä 
255e9e9848aSVille Syrjälä 	if (val == 0)
256e9e9848aSVille Syrjälä 		return;
257e9e9848aSVille Syrjälä 
258a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
259a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2609d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
26165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
26465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
265e9e9848aSVille Syrjälä }
266e9e9848aSVille Syrjälä 
267cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
26868eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
26968eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
27068eb49b1SPaulo Zanoni 		   i915_reg_t iir)
27168eb49b1SPaulo Zanoni {
27265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
27335079899SPaulo Zanoni 
27465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
27565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
27665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
27768eb49b1SPaulo Zanoni }
27835079899SPaulo Zanoni 
279cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
2802918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
28168eb49b1SPaulo Zanoni {
28265f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
28368eb49b1SPaulo Zanoni 
28465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
28565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
28665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
28768eb49b1SPaulo Zanoni }
28868eb49b1SPaulo Zanoni 
2890706f17cSEgbert Eich /* For display hotplug interrupt */
2900706f17cSEgbert Eich static inline void
2910706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
292a9c287c9SJani Nikula 				     u32 mask,
293a9c287c9SJani Nikula 				     u32 bits)
2940706f17cSEgbert Eich {
295a9c287c9SJani Nikula 	u32 val;
2960706f17cSEgbert Eich 
29767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
29848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
2990706f17cSEgbert Eich 
3000706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
3010706f17cSEgbert Eich 	val &= ~mask;
3020706f17cSEgbert Eich 	val |= bits;
3030706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
3040706f17cSEgbert Eich }
3050706f17cSEgbert Eich 
3060706f17cSEgbert Eich /**
3070706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3080706f17cSEgbert Eich  * @dev_priv: driver private
3090706f17cSEgbert Eich  * @mask: bits to update
3100706f17cSEgbert Eich  * @bits: bits to enable
3110706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3120706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3130706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3140706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3150706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3160706f17cSEgbert Eich  * version is also available.
3170706f17cSEgbert Eich  */
3180706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
319a9c287c9SJani Nikula 				   u32 mask,
320a9c287c9SJani Nikula 				   u32 bits)
3210706f17cSEgbert Eich {
3220706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3230706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3240706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3250706f17cSEgbert Eich }
3260706f17cSEgbert Eich 
327d9dc34f1SVille Syrjälä /**
328d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
329d9dc34f1SVille Syrjälä  * @dev_priv: driver private
330d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
331d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
332d9dc34f1SVille Syrjälä  */
333fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
334a9c287c9SJani Nikula 			    u32 interrupt_mask,
335a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
336036a4a7dSZhenyu Wang {
337a9c287c9SJani Nikula 	u32 new_val;
338d9dc34f1SVille Syrjälä 
33967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3404bc9d430SDaniel Vetter 
34148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
342d9dc34f1SVille Syrjälä 
34348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
344c67a470bSPaulo Zanoni 		return;
345c67a470bSPaulo Zanoni 
346d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
347d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
348d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
349d9dc34f1SVille Syrjälä 
350d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
351d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3521ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3533143a2bfSChris Wilson 		POSTING_READ(DEIMR);
354036a4a7dSZhenyu Wang 	}
355036a4a7dSZhenyu Wang }
356036a4a7dSZhenyu Wang 
3570961021aSBen Widawsky /**
3583a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3593a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3603a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3613a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3623a3b3c7dSVille Syrjälä  */
3633a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
364a9c287c9SJani Nikula 				u32 interrupt_mask,
365a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3663a3b3c7dSVille Syrjälä {
367a9c287c9SJani Nikula 	u32 new_val;
368a9c287c9SJani Nikula 	u32 old_val;
3693a3b3c7dSVille Syrjälä 
37067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3713a3b3c7dSVille Syrjälä 
37248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
3733a3b3c7dSVille Syrjälä 
37448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
3753a3b3c7dSVille Syrjälä 		return;
3763a3b3c7dSVille Syrjälä 
3773a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
3783a3b3c7dSVille Syrjälä 
3793a3b3c7dSVille Syrjälä 	new_val = old_val;
3803a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
3813a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
3823a3b3c7dSVille Syrjälä 
3833a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
3843a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
3853a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
3863a3b3c7dSVille Syrjälä 	}
3873a3b3c7dSVille Syrjälä }
3883a3b3c7dSVille Syrjälä 
3893a3b3c7dSVille Syrjälä /**
390013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
391013d3752SVille Syrjälä  * @dev_priv: driver private
392013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
393013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
394013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
395013d3752SVille Syrjälä  */
396013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
397013d3752SVille Syrjälä 			 enum pipe pipe,
398a9c287c9SJani Nikula 			 u32 interrupt_mask,
399a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
400013d3752SVille Syrjälä {
401a9c287c9SJani Nikula 	u32 new_val;
402013d3752SVille Syrjälä 
40367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
404013d3752SVille Syrjälä 
40548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
406013d3752SVille Syrjälä 
40748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
408013d3752SVille Syrjälä 		return;
409013d3752SVille Syrjälä 
410013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
411013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
412013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
413013d3752SVille Syrjälä 
414013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
415013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
416013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
417013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
418013d3752SVille Syrjälä 	}
419013d3752SVille Syrjälä }
420013d3752SVille Syrjälä 
421013d3752SVille Syrjälä /**
422fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
423fee884edSDaniel Vetter  * @dev_priv: driver private
424fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
425fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
426fee884edSDaniel Vetter  */
42747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
428a9c287c9SJani Nikula 				  u32 interrupt_mask,
429a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
430fee884edSDaniel Vetter {
431a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
432fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
433fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
434fee884edSDaniel Vetter 
43548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
43615a17aaeSDaniel Vetter 
43767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
438fee884edSDaniel Vetter 
43948a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
440c67a470bSPaulo Zanoni 		return;
441c67a470bSPaulo Zanoni 
442fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
443fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
444fee884edSDaniel Vetter }
4458664281bSPaulo Zanoni 
4466b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
4476b12ca56SVille Syrjälä 			      enum pipe pipe)
4487c463586SKeith Packard {
4496b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
45010c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
45110c59c51SImre Deak 
4526b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
4536b12ca56SVille Syrjälä 
4546b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
4556b12ca56SVille Syrjälä 		goto out;
4566b12ca56SVille Syrjälä 
45710c59c51SImre Deak 	/*
458724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
459724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
46010c59c51SImre Deak 	 */
46148a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
46248a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
46310c59c51SImre Deak 		return 0;
464724a6905SVille Syrjälä 	/*
465724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
466724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
467724a6905SVille Syrjälä 	 */
46848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
46948a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
470724a6905SVille Syrjälä 		return 0;
47110c59c51SImre Deak 
47210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
47310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
47410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
47510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
47610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
47710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
47810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
47910c59c51SImre Deak 
4806b12ca56SVille Syrjälä out:
48148a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
48248a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
4836b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
4846b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
4856b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
4866b12ca56SVille Syrjälä 
48710c59c51SImre Deak 	return enable_mask;
48810c59c51SImre Deak }
48910c59c51SImre Deak 
4906b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
4916b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
492755e9019SImre Deak {
4936b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
494755e9019SImre Deak 	u32 enable_mask;
495755e9019SImre Deak 
49648a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
4976b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
4986b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
4996b12ca56SVille Syrjälä 
5006b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
50148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5026b12ca56SVille Syrjälä 
5036b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5046b12ca56SVille Syrjälä 		return;
5056b12ca56SVille Syrjälä 
5066b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5076b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5086b12ca56SVille Syrjälä 
5096b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
5106b12ca56SVille Syrjälä 	POSTING_READ(reg);
511755e9019SImre Deak }
512755e9019SImre Deak 
5136b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5146b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
515755e9019SImre Deak {
5166b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
517755e9019SImre Deak 	u32 enable_mask;
518755e9019SImre Deak 
51948a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5206b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5216b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5226b12ca56SVille Syrjälä 
5236b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
52448a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5256b12ca56SVille Syrjälä 
5266b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5276b12ca56SVille Syrjälä 		return;
5286b12ca56SVille Syrjälä 
5296b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5306b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5316b12ca56SVille Syrjälä 
5326b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
5336b12ca56SVille Syrjälä 	POSTING_READ(reg);
534755e9019SImre Deak }
535755e9019SImre Deak 
536f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
537f3e30485SVille Syrjälä {
538f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
539f3e30485SVille Syrjälä 		return false;
540f3e30485SVille Syrjälä 
541f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
542f3e30485SVille Syrjälä }
543f3e30485SVille Syrjälä 
544c0e09200SDave Airlie /**
545f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
54614bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
54701c66889SZhao Yakui  */
54891d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
54901c66889SZhao Yakui {
550f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
551f49e38ddSJani Nikula 		return;
552f49e38ddSJani Nikula 
55313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
55401c66889SZhao Yakui 
555755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
55691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
5573b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
558755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5591ec14ad3SChris Wilson 
56013321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
56101c66889SZhao Yakui }
56201c66889SZhao Yakui 
563f75f3746SVille Syrjälä /*
564f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
565f75f3746SVille Syrjälä  * around the vertical blanking period.
566f75f3746SVille Syrjälä  *
567f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
568f75f3746SVille Syrjälä  *  vblank_start >= 3
569f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
570f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
571f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
572f75f3746SVille Syrjälä  *
573f75f3746SVille Syrjälä  *           start of vblank:
574f75f3746SVille Syrjälä  *           latch double buffered registers
575f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
576f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
577f75f3746SVille Syrjälä  *           |
578f75f3746SVille Syrjälä  *           |          frame start:
579f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
580f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
581f75f3746SVille Syrjälä  *           |          |
582f75f3746SVille Syrjälä  *           |          |  start of vsync:
583f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
584f75f3746SVille Syrjälä  *           |          |  |
585f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
586f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
587f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
588f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
589f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
590f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
591f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
592f75f3746SVille Syrjälä  *       |          |                                         |
593f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
594f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
595f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
596f75f3746SVille Syrjälä  *
597f75f3746SVille Syrjälä  * x  = horizontal active
598f75f3746SVille Syrjälä  * _  = horizontal blanking
599f75f3746SVille Syrjälä  * hs = horizontal sync
600f75f3746SVille Syrjälä  * va = vertical active
601f75f3746SVille Syrjälä  * vb = vertical blanking
602f75f3746SVille Syrjälä  * vs = vertical sync
603f75f3746SVille Syrjälä  * vbs = vblank_start (number)
604f75f3746SVille Syrjälä  *
605f75f3746SVille Syrjälä  * Summary:
606f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
607f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
608f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
609f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
610f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
611f75f3746SVille Syrjälä  */
612f75f3746SVille Syrjälä 
61342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
61442f52ef8SKeith Packard  * we use as a pipe index
61542f52ef8SKeith Packard  */
61608fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6170a3e67a4SJesse Barnes {
61808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
61908fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
62032db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
62108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
622f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6230b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
624694e409dSVille Syrjälä 	unsigned long irqflags;
625391f75e2SVille Syrjälä 
62632db0b65SVille Syrjälä 	/*
62732db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
62832db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
62932db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
63032db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
63132db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
63232db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
63332db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
63432db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
63532db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
63632db0b65SVille Syrjälä 	 */
63732db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
63832db0b65SVille Syrjälä 		return 0;
63932db0b65SVille Syrjälä 
6400b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6410b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6420b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6430b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6440b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
645391f75e2SVille Syrjälä 
6460b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6470b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6480b2a8e09SVille Syrjälä 
6490b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6500b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6510b2a8e09SVille Syrjälä 
6529db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6539db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6545eddb70bSChris Wilson 
655694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
656694e409dSVille Syrjälä 
6570a3e67a4SJesse Barnes 	/*
6580a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6590a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6600a3e67a4SJesse Barnes 	 * register.
6610a3e67a4SJesse Barnes 	 */
6620a3e67a4SJesse Barnes 	do {
6638cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6648cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
6658cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6660a3e67a4SJesse Barnes 	} while (high1 != high2);
6670a3e67a4SJesse Barnes 
668694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
669694e409dSVille Syrjälä 
6705eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
671391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6725eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
673391f75e2SVille Syrjälä 
674391f75e2SVille Syrjälä 	/*
675391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
676391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
677391f75e2SVille Syrjälä 	 * counter against vblank start.
678391f75e2SVille Syrjälä 	 */
679edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6800a3e67a4SJesse Barnes }
6810a3e67a4SJesse Barnes 
68208fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
6839880b7a5SJesse Barnes {
68408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
68508fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
6869880b7a5SJesse Barnes 
687649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
6889880b7a5SJesse Barnes }
6899880b7a5SJesse Barnes 
690aec0246fSUma Shankar /*
691aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
692aec0246fSUma Shankar  * scanline register will not work to get the scanline,
693aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
694aec0246fSUma Shankar  * with scanline register updates.
695aec0246fSUma Shankar  * This function will use Framestamp and current
696aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
697aec0246fSUma Shankar  */
698aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
699aec0246fSUma Shankar {
700aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
701aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
702aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
703aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
704aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
705aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
706aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
707aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
708aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
709aec0246fSUma Shankar 
710aec0246fSUma Shankar 	/*
711aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
712aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
713aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
714aec0246fSUma Shankar 	 * during the same frame.
715aec0246fSUma Shankar 	 */
716aec0246fSUma Shankar 	do {
717aec0246fSUma Shankar 		/*
718aec0246fSUma Shankar 		 * This field provides read back of the display
719aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
720aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
721aec0246fSUma Shankar 		 */
7228cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7238cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
724aec0246fSUma Shankar 
725aec0246fSUma Shankar 		/*
726aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
727aec0246fSUma Shankar 		 * time stamp value.
728aec0246fSUma Shankar 		 */
7298cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
730aec0246fSUma Shankar 
7318cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7328cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
733aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
734aec0246fSUma Shankar 
735aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
736aec0246fSUma Shankar 					clock), 1000 * htotal);
737aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
738aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
739aec0246fSUma Shankar 
740aec0246fSUma Shankar 	return scanline;
741aec0246fSUma Shankar }
742aec0246fSUma Shankar 
7438cbda6b2SJani Nikula /*
7448cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
7458cbda6b2SJani Nikula  * forcewake etc.
7468cbda6b2SJani Nikula  */
747a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
748a225f079SVille Syrjälä {
749a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
750fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7515caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7525caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
753a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
75480715b2fSVille Syrjälä 	int position, vtotal;
755a225f079SVille Syrjälä 
75672259536SVille Syrjälä 	if (!crtc->active)
75772259536SVille Syrjälä 		return -1;
75872259536SVille Syrjälä 
7595caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7605caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7615caa0feaSDaniel Vetter 
762af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
763aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
764aec0246fSUma Shankar 
76580715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
766a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
767a225f079SVille Syrjälä 		vtotal /= 2;
768a225f079SVille Syrjälä 
769cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
7708cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
771a225f079SVille Syrjälä 	else
7728cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
773a225f079SVille Syrjälä 
774a225f079SVille Syrjälä 	/*
77541b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
77641b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
77741b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
77841b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
77941b578fbSJesse Barnes 	 *
78041b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
78141b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
78241b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
78341b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
78441b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
78541b578fbSJesse Barnes 	 */
78691d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
78741b578fbSJesse Barnes 		int i, temp;
78841b578fbSJesse Barnes 
78941b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
79041b578fbSJesse Barnes 			udelay(1);
7918cbda6b2SJani Nikula 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
79241b578fbSJesse Barnes 			if (temp != position) {
79341b578fbSJesse Barnes 				position = temp;
79441b578fbSJesse Barnes 				break;
79541b578fbSJesse Barnes 			}
79641b578fbSJesse Barnes 		}
79741b578fbSJesse Barnes 	}
79841b578fbSJesse Barnes 
79941b578fbSJesse Barnes 	/*
80080715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
80180715b2fSVille Syrjälä 	 * scanline_offset adjustment.
802a225f079SVille Syrjälä 	 */
80380715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
804a225f079SVille Syrjälä }
805a225f079SVille Syrjälä 
8064bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8074bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8084bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8093bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8103bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8110af7e4dfSMario Kleiner {
8124bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
813fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8144bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
815e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8163aa18df8SVille Syrjälä 	int position;
81778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
818ad3543edSMario Kleiner 	unsigned long irqflags;
8198a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
8208a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
821af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8220af7e4dfSMario Kleiner 
82348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
82400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
82500376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8269db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8271bf6ad62SDaniel Vetter 		return false;
8280af7e4dfSMario Kleiner 	}
8290af7e4dfSMario Kleiner 
830c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
83178e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
832c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
833c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
834c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8350af7e4dfSMario Kleiner 
836d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
837d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
838d31faf65SVille Syrjälä 		vbl_end /= 2;
839d31faf65SVille Syrjälä 		vtotal /= 2;
840d31faf65SVille Syrjälä 	}
841d31faf65SVille Syrjälä 
842ad3543edSMario Kleiner 	/*
843ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
844ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
845ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
846ad3543edSMario Kleiner 	 */
847ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
848ad3543edSMario Kleiner 
849ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
850ad3543edSMario Kleiner 
851ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
852ad3543edSMario Kleiner 	if (stime)
853ad3543edSMario Kleiner 		*stime = ktime_get();
854ad3543edSMario Kleiner 
8558a920e24SVille Syrjälä 	if (use_scanline_counter) {
8560af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8570af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8580af7e4dfSMario Kleiner 		 */
859e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
8600af7e4dfSMario Kleiner 	} else {
8610af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8620af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8630af7e4dfSMario Kleiner 		 * scanout position.
8640af7e4dfSMario Kleiner 		 */
8658cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8660af7e4dfSMario Kleiner 
8673aa18df8SVille Syrjälä 		/* convert to pixel counts */
8683aa18df8SVille Syrjälä 		vbl_start *= htotal;
8693aa18df8SVille Syrjälä 		vbl_end *= htotal;
8703aa18df8SVille Syrjälä 		vtotal *= htotal;
87178e8fc6bSVille Syrjälä 
87278e8fc6bSVille Syrjälä 		/*
8737e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8747e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8757e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8767e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8777e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8787e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8797e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8807e78f1cbSVille Syrjälä 		 */
8817e78f1cbSVille Syrjälä 		if (position >= vtotal)
8827e78f1cbSVille Syrjälä 			position = vtotal - 1;
8837e78f1cbSVille Syrjälä 
8847e78f1cbSVille Syrjälä 		/*
88578e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
88678e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
88778e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
88878e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
88978e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
89078e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
89178e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
89278e8fc6bSVille Syrjälä 		 */
89378e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8943aa18df8SVille Syrjälä 	}
8953aa18df8SVille Syrjälä 
896ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
897ad3543edSMario Kleiner 	if (etime)
898ad3543edSMario Kleiner 		*etime = ktime_get();
899ad3543edSMario Kleiner 
900ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
901ad3543edSMario Kleiner 
902ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
903ad3543edSMario Kleiner 
9043aa18df8SVille Syrjälä 	/*
9053aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9063aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9073aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9083aa18df8SVille Syrjälä 	 * up since vbl_end.
9093aa18df8SVille Syrjälä 	 */
9103aa18df8SVille Syrjälä 	if (position >= vbl_start)
9113aa18df8SVille Syrjälä 		position -= vbl_end;
9123aa18df8SVille Syrjälä 	else
9133aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9143aa18df8SVille Syrjälä 
9158a920e24SVille Syrjälä 	if (use_scanline_counter) {
9163aa18df8SVille Syrjälä 		*vpos = position;
9173aa18df8SVille Syrjälä 		*hpos = 0;
9183aa18df8SVille Syrjälä 	} else {
9190af7e4dfSMario Kleiner 		*vpos = position / htotal;
9200af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9210af7e4dfSMario Kleiner 	}
9220af7e4dfSMario Kleiner 
9231bf6ad62SDaniel Vetter 	return true;
9240af7e4dfSMario Kleiner }
9250af7e4dfSMario Kleiner 
9264bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
9274bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
9284bbffbf3SThomas Zimmermann {
9294bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
9304bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
93148e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
9324bbffbf3SThomas Zimmermann }
9334bbffbf3SThomas Zimmermann 
934a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
935a225f079SVille Syrjälä {
936fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
937a225f079SVille Syrjälä 	unsigned long irqflags;
938a225f079SVille Syrjälä 	int position;
939a225f079SVille Syrjälä 
940a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
941a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
942a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
943a225f079SVille Syrjälä 
944a225f079SVille Syrjälä 	return position;
945a225f079SVille Syrjälä }
946a225f079SVille Syrjälä 
947e3689190SBen Widawsky /**
94874bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
949e3689190SBen Widawsky  * occurred.
950e3689190SBen Widawsky  * @work: workqueue struct
951e3689190SBen Widawsky  *
952e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
953e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
954e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
955e3689190SBen Widawsky  */
95674bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
957e3689190SBen Widawsky {
9582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
959cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
960cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
961e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
96235a85ac6SBen Widawsky 	char *parity_event[6];
963a9c287c9SJani Nikula 	u32 misccpctl;
964a9c287c9SJani Nikula 	u8 slice = 0;
965e3689190SBen Widawsky 
966e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
967e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
968e3689190SBen Widawsky 	 * any time we access those registers.
969e3689190SBen Widawsky 	 */
97091c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
971e3689190SBen Widawsky 
97235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
97348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
97435a85ac6SBen Widawsky 		goto out;
97535a85ac6SBen Widawsky 
976e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
977e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
978e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
979e3689190SBen Widawsky 
98035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
981f0f59a00SVille Syrjälä 		i915_reg_t reg;
98235a85ac6SBen Widawsky 
98335a85ac6SBen Widawsky 		slice--;
98448a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
98548a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
98635a85ac6SBen Widawsky 			break;
98735a85ac6SBen Widawsky 
98835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
98935a85ac6SBen Widawsky 
9906fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
99135a85ac6SBen Widawsky 
99235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
993e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
994e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
995e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
996e3689190SBen Widawsky 
99735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
99835a85ac6SBen Widawsky 		POSTING_READ(reg);
999e3689190SBen Widawsky 
1000cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1001e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1002e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1003e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
100435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
100535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1006e3689190SBen Widawsky 
100791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1008e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1009e3689190SBen Widawsky 
101035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
101135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1012e3689190SBen Widawsky 
101335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1014e3689190SBen Widawsky 		kfree(parity_event[3]);
1015e3689190SBen Widawsky 		kfree(parity_event[2]);
1016e3689190SBen Widawsky 		kfree(parity_event[1]);
1017e3689190SBen Widawsky 	}
1018e3689190SBen Widawsky 
101935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
102035a85ac6SBen Widawsky 
102135a85ac6SBen Widawsky out:
102248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1023cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1024cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1025cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
102635a85ac6SBen Widawsky 
102791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
102835a85ac6SBen Widawsky }
102935a85ac6SBen Widawsky 
1030af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1031121e758eSDhinakaran Pandiyan {
1032af92058fSVille Syrjälä 	switch (pin) {
1033da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1034121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1035da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1036121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1037da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1038121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1039da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1040121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1041da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
104248ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
1043da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
104448ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
104548ef15d3SJosé Roberto de Souza 	default:
104648ef15d3SJosé Roberto de Souza 		return false;
104748ef15d3SJosé Roberto de Souza 	}
104848ef15d3SJosé Roberto de Souza }
104948ef15d3SJosé Roberto de Souza 
1050af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
105163c88d22SImre Deak {
1052af92058fSVille Syrjälä 	switch (pin) {
1053af92058fSVille Syrjälä 	case HPD_PORT_A:
1054195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1055af92058fSVille Syrjälä 	case HPD_PORT_B:
105663c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1057af92058fSVille Syrjälä 	case HPD_PORT_C:
105863c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
105963c88d22SImre Deak 	default:
106063c88d22SImre Deak 		return false;
106163c88d22SImre Deak 	}
106263c88d22SImre Deak }
106363c88d22SImre Deak 
1064af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
106531604222SAnusha Srivatsa {
1066af92058fSVille Syrjälä 	switch (pin) {
1067af92058fSVille Syrjälä 	case HPD_PORT_A:
1068ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1069af92058fSVille Syrjälä 	case HPD_PORT_B:
1070ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
10718ef7e340SMatt Roper 	case HPD_PORT_C:
1072ed3126faSLucas De Marchi 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
107331604222SAnusha Srivatsa 	default:
107431604222SAnusha Srivatsa 		return false;
107531604222SAnusha Srivatsa 	}
107631604222SAnusha Srivatsa }
107731604222SAnusha Srivatsa 
1078af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
107931604222SAnusha Srivatsa {
1080af92058fSVille Syrjälä 	switch (pin) {
1081da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
108231604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1083da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
108431604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1085da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
108631604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1087da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
108831604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1089da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
109052dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
1091da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
109252dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
109352dfdba0SLucas De Marchi 	default:
109452dfdba0SLucas De Marchi 		return false;
109552dfdba0SLucas De Marchi 	}
109652dfdba0SLucas De Marchi }
109752dfdba0SLucas De Marchi 
1098af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
10996dbf30ceSVille Syrjälä {
1100af92058fSVille Syrjälä 	switch (pin) {
1101af92058fSVille Syrjälä 	case HPD_PORT_E:
11026dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11036dbf30ceSVille Syrjälä 	default:
11046dbf30ceSVille Syrjälä 		return false;
11056dbf30ceSVille Syrjälä 	}
11066dbf30ceSVille Syrjälä }
11076dbf30ceSVille Syrjälä 
1108af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
110974c0b395SVille Syrjälä {
1110af92058fSVille Syrjälä 	switch (pin) {
1111af92058fSVille Syrjälä 	case HPD_PORT_A:
111274c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1113af92058fSVille Syrjälä 	case HPD_PORT_B:
111474c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1115af92058fSVille Syrjälä 	case HPD_PORT_C:
111674c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1117af92058fSVille Syrjälä 	case HPD_PORT_D:
111874c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
111974c0b395SVille Syrjälä 	default:
112074c0b395SVille Syrjälä 		return false;
112174c0b395SVille Syrjälä 	}
112274c0b395SVille Syrjälä }
112374c0b395SVille Syrjälä 
1124af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1125e4ce95aaSVille Syrjälä {
1126af92058fSVille Syrjälä 	switch (pin) {
1127af92058fSVille Syrjälä 	case HPD_PORT_A:
1128e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1129e4ce95aaSVille Syrjälä 	default:
1130e4ce95aaSVille Syrjälä 		return false;
1131e4ce95aaSVille Syrjälä 	}
1132e4ce95aaSVille Syrjälä }
1133e4ce95aaSVille Syrjälä 
1134af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
113513cf5504SDave Airlie {
1136af92058fSVille Syrjälä 	switch (pin) {
1137af92058fSVille Syrjälä 	case HPD_PORT_B:
1138676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1139af92058fSVille Syrjälä 	case HPD_PORT_C:
1140676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1141af92058fSVille Syrjälä 	case HPD_PORT_D:
1142676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1143676574dfSJani Nikula 	default:
1144676574dfSJani Nikula 		return false;
114513cf5504SDave Airlie 	}
114613cf5504SDave Airlie }
114713cf5504SDave Airlie 
1148af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
114913cf5504SDave Airlie {
1150af92058fSVille Syrjälä 	switch (pin) {
1151af92058fSVille Syrjälä 	case HPD_PORT_B:
1152676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1153af92058fSVille Syrjälä 	case HPD_PORT_C:
1154676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1155af92058fSVille Syrjälä 	case HPD_PORT_D:
1156676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1157676574dfSJani Nikula 	default:
1158676574dfSJani Nikula 		return false;
115913cf5504SDave Airlie 	}
116013cf5504SDave Airlie }
116113cf5504SDave Airlie 
116242db67d6SVille Syrjälä /*
116342db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
116442db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
116542db67d6SVille Syrjälä  * hotplug detection results from several registers.
116642db67d6SVille Syrjälä  *
116742db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
116842db67d6SVille Syrjälä  */
1169cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1170cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
11718c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1172fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1173af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1174676574dfSJani Nikula {
1175e9be2850SVille Syrjälä 	enum hpd_pin pin;
1176676574dfSJani Nikula 
117752dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
117852dfdba0SLucas De Marchi 
1179e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1180e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
11818c841e57SJani Nikula 			continue;
11828c841e57SJani Nikula 
1183e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1184676574dfSJani Nikula 
1185af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1186e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1187676574dfSJani Nikula 	}
1188676574dfSJani Nikula 
118900376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
119000376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1191f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1192676574dfSJani Nikula 
1193676574dfSJani Nikula }
1194676574dfSJani Nikula 
119591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1196515ac2bbSDaniel Vetter {
119728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1198515ac2bbSDaniel Vetter }
1199515ac2bbSDaniel Vetter 
120091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1201ce99c256SDaniel Vetter {
12029ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1203ce99c256SDaniel Vetter }
1204ce99c256SDaniel Vetter 
12058bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
120691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
120791d14251STvrtko Ursulin 					 enum pipe pipe,
1208a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1209a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1210a9c287c9SJani Nikula 					 u32 crc4)
12118bf1e9f1SShuang He {
12128c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
121300535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
12145cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
12155cee6c45SVille Syrjälä 
12165cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1217b2c88f5bSDamien Lespiau 
1218d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
12198c6b709dSTomeu Vizoso 	/*
12208c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
12218c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
12228c6b709dSTomeu Vizoso 	 * out the buggy result.
12238c6b709dSTomeu Vizoso 	 *
1224163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
12258c6b709dSTomeu Vizoso 	 * don't trust that one either.
12268c6b709dSTomeu Vizoso 	 */
1227033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1228163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
12298c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
12308c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
12318c6b709dSTomeu Vizoso 		return;
12328c6b709dSTomeu Vizoso 	}
12338c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
12346cc42152SMaarten Lankhorst 
1235246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1236ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1237246ee524STomeu Vizoso 				crcs);
12388c6b709dSTomeu Vizoso }
1239277de95eSDaniel Vetter #else
1240277de95eSDaniel Vetter static inline void
124191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
124291d14251STvrtko Ursulin 			     enum pipe pipe,
1243a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1244a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1245a9c287c9SJani Nikula 			     u32 crc4) {}
1246277de95eSDaniel Vetter #endif
1247eba94eb9SDaniel Vetter 
12481288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
12491288f9b0SKarthik B S 			      enum pipe pipe)
12501288f9b0SKarthik B S {
12511288f9b0SKarthik B S 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
12521288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
12531288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
12541288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
12551288f9b0SKarthik B S 	unsigned long irqflags;
12561288f9b0SKarthik B S 
12571288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
12581288f9b0SKarthik B S 
12591288f9b0SKarthik B S 	crtc_state->event = NULL;
12601288f9b0SKarthik B S 
12611288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
12621288f9b0SKarthik B S 
12631288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
12641288f9b0SKarthik B S }
1265277de95eSDaniel Vetter 
126691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
126791d14251STvrtko Ursulin 				     enum pipe pipe)
12685a69b89fSDaniel Vetter {
126991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
12705a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
12715a69b89fSDaniel Vetter 				     0, 0, 0, 0);
12725a69b89fSDaniel Vetter }
12735a69b89fSDaniel Vetter 
127491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
127591d14251STvrtko Ursulin 				     enum pipe pipe)
1276eba94eb9SDaniel Vetter {
127791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1278eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1279eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1280eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1281eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
12828bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1283eba94eb9SDaniel Vetter }
12845b3a856bSDaniel Vetter 
128591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
128691d14251STvrtko Ursulin 				      enum pipe pipe)
12875b3a856bSDaniel Vetter {
1288a9c287c9SJani Nikula 	u32 res1, res2;
12890b5c5ed0SDaniel Vetter 
129091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
12910b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
12920b5c5ed0SDaniel Vetter 	else
12930b5c5ed0SDaniel Vetter 		res1 = 0;
12940b5c5ed0SDaniel Vetter 
129591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
12960b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
12970b5c5ed0SDaniel Vetter 	else
12980b5c5ed0SDaniel Vetter 		res2 = 0;
12995b3a856bSDaniel Vetter 
130091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13010b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
13020b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
13030b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
13040b5c5ed0SDaniel Vetter 				     res1, res2);
13055b3a856bSDaniel Vetter }
13068bf1e9f1SShuang He 
130744d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
130844d9241eSVille Syrjälä {
130944d9241eSVille Syrjälä 	enum pipe pipe;
131044d9241eSVille Syrjälä 
131144d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
131244d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
131344d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
131444d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
131544d9241eSVille Syrjälä 
131644d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
131744d9241eSVille Syrjälä 	}
131844d9241eSVille Syrjälä }
131944d9241eSVille Syrjälä 
1320eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
132191d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
13227e231dbeSJesse Barnes {
1323d048a268SVille Syrjälä 	enum pipe pipe;
13247e231dbeSJesse Barnes 
132558ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
13261ca993d2SVille Syrjälä 
13271ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
13281ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
13291ca993d2SVille Syrjälä 		return;
13301ca993d2SVille Syrjälä 	}
13311ca993d2SVille Syrjälä 
1332055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1333f0f59a00SVille Syrjälä 		i915_reg_t reg;
13346b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
133591d181ddSImre Deak 
1336bbb5eebfSDaniel Vetter 		/*
1337bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1338bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1339bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1340bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1341bbb5eebfSDaniel Vetter 		 * handle.
1342bbb5eebfSDaniel Vetter 		 */
13430f239f4cSDaniel Vetter 
13440f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
13456b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1346bbb5eebfSDaniel Vetter 
1347bbb5eebfSDaniel Vetter 		switch (pipe) {
1348d048a268SVille Syrjälä 		default:
1349bbb5eebfSDaniel Vetter 		case PIPE_A:
1350bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1351bbb5eebfSDaniel Vetter 			break;
1352bbb5eebfSDaniel Vetter 		case PIPE_B:
1353bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1354bbb5eebfSDaniel Vetter 			break;
13553278f67fSVille Syrjälä 		case PIPE_C:
13563278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
13573278f67fSVille Syrjälä 			break;
1358bbb5eebfSDaniel Vetter 		}
1359bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
13606b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1361bbb5eebfSDaniel Vetter 
13626b12ca56SVille Syrjälä 		if (!status_mask)
136391d181ddSImre Deak 			continue;
136491d181ddSImre Deak 
136591d181ddSImre Deak 		reg = PIPESTAT(pipe);
13666b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
13676b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
13687e231dbeSJesse Barnes 
13697e231dbeSJesse Barnes 		/*
13707e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1371132c27c9SVille Syrjälä 		 *
1372132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1373132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1374132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1375132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1376132c27c9SVille Syrjälä 		 * an interrupt is still pending.
13777e231dbeSJesse Barnes 		 */
1378132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1379132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1380132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1381132c27c9SVille Syrjälä 		}
13827e231dbeSJesse Barnes 	}
138358ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
13842ecb8ca4SVille Syrjälä }
13852ecb8ca4SVille Syrjälä 
1386eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1387eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1388eb64343cSVille Syrjälä {
1389eb64343cSVille Syrjälä 	enum pipe pipe;
1390eb64343cSVille Syrjälä 
1391eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1392eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1393aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1394eb64343cSVille Syrjälä 
1395eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1396eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1397eb64343cSVille Syrjälä 
1398eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1399eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1400eb64343cSVille Syrjälä 	}
1401eb64343cSVille Syrjälä }
1402eb64343cSVille Syrjälä 
1403eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1404eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1405eb64343cSVille Syrjälä {
1406eb64343cSVille Syrjälä 	bool blc_event = false;
1407eb64343cSVille Syrjälä 	enum pipe pipe;
1408eb64343cSVille Syrjälä 
1409eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1410eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1411aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1412eb64343cSVille Syrjälä 
1413eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1414eb64343cSVille Syrjälä 			blc_event = true;
1415eb64343cSVille Syrjälä 
1416eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1417eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1418eb64343cSVille Syrjälä 
1419eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1420eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1421eb64343cSVille Syrjälä 	}
1422eb64343cSVille Syrjälä 
1423eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1424eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1425eb64343cSVille Syrjälä }
1426eb64343cSVille Syrjälä 
1427eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1428eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1429eb64343cSVille Syrjälä {
1430eb64343cSVille Syrjälä 	bool blc_event = false;
1431eb64343cSVille Syrjälä 	enum pipe pipe;
1432eb64343cSVille Syrjälä 
1433eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1434eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1435aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1436eb64343cSVille Syrjälä 
1437eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1438eb64343cSVille Syrjälä 			blc_event = true;
1439eb64343cSVille Syrjälä 
1440eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1441eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1442eb64343cSVille Syrjälä 
1443eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1444eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1445eb64343cSVille Syrjälä 	}
1446eb64343cSVille Syrjälä 
1447eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1448eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1449eb64343cSVille Syrjälä 
1450eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1451eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1452eb64343cSVille Syrjälä }
1453eb64343cSVille Syrjälä 
145491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
14552ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
14562ecb8ca4SVille Syrjälä {
14572ecb8ca4SVille Syrjälä 	enum pipe pipe;
14587e231dbeSJesse Barnes 
1459055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1460fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1461aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
14624356d586SDaniel Vetter 
14634356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
146491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
14652d9d2b0bSVille Syrjälä 
14661f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
14671f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
146831acc7f5SJesse Barnes 	}
146931acc7f5SJesse Barnes 
1470c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
147191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1472c1874ed7SImre Deak }
1473c1874ed7SImre Deak 
14741ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
147516c6c56bSVille Syrjälä {
14760ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
14770ba7c51aSVille Syrjälä 	int i;
147816c6c56bSVille Syrjälä 
14790ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
14800ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14810ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
14820ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
14830ba7c51aSVille Syrjälä 	else
14840ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
14850ba7c51aSVille Syrjälä 
14860ba7c51aSVille Syrjälä 	/*
14870ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
14880ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
14890ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
14900ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
14910ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
14920ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
14930ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
14940ba7c51aSVille Syrjälä 	 */
14950ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
14960ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
14970ba7c51aSVille Syrjälä 
14980ba7c51aSVille Syrjälä 		if (tmp == 0)
14990ba7c51aSVille Syrjälä 			return hotplug_status;
15000ba7c51aSVille Syrjälä 
15010ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
15023ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15030ba7c51aSVille Syrjälä 	}
15040ba7c51aSVille Syrjälä 
150548a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
15060ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
15070ba7c51aSVille Syrjälä 		      I915_READ(PORT_HOTPLUG_STAT));
15081ae3c34cSVille Syrjälä 
15091ae3c34cSVille Syrjälä 	return hotplug_status;
15101ae3c34cSVille Syrjälä }
15111ae3c34cSVille Syrjälä 
151291d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
15131ae3c34cSVille Syrjälä 				 u32 hotplug_status)
15141ae3c34cSVille Syrjälä {
15151ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
15160398993bSVille Syrjälä 	u32 hotplug_trigger;
15173ff60f89SOscar Mateo 
15180398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15190398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15200398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
15210398993bSVille Syrjälä 	else
15220398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
152316c6c56bSVille Syrjälä 
152458f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1525cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1526cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
15270398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1528fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
152958f2cf24SVille Syrjälä 
153091d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
153158f2cf24SVille Syrjälä 	}
1532369712e8SJani Nikula 
15330398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
15340398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
15350398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
153691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
153758f2cf24SVille Syrjälä }
153816c6c56bSVille Syrjälä 
1539c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1540c1874ed7SImre Deak {
1541b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1542c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1543c1874ed7SImre Deak 
15442dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15452dd2a883SImre Deak 		return IRQ_NONE;
15462dd2a883SImre Deak 
15471f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
15489102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
15491f814dacSImre Deak 
15501e1cace9SVille Syrjälä 	do {
15516e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
15522ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
15531ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1554a5e485a9SVille Syrjälä 		u32 ier = 0;
15553ff60f89SOscar Mateo 
1556c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1557c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15583ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1559c1874ed7SImre Deak 
1560c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
15611e1cace9SVille Syrjälä 			break;
1562c1874ed7SImre Deak 
1563c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1564c1874ed7SImre Deak 
1565a5e485a9SVille Syrjälä 		/*
1566a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1567a5e485a9SVille Syrjälä 		 *
1568a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1569a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1570a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1571a5e485a9SVille Syrjälä 		 *
1572a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1573a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1574a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1575a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1576a5e485a9SVille Syrjälä 		 * bits this time around.
1577a5e485a9SVille Syrjälä 		 */
15784a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1579a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1580a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
15814a0a0202SVille Syrjälä 
15824a0a0202SVille Syrjälä 		if (gt_iir)
15834a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
15844a0a0202SVille Syrjälä 		if (pm_iir)
15854a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
15864a0a0202SVille Syrjälä 
15877ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
15881ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
15897ce4d1f2SVille Syrjälä 
15903ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
15913ff60f89SOscar Mateo 		 * signalled in iir */
1592eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
15937ce4d1f2SVille Syrjälä 
1594eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1595eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1596eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1597eef57324SJerome Anand 
15987ce4d1f2SVille Syrjälä 		/*
15997ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16007ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16017ce4d1f2SVille Syrjälä 		 */
16027ce4d1f2SVille Syrjälä 		if (iir)
16037ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
16044a0a0202SVille Syrjälä 
1605a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
16064a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
16071ae3c34cSVille Syrjälä 
160852894874SVille Syrjälä 		if (gt_iir)
1609cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
161052894874SVille Syrjälä 		if (pm_iir)
16113e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
161252894874SVille Syrjälä 
16131ae3c34cSVille Syrjälä 		if (hotplug_status)
161491d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16152ecb8ca4SVille Syrjälä 
161691d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
16171e1cace9SVille Syrjälä 	} while (0);
16187e231dbeSJesse Barnes 
16199102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16201f814dacSImre Deak 
16217e231dbeSJesse Barnes 	return ret;
16227e231dbeSJesse Barnes }
16237e231dbeSJesse Barnes 
162443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
162543f328d7SVille Syrjälä {
1626b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
162743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
162843f328d7SVille Syrjälä 
16292dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16302dd2a883SImre Deak 		return IRQ_NONE;
16312dd2a883SImre Deak 
16321f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16339102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16341f814dacSImre Deak 
1635579de73bSChris Wilson 	do {
16366e814800SVille Syrjälä 		u32 master_ctl, iir;
16372ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16381ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1639a5e485a9SVille Syrjälä 		u32 ier = 0;
1640a5e485a9SVille Syrjälä 
16418e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16423278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16433278f67fSVille Syrjälä 
16443278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16458e5fd599SVille Syrjälä 			break;
164643f328d7SVille Syrjälä 
164727b6c122SOscar Mateo 		ret = IRQ_HANDLED;
164827b6c122SOscar Mateo 
1649a5e485a9SVille Syrjälä 		/*
1650a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1651a5e485a9SVille Syrjälä 		 *
1652a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1653a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1654a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1655a5e485a9SVille Syrjälä 		 *
1656a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1657a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1658a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1659a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1660a5e485a9SVille Syrjälä 		 * bits this time around.
1661a5e485a9SVille Syrjälä 		 */
166243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1663a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1664a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
166543f328d7SVille Syrjälä 
16666cc32f15SChris Wilson 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
166727b6c122SOscar Mateo 
166827b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16691ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
167043f328d7SVille Syrjälä 
167127b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
167227b6c122SOscar Mateo 		 * signalled in iir */
1673eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
167443f328d7SVille Syrjälä 
1675eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1676eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1677eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1678eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1679eef57324SJerome Anand 
16807ce4d1f2SVille Syrjälä 		/*
16817ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16827ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16837ce4d1f2SVille Syrjälä 		 */
16847ce4d1f2SVille Syrjälä 		if (iir)
16857ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
16867ce4d1f2SVille Syrjälä 
1687a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1688e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
16891ae3c34cSVille Syrjälä 
16901ae3c34cSVille Syrjälä 		if (hotplug_status)
169191d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16922ecb8ca4SVille Syrjälä 
169391d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1694579de73bSChris Wilson 	} while (0);
16953278f67fSVille Syrjälä 
16969102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16971f814dacSImre Deak 
169843f328d7SVille Syrjälä 	return ret;
169943f328d7SVille Syrjälä }
170043f328d7SVille Syrjälä 
170191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17020398993bSVille Syrjälä 				u32 hotplug_trigger)
1703776ad806SJesse Barnes {
170442db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1705776ad806SJesse Barnes 
17066a39d7c9SJani Nikula 	/*
17076a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
17086a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
17096a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
17106a39d7c9SJani Nikula 	 * errors.
17116a39d7c9SJani Nikula 	 */
171213cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
17136a39d7c9SJani Nikula 	if (!hotplug_trigger) {
17146a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
17156a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
17166a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
17176a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
17186a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
17196a39d7c9SJani Nikula 	}
17206a39d7c9SJani Nikula 
172113cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
17226a39d7c9SJani Nikula 	if (!hotplug_trigger)
17236a39d7c9SJani Nikula 		return;
172413cf5504SDave Airlie 
17250398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
17260398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
17270398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1728fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
172940e56410SVille Syrjälä 
173091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1731aaf5ec2eSSonika Jindal }
173291d131d2SDaniel Vetter 
173391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
173440e56410SVille Syrjälä {
1735d048a268SVille Syrjälä 	enum pipe pipe;
173640e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
173740e56410SVille Syrjälä 
17380398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
173940e56410SVille Syrjälä 
1740cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1741cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1742776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
174300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1744cfc33bf7SVille Syrjälä 			port_name(port));
1745cfc33bf7SVille Syrjälä 	}
1746776ad806SJesse Barnes 
1747ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
174891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1749ce99c256SDaniel Vetter 
1750776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
175191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1752776ad806SJesse Barnes 
1753776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
175400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1755776ad806SJesse Barnes 
1756776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
175700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1758776ad806SJesse Barnes 
1759776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
176000376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1761776ad806SJesse Barnes 
1762b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1763055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
176400376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
17659db4a9c7SJesse Barnes 				pipe_name(pipe),
17669db4a9c7SJesse Barnes 				I915_READ(FDI_RX_IIR(pipe)));
1767b8b65ccdSAnshuman Gupta 	}
1768776ad806SJesse Barnes 
1769776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
177000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1771776ad806SJesse Barnes 
1772776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
177300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
177400376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1775776ad806SJesse Barnes 
1776776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1777a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
17788664281bSPaulo Zanoni 
17798664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1780a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
17818664281bSPaulo Zanoni }
17828664281bSPaulo Zanoni 
178391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
17848664281bSPaulo Zanoni {
17858664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17865a69b89fSDaniel Vetter 	enum pipe pipe;
17878664281bSPaulo Zanoni 
1788de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
178900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1790de032bf4SPaulo Zanoni 
1791055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17921f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17931f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17948664281bSPaulo Zanoni 
17955a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
179691d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
179791d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
17985a69b89fSDaniel Vetter 			else
179991d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
18005a69b89fSDaniel Vetter 		}
18015a69b89fSDaniel Vetter 	}
18028bf1e9f1SShuang He 
18038664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
18048664281bSPaulo Zanoni }
18058664281bSPaulo Zanoni 
180691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
18078664281bSPaulo Zanoni {
18088664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
180945c1cd87SMika Kahola 	enum pipe pipe;
18108664281bSPaulo Zanoni 
1811de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
181200376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1813de032bf4SPaulo Zanoni 
181445c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
181545c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
181645c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
18178664281bSPaulo Zanoni 
18188664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1819776ad806SJesse Barnes }
1820776ad806SJesse Barnes 
182191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
182223e81d69SAdam Jackson {
1823d048a268SVille Syrjälä 	enum pipe pipe;
18246dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1825aaf5ec2eSSonika Jindal 
18260398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
182791d131d2SDaniel Vetter 
1828cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1829cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
183023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
183100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1832cfc33bf7SVille Syrjälä 			port_name(port));
1833cfc33bf7SVille Syrjälä 	}
183423e81d69SAdam Jackson 
183523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
183691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
183723e81d69SAdam Jackson 
183823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
183991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
184023e81d69SAdam Jackson 
184123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
184200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
184323e81d69SAdam Jackson 
184423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
184500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
184623e81d69SAdam Jackson 
1847b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1848055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
184900376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
185023e81d69SAdam Jackson 				pipe_name(pipe),
185123e81d69SAdam Jackson 				I915_READ(FDI_RX_IIR(pipe)));
1852b8b65ccdSAnshuman Gupta 	}
18538664281bSPaulo Zanoni 
18548664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
185591d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
185623e81d69SAdam Jackson }
185723e81d69SAdam Jackson 
185858676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
185931604222SAnusha Srivatsa {
186058676af6SLucas De Marchi 	u32 ddi_hotplug_trigger, tc_hotplug_trigger;
186131604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
186231604222SAnusha Srivatsa 
186358676af6SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv)) {
186458676af6SLucas De Marchi 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
186558676af6SLucas De Marchi 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
1866943682e3SMatt Roper 	} else if (HAS_PCH_JSP(dev_priv)) {
1867943682e3SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1868943682e3SMatt Roper 		tc_hotplug_trigger = 0;
186958676af6SLucas De Marchi 	} else if (HAS_PCH_MCC(dev_priv)) {
187053448aedSVivek Kasireddy 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
187153448aedSVivek Kasireddy 		tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
18728ef7e340SMatt Roper 	} else {
187348a1b8d4SPankaj Bharadiya 		drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
187448a1b8d4SPankaj Bharadiya 			 "Unrecognized PCH type 0x%x\n",
187548a1b8d4SPankaj Bharadiya 			 INTEL_PCH_TYPE(dev_priv));
1876943682e3SMatt Roper 
18778ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
18788ef7e340SMatt Roper 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
18798ef7e340SMatt Roper 	}
18808ef7e340SMatt Roper 
188131604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
188231604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
188331604222SAnusha Srivatsa 
188431604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
188531604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
188631604222SAnusha Srivatsa 
188731604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18880398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
18890398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
189031604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
189131604222SAnusha Srivatsa 	}
189231604222SAnusha Srivatsa 
189331604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
189431604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
189531604222SAnusha Srivatsa 
189631604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
189731604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
189831604222SAnusha Srivatsa 
189931604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19000398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19010398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
1902da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
190352dfdba0SLucas De Marchi 	}
190452dfdba0SLucas De Marchi 
190552dfdba0SLucas De Marchi 	if (pin_mask)
190652dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
190752dfdba0SLucas De Marchi 
190852dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
190952dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
191052dfdba0SLucas De Marchi }
191152dfdba0SLucas De Marchi 
191291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
19136dbf30ceSVille Syrjälä {
19146dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19156dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19166dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19176dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19186dbf30ceSVille Syrjälä 
19196dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19206dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19216dbf30ceSVille Syrjälä 
19226dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19236dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19246dbf30ceSVille Syrjälä 
1925cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19260398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
19270398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
192874c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19296dbf30ceSVille Syrjälä 	}
19306dbf30ceSVille Syrjälä 
19316dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
19326dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19336dbf30ceSVille Syrjälä 
19346dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
19356dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
19366dbf30ceSVille Syrjälä 
1937cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19380398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
19390398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
19406dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
19416dbf30ceSVille Syrjälä 	}
19426dbf30ceSVille Syrjälä 
19436dbf30ceSVille Syrjälä 	if (pin_mask)
194491d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
19456dbf30ceSVille Syrjälä 
19466dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
194791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
19486dbf30ceSVille Syrjälä }
19496dbf30ceSVille Syrjälä 
195091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
19510398993bSVille Syrjälä 				u32 hotplug_trigger)
1952c008bc6eSPaulo Zanoni {
1953e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1954e4ce95aaSVille Syrjälä 
1955e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1956e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1957e4ce95aaSVille Syrjälä 
19580398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19590398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
19600398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
1961e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
196240e56410SVille Syrjälä 
196391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1964e4ce95aaSVille Syrjälä }
1965c008bc6eSPaulo Zanoni 
196691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
196791d14251STvrtko Ursulin 				    u32 de_iir)
196840e56410SVille Syrjälä {
196940e56410SVille Syrjälä 	enum pipe pipe;
197040e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
197140e56410SVille Syrjälä 
197240e56410SVille Syrjälä 	if (hotplug_trigger)
19730398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
197440e56410SVille Syrjälä 
1975c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
197691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1977c008bc6eSPaulo Zanoni 
1978c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
197991d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
1980c008bc6eSPaulo Zanoni 
1981c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
198200376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1983c008bc6eSPaulo Zanoni 
1984055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1985fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
1986aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1987c008bc6eSPaulo Zanoni 
198840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
19891f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1990c008bc6eSPaulo Zanoni 
199140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
199291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1993c008bc6eSPaulo Zanoni 	}
1994c008bc6eSPaulo Zanoni 
1995c008bc6eSPaulo Zanoni 	/* check event from PCH */
1996c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1997c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1998c008bc6eSPaulo Zanoni 
199991d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
200091d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2001c008bc6eSPaulo Zanoni 		else
200291d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2003c008bc6eSPaulo Zanoni 
2004c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2005c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2006c008bc6eSPaulo Zanoni 	}
2007c008bc6eSPaulo Zanoni 
2008cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
20093e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
2010c008bc6eSPaulo Zanoni }
2011c008bc6eSPaulo Zanoni 
201291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
201391d14251STvrtko Ursulin 				    u32 de_iir)
20149719fb98SPaulo Zanoni {
201507d27e20SDamien Lespiau 	enum pipe pipe;
201623bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
201723bb4cb5SVille Syrjälä 
201840e56410SVille Syrjälä 	if (hotplug_trigger)
20190398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
20209719fb98SPaulo Zanoni 
20219719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
202291d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
20239719fb98SPaulo Zanoni 
202454fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
202554fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
202654fd3149SDhinakaran Pandiyan 
202754fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
202854fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
202954fd3149SDhinakaran Pandiyan 	}
2030fc340442SDaniel Vetter 
20319719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
203291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
20339719fb98SPaulo Zanoni 
20349719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
203591d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
20369719fb98SPaulo Zanoni 
2037055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2038fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2039aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
20409719fb98SPaulo Zanoni 	}
20419719fb98SPaulo Zanoni 
20429719fb98SPaulo Zanoni 	/* check event from PCH */
204391d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
20449719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20459719fb98SPaulo Zanoni 
204691d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
20479719fb98SPaulo Zanoni 
20489719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20499719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20509719fb98SPaulo Zanoni 	}
20519719fb98SPaulo Zanoni }
20529719fb98SPaulo Zanoni 
205372c90f62SOscar Mateo /*
205472c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
205572c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
205672c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
205772c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
205872c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
205972c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
206072c90f62SOscar Mateo  */
20619eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2062b1f14ad0SJesse Barnes {
2063c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2064c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2065f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20660e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2067b1f14ad0SJesse Barnes 
2068c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
20692dd2a883SImre Deak 		return IRQ_NONE;
20702dd2a883SImre Deak 
20711f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2072c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
20731f814dacSImre Deak 
2074b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2075c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2076c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
20770e43406bSChris Wilson 
207844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
207944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
208044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
208144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
208244498aeaSPaulo Zanoni 	 * due to its back queue). */
2083c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2084c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2085c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2086ab5c608bSBen Widawsky 	}
208744498aeaSPaulo Zanoni 
208872c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
208972c90f62SOscar Mateo 
2090c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
20910e43406bSChris Wilson 	if (gt_iir) {
2092c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2093c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 6)
2094c48a798aSChris Wilson 			gen6_gt_irq_handler(&i915->gt, gt_iir);
2095d8fc8a47SPaulo Zanoni 		else
2096c48a798aSChris Wilson 			gen5_gt_irq_handler(&i915->gt, gt_iir);
2097c48a798aSChris Wilson 		ret = IRQ_HANDLED;
20980e43406bSChris Wilson 	}
2099b1f14ad0SJesse Barnes 
2100c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21010e43406bSChris Wilson 	if (de_iir) {
2102c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2103c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 7)
2104c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2105f1af8fc1SPaulo Zanoni 		else
2106c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21070e43406bSChris Wilson 		ret = IRQ_HANDLED;
2108c48a798aSChris Wilson 	}
2109c48a798aSChris Wilson 
2110c48a798aSChris Wilson 	if (INTEL_GEN(i915) >= 6) {
2111c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2112c48a798aSChris Wilson 		if (pm_iir) {
2113c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2114c48a798aSChris Wilson 			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2115c48a798aSChris Wilson 			ret = IRQ_HANDLED;
21160e43406bSChris Wilson 		}
2117f1af8fc1SPaulo Zanoni 	}
2118b1f14ad0SJesse Barnes 
2119c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2120c48a798aSChris Wilson 	if (sde_ier)
2121c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2122b1f14ad0SJesse Barnes 
21231f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2124c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
21251f814dacSImre Deak 
2126b1f14ad0SJesse Barnes 	return ret;
2127b1f14ad0SJesse Barnes }
2128b1f14ad0SJesse Barnes 
212991d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
21300398993bSVille Syrjälä 				u32 hotplug_trigger)
2131d04a492dSShashank Sharma {
2132cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2133d04a492dSShashank Sharma 
2134a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2135a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2136d04a492dSShashank Sharma 
21370398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21380398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
21390398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2140cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
214140e56410SVille Syrjälä 
214291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2143d04a492dSShashank Sharma }
2144d04a492dSShashank Sharma 
2145121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2146121e758eSDhinakaran Pandiyan {
2147121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2148b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2149b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2150121e758eSDhinakaran Pandiyan 
2151121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2152b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2153b796b971SDhinakaran Pandiyan 
2154121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2155121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2156121e758eSDhinakaran Pandiyan 
21570398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21580398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
21590398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2160da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2161121e758eSDhinakaran Pandiyan 	}
2162b796b971SDhinakaran Pandiyan 
2163b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2164b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2165b796b971SDhinakaran Pandiyan 
2166b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2167b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2168b796b971SDhinakaran Pandiyan 
21690398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
21700398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
21710398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2172da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2173b796b971SDhinakaran Pandiyan 	}
2174b796b971SDhinakaran Pandiyan 
2175b796b971SDhinakaran Pandiyan 	if (pin_mask)
2176b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2177b796b971SDhinakaran Pandiyan 	else
217800376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
217900376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2180121e758eSDhinakaran Pandiyan }
2181121e758eSDhinakaran Pandiyan 
21829d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
21839d17210fSLucas De Marchi {
218455523360SLucas De Marchi 	u32 mask;
21859d17210fSLucas De Marchi 
218655523360SLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 12)
218755523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
218855523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2189e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2190e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2191e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2192e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2193e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2194e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2195e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2196e5df52dcSMatt Roper 
219755523360SLucas De Marchi 
219855523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
21999d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
22009d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22019d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22029d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
22039d17210fSLucas De Marchi 
220455523360SLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
22059d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
22069d17210fSLucas De Marchi 
220755523360SLucas De Marchi 	if (IS_GEN(dev_priv, 11))
220855523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
22099d17210fSLucas De Marchi 
22109d17210fSLucas De Marchi 	return mask;
22119d17210fSLucas De Marchi }
22129d17210fSLucas De Marchi 
22135270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
22145270130dSVille Syrjälä {
221599e2d8bcSMatt Roper 	if (IS_ROCKETLAKE(dev_priv))
221699e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
221799e2d8bcSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 11)
2218d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2219d506a65dSMatt Roper 	else if (INTEL_GEN(dev_priv) >= 9)
22205270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
22215270130dSVille Syrjälä 	else
22225270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
22235270130dSVille Syrjälä }
22245270130dSVille Syrjälä 
222546c63d24SJosé Roberto de Souza static void
222646c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2227abd58f01SBen Widawsky {
2228e04f7eceSVille Syrjälä 	bool found = false;
2229e04f7eceSVille Syrjälä 
2230e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
223191d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2232e04f7eceSVille Syrjälä 		found = true;
2233e04f7eceSVille Syrjälä 	}
2234e04f7eceSVille Syrjälä 
2235e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
22368241cfbeSJosé Roberto de Souza 		u32 psr_iir;
22378241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
22388241cfbeSJosé Roberto de Souza 
22398241cfbeSJosé Roberto de Souza 		if (INTEL_GEN(dev_priv) >= 12)
22408241cfbeSJosé Roberto de Souza 			iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
22418241cfbeSJosé Roberto de Souza 		else
22428241cfbeSJosé Roberto de Souza 			iir_reg = EDP_PSR_IIR;
22438241cfbeSJosé Roberto de Souza 
22448241cfbeSJosé Roberto de Souza 		psr_iir = I915_READ(iir_reg);
22458241cfbeSJosé Roberto de Souza 		I915_WRITE(iir_reg, psr_iir);
22468241cfbeSJosé Roberto de Souza 
22478241cfbeSJosé Roberto de Souza 		if (psr_iir)
22488241cfbeSJosé Roberto de Souza 			found = true;
224954fd3149SDhinakaran Pandiyan 
225054fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
2251e04f7eceSVille Syrjälä 	}
2252e04f7eceSVille Syrjälä 
2253e04f7eceSVille Syrjälä 	if (!found)
225400376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2255abd58f01SBen Widawsky }
225646c63d24SJosé Roberto de Souza 
2257*00acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
2258*00acb329SVandita Kulkarni 					   u32 te_trigger)
2259*00acb329SVandita Kulkarni {
2260*00acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
2261*00acb329SVandita Kulkarni 	enum transcoder dsi_trans;
2262*00acb329SVandita Kulkarni 	enum port port;
2263*00acb329SVandita Kulkarni 	u32 val, tmp;
2264*00acb329SVandita Kulkarni 
2265*00acb329SVandita Kulkarni 	/*
2266*00acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
2267*00acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
2268*00acb329SVandita Kulkarni 	 */
2269*00acb329SVandita Kulkarni 	val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
2270*00acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
2271*00acb329SVandita Kulkarni 
2272*00acb329SVandita Kulkarni 	/*
2273*00acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
2274*00acb329SVandita Kulkarni 	 * transcoder registers
2275*00acb329SVandita Kulkarni 	 */
2276*00acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
2277*00acb329SVandita Kulkarni 						  PORT_A : PORT_B;
2278*00acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
2279*00acb329SVandita Kulkarni 
2280*00acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
2281*00acb329SVandita Kulkarni 	val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans));
2282*00acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
2283*00acb329SVandita Kulkarni 
2284*00acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
2285*00acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
2286*00acb329SVandita Kulkarni 		return;
2287*00acb329SVandita Kulkarni 	}
2288*00acb329SVandita Kulkarni 
2289*00acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
2290*00acb329SVandita Kulkarni 	val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans));
2291*00acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
2292*00acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
2293*00acb329SVandita Kulkarni 		pipe = PIPE_A;
2294*00acb329SVandita Kulkarni 		break;
2295*00acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
2296*00acb329SVandita Kulkarni 		pipe = PIPE_B;
2297*00acb329SVandita Kulkarni 		break;
2298*00acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
2299*00acb329SVandita Kulkarni 		pipe = PIPE_C;
2300*00acb329SVandita Kulkarni 		break;
2301*00acb329SVandita Kulkarni 	default:
2302*00acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
2303*00acb329SVandita Kulkarni 		return;
2304*00acb329SVandita Kulkarni 	}
2305*00acb329SVandita Kulkarni 
2306*00acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
2307*00acb329SVandita Kulkarni 
2308*00acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
2309*00acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
2310*00acb329SVandita Kulkarni 	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
2311*00acb329SVandita Kulkarni 	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
2312*00acb329SVandita Kulkarni }
2313*00acb329SVandita Kulkarni 
231446c63d24SJosé Roberto de Souza static irqreturn_t
231546c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
231646c63d24SJosé Roberto de Souza {
231746c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
231846c63d24SJosé Roberto de Souza 	u32 iir;
231946c63d24SJosé Roberto de Souza 	enum pipe pipe;
232046c63d24SJosé Roberto de Souza 
232146c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
232246c63d24SJosé Roberto de Souza 		iir = I915_READ(GEN8_DE_MISC_IIR);
232346c63d24SJosé Roberto de Souza 		if (iir) {
232446c63d24SJosé Roberto de Souza 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
232546c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
232646c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
232746c63d24SJosé Roberto de Souza 		} else {
232800376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
232900376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2330abd58f01SBen Widawsky 		}
233146c63d24SJosé Roberto de Souza 	}
2332abd58f01SBen Widawsky 
2333121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2334121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2335121e758eSDhinakaran Pandiyan 		if (iir) {
2336121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2337121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2338121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2339121e758eSDhinakaran Pandiyan 		} else {
234000376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
234100376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2342121e758eSDhinakaran Pandiyan 		}
2343121e758eSDhinakaran Pandiyan 	}
2344121e758eSDhinakaran Pandiyan 
23456d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2346e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2347e32192e1STvrtko Ursulin 		if (iir) {
2348e32192e1STvrtko Ursulin 			u32 tmp_mask;
2349d04a492dSShashank Sharma 			bool found = false;
2350cebd87a0SVille Syrjälä 
2351e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23526d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
235388e04703SJesse Barnes 
23549d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
235591d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2356d04a492dSShashank Sharma 				found = true;
2357d04a492dSShashank Sharma 			}
2358d04a492dSShashank Sharma 
2359cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2360e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2361e32192e1STvrtko Ursulin 				if (tmp_mask) {
23620398993bSVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, tmp_mask);
2363d04a492dSShashank Sharma 					found = true;
2364d04a492dSShashank Sharma 				}
2365e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2366e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2367e32192e1STvrtko Ursulin 				if (tmp_mask) {
23680398993bSVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, tmp_mask);
2369e32192e1STvrtko Ursulin 					found = true;
2370e32192e1STvrtko Ursulin 				}
2371e32192e1STvrtko Ursulin 			}
2372d04a492dSShashank Sharma 
2373cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
237491d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
23759e63743eSShashank Sharma 				found = true;
23769e63743eSShashank Sharma 			}
23779e63743eSShashank Sharma 
2378*00acb329SVandita Kulkarni 			if (INTEL_GEN(dev_priv) >= 11) {
2379*00acb329SVandita Kulkarni 				tmp_mask = iir & (DSI0_TE | DSI1_TE);
2380*00acb329SVandita Kulkarni 				if (tmp_mask) {
2381*00acb329SVandita Kulkarni 					gen11_dsi_te_interrupt_handler(dev_priv, tmp_mask);
2382*00acb329SVandita Kulkarni 					found = true;
2383*00acb329SVandita Kulkarni 				}
2384*00acb329SVandita Kulkarni 			}
2385*00acb329SVandita Kulkarni 
2386d04a492dSShashank Sharma 			if (!found)
238700376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
238800376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
23896d766f02SDaniel Vetter 		}
239038cc46d7SOscar Mateo 		else
239100376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
239200376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
23936d766f02SDaniel Vetter 	}
23946d766f02SDaniel Vetter 
2395055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2396fd3a4024SDaniel Vetter 		u32 fault_errors;
2397abd58f01SBen Widawsky 
2398c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2399c42664ccSDaniel Vetter 			continue;
2400c42664ccSDaniel Vetter 
2401e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2402e32192e1STvrtko Ursulin 		if (!iir) {
240300376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
240400376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2405e32192e1STvrtko Ursulin 			continue;
2406e32192e1STvrtko Ursulin 		}
2407770de83dSDamien Lespiau 
2408e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2409e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2410e32192e1STvrtko Ursulin 
2411fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2412aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2413abd58f01SBen Widawsky 
24141288f9b0SKarthik B S 		if (iir & GEN9_PIPE_PLANE1_FLIP_DONE)
24151288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
24161288f9b0SKarthik B S 
2417e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
241891d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24190fbe7870SDaniel Vetter 
2420e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2421e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
242238d83c96SDaniel Vetter 
24235270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2424770de83dSDamien Lespiau 		if (fault_errors)
242500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
242600376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
242730100f2bSDaniel Vetter 				pipe_name(pipe),
2428e32192e1STvrtko Ursulin 				fault_errors);
2429abd58f01SBen Widawsky 	}
2430abd58f01SBen Widawsky 
243191d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2432266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
243392d03a80SDaniel Vetter 		/*
243492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
243592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
243692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
243792d03a80SDaniel Vetter 		 */
2438e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2439e32192e1STvrtko Ursulin 		if (iir) {
2440e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
244192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24426dbf30ceSVille Syrjälä 
244358676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
244458676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2445c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
244691d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
24476dbf30ceSVille Syrjälä 			else
244891d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
24492dfb0b81SJani Nikula 		} else {
24502dfb0b81SJani Nikula 			/*
24512dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24522dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24532dfb0b81SJani Nikula 			 */
245400376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
245500376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
24562dfb0b81SJani Nikula 		}
245792d03a80SDaniel Vetter 	}
245892d03a80SDaniel Vetter 
2459f11a0f46STvrtko Ursulin 	return ret;
2460f11a0f46STvrtko Ursulin }
2461f11a0f46STvrtko Ursulin 
24624376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
24634376b9c9SMika Kuoppala {
24644376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
24654376b9c9SMika Kuoppala 
24664376b9c9SMika Kuoppala 	/*
24674376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
24684376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
24694376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
24704376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
24714376b9c9SMika Kuoppala 	 */
24724376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
24734376b9c9SMika Kuoppala }
24744376b9c9SMika Kuoppala 
24754376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
24764376b9c9SMika Kuoppala {
24774376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
24784376b9c9SMika Kuoppala }
24794376b9c9SMika Kuoppala 
2480f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2481f11a0f46STvrtko Ursulin {
2482b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
248325286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2484f11a0f46STvrtko Ursulin 	u32 master_ctl;
2485f11a0f46STvrtko Ursulin 
2486f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2487f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2488f11a0f46STvrtko Ursulin 
24894376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
24904376b9c9SMika Kuoppala 	if (!master_ctl) {
24914376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2492f11a0f46STvrtko Ursulin 		return IRQ_NONE;
24934376b9c9SMika Kuoppala 	}
2494f11a0f46STvrtko Ursulin 
24956cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
24966cc32f15SChris Wilson 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2497f0fd96f5SChris Wilson 
2498f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2499f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
25009102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
250155ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
25029102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2503f0fd96f5SChris Wilson 	}
2504f11a0f46STvrtko Ursulin 
25054376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2506abd58f01SBen Widawsky 
250755ef72f2SChris Wilson 	return IRQ_HANDLED;
2508abd58f01SBen Widawsky }
2509abd58f01SBen Widawsky 
251051951ae7SMika Kuoppala static u32
25119b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2512df0d28c1SDhinakaran Pandiyan {
25139b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
25147a909383SChris Wilson 	u32 iir;
2515df0d28c1SDhinakaran Pandiyan 
2516df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
25177a909383SChris Wilson 		return 0;
2518df0d28c1SDhinakaran Pandiyan 
25197a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
25207a909383SChris Wilson 	if (likely(iir))
25217a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
25227a909383SChris Wilson 
25237a909383SChris Wilson 	return iir;
2524df0d28c1SDhinakaran Pandiyan }
2525df0d28c1SDhinakaran Pandiyan 
2526df0d28c1SDhinakaran Pandiyan static void
25279b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2528df0d28c1SDhinakaran Pandiyan {
2529df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
25309b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2531df0d28c1SDhinakaran Pandiyan }
2532df0d28c1SDhinakaran Pandiyan 
253381067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
253481067b71SMika Kuoppala {
253581067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
253681067b71SMika Kuoppala 
253781067b71SMika Kuoppala 	/*
253881067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
253981067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
254081067b71SMika Kuoppala 	 * New indications can and will light up during processing,
254181067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
254281067b71SMika Kuoppala 	 */
254381067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
254481067b71SMika Kuoppala }
254581067b71SMika Kuoppala 
254681067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
254781067b71SMika Kuoppala {
254881067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
254981067b71SMika Kuoppala }
255081067b71SMika Kuoppala 
2551a3265d85SMatt Roper static void
2552a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2553a3265d85SMatt Roper {
2554a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2555a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2556a3265d85SMatt Roper 
2557a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2558a3265d85SMatt Roper 	/*
2559a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2560a3265d85SMatt Roper 	 * for the display related bits.
2561a3265d85SMatt Roper 	 */
2562a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2563a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2564a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2565a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2566a3265d85SMatt Roper 
2567a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2568a3265d85SMatt Roper }
2569a3265d85SMatt Roper 
25707be8782aSLucas De Marchi static __always_inline irqreturn_t
25717be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915,
25727be8782aSLucas De Marchi 		    u32 (*intr_disable)(void __iomem * const regs),
25737be8782aSLucas De Marchi 		    void (*intr_enable)(void __iomem * const regs))
257451951ae7SMika Kuoppala {
257525286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
25769b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
257751951ae7SMika Kuoppala 	u32 master_ctl;
2578df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
257951951ae7SMika Kuoppala 
258051951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
258151951ae7SMika Kuoppala 		return IRQ_NONE;
258251951ae7SMika Kuoppala 
25837be8782aSLucas De Marchi 	master_ctl = intr_disable(regs);
258481067b71SMika Kuoppala 	if (!master_ctl) {
25857be8782aSLucas De Marchi 		intr_enable(regs);
258651951ae7SMika Kuoppala 		return IRQ_NONE;
258781067b71SMika Kuoppala 	}
258851951ae7SMika Kuoppala 
25896cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
25909b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
259151951ae7SMika Kuoppala 
259251951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2593a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2594a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
259551951ae7SMika Kuoppala 
25969b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2597df0d28c1SDhinakaran Pandiyan 
25987be8782aSLucas De Marchi 	intr_enable(regs);
259951951ae7SMika Kuoppala 
26009b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2601df0d28c1SDhinakaran Pandiyan 
260251951ae7SMika Kuoppala 	return IRQ_HANDLED;
260351951ae7SMika Kuoppala }
260451951ae7SMika Kuoppala 
26057be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg)
26067be8782aSLucas De Marchi {
26077be8782aSLucas De Marchi 	return __gen11_irq_handler(arg,
26087be8782aSLucas De Marchi 				   gen11_master_intr_disable,
26097be8782aSLucas De Marchi 				   gen11_master_intr_enable);
26107be8782aSLucas De Marchi }
26117be8782aSLucas De Marchi 
261297b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
261397b492f5SLucas De Marchi {
261497b492f5SLucas De Marchi 	u32 val;
261597b492f5SLucas De Marchi 
261697b492f5SLucas De Marchi 	/* First disable interrupts */
261797b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);
261897b492f5SLucas De Marchi 
261997b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
262097b492f5SLucas De Marchi 	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
262197b492f5SLucas De Marchi 	if (unlikely(!val))
262297b492f5SLucas De Marchi 		return 0;
262397b492f5SLucas De Marchi 
262497b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);
262597b492f5SLucas De Marchi 
262697b492f5SLucas De Marchi 	/*
262797b492f5SLucas De Marchi 	 * Now with master disabled, get a sample of level indications
262897b492f5SLucas De Marchi 	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
262997b492f5SLucas De Marchi 	 * out as this bit doesn't exist anymore for DG1
263097b492f5SLucas De Marchi 	 */
263197b492f5SLucas De Marchi 	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
263297b492f5SLucas De Marchi 	if (unlikely(!val))
263397b492f5SLucas De Marchi 		return 0;
263497b492f5SLucas De Marchi 
263597b492f5SLucas De Marchi 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);
263697b492f5SLucas De Marchi 
263797b492f5SLucas De Marchi 	return val;
263897b492f5SLucas De Marchi }
263997b492f5SLucas De Marchi 
264097b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
264197b492f5SLucas De Marchi {
264297b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
264397b492f5SLucas De Marchi }
264497b492f5SLucas De Marchi 
264597b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
264697b492f5SLucas De Marchi {
264797b492f5SLucas De Marchi 	return __gen11_irq_handler(arg,
264897b492f5SLucas De Marchi 				   dg1_master_intr_disable_and_ack,
264997b492f5SLucas De Marchi 				   dg1_master_intr_enable);
265097b492f5SLucas De Marchi }
265197b492f5SLucas De Marchi 
265242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
265342f52ef8SKeith Packard  * we use as a pipe index
265442f52ef8SKeith Packard  */
265508fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
26560a3e67a4SJesse Barnes {
265708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
265808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2659e9d21d7fSKeith Packard 	unsigned long irqflags;
266071e0ffa5SJesse Barnes 
26611ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
266286e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
266386e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
266486e83e35SChris Wilson 
266586e83e35SChris Wilson 	return 0;
266686e83e35SChris Wilson }
266786e83e35SChris Wilson 
26687d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2669d938da6bSVille Syrjälä {
267008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2671d938da6bSVille Syrjälä 
26727d423af9SVille Syrjälä 	/*
26737d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
26747d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
26757d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
26767d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
26777d423af9SVille Syrjälä 	 */
26787d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
26797d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2680d938da6bSVille Syrjälä 
268108fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2682d938da6bSVille Syrjälä }
2683d938da6bSVille Syrjälä 
268408fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
268586e83e35SChris Wilson {
268608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
268708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
268886e83e35SChris Wilson 	unsigned long irqflags;
268986e83e35SChris Wilson 
269086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26917c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2692755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26931ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26948692d00eSChris Wilson 
26950a3e67a4SJesse Barnes 	return 0;
26960a3e67a4SJesse Barnes }
26970a3e67a4SJesse Barnes 
269808fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2699f796cf8fSJesse Barnes {
270008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
270108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2702f796cf8fSJesse Barnes 	unsigned long irqflags;
2703a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
270486e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2705f796cf8fSJesse Barnes 
2706f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2707fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2708b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2709b1f14ad0SJesse Barnes 
27102e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
27112e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
27122e8bf223SDhinakaran Pandiyan 	 */
27132e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
271408fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
27152e8bf223SDhinakaran Pandiyan 
2716b1f14ad0SJesse Barnes 	return 0;
2717b1f14ad0SJesse Barnes }
2718b1f14ad0SJesse Barnes 
27199c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
27209c9e97c4SVandita Kulkarni 				   bool enable)
27219c9e97c4SVandita Kulkarni {
27229c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
27239c9e97c4SVandita Kulkarni 	enum port port;
27249c9e97c4SVandita Kulkarni 	u32 tmp;
27259c9e97c4SVandita Kulkarni 
27269c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
27279c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
27289c9e97c4SVandita Kulkarni 		return false;
27299c9e97c4SVandita Kulkarni 
27309c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
27319c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
27329c9e97c4SVandita Kulkarni 		port = PORT_B;
27339c9e97c4SVandita Kulkarni 	else
27349c9e97c4SVandita Kulkarni 		port = PORT_A;
27359c9e97c4SVandita Kulkarni 
27369c9e97c4SVandita Kulkarni 	tmp =  I915_READ(DSI_INTR_MASK_REG(port));
27379c9e97c4SVandita Kulkarni 	if (enable)
27389c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
27399c9e97c4SVandita Kulkarni 	else
27409c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
27419c9e97c4SVandita Kulkarni 
27429c9e97c4SVandita Kulkarni 	I915_WRITE(DSI_INTR_MASK_REG(port), tmp);
27439c9e97c4SVandita Kulkarni 
27449c9e97c4SVandita Kulkarni 	tmp = I915_READ(DSI_INTR_IDENT_REG(port));
27459c9e97c4SVandita Kulkarni 	I915_WRITE(DSI_INTR_IDENT_REG(port), tmp);
27469c9e97c4SVandita Kulkarni 
27479c9e97c4SVandita Kulkarni 	return true;
27489c9e97c4SVandita Kulkarni }
27499c9e97c4SVandita Kulkarni 
275008fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
2751abd58f01SBen Widawsky {
275208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
27539c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
27549c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2755abd58f01SBen Widawsky 	unsigned long irqflags;
2756abd58f01SBen Widawsky 
27579c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, true))
27589c9e97c4SVandita Kulkarni 		return 0;
27599c9e97c4SVandita Kulkarni 
2760abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2761013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2762abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2763013d3752SVille Syrjälä 
27642e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
27652e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
27662e8bf223SDhinakaran Pandiyan 	 */
27672e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
276808fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
27692e8bf223SDhinakaran Pandiyan 
2770abd58f01SBen Widawsky 	return 0;
2771abd58f01SBen Widawsky }
2772abd58f01SBen Widawsky 
27731288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc)
27741288f9b0SKarthik B S {
27751288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
27761288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
27771288f9b0SKarthik B S 	unsigned long irqflags;
27781288f9b0SKarthik B S 
27791288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
27801288f9b0SKarthik B S 
27811288f9b0SKarthik B S 	bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
27821288f9b0SKarthik B S 
27831288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
27841288f9b0SKarthik B S }
27851288f9b0SKarthik B S 
278642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
278742f52ef8SKeith Packard  * we use as a pipe index
278842f52ef8SKeith Packard  */
278908fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
279086e83e35SChris Wilson {
279108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
279208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
279386e83e35SChris Wilson 	unsigned long irqflags;
279486e83e35SChris Wilson 
279586e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
279686e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
279786e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
279886e83e35SChris Wilson }
279986e83e35SChris Wilson 
28007d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2801d938da6bSVille Syrjälä {
280208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2803d938da6bSVille Syrjälä 
280408fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2805d938da6bSVille Syrjälä 
28067d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
28077d423af9SVille Syrjälä 		I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2808d938da6bSVille Syrjälä }
2809d938da6bSVille Syrjälä 
281008fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
28110a3e67a4SJesse Barnes {
281208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
281308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2814e9d21d7fSKeith Packard 	unsigned long irqflags;
28150a3e67a4SJesse Barnes 
28161ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28177c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2818755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28191ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28200a3e67a4SJesse Barnes }
28210a3e67a4SJesse Barnes 
282208fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2823f796cf8fSJesse Barnes {
282408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
282508fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2826f796cf8fSJesse Barnes 	unsigned long irqflags;
2827a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
282886e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2829f796cf8fSJesse Barnes 
2830f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2831fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2832b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2833b1f14ad0SJesse Barnes }
2834b1f14ad0SJesse Barnes 
283508fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
2836abd58f01SBen Widawsky {
283708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
28389c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
28399c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2840abd58f01SBen Widawsky 	unsigned long irqflags;
2841abd58f01SBen Widawsky 
28429c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, false))
28439c9e97c4SVandita Kulkarni 		return;
28449c9e97c4SVandita Kulkarni 
2845abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2846013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2847abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2848abd58f01SBen Widawsky }
2849abd58f01SBen Widawsky 
28501288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc)
28511288f9b0SKarthik B S {
28521288f9b0SKarthik B S 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
28531288f9b0SKarthik B S 	enum pipe pipe = crtc->pipe;
28541288f9b0SKarthik B S 	unsigned long irqflags;
28551288f9b0SKarthik B S 
28561288f9b0SKarthik B S 	spin_lock_irqsave(&i915->irq_lock, irqflags);
28571288f9b0SKarthik B S 
28581288f9b0SKarthik B S 	bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE);
28591288f9b0SKarthik B S 
28601288f9b0SKarthik B S 	spin_unlock_irqrestore(&i915->irq_lock, irqflags);
28611288f9b0SKarthik B S }
28621288f9b0SKarthik B S 
2863b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
286491738a95SPaulo Zanoni {
2865b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2866b16b2a2fSPaulo Zanoni 
28676e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
286891738a95SPaulo Zanoni 		return;
286991738a95SPaulo Zanoni 
2870b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2871105b122eSPaulo Zanoni 
28726e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2873105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2874622364b6SPaulo Zanoni }
2875105b122eSPaulo Zanoni 
287691738a95SPaulo Zanoni /*
2877622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2878622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2879622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2880622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2881622364b6SPaulo Zanoni  *
2882622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
288391738a95SPaulo Zanoni  */
2884b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
2885622364b6SPaulo Zanoni {
28866e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2887622364b6SPaulo Zanoni 		return;
2888622364b6SPaulo Zanoni 
288948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
289091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
289191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
289291738a95SPaulo Zanoni }
289391738a95SPaulo Zanoni 
289470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
289570591a41SVille Syrjälä {
2896b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2897b16b2a2fSPaulo Zanoni 
289871b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2899f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
290071b8b41dSVille Syrjälä 	else
2901f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
290271b8b41dSVille Syrjälä 
2903ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2904f0818984STvrtko Ursulin 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
290570591a41SVille Syrjälä 
290644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
290770591a41SVille Syrjälä 
2908b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
29098bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
291070591a41SVille Syrjälä }
291170591a41SVille Syrjälä 
29128bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29138bb61306SVille Syrjälä {
2914b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2915b16b2a2fSPaulo Zanoni 
29168bb61306SVille Syrjälä 	u32 pipestat_mask;
29179ab981f2SVille Syrjälä 	u32 enable_mask;
29188bb61306SVille Syrjälä 	enum pipe pipe;
29198bb61306SVille Syrjälä 
2920842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
29218bb61306SVille Syrjälä 
29228bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29238bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29248bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29258bb61306SVille Syrjälä 
29269ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29278bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2928ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2929ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
2930ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
2931ebf5f921SVille Syrjälä 
29328bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2933ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2934ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
29356b7eafc1SVille Syrjälä 
293648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
29376b7eafc1SVille Syrjälä 
29389ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
29398bb61306SVille Syrjälä 
2940b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
29418bb61306SVille Syrjälä }
29428bb61306SVille Syrjälä 
29438bb61306SVille Syrjälä /* drm_dma.h hooks
29448bb61306SVille Syrjälä */
29459eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
29468bb61306SVille Syrjälä {
2947b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
29488bb61306SVille Syrjälä 
2949b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
2950cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
2951f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
29528bb61306SVille Syrjälä 
2953fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
2954f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2955f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2956fc340442SDaniel Vetter 	}
2957fc340442SDaniel Vetter 
2958cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
29598bb61306SVille Syrjälä 
2960b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
29618bb61306SVille Syrjälä }
29628bb61306SVille Syrjälä 
2963b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
29647e231dbeSJesse Barnes {
296534c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
296634c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
296734c7b8a7SVille Syrjälä 
2968cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
29697e231dbeSJesse Barnes 
2970ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
29719918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
297270591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
2973ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
29747e231dbeSJesse Barnes }
29757e231dbeSJesse Barnes 
2976b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2977abd58f01SBen Widawsky {
2978b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2979d048a268SVille Syrjälä 	enum pipe pipe;
2980abd58f01SBen Widawsky 
298125286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
2982abd58f01SBen Widawsky 
2983cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
2984abd58f01SBen Widawsky 
2985f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2986f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2987e04f7eceSVille Syrjälä 
2988055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2989f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2990813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2991b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2992abd58f01SBen Widawsky 
2993b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2994b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2995b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2996abd58f01SBen Widawsky 
29976e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
2998b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
2999abd58f01SBen Widawsky }
3000abd58f01SBen Widawsky 
3001a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
300251951ae7SMika Kuoppala {
3003b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3004d048a268SVille Syrjälä 	enum pipe pipe;
3005562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3006562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
300751951ae7SMika Kuoppala 
3008f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
300951951ae7SMika Kuoppala 
30108241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
30118241cfbeSJosé Roberto de Souza 		enum transcoder trans;
30128241cfbeSJosé Roberto de Souza 
3013562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
30148241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
30158241cfbeSJosé Roberto de Souza 
30168241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
30178241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
30188241cfbeSJosé Roberto de Souza 				continue;
30198241cfbeSJosé Roberto de Souza 
30208241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
30218241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
30228241cfbeSJosé Roberto de Souza 		}
30238241cfbeSJosé Roberto de Souza 	} else {
3024f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3025f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
30268241cfbeSJosé Roberto de Souza 	}
302762819dfdSJosé Roberto de Souza 
302851951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
302951951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
303051951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3031b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
303251951ae7SMika Kuoppala 
3033b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3034b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3035b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
303631604222SAnusha Srivatsa 
303729b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3038b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
30399b2383a7SMatt Roper 
30401e8110a6SMatt Roper 	/* Wa_14010685332:icl,jsl,ehl,tgl,rkl */
30411e8110a6SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) {
30429b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30439b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
30449b2383a7SMatt Roper 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
30459b2383a7SMatt Roper 				 SBCLK_RUN_REFCLK_DIS, 0);
30469b2383a7SMatt Roper 	}
304751951ae7SMika Kuoppala }
304851951ae7SMika Kuoppala 
3049a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3050a3265d85SMatt Roper {
3051a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
3052a3265d85SMatt Roper 
305397b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv))
305497b492f5SLucas De Marchi 		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
305597b492f5SLucas De Marchi 	else
3056a3265d85SMatt Roper 		gen11_master_intr_disable(dev_priv->uncore.regs);
3057a3265d85SMatt Roper 
3058a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
3059a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3060a3265d85SMatt Roper 
3061a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3062a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3063a3265d85SMatt Roper }
3064a3265d85SMatt Roper 
30654c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3066001bd2cbSImre Deak 				     u8 pipe_mask)
3067d49bdb0eSPaulo Zanoni {
3068b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3069b16b2a2fSPaulo Zanoni 
3070a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30716831f3e3SVille Syrjälä 	enum pipe pipe;
3072d49bdb0eSPaulo Zanoni 
30731288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
30741288f9b0SKarthik B S 		extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE;
30751288f9b0SKarthik B S 
307613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30779dfe2e3aSImre Deak 
30789dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
30799dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
30809dfe2e3aSImre Deak 		return;
30819dfe2e3aSImre Deak 	}
30829dfe2e3aSImre Deak 
30836831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3084b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
30856831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30866831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
30879dfe2e3aSImre Deak 
308813321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3089d49bdb0eSPaulo Zanoni }
3090d49bdb0eSPaulo Zanoni 
3091aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3092001bd2cbSImre Deak 				     u8 pipe_mask)
3093aae8ba84SVille Syrjälä {
3094b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30956831f3e3SVille Syrjälä 	enum pipe pipe;
30966831f3e3SVille Syrjälä 
3097aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30989dfe2e3aSImre Deak 
30999dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31009dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31019dfe2e3aSImre Deak 		return;
31029dfe2e3aSImre Deak 	}
31039dfe2e3aSImre Deak 
31046831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3105b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
31069dfe2e3aSImre Deak 
3107aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3108aae8ba84SVille Syrjälä 
3109aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3110315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3111aae8ba84SVille Syrjälä }
3112aae8ba84SVille Syrjälä 
3113b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
311443f328d7SVille Syrjälä {
3115b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
311643f328d7SVille Syrjälä 
311743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
311843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
311943f328d7SVille Syrjälä 
3120cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
312143f328d7SVille Syrjälä 
3122b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
312343f328d7SVille Syrjälä 
3124ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31259918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
312670591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3127ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
312843f328d7SVille Syrjälä }
312943f328d7SVille Syrjälä 
313091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
313187a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
313287a02106SVille Syrjälä {
313387a02106SVille Syrjälä 	struct intel_encoder *encoder;
313487a02106SVille Syrjälä 	u32 enabled_irqs = 0;
313587a02106SVille Syrjälä 
313691c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
313787a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
313887a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
313987a02106SVille Syrjälä 
314087a02106SVille Syrjälä 	return enabled_irqs;
314187a02106SVille Syrjälä }
314287a02106SVille Syrjälä 
31436d3144ebSVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
31446d3144ebSVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
31456d3144ebSVille Syrjälä {
31466d3144ebSVille Syrjälä 	struct intel_encoder *encoder;
31476d3144ebSVille Syrjälä 	u32 hotplug_irqs = 0;
31486d3144ebSVille Syrjälä 
31496d3144ebSVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
31506d3144ebSVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
31516d3144ebSVille Syrjälä 
31526d3144ebSVille Syrjälä 	return hotplug_irqs;
31536d3144ebSVille Syrjälä }
31546d3144ebSVille Syrjälä 
31551a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31561a56b1a2SImre Deak {
31571a56b1a2SImre Deak 	u32 hotplug;
31581a56b1a2SImre Deak 
31591a56b1a2SImre Deak 	/*
31601a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31611a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31621a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31631a56b1a2SImre Deak 	 */
31641a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31651a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31661a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31671a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31681a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31691a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31701a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31711a56b1a2SImre Deak 	/*
31721a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31731a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31741a56b1a2SImre Deak 	 */
31751a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31761a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31771a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31781a56b1a2SImre Deak }
31791a56b1a2SImre Deak 
318091d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
318182a28bcfSDaniel Vetter {
31821a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
318382a28bcfSDaniel Vetter 
31840398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
31856d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
318682a28bcfSDaniel Vetter 
3187fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
318882a28bcfSDaniel Vetter 
31891a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31906dbf30ceSVille Syrjälä }
319126951cafSXiong Zhang 
3192815f4ef2SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv,
3193815f4ef2SVille Syrjälä 					u32 enable_mask)
319431604222SAnusha Srivatsa {
319531604222SAnusha Srivatsa 	u32 hotplug;
319631604222SAnusha Srivatsa 
319731604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3198815f4ef2SVille Syrjälä 	hotplug |= enable_mask;
319931604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
320031604222SAnusha Srivatsa }
3201815f4ef2SVille Syrjälä 
3202815f4ef2SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv,
3203815f4ef2SVille Syrjälä 				       u32 enable_mask)
3204815f4ef2SVille Syrjälä {
3205815f4ef2SVille Syrjälä 	u32 hotplug;
3206815f4ef2SVille Syrjälä 
3207815f4ef2SVille Syrjälä 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
3208815f4ef2SVille Syrjälä 	hotplug |= enable_mask;
3209815f4ef2SVille Syrjälä 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
32108ef7e340SMatt Roper }
321131604222SAnusha Srivatsa 
321240e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
32130398993bSVille Syrjälä 			      u32 ddi_enable_mask, u32 tc_enable_mask)
321431604222SAnusha Srivatsa {
321531604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
321631604222SAnusha Srivatsa 
32170398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
32186d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
321931604222SAnusha Srivatsa 
3220f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
3221f49108d0SMatt Roper 		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3222f49108d0SMatt Roper 
322331604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
322431604222SAnusha Srivatsa 
3225815f4ef2SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask);
3226815f4ef2SVille Syrjälä 	if (tc_enable_mask)
3227815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask);
322852dfdba0SLucas De Marchi }
322952dfdba0SLucas De Marchi 
323040e98130SLucas De Marchi /*
323140e98130SLucas De Marchi  * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
323240e98130SLucas De Marchi  * equivalent of SDE.
323340e98130SLucas De Marchi  */
32348ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
32358ef7e340SMatt Roper {
323640e98130SLucas De Marchi 	icp_hpd_irq_setup(dev_priv,
32370398993bSVille Syrjälä 			  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1));
323831604222SAnusha Srivatsa }
323931604222SAnusha Srivatsa 
3240943682e3SMatt Roper /*
3241943682e3SMatt Roper  * JSP behaves exactly the same as MCC above except that port C is mapped to
3242943682e3SMatt Roper  * the DDI-C pins instead of the TC1 pins.  This means we should follow TGP's
3243943682e3SMatt Roper  * masks & tables rather than ICP's masks & tables.
3244943682e3SMatt Roper  */
3245943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3246943682e3SMatt Roper {
3247943682e3SMatt Roper 	icp_hpd_irq_setup(dev_priv,
32480398993bSVille Syrjälä 			  TGP_DDI_HPD_ENABLE_MASK, 0);
3249943682e3SMatt Roper }
3250943682e3SMatt Roper 
3251121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3252121e758eSDhinakaran Pandiyan {
3253121e758eSDhinakaran Pandiyan 	u32 hotplug;
3254121e758eSDhinakaran Pandiyan 
3255121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3256121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3257121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3258121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
32591db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
32601db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
32611db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3262121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3263b796b971SDhinakaran Pandiyan 
3264b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3265b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3266b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3267b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
32681db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) |
32691db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) |
32701db9f992SVille Syrjälä 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6);
3271b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3272121e758eSDhinakaran Pandiyan }
3273121e758eSDhinakaran Pandiyan 
3274121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3275121e758eSDhinakaran Pandiyan {
3276121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3277121e758eSDhinakaran Pandiyan 	u32 val;
3278121e758eSDhinakaran Pandiyan 
32790398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
32806d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3281121e758eSDhinakaran Pandiyan 
3282121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3283121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3284587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
3285121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3286121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3287121e758eSDhinakaran Pandiyan 
3288121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
328931604222SAnusha Srivatsa 
329052dfdba0SLucas De Marchi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
32916d3144ebSVille Syrjälä 		icp_hpd_irq_setup(dev_priv,
32920398993bSVille Syrjälä 				  TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
329352dfdba0SLucas De Marchi 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
32946d3144ebSVille Syrjälä 		icp_hpd_irq_setup(dev_priv,
32950398993bSVille Syrjälä 				  ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3296121e758eSDhinakaran Pandiyan }
3297121e758eSDhinakaran Pandiyan 
32982a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32992a57d9ccSImre Deak {
33003b92e263SRodrigo Vivi 	u32 val, hotplug;
33013b92e263SRodrigo Vivi 
33023b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
33033b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
33043b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
33053b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
33063b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
33073b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
33083b92e263SRodrigo Vivi 	}
33092a57d9ccSImre Deak 
33102a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
33112a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33122a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
33132a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
33142a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
33152a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
33162a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
33172a57d9ccSImre Deak 
33182a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
33192a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
33202a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
33212a57d9ccSImre Deak }
33222a57d9ccSImre Deak 
332391d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
33246dbf30ceSVille Syrjälä {
33252a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
33266dbf30ceSVille Syrjälä 
3327f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
3328f49108d0SMatt Roper 		I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3329f49108d0SMatt Roper 
33300398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33316d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33326dbf30ceSVille Syrjälä 
33336dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
33346dbf30ceSVille Syrjälä 
33352a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
333626951cafSXiong Zhang }
33377fe0b973SKeith Packard 
33381a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
33391a56b1a2SImre Deak {
33401a56b1a2SImre Deak 	u32 hotplug;
33411a56b1a2SImre Deak 
33421a56b1a2SImre Deak 	/*
33431a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
33441a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
33451a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
33461a56b1a2SImre Deak 	 */
33471a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
33481a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
33491a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
33501a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
33511a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
33521a56b1a2SImre Deak }
33531a56b1a2SImre Deak 
335491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3355e4ce95aaSVille Syrjälä {
33561a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3357e4ce95aaSVille Syrjälä 
33580398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
33596d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
33603a3b3c7dSVille Syrjälä 
33616d3144ebSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 8)
33623a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
33636d3144ebSVille Syrjälä 	else
33643a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3365e4ce95aaSVille Syrjälä 
33661a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3367e4ce95aaSVille Syrjälä 
336891d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3369e4ce95aaSVille Syrjälä }
3370e4ce95aaSVille Syrjälä 
33712a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
33722a57d9ccSImre Deak 				      u32 enabled_irqs)
3373e0a20ad7SShashank Sharma {
33742a57d9ccSImre Deak 	u32 hotplug;
3375e0a20ad7SShashank Sharma 
3376a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33772a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
33782a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
33792a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3380d252bf68SShubhangi Shrivastava 
338100376ccfSWambui Karuga 	drm_dbg_kms(&dev_priv->drm,
338200376ccfSWambui Karuga 		    "Invert bit setting: hp_ctl:%x hp_port:%x\n",
3383d252bf68SShubhangi Shrivastava 		    hotplug, enabled_irqs);
3384d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3385d252bf68SShubhangi Shrivastava 
3386d252bf68SShubhangi Shrivastava 	/*
3387d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3388d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3389d252bf68SShubhangi Shrivastava 	 */
3390d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3391d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3392d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3393d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3394d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3395d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3396d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3397d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3398d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3399d252bf68SShubhangi Shrivastava 
3400a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3401e0a20ad7SShashank Sharma }
3402e0a20ad7SShashank Sharma 
34032a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34042a57d9ccSImre Deak {
34052a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
34062a57d9ccSImre Deak }
34072a57d9ccSImre Deak 
34082a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34092a57d9ccSImre Deak {
34102a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
34112a57d9ccSImre Deak 
34120398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34136d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
34142a57d9ccSImre Deak 
34152a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
34162a57d9ccSImre Deak 
34172a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
34182a57d9ccSImre Deak }
34192a57d9ccSImre Deak 
3420b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3421d46da437SPaulo Zanoni {
342282a28bcfSDaniel Vetter 	u32 mask;
3423d46da437SPaulo Zanoni 
34246e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3425692a04cfSDaniel Vetter 		return;
3426692a04cfSDaniel Vetter 
34276e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
34285c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
34294ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
34305c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
34314ebc6509SDhinakaran Pandiyan 	else
34324ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
34338664281bSPaulo Zanoni 
343465f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3435d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
34362a57d9ccSImre Deak 
34372a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
34382a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
34391a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
34402a57d9ccSImre Deak 	else
34412a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3442d46da437SPaulo Zanoni }
3443d46da437SPaulo Zanoni 
34449eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3445036a4a7dSZhenyu Wang {
3446b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
34478e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
34488e76f8dcSPaulo Zanoni 
3449b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
34508e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3451842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
34528e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
345323bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
345423bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
34558e76f8dcSPaulo Zanoni 	} else {
34568e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3457842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3458842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3459e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3460e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3461e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
34628e76f8dcSPaulo Zanoni 	}
3463036a4a7dSZhenyu Wang 
3464fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3465b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3466fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3467fc340442SDaniel Vetter 	}
3468fc340442SDaniel Vetter 
34691ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3470036a4a7dSZhenyu Wang 
3471b318b824SVille Syrjälä 	ibx_irq_pre_postinstall(dev_priv);
3472622364b6SPaulo Zanoni 
3473b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3474b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3475036a4a7dSZhenyu Wang 
3476cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
3477036a4a7dSZhenyu Wang 
34781a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
34791a56b1a2SImre Deak 
3480b318b824SVille Syrjälä 	ibx_irq_postinstall(dev_priv);
34817fe0b973SKeith Packard 
348250a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
34836005ce42SDaniel Vetter 		/* Enable PCU event interrupts
34846005ce42SDaniel Vetter 		 *
34856005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
34864bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
34874bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3488d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3489fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3490d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3491f97108d1SJesse Barnes 	}
3492036a4a7dSZhenyu Wang }
3493036a4a7dSZhenyu Wang 
3494f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3495f8b79e58SImre Deak {
349667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3497f8b79e58SImre Deak 
3498f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3499f8b79e58SImre Deak 		return;
3500f8b79e58SImre Deak 
3501f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3502f8b79e58SImre Deak 
3503d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3504d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3505ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3506f8b79e58SImre Deak 	}
3507d6c69803SVille Syrjälä }
3508f8b79e58SImre Deak 
3509f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3510f8b79e58SImre Deak {
351167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3512f8b79e58SImre Deak 
3513f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3514f8b79e58SImre Deak 		return;
3515f8b79e58SImre Deak 
3516f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3517f8b79e58SImre Deak 
3518950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3519ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3520f8b79e58SImre Deak }
3521f8b79e58SImre Deak 
35220e6c9a9eSVille Syrjälä 
3523b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
35240e6c9a9eSVille Syrjälä {
3525cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
35267e231dbeSJesse Barnes 
3527ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35289918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3529ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3530ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3531ad22d106SVille Syrjälä 
35327e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
353334c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
353420afbda2SDaniel Vetter }
353520afbda2SDaniel Vetter 
3536abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3537abd58f01SBen Widawsky {
3538b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3539b16b2a2fSPaulo Zanoni 
3540869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3541869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3542a9c287c9SJani Nikula 	u32 de_pipe_enables;
3543054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
35443a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3545df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3546562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3547562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
35483a3b3c7dSVille Syrjälä 	enum pipe pipe;
3549770de83dSDamien Lespiau 
3550df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
3551df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3552df0d28c1SDhinakaran Pandiyan 
3553cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
35543a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3555a324fcacSRodrigo Vivi 
35569c9e97c4SVandita Kulkarni 	if (INTEL_GEN(dev_priv) >= 11) {
35579c9e97c4SVandita Kulkarni 		enum port port;
35589c9e97c4SVandita Kulkarni 
35599c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
35609c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
35619c9e97c4SVandita Kulkarni 	}
35629c9e97c4SVandita Kulkarni 
3563770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3564770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3565770de83dSDamien Lespiau 
35661288f9b0SKarthik B S 	if (INTEL_GEN(dev_priv) >= 9)
35671288f9b0SKarthik B S 		de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE;
35681288f9b0SKarthik B S 
35693a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3570cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3571a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3572a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35733a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35743a3b3c7dSVille Syrjälä 
35758241cfbeSJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
35768241cfbeSJosé Roberto de Souza 		enum transcoder trans;
35778241cfbeSJosé Roberto de Souza 
3578562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
35798241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
35808241cfbeSJosé Roberto de Souza 
35818241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
35828241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
35838241cfbeSJosé Roberto de Souza 				continue;
35848241cfbeSJosé Roberto de Souza 
35858241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
35868241cfbeSJosé Roberto de Souza 		}
35878241cfbeSJosé Roberto de Souza 	} else {
3588b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
35898241cfbeSJosé Roberto de Souza 	}
3590e04f7eceSVille Syrjälä 
35910a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
35920a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3593abd58f01SBen Widawsky 
3594f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3595813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3596b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3597813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
359835079899SPaulo Zanoni 					  de_pipe_enables);
35990a195c02SMika Kahola 	}
3600abd58f01SBen Widawsky 
3601b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3602b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
36032a57d9ccSImre Deak 
3604121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
3605121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3606b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3607b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3608121e758eSDhinakaran Pandiyan 
3609b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3610b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3611121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
3612121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
36132a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
3614121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
36151a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3616abd58f01SBen Widawsky 	}
3617121e758eSDhinakaran Pandiyan }
3618abd58f01SBen Widawsky 
3619b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3620abd58f01SBen Widawsky {
36216e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3622b318b824SVille Syrjälä 		ibx_irq_pre_postinstall(dev_priv);
3623622364b6SPaulo Zanoni 
3624cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3625abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3626abd58f01SBen Widawsky 
36276e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3628b318b824SVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3629abd58f01SBen Widawsky 
363025286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3631abd58f01SBen Widawsky }
3632abd58f01SBen Widawsky 
3633b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
363431604222SAnusha Srivatsa {
363531604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
363631604222SAnusha Srivatsa 
363748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
363831604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
363931604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
364031604222SAnusha Srivatsa 
364165f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
364231604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
364331604222SAnusha Srivatsa 
3644815f4ef2SVille Syrjälä 	if (HAS_PCH_TGP(dev_priv)) {
3645815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3646815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK);
3647815f4ef2SVille Syrjälä 	} else if (HAS_PCH_JSP(dev_priv)) {
3648815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK);
3649815f4ef2SVille Syrjälä 	} else if (HAS_PCH_MCC(dev_priv)) {
3650815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3651815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(PORT_TC1));
3652815f4ef2SVille Syrjälä 	} else {
3653815f4ef2SVille Syrjälä 		icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK);
3654815f4ef2SVille Syrjälä 		icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK);
3655815f4ef2SVille Syrjälä 	}
365631604222SAnusha Srivatsa }
365731604222SAnusha Srivatsa 
3658b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
365951951ae7SMika Kuoppala {
3660b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3661df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
366251951ae7SMika Kuoppala 
366329b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3664b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
366531604222SAnusha Srivatsa 
36669b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
366751951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
366851951ae7SMika Kuoppala 
3669b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3670df0d28c1SDhinakaran Pandiyan 
367151951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
367251951ae7SMika Kuoppala 
367397b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
367497b492f5SLucas De Marchi 		dg1_master_intr_enable(uncore->regs);
367597b492f5SLucas De Marchi 		POSTING_READ(DG1_MSTR_UNIT_INTR);
367697b492f5SLucas De Marchi 	} else {
36779b77011eSTvrtko Ursulin 		gen11_master_intr_enable(uncore->regs);
3678c25f0c6aSDaniele Ceraolo Spurio 		POSTING_READ(GEN11_GFX_MSTR_IRQ);
367951951ae7SMika Kuoppala 	}
368097b492f5SLucas De Marchi }
368151951ae7SMika Kuoppala 
3682b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
368343f328d7SVille Syrjälä {
3684cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
368543f328d7SVille Syrjälä 
3686ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36879918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3688ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3689ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3690ad22d106SVille Syrjälä 
3691e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
369243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
369343f328d7SVille Syrjälä }
369443f328d7SVille Syrjälä 
3695b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3696c2798b19SChris Wilson {
3697b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3698c2798b19SChris Wilson 
369944d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
370044d9241eSVille Syrjälä 
3701b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3702c2798b19SChris Wilson }
3703c2798b19SChris Wilson 
3704b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3705c2798b19SChris Wilson {
3706b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3707e9e9848aSVille Syrjälä 	u16 enable_mask;
3708c2798b19SChris Wilson 
37094f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
37104f5fd91fSTvrtko Ursulin 			     EMR,
37114f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3712045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3713c2798b19SChris Wilson 
3714c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3715c2798b19SChris Wilson 	dev_priv->irq_mask =
3716c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
371716659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
371816659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3719c2798b19SChris Wilson 
3720e9e9848aSVille Syrjälä 	enable_mask =
3721c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3722c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
372316659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3724e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3725e9e9848aSVille Syrjälä 
3726b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3727c2798b19SChris Wilson 
3728379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3729379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3730d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3731755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3732755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3733d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3734c2798b19SChris Wilson }
3735c2798b19SChris Wilson 
37364f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
373778c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
373878c357ddSVille Syrjälä {
37394f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
374078c357ddSVille Syrjälä 	u16 emr;
374178c357ddSVille Syrjälä 
37424f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
374378c357ddSVille Syrjälä 
374478c357ddSVille Syrjälä 	if (*eir)
37454f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
374678c357ddSVille Syrjälä 
37474f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
374878c357ddSVille Syrjälä 	if (*eir_stuck == 0)
374978c357ddSVille Syrjälä 		return;
375078c357ddSVille Syrjälä 
375178c357ddSVille Syrjälä 	/*
375278c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
375378c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
375478c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
375578c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
375678c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
375778c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
375878c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
375978c357ddSVille Syrjälä 	 * remains set.
376078c357ddSVille Syrjälä 	 */
37614f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
37624f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
37634f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
376478c357ddSVille Syrjälä }
376578c357ddSVille Syrjälä 
376678c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
376778c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
376878c357ddSVille Syrjälä {
376978c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
377078c357ddSVille Syrjälä 
377178c357ddSVille Syrjälä 	if (eir_stuck)
377200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
377300376ccfSWambui Karuga 			eir_stuck);
377478c357ddSVille Syrjälä }
377578c357ddSVille Syrjälä 
377678c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
377778c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
377878c357ddSVille Syrjälä {
377978c357ddSVille Syrjälä 	u32 emr;
378078c357ddSVille Syrjälä 
378178c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
378278c357ddSVille Syrjälä 
378378c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
378478c357ddSVille Syrjälä 
378578c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
378678c357ddSVille Syrjälä 	if (*eir_stuck == 0)
378778c357ddSVille Syrjälä 		return;
378878c357ddSVille Syrjälä 
378978c357ddSVille Syrjälä 	/*
379078c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
379178c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
379278c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
379378c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
379478c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
379578c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
379678c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
379778c357ddSVille Syrjälä 	 * remains set.
379878c357ddSVille Syrjälä 	 */
379978c357ddSVille Syrjälä 	emr = I915_READ(EMR);
380078c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
380178c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
380278c357ddSVille Syrjälä }
380378c357ddSVille Syrjälä 
380478c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
380578c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
380678c357ddSVille Syrjälä {
380778c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
380878c357ddSVille Syrjälä 
380978c357ddSVille Syrjälä 	if (eir_stuck)
381000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
381100376ccfSWambui Karuga 			eir_stuck);
381278c357ddSVille Syrjälä }
381378c357ddSVille Syrjälä 
3814ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3815c2798b19SChris Wilson {
3816b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3817af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3818c2798b19SChris Wilson 
38192dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38202dd2a883SImre Deak 		return IRQ_NONE;
38212dd2a883SImre Deak 
38221f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38239102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38241f814dacSImre Deak 
3825af722d28SVille Syrjälä 	do {
3826af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
382778c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
3828af722d28SVille Syrjälä 		u16 iir;
3829af722d28SVille Syrjälä 
38304f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3831c2798b19SChris Wilson 		if (iir == 0)
3832af722d28SVille Syrjälä 			break;
3833c2798b19SChris Wilson 
3834af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3835c2798b19SChris Wilson 
3836eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3837eb64343cSVille Syrjälä 		 * signalled in iir */
3838eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3839c2798b19SChris Wilson 
384078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
384178c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
384278c357ddSVille Syrjälä 
38434f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3844c2798b19SChris Wilson 
3845c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
384673c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3847c2798b19SChris Wilson 
384878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
384978c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3850af722d28SVille Syrjälä 
3851eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3852af722d28SVille Syrjälä 	} while (0);
3853c2798b19SChris Wilson 
38549102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
38551f814dacSImre Deak 
38561f814dacSImre Deak 	return ret;
3857c2798b19SChris Wilson }
3858c2798b19SChris Wilson 
3859b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
3860a266c7d5SChris Wilson {
3861b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3862a266c7d5SChris Wilson 
386356b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38640706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3865a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3866a266c7d5SChris Wilson 	}
3867a266c7d5SChris Wilson 
386844d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
386944d9241eSVille Syrjälä 
3870b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3871a266c7d5SChris Wilson }
3872a266c7d5SChris Wilson 
3873b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3874a266c7d5SChris Wilson {
3875b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
387638bde180SChris Wilson 	u32 enable_mask;
3877a266c7d5SChris Wilson 
3878045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3879045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
388038bde180SChris Wilson 
388138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
388238bde180SChris Wilson 	dev_priv->irq_mask =
388338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
388438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
388516659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
388616659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
388738bde180SChris Wilson 
388838bde180SChris Wilson 	enable_mask =
388938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
389038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
389138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
389216659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
389338bde180SChris Wilson 		I915_USER_INTERRUPT;
389438bde180SChris Wilson 
389556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
3896a266c7d5SChris Wilson 		/* Enable in IER... */
3897a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3898a266c7d5SChris Wilson 		/* and unmask in IMR */
3899a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3900a266c7d5SChris Wilson 	}
3901a266c7d5SChris Wilson 
3902b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3903a266c7d5SChris Wilson 
3904379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3905379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3906d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3907755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3908755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3909d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3910379ef82dSDaniel Vetter 
3911c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
391220afbda2SDaniel Vetter }
391320afbda2SDaniel Vetter 
3914ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3915a266c7d5SChris Wilson {
3916b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3917af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3918a266c7d5SChris Wilson 
39192dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39202dd2a883SImre Deak 		return IRQ_NONE;
39212dd2a883SImre Deak 
39221f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39239102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39241f814dacSImre Deak 
392538bde180SChris Wilson 	do {
3926eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
392778c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
3928af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3929af722d28SVille Syrjälä 		u32 iir;
3930a266c7d5SChris Wilson 
39319d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
3932af722d28SVille Syrjälä 		if (iir == 0)
3933af722d28SVille Syrjälä 			break;
3934af722d28SVille Syrjälä 
3935af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3936af722d28SVille Syrjälä 
3937af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
3938af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
3939af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3940a266c7d5SChris Wilson 
3941eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3942eb64343cSVille Syrjälä 		 * signalled in iir */
3943eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3944a266c7d5SChris Wilson 
394578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
394678c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
394778c357ddSVille Syrjälä 
39489d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
3949a266c7d5SChris Wilson 
3950a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
395173c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3952a266c7d5SChris Wilson 
395378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
395478c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3955a266c7d5SChris Wilson 
3956af722d28SVille Syrjälä 		if (hotplug_status)
3957af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3958af722d28SVille Syrjälä 
3959af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3960af722d28SVille Syrjälä 	} while (0);
3961a266c7d5SChris Wilson 
39629102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39631f814dacSImre Deak 
3964a266c7d5SChris Wilson 	return ret;
3965a266c7d5SChris Wilson }
3966a266c7d5SChris Wilson 
3967b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
3968a266c7d5SChris Wilson {
3969b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3970a266c7d5SChris Wilson 
39710706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3972a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3973a266c7d5SChris Wilson 
397444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
397544d9241eSVille Syrjälä 
3976b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
3977a266c7d5SChris Wilson }
3978a266c7d5SChris Wilson 
3979b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3980a266c7d5SChris Wilson {
3981b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3982bbba0a97SChris Wilson 	u32 enable_mask;
3983a266c7d5SChris Wilson 	u32 error_mask;
3984a266c7d5SChris Wilson 
3985045cebd2SVille Syrjälä 	/*
3986045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
3987045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
3988045cebd2SVille Syrjälä 	 */
3989045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
3990045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3991045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
3992045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
3993045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3994045cebd2SVille Syrjälä 	} else {
3995045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3996045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3997045cebd2SVille Syrjälä 	}
3998045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
3999045cebd2SVille Syrjälä 
4000a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4001c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4002c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4003adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4004bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4005bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
400678c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4007bbba0a97SChris Wilson 
4008c30bb1fdSVille Syrjälä 	enable_mask =
4009c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4010c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4011c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4012c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
401378c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4014c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4015bbba0a97SChris Wilson 
401691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4017bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4018a266c7d5SChris Wilson 
4019b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4020c30bb1fdSVille Syrjälä 
4021b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4022b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4023d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4024755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4025755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4026755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4027d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4028a266c7d5SChris Wilson 
402991d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
403020afbda2SDaniel Vetter }
403120afbda2SDaniel Vetter 
403291d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
403320afbda2SDaniel Vetter {
403420afbda2SDaniel Vetter 	u32 hotplug_en;
403520afbda2SDaniel Vetter 
403667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4037b5ea2d56SDaniel Vetter 
4038adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4039e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
404091d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4041a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4042a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4043a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4044a266c7d5SChris Wilson 	*/
404591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4046a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4047a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4048a266c7d5SChris Wilson 
4049a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
40500706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4051f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4052f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4053f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
40540706f17cSEgbert Eich 					     hotplug_en);
4055a266c7d5SChris Wilson }
4056a266c7d5SChris Wilson 
4057ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4058a266c7d5SChris Wilson {
4059b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4060af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4061a266c7d5SChris Wilson 
40622dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40632dd2a883SImre Deak 		return IRQ_NONE;
40642dd2a883SImre Deak 
40651f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40669102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40671f814dacSImre Deak 
4068af722d28SVille Syrjälä 	do {
4069eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
407078c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4071af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4072af722d28SVille Syrjälä 		u32 iir;
40732c8ba29fSChris Wilson 
40749d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4075af722d28SVille Syrjälä 		if (iir == 0)
4076af722d28SVille Syrjälä 			break;
4077af722d28SVille Syrjälä 
4078af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4079af722d28SVille Syrjälä 
4080af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4081af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4082a266c7d5SChris Wilson 
4083eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4084eb64343cSVille Syrjälä 		 * signalled in iir */
4085eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4086a266c7d5SChris Wilson 
408778c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
408878c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
408978c357ddSVille Syrjälä 
40909d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4091a266c7d5SChris Wilson 
4092a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
409373c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4094af722d28SVille Syrjälä 
4095a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
409673c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4097a266c7d5SChris Wilson 
409878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
409978c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4100515ac2bbSDaniel Vetter 
4101af722d28SVille Syrjälä 		if (hotplug_status)
4102af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4103af722d28SVille Syrjälä 
4104af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4105af722d28SVille Syrjälä 	} while (0);
4106a266c7d5SChris Wilson 
41079102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41081f814dacSImre Deak 
4109a266c7d5SChris Wilson 	return ret;
4110a266c7d5SChris Wilson }
4111a266c7d5SChris Wilson 
4112fca52a55SDaniel Vetter /**
4113fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4114fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4115fca52a55SDaniel Vetter  *
4116fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4117fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4118fca52a55SDaniel Vetter  */
4119b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4120f71d4af4SJesse Barnes {
412191c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4122cefcff8fSJoonas Lahtinen 	int i;
41238b2e326dSChris Wilson 
41240398993bSVille Syrjälä 	intel_hpd_init_pins(dev_priv);
41250398993bSVille Syrjälä 
412677913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
412777913b39SJani Nikula 
412874bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4129cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4130cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
41318b2e326dSChris Wilson 
4132633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4133702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
41342239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
413526705e20SSagar Arun Kamble 
413621da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
413721da2700SVille Syrjälä 
4138262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4139262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4140262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4141262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4142262fd485SChris Wilson 	 * in this case to the runtime pm.
4143262fd485SChris Wilson 	 */
4144262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4145262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4146262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4147262fd485SChris Wilson 
4148317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
41499a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
41509a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
41519a64c650SLyude Paul 	 * sideband messaging with MST.
41529a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
41539a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
41549a64c650SLyude Paul 	 */
41559a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4156317eaa95SLyude 
4157b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4158b318b824SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
415943f328d7SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4160b318b824SVille Syrjälä 	} else {
4161943682e3SMatt Roper 		if (HAS_PCH_JSP(dev_priv))
4162943682e3SMatt Roper 			dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
4163943682e3SMatt Roper 		else if (HAS_PCH_MCC(dev_priv))
41648ef7e340SMatt Roper 			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
41658ef7e340SMatt Roper 		else if (INTEL_GEN(dev_priv) >= 11)
4166121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4167b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
4168e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4169c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
41706dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
41716dbf30ceSVille Syrjälä 		else
41723a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4173f71d4af4SJesse Barnes 	}
4174f71d4af4SJesse Barnes }
417520afbda2SDaniel Vetter 
4176fca52a55SDaniel Vetter /**
4177cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4178cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4179cefcff8fSJoonas Lahtinen  *
4180cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4181cefcff8fSJoonas Lahtinen  */
4182cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4183cefcff8fSJoonas Lahtinen {
4184cefcff8fSJoonas Lahtinen 	int i;
4185cefcff8fSJoonas Lahtinen 
4186cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4187cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4188cefcff8fSJoonas Lahtinen }
4189cefcff8fSJoonas Lahtinen 
4190b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4191b318b824SVille Syrjälä {
4192b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4193b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4194b318b824SVille Syrjälä 			return cherryview_irq_handler;
4195b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4196b318b824SVille Syrjälä 			return valleyview_irq_handler;
4197b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4198b318b824SVille Syrjälä 			return i965_irq_handler;
4199b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4200b318b824SVille Syrjälä 			return i915_irq_handler;
4201b318b824SVille Syrjälä 		else
4202b318b824SVille Syrjälä 			return i8xx_irq_handler;
4203b318b824SVille Syrjälä 	} else {
420497b492f5SLucas De Marchi 		if (HAS_MASTER_UNIT_IRQ(dev_priv))
420597b492f5SLucas De Marchi 			return dg1_irq_handler;
4206b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4207b318b824SVille Syrjälä 			return gen11_irq_handler;
4208b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4209b318b824SVille Syrjälä 			return gen8_irq_handler;
4210b318b824SVille Syrjälä 		else
42119eae5e27SLucas De Marchi 			return ilk_irq_handler;
4212b318b824SVille Syrjälä 	}
4213b318b824SVille Syrjälä }
4214b318b824SVille Syrjälä 
4215b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4216b318b824SVille Syrjälä {
4217b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4218b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4219b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4220b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4221b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4222b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4223b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4224b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4225b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4226b318b824SVille Syrjälä 		else
4227b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4228b318b824SVille Syrjälä 	} else {
4229b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4230b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4231b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4232b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4233b318b824SVille Syrjälä 		else
42349eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4235b318b824SVille Syrjälä 	}
4236b318b824SVille Syrjälä }
4237b318b824SVille Syrjälä 
4238b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4239b318b824SVille Syrjälä {
4240b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4241b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4242b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4243b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4244b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4245b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4246b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4247b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4248b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4249b318b824SVille Syrjälä 		else
4250b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4251b318b824SVille Syrjälä 	} else {
4252b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4253b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4254b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4255b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4256b318b824SVille Syrjälä 		else
42579eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4258b318b824SVille Syrjälä 	}
4259b318b824SVille Syrjälä }
4260b318b824SVille Syrjälä 
4261cefcff8fSJoonas Lahtinen /**
4262fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4263fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4264fca52a55SDaniel Vetter  *
4265fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4266fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4267fca52a55SDaniel Vetter  *
4268fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4269fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4270fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4271fca52a55SDaniel Vetter  */
42722aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
42732aeb7d3aSDaniel Vetter {
4274b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4275b318b824SVille Syrjälä 	int ret;
4276b318b824SVille Syrjälä 
42772aeb7d3aSDaniel Vetter 	/*
42782aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
42792aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
42802aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
42812aeb7d3aSDaniel Vetter 	 */
4282ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
42832aeb7d3aSDaniel Vetter 
4284b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
4285b318b824SVille Syrjälä 
4286b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4287b318b824SVille Syrjälä 
4288b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4289b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4290b318b824SVille Syrjälä 	if (ret < 0) {
4291b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
4292b318b824SVille Syrjälä 		return ret;
4293b318b824SVille Syrjälä 	}
4294b318b824SVille Syrjälä 
4295b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4296b318b824SVille Syrjälä 
4297b318b824SVille Syrjälä 	return ret;
42982aeb7d3aSDaniel Vetter }
42992aeb7d3aSDaniel Vetter 
4300fca52a55SDaniel Vetter /**
4301fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4302fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4303fca52a55SDaniel Vetter  *
4304fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4305fca52a55SDaniel Vetter  * resources acquired in the init functions.
4306fca52a55SDaniel Vetter  */
43072aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
43082aeb7d3aSDaniel Vetter {
4309b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
4310b318b824SVille Syrjälä 
4311b318b824SVille Syrjälä 	/*
4312789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4313789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4314789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4315789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4316b318b824SVille Syrjälä 	 */
4317b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
4318b318b824SVille Syrjälä 		return;
4319b318b824SVille Syrjälä 
4320b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
4321b318b824SVille Syrjälä 
4322b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4323b318b824SVille Syrjälä 
4324b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4325b318b824SVille Syrjälä 
43262aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4327ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
43282aeb7d3aSDaniel Vetter }
43292aeb7d3aSDaniel Vetter 
4330fca52a55SDaniel Vetter /**
4331fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4332fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4333fca52a55SDaniel Vetter  *
4334fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4335fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4336fca52a55SDaniel Vetter  */
4337b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4338c67a470bSPaulo Zanoni {
4339b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4340ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4341315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4342c67a470bSPaulo Zanoni }
4343c67a470bSPaulo Zanoni 
4344fca52a55SDaniel Vetter /**
4345fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4346fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4347fca52a55SDaniel Vetter  *
4348fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4349fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4350fca52a55SDaniel Vetter  */
4351b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4352c67a470bSPaulo Zanoni {
4353ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4354b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4355b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4356c67a470bSPaulo Zanoni }
4357d64575eeSJani Nikula 
4358d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4359d64575eeSJani Nikula {
4360d64575eeSJani Nikula 	/*
4361d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
4362d64575eeSJani Nikula 	 * this is the only thing we need to check.
4363d64575eeSJani Nikula 	 */
4364d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4365d64575eeSJani Nikula }
4366d64575eeSJani Nikula 
4367d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4368d64575eeSJani Nikula {
4369d64575eeSJani Nikula 	synchronize_irq(i915->drm.pdev->irq);
4370d64575eeSJani Nikula }
4371