1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 442239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 45cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 46d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 473e7abf81SAndi Shyti #include "gt/intel_rps.h" 482239e6dfSDaniele Ceraolo Spurio 49c0e09200SDave Airlie #include "i915_drv.h" 50440e2b3dSJani Nikula #include "i915_irq.h" 511c5d22f7SChris Wilson #include "i915_trace.h" 52d13616dbSJani Nikula #include "intel_pm.h" 53c0e09200SDave Airlie 54fca52a55SDaniel Vetter /** 55fca52a55SDaniel Vetter * DOC: interrupt handling 56fca52a55SDaniel Vetter * 57fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 58fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 59fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 60fca52a55SDaniel Vetter */ 61fca52a55SDaniel Vetter 6248ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6348ef15d3SJosé Roberto de Souza 64e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 65e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 66e4ce95aaSVille Syrjälä }; 67e4ce95aaSVille Syrjälä 6823bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6923bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7023bb4cb5SVille Syrjälä }; 7123bb4cb5SVille Syrjälä 723a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 733a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 743a3b3c7dSVille Syrjälä }; 753a3b3c7dSVille Syrjälä 767c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 77e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 78e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 79e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 817203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 82e5868a31SEgbert Eich }; 83e5868a31SEgbert Eich 847c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8673c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 87e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 897203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 90e5868a31SEgbert Eich }; 91e5868a31SEgbert Eich 9226951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9374c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9426951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9526951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 977203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 9826951cafSXiong Zhang }; 9926951cafSXiong Zhang 1007c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 101e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 102e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1067203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich }; 108e5868a31SEgbert Eich 1097c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 110e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 111e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 112e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 114e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1157203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 116e5868a31SEgbert Eich }; 117e5868a31SEgbert Eich 1184bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 119e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 120e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 121e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 123e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1247203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 125e5868a31SEgbert Eich }; 126e5868a31SEgbert Eich 127e0a20ad7SShashank Sharma /* BXT hpd list */ 128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1297f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 130e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 1317203d49cSVille Syrjälä [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC, 132e0a20ad7SShashank Sharma }; 133e0a20ad7SShashank Sharma 134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 135b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 136b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 137b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 1387203d49cSVille Syrjälä [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 139121e758eSDhinakaran Pandiyan }; 140121e758eSDhinakaran Pandiyan 14148ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = { 14248ef15d3SJosé Roberto de Souza [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 14348ef15d3SJosé Roberto de Souza [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 14448ef15d3SJosé Roberto de Souza [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 14548ef15d3SJosé Roberto de Souza [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 14648ef15d3SJosé Roberto de Souza [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG, 1477203d49cSVille Syrjälä [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG, 14848ef15d3SJosé Roberto de Souza }; 14948ef15d3SJosé Roberto de Souza 15031604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 151b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 152b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 153b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 154b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 155b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 156b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 15731604222SAnusha Srivatsa }; 15831604222SAnusha Srivatsa 15952dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = { 160b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 161b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 162b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 163b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 164b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 165b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 166b32821c0SLucas De Marchi [HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 167b32821c0SLucas De Marchi [HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 168b32821c0SLucas De Marchi [HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 16952dfdba0SLucas De Marchi }; 17052dfdba0SLucas De Marchi 171aca9310aSAnshuman Gupta static void 172aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 173aca9310aSAnshuman Gupta { 174aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 175aca9310aSAnshuman Gupta 176aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 177aca9310aSAnshuman Gupta } 178aca9310aSAnshuman Gupta 179cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 18068eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 18168eb49b1SPaulo Zanoni { 18265f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 18365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 18468eb49b1SPaulo Zanoni 18565f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 18668eb49b1SPaulo Zanoni 1875c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 18865f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 19065f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 19165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 19268eb49b1SPaulo Zanoni } 1935c502442SPaulo Zanoni 194cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 19568eb49b1SPaulo Zanoni { 19665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 19765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 198a9d356a6SPaulo Zanoni 19965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 20068eb49b1SPaulo Zanoni 20168eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 20265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 20365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 20465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 20565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 20668eb49b1SPaulo Zanoni } 20768eb49b1SPaulo Zanoni 208337ba017SPaulo Zanoni /* 209337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 210337ba017SPaulo Zanoni */ 21165f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 212b51a2842SVille Syrjälä { 21365f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 214b51a2842SVille Syrjälä 215b51a2842SVille Syrjälä if (val == 0) 216b51a2842SVille Syrjälä return; 217b51a2842SVille Syrjälä 218a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 219a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 220f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 22165f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 22265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 22365f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 22465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 225b51a2842SVille Syrjälä } 226337ba017SPaulo Zanoni 22765f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 228e9e9848aSVille Syrjälä { 22965f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 230e9e9848aSVille Syrjälä 231e9e9848aSVille Syrjälä if (val == 0) 232e9e9848aSVille Syrjälä return; 233e9e9848aSVille Syrjälä 234a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 235a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2369d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 23765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 24065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 241e9e9848aSVille Syrjälä } 242e9e9848aSVille Syrjälä 243cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 24468eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 24568eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 24668eb49b1SPaulo Zanoni i915_reg_t iir) 24768eb49b1SPaulo Zanoni { 24865f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 24935079899SPaulo Zanoni 25065f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 25165f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 25265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 25368eb49b1SPaulo Zanoni } 25435079899SPaulo Zanoni 255cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2562918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 25768eb49b1SPaulo Zanoni { 25865f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 25968eb49b1SPaulo Zanoni 26065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 26165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 26265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 26368eb49b1SPaulo Zanoni } 26468eb49b1SPaulo Zanoni 2650706f17cSEgbert Eich /* For display hotplug interrupt */ 2660706f17cSEgbert Eich static inline void 2670706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 268a9c287c9SJani Nikula u32 mask, 269a9c287c9SJani Nikula u32 bits) 2700706f17cSEgbert Eich { 271a9c287c9SJani Nikula u32 val; 2720706f17cSEgbert Eich 27367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 27448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 2750706f17cSEgbert Eich 2760706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2770706f17cSEgbert Eich val &= ~mask; 2780706f17cSEgbert Eich val |= bits; 2790706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2800706f17cSEgbert Eich } 2810706f17cSEgbert Eich 2820706f17cSEgbert Eich /** 2830706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2840706f17cSEgbert Eich * @dev_priv: driver private 2850706f17cSEgbert Eich * @mask: bits to update 2860706f17cSEgbert Eich * @bits: bits to enable 2870706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2880706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2890706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2900706f17cSEgbert Eich * function is usually not called from a context where the lock is 2910706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2920706f17cSEgbert Eich * version is also available. 2930706f17cSEgbert Eich */ 2940706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 295a9c287c9SJani Nikula u32 mask, 296a9c287c9SJani Nikula u32 bits) 2970706f17cSEgbert Eich { 2980706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2990706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3000706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3010706f17cSEgbert Eich } 3020706f17cSEgbert Eich 303d9dc34f1SVille Syrjälä /** 304d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 305d9dc34f1SVille Syrjälä * @dev_priv: driver private 306d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 307d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 308d9dc34f1SVille Syrjälä */ 309fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 310a9c287c9SJani Nikula u32 interrupt_mask, 311a9c287c9SJani Nikula u32 enabled_irq_mask) 312036a4a7dSZhenyu Wang { 313a9c287c9SJani Nikula u32 new_val; 314d9dc34f1SVille Syrjälä 31567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3164bc9d430SDaniel Vetter 31748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 318d9dc34f1SVille Syrjälä 31948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 320c67a470bSPaulo Zanoni return; 321c67a470bSPaulo Zanoni 322d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 323d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 324d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 325d9dc34f1SVille Syrjälä 326d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 327d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3281ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3293143a2bfSChris Wilson POSTING_READ(DEIMR); 330036a4a7dSZhenyu Wang } 331036a4a7dSZhenyu Wang } 332036a4a7dSZhenyu Wang 3330961021aSBen Widawsky /** 3343a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3353a3b3c7dSVille Syrjälä * @dev_priv: driver private 3363a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3373a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3383a3b3c7dSVille Syrjälä */ 3393a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 340a9c287c9SJani Nikula u32 interrupt_mask, 341a9c287c9SJani Nikula u32 enabled_irq_mask) 3423a3b3c7dSVille Syrjälä { 343a9c287c9SJani Nikula u32 new_val; 344a9c287c9SJani Nikula u32 old_val; 3453a3b3c7dSVille Syrjälä 34667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3473a3b3c7dSVille Syrjälä 34848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3493a3b3c7dSVille Syrjälä 35048a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3513a3b3c7dSVille Syrjälä return; 3523a3b3c7dSVille Syrjälä 3533a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3543a3b3c7dSVille Syrjälä 3553a3b3c7dSVille Syrjälä new_val = old_val; 3563a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3573a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3583a3b3c7dSVille Syrjälä 3593a3b3c7dSVille Syrjälä if (new_val != old_val) { 3603a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3613a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3623a3b3c7dSVille Syrjälä } 3633a3b3c7dSVille Syrjälä } 3643a3b3c7dSVille Syrjälä 3653a3b3c7dSVille Syrjälä /** 366013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 367013d3752SVille Syrjälä * @dev_priv: driver private 368013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 369013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 370013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 371013d3752SVille Syrjälä */ 372013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 373013d3752SVille Syrjälä enum pipe pipe, 374a9c287c9SJani Nikula u32 interrupt_mask, 375a9c287c9SJani Nikula u32 enabled_irq_mask) 376013d3752SVille Syrjälä { 377a9c287c9SJani Nikula u32 new_val; 378013d3752SVille Syrjälä 37967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 380013d3752SVille Syrjälä 38148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 382013d3752SVille Syrjälä 38348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 384013d3752SVille Syrjälä return; 385013d3752SVille Syrjälä 386013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 387013d3752SVille Syrjälä new_val &= ~interrupt_mask; 388013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 389013d3752SVille Syrjälä 390013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 391013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 392013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 393013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 394013d3752SVille Syrjälä } 395013d3752SVille Syrjälä } 396013d3752SVille Syrjälä 397013d3752SVille Syrjälä /** 398fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 399fee884edSDaniel Vetter * @dev_priv: driver private 400fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 401fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 402fee884edSDaniel Vetter */ 40347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 404a9c287c9SJani Nikula u32 interrupt_mask, 405a9c287c9SJani Nikula u32 enabled_irq_mask) 406fee884edSDaniel Vetter { 407a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 408fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 409fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 410fee884edSDaniel Vetter 41148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 41215a17aaeSDaniel Vetter 41367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 414fee884edSDaniel Vetter 41548a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 416c67a470bSPaulo Zanoni return; 417c67a470bSPaulo Zanoni 418fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 419fee884edSDaniel Vetter POSTING_READ(SDEIMR); 420fee884edSDaniel Vetter } 4218664281bSPaulo Zanoni 4226b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4236b12ca56SVille Syrjälä enum pipe pipe) 4247c463586SKeith Packard { 4256b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 42610c59c51SImre Deak u32 enable_mask = status_mask << 16; 42710c59c51SImre Deak 4286b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4296b12ca56SVille Syrjälä 4306b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4316b12ca56SVille Syrjälä goto out; 4326b12ca56SVille Syrjälä 43310c59c51SImre Deak /* 434724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 435724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 43610c59c51SImre Deak */ 43748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 43848a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 43910c59c51SImre Deak return 0; 440724a6905SVille Syrjälä /* 441724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 442724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 443724a6905SVille Syrjälä */ 44448a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 44548a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 446724a6905SVille Syrjälä return 0; 44710c59c51SImre Deak 44810c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44910c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 45010c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 45110c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 45210c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 45310c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 45410c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 45510c59c51SImre Deak 4566b12ca56SVille Syrjälä out: 45748a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 45848a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4596b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4606b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4616b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4626b12ca56SVille Syrjälä 46310c59c51SImre Deak return enable_mask; 46410c59c51SImre Deak } 46510c59c51SImre Deak 4666b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4676b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 468755e9019SImre Deak { 4696b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 470755e9019SImre Deak u32 enable_mask; 471755e9019SImre Deak 47248a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4736b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4746b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4756b12ca56SVille Syrjälä 4766b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 47748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 4786b12ca56SVille Syrjälä 4796b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 4806b12ca56SVille Syrjälä return; 4816b12ca56SVille Syrjälä 4826b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 4836b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 4846b12ca56SVille Syrjälä 4856b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 4866b12ca56SVille Syrjälä POSTING_READ(reg); 487755e9019SImre Deak } 488755e9019SImre Deak 4896b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 4906b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 491755e9019SImre Deak { 4926b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 493755e9019SImre Deak u32 enable_mask; 494755e9019SImre Deak 49548a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4966b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4976b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4986b12ca56SVille Syrjälä 4996b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 50048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5016b12ca56SVille Syrjälä 5026b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5036b12ca56SVille Syrjälä return; 5046b12ca56SVille Syrjälä 5056b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5066b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5076b12ca56SVille Syrjälä 5086b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5096b12ca56SVille Syrjälä POSTING_READ(reg); 510755e9019SImre Deak } 511755e9019SImre Deak 512f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 513f3e30485SVille Syrjälä { 514f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 515f3e30485SVille Syrjälä return false; 516f3e30485SVille Syrjälä 517f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 518f3e30485SVille Syrjälä } 519f3e30485SVille Syrjälä 520c0e09200SDave Airlie /** 521f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 52214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 52301c66889SZhao Yakui */ 52491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 52501c66889SZhao Yakui { 526f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 527f49e38ddSJani Nikula return; 528f49e38ddSJani Nikula 52913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 53001c66889SZhao Yakui 531755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 53291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5333b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 534755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5351ec14ad3SChris Wilson 53613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 53701c66889SZhao Yakui } 53801c66889SZhao Yakui 539f75f3746SVille Syrjälä /* 540f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 541f75f3746SVille Syrjälä * around the vertical blanking period. 542f75f3746SVille Syrjälä * 543f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 544f75f3746SVille Syrjälä * vblank_start >= 3 545f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 546f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 547f75f3746SVille Syrjälä * vtotal = vblank_start + 3 548f75f3746SVille Syrjälä * 549f75f3746SVille Syrjälä * start of vblank: 550f75f3746SVille Syrjälä * latch double buffered registers 551f75f3746SVille Syrjälä * increment frame counter (ctg+) 552f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 553f75f3746SVille Syrjälä * | 554f75f3746SVille Syrjälä * | frame start: 555f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 556f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 557f75f3746SVille Syrjälä * | | 558f75f3746SVille Syrjälä * | | start of vsync: 559f75f3746SVille Syrjälä * | | generate vsync interrupt 560f75f3746SVille Syrjälä * | | | 561f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 562f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 563f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 564f75f3746SVille Syrjälä * | | <----vs-----> | 565f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 566f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 567f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 568f75f3746SVille Syrjälä * | | | 569f75f3746SVille Syrjälä * last visible pixel first visible pixel 570f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 571f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 572f75f3746SVille Syrjälä * 573f75f3746SVille Syrjälä * x = horizontal active 574f75f3746SVille Syrjälä * _ = horizontal blanking 575f75f3746SVille Syrjälä * hs = horizontal sync 576f75f3746SVille Syrjälä * va = vertical active 577f75f3746SVille Syrjälä * vb = vertical blanking 578f75f3746SVille Syrjälä * vs = vertical sync 579f75f3746SVille Syrjälä * vbs = vblank_start (number) 580f75f3746SVille Syrjälä * 581f75f3746SVille Syrjälä * Summary: 582f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 583f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 584f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 585f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 586f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 587f75f3746SVille Syrjälä */ 588f75f3746SVille Syrjälä 58942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 59042f52ef8SKeith Packard * we use as a pipe index 59142f52ef8SKeith Packard */ 59208fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 5930a3e67a4SJesse Barnes { 59408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 59508fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 59632db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 59708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 598f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 5990b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 600694e409dSVille Syrjälä unsigned long irqflags; 601391f75e2SVille Syrjälä 60232db0b65SVille Syrjälä /* 60332db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 60432db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 60532db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 60632db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 60732db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 60832db0b65SVille Syrjälä * is still in a working state. However the core vblank code 60932db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 61032db0b65SVille Syrjälä * when we've told it that we don't have a working frame 61132db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 61232db0b65SVille Syrjälä */ 61332db0b65SVille Syrjälä if (!vblank->max_vblank_count) 61432db0b65SVille Syrjälä return 0; 61532db0b65SVille Syrjälä 6160b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6170b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6180b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6190b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6200b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 621391f75e2SVille Syrjälä 6220b2a8e09SVille Syrjälä /* Convert to pixel count */ 6230b2a8e09SVille Syrjälä vbl_start *= htotal; 6240b2a8e09SVille Syrjälä 6250b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6260b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6270b2a8e09SVille Syrjälä 6289db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6299db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6305eddb70bSChris Wilson 631694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 632694e409dSVille Syrjälä 6330a3e67a4SJesse Barnes /* 6340a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6350a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6360a3e67a4SJesse Barnes * register. 6370a3e67a4SJesse Barnes */ 6380a3e67a4SJesse Barnes do { 6398cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6408cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6418cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6420a3e67a4SJesse Barnes } while (high1 != high2); 6430a3e67a4SJesse Barnes 644694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 645694e409dSVille Syrjälä 6465eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 647391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6485eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 649391f75e2SVille Syrjälä 650391f75e2SVille Syrjälä /* 651391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 652391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 653391f75e2SVille Syrjälä * counter against vblank start. 654391f75e2SVille Syrjälä */ 655edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6560a3e67a4SJesse Barnes } 6570a3e67a4SJesse Barnes 65808fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6599880b7a5SJesse Barnes { 66008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 66108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6629880b7a5SJesse Barnes 663649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6649880b7a5SJesse Barnes } 6659880b7a5SJesse Barnes 666aec0246fSUma Shankar /* 667aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 668aec0246fSUma Shankar * scanline register will not work to get the scanline, 669aec0246fSUma Shankar * since the timings are driven from the PORT or issues 670aec0246fSUma Shankar * with scanline register updates. 671aec0246fSUma Shankar * This function will use Framestamp and current 672aec0246fSUma Shankar * timestamp registers to calculate the scanline. 673aec0246fSUma Shankar */ 674aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 675aec0246fSUma Shankar { 676aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 677aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 678aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 679aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 680aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 681aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 682aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 683aec0246fSUma Shankar u32 clock = mode->crtc_clock; 684aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 685aec0246fSUma Shankar 686aec0246fSUma Shankar /* 687aec0246fSUma Shankar * To avoid the race condition where we might cross into the 688aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 689aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 690aec0246fSUma Shankar * during the same frame. 691aec0246fSUma Shankar */ 692aec0246fSUma Shankar do { 693aec0246fSUma Shankar /* 694aec0246fSUma Shankar * This field provides read back of the display 695aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 696aec0246fSUma Shankar * is sampled at every start of vertical blank. 697aec0246fSUma Shankar */ 6988cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 6998cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 700aec0246fSUma Shankar 701aec0246fSUma Shankar /* 702aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 703aec0246fSUma Shankar * time stamp value. 704aec0246fSUma Shankar */ 7058cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 706aec0246fSUma Shankar 7078cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7088cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 709aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 710aec0246fSUma Shankar 711aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 712aec0246fSUma Shankar clock), 1000 * htotal); 713aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 714aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 715aec0246fSUma Shankar 716aec0246fSUma Shankar return scanline; 717aec0246fSUma Shankar } 718aec0246fSUma Shankar 7198cbda6b2SJani Nikula /* 7208cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7218cbda6b2SJani Nikula * forcewake etc. 7228cbda6b2SJani Nikula */ 723a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 724a225f079SVille Syrjälä { 725a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 726fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7275caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7285caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 729a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 73080715b2fSVille Syrjälä int position, vtotal; 731a225f079SVille Syrjälä 73272259536SVille Syrjälä if (!crtc->active) 73372259536SVille Syrjälä return -1; 73472259536SVille Syrjälä 7355caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7365caa0feaSDaniel Vetter mode = &vblank->hwmode; 7375caa0feaSDaniel Vetter 738aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 739aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 740aec0246fSUma Shankar 74180715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 742a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 743a225f079SVille Syrjälä vtotal /= 2; 744a225f079SVille Syrjälä 745cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7468cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 747a225f079SVille Syrjälä else 7488cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 749a225f079SVille Syrjälä 750a225f079SVille Syrjälä /* 75141b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 75241b578fbSJesse Barnes * read it just before the start of vblank. So try it again 75341b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 75441b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 75541b578fbSJesse Barnes * 75641b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 75741b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 75841b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 75941b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 76041b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 76141b578fbSJesse Barnes */ 76291d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 76341b578fbSJesse Barnes int i, temp; 76441b578fbSJesse Barnes 76541b578fbSJesse Barnes for (i = 0; i < 100; i++) { 76641b578fbSJesse Barnes udelay(1); 7678cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 76841b578fbSJesse Barnes if (temp != position) { 76941b578fbSJesse Barnes position = temp; 77041b578fbSJesse Barnes break; 77141b578fbSJesse Barnes } 77241b578fbSJesse Barnes } 77341b578fbSJesse Barnes } 77441b578fbSJesse Barnes 77541b578fbSJesse Barnes /* 77680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 77780715b2fSVille Syrjälä * scanline_offset adjustment. 778a225f079SVille Syrjälä */ 77980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 780a225f079SVille Syrjälä } 781a225f079SVille Syrjälä 782e8edae54SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index, 7831bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 7843bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7853bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7860af7e4dfSMario Kleiner { 787fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 788e8edae54SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index)); 789e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 7903aa18df8SVille Syrjälä int position; 79178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 792ad3543edSMario Kleiner unsigned long irqflags; 7938a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 7948a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 7958a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 7960af7e4dfSMario Kleiner 79748a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 79800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 79900376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8009db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8011bf6ad62SDaniel Vetter return false; 8020af7e4dfSMario Kleiner } 8030af7e4dfSMario Kleiner 804c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 80578e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 806c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 807c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 808c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8090af7e4dfSMario Kleiner 810d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 811d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 812d31faf65SVille Syrjälä vbl_end /= 2; 813d31faf65SVille Syrjälä vtotal /= 2; 814d31faf65SVille Syrjälä } 815d31faf65SVille Syrjälä 816ad3543edSMario Kleiner /* 817ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 818ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 819ad3543edSMario Kleiner * following code must not block on uncore.lock. 820ad3543edSMario Kleiner */ 821ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 822ad3543edSMario Kleiner 823ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 824ad3543edSMario Kleiner 825ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 826ad3543edSMario Kleiner if (stime) 827ad3543edSMario Kleiner *stime = ktime_get(); 828ad3543edSMario Kleiner 8298a920e24SVille Syrjälä if (use_scanline_counter) { 8300af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8310af7e4dfSMario Kleiner * scanout position from Display scan line register. 8320af7e4dfSMario Kleiner */ 833e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8340af7e4dfSMario Kleiner } else { 8350af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8360af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8370af7e4dfSMario Kleiner * scanout position. 8380af7e4dfSMario Kleiner */ 8398cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8400af7e4dfSMario Kleiner 8413aa18df8SVille Syrjälä /* convert to pixel counts */ 8423aa18df8SVille Syrjälä vbl_start *= htotal; 8433aa18df8SVille Syrjälä vbl_end *= htotal; 8443aa18df8SVille Syrjälä vtotal *= htotal; 84578e8fc6bSVille Syrjälä 84678e8fc6bSVille Syrjälä /* 8477e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8487e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8497e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8507e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8517e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8527e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8537e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8547e78f1cbSVille Syrjälä */ 8557e78f1cbSVille Syrjälä if (position >= vtotal) 8567e78f1cbSVille Syrjälä position = vtotal - 1; 8577e78f1cbSVille Syrjälä 8587e78f1cbSVille Syrjälä /* 85978e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 86078e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 86178e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 86278e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 86378e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 86478e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 86578e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 86678e8fc6bSVille Syrjälä */ 86778e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8683aa18df8SVille Syrjälä } 8693aa18df8SVille Syrjälä 870ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 871ad3543edSMario Kleiner if (etime) 872ad3543edSMario Kleiner *etime = ktime_get(); 873ad3543edSMario Kleiner 874ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 875ad3543edSMario Kleiner 876ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 877ad3543edSMario Kleiner 8783aa18df8SVille Syrjälä /* 8793aa18df8SVille Syrjälä * While in vblank, position will be negative 8803aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8813aa18df8SVille Syrjälä * vblank, position will be positive counting 8823aa18df8SVille Syrjälä * up since vbl_end. 8833aa18df8SVille Syrjälä */ 8843aa18df8SVille Syrjälä if (position >= vbl_start) 8853aa18df8SVille Syrjälä position -= vbl_end; 8863aa18df8SVille Syrjälä else 8873aa18df8SVille Syrjälä position += vtotal - vbl_end; 8883aa18df8SVille Syrjälä 8898a920e24SVille Syrjälä if (use_scanline_counter) { 8903aa18df8SVille Syrjälä *vpos = position; 8913aa18df8SVille Syrjälä *hpos = 0; 8923aa18df8SVille Syrjälä } else { 8930af7e4dfSMario Kleiner *vpos = position / htotal; 8940af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8950af7e4dfSMario Kleiner } 8960af7e4dfSMario Kleiner 8971bf6ad62SDaniel Vetter return true; 8980af7e4dfSMario Kleiner } 8990af7e4dfSMario Kleiner 900a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 901a225f079SVille Syrjälä { 902fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 903a225f079SVille Syrjälä unsigned long irqflags; 904a225f079SVille Syrjälä int position; 905a225f079SVille Syrjälä 906a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 907a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 908a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 909a225f079SVille Syrjälä 910a225f079SVille Syrjälä return position; 911a225f079SVille Syrjälä } 912a225f079SVille Syrjälä 913e3689190SBen Widawsky /** 91474bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 915e3689190SBen Widawsky * occurred. 916e3689190SBen Widawsky * @work: workqueue struct 917e3689190SBen Widawsky * 918e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 919e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 920e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 921e3689190SBen Widawsky */ 92274bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 923e3689190SBen Widawsky { 9242d1013ddSJani Nikula struct drm_i915_private *dev_priv = 925cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 926cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 927e3689190SBen Widawsky u32 error_status, row, bank, subbank; 92835a85ac6SBen Widawsky char *parity_event[6]; 929a9c287c9SJani Nikula u32 misccpctl; 930a9c287c9SJani Nikula u8 slice = 0; 931e3689190SBen Widawsky 932e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 933e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 934e3689190SBen Widawsky * any time we access those registers. 935e3689190SBen Widawsky */ 93691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 937e3689190SBen Widawsky 93835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 93948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 94035a85ac6SBen Widawsky goto out; 94135a85ac6SBen Widawsky 942e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 943e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 944e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 945e3689190SBen Widawsky 94635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 947f0f59a00SVille Syrjälä i915_reg_t reg; 94835a85ac6SBen Widawsky 94935a85ac6SBen Widawsky slice--; 95048a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 95148a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 95235a85ac6SBen Widawsky break; 95335a85ac6SBen Widawsky 95435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 95535a85ac6SBen Widawsky 9566fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 95735a85ac6SBen Widawsky 95835a85ac6SBen Widawsky error_status = I915_READ(reg); 959e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 960e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 961e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 962e3689190SBen Widawsky 96335a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 96435a85ac6SBen Widawsky POSTING_READ(reg); 965e3689190SBen Widawsky 966cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 967e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 968e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 969e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 97035a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 97135a85ac6SBen Widawsky parity_event[5] = NULL; 972e3689190SBen Widawsky 97391c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 974e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 975e3689190SBen Widawsky 97635a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 97735a85ac6SBen Widawsky slice, row, bank, subbank); 978e3689190SBen Widawsky 97935a85ac6SBen Widawsky kfree(parity_event[4]); 980e3689190SBen Widawsky kfree(parity_event[3]); 981e3689190SBen Widawsky kfree(parity_event[2]); 982e3689190SBen Widawsky kfree(parity_event[1]); 983e3689190SBen Widawsky } 984e3689190SBen Widawsky 98535a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 98635a85ac6SBen Widawsky 98735a85ac6SBen Widawsky out: 98848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 989cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 990cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 991cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 99235a85ac6SBen Widawsky 99391c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 99435a85ac6SBen Widawsky } 99535a85ac6SBen Widawsky 996af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 997121e758eSDhinakaran Pandiyan { 998af92058fSVille Syrjälä switch (pin) { 999af92058fSVille Syrjälä case HPD_PORT_C: 1000121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1001af92058fSVille Syrjälä case HPD_PORT_D: 1002121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1003af92058fSVille Syrjälä case HPD_PORT_E: 1004121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1005af92058fSVille Syrjälä case HPD_PORT_F: 1006121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1007121e758eSDhinakaran Pandiyan default: 1008121e758eSDhinakaran Pandiyan return false; 1009121e758eSDhinakaran Pandiyan } 1010121e758eSDhinakaran Pandiyan } 1011121e758eSDhinakaran Pandiyan 101248ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 101348ef15d3SJosé Roberto de Souza { 101448ef15d3SJosé Roberto de Souza switch (pin) { 101548ef15d3SJosé Roberto de Souza case HPD_PORT_D: 101648ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 101748ef15d3SJosé Roberto de Souza case HPD_PORT_E: 101848ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 101948ef15d3SJosé Roberto de Souza case HPD_PORT_F: 102048ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 102148ef15d3SJosé Roberto de Souza case HPD_PORT_G: 102248ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 102348ef15d3SJosé Roberto de Souza case HPD_PORT_H: 102448ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 102548ef15d3SJosé Roberto de Souza case HPD_PORT_I: 102648ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 102748ef15d3SJosé Roberto de Souza default: 102848ef15d3SJosé Roberto de Souza return false; 102948ef15d3SJosé Roberto de Souza } 103048ef15d3SJosé Roberto de Souza } 103148ef15d3SJosé Roberto de Souza 1032af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 103363c88d22SImre Deak { 1034af92058fSVille Syrjälä switch (pin) { 1035af92058fSVille Syrjälä case HPD_PORT_A: 1036195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1037af92058fSVille Syrjälä case HPD_PORT_B: 103863c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1039af92058fSVille Syrjälä case HPD_PORT_C: 104063c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 104163c88d22SImre Deak default: 104263c88d22SImre Deak return false; 104363c88d22SImre Deak } 104463c88d22SImre Deak } 104563c88d22SImre Deak 1046af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 104731604222SAnusha Srivatsa { 1048af92058fSVille Syrjälä switch (pin) { 1049af92058fSVille Syrjälä case HPD_PORT_A: 1050ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1051af92058fSVille Syrjälä case HPD_PORT_B: 1052ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 10538ef7e340SMatt Roper case HPD_PORT_C: 1054ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 105531604222SAnusha Srivatsa default: 105631604222SAnusha Srivatsa return false; 105731604222SAnusha Srivatsa } 105831604222SAnusha Srivatsa } 105931604222SAnusha Srivatsa 1060af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106131604222SAnusha Srivatsa { 1062af92058fSVille Syrjälä switch (pin) { 1063af92058fSVille Syrjälä case HPD_PORT_C: 106431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1065af92058fSVille Syrjälä case HPD_PORT_D: 106631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1067af92058fSVille Syrjälä case HPD_PORT_E: 106831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1069af92058fSVille Syrjälä case HPD_PORT_F: 107031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 107131604222SAnusha Srivatsa default: 107231604222SAnusha Srivatsa return false; 107331604222SAnusha Srivatsa } 107431604222SAnusha Srivatsa } 107531604222SAnusha Srivatsa 107652dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107752dfdba0SLucas De Marchi { 107852dfdba0SLucas De Marchi switch (pin) { 107952dfdba0SLucas De Marchi case HPD_PORT_D: 108052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 108152dfdba0SLucas De Marchi case HPD_PORT_E: 108252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 108352dfdba0SLucas De Marchi case HPD_PORT_F: 108452dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 108552dfdba0SLucas De Marchi case HPD_PORT_G: 108652dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 108752dfdba0SLucas De Marchi case HPD_PORT_H: 108852dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 108952dfdba0SLucas De Marchi case HPD_PORT_I: 109052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 109152dfdba0SLucas De Marchi default: 109252dfdba0SLucas De Marchi return false; 109352dfdba0SLucas De Marchi } 109452dfdba0SLucas De Marchi } 109552dfdba0SLucas De Marchi 1096af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 10976dbf30ceSVille Syrjälä { 1098af92058fSVille Syrjälä switch (pin) { 1099af92058fSVille Syrjälä case HPD_PORT_E: 11006dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11016dbf30ceSVille Syrjälä default: 11026dbf30ceSVille Syrjälä return false; 11036dbf30ceSVille Syrjälä } 11046dbf30ceSVille Syrjälä } 11056dbf30ceSVille Syrjälä 1106af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 110774c0b395SVille Syrjälä { 1108af92058fSVille Syrjälä switch (pin) { 1109af92058fSVille Syrjälä case HPD_PORT_A: 111074c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1111af92058fSVille Syrjälä case HPD_PORT_B: 111274c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1113af92058fSVille Syrjälä case HPD_PORT_C: 111474c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1115af92058fSVille Syrjälä case HPD_PORT_D: 111674c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 111774c0b395SVille Syrjälä default: 111874c0b395SVille Syrjälä return false; 111974c0b395SVille Syrjälä } 112074c0b395SVille Syrjälä } 112174c0b395SVille Syrjälä 1122af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1123e4ce95aaSVille Syrjälä { 1124af92058fSVille Syrjälä switch (pin) { 1125af92058fSVille Syrjälä case HPD_PORT_A: 1126e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1127e4ce95aaSVille Syrjälä default: 1128e4ce95aaSVille Syrjälä return false; 1129e4ce95aaSVille Syrjälä } 1130e4ce95aaSVille Syrjälä } 1131e4ce95aaSVille Syrjälä 1132af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113313cf5504SDave Airlie { 1134af92058fSVille Syrjälä switch (pin) { 1135af92058fSVille Syrjälä case HPD_PORT_B: 1136676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1137af92058fSVille Syrjälä case HPD_PORT_C: 1138676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1139af92058fSVille Syrjälä case HPD_PORT_D: 1140676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1141676574dfSJani Nikula default: 1142676574dfSJani Nikula return false; 114313cf5504SDave Airlie } 114413cf5504SDave Airlie } 114513cf5504SDave Airlie 1146af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 114713cf5504SDave Airlie { 1148af92058fSVille Syrjälä switch (pin) { 1149af92058fSVille Syrjälä case HPD_PORT_B: 1150676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1151af92058fSVille Syrjälä case HPD_PORT_C: 1152676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1153af92058fSVille Syrjälä case HPD_PORT_D: 1154676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1155676574dfSJani Nikula default: 1156676574dfSJani Nikula return false; 115713cf5504SDave Airlie } 115813cf5504SDave Airlie } 115913cf5504SDave Airlie 116042db67d6SVille Syrjälä /* 116142db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 116242db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 116342db67d6SVille Syrjälä * hotplug detection results from several registers. 116442db67d6SVille Syrjälä * 116542db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 116642db67d6SVille Syrjälä */ 1167cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1168cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11698c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1170fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1171af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1172676574dfSJani Nikula { 1173e9be2850SVille Syrjälä enum hpd_pin pin; 1174676574dfSJani Nikula 117552dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 117652dfdba0SLucas De Marchi 1177e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1178e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11798c841e57SJani Nikula continue; 11808c841e57SJani Nikula 1181e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1182676574dfSJani Nikula 1183af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1184e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1185676574dfSJani Nikula } 1186676574dfSJani Nikula 118700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 118800376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1189f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1190676574dfSJani Nikula 1191676574dfSJani Nikula } 1192676574dfSJani Nikula 119391d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1194515ac2bbSDaniel Vetter { 119528c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1196515ac2bbSDaniel Vetter } 1197515ac2bbSDaniel Vetter 119891d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1199ce99c256SDaniel Vetter { 12009ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1201ce99c256SDaniel Vetter } 1202ce99c256SDaniel Vetter 12038bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 120491d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 120591d14251STvrtko Ursulin enum pipe pipe, 1206a9c287c9SJani Nikula u32 crc0, u32 crc1, 1207a9c287c9SJani Nikula u32 crc2, u32 crc3, 1208a9c287c9SJani Nikula u32 crc4) 12098bf1e9f1SShuang He { 12108c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 1211*00535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12125cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12135cee6c45SVille Syrjälä 12145cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1215b2c88f5bSDamien Lespiau 1216d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12178c6b709dSTomeu Vizoso /* 12188c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12198c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12208c6b709dSTomeu Vizoso * out the buggy result. 12218c6b709dSTomeu Vizoso * 1222163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12238c6b709dSTomeu Vizoso * don't trust that one either. 12248c6b709dSTomeu Vizoso */ 1225033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1226163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12278c6b709dSTomeu Vizoso pipe_crc->skipped++; 12288c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12298c6b709dSTomeu Vizoso return; 12308c6b709dSTomeu Vizoso } 12318c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12326cc42152SMaarten Lankhorst 1233246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1234ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1235246ee524STomeu Vizoso crcs); 12368c6b709dSTomeu Vizoso } 1237277de95eSDaniel Vetter #else 1238277de95eSDaniel Vetter static inline void 123991d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124091d14251STvrtko Ursulin enum pipe pipe, 1241a9c287c9SJani Nikula u32 crc0, u32 crc1, 1242a9c287c9SJani Nikula u32 crc2, u32 crc3, 1243a9c287c9SJani Nikula u32 crc4) {} 1244277de95eSDaniel Vetter #endif 1245eba94eb9SDaniel Vetter 1246277de95eSDaniel Vetter 124791d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124891d14251STvrtko Ursulin enum pipe pipe) 12495a69b89fSDaniel Vetter { 125091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12515a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12525a69b89fSDaniel Vetter 0, 0, 0, 0); 12535a69b89fSDaniel Vetter } 12545a69b89fSDaniel Vetter 125591d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125691d14251STvrtko Ursulin enum pipe pipe) 1257eba94eb9SDaniel Vetter { 125891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1259eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1260eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1261eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1262eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12638bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1264eba94eb9SDaniel Vetter } 12655b3a856bSDaniel Vetter 126691d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 126791d14251STvrtko Ursulin enum pipe pipe) 12685b3a856bSDaniel Vetter { 1269a9c287c9SJani Nikula u32 res1, res2; 12700b5c5ed0SDaniel Vetter 127191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 12720b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 12730b5c5ed0SDaniel Vetter else 12740b5c5ed0SDaniel Vetter res1 = 0; 12750b5c5ed0SDaniel Vetter 127691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 12770b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 12780b5c5ed0SDaniel Vetter else 12790b5c5ed0SDaniel Vetter res2 = 0; 12805b3a856bSDaniel Vetter 128191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12820b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 12830b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 12840b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 12850b5c5ed0SDaniel Vetter res1, res2); 12865b3a856bSDaniel Vetter } 12878bf1e9f1SShuang He 128844d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 128944d9241eSVille Syrjälä { 129044d9241eSVille Syrjälä enum pipe pipe; 129144d9241eSVille Syrjälä 129244d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 129344d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 129444d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 129544d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 129644d9241eSVille Syrjälä 129744d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 129844d9241eSVille Syrjälä } 129944d9241eSVille Syrjälä } 130044d9241eSVille Syrjälä 1301eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 130291d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13037e231dbeSJesse Barnes { 1304d048a268SVille Syrjälä enum pipe pipe; 13057e231dbeSJesse Barnes 130658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13071ca993d2SVille Syrjälä 13081ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13091ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13101ca993d2SVille Syrjälä return; 13111ca993d2SVille Syrjälä } 13121ca993d2SVille Syrjälä 1313055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1314f0f59a00SVille Syrjälä i915_reg_t reg; 13156b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 131691d181ddSImre Deak 1317bbb5eebfSDaniel Vetter /* 1318bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1319bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1320bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1321bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1322bbb5eebfSDaniel Vetter * handle. 1323bbb5eebfSDaniel Vetter */ 13240f239f4cSDaniel Vetter 13250f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13266b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1327bbb5eebfSDaniel Vetter 1328bbb5eebfSDaniel Vetter switch (pipe) { 1329d048a268SVille Syrjälä default: 1330bbb5eebfSDaniel Vetter case PIPE_A: 1331bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1332bbb5eebfSDaniel Vetter break; 1333bbb5eebfSDaniel Vetter case PIPE_B: 1334bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1335bbb5eebfSDaniel Vetter break; 13363278f67fSVille Syrjälä case PIPE_C: 13373278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13383278f67fSVille Syrjälä break; 1339bbb5eebfSDaniel Vetter } 1340bbb5eebfSDaniel Vetter if (iir & iir_bit) 13416b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1342bbb5eebfSDaniel Vetter 13436b12ca56SVille Syrjälä if (!status_mask) 134491d181ddSImre Deak continue; 134591d181ddSImre Deak 134691d181ddSImre Deak reg = PIPESTAT(pipe); 13476b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13486b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13497e231dbeSJesse Barnes 13507e231dbeSJesse Barnes /* 13517e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1352132c27c9SVille Syrjälä * 1353132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1354132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1355132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1356132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1357132c27c9SVille Syrjälä * an interrupt is still pending. 13587e231dbeSJesse Barnes */ 1359132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1360132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1361132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1362132c27c9SVille Syrjälä } 13637e231dbeSJesse Barnes } 136458ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13652ecb8ca4SVille Syrjälä } 13662ecb8ca4SVille Syrjälä 1367eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1368eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1369eb64343cSVille Syrjälä { 1370eb64343cSVille Syrjälä enum pipe pipe; 1371eb64343cSVille Syrjälä 1372eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1373eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1374aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1375eb64343cSVille Syrjälä 1376eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1377eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1378eb64343cSVille Syrjälä 1379eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1380eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1381eb64343cSVille Syrjälä } 1382eb64343cSVille Syrjälä } 1383eb64343cSVille Syrjälä 1384eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1385eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1386eb64343cSVille Syrjälä { 1387eb64343cSVille Syrjälä bool blc_event = false; 1388eb64343cSVille Syrjälä enum pipe pipe; 1389eb64343cSVille Syrjälä 1390eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1391eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1392aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1393eb64343cSVille Syrjälä 1394eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1395eb64343cSVille Syrjälä blc_event = true; 1396eb64343cSVille Syrjälä 1397eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1398eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1399eb64343cSVille Syrjälä 1400eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1401eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1402eb64343cSVille Syrjälä } 1403eb64343cSVille Syrjälä 1404eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1405eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1406eb64343cSVille Syrjälä } 1407eb64343cSVille Syrjälä 1408eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1409eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1410eb64343cSVille Syrjälä { 1411eb64343cSVille Syrjälä bool blc_event = false; 1412eb64343cSVille Syrjälä enum pipe pipe; 1413eb64343cSVille Syrjälä 1414eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1415eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1416aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1417eb64343cSVille Syrjälä 1418eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1419eb64343cSVille Syrjälä blc_event = true; 1420eb64343cSVille Syrjälä 1421eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1422eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1423eb64343cSVille Syrjälä 1424eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1425eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1426eb64343cSVille Syrjälä } 1427eb64343cSVille Syrjälä 1428eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1429eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1430eb64343cSVille Syrjälä 1431eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1432eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1433eb64343cSVille Syrjälä } 1434eb64343cSVille Syrjälä 143591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14362ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14372ecb8ca4SVille Syrjälä { 14382ecb8ca4SVille Syrjälä enum pipe pipe; 14397e231dbeSJesse Barnes 1440055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1441fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1442aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 14434356d586SDaniel Vetter 14444356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 144591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14462d9d2b0bSVille Syrjälä 14471f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14481f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 144931acc7f5SJesse Barnes } 145031acc7f5SJesse Barnes 1451c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 145291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1453c1874ed7SImre Deak } 1454c1874ed7SImre Deak 14551ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 145616c6c56bSVille Syrjälä { 14570ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14580ba7c51aSVille Syrjälä int i; 145916c6c56bSVille Syrjälä 14600ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14610ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14620ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14630ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14640ba7c51aSVille Syrjälä else 14650ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14660ba7c51aSVille Syrjälä 14670ba7c51aSVille Syrjälä /* 14680ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 14690ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 14700ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 14710ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 14720ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 14730ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 14740ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 14750ba7c51aSVille Syrjälä */ 14760ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 14770ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 14780ba7c51aSVille Syrjälä 14790ba7c51aSVille Syrjälä if (tmp == 0) 14800ba7c51aSVille Syrjälä return hotplug_status; 14810ba7c51aSVille Syrjälä 14820ba7c51aSVille Syrjälä hotplug_status |= tmp; 14833ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14840ba7c51aSVille Syrjälä } 14850ba7c51aSVille Syrjälä 148648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 14870ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 14880ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 14891ae3c34cSVille Syrjälä 14901ae3c34cSVille Syrjälä return hotplug_status; 14911ae3c34cSVille Syrjälä } 14921ae3c34cSVille Syrjälä 149391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 14941ae3c34cSVille Syrjälä u32 hotplug_status) 14951ae3c34cSVille Syrjälä { 14961ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 14973ff60f89SOscar Mateo 149891d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 149991d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 150016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 150116c6c56bSVille Syrjälä 150258f2cf24SVille Syrjälä if (hotplug_trigger) { 1503cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1504cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1505cf53902fSRodrigo Vivi hpd_status_g4x, 1506fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 150758f2cf24SVille Syrjälä 150891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 150958f2cf24SVille Syrjälä } 1510369712e8SJani Nikula 1511369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 151291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 151316c6c56bSVille Syrjälä } else { 151416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 151516c6c56bSVille Syrjälä 151658f2cf24SVille Syrjälä if (hotplug_trigger) { 1517cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1518cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1519cf53902fSRodrigo Vivi hpd_status_i915, 1520fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 152191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 152216c6c56bSVille Syrjälä } 15233ff60f89SOscar Mateo } 152458f2cf24SVille Syrjälä } 152516c6c56bSVille Syrjälä 1526c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1527c1874ed7SImre Deak { 1528b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1529c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1530c1874ed7SImre Deak 15312dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15322dd2a883SImre Deak return IRQ_NONE; 15332dd2a883SImre Deak 15341f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15359102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15361f814dacSImre Deak 15371e1cace9SVille Syrjälä do { 15386e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15392ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15401ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1541a5e485a9SVille Syrjälä u32 ier = 0; 15423ff60f89SOscar Mateo 1543c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1544c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15453ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1546c1874ed7SImre Deak 1547c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15481e1cace9SVille Syrjälä break; 1549c1874ed7SImre Deak 1550c1874ed7SImre Deak ret = IRQ_HANDLED; 1551c1874ed7SImre Deak 1552a5e485a9SVille Syrjälä /* 1553a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1554a5e485a9SVille Syrjälä * 1555a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1556a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1557a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1558a5e485a9SVille Syrjälä * 1559a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1560a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1561a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1562a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1563a5e485a9SVille Syrjälä * bits this time around. 1564a5e485a9SVille Syrjälä */ 15654a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1566a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1567a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15684a0a0202SVille Syrjälä 15694a0a0202SVille Syrjälä if (gt_iir) 15704a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15714a0a0202SVille Syrjälä if (pm_iir) 15724a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15734a0a0202SVille Syrjälä 15747ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 15751ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 15767ce4d1f2SVille Syrjälä 15773ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15783ff60f89SOscar Mateo * signalled in iir */ 1579eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 15807ce4d1f2SVille Syrjälä 1581eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1582eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1583eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1584eef57324SJerome Anand 15857ce4d1f2SVille Syrjälä /* 15867ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 15877ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 15887ce4d1f2SVille Syrjälä */ 15897ce4d1f2SVille Syrjälä if (iir) 15907ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 15914a0a0202SVille Syrjälä 1592a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 15934a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 15941ae3c34cSVille Syrjälä 159552894874SVille Syrjälä if (gt_iir) 1596cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 159752894874SVille Syrjälä if (pm_iir) 15983e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 159952894874SVille Syrjälä 16001ae3c34cSVille Syrjälä if (hotplug_status) 160191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16022ecb8ca4SVille Syrjälä 160391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16041e1cace9SVille Syrjälä } while (0); 16057e231dbeSJesse Barnes 16069102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16071f814dacSImre Deak 16087e231dbeSJesse Barnes return ret; 16097e231dbeSJesse Barnes } 16107e231dbeSJesse Barnes 161143f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 161243f328d7SVille Syrjälä { 1613b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 161443f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 161543f328d7SVille Syrjälä 16162dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16172dd2a883SImre Deak return IRQ_NONE; 16182dd2a883SImre Deak 16191f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16209102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16211f814dacSImre Deak 1622579de73bSChris Wilson do { 16236e814800SVille Syrjälä u32 master_ctl, iir; 16242ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16251ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1626a5e485a9SVille Syrjälä u32 ier = 0; 1627a5e485a9SVille Syrjälä 16288e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16293278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16303278f67fSVille Syrjälä 16313278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16328e5fd599SVille Syrjälä break; 163343f328d7SVille Syrjälä 163427b6c122SOscar Mateo ret = IRQ_HANDLED; 163527b6c122SOscar Mateo 1636a5e485a9SVille Syrjälä /* 1637a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1638a5e485a9SVille Syrjälä * 1639a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1640a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1641a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1642a5e485a9SVille Syrjälä * 1643a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1644a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1645a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1646a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1647a5e485a9SVille Syrjälä * bits this time around. 1648a5e485a9SVille Syrjälä */ 164943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1650a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1651a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 165243f328d7SVille Syrjälä 16536cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 165427b6c122SOscar Mateo 165527b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16561ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 165743f328d7SVille Syrjälä 165827b6c122SOscar Mateo /* Call regardless, as some status bits might not be 165927b6c122SOscar Mateo * signalled in iir */ 1660eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 166143f328d7SVille Syrjälä 1662eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1663eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1664eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1665eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1666eef57324SJerome Anand 16677ce4d1f2SVille Syrjälä /* 16687ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16697ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16707ce4d1f2SVille Syrjälä */ 16717ce4d1f2SVille Syrjälä if (iir) 16727ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16737ce4d1f2SVille Syrjälä 1674a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1675e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 16761ae3c34cSVille Syrjälä 16771ae3c34cSVille Syrjälä if (hotplug_status) 167891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16792ecb8ca4SVille Syrjälä 168091d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1681579de73bSChris Wilson } while (0); 16823278f67fSVille Syrjälä 16839102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16841f814dacSImre Deak 168543f328d7SVille Syrjälä return ret; 168643f328d7SVille Syrjälä } 168743f328d7SVille Syrjälä 168891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 168991d14251STvrtko Ursulin u32 hotplug_trigger, 169040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1691776ad806SJesse Barnes { 169242db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1693776ad806SJesse Barnes 16946a39d7c9SJani Nikula /* 16956a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 16966a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 16976a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 16986a39d7c9SJani Nikula * errors. 16996a39d7c9SJani Nikula */ 170013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 17016a39d7c9SJani Nikula if (!hotplug_trigger) { 17026a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17036a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17046a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17056a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17066a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17076a39d7c9SJani Nikula } 17086a39d7c9SJani Nikula 170913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17106a39d7c9SJani Nikula if (!hotplug_trigger) 17116a39d7c9SJani Nikula return; 171213cf5504SDave Airlie 1713cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 171440e56410SVille Syrjälä dig_hotplug_reg, hpd, 1715fd63e2a9SImre Deak pch_port_hotplug_long_detect); 171640e56410SVille Syrjälä 171791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1718aaf5ec2eSSonika Jindal } 171991d131d2SDaniel Vetter 172091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 172140e56410SVille Syrjälä { 1722d048a268SVille Syrjälä enum pipe pipe; 172340e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 172440e56410SVille Syrjälä 172591d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 172640e56410SVille Syrjälä 1727cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1728cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1729776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 173000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1731cfc33bf7SVille Syrjälä port_name(port)); 1732cfc33bf7SVille Syrjälä } 1733776ad806SJesse Barnes 1734ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 173591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1736ce99c256SDaniel Vetter 1737776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 173891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1739776ad806SJesse Barnes 1740776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 174100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1742776ad806SJesse Barnes 1743776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 174400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1745776ad806SJesse Barnes 1746776ad806SJesse Barnes if (pch_iir & SDE_POISON) 174700376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1748776ad806SJesse Barnes 1749b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1750055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 175100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 17529db4a9c7SJesse Barnes pipe_name(pipe), 17539db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1754b8b65ccdSAnshuman Gupta } 1755776ad806SJesse Barnes 1756776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 175700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1758776ad806SJesse Barnes 1759776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 176000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 176100376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1762776ad806SJesse Barnes 1763776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1764a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17658664281bSPaulo Zanoni 17668664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1767a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17688664281bSPaulo Zanoni } 17698664281bSPaulo Zanoni 177091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17718664281bSPaulo Zanoni { 17728664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17735a69b89fSDaniel Vetter enum pipe pipe; 17748664281bSPaulo Zanoni 1775de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 177600376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1777de032bf4SPaulo Zanoni 1778055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17791f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17801f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17818664281bSPaulo Zanoni 17825a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 178391d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 178491d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 17855a69b89fSDaniel Vetter else 178691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 17875a69b89fSDaniel Vetter } 17885a69b89fSDaniel Vetter } 17898bf1e9f1SShuang He 17908664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17918664281bSPaulo Zanoni } 17928664281bSPaulo Zanoni 179391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 17948664281bSPaulo Zanoni { 17958664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 179645c1cd87SMika Kahola enum pipe pipe; 17978664281bSPaulo Zanoni 1798de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 179900376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1800de032bf4SPaulo Zanoni 180145c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 180245c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 180345c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18048664281bSPaulo Zanoni 18058664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1806776ad806SJesse Barnes } 1807776ad806SJesse Barnes 180891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 180923e81d69SAdam Jackson { 1810d048a268SVille Syrjälä enum pipe pipe; 18116dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1812aaf5ec2eSSonika Jindal 181391d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 181491d131d2SDaniel Vetter 1815cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1816cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 181723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 181800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1819cfc33bf7SVille Syrjälä port_name(port)); 1820cfc33bf7SVille Syrjälä } 182123e81d69SAdam Jackson 182223e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 182391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 182423e81d69SAdam Jackson 182523e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 182691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 182723e81d69SAdam Jackson 182823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 182900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 183023e81d69SAdam Jackson 183123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 183200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 183323e81d69SAdam Jackson 1834b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1835055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 183600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 183723e81d69SAdam Jackson pipe_name(pipe), 183823e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1839b8b65ccdSAnshuman Gupta } 18408664281bSPaulo Zanoni 18418664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 184291d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 184323e81d69SAdam Jackson } 184423e81d69SAdam Jackson 184558676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 184631604222SAnusha Srivatsa { 184758676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 184831604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 184958676af6SLucas De Marchi bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val); 185058676af6SLucas De Marchi const u32 *pins; 185131604222SAnusha Srivatsa 185258676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 185358676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 185458676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 185558676af6SLucas De Marchi tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect; 185658676af6SLucas De Marchi pins = hpd_tgp; 1857943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1858943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1859943682e3SMatt Roper tc_hotplug_trigger = 0; 1860943682e3SMatt Roper pins = hpd_tgp; 186158676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 186253448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 186353448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 1864fcb9bba4SMatt Roper tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 1865d09ad3e7SMatt Roper pins = hpd_icp; 18668ef7e340SMatt Roper } else { 186748a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 186848a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 186948a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1870943682e3SMatt Roper 18718ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18728ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 187358676af6SLucas De Marchi tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 187458676af6SLucas De Marchi pins = hpd_icp; 18758ef7e340SMatt Roper } 18768ef7e340SMatt Roper 187731604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 187831604222SAnusha Srivatsa u32 dig_hotplug_reg; 187931604222SAnusha Srivatsa 188031604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 188131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 188231604222SAnusha Srivatsa 188331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 188431604222SAnusha Srivatsa ddi_hotplug_trigger, 1885c6f7acb8SMatt Roper dig_hotplug_reg, pins, 188631604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 188731604222SAnusha Srivatsa } 188831604222SAnusha Srivatsa 188931604222SAnusha Srivatsa if (tc_hotplug_trigger) { 189031604222SAnusha Srivatsa u32 dig_hotplug_reg; 189131604222SAnusha Srivatsa 189231604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 189331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 189431604222SAnusha Srivatsa 189531604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 189631604222SAnusha Srivatsa tc_hotplug_trigger, 1897c6f7acb8SMatt Roper dig_hotplug_reg, pins, 189858676af6SLucas De Marchi tc_port_hotplug_long_detect); 189952dfdba0SLucas De Marchi } 190052dfdba0SLucas De Marchi 190152dfdba0SLucas De Marchi if (pin_mask) 190252dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 190352dfdba0SLucas De Marchi 190452dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 190552dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 190652dfdba0SLucas De Marchi } 190752dfdba0SLucas De Marchi 190891d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19096dbf30ceSVille Syrjälä { 19106dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19116dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19126dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19136dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19146dbf30ceSVille Syrjälä 19156dbf30ceSVille Syrjälä if (hotplug_trigger) { 19166dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19176dbf30ceSVille Syrjälä 19186dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19196dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19206dbf30ceSVille Syrjälä 1921cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1922cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 192374c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19246dbf30ceSVille Syrjälä } 19256dbf30ceSVille Syrjälä 19266dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19276dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19286dbf30ceSVille Syrjälä 19296dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19306dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19316dbf30ceSVille Syrjälä 1932cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1933cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 19346dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19356dbf30ceSVille Syrjälä } 19366dbf30ceSVille Syrjälä 19376dbf30ceSVille Syrjälä if (pin_mask) 193891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19396dbf30ceSVille Syrjälä 19406dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 194191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19426dbf30ceSVille Syrjälä } 19436dbf30ceSVille Syrjälä 194491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 194591d14251STvrtko Ursulin u32 hotplug_trigger, 194640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1947c008bc6eSPaulo Zanoni { 1948e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1949e4ce95aaSVille Syrjälä 1950e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1951e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1952e4ce95aaSVille Syrjälä 1953cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 195440e56410SVille Syrjälä dig_hotplug_reg, hpd, 1955e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 195640e56410SVille Syrjälä 195791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1958e4ce95aaSVille Syrjälä } 1959c008bc6eSPaulo Zanoni 196091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 196191d14251STvrtko Ursulin u32 de_iir) 196240e56410SVille Syrjälä { 196340e56410SVille Syrjälä enum pipe pipe; 196440e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 196540e56410SVille Syrjälä 196640e56410SVille Syrjälä if (hotplug_trigger) 196791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 196840e56410SVille Syrjälä 1969c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 197091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1971c008bc6eSPaulo Zanoni 1972c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 197391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1974c008bc6eSPaulo Zanoni 1975c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 197600376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1977c008bc6eSPaulo Zanoni 1978055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1979fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1980aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1981c008bc6eSPaulo Zanoni 198240da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 19831f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1984c008bc6eSPaulo Zanoni 198540da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 198691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1987c008bc6eSPaulo Zanoni } 1988c008bc6eSPaulo Zanoni 1989c008bc6eSPaulo Zanoni /* check event from PCH */ 1990c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1991c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1992c008bc6eSPaulo Zanoni 199391d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 199491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 1995c008bc6eSPaulo Zanoni else 199691d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 1997c008bc6eSPaulo Zanoni 1998c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1999c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2000c008bc6eSPaulo Zanoni } 2001c008bc6eSPaulo Zanoni 2002cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20033e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2004c008bc6eSPaulo Zanoni } 2005c008bc6eSPaulo Zanoni 200691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 200791d14251STvrtko Ursulin u32 de_iir) 20089719fb98SPaulo Zanoni { 200907d27e20SDamien Lespiau enum pipe pipe; 201023bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 201123bb4cb5SVille Syrjälä 201240e56410SVille Syrjälä if (hotplug_trigger) 201391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 20149719fb98SPaulo Zanoni 20159719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 201691d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20179719fb98SPaulo Zanoni 201854fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 201954fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 202054fd3149SDhinakaran Pandiyan 202154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 202254fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 202354fd3149SDhinakaran Pandiyan } 2024fc340442SDaniel Vetter 20259719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 202691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20279719fb98SPaulo Zanoni 20289719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 202991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20309719fb98SPaulo Zanoni 2031055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2032fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2033aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20349719fb98SPaulo Zanoni } 20359719fb98SPaulo Zanoni 20369719fb98SPaulo Zanoni /* check event from PCH */ 203791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20389719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20399719fb98SPaulo Zanoni 204091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20419719fb98SPaulo Zanoni 20429719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20439719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20449719fb98SPaulo Zanoni } 20459719fb98SPaulo Zanoni } 20469719fb98SPaulo Zanoni 204772c90f62SOscar Mateo /* 204872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 204972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 205072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 205172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 205272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 205372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 205472c90f62SOscar Mateo */ 20559eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2056b1f14ad0SJesse Barnes { 2057b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2058f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20590e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2060b1f14ad0SJesse Barnes 20612dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20622dd2a883SImre Deak return IRQ_NONE; 20632dd2a883SImre Deak 20641f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20659102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20661f814dacSImre Deak 2067b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2068b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2069b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20700e43406bSChris Wilson 207144498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 207244498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 207344498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 207444498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 207544498aeaSPaulo Zanoni * due to its back queue). */ 207691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 207744498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 207844498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2079ab5c608bSBen Widawsky } 208044498aeaSPaulo Zanoni 208172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 208272c90f62SOscar Mateo 20830e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 20840e43406bSChris Wilson if (gt_iir) { 208572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 208672c90f62SOscar Mateo ret = IRQ_HANDLED; 208791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2088cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 2089d8fc8a47SPaulo Zanoni else 2090cf1c97dcSAndi Shyti gen5_gt_irq_handler(&dev_priv->gt, gt_iir); 20910e43406bSChris Wilson } 2092b1f14ad0SJesse Barnes 2093b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 20940e43406bSChris Wilson if (de_iir) { 209572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 209672c90f62SOscar Mateo ret = IRQ_HANDLED; 209791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 209891d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2099f1af8fc1SPaulo Zanoni else 210091d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 21010e43406bSChris Wilson } 21020e43406bSChris Wilson 210391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2104f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 21050e43406bSChris Wilson if (pm_iir) { 2106b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 21070e43406bSChris Wilson ret = IRQ_HANDLED; 21083e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 21090e43406bSChris Wilson } 2110f1af8fc1SPaulo Zanoni } 2111b1f14ad0SJesse Barnes 2112b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 211374093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 211444498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2115b1f14ad0SJesse Barnes 21161f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21179102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21181f814dacSImre Deak 2119b1f14ad0SJesse Barnes return ret; 2120b1f14ad0SJesse Barnes } 2121b1f14ad0SJesse Barnes 212291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 212391d14251STvrtko Ursulin u32 hotplug_trigger, 212440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2125d04a492dSShashank Sharma { 2126cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2127d04a492dSShashank Sharma 2128a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2129a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2130d04a492dSShashank Sharma 2131cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 213240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2133cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 213440e56410SVille Syrjälä 213591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2136d04a492dSShashank Sharma } 2137d04a492dSShashank Sharma 2138121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2139121e758eSDhinakaran Pandiyan { 2140121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2141b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2142b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 214348ef15d3SJosé Roberto de Souza long_pulse_detect_func long_pulse_detect; 214448ef15d3SJosé Roberto de Souza const u32 *hpd; 214548ef15d3SJosé Roberto de Souza 214648ef15d3SJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 214748ef15d3SJosé Roberto de Souza long_pulse_detect = gen12_port_hotplug_long_detect; 214848ef15d3SJosé Roberto de Souza hpd = hpd_gen12; 214948ef15d3SJosé Roberto de Souza } else { 215048ef15d3SJosé Roberto de Souza long_pulse_detect = gen11_port_hotplug_long_detect; 215148ef15d3SJosé Roberto de Souza hpd = hpd_gen11; 215248ef15d3SJosé Roberto de Souza } 2153121e758eSDhinakaran Pandiyan 2154121e758eSDhinakaran Pandiyan if (trigger_tc) { 2155b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2156b796b971SDhinakaran Pandiyan 2157121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2158121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2159121e758eSDhinakaran Pandiyan 2160121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 216148ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2162121e758eSDhinakaran Pandiyan } 2163b796b971SDhinakaran Pandiyan 2164b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2165b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2166b796b971SDhinakaran Pandiyan 2167b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2168b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2169b796b971SDhinakaran Pandiyan 2170b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 217148ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2172b796b971SDhinakaran Pandiyan } 2173b796b971SDhinakaran Pandiyan 2174b796b971SDhinakaran Pandiyan if (pin_mask) 2175b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2176b796b971SDhinakaran Pandiyan else 217700376ccfSWambui Karuga drm_err(&dev_priv->drm, 217800376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2179121e758eSDhinakaran Pandiyan } 2180121e758eSDhinakaran Pandiyan 21819d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21829d17210fSLucas De Marchi { 218355523360SLucas De Marchi u32 mask; 21849d17210fSLucas De Marchi 218555523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 218655523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 218755523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2188e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2189e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2190e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2191e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2192e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2193e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2194e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2195e5df52dcSMatt Roper 219655523360SLucas De Marchi 219755523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 21989d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 21999d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22009d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22019d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22029d17210fSLucas De Marchi 220355523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22049d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22059d17210fSLucas De Marchi 220655523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 220755523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22089d17210fSLucas De Marchi 22099d17210fSLucas De Marchi return mask; 22109d17210fSLucas De Marchi } 22119d17210fSLucas De Marchi 22125270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22135270130dSVille Syrjälä { 2214d506a65dSMatt Roper if (INTEL_GEN(dev_priv) >= 11) 2215d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2216d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22175270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22185270130dSVille Syrjälä else 22195270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22205270130dSVille Syrjälä } 22215270130dSVille Syrjälä 222246c63d24SJosé Roberto de Souza static void 222346c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2224abd58f01SBen Widawsky { 2225e04f7eceSVille Syrjälä bool found = false; 2226e04f7eceSVille Syrjälä 2227e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 222891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2229e04f7eceSVille Syrjälä found = true; 2230e04f7eceSVille Syrjälä } 2231e04f7eceSVille Syrjälä 2232e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22338241cfbeSJosé Roberto de Souza u32 psr_iir; 22348241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22358241cfbeSJosé Roberto de Souza 22368241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22378241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22388241cfbeSJosé Roberto de Souza else 22398241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22408241cfbeSJosé Roberto de Souza 22418241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22428241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22438241cfbeSJosé Roberto de Souza 22448241cfbeSJosé Roberto de Souza if (psr_iir) 22458241cfbeSJosé Roberto de Souza found = true; 224654fd3149SDhinakaran Pandiyan 224754fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2248e04f7eceSVille Syrjälä } 2249e04f7eceSVille Syrjälä 2250e04f7eceSVille Syrjälä if (!found) 225100376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2252abd58f01SBen Widawsky } 225346c63d24SJosé Roberto de Souza 225446c63d24SJosé Roberto de Souza static irqreturn_t 225546c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 225646c63d24SJosé Roberto de Souza { 225746c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 225846c63d24SJosé Roberto de Souza u32 iir; 225946c63d24SJosé Roberto de Souza enum pipe pipe; 226046c63d24SJosé Roberto de Souza 226146c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 226246c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 226346c63d24SJosé Roberto de Souza if (iir) { 226446c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 226546c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 226646c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 226746c63d24SJosé Roberto de Souza } else { 226800376ccfSWambui Karuga drm_err(&dev_priv->drm, 226900376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2270abd58f01SBen Widawsky } 227146c63d24SJosé Roberto de Souza } 2272abd58f01SBen Widawsky 2273121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2274121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2275121e758eSDhinakaran Pandiyan if (iir) { 2276121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2277121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2278121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2279121e758eSDhinakaran Pandiyan } else { 228000376ccfSWambui Karuga drm_err(&dev_priv->drm, 228100376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2282121e758eSDhinakaran Pandiyan } 2283121e758eSDhinakaran Pandiyan } 2284121e758eSDhinakaran Pandiyan 22856d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2286e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2287e32192e1STvrtko Ursulin if (iir) { 2288e32192e1STvrtko Ursulin u32 tmp_mask; 2289d04a492dSShashank Sharma bool found = false; 2290cebd87a0SVille Syrjälä 2291e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 22926d766f02SDaniel Vetter ret = IRQ_HANDLED; 229388e04703SJesse Barnes 22949d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 229591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2296d04a492dSShashank Sharma found = true; 2297d04a492dSShashank Sharma } 2298d04a492dSShashank Sharma 2299cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2300e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2301e32192e1STvrtko Ursulin if (tmp_mask) { 230291d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 230391d14251STvrtko Ursulin hpd_bxt); 2304d04a492dSShashank Sharma found = true; 2305d04a492dSShashank Sharma } 2306e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2307e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2308e32192e1STvrtko Ursulin if (tmp_mask) { 230991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 231091d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2311e32192e1STvrtko Ursulin found = true; 2312e32192e1STvrtko Ursulin } 2313e32192e1STvrtko Ursulin } 2314d04a492dSShashank Sharma 2315cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 231691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23179e63743eSShashank Sharma found = true; 23189e63743eSShashank Sharma } 23199e63743eSShashank Sharma 2320d04a492dSShashank Sharma if (!found) 232100376ccfSWambui Karuga drm_err(&dev_priv->drm, 232200376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 23236d766f02SDaniel Vetter } 232438cc46d7SOscar Mateo else 232500376ccfSWambui Karuga drm_err(&dev_priv->drm, 232600376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 23276d766f02SDaniel Vetter } 23286d766f02SDaniel Vetter 2329055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2330fd3a4024SDaniel Vetter u32 fault_errors; 2331abd58f01SBen Widawsky 2332c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2333c42664ccSDaniel Vetter continue; 2334c42664ccSDaniel Vetter 2335e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2336e32192e1STvrtko Ursulin if (!iir) { 233700376ccfSWambui Karuga drm_err(&dev_priv->drm, 233800376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2339e32192e1STvrtko Ursulin continue; 2340e32192e1STvrtko Ursulin } 2341770de83dSDamien Lespiau 2342e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2343e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2344e32192e1STvrtko Ursulin 2345fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2346aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2347abd58f01SBen Widawsky 2348e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 234991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23500fbe7870SDaniel Vetter 2351e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2352e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 235338d83c96SDaniel Vetter 23545270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2355770de83dSDamien Lespiau if (fault_errors) 235600376ccfSWambui Karuga drm_err(&dev_priv->drm, 235700376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 235830100f2bSDaniel Vetter pipe_name(pipe), 2359e32192e1STvrtko Ursulin fault_errors); 2360abd58f01SBen Widawsky } 2361abd58f01SBen Widawsky 236291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2363266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 236492d03a80SDaniel Vetter /* 236592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 236692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 236792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 236892d03a80SDaniel Vetter */ 2369e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2370e32192e1STvrtko Ursulin if (iir) { 2371e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 237292d03a80SDaniel Vetter ret = IRQ_HANDLED; 23736dbf30ceSVille Syrjälä 237458676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 237558676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2376c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 237791d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 23786dbf30ceSVille Syrjälä else 237991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 23802dfb0b81SJani Nikula } else { 23812dfb0b81SJani Nikula /* 23822dfb0b81SJani Nikula * Like on previous PCH there seems to be something 23832dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 23842dfb0b81SJani Nikula */ 238500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 238600376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 23872dfb0b81SJani Nikula } 238892d03a80SDaniel Vetter } 238992d03a80SDaniel Vetter 2390f11a0f46STvrtko Ursulin return ret; 2391f11a0f46STvrtko Ursulin } 2392f11a0f46STvrtko Ursulin 23934376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 23944376b9c9SMika Kuoppala { 23954376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 23964376b9c9SMika Kuoppala 23974376b9c9SMika Kuoppala /* 23984376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 23994376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 24004376b9c9SMika Kuoppala * New indications can and will light up during processing, 24014376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 24024376b9c9SMika Kuoppala */ 24034376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 24044376b9c9SMika Kuoppala } 24054376b9c9SMika Kuoppala 24064376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 24074376b9c9SMika Kuoppala { 24084376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 24094376b9c9SMika Kuoppala } 24104376b9c9SMika Kuoppala 2411f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2412f11a0f46STvrtko Ursulin { 2413b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 241425286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2415f11a0f46STvrtko Ursulin u32 master_ctl; 2416f11a0f46STvrtko Ursulin 2417f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2418f11a0f46STvrtko Ursulin return IRQ_NONE; 2419f11a0f46STvrtko Ursulin 24204376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 24214376b9c9SMika Kuoppala if (!master_ctl) { 24224376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2423f11a0f46STvrtko Ursulin return IRQ_NONE; 24244376b9c9SMika Kuoppala } 2425f11a0f46STvrtko Ursulin 24266cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 24276cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2428f0fd96f5SChris Wilson 2429f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2430f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24319102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 243255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24339102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2434f0fd96f5SChris Wilson } 2435f11a0f46STvrtko Ursulin 24364376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2437abd58f01SBen Widawsky 243855ef72f2SChris Wilson return IRQ_HANDLED; 2439abd58f01SBen Widawsky } 2440abd58f01SBen Widawsky 244151951ae7SMika Kuoppala static u32 24429b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2443df0d28c1SDhinakaran Pandiyan { 24449b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24457a909383SChris Wilson u32 iir; 2446df0d28c1SDhinakaran Pandiyan 2447df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24487a909383SChris Wilson return 0; 2449df0d28c1SDhinakaran Pandiyan 24507a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24517a909383SChris Wilson if (likely(iir)) 24527a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24537a909383SChris Wilson 24547a909383SChris Wilson return iir; 2455df0d28c1SDhinakaran Pandiyan } 2456df0d28c1SDhinakaran Pandiyan 2457df0d28c1SDhinakaran Pandiyan static void 24589b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2459df0d28c1SDhinakaran Pandiyan { 2460df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 24619b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2462df0d28c1SDhinakaran Pandiyan } 2463df0d28c1SDhinakaran Pandiyan 246481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 246581067b71SMika Kuoppala { 246681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 246781067b71SMika Kuoppala 246881067b71SMika Kuoppala /* 246981067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 247081067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 247181067b71SMika Kuoppala * New indications can and will light up during processing, 247281067b71SMika Kuoppala * and will generate new interrupt after enabling master. 247381067b71SMika Kuoppala */ 247481067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 247581067b71SMika Kuoppala } 247681067b71SMika Kuoppala 247781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 247881067b71SMika Kuoppala { 247981067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 248081067b71SMika Kuoppala } 248181067b71SMika Kuoppala 2482a3265d85SMatt Roper static void 2483a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2484a3265d85SMatt Roper { 2485a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2486a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2487a3265d85SMatt Roper 2488a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2489a3265d85SMatt Roper /* 2490a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2491a3265d85SMatt Roper * for the display related bits. 2492a3265d85SMatt Roper */ 2493a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2494a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2495a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2496a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2497a3265d85SMatt Roper 2498a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2499a3265d85SMatt Roper } 2500a3265d85SMatt Roper 25017be8782aSLucas De Marchi static __always_inline irqreturn_t 25027be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 25037be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 25047be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 250551951ae7SMika Kuoppala { 250625286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 25079b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 250851951ae7SMika Kuoppala u32 master_ctl; 2509df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 251051951ae7SMika Kuoppala 251151951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 251251951ae7SMika Kuoppala return IRQ_NONE; 251351951ae7SMika Kuoppala 25147be8782aSLucas De Marchi master_ctl = intr_disable(regs); 251581067b71SMika Kuoppala if (!master_ctl) { 25167be8782aSLucas De Marchi intr_enable(regs); 251751951ae7SMika Kuoppala return IRQ_NONE; 251881067b71SMika Kuoppala } 251951951ae7SMika Kuoppala 25206cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25219b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 252251951ae7SMika Kuoppala 252351951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2524a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2525a3265d85SMatt Roper gen11_display_irq_handler(i915); 252651951ae7SMika Kuoppala 25279b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2528df0d28c1SDhinakaran Pandiyan 25297be8782aSLucas De Marchi intr_enable(regs); 253051951ae7SMika Kuoppala 25319b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2532df0d28c1SDhinakaran Pandiyan 253351951ae7SMika Kuoppala return IRQ_HANDLED; 253451951ae7SMika Kuoppala } 253551951ae7SMika Kuoppala 25367be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25377be8782aSLucas De Marchi { 25387be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25397be8782aSLucas De Marchi gen11_master_intr_disable, 25407be8782aSLucas De Marchi gen11_master_intr_enable); 25417be8782aSLucas De Marchi } 25427be8782aSLucas De Marchi 254342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 254442f52ef8SKeith Packard * we use as a pipe index 254542f52ef8SKeith Packard */ 254608fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 25470a3e67a4SJesse Barnes { 254808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 254908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2550e9d21d7fSKeith Packard unsigned long irqflags; 255171e0ffa5SJesse Barnes 25521ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 255386e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 255486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 255586e83e35SChris Wilson 255686e83e35SChris Wilson return 0; 255786e83e35SChris Wilson } 255886e83e35SChris Wilson 25597d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2560d938da6bSVille Syrjälä { 256108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2562d938da6bSVille Syrjälä 25637d423af9SVille Syrjälä /* 25647d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 25657d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 25667d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 25677d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 25687d423af9SVille Syrjälä */ 25697d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 25707d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2571d938da6bSVille Syrjälä 257208fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2573d938da6bSVille Syrjälä } 2574d938da6bSVille Syrjälä 257508fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 257686e83e35SChris Wilson { 257708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 257808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 257986e83e35SChris Wilson unsigned long irqflags; 258086e83e35SChris Wilson 258186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25827c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2583755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25841ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25858692d00eSChris Wilson 25860a3e67a4SJesse Barnes return 0; 25870a3e67a4SJesse Barnes } 25880a3e67a4SJesse Barnes 258908fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2590f796cf8fSJesse Barnes { 259108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 259208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2593f796cf8fSJesse Barnes unsigned long irqflags; 2594a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 259586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2596f796cf8fSJesse Barnes 2597f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2598fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2599b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2600b1f14ad0SJesse Barnes 26012e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 26022e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 26032e8bf223SDhinakaran Pandiyan */ 26042e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 260508fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26062e8bf223SDhinakaran Pandiyan 2607b1f14ad0SJesse Barnes return 0; 2608b1f14ad0SJesse Barnes } 2609b1f14ad0SJesse Barnes 261008fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2611abd58f01SBen Widawsky { 261208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 261308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2614abd58f01SBen Widawsky unsigned long irqflags; 2615abd58f01SBen Widawsky 2616abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2617013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2618abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2619013d3752SVille Syrjälä 26202e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 26212e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 26222e8bf223SDhinakaran Pandiyan */ 26232e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 262408fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26252e8bf223SDhinakaran Pandiyan 2626abd58f01SBen Widawsky return 0; 2627abd58f01SBen Widawsky } 2628abd58f01SBen Widawsky 262942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 263042f52ef8SKeith Packard * we use as a pipe index 263142f52ef8SKeith Packard */ 263208fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 263386e83e35SChris Wilson { 263408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 263508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 263686e83e35SChris Wilson unsigned long irqflags; 263786e83e35SChris Wilson 263886e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 263986e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 264086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 264186e83e35SChris Wilson } 264286e83e35SChris Wilson 26437d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2644d938da6bSVille Syrjälä { 264508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2646d938da6bSVille Syrjälä 264708fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2648d938da6bSVille Syrjälä 26497d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 26507d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2651d938da6bSVille Syrjälä } 2652d938da6bSVille Syrjälä 265308fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 26540a3e67a4SJesse Barnes { 265508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 265608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2657e9d21d7fSKeith Packard unsigned long irqflags; 26580a3e67a4SJesse Barnes 26591ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26607c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2661755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26621ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26630a3e67a4SJesse Barnes } 26640a3e67a4SJesse Barnes 266508fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2666f796cf8fSJesse Barnes { 266708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 266808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2669f796cf8fSJesse Barnes unsigned long irqflags; 2670a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 267186e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2672f796cf8fSJesse Barnes 2673f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2674fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2675b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2676b1f14ad0SJesse Barnes } 2677b1f14ad0SJesse Barnes 267808fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2679abd58f01SBen Widawsky { 268008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 268108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2682abd58f01SBen Widawsky unsigned long irqflags; 2683abd58f01SBen Widawsky 2684abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2685013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2686abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2687abd58f01SBen Widawsky } 2688abd58f01SBen Widawsky 2689b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 269091738a95SPaulo Zanoni { 2691b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2692b16b2a2fSPaulo Zanoni 26936e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 269491738a95SPaulo Zanoni return; 269591738a95SPaulo Zanoni 2696b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2697105b122eSPaulo Zanoni 26986e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2699105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2700622364b6SPaulo Zanoni } 2701105b122eSPaulo Zanoni 270291738a95SPaulo Zanoni /* 2703622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2704622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2705622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2706622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2707622364b6SPaulo Zanoni * 2708622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 270991738a95SPaulo Zanoni */ 2710b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2711622364b6SPaulo Zanoni { 27126e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2713622364b6SPaulo Zanoni return; 2714622364b6SPaulo Zanoni 271548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 271691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 271791738a95SPaulo Zanoni POSTING_READ(SDEIER); 271891738a95SPaulo Zanoni } 271991738a95SPaulo Zanoni 272070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 272170591a41SVille Syrjälä { 2722b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2723b16b2a2fSPaulo Zanoni 272471b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2725f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 272671b8b41dSVille Syrjälä else 2727f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 272871b8b41dSVille Syrjälä 2729ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2730f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 273170591a41SVille Syrjälä 273244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 273370591a41SVille Syrjälä 2734b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 27358bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 273670591a41SVille Syrjälä } 273770591a41SVille Syrjälä 27388bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 27398bb61306SVille Syrjälä { 2740b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2741b16b2a2fSPaulo Zanoni 27428bb61306SVille Syrjälä u32 pipestat_mask; 27439ab981f2SVille Syrjälä u32 enable_mask; 27448bb61306SVille Syrjälä enum pipe pipe; 27458bb61306SVille Syrjälä 2746842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 27478bb61306SVille Syrjälä 27488bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 27498bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 27508bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 27518bb61306SVille Syrjälä 27529ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 27538bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2754ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2755ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2756ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2757ebf5f921SVille Syrjälä 27588bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2759ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2760ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 27616b7eafc1SVille Syrjälä 276248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 27636b7eafc1SVille Syrjälä 27649ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 27658bb61306SVille Syrjälä 2766b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 27678bb61306SVille Syrjälä } 27688bb61306SVille Syrjälä 27698bb61306SVille Syrjälä /* drm_dma.h hooks 27708bb61306SVille Syrjälä */ 27719eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 27728bb61306SVille Syrjälä { 2773b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 27748bb61306SVille Syrjälä 2775b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2776cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2777f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 27788bb61306SVille Syrjälä 2779fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2780f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2781f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2782fc340442SDaniel Vetter } 2783fc340442SDaniel Vetter 2784cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27858bb61306SVille Syrjälä 2786b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 27878bb61306SVille Syrjälä } 27888bb61306SVille Syrjälä 2789b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 27907e231dbeSJesse Barnes { 279134c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 279234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 279334c7b8a7SVille Syrjälä 2794cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27957e231dbeSJesse Barnes 2796ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 27979918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 279870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2799ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 28007e231dbeSJesse Barnes } 28017e231dbeSJesse Barnes 2802b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2803abd58f01SBen Widawsky { 2804b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2805d048a268SVille Syrjälä enum pipe pipe; 2806abd58f01SBen Widawsky 280725286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2808abd58f01SBen Widawsky 2809cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2810abd58f01SBen Widawsky 2811f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2812f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2813e04f7eceSVille Syrjälä 2814055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2815f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2816813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2817b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2818abd58f01SBen Widawsky 2819b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2820b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2821b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2822abd58f01SBen Widawsky 28236e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2824b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2825abd58f01SBen Widawsky } 2826abd58f01SBen Widawsky 2827a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 282851951ae7SMika Kuoppala { 2829b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2830d048a268SVille Syrjälä enum pipe pipe; 283151951ae7SMika Kuoppala 2832f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 283351951ae7SMika Kuoppala 28348241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 28358241cfbeSJosé Roberto de Souza enum transcoder trans; 28368241cfbeSJosé Roberto de Souza 28378241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 28388241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 28398241cfbeSJosé Roberto de Souza 28408241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 28418241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 28428241cfbeSJosé Roberto de Souza continue; 28438241cfbeSJosé Roberto de Souza 28448241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 28458241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 28468241cfbeSJosé Roberto de Souza } 28478241cfbeSJosé Roberto de Souza } else { 2848f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2849f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 28508241cfbeSJosé Roberto de Souza } 285162819dfdSJosé Roberto de Souza 285251951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 285351951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 285451951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2855b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 285651951ae7SMika Kuoppala 2857b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2858b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2859b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 286031604222SAnusha Srivatsa 286129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2862b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 286351951ae7SMika Kuoppala } 286451951ae7SMika Kuoppala 2865a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2866a3265d85SMatt Roper { 2867a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2868a3265d85SMatt Roper 2869a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2870a3265d85SMatt Roper 2871a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2872a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2873a3265d85SMatt Roper 2874a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2875a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2876a3265d85SMatt Roper } 2877a3265d85SMatt Roper 28784c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 2879001bd2cbSImre Deak u8 pipe_mask) 2880d49bdb0eSPaulo Zanoni { 2881b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2882b16b2a2fSPaulo Zanoni 2883a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 28846831f3e3SVille Syrjälä enum pipe pipe; 2885d49bdb0eSPaulo Zanoni 288613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 28879dfe2e3aSImre Deak 28889dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28899dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 28909dfe2e3aSImre Deak return; 28919dfe2e3aSImre Deak } 28929dfe2e3aSImre Deak 28936831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2894b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 28956831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 28966831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 28979dfe2e3aSImre Deak 289813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2899d49bdb0eSPaulo Zanoni } 2900d49bdb0eSPaulo Zanoni 2901aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 2902001bd2cbSImre Deak u8 pipe_mask) 2903aae8ba84SVille Syrjälä { 2904b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29056831f3e3SVille Syrjälä enum pipe pipe; 29066831f3e3SVille Syrjälä 2907aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29089dfe2e3aSImre Deak 29099dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 29109dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 29119dfe2e3aSImre Deak return; 29129dfe2e3aSImre Deak } 29139dfe2e3aSImre Deak 29146831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2915b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 29169dfe2e3aSImre Deak 2917aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 2918aae8ba84SVille Syrjälä 2919aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 2920315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 2921aae8ba84SVille Syrjälä } 2922aae8ba84SVille Syrjälä 2923b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 292443f328d7SVille Syrjälä { 2925b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 292643f328d7SVille Syrjälä 292743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 292843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 292943f328d7SVille Syrjälä 2930cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 293143f328d7SVille Syrjälä 2932b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 293343f328d7SVille Syrjälä 2934ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29359918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 293670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2937ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 293843f328d7SVille Syrjälä } 293943f328d7SVille Syrjälä 294091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 294187a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 294287a02106SVille Syrjälä { 294387a02106SVille Syrjälä struct intel_encoder *encoder; 294487a02106SVille Syrjälä u32 enabled_irqs = 0; 294587a02106SVille Syrjälä 294691c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 294787a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 294887a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 294987a02106SVille Syrjälä 295087a02106SVille Syrjälä return enabled_irqs; 295187a02106SVille Syrjälä } 295287a02106SVille Syrjälä 29531a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 29541a56b1a2SImre Deak { 29551a56b1a2SImre Deak u32 hotplug; 29561a56b1a2SImre Deak 29571a56b1a2SImre Deak /* 29581a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 29591a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 29601a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 29611a56b1a2SImre Deak */ 29621a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 29631a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 29641a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 29651a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 29661a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 29671a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 29681a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 29691a56b1a2SImre Deak /* 29701a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 29711a56b1a2SImre Deak * HPD must be enabled in both north and south. 29721a56b1a2SImre Deak */ 29731a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 29741a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 29751a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 29761a56b1a2SImre Deak } 29771a56b1a2SImre Deak 297891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 297982a28bcfSDaniel Vetter { 29801a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 298182a28bcfSDaniel Vetter 298291d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 2983fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 298491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 298582a28bcfSDaniel Vetter } else { 2986fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 298791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 298882a28bcfSDaniel Vetter } 298982a28bcfSDaniel Vetter 2990fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 299182a28bcfSDaniel Vetter 29921a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 29936dbf30ceSVille Syrjälä } 299426951cafSXiong Zhang 299552dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv, 299652dfdba0SLucas De Marchi u32 ddi_hotplug_enable_mask, 299752dfdba0SLucas De Marchi u32 tc_hotplug_enable_mask) 299831604222SAnusha Srivatsa { 299931604222SAnusha Srivatsa u32 hotplug; 300031604222SAnusha Srivatsa 300131604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 300252dfdba0SLucas De Marchi hotplug |= ddi_hotplug_enable_mask; 300331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 300431604222SAnusha Srivatsa 30058ef7e340SMatt Roper if (tc_hotplug_enable_mask) { 300631604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 300752dfdba0SLucas De Marchi hotplug |= tc_hotplug_enable_mask; 300831604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 300931604222SAnusha Srivatsa } 30108ef7e340SMatt Roper } 301131604222SAnusha Srivatsa 301240e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 301340e98130SLucas De Marchi u32 sde_ddi_mask, u32 sde_tc_mask, 301440e98130SLucas De Marchi u32 ddi_enable_mask, u32 tc_enable_mask, 301540e98130SLucas De Marchi const u32 *pins) 301631604222SAnusha Srivatsa { 301731604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 301831604222SAnusha Srivatsa 301940e98130SLucas De Marchi hotplug_irqs = sde_ddi_mask | sde_tc_mask; 302040e98130SLucas De Marchi enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins); 302131604222SAnusha Srivatsa 3022f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3023f49108d0SMatt Roper 302431604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 302531604222SAnusha Srivatsa 302640e98130SLucas De Marchi icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask); 302752dfdba0SLucas De Marchi } 302852dfdba0SLucas De Marchi 302940e98130SLucas De Marchi /* 303040e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 303140e98130SLucas De Marchi * equivalent of SDE. 303240e98130SLucas De Marchi */ 30338ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 30348ef7e340SMatt Roper { 303540e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 303653448aedSVivek Kasireddy SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1), 303753448aedSVivek Kasireddy ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1), 3038d09ad3e7SMatt Roper hpd_icp); 303931604222SAnusha Srivatsa } 304031604222SAnusha Srivatsa 3041943682e3SMatt Roper /* 3042943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3043943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3044943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3045943682e3SMatt Roper */ 3046943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3047943682e3SMatt Roper { 3048943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 3049943682e3SMatt Roper SDE_DDI_MASK_TGP, 0, 3050943682e3SMatt Roper TGP_DDI_HPD_ENABLE_MASK, 0, 3051943682e3SMatt Roper hpd_tgp); 3052943682e3SMatt Roper } 3053943682e3SMatt Roper 3054121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3055121e758eSDhinakaran Pandiyan { 3056121e758eSDhinakaran Pandiyan u32 hotplug; 3057121e758eSDhinakaran Pandiyan 3058121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3059121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3060121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3061121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3062121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3063121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3064b796b971SDhinakaran Pandiyan 3065b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3066b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3067b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3068b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3069b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3070b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3071121e758eSDhinakaran Pandiyan } 3072121e758eSDhinakaran Pandiyan 3073121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3074121e758eSDhinakaran Pandiyan { 3075121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 307648ef15d3SJosé Roberto de Souza const u32 *hpd; 3077121e758eSDhinakaran Pandiyan u32 val; 3078121e758eSDhinakaran Pandiyan 307948ef15d3SJosé Roberto de Souza hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11; 308048ef15d3SJosé Roberto de Souza enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd); 3081b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3082121e758eSDhinakaran Pandiyan 3083121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3084121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3085121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3086121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3087121e758eSDhinakaran Pandiyan 3088121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 308931604222SAnusha Srivatsa 309052dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 309140e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP, 309240e98130SLucas De Marchi TGP_DDI_HPD_ENABLE_MASK, 309340e98130SLucas De Marchi TGP_TC_HPD_ENABLE_MASK, hpd_tgp); 309452dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 309540e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP, 309640e98130SLucas De Marchi ICP_DDI_HPD_ENABLE_MASK, 309740e98130SLucas De Marchi ICP_TC_HPD_ENABLE_MASK, hpd_icp); 3098121e758eSDhinakaran Pandiyan } 3099121e758eSDhinakaran Pandiyan 31002a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31012a57d9ccSImre Deak { 31023b92e263SRodrigo Vivi u32 val, hotplug; 31033b92e263SRodrigo Vivi 31043b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 31053b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 31063b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 31073b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 31083b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 31093b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 31103b92e263SRodrigo Vivi } 31112a57d9ccSImre Deak 31122a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 31132a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31142a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31152a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31162a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 31172a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 31182a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31192a57d9ccSImre Deak 31202a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31212a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31222a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31232a57d9ccSImre Deak } 31242a57d9ccSImre Deak 312591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31266dbf30ceSVille Syrjälä { 31272a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 31286dbf30ceSVille Syrjälä 3129f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3130f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3131f49108d0SMatt Roper 31326dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 313391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31346dbf30ceSVille Syrjälä 31356dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31366dbf30ceSVille Syrjälä 31372a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 313826951cafSXiong Zhang } 31397fe0b973SKeith Packard 31401a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31411a56b1a2SImre Deak { 31421a56b1a2SImre Deak u32 hotplug; 31431a56b1a2SImre Deak 31441a56b1a2SImre Deak /* 31451a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31461a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31471a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31481a56b1a2SImre Deak */ 31491a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31501a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31511a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31521a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31531a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31541a56b1a2SImre Deak } 31551a56b1a2SImre Deak 315691d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3157e4ce95aaSVille Syrjälä { 31581a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3159e4ce95aaSVille Syrjälä 316091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31613a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 316291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31633a3b3c7dSVille Syrjälä 31643a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 316591d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 316623bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 316791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31683a3b3c7dSVille Syrjälä 31693a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 317023bb4cb5SVille Syrjälä } else { 3171e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 317291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3173e4ce95aaSVille Syrjälä 3174e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 31753a3b3c7dSVille Syrjälä } 3176e4ce95aaSVille Syrjälä 31771a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3178e4ce95aaSVille Syrjälä 317991d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3180e4ce95aaSVille Syrjälä } 3181e4ce95aaSVille Syrjälä 31822a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 31832a57d9ccSImre Deak u32 enabled_irqs) 3184e0a20ad7SShashank Sharma { 31852a57d9ccSImre Deak u32 hotplug; 3186e0a20ad7SShashank Sharma 3187a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 31882a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31892a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31902a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3191d252bf68SShubhangi Shrivastava 319200376ccfSWambui Karuga drm_dbg_kms(&dev_priv->drm, 319300376ccfSWambui Karuga "Invert bit setting: hp_ctl:%x hp_port:%x\n", 3194d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3195d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3196d252bf68SShubhangi Shrivastava 3197d252bf68SShubhangi Shrivastava /* 3198d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3199d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3200d252bf68SShubhangi Shrivastava */ 3201d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3202d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3203d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3204d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3205d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3206d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3207d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3208d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3209d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3210d252bf68SShubhangi Shrivastava 3211a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3212e0a20ad7SShashank Sharma } 3213e0a20ad7SShashank Sharma 32142a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32152a57d9ccSImre Deak { 32162a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 32172a57d9ccSImre Deak } 32182a57d9ccSImre Deak 32192a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32202a57d9ccSImre Deak { 32212a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32222a57d9ccSImre Deak 32232a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32242a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32252a57d9ccSImre Deak 32262a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32272a57d9ccSImre Deak 32282a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32292a57d9ccSImre Deak } 32302a57d9ccSImre Deak 3231b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3232d46da437SPaulo Zanoni { 323382a28bcfSDaniel Vetter u32 mask; 3234d46da437SPaulo Zanoni 32356e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3236692a04cfSDaniel Vetter return; 3237692a04cfSDaniel Vetter 32386e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32395c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 32404ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 32415c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32424ebc6509SDhinakaran Pandiyan else 32434ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 32448664281bSPaulo Zanoni 324565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3246d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32472a57d9ccSImre Deak 32482a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32492a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 32501a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32512a57d9ccSImre Deak else 32522a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3253d46da437SPaulo Zanoni } 3254d46da437SPaulo Zanoni 32559eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3256036a4a7dSZhenyu Wang { 3257b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32588e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32598e76f8dcSPaulo Zanoni 3260b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 32618e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3262842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 32638e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 326423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 326523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 32668e76f8dcSPaulo Zanoni } else { 32678e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3268842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3269842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3270e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3271e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3272e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 32738e76f8dcSPaulo Zanoni } 3274036a4a7dSZhenyu Wang 3275fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3276b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3277fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3278fc340442SDaniel Vetter } 3279fc340442SDaniel Vetter 32801ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3281036a4a7dSZhenyu Wang 3282b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3283622364b6SPaulo Zanoni 3284b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3285b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3286036a4a7dSZhenyu Wang 3287cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3288036a4a7dSZhenyu Wang 32891a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 32901a56b1a2SImre Deak 3291b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 32927fe0b973SKeith Packard 329350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 32946005ce42SDaniel Vetter /* Enable PCU event interrupts 32956005ce42SDaniel Vetter * 32966005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 32974bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 32984bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3299d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3300fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3301d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3302f97108d1SJesse Barnes } 3303036a4a7dSZhenyu Wang } 3304036a4a7dSZhenyu Wang 3305f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3306f8b79e58SImre Deak { 330767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3308f8b79e58SImre Deak 3309f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3310f8b79e58SImre Deak return; 3311f8b79e58SImre Deak 3312f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3313f8b79e58SImre Deak 3314d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3315d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3316ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3317f8b79e58SImre Deak } 3318d6c69803SVille Syrjälä } 3319f8b79e58SImre Deak 3320f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3321f8b79e58SImre Deak { 332267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3323f8b79e58SImre Deak 3324f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3325f8b79e58SImre Deak return; 3326f8b79e58SImre Deak 3327f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3328f8b79e58SImre Deak 3329950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3330ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3331f8b79e58SImre Deak } 3332f8b79e58SImre Deak 33330e6c9a9eSVille Syrjälä 3334b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 33350e6c9a9eSVille Syrjälä { 3336cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 33377e231dbeSJesse Barnes 3338ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33399918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3340ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3341ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3342ad22d106SVille Syrjälä 33437e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 334434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 334520afbda2SDaniel Vetter } 334620afbda2SDaniel Vetter 3347abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3348abd58f01SBen Widawsky { 3349b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3350b16b2a2fSPaulo Zanoni 3351a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3352a9c287c9SJani Nikula u32 de_pipe_enables; 33533a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 33543a3b3c7dSVille Syrjälä u32 de_port_enables; 3355df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 33563a3b3c7dSVille Syrjälä enum pipe pipe; 3357770de83dSDamien Lespiau 3358df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3359df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3360df0d28c1SDhinakaran Pandiyan 3361bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3362842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 33633a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 336488e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3365cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 33663a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 33673a3b3c7dSVille Syrjälä } else { 3368842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 33693a3b3c7dSVille Syrjälä } 3370770de83dSDamien Lespiau 3371bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 3372bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 3373bb187e93SJames Ausmus 33749bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 3375a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3376a324fcacSRodrigo Vivi 3377770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3378770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3379770de83dSDamien Lespiau 33803a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3381cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3382a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3383a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 33843a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 33853a3b3c7dSVille Syrjälä 33868241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 33878241cfbeSJosé Roberto de Souza enum transcoder trans; 33888241cfbeSJosé Roberto de Souza 33898241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 33908241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 33918241cfbeSJosé Roberto de Souza 33928241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 33938241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 33948241cfbeSJosé Roberto de Souza continue; 33958241cfbeSJosé Roberto de Souza 33968241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 33978241cfbeSJosé Roberto de Souza } 33988241cfbeSJosé Roberto de Souza } else { 3399b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 34008241cfbeSJosé Roberto de Souza } 3401e04f7eceSVille Syrjälä 34020a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 34030a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3404abd58f01SBen Widawsky 3405f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3406813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3407b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3408813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 340935079899SPaulo Zanoni de_pipe_enables); 34100a195c02SMika Kahola } 3411abd58f01SBen Widawsky 3412b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3413b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 34142a57d9ccSImre Deak 3415121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3416121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3417b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3418b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3419121e758eSDhinakaran Pandiyan 3420b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3421b16b2a2fSPaulo Zanoni de_hpd_enables); 3422121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3423121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 34242a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3425121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 34261a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3427abd58f01SBen Widawsky } 3428121e758eSDhinakaran Pandiyan } 3429abd58f01SBen Widawsky 3430b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3431abd58f01SBen Widawsky { 34326e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3433b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3434622364b6SPaulo Zanoni 3435cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3436abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3437abd58f01SBen Widawsky 34386e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3439b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3440abd58f01SBen Widawsky 344125286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3442abd58f01SBen Widawsky } 3443abd58f01SBen Widawsky 3444b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 344531604222SAnusha Srivatsa { 344631604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 344731604222SAnusha Srivatsa 344848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 344931604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 345031604222SAnusha Srivatsa POSTING_READ(SDEIER); 345131604222SAnusha Srivatsa 345265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 345331604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 345431604222SAnusha Srivatsa 345552dfdba0SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) 345652dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 345752dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 3458e83c4673SVivek Kasireddy else if (HAS_PCH_JSP(dev_priv)) 34598ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 3460e83c4673SVivek Kasireddy else if (HAS_PCH_MCC(dev_priv)) 3461e83c4673SVivek Kasireddy icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 3462e83c4673SVivek Kasireddy ICP_TC_HPD_ENABLE(PORT_TC1)); 346352dfdba0SLucas De Marchi else 346452dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 346552dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 346631604222SAnusha Srivatsa } 346731604222SAnusha Srivatsa 3468b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 346951951ae7SMika Kuoppala { 3470b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3471df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 347251951ae7SMika Kuoppala 347329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3474b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 347531604222SAnusha Srivatsa 34769b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 347751951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 347851951ae7SMika Kuoppala 3479b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3480df0d28c1SDhinakaran Pandiyan 348151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 348251951ae7SMika Kuoppala 34839b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3484c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 348551951ae7SMika Kuoppala } 348651951ae7SMika Kuoppala 3487b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 348843f328d7SVille Syrjälä { 3489cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 349043f328d7SVille Syrjälä 3491ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34929918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3493ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3494ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3495ad22d106SVille Syrjälä 3496e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 349743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 349843f328d7SVille Syrjälä } 349943f328d7SVille Syrjälä 3500b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3501c2798b19SChris Wilson { 3502b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3503c2798b19SChris Wilson 350444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 350544d9241eSVille Syrjälä 3506b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3507c2798b19SChris Wilson } 3508c2798b19SChris Wilson 3509b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3510c2798b19SChris Wilson { 3511b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3512e9e9848aSVille Syrjälä u16 enable_mask; 3513c2798b19SChris Wilson 35144f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 35154f5fd91fSTvrtko Ursulin EMR, 35164f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3517045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3518c2798b19SChris Wilson 3519c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3520c2798b19SChris Wilson dev_priv->irq_mask = 3521c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 352216659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 352316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3524c2798b19SChris Wilson 3525e9e9848aSVille Syrjälä enable_mask = 3526c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3527c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 352816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3529e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3530e9e9848aSVille Syrjälä 3531b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3532c2798b19SChris Wilson 3533379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3534379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3535d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3536755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3537755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3538d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3539c2798b19SChris Wilson } 3540c2798b19SChris Wilson 35414f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 354278c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 354378c357ddSVille Syrjälä { 35444f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 354578c357ddSVille Syrjälä u16 emr; 354678c357ddSVille Syrjälä 35474f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 354878c357ddSVille Syrjälä 354978c357ddSVille Syrjälä if (*eir) 35504f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 355178c357ddSVille Syrjälä 35524f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 355378c357ddSVille Syrjälä if (*eir_stuck == 0) 355478c357ddSVille Syrjälä return; 355578c357ddSVille Syrjälä 355678c357ddSVille Syrjälä /* 355778c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 355878c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 355978c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 356078c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 356178c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 356278c357ddSVille Syrjälä * cleared except by handling the underlying error 356378c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 356478c357ddSVille Syrjälä * remains set. 356578c357ddSVille Syrjälä */ 35664f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 35674f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 35684f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 356978c357ddSVille Syrjälä } 357078c357ddSVille Syrjälä 357178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 357278c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 357378c357ddSVille Syrjälä { 357478c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 357578c357ddSVille Syrjälä 357678c357ddSVille Syrjälä if (eir_stuck) 357700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 357800376ccfSWambui Karuga eir_stuck); 357978c357ddSVille Syrjälä } 358078c357ddSVille Syrjälä 358178c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 358278c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 358378c357ddSVille Syrjälä { 358478c357ddSVille Syrjälä u32 emr; 358578c357ddSVille Syrjälä 358678c357ddSVille Syrjälä *eir = I915_READ(EIR); 358778c357ddSVille Syrjälä 358878c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 358978c357ddSVille Syrjälä 359078c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 359178c357ddSVille Syrjälä if (*eir_stuck == 0) 359278c357ddSVille Syrjälä return; 359378c357ddSVille Syrjälä 359478c357ddSVille Syrjälä /* 359578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 359678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 359778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 359878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 359978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 360078c357ddSVille Syrjälä * cleared except by handling the underlying error 360178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 360278c357ddSVille Syrjälä * remains set. 360378c357ddSVille Syrjälä */ 360478c357ddSVille Syrjälä emr = I915_READ(EMR); 360578c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 360678c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 360778c357ddSVille Syrjälä } 360878c357ddSVille Syrjälä 360978c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 361078c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 361178c357ddSVille Syrjälä { 361278c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 361378c357ddSVille Syrjälä 361478c357ddSVille Syrjälä if (eir_stuck) 361500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 361600376ccfSWambui Karuga eir_stuck); 361778c357ddSVille Syrjälä } 361878c357ddSVille Syrjälä 3619ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3620c2798b19SChris Wilson { 3621b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3622af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3623c2798b19SChris Wilson 36242dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36252dd2a883SImre Deak return IRQ_NONE; 36262dd2a883SImre Deak 36271f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36289102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36291f814dacSImre Deak 3630af722d28SVille Syrjälä do { 3631af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 363278c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3633af722d28SVille Syrjälä u16 iir; 3634af722d28SVille Syrjälä 36354f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3636c2798b19SChris Wilson if (iir == 0) 3637af722d28SVille Syrjälä break; 3638c2798b19SChris Wilson 3639af722d28SVille Syrjälä ret = IRQ_HANDLED; 3640c2798b19SChris Wilson 3641eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3642eb64343cSVille Syrjälä * signalled in iir */ 3643eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3644c2798b19SChris Wilson 364578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 364678c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 364778c357ddSVille Syrjälä 36484f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3649c2798b19SChris Wilson 3650c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 365154400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3652c2798b19SChris Wilson 365378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 365478c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3655af722d28SVille Syrjälä 3656eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3657af722d28SVille Syrjälä } while (0); 3658c2798b19SChris Wilson 36599102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36601f814dacSImre Deak 36611f814dacSImre Deak return ret; 3662c2798b19SChris Wilson } 3663c2798b19SChris Wilson 3664b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3665a266c7d5SChris Wilson { 3666b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3667a266c7d5SChris Wilson 366856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 36690706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3670a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3671a266c7d5SChris Wilson } 3672a266c7d5SChris Wilson 367344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 367444d9241eSVille Syrjälä 3675b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3676a266c7d5SChris Wilson } 3677a266c7d5SChris Wilson 3678b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3679a266c7d5SChris Wilson { 3680b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 368138bde180SChris Wilson u32 enable_mask; 3682a266c7d5SChris Wilson 3683045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3684045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 368538bde180SChris Wilson 368638bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 368738bde180SChris Wilson dev_priv->irq_mask = 368838bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 368938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 369016659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 369116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 369238bde180SChris Wilson 369338bde180SChris Wilson enable_mask = 369438bde180SChris Wilson I915_ASLE_INTERRUPT | 369538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 369638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 369716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 369838bde180SChris Wilson I915_USER_INTERRUPT; 369938bde180SChris Wilson 370056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3701a266c7d5SChris Wilson /* Enable in IER... */ 3702a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3703a266c7d5SChris Wilson /* and unmask in IMR */ 3704a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3705a266c7d5SChris Wilson } 3706a266c7d5SChris Wilson 3707b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3708a266c7d5SChris Wilson 3709379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3710379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3711d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3712755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3713755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3714d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3715379ef82dSDaniel Vetter 3716c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 371720afbda2SDaniel Vetter } 371820afbda2SDaniel Vetter 3719ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3720a266c7d5SChris Wilson { 3721b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3722af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3723a266c7d5SChris Wilson 37242dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37252dd2a883SImre Deak return IRQ_NONE; 37262dd2a883SImre Deak 37271f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37289102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37291f814dacSImre Deak 373038bde180SChris Wilson do { 3731eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 373278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3733af722d28SVille Syrjälä u32 hotplug_status = 0; 3734af722d28SVille Syrjälä u32 iir; 3735a266c7d5SChris Wilson 37369d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3737af722d28SVille Syrjälä if (iir == 0) 3738af722d28SVille Syrjälä break; 3739af722d28SVille Syrjälä 3740af722d28SVille Syrjälä ret = IRQ_HANDLED; 3741af722d28SVille Syrjälä 3742af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3743af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3744af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3745a266c7d5SChris Wilson 3746eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3747eb64343cSVille Syrjälä * signalled in iir */ 3748eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3749a266c7d5SChris Wilson 375078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 375178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 375278c357ddSVille Syrjälä 37539d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3754a266c7d5SChris Wilson 3755a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 375654400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3757a266c7d5SChris Wilson 375878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 375978c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3760a266c7d5SChris Wilson 3761af722d28SVille Syrjälä if (hotplug_status) 3762af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3763af722d28SVille Syrjälä 3764af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3765af722d28SVille Syrjälä } while (0); 3766a266c7d5SChris Wilson 37679102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37681f814dacSImre Deak 3769a266c7d5SChris Wilson return ret; 3770a266c7d5SChris Wilson } 3771a266c7d5SChris Wilson 3772b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3773a266c7d5SChris Wilson { 3774b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3775a266c7d5SChris Wilson 37760706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3777a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3778a266c7d5SChris Wilson 377944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 378044d9241eSVille Syrjälä 3781b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3782a266c7d5SChris Wilson } 3783a266c7d5SChris Wilson 3784b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3785a266c7d5SChris Wilson { 3786b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3787bbba0a97SChris Wilson u32 enable_mask; 3788a266c7d5SChris Wilson u32 error_mask; 3789a266c7d5SChris Wilson 3790045cebd2SVille Syrjälä /* 3791045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3792045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3793045cebd2SVille Syrjälä */ 3794045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3795045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3796045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3797045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3798045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3799045cebd2SVille Syrjälä } else { 3800045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3801045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3802045cebd2SVille Syrjälä } 3803045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3804045cebd2SVille Syrjälä 3805a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3806c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3807c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3808adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3809bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3810bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 381178c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3812bbba0a97SChris Wilson 3813c30bb1fdSVille Syrjälä enable_mask = 3814c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3815c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3816c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3817c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 381878c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3819c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3820bbba0a97SChris Wilson 382191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3822bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3823a266c7d5SChris Wilson 3824b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3825c30bb1fdSVille Syrjälä 3826b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3827b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3828d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3829755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3830755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3831755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3832d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3833a266c7d5SChris Wilson 383491d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 383520afbda2SDaniel Vetter } 383620afbda2SDaniel Vetter 383791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 383820afbda2SDaniel Vetter { 383920afbda2SDaniel Vetter u32 hotplug_en; 384020afbda2SDaniel Vetter 384167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3842b5ea2d56SDaniel Vetter 3843adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3844e5868a31SEgbert Eich /* enable bits are the same for all generations */ 384591d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3846a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3847a266c7d5SChris Wilson to generate a spurious hotplug event about three 3848a266c7d5SChris Wilson seconds later. So just do it once. 3849a266c7d5SChris Wilson */ 385091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3851a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3852a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3853a266c7d5SChris Wilson 3854a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 38550706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3856f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3857f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3858f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 38590706f17cSEgbert Eich hotplug_en); 3860a266c7d5SChris Wilson } 3861a266c7d5SChris Wilson 3862ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3863a266c7d5SChris Wilson { 3864b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3865af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3866a266c7d5SChris Wilson 38672dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38682dd2a883SImre Deak return IRQ_NONE; 38692dd2a883SImre Deak 38701f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38719102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38721f814dacSImre Deak 3873af722d28SVille Syrjälä do { 3874eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 387578c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3876af722d28SVille Syrjälä u32 hotplug_status = 0; 3877af722d28SVille Syrjälä u32 iir; 38782c8ba29fSChris Wilson 38799d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3880af722d28SVille Syrjälä if (iir == 0) 3881af722d28SVille Syrjälä break; 3882af722d28SVille Syrjälä 3883af722d28SVille Syrjälä ret = IRQ_HANDLED; 3884af722d28SVille Syrjälä 3885af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3886af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3887a266c7d5SChris Wilson 3888eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3889eb64343cSVille Syrjälä * signalled in iir */ 3890eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3891a266c7d5SChris Wilson 389278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 389378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 389478c357ddSVille Syrjälä 38959d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3896a266c7d5SChris Wilson 3897a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 389854400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3899af722d28SVille Syrjälä 3900a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 390154400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[VCS0]); 3902a266c7d5SChris Wilson 390378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 390478c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3905515ac2bbSDaniel Vetter 3906af722d28SVille Syrjälä if (hotplug_status) 3907af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3908af722d28SVille Syrjälä 3909af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3910af722d28SVille Syrjälä } while (0); 3911a266c7d5SChris Wilson 39129102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39131f814dacSImre Deak 3914a266c7d5SChris Wilson return ret; 3915a266c7d5SChris Wilson } 3916a266c7d5SChris Wilson 3917fca52a55SDaniel Vetter /** 3918fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 3919fca52a55SDaniel Vetter * @dev_priv: i915 device instance 3920fca52a55SDaniel Vetter * 3921fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 3922fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 3923fca52a55SDaniel Vetter */ 3924b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 3925f71d4af4SJesse Barnes { 392691c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 3927cefcff8fSJoonas Lahtinen int i; 39288b2e326dSChris Wilson 392977913b39SJani Nikula intel_hpd_init_work(dev_priv); 393077913b39SJani Nikula 393174bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 3932cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3933cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 39348b2e326dSChris Wilson 3935633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 3936702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 39372239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 393826705e20SSagar Arun Kamble 393921da2700SVille Syrjälä dev->vblank_disable_immediate = true; 394021da2700SVille Syrjälä 3941262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 3942262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 3943262fd485SChris Wilson * special care to avoid writing any of the display block registers 3944262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 3945262fd485SChris Wilson * in this case to the runtime pm. 3946262fd485SChris Wilson */ 3947262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 3948262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 3949262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 3950262fd485SChris Wilson 3951317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 39529a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 39539a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 39549a64c650SLyude Paul * sideband messaging with MST. 39559a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 39569a64c650SLyude Paul * short pulses, as seen on some G4x systems. 39579a64c650SLyude Paul */ 39589a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 3959317eaa95SLyude 3960b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3961b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 396243f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3963b318b824SVille Syrjälä } else { 3964943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 3965943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 3966943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 39678ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 39688ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 3969121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 3970b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 3971e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 3972c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 39736dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 39746dbf30ceSVille Syrjälä else 39753a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 3976f71d4af4SJesse Barnes } 3977f71d4af4SJesse Barnes } 397820afbda2SDaniel Vetter 3979fca52a55SDaniel Vetter /** 3980cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 3981cefcff8fSJoonas Lahtinen * @i915: i915 device instance 3982cefcff8fSJoonas Lahtinen * 3983cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 3984cefcff8fSJoonas Lahtinen */ 3985cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 3986cefcff8fSJoonas Lahtinen { 3987cefcff8fSJoonas Lahtinen int i; 3988cefcff8fSJoonas Lahtinen 3989cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3990cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 3991cefcff8fSJoonas Lahtinen } 3992cefcff8fSJoonas Lahtinen 3993b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 3994b318b824SVille Syrjälä { 3995b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3996b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3997b318b824SVille Syrjälä return cherryview_irq_handler; 3998b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 3999b318b824SVille Syrjälä return valleyview_irq_handler; 4000b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4001b318b824SVille Syrjälä return i965_irq_handler; 4002b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4003b318b824SVille Syrjälä return i915_irq_handler; 4004b318b824SVille Syrjälä else 4005b318b824SVille Syrjälä return i8xx_irq_handler; 4006b318b824SVille Syrjälä } else { 4007b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4008b318b824SVille Syrjälä return gen11_irq_handler; 4009b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4010b318b824SVille Syrjälä return gen8_irq_handler; 4011b318b824SVille Syrjälä else 40129eae5e27SLucas De Marchi return ilk_irq_handler; 4013b318b824SVille Syrjälä } 4014b318b824SVille Syrjälä } 4015b318b824SVille Syrjälä 4016b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4017b318b824SVille Syrjälä { 4018b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4019b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4020b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4021b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4022b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4023b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4024b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4025b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4026b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4027b318b824SVille Syrjälä else 4028b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4029b318b824SVille Syrjälä } else { 4030b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4031b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4032b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4033b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4034b318b824SVille Syrjälä else 40359eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4036b318b824SVille Syrjälä } 4037b318b824SVille Syrjälä } 4038b318b824SVille Syrjälä 4039b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4040b318b824SVille Syrjälä { 4041b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4042b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4043b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4044b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4045b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4046b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4047b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4048b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4049b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4050b318b824SVille Syrjälä else 4051b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4052b318b824SVille Syrjälä } else { 4053b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4054b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4055b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4056b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4057b318b824SVille Syrjälä else 40589eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4059b318b824SVille Syrjälä } 4060b318b824SVille Syrjälä } 4061b318b824SVille Syrjälä 4062cefcff8fSJoonas Lahtinen /** 4063fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4064fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4065fca52a55SDaniel Vetter * 4066fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4067fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4068fca52a55SDaniel Vetter * 4069fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4070fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4071fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4072fca52a55SDaniel Vetter */ 40732aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 40742aeb7d3aSDaniel Vetter { 4075b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4076b318b824SVille Syrjälä int ret; 4077b318b824SVille Syrjälä 40782aeb7d3aSDaniel Vetter /* 40792aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 40802aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 40812aeb7d3aSDaniel Vetter * special cases in our ordering checks. 40822aeb7d3aSDaniel Vetter */ 4083ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 40842aeb7d3aSDaniel Vetter 4085b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4086b318b824SVille Syrjälä 4087b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4088b318b824SVille Syrjälä 4089b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4090b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4091b318b824SVille Syrjälä if (ret < 0) { 4092b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4093b318b824SVille Syrjälä return ret; 4094b318b824SVille Syrjälä } 4095b318b824SVille Syrjälä 4096b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4097b318b824SVille Syrjälä 4098b318b824SVille Syrjälä return ret; 40992aeb7d3aSDaniel Vetter } 41002aeb7d3aSDaniel Vetter 4101fca52a55SDaniel Vetter /** 4102fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4103fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4104fca52a55SDaniel Vetter * 4105fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4106fca52a55SDaniel Vetter * resources acquired in the init functions. 4107fca52a55SDaniel Vetter */ 41082aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 41092aeb7d3aSDaniel Vetter { 4110b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4111b318b824SVille Syrjälä 4112b318b824SVille Syrjälä /* 4113789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4114789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4115789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4116789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4117b318b824SVille Syrjälä */ 4118b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4119b318b824SVille Syrjälä return; 4120b318b824SVille Syrjälä 4121b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4122b318b824SVille Syrjälä 4123b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4124b318b824SVille Syrjälä 4125b318b824SVille Syrjälä free_irq(irq, dev_priv); 4126b318b824SVille Syrjälä 41272aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4128ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 41292aeb7d3aSDaniel Vetter } 41302aeb7d3aSDaniel Vetter 4131fca52a55SDaniel Vetter /** 4132fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4133fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4134fca52a55SDaniel Vetter * 4135fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4136fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4137fca52a55SDaniel Vetter */ 4138b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4139c67a470bSPaulo Zanoni { 4140b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4141ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4142315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4143c67a470bSPaulo Zanoni } 4144c67a470bSPaulo Zanoni 4145fca52a55SDaniel Vetter /** 4146fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4147fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4148fca52a55SDaniel Vetter * 4149fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4150fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4151fca52a55SDaniel Vetter */ 4152b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4153c67a470bSPaulo Zanoni { 4154ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4155b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4156b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4157c67a470bSPaulo Zanoni } 4158d64575eeSJani Nikula 4159d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4160d64575eeSJani Nikula { 4161d64575eeSJani Nikula /* 4162d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4163d64575eeSJani Nikula * this is the only thing we need to check. 4164d64575eeSJani Nikula */ 4165d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4166d64575eeSJani Nikula } 4167d64575eeSJani Nikula 4168d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4169d64575eeSJani Nikula { 4170d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4171d64575eeSJani Nikula } 4172