xref: /openbmc/linux/drivers/gpu/drm/i915/gvt/gtt.h (revision f4c43db356198d8091442f593871b0beb5c139b2)
12707e444SZhi Wang /*
22707e444SZhi Wang  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
32707e444SZhi Wang  *
42707e444SZhi Wang  * Permission is hereby granted, free of charge, to any person obtaining a
52707e444SZhi Wang  * copy of this software and associated documentation files (the "Software"),
62707e444SZhi Wang  * to deal in the Software without restriction, including without limitation
72707e444SZhi Wang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
82707e444SZhi Wang  * and/or sell copies of the Software, and to permit persons to whom the
92707e444SZhi Wang  * Software is furnished to do so, subject to the following conditions:
102707e444SZhi Wang  *
112707e444SZhi Wang  * The above copyright notice and this permission notice (including the next
122707e444SZhi Wang  * paragraph) shall be included in all copies or substantial portions of the
132707e444SZhi Wang  * Software.
142707e444SZhi Wang  *
152707e444SZhi Wang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
162707e444SZhi Wang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
172707e444SZhi Wang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
182707e444SZhi Wang  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
192707e444SZhi Wang  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
202707e444SZhi Wang  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
212707e444SZhi Wang  * SOFTWARE.
222707e444SZhi Wang  *
232707e444SZhi Wang  * Authors:
242707e444SZhi Wang  *    Zhi Wang <zhi.a.wang@intel.com>
252707e444SZhi Wang  *    Zhenyu Wang <zhenyuw@linux.intel.com>
262707e444SZhi Wang  *    Xiao Zheng <xiao.zheng@intel.com>
272707e444SZhi Wang  *
282707e444SZhi Wang  * Contributors:
292707e444SZhi Wang  *    Min He <min.he@intel.com>
302707e444SZhi Wang  *    Bing Niu <bing.niu@intel.com>
312707e444SZhi Wang  *
322707e444SZhi Wang  */
332707e444SZhi Wang 
342707e444SZhi Wang #ifndef _GVT_GTT_H_
352707e444SZhi Wang #define _GVT_GTT_H_
362707e444SZhi Wang 
379556e118SZhi Wang #define I915_GTT_PAGE_SHIFT         12
389556e118SZhi Wang #define I915_GTT_PAGE_MASK		(~(I915_GTT_PAGE_SIZE - 1))
392707e444SZhi Wang 
402707e444SZhi Wang struct intel_vgpu_mm;
412707e444SZhi Wang 
422707e444SZhi Wang #define INTEL_GVT_INVALID_ADDR (~0UL)
432707e444SZhi Wang 
442707e444SZhi Wang struct intel_gvt_gtt_entry {
452707e444SZhi Wang 	u64 val64;
462707e444SZhi Wang 	int type;
472707e444SZhi Wang };
482707e444SZhi Wang 
492707e444SZhi Wang struct intel_gvt_gtt_pte_ops {
504b2dbbc2SChangbin Du 	int (*get_entry)(void *pt,
512707e444SZhi Wang 			 struct intel_gvt_gtt_entry *e,
524b2dbbc2SChangbin Du 			 unsigned long index,
534b2dbbc2SChangbin Du 			 bool hypervisor_access,
544b2dbbc2SChangbin Du 			 unsigned long gpa,
552707e444SZhi Wang 			 struct intel_vgpu *vgpu);
564b2dbbc2SChangbin Du 	int (*set_entry)(void *pt,
572707e444SZhi Wang 			 struct intel_gvt_gtt_entry *e,
584b2dbbc2SChangbin Du 			 unsigned long index,
594b2dbbc2SChangbin Du 			 bool hypervisor_access,
604b2dbbc2SChangbin Du 			 unsigned long gpa,
612707e444SZhi Wang 			 struct intel_vgpu *vgpu);
622707e444SZhi Wang 	bool (*test_present)(struct intel_gvt_gtt_entry *e);
632707e444SZhi Wang 	void (*clear_present)(struct intel_gvt_gtt_entry *e);
64655c64efSZhi Wang 	void (*set_present)(struct intel_gvt_gtt_entry *e);
652707e444SZhi Wang 	bool (*test_pse)(struct intel_gvt_gtt_entry *e);
662707e444SZhi Wang 	void (*set_pfn)(struct intel_gvt_gtt_entry *e, unsigned long pfn);
672707e444SZhi Wang 	unsigned long (*get_pfn)(struct intel_gvt_gtt_entry *e);
682707e444SZhi Wang };
692707e444SZhi Wang 
702707e444SZhi Wang struct intel_gvt_gtt_gma_ops {
712707e444SZhi Wang 	unsigned long (*gma_to_ggtt_pte_index)(unsigned long gma);
722707e444SZhi Wang 	unsigned long (*gma_to_pte_index)(unsigned long gma);
732707e444SZhi Wang 	unsigned long (*gma_to_pde_index)(unsigned long gma);
742707e444SZhi Wang 	unsigned long (*gma_to_l3_pdp_index)(unsigned long gma);
752707e444SZhi Wang 	unsigned long (*gma_to_l4_pdp_index)(unsigned long gma);
762707e444SZhi Wang 	unsigned long (*gma_to_pml4_index)(unsigned long gma);
772707e444SZhi Wang };
782707e444SZhi Wang 
792707e444SZhi Wang struct intel_gvt_gtt {
802707e444SZhi Wang 	struct intel_gvt_gtt_pte_ops *pte_ops;
812707e444SZhi Wang 	struct intel_gvt_gtt_gma_ops *gma_ops;
822707e444SZhi Wang 	int (*mm_alloc_page_table)(struct intel_vgpu_mm *mm);
832707e444SZhi Wang 	void (*mm_free_page_table)(struct intel_vgpu_mm *mm);
842707e444SZhi Wang 	struct list_head oos_page_use_list_head;
852707e444SZhi Wang 	struct list_head oos_page_free_list_head;
86ede9d0cfSChangbin Du 	struct list_head ppgtt_mm_lru_list_head;
87d650ac06SPing Gao 
8822115cefSZhi Wang 	struct page *scratch_page;
8922115cefSZhi Wang 	unsigned long scratch_mfn;
902707e444SZhi Wang };
912707e444SZhi Wang 
923b6411c2SPing Gao typedef enum {
933b6411c2SPing Gao 	GTT_TYPE_INVALID = -1,
943b6411c2SPing Gao 
953b6411c2SPing Gao 	GTT_TYPE_GGTT_PTE,
963b6411c2SPing Gao 
973b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_4K_ENTRY,
983b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_2M_ENTRY,
993b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_1G_ENTRY,
1003b6411c2SPing Gao 
1013b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_ENTRY,
1023b6411c2SPing Gao 
1033b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDE_ENTRY,
1043b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDP_ENTRY,
1053b6411c2SPing Gao 	GTT_TYPE_PPGTT_PML4_ENTRY,
1063b6411c2SPing Gao 
1073b6411c2SPing Gao 	GTT_TYPE_PPGTT_ROOT_ENTRY,
1083b6411c2SPing Gao 
1093b6411c2SPing Gao 	GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
1103b6411c2SPing Gao 	GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
1113b6411c2SPing Gao 
1123b6411c2SPing Gao 	GTT_TYPE_PPGTT_ENTRY,
1133b6411c2SPing Gao 
1143b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_PT,
1153b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDE_PT,
1163b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDP_PT,
1173b6411c2SPing Gao 	GTT_TYPE_PPGTT_PML4_PT,
1183b6411c2SPing Gao 
1193b6411c2SPing Gao 	GTT_TYPE_MAX,
1203b6411c2SPing Gao } intel_gvt_gtt_type_t;
1213b6411c2SPing Gao 
122ede9d0cfSChangbin Du enum intel_gvt_mm_type {
123ede9d0cfSChangbin Du 	INTEL_GVT_MM_GGTT,
124ede9d0cfSChangbin Du 	INTEL_GVT_MM_PPGTT,
125ede9d0cfSChangbin Du };
126ede9d0cfSChangbin Du 
127ede9d0cfSChangbin Du #define GVT_RING_CTX_NR_PDPS	GEN8_3LVL_PDPES
128ede9d0cfSChangbin Du 
1292707e444SZhi Wang struct intel_vgpu_mm {
130ede9d0cfSChangbin Du 	enum intel_gvt_mm_type type;
131ede9d0cfSChangbin Du 	struct intel_vgpu *vgpu;
1322707e444SZhi Wang 
1332707e444SZhi Wang 	struct kref ref;
1342707e444SZhi Wang 	atomic_t pincount;
135ede9d0cfSChangbin Du 
136ede9d0cfSChangbin Du 	union {
137ede9d0cfSChangbin Du 		struct {
138ede9d0cfSChangbin Du 			intel_gvt_gtt_type_t root_entry_type;
139ede9d0cfSChangbin Du 			/*
140ede9d0cfSChangbin Du 			 * The 4 PDPs in ring context. For 48bit addressing,
141ede9d0cfSChangbin Du 			 * only PDP0 is valid and point to PML4. For 32it
142ede9d0cfSChangbin Du 			 * addressing, all 4 are used as true PDPs.
143ede9d0cfSChangbin Du 			 */
144ede9d0cfSChangbin Du 			u64 guest_pdps[GVT_RING_CTX_NR_PDPS];
145ede9d0cfSChangbin Du 			u64 shadow_pdps[GVT_RING_CTX_NR_PDPS];
146ede9d0cfSChangbin Du 			bool shadowed;
147ede9d0cfSChangbin Du 
148ede9d0cfSChangbin Du 			struct list_head list;
1492707e444SZhi Wang 			struct list_head lru_list;
150ede9d0cfSChangbin Du 		} ppgtt_mm;
151ede9d0cfSChangbin Du 		struct {
152ede9d0cfSChangbin Du 			void *virtual_ggtt;
153ede9d0cfSChangbin Du 		} ggtt_mm;
154ede9d0cfSChangbin Du 	};
1552707e444SZhi Wang };
1562707e444SZhi Wang 
157ede9d0cfSChangbin Du struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
158ede9d0cfSChangbin Du 		intel_gvt_gtt_type_t root_entry_type, u64 pdps[]);
1591bc25851SChangbin Du 
1601bc25851SChangbin Du static inline void intel_vgpu_mm_get(struct intel_vgpu_mm *mm)
1611bc25851SChangbin Du {
1621bc25851SChangbin Du 	kref_get(&mm->ref);
1631bc25851SChangbin Du }
1641bc25851SChangbin Du 
1651bc25851SChangbin Du void _intel_vgpu_mm_release(struct kref *mm_ref);
1661bc25851SChangbin Du 
1671bc25851SChangbin Du static inline void intel_vgpu_mm_put(struct intel_vgpu_mm *mm)
1681bc25851SChangbin Du {
1691bc25851SChangbin Du 	kref_put(&mm->ref, _intel_vgpu_mm_release);
1701bc25851SChangbin Du }
1711bc25851SChangbin Du 
1721bc25851SChangbin Du static inline void intel_vgpu_destroy_mm(struct intel_vgpu_mm *mm)
1731bc25851SChangbin Du {
1741bc25851SChangbin Du 	intel_vgpu_mm_put(mm);
1751bc25851SChangbin Du }
1762707e444SZhi Wang 
1772707e444SZhi Wang struct intel_vgpu_guest_page;
1782707e444SZhi Wang 
1795c35258dSZhenyu Wang struct intel_vgpu_scratch_pt {
1803b6411c2SPing Gao 	struct page *page;
1815c35258dSZhenyu Wang 	unsigned long page_mfn;
1823b6411c2SPing Gao };
1833b6411c2SPing Gao 
1842707e444SZhi Wang struct intel_vgpu_gtt {
1852707e444SZhi Wang 	struct intel_vgpu_mm *ggtt_mm;
1862707e444SZhi Wang 	unsigned long active_ppgtt_mm_bitmap;
187ede9d0cfSChangbin Du 	struct list_head ppgtt_mm_list_head;
188b6c126a3SChangbin Du 	struct radix_tree_root spt_tree;
1892707e444SZhi Wang 	struct list_head oos_page_list_head;
1902707e444SZhi Wang 	struct list_head post_shadow_list_head;
1915c35258dSZhenyu Wang 	struct intel_vgpu_scratch_pt scratch_pt[GTT_TYPE_MAX];
1922707e444SZhi Wang };
1932707e444SZhi Wang 
1942707e444SZhi Wang extern int intel_vgpu_init_gtt(struct intel_vgpu *vgpu);
1952707e444SZhi Wang extern void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu);
196*f4c43db3SChangbin Du void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu, bool invalidate_old);
197730c8eadSZhi Wang void intel_vgpu_invalidate_ppgtt(struct intel_vgpu *vgpu);
1982707e444SZhi Wang 
1992707e444SZhi Wang extern int intel_gvt_init_gtt(struct intel_gvt *gvt);
2004d3e67bbSChuanxiao Dong void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu);
2012707e444SZhi Wang extern void intel_gvt_clean_gtt(struct intel_gvt *gvt);
2022707e444SZhi Wang 
2032707e444SZhi Wang extern struct intel_vgpu_mm *intel_gvt_find_ppgtt_mm(struct intel_vgpu *vgpu,
2042707e444SZhi Wang 		int page_table_level, void *root_entry);
2052707e444SZhi Wang 
2062707e444SZhi Wang struct intel_vgpu_oos_page {
20744b46733SChangbin Du 	struct intel_vgpu_ppgtt_spt *spt;
2082707e444SZhi Wang 	struct list_head list;
2092707e444SZhi Wang 	struct list_head vm_list;
2102707e444SZhi Wang 	int id;
2119556e118SZhi Wang 	unsigned char mem[I915_GTT_PAGE_SIZE];
2122707e444SZhi Wang };
2132707e444SZhi Wang 
2142707e444SZhi Wang #define GTT_ENTRY_NUM_IN_ONE_PAGE 512
2152707e444SZhi Wang 
21644b46733SChangbin Du /* Represent a vgpu shadow page table. */
2172707e444SZhi Wang struct intel_vgpu_ppgtt_spt {
2182707e444SZhi Wang 	atomic_t refcount;
2192707e444SZhi Wang 	struct intel_vgpu *vgpu;
22044b46733SChangbin Du 
22144b46733SChangbin Du 	struct {
22244b46733SChangbin Du 		intel_gvt_gtt_type_t type;
22344b46733SChangbin Du 		void *vaddr;
22444b46733SChangbin Du 		struct page *page;
22544b46733SChangbin Du 		unsigned long mfn;
22644b46733SChangbin Du 	} shadow_page;
22744b46733SChangbin Du 
22844b46733SChangbin Du 	struct {
22944b46733SChangbin Du 		intel_gvt_gtt_type_t type;
23044b46733SChangbin Du 		unsigned long gfn;
23144b46733SChangbin Du 		unsigned long write_cnt;
23244b46733SChangbin Du 		struct intel_vgpu_oos_page *oos_page;
23344b46733SChangbin Du 	} guest_page;
23444b46733SChangbin Du 
2352707e444SZhi Wang 	DECLARE_BITMAP(post_shadow_bitmap, GTT_ENTRY_NUM_IN_ONE_PAGE);
2362707e444SZhi Wang 	struct list_head post_shadow_list;
2372707e444SZhi Wang };
2382707e444SZhi Wang 
2392707e444SZhi Wang int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu);
2402707e444SZhi Wang 
2412707e444SZhi Wang int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu);
2422707e444SZhi Wang 
2432707e444SZhi Wang int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm);
2442707e444SZhi Wang 
2452707e444SZhi Wang void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm);
2462707e444SZhi Wang 
2472707e444SZhi Wang unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm,
2482707e444SZhi Wang 		unsigned long gma);
2492707e444SZhi Wang 
2502707e444SZhi Wang struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
251ede9d0cfSChangbin Du 		u64 pdps[]);
2522707e444SZhi Wang 
253e6e9c46fSChangbin Du struct intel_vgpu_mm *intel_vgpu_get_ppgtt_mm(struct intel_vgpu *vgpu,
254ede9d0cfSChangbin Du 		intel_gvt_gtt_type_t root_entry_type, u64 pdps[]);
2552707e444SZhi Wang 
256e6e9c46fSChangbin Du int intel_vgpu_put_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[]);
2572707e444SZhi Wang 
258a143cef7SChangbin Du int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
2592707e444SZhi Wang 	unsigned int off, void *p_data, unsigned int bytes);
2602707e444SZhi Wang 
261a143cef7SChangbin Du int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
2622707e444SZhi Wang 	unsigned int off, void *p_data, unsigned int bytes);
2632707e444SZhi Wang 
2642707e444SZhi Wang #endif /* _GVT_GTT_H_ */
265