xref: /openbmc/linux/drivers/gpu/drm/i915/gvt/gtt.h (revision ed47c5cb8ee638b1c60fbb65c82c8784bf68539d)
12707e444SZhi Wang /*
22707e444SZhi Wang  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
32707e444SZhi Wang  *
42707e444SZhi Wang  * Permission is hereby granted, free of charge, to any person obtaining a
52707e444SZhi Wang  * copy of this software and associated documentation files (the "Software"),
62707e444SZhi Wang  * to deal in the Software without restriction, including without limitation
72707e444SZhi Wang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
82707e444SZhi Wang  * and/or sell copies of the Software, and to permit persons to whom the
92707e444SZhi Wang  * Software is furnished to do so, subject to the following conditions:
102707e444SZhi Wang  *
112707e444SZhi Wang  * The above copyright notice and this permission notice (including the next
122707e444SZhi Wang  * paragraph) shall be included in all copies or substantial portions of the
132707e444SZhi Wang  * Software.
142707e444SZhi Wang  *
152707e444SZhi Wang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
162707e444SZhi Wang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
172707e444SZhi Wang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
182707e444SZhi Wang  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
192707e444SZhi Wang  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
202707e444SZhi Wang  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
212707e444SZhi Wang  * SOFTWARE.
222707e444SZhi Wang  *
232707e444SZhi Wang  * Authors:
242707e444SZhi Wang  *    Zhi Wang <zhi.a.wang@intel.com>
252707e444SZhi Wang  *    Zhenyu Wang <zhenyuw@linux.intel.com>
262707e444SZhi Wang  *    Xiao Zheng <xiao.zheng@intel.com>
272707e444SZhi Wang  *
282707e444SZhi Wang  * Contributors:
292707e444SZhi Wang  *    Min He <min.he@intel.com>
302707e444SZhi Wang  *    Bing Niu <bing.niu@intel.com>
312707e444SZhi Wang  *
322707e444SZhi Wang  */
332707e444SZhi Wang 
342707e444SZhi Wang #ifndef _GVT_GTT_H_
352707e444SZhi Wang #define _GVT_GTT_H_
362707e444SZhi Wang 
379556e118SZhi Wang #define I915_GTT_PAGE_SHIFT         12
382707e444SZhi Wang 
392707e444SZhi Wang struct intel_vgpu_mm;
402707e444SZhi Wang 
412707e444SZhi Wang #define INTEL_GVT_INVALID_ADDR (~0UL)
422707e444SZhi Wang 
432707e444SZhi Wang struct intel_gvt_gtt_entry {
442707e444SZhi Wang 	u64 val64;
452707e444SZhi Wang 	int type;
462707e444SZhi Wang };
472707e444SZhi Wang 
482707e444SZhi Wang struct intel_gvt_gtt_pte_ops {
494b2dbbc2SChangbin Du 	int (*get_entry)(void *pt,
502707e444SZhi Wang 			 struct intel_gvt_gtt_entry *e,
514b2dbbc2SChangbin Du 			 unsigned long index,
524b2dbbc2SChangbin Du 			 bool hypervisor_access,
534b2dbbc2SChangbin Du 			 unsigned long gpa,
542707e444SZhi Wang 			 struct intel_vgpu *vgpu);
554b2dbbc2SChangbin Du 	int (*set_entry)(void *pt,
562707e444SZhi Wang 			 struct intel_gvt_gtt_entry *e,
574b2dbbc2SChangbin Du 			 unsigned long index,
584b2dbbc2SChangbin Du 			 bool hypervisor_access,
594b2dbbc2SChangbin Du 			 unsigned long gpa,
602707e444SZhi Wang 			 struct intel_vgpu *vgpu);
612707e444SZhi Wang 	bool (*test_present)(struct intel_gvt_gtt_entry *e);
622707e444SZhi Wang 	void (*clear_present)(struct intel_gvt_gtt_entry *e);
63655c64efSZhi Wang 	void (*set_present)(struct intel_gvt_gtt_entry *e);
642707e444SZhi Wang 	bool (*test_pse)(struct intel_gvt_gtt_entry *e);
65c3e69763SChangbin Du 	void (*clear_pse)(struct intel_gvt_gtt_entry *e);
666fd79378SChangbin Du 	bool (*test_ips)(struct intel_gvt_gtt_entry *e);
676fd79378SChangbin Du 	void (*clear_ips)(struct intel_gvt_gtt_entry *e);
6871634848SChangbin Du 	bool (*test_64k_splited)(struct intel_gvt_gtt_entry *e);
6971634848SChangbin Du 	void (*clear_64k_splited)(struct intel_gvt_gtt_entry *e);
7071634848SChangbin Du 	void (*set_64k_splited)(struct intel_gvt_gtt_entry *e);
712707e444SZhi Wang 	void (*set_pfn)(struct intel_gvt_gtt_entry *e, unsigned long pfn);
722707e444SZhi Wang 	unsigned long (*get_pfn)(struct intel_gvt_gtt_entry *e);
732707e444SZhi Wang };
742707e444SZhi Wang 
752707e444SZhi Wang struct intel_gvt_gtt_gma_ops {
762707e444SZhi Wang 	unsigned long (*gma_to_ggtt_pte_index)(unsigned long gma);
772707e444SZhi Wang 	unsigned long (*gma_to_pte_index)(unsigned long gma);
782707e444SZhi Wang 	unsigned long (*gma_to_pde_index)(unsigned long gma);
792707e444SZhi Wang 	unsigned long (*gma_to_l3_pdp_index)(unsigned long gma);
802707e444SZhi Wang 	unsigned long (*gma_to_l4_pdp_index)(unsigned long gma);
812707e444SZhi Wang 	unsigned long (*gma_to_pml4_index)(unsigned long gma);
822707e444SZhi Wang };
832707e444SZhi Wang 
842707e444SZhi Wang struct intel_gvt_gtt {
852707e444SZhi Wang 	struct intel_gvt_gtt_pte_ops *pte_ops;
862707e444SZhi Wang 	struct intel_gvt_gtt_gma_ops *gma_ops;
872707e444SZhi Wang 	int (*mm_alloc_page_table)(struct intel_vgpu_mm *mm);
882707e444SZhi Wang 	void (*mm_free_page_table)(struct intel_vgpu_mm *mm);
892707e444SZhi Wang 	struct list_head oos_page_use_list_head;
902707e444SZhi Wang 	struct list_head oos_page_free_list_head;
91ede9d0cfSChangbin Du 	struct list_head ppgtt_mm_lru_list_head;
92d650ac06SPing Gao 
9322115cefSZhi Wang 	struct page *scratch_page;
9422115cefSZhi Wang 	unsigned long scratch_mfn;
952707e444SZhi Wang };
962707e444SZhi Wang 
973b6411c2SPing Gao typedef enum {
983b6411c2SPing Gao 	GTT_TYPE_INVALID = -1,
993b6411c2SPing Gao 
1003b6411c2SPing Gao 	GTT_TYPE_GGTT_PTE,
1013b6411c2SPing Gao 
1023b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_4K_ENTRY,
103b294657dSChangbin Du 	GTT_TYPE_PPGTT_PTE_64K_ENTRY,
1043b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_2M_ENTRY,
1053b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_1G_ENTRY,
1063b6411c2SPing Gao 
1073b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_ENTRY,
1083b6411c2SPing Gao 
1093b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDE_ENTRY,
1103b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDP_ENTRY,
1113b6411c2SPing Gao 	GTT_TYPE_PPGTT_PML4_ENTRY,
1123b6411c2SPing Gao 
1133b6411c2SPing Gao 	GTT_TYPE_PPGTT_ROOT_ENTRY,
1143b6411c2SPing Gao 
1153b6411c2SPing Gao 	GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
1163b6411c2SPing Gao 	GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
1173b6411c2SPing Gao 
1183b6411c2SPing Gao 	GTT_TYPE_PPGTT_ENTRY,
1193b6411c2SPing Gao 
1203b6411c2SPing Gao 	GTT_TYPE_PPGTT_PTE_PT,
1213b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDE_PT,
1223b6411c2SPing Gao 	GTT_TYPE_PPGTT_PDP_PT,
1233b6411c2SPing Gao 	GTT_TYPE_PPGTT_PML4_PT,
1243b6411c2SPing Gao 
1253b6411c2SPing Gao 	GTT_TYPE_MAX,
1263b6411c2SPing Gao } intel_gvt_gtt_type_t;
1273b6411c2SPing Gao 
128ede9d0cfSChangbin Du enum intel_gvt_mm_type {
129ede9d0cfSChangbin Du 	INTEL_GVT_MM_GGTT,
130ede9d0cfSChangbin Du 	INTEL_GVT_MM_PPGTT,
131ede9d0cfSChangbin Du };
132ede9d0cfSChangbin Du 
133ede9d0cfSChangbin Du #define GVT_RING_CTX_NR_PDPS	GEN8_3LVL_PDPES
134ede9d0cfSChangbin Du 
135bc0686ffSHang Yuan struct intel_gvt_partial_pte {
136bc0686ffSHang Yuan 	unsigned long offset;
137bc0686ffSHang Yuan 	u64 data;
138bc0686ffSHang Yuan 	struct list_head list;
139bc0686ffSHang Yuan };
140bc0686ffSHang Yuan 
1412707e444SZhi Wang struct intel_vgpu_mm {
142ede9d0cfSChangbin Du 	enum intel_gvt_mm_type type;
143ede9d0cfSChangbin Du 	struct intel_vgpu *vgpu;
1442707e444SZhi Wang 
1452707e444SZhi Wang 	struct kref ref;
1462707e444SZhi Wang 	atomic_t pincount;
147ede9d0cfSChangbin Du 
148ede9d0cfSChangbin Du 	union {
149ede9d0cfSChangbin Du 		struct {
150ede9d0cfSChangbin Du 			intel_gvt_gtt_type_t root_entry_type;
151ede9d0cfSChangbin Du 			/*
152ede9d0cfSChangbin Du 			 * The 4 PDPs in ring context. For 48bit addressing,
153ede9d0cfSChangbin Du 			 * only PDP0 is valid and point to PML4. For 32it
154ede9d0cfSChangbin Du 			 * addressing, all 4 are used as true PDPs.
155ede9d0cfSChangbin Du 			 */
156ede9d0cfSChangbin Du 			u64 guest_pdps[GVT_RING_CTX_NR_PDPS];
157ede9d0cfSChangbin Du 			u64 shadow_pdps[GVT_RING_CTX_NR_PDPS];
158ede9d0cfSChangbin Du 			bool shadowed;
159ede9d0cfSChangbin Du 
160ede9d0cfSChangbin Du 			struct list_head list;
1612707e444SZhi Wang 			struct list_head lru_list;
162ede9d0cfSChangbin Du 		} ppgtt_mm;
163ede9d0cfSChangbin Du 		struct {
164ede9d0cfSChangbin Du 			void *virtual_ggtt;
165bc0686ffSHang Yuan 			struct list_head partial_pte_list;
166ede9d0cfSChangbin Du 		} ggtt_mm;
167ede9d0cfSChangbin Du 	};
1682707e444SZhi Wang };
1692707e444SZhi Wang 
170ede9d0cfSChangbin Du struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
171ede9d0cfSChangbin Du 		intel_gvt_gtt_type_t root_entry_type, u64 pdps[]);
1721bc25851SChangbin Du 
1731bc25851SChangbin Du static inline void intel_vgpu_mm_get(struct intel_vgpu_mm *mm)
1741bc25851SChangbin Du {
1751bc25851SChangbin Du 	kref_get(&mm->ref);
1761bc25851SChangbin Du }
1771bc25851SChangbin Du 
1781bc25851SChangbin Du void _intel_vgpu_mm_release(struct kref *mm_ref);
1791bc25851SChangbin Du 
1801bc25851SChangbin Du static inline void intel_vgpu_mm_put(struct intel_vgpu_mm *mm)
1811bc25851SChangbin Du {
1821bc25851SChangbin Du 	kref_put(&mm->ref, _intel_vgpu_mm_release);
1831bc25851SChangbin Du }
1841bc25851SChangbin Du 
1851bc25851SChangbin Du static inline void intel_vgpu_destroy_mm(struct intel_vgpu_mm *mm)
1861bc25851SChangbin Du {
1871bc25851SChangbin Du 	intel_vgpu_mm_put(mm);
1881bc25851SChangbin Du }
1892707e444SZhi Wang 
1902707e444SZhi Wang struct intel_vgpu_guest_page;
1912707e444SZhi Wang 
1925c35258dSZhenyu Wang struct intel_vgpu_scratch_pt {
1933b6411c2SPing Gao 	struct page *page;
1945c35258dSZhenyu Wang 	unsigned long page_mfn;
1953b6411c2SPing Gao };
1963b6411c2SPing Gao 
1972707e444SZhi Wang struct intel_vgpu_gtt {
1982707e444SZhi Wang 	struct intel_vgpu_mm *ggtt_mm;
1992707e444SZhi Wang 	unsigned long active_ppgtt_mm_bitmap;
200ede9d0cfSChangbin Du 	struct list_head ppgtt_mm_list_head;
201b6c126a3SChangbin Du 	struct radix_tree_root spt_tree;
2022707e444SZhi Wang 	struct list_head oos_page_list_head;
2032707e444SZhi Wang 	struct list_head post_shadow_list_head;
2045c35258dSZhenyu Wang 	struct intel_vgpu_scratch_pt scratch_pt[GTT_TYPE_MAX];
2052707e444SZhi Wang };
2062707e444SZhi Wang 
2072707e444SZhi Wang extern int intel_vgpu_init_gtt(struct intel_vgpu *vgpu);
2082707e444SZhi Wang extern void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu);
209f4c43db3SChangbin Du void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu, bool invalidate_old);
210730c8eadSZhi Wang void intel_vgpu_invalidate_ppgtt(struct intel_vgpu *vgpu);
2112707e444SZhi Wang 
2122707e444SZhi Wang extern int intel_gvt_init_gtt(struct intel_gvt *gvt);
2134d3e67bbSChuanxiao Dong void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu);
2142707e444SZhi Wang extern void intel_gvt_clean_gtt(struct intel_gvt *gvt);
2152707e444SZhi Wang 
2162707e444SZhi Wang extern struct intel_vgpu_mm *intel_gvt_find_ppgtt_mm(struct intel_vgpu *vgpu,
2172707e444SZhi Wang 		int page_table_level, void *root_entry);
2182707e444SZhi Wang 
2192707e444SZhi Wang struct intel_vgpu_oos_page {
22044b46733SChangbin Du 	struct intel_vgpu_ppgtt_spt *spt;
2212707e444SZhi Wang 	struct list_head list;
2222707e444SZhi Wang 	struct list_head vm_list;
2232707e444SZhi Wang 	int id;
224*ed47c5cbSZhao Yakui 	void *mem;
2252707e444SZhi Wang };
2262707e444SZhi Wang 
2272707e444SZhi Wang #define GTT_ENTRY_NUM_IN_ONE_PAGE 512
2282707e444SZhi Wang 
22944b46733SChangbin Du /* Represent a vgpu shadow page table. */
2302707e444SZhi Wang struct intel_vgpu_ppgtt_spt {
2312707e444SZhi Wang 	atomic_t refcount;
2322707e444SZhi Wang 	struct intel_vgpu *vgpu;
23344b46733SChangbin Du 
23444b46733SChangbin Du 	struct {
23544b46733SChangbin Du 		intel_gvt_gtt_type_t type;
23640b27176SChangbin Du 		bool pde_ips; /* for 64KB PTEs */
23744b46733SChangbin Du 		void *vaddr;
23844b46733SChangbin Du 		struct page *page;
23944b46733SChangbin Du 		unsigned long mfn;
24044b46733SChangbin Du 	} shadow_page;
24144b46733SChangbin Du 
24244b46733SChangbin Du 	struct {
24344b46733SChangbin Du 		intel_gvt_gtt_type_t type;
24440b27176SChangbin Du 		bool pde_ips; /* for 64KB PTEs */
24544b46733SChangbin Du 		unsigned long gfn;
24644b46733SChangbin Du 		unsigned long write_cnt;
24744b46733SChangbin Du 		struct intel_vgpu_oos_page *oos_page;
24844b46733SChangbin Du 	} guest_page;
24944b46733SChangbin Du 
2502707e444SZhi Wang 	DECLARE_BITMAP(post_shadow_bitmap, GTT_ENTRY_NUM_IN_ONE_PAGE);
2512707e444SZhi Wang 	struct list_head post_shadow_list;
2522707e444SZhi Wang };
2532707e444SZhi Wang 
2542707e444SZhi Wang int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu);
2552707e444SZhi Wang 
2562707e444SZhi Wang int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu);
2572707e444SZhi Wang 
2582707e444SZhi Wang int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm);
2592707e444SZhi Wang 
2602707e444SZhi Wang void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm);
2612707e444SZhi Wang 
2622707e444SZhi Wang unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm,
2632707e444SZhi Wang 		unsigned long gma);
2642707e444SZhi Wang 
2652707e444SZhi Wang struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
266ede9d0cfSChangbin Du 		u64 pdps[]);
2672707e444SZhi Wang 
268e6e9c46fSChangbin Du struct intel_vgpu_mm *intel_vgpu_get_ppgtt_mm(struct intel_vgpu *vgpu,
269ede9d0cfSChangbin Du 		intel_gvt_gtt_type_t root_entry_type, u64 pdps[]);
2702707e444SZhi Wang 
271e6e9c46fSChangbin Du int intel_vgpu_put_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[]);
2722707e444SZhi Wang 
273a143cef7SChangbin Du int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
2742707e444SZhi Wang 	unsigned int off, void *p_data, unsigned int bytes);
2752707e444SZhi Wang 
276a143cef7SChangbin Du int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
2772707e444SZhi Wang 	unsigned int off, void *p_data, unsigned int bytes);
2782707e444SZhi Wang 
2792707e444SZhi Wang #endif /* _GVT_GTT_H_ */
280