xref: /openbmc/linux/drivers/gpu/drm/i915/gvt/display.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
104d348aeSZhi Wang /*
204d348aeSZhi Wang  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
304d348aeSZhi Wang  *
404d348aeSZhi Wang  * Permission is hereby granted, free of charge, to any person obtaining a
504d348aeSZhi Wang  * copy of this software and associated documentation files (the "Software"),
604d348aeSZhi Wang  * to deal in the Software without restriction, including without limitation
704d348aeSZhi Wang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
804d348aeSZhi Wang  * and/or sell copies of the Software, and to permit persons to whom the
904d348aeSZhi Wang  * Software is furnished to do so, subject to the following conditions:
1004d348aeSZhi Wang  *
1104d348aeSZhi Wang  * The above copyright notice and this permission notice (including the next
1204d348aeSZhi Wang  * paragraph) shall be included in all copies or substantial portions of the
1304d348aeSZhi Wang  * Software.
1404d348aeSZhi Wang  *
1504d348aeSZhi Wang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1604d348aeSZhi Wang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1704d348aeSZhi Wang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1804d348aeSZhi Wang  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
1904d348aeSZhi Wang  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2004d348aeSZhi Wang  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
2104d348aeSZhi Wang  * SOFTWARE.
2204d348aeSZhi Wang  *
2304d348aeSZhi Wang  * Authors:
2404d348aeSZhi Wang  *    Ke Yu
2504d348aeSZhi Wang  *    Zhiyuan Lv <zhiyuan.lv@intel.com>
2604d348aeSZhi Wang  *
2704d348aeSZhi Wang  * Contributors:
2804d348aeSZhi Wang  *    Terrence Xu <terrence.xu@intel.com>
2904d348aeSZhi Wang  *    Changbin Du <changbin.du@intel.com>
3004d348aeSZhi Wang  *    Bing Niu <bing.niu@intel.com>
3104d348aeSZhi Wang  *    Zhi Wang <zhi.a.wang@intel.com>
3204d348aeSZhi Wang  *
3304d348aeSZhi Wang  */
3404d348aeSZhi Wang 
3504d348aeSZhi Wang #include "i915_drv.h"
36ce2fce25SMatt Roper #include "i915_reg.h"
37feddf6e8SZhenyu Wang #include "gvt.h"
3804d348aeSZhi Wang 
39acc855d3SJani Nikula #include "display/intel_display.h"
4099417adbSJani Nikula #include "display/intel_dpio_phy.h"
4199417adbSJani Nikula 
get_edp_pipe(struct intel_vgpu * vgpu)4204d348aeSZhi Wang static int get_edp_pipe(struct intel_vgpu *vgpu)
4304d348aeSZhi Wang {
4404d348aeSZhi Wang 	u32 data = vgpu_vreg(vgpu, _TRANS_DDI_FUNC_CTL_EDP);
4504d348aeSZhi Wang 	int pipe = -1;
4604d348aeSZhi Wang 
4704d348aeSZhi Wang 	switch (data & TRANS_DDI_EDP_INPUT_MASK) {
4804d348aeSZhi Wang 	case TRANS_DDI_EDP_INPUT_A_ON:
4904d348aeSZhi Wang 	case TRANS_DDI_EDP_INPUT_A_ONOFF:
5004d348aeSZhi Wang 		pipe = PIPE_A;
5104d348aeSZhi Wang 		break;
5204d348aeSZhi Wang 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
5304d348aeSZhi Wang 		pipe = PIPE_B;
5404d348aeSZhi Wang 		break;
5504d348aeSZhi Wang 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
5604d348aeSZhi Wang 		pipe = PIPE_C;
5704d348aeSZhi Wang 		break;
5804d348aeSZhi Wang 	}
5904d348aeSZhi Wang 	return pipe;
6004d348aeSZhi Wang }
6104d348aeSZhi Wang 
edp_pipe_is_enabled(struct intel_vgpu * vgpu)6204d348aeSZhi Wang static int edp_pipe_is_enabled(struct intel_vgpu *vgpu)
6304d348aeSZhi Wang {
64a61ac1e7SChris Wilson 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
6504d348aeSZhi Wang 
66*3eb08ea5SVille Syrjälä 	if (!(vgpu_vreg_t(vgpu, TRANSCONF(TRANSCODER_EDP)) & TRANSCONF_ENABLE))
6704d348aeSZhi Wang 		return 0;
6804d348aeSZhi Wang 
6904d348aeSZhi Wang 	if (!(vgpu_vreg(vgpu, _TRANS_DDI_FUNC_CTL_EDP) & TRANS_DDI_FUNC_ENABLE))
7004d348aeSZhi Wang 		return 0;
7104d348aeSZhi Wang 	return 1;
7204d348aeSZhi Wang }
7304d348aeSZhi Wang 
pipe_is_enabled(struct intel_vgpu * vgpu,int pipe)749f31d106STina Zhang int pipe_is_enabled(struct intel_vgpu *vgpu, int pipe)
7504d348aeSZhi Wang {
76a61ac1e7SChris Wilson 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
7704d348aeSZhi Wang 
78db19c724SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm,
79db19c724SPankaj Bharadiya 			pipe < PIPE_A || pipe >= I915_MAX_PIPES))
8004d348aeSZhi Wang 		return -EINVAL;
8104d348aeSZhi Wang 
82*3eb08ea5SVille Syrjälä 	if (vgpu_vreg_t(vgpu, TRANSCONF(pipe)) & TRANSCONF_ENABLE)
8304d348aeSZhi Wang 		return 1;
8404d348aeSZhi Wang 
8504d348aeSZhi Wang 	if (edp_pipe_is_enabled(vgpu) &&
8604d348aeSZhi Wang 			get_edp_pipe(vgpu) == pipe)
8704d348aeSZhi Wang 		return 1;
8804d348aeSZhi Wang 	return 0;
8904d348aeSZhi Wang }
9004d348aeSZhi Wang 
91bca5609fSZhenyu Wang static unsigned char virtual_dp_monitor_edid[GVT_EDID_NUM][EDID_SIZE] = {
92bca5609fSZhenyu Wang 	{
93bca5609fSZhenyu Wang /* EDID with 1024x768 as its resolution */
94bca5609fSZhenyu Wang 		/*Header*/
95bca5609fSZhenyu Wang 		0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00,
96bca5609fSZhenyu Wang 		/* Vendor & Product Identification */
97bca5609fSZhenyu Wang 		0x22, 0xf0, 0x54, 0x29, 0x00, 0x00, 0x00, 0x00, 0x04, 0x17,
98bca5609fSZhenyu Wang 		/* Version & Revision */
99bca5609fSZhenyu Wang 		0x01, 0x04,
100bca5609fSZhenyu Wang 		/* Basic Display Parameters & Features */
101bca5609fSZhenyu Wang 		0xa5, 0x34, 0x20, 0x78, 0x23,
102bca5609fSZhenyu Wang 		/* Color Characteristics */
103bca5609fSZhenyu Wang 		0xfc, 0x81, 0xa4, 0x55, 0x4d, 0x9d, 0x25, 0x12, 0x50, 0x54,
104bca5609fSZhenyu Wang 		/* Established Timings: maximum resolution is 1024x768 */
105bca5609fSZhenyu Wang 		0x21, 0x08, 0x00,
106bca5609fSZhenyu Wang 		/* Standard Timings. All invalid */
107bca5609fSZhenyu Wang 		0x00, 0xc0, 0x00, 0xc0, 0x00, 0x40, 0x00, 0x80, 0x00, 0x00,
108bca5609fSZhenyu Wang 		0x00, 0x40, 0x00, 0x00, 0x00, 0x01,
109bca5609fSZhenyu Wang 		/* 18 Byte Data Blocks 1: invalid */
110bca5609fSZhenyu Wang 		0x00, 0x00, 0x80, 0xa0, 0x70, 0xb0,
111bca5609fSZhenyu Wang 		0x23, 0x40, 0x30, 0x20, 0x36, 0x00, 0x06, 0x44, 0x21, 0x00, 0x00, 0x1a,
112bca5609fSZhenyu Wang 		/* 18 Byte Data Blocks 2: invalid */
113bca5609fSZhenyu Wang 		0x00, 0x00, 0x00, 0xfd, 0x00, 0x18, 0x3c, 0x18, 0x50, 0x11, 0x00, 0x0a,
114bca5609fSZhenyu Wang 		0x20, 0x20, 0x20, 0x20, 0x20, 0x20,
115bca5609fSZhenyu Wang 		/* 18 Byte Data Blocks 3: invalid */
116bca5609fSZhenyu Wang 		0x00, 0x00, 0x00, 0xfc, 0x00, 0x48,
117bca5609fSZhenyu Wang 		0x50, 0x20, 0x5a, 0x52, 0x32, 0x34, 0x34, 0x30, 0x77, 0x0a, 0x20, 0x20,
118bca5609fSZhenyu Wang 		/* 18 Byte Data Blocks 4: invalid */
119bca5609fSZhenyu Wang 		0x00, 0x00, 0x00, 0xff, 0x00, 0x43, 0x4e, 0x34, 0x33, 0x30, 0x34, 0x30,
120bca5609fSZhenyu Wang 		0x44, 0x58, 0x51, 0x0a, 0x20, 0x20,
121bca5609fSZhenyu Wang 		/* Extension Block Count */
122bca5609fSZhenyu Wang 		0x00,
123bca5609fSZhenyu Wang 		/* Checksum */
124bca5609fSZhenyu Wang 		0xef,
125bca5609fSZhenyu Wang 	},
126bca5609fSZhenyu Wang 	{
1272c883136SChuanxiao Dong /* EDID with 1920x1200 as its resolution */
12804d348aeSZhi Wang 		/*Header*/
12904d348aeSZhi Wang 		0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00,
13004d348aeSZhi Wang 		/* Vendor & Product Identification */
13104d348aeSZhi Wang 		0x22, 0xf0, 0x54, 0x29, 0x00, 0x00, 0x00, 0x00, 0x04, 0x17,
13204d348aeSZhi Wang 		/* Version & Revision */
13304d348aeSZhi Wang 		0x01, 0x04,
13404d348aeSZhi Wang 		/* Basic Display Parameters & Features */
13504d348aeSZhi Wang 		0xa5, 0x34, 0x20, 0x78, 0x23,
13604d348aeSZhi Wang 		/* Color Characteristics */
13704d348aeSZhi Wang 		0xfc, 0x81, 0xa4, 0x55, 0x4d, 0x9d, 0x25, 0x12, 0x50, 0x54,
13804d348aeSZhi Wang 		/* Established Timings: maximum resolution is 1024x768 */
13904d348aeSZhi Wang 		0x21, 0x08, 0x00,
1402c883136SChuanxiao Dong 		/*
1412c883136SChuanxiao Dong 		 * Standard Timings.
1422c883136SChuanxiao Dong 		 * below new resolutions can be supported:
1432c883136SChuanxiao Dong 		 * 1920x1080, 1280x720, 1280x960, 1280x1024,
1442c883136SChuanxiao Dong 		 * 1440x900, 1600x1200, 1680x1050
1452c883136SChuanxiao Dong 		 */
1462c883136SChuanxiao Dong 		0xd1, 0xc0, 0x81, 0xc0, 0x81, 0x40, 0x81, 0x80, 0x95, 0x00,
1472c883136SChuanxiao Dong 		0xa9, 0x40, 0xb3, 0x00, 0x01, 0x01,
1482c883136SChuanxiao Dong 		/* 18 Byte Data Blocks 1: max resolution is 1920x1200 */
1492c883136SChuanxiao Dong 		0x28, 0x3c, 0x80, 0xa0, 0x70, 0xb0,
15004d348aeSZhi Wang 		0x23, 0x40, 0x30, 0x20, 0x36, 0x00, 0x06, 0x44, 0x21, 0x00, 0x00, 0x1a,
15104d348aeSZhi Wang 		/* 18 Byte Data Blocks 2: invalid */
15204d348aeSZhi Wang 		0x00, 0x00, 0x00, 0xfd, 0x00, 0x18, 0x3c, 0x18, 0x50, 0x11, 0x00, 0x0a,
15304d348aeSZhi Wang 		0x20, 0x20, 0x20, 0x20, 0x20, 0x20,
15404d348aeSZhi Wang 		/* 18 Byte Data Blocks 3: invalid */
15504d348aeSZhi Wang 		0x00, 0x00, 0x00, 0xfc, 0x00, 0x48,
15604d348aeSZhi Wang 		0x50, 0x20, 0x5a, 0x52, 0x32, 0x34, 0x34, 0x30, 0x77, 0x0a, 0x20, 0x20,
15704d348aeSZhi Wang 		/* 18 Byte Data Blocks 4: invalid */
15804d348aeSZhi Wang 		0x00, 0x00, 0x00, 0xff, 0x00, 0x43, 0x4e, 0x34, 0x33, 0x30, 0x34, 0x30,
15904d348aeSZhi Wang 		0x44, 0x58, 0x51, 0x0a, 0x20, 0x20,
16004d348aeSZhi Wang 		/* Extension Block Count */
16104d348aeSZhi Wang 		0x00,
16204d348aeSZhi Wang 		/* Checksum */
1632c883136SChuanxiao Dong 		0x45,
164bca5609fSZhenyu Wang 	},
16504d348aeSZhi Wang };
16604d348aeSZhi Wang 
16704d348aeSZhi Wang #define DPCD_HEADER_SIZE        0xb
16804d348aeSZhi Wang 
169e2e02cbbSPei Zhang /* let the virtual display supports DP1.2 */
170999ccb40SDu, Changbin static u8 dpcd_fix_data[DPCD_HEADER_SIZE] = {
171edb8d77aSTina Zhang 	0x12, 0x014, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
17204d348aeSZhi Wang };
17304d348aeSZhi Wang 
emulate_monitor_status_change(struct intel_vgpu * vgpu)17404d348aeSZhi Wang static void emulate_monitor_status_change(struct intel_vgpu *vgpu)
17504d348aeSZhi Wang {
176a61ac1e7SChris Wilson 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
17765eff272SXiong Zhang 	int pipe;
17865eff272SXiong Zhang 
17972bad997SColin Xu 	if (IS_BROXTON(dev_priv)) {
180a5a8ef93SColin Xu 		enum transcoder trans;
181a5a8ef93SColin Xu 		enum port port;
18272bad997SColin Xu 
183a5a8ef93SColin Xu 		/* Clear PIPE, DDI, PHY, HPD before setting new */
1848625b221SVille Syrjälä 		vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) &=
185e5abaab3SVille Syrjälä 			~(GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) |
186e5abaab3SVille Syrjälä 			  GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) |
187e5abaab3SVille Syrjälä 			  GEN8_DE_PORT_HOTPLUG(HPD_PORT_C));
18872bad997SColin Xu 
189a5a8ef93SColin Xu 		for_each_pipe(dev_priv, pipe) {
190*3eb08ea5SVille Syrjälä 			vgpu_vreg_t(vgpu, TRANSCONF(pipe)) &=
191*3eb08ea5SVille Syrjälä 				~(TRANSCONF_ENABLE | TRANSCONF_STATE_ENABLE);
192428cb15dSVille Syrjälä 			vgpu_vreg_t(vgpu, DSPCNTR(pipe)) &= ~DISP_ENABLE;
193a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, SPRCTL(pipe)) &= ~SPRITE_ENABLE;
194348abd4cSVille Syrjälä 			vgpu_vreg_t(vgpu, CURCNTR(pipe)) &= ~MCURSOR_MODE_MASK;
195a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, CURCNTR(pipe)) |= MCURSOR_MODE_DISABLE;
196a5a8ef93SColin Xu 		}
197a5a8ef93SColin Xu 
198a5a8ef93SColin Xu 		for (trans = TRANSCODER_A; trans <= TRANSCODER_EDP; trans++) {
199a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(trans)) &=
200a5a8ef93SColin Xu 				~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
201a5a8ef93SColin Xu 				  TRANS_DDI_PORT_MASK | TRANS_DDI_FUNC_ENABLE);
202a5a8ef93SColin Xu 		}
203a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) &=
204a5a8ef93SColin Xu 			~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
205a5a8ef93SColin Xu 			  TRANS_DDI_PORT_MASK);
206a5a8ef93SColin Xu 
207a5a8ef93SColin Xu 		for (port = PORT_A; port <= PORT_C; port++) {
208a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(port)) &=
209a5a8ef93SColin Xu 				~BXT_PHY_LANE_ENABLED;
210a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(port)) |=
211a5a8ef93SColin Xu 				(BXT_PHY_CMNLANE_POWERDOWN_ACK |
212a5a8ef93SColin Xu 				 BXT_PHY_LANE_POWERDOWN_ACK);
213a5a8ef93SColin Xu 
214a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PORT_PLL_ENABLE(port)) &=
215a5a8ef93SColin Xu 				~(PORT_PLL_POWER_STATE | PORT_PLL_POWER_ENABLE |
216a5a8ef93SColin Xu 				  PORT_PLL_REF_SEL | PORT_PLL_LOCK |
217a5a8ef93SColin Xu 				  PORT_PLL_ENABLE);
218a5a8ef93SColin Xu 
219a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(port)) &=
220a5a8ef93SColin Xu 				~(DDI_INIT_DISPLAY_DETECTED |
221a5a8ef93SColin Xu 				  DDI_BUF_CTL_ENABLE);
222a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(port)) |= DDI_BUF_IS_IDLE;
223a5a8ef93SColin Xu 		}
2244ceb06e7SColin Xu 		vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) &=
2254ceb06e7SColin Xu 			~(PORTA_HOTPLUG_ENABLE | PORTA_HOTPLUG_STATUS_MASK);
2264ceb06e7SColin Xu 		vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) &=
2274ceb06e7SColin Xu 			~(PORTB_HOTPLUG_ENABLE | PORTB_HOTPLUG_STATUS_MASK);
2284ceb06e7SColin Xu 		vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) &=
2294ceb06e7SColin Xu 			~(PORTC_HOTPLUG_ENABLE | PORTC_HOTPLUG_STATUS_MASK);
2304ceb06e7SColin Xu 		/* No hpd_invert set in vgpu vbt, need to clear invert mask */
2314ceb06e7SColin Xu 		vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) &= ~BXT_DDI_HPD_INVERT_MASK;
2324ceb06e7SColin Xu 		vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) &= ~BXT_DE_PORT_HOTPLUG_MASK;
233a5a8ef93SColin Xu 
234a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, BXT_P_CR_GT_DISP_PWRON) &= ~(BIT(0) | BIT(1));
235a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY0)) &=
236a5a8ef93SColin Xu 			~PHY_POWER_GOOD;
237a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY1)) &=
238a5a8ef93SColin Xu 			~PHY_POWER_GOOD;
239a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, BXT_PHY_CTL_FAMILY(DPIO_PHY0)) &= ~BIT(30);
240a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, BXT_PHY_CTL_FAMILY(DPIO_PHY1)) &= ~BIT(30);
241a5a8ef93SColin Xu 
242a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, SFUSE_STRAP) &= ~SFUSE_STRAP_DDIB_DETECTED;
243a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, SFUSE_STRAP) &= ~SFUSE_STRAP_DDIC_DETECTED;
244a5a8ef93SColin Xu 
245a5a8ef93SColin Xu 		/*
246a5a8ef93SColin Xu 		 * Only 1 PIPE enabled in current vGPU display and PIPE_A is
247a5a8ef93SColin Xu 		 *  tied to TRANSCODER_A in HW, so it's safe to assume PIPE_A,
248a5a8ef93SColin Xu 		 *   TRANSCODER_A can be enabled. PORT_x depends on the input of
249a5a8ef93SColin Xu 		 *   setup_virtual_dp_monitor.
250a5a8ef93SColin Xu 		 */
251*3eb08ea5SVille Syrjälä 		vgpu_vreg_t(vgpu, TRANSCONF(TRANSCODER_A)) |= TRANSCONF_ENABLE;
252*3eb08ea5SVille Syrjälä 		vgpu_vreg_t(vgpu, TRANSCONF(TRANSCODER_A)) |= TRANSCONF_STATE_ENABLE;
253a5a8ef93SColin Xu 
254a5a8ef93SColin Xu 		/*
255a5a8ef93SColin Xu 		 * Golden M/N are calculated based on:
256a5a8ef93SColin Xu 		 *   24 bpp, 4 lanes, 154000 pixel clk (from virtual EDID),
257a5a8ef93SColin Xu 		 *   DP link clk 1620 MHz and non-constant_n.
258a5a8ef93SColin Xu 		 * TODO: calculate DP link symbol clk and stream clk m/n.
259a5a8ef93SColin Xu 		 */
260c65b3affSVille Syrjälä 		vgpu_vreg_t(vgpu, PIPE_DATA_M1(TRANSCODER_A)) = TU_SIZE(64);
261a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, PIPE_DATA_M1(TRANSCODER_A)) |= 0x5b425e;
262a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, PIPE_DATA_N1(TRANSCODER_A)) = 0x800000;
263a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, PIPE_LINK_M1(TRANSCODER_A)) = 0x3cd6e;
264a5a8ef93SColin Xu 		vgpu_vreg_t(vgpu, PIPE_LINK_N1(TRANSCODER_A)) = 0x80000;
265a5a8ef93SColin Xu 
266a5a8ef93SColin Xu 		/* Enable per-DDI/PORT vreg */
26772bad997SColin Xu 		if (intel_vgpu_has_monitor_on_port(vgpu, PORT_A)) {
268a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_P_CR_GT_DISP_PWRON) |= BIT(1);
269a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY1)) |=
270a5a8ef93SColin Xu 				PHY_POWER_GOOD;
271a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL_FAMILY(DPIO_PHY1)) |=
272a5a8ef93SColin Xu 				BIT(30);
273a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(PORT_A)) |=
274a5a8ef93SColin Xu 				BXT_PHY_LANE_ENABLED;
275a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(PORT_A)) &=
276a5a8ef93SColin Xu 				~(BXT_PHY_CMNLANE_POWERDOWN_ACK |
277a5a8ef93SColin Xu 				  BXT_PHY_LANE_POWERDOWN_ACK);
278a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PORT_PLL_ENABLE(PORT_A)) |=
279a5a8ef93SColin Xu 				(PORT_PLL_POWER_STATE | PORT_PLL_POWER_ENABLE |
280a5a8ef93SColin Xu 				 PORT_PLL_REF_SEL | PORT_PLL_LOCK |
281a5a8ef93SColin Xu 				 PORT_PLL_ENABLE);
282a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_A)) |=
283a5a8ef93SColin Xu 				(DDI_BUF_CTL_ENABLE | DDI_INIT_DISPLAY_DETECTED);
284a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_A)) &=
285a5a8ef93SColin Xu 				~DDI_BUF_IS_IDLE;
286a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_EDP)) |=
287a5a8ef93SColin Xu 				(TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
288a5a8ef93SColin Xu 				 TRANS_DDI_FUNC_ENABLE);
2894ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) |=
2904ceb06e7SColin Xu 				PORTA_HOTPLUG_ENABLE;
29172bad997SColin Xu 			vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) |=
292e5abaab3SVille Syrjälä 				GEN8_DE_PORT_HOTPLUG(HPD_PORT_A);
29372bad997SColin Xu 		}
29472bad997SColin Xu 
29572bad997SColin Xu 		if (intel_vgpu_has_monitor_on_port(vgpu, PORT_B)) {
296a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDIB_DETECTED;
297a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_P_CR_GT_DISP_PWRON) |= BIT(0);
298a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY0)) |=
299a5a8ef93SColin Xu 				PHY_POWER_GOOD;
300a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL_FAMILY(DPIO_PHY0)) |=
301a5a8ef93SColin Xu 				BIT(30);
302a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(PORT_B)) |=
303a5a8ef93SColin Xu 				BXT_PHY_LANE_ENABLED;
304a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(PORT_B)) &=
305a5a8ef93SColin Xu 				~(BXT_PHY_CMNLANE_POWERDOWN_ACK |
306a5a8ef93SColin Xu 				  BXT_PHY_LANE_POWERDOWN_ACK);
307a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PORT_PLL_ENABLE(PORT_B)) |=
308a5a8ef93SColin Xu 				(PORT_PLL_POWER_STATE | PORT_PLL_POWER_ENABLE |
309a5a8ef93SColin Xu 				 PORT_PLL_REF_SEL | PORT_PLL_LOCK |
310a5a8ef93SColin Xu 				 PORT_PLL_ENABLE);
311a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_B)) |=
312a5a8ef93SColin Xu 				DDI_BUF_CTL_ENABLE;
313a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_B)) &=
314a5a8ef93SColin Xu 				~DDI_BUF_IS_IDLE;
315a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
316a5a8ef93SColin Xu 				(TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
317a5a8ef93SColin Xu 				 (PORT_B << TRANS_DDI_PORT_SHIFT) |
318a5a8ef93SColin Xu 				 TRANS_DDI_FUNC_ENABLE);
3194ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) |=
3204ceb06e7SColin Xu 				PORTB_HOTPLUG_ENABLE;
32172bad997SColin Xu 			vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) |=
322e5abaab3SVille Syrjälä 				GEN8_DE_PORT_HOTPLUG(HPD_PORT_B);
32372bad997SColin Xu 		}
32472bad997SColin Xu 
32572bad997SColin Xu 		if (intel_vgpu_has_monitor_on_port(vgpu, PORT_C)) {
326a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDIC_DETECTED;
327a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_P_CR_GT_DISP_PWRON) |= BIT(0);
328a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PORT_CL1CM_DW0(DPIO_PHY0)) |=
329a5a8ef93SColin Xu 				PHY_POWER_GOOD;
330a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL_FAMILY(DPIO_PHY0)) |=
331a5a8ef93SColin Xu 				BIT(30);
332a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(PORT_C)) |=
333a5a8ef93SColin Xu 				BXT_PHY_LANE_ENABLED;
334a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PHY_CTL(PORT_C)) &=
335a5a8ef93SColin Xu 				~(BXT_PHY_CMNLANE_POWERDOWN_ACK |
336a5a8ef93SColin Xu 				  BXT_PHY_LANE_POWERDOWN_ACK);
337a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, BXT_PORT_PLL_ENABLE(PORT_C)) |=
338a5a8ef93SColin Xu 				(PORT_PLL_POWER_STATE | PORT_PLL_POWER_ENABLE |
339a5a8ef93SColin Xu 				 PORT_PLL_REF_SEL | PORT_PLL_LOCK |
340a5a8ef93SColin Xu 				 PORT_PLL_ENABLE);
341a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_C)) |=
342a5a8ef93SColin Xu 				DDI_BUF_CTL_ENABLE;
343a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_C)) &=
344a5a8ef93SColin Xu 				~DDI_BUF_IS_IDLE;
345a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
346a5a8ef93SColin Xu 				(TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
347a5a8ef93SColin Xu 				 (PORT_B << TRANS_DDI_PORT_SHIFT) |
348a5a8ef93SColin Xu 				 TRANS_DDI_FUNC_ENABLE);
3494ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) |=
3504ceb06e7SColin Xu 				PORTC_HOTPLUG_ENABLE;
35172bad997SColin Xu 			vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) |=
352e5abaab3SVille Syrjälä 				GEN8_DE_PORT_HOTPLUG(HPD_PORT_C);
35372bad997SColin Xu 		}
35472bad997SColin Xu 
35572bad997SColin Xu 		return;
35672bad997SColin Xu 	}
35772bad997SColin Xu 
35890551a12SZhenyu Wang 	vgpu_vreg_t(vgpu, SDEISR) &= ~(SDE_PORTB_HOTPLUG_CPT |
35904d348aeSZhi Wang 			SDE_PORTC_HOTPLUG_CPT |
36004d348aeSZhi Wang 			SDE_PORTD_HOTPLUG_CPT);
36104d348aeSZhi Wang 
3625f4ae270SChris Wilson 	if (IS_SKYLAKE(dev_priv) ||
3635f4ae270SChris Wilson 	    IS_KABYLAKE(dev_priv) ||
3645f4ae270SChris Wilson 	    IS_COFFEELAKE(dev_priv) ||
3655f4ae270SChris Wilson 	    IS_COMETLAKE(dev_priv)) {
36690551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SDEISR) &= ~(SDE_PORTA_HOTPLUG_SPT |
36704d348aeSZhi Wang 				SDE_PORTE_HOTPLUG_SPT);
36890551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SKL_FUSE_STATUS) |=
36988a16b64SWeinan Li 				SKL_FUSE_DOWNLOAD_STATUS |
370b2891eb2SImre Deak 				SKL_FUSE_PG_DIST_STATUS(SKL_PG0) |
371b2891eb2SImre Deak 				SKL_FUSE_PG_DIST_STATUS(SKL_PG1) |
372b2891eb2SImre Deak 				SKL_FUSE_PG_DIST_STATUS(SKL_PG2);
373f965b681SColin Xu 		/*
374f965b681SColin Xu 		 * Only 1 PIPE enabled in current vGPU display and PIPE_A is
375f965b681SColin Xu 		 *  tied to TRANSCODER_A in HW, so it's safe to assume PIPE_A,
376f965b681SColin Xu 		 *   TRANSCODER_A can be enabled. PORT_x depends on the input of
377f965b681SColin Xu 		 *   setup_virtual_dp_monitor, we can bind DPLL0 to any PORT_x
378f965b681SColin Xu 		 *   so we fixed to DPLL0 here.
379f965b681SColin Xu 		 * Setup DPLL0: DP link clk 1620 MHz, non SSC, DP Mode
380f965b681SColin Xu 		 */
381f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL1) =
382f965b681SColin Xu 			DPLL_CTRL1_OVERRIDE(DPLL_ID_SKL_DPLL0);
383f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL1) |=
384f965b681SColin Xu 			DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, DPLL_ID_SKL_DPLL0);
385f965b681SColin Xu 		vgpu_vreg_t(vgpu, LCPLL1_CTL) =
386f965b681SColin Xu 			LCPLL_PLL_ENABLE | LCPLL_PLL_LOCK;
387f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_STATUS) = DPLL_LOCK(DPLL_ID_SKL_DPLL0);
388f965b681SColin Xu 		/*
389f965b681SColin Xu 		 * Golden M/N are calculated based on:
390f965b681SColin Xu 		 *   24 bpp, 4 lanes, 154000 pixel clk (from virtual EDID),
391f965b681SColin Xu 		 *   DP link clk 1620 MHz and non-constant_n.
392f965b681SColin Xu 		 * TODO: calculate DP link symbol clk and stream clk m/n.
393f965b681SColin Xu 		 */
394c65b3affSVille Syrjälä 		vgpu_vreg_t(vgpu, PIPE_DATA_M1(TRANSCODER_A)) = TU_SIZE(64);
395f965b681SColin Xu 		vgpu_vreg_t(vgpu, PIPE_DATA_M1(TRANSCODER_A)) |= 0x5b425e;
396f965b681SColin Xu 		vgpu_vreg_t(vgpu, PIPE_DATA_N1(TRANSCODER_A)) = 0x800000;
397f965b681SColin Xu 		vgpu_vreg_t(vgpu, PIPE_LINK_M1(TRANSCODER_A)) = 0x3cd6e;
398f965b681SColin Xu 		vgpu_vreg_t(vgpu, PIPE_LINK_N1(TRANSCODER_A)) = 0x80000;
39988a16b64SWeinan Li 	}
40004d348aeSZhi Wang 
401858b0f57SBing Niu 	if (intel_vgpu_has_monitor_on_port(vgpu, PORT_B)) {
402f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) &=
403f965b681SColin Xu 			~DPLL_CTRL2_DDI_CLK_OFF(PORT_B);
404f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) |=
405f965b681SColin Xu 			DPLL_CTRL2_DDI_CLK_SEL(DPLL_ID_SKL_DPLL0, PORT_B);
406f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) |=
407f965b681SColin Xu 			DPLL_CTRL2_DDI_SEL_OVERRIDE(PORT_B);
40890551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDIB_DETECTED;
40990551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) &=
410efa69d73SPei Zhang 			~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
411efa69d73SPei Zhang 			TRANS_DDI_PORT_MASK);
41290551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
41375db1a5bSTina Zhang 			(TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
414efa69d73SPei Zhang 			(PORT_B << TRANS_DDI_PORT_SHIFT) |
415efa69d73SPei Zhang 			TRANS_DDI_FUNC_ENABLE);
416295a0d0bSXiong Zhang 		if (IS_BROADWELL(dev_priv)) {
41790551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, PORT_CLK_SEL(PORT_B)) &=
418295a0d0bSXiong Zhang 				~PORT_CLK_SEL_MASK;
41990551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, PORT_CLK_SEL(PORT_B)) |=
420295a0d0bSXiong Zhang 				PORT_CLK_SEL_LCPLL_810;
421295a0d0bSXiong Zhang 		}
42290551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_B)) |= DDI_BUF_CTL_ENABLE;
42390551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_B)) &= ~DDI_BUF_IS_IDLE;
42490551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SDEISR) |= SDE_PORTB_HOTPLUG_CPT;
425858b0f57SBing Niu 	}
42604d348aeSZhi Wang 
427858b0f57SBing Niu 	if (intel_vgpu_has_monitor_on_port(vgpu, PORT_C)) {
428f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) &=
429f965b681SColin Xu 			~DPLL_CTRL2_DDI_CLK_OFF(PORT_C);
430f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) |=
431f965b681SColin Xu 			DPLL_CTRL2_DDI_CLK_SEL(DPLL_ID_SKL_DPLL0, PORT_C);
432f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) |=
433f965b681SColin Xu 			DPLL_CTRL2_DDI_SEL_OVERRIDE(PORT_C);
43490551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SDEISR) |= SDE_PORTC_HOTPLUG_CPT;
43590551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) &=
436efa69d73SPei Zhang 			~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
437efa69d73SPei Zhang 			TRANS_DDI_PORT_MASK);
43890551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
43975db1a5bSTina Zhang 			(TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
440efa69d73SPei Zhang 			(PORT_C << TRANS_DDI_PORT_SHIFT) |
441efa69d73SPei Zhang 			TRANS_DDI_FUNC_ENABLE);
442295a0d0bSXiong Zhang 		if (IS_BROADWELL(dev_priv)) {
44390551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, PORT_CLK_SEL(PORT_C)) &=
444295a0d0bSXiong Zhang 				~PORT_CLK_SEL_MASK;
44590551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, PORT_CLK_SEL(PORT_C)) |=
446295a0d0bSXiong Zhang 				PORT_CLK_SEL_LCPLL_810;
447295a0d0bSXiong Zhang 		}
44890551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_C)) |= DDI_BUF_CTL_ENABLE;
44990551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_C)) &= ~DDI_BUF_IS_IDLE;
45090551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDIC_DETECTED;
451858b0f57SBing Niu 	}
45204d348aeSZhi Wang 
453858b0f57SBing Niu 	if (intel_vgpu_has_monitor_on_port(vgpu, PORT_D)) {
454f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) &=
455f965b681SColin Xu 			~DPLL_CTRL2_DDI_CLK_OFF(PORT_D);
456f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) |=
457f965b681SColin Xu 			DPLL_CTRL2_DDI_CLK_SEL(DPLL_ID_SKL_DPLL0, PORT_D);
458f965b681SColin Xu 		vgpu_vreg_t(vgpu, DPLL_CTRL2) |=
459f965b681SColin Xu 			DPLL_CTRL2_DDI_SEL_OVERRIDE(PORT_D);
46090551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SDEISR) |= SDE_PORTD_HOTPLUG_CPT;
46190551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) &=
462efa69d73SPei Zhang 			~(TRANS_DDI_BPC_MASK | TRANS_DDI_MODE_SELECT_MASK |
463efa69d73SPei Zhang 			TRANS_DDI_PORT_MASK);
46490551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, TRANS_DDI_FUNC_CTL(TRANSCODER_A)) |=
46575db1a5bSTina Zhang 			(TRANS_DDI_BPC_8 | TRANS_DDI_MODE_SELECT_DP_SST |
466efa69d73SPei Zhang 			(PORT_D << TRANS_DDI_PORT_SHIFT) |
467efa69d73SPei Zhang 			TRANS_DDI_FUNC_ENABLE);
468295a0d0bSXiong Zhang 		if (IS_BROADWELL(dev_priv)) {
46990551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, PORT_CLK_SEL(PORT_D)) &=
470295a0d0bSXiong Zhang 				~PORT_CLK_SEL_MASK;
47190551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, PORT_CLK_SEL(PORT_D)) |=
472295a0d0bSXiong Zhang 				PORT_CLK_SEL_LCPLL_810;
473295a0d0bSXiong Zhang 		}
47490551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_D)) |= DDI_BUF_CTL_ENABLE;
47590551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_D)) &= ~DDI_BUF_IS_IDLE;
47690551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SFUSE_STRAP) |= SFUSE_STRAP_DDID_DETECTED;
477858b0f57SBing Niu 	}
47804d348aeSZhi Wang 
4795f4ae270SChris Wilson 	if ((IS_SKYLAKE(dev_priv) ||
4805f4ae270SChris Wilson 	     IS_KABYLAKE(dev_priv) ||
4815f4ae270SChris Wilson 	     IS_COFFEELAKE(dev_priv) ||
4825f4ae270SChris Wilson 	     IS_COMETLAKE(dev_priv)) &&
48304d348aeSZhi Wang 			intel_vgpu_has_monitor_on_port(vgpu, PORT_E)) {
48490551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, SDEISR) |= SDE_PORTE_HOTPLUG_SPT;
48504d348aeSZhi Wang 	}
48604d348aeSZhi Wang 
48704d348aeSZhi Wang 	if (intel_vgpu_has_monitor_on_port(vgpu, PORT_A)) {
48804d348aeSZhi Wang 		if (IS_BROADWELL(dev_priv))
48990551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) |=
490e5abaab3SVille Syrjälä 				GEN8_DE_PORT_HOTPLUG(HPD_PORT_A);
49104d348aeSZhi Wang 		else
49290551a12SZhenyu Wang 			vgpu_vreg_t(vgpu, SDEISR) |= SDE_PORTA_HOTPLUG_SPT;
493858b0f57SBing Niu 
49490551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_A)) |= DDI_INIT_DISPLAY_DETECTED;
49504d348aeSZhi Wang 	}
49675e64ff2SXiong Zhang 
49775e64ff2SXiong Zhang 	/* Clear host CRT status, so guest couldn't detect this host CRT. */
49875e64ff2SXiong Zhang 	if (IS_BROADWELL(dev_priv))
49990551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, PCH_ADPA) &= ~ADPA_CRT_HOTPLUG_MONITOR_MASK;
5004e889d62SXiaolin Zhang 
50165eff272SXiong Zhang 	/* Disable Primary/Sprite/Cursor plane */
50265eff272SXiong Zhang 	for_each_pipe(dev_priv, pipe) {
503428cb15dSVille Syrjälä 		vgpu_vreg_t(vgpu, DSPCNTR(pipe)) &= ~DISP_ENABLE;
50465eff272SXiong Zhang 		vgpu_vreg_t(vgpu, SPRCTL(pipe)) &= ~SPRITE_ENABLE;
505348abd4cSVille Syrjälä 		vgpu_vreg_t(vgpu, CURCNTR(pipe)) &= ~MCURSOR_MODE_MASK;
506b99b9ec1SVille Syrjälä 		vgpu_vreg_t(vgpu, CURCNTR(pipe)) |= MCURSOR_MODE_DISABLE;
50765eff272SXiong Zhang 	}
50865eff272SXiong Zhang 
509*3eb08ea5SVille Syrjälä 	vgpu_vreg_t(vgpu, TRANSCONF(TRANSCODER_A)) |= TRANSCONF_ENABLE;
51004d348aeSZhi Wang }
51104d348aeSZhi Wang 
clean_virtual_dp_monitor(struct intel_vgpu * vgpu,int port_num)51204d348aeSZhi Wang static void clean_virtual_dp_monitor(struct intel_vgpu *vgpu, int port_num)
51304d348aeSZhi Wang {
51404d348aeSZhi Wang 	struct intel_vgpu_port *port = intel_vgpu_port(vgpu, port_num);
51504d348aeSZhi Wang 
51604d348aeSZhi Wang 	kfree(port->edid);
51704d348aeSZhi Wang 	port->edid = NULL;
51804d348aeSZhi Wang 
51904d348aeSZhi Wang 	kfree(port->dpcd);
52004d348aeSZhi Wang 	port->dpcd = NULL;
52104d348aeSZhi Wang }
52204d348aeSZhi Wang 
vblank_timer_fn(struct hrtimer * data)523b01739fbSColin Xu static enum hrtimer_restart vblank_timer_fn(struct hrtimer *data)
524b01739fbSColin Xu {
525b01739fbSColin Xu 	struct intel_vgpu_vblank_timer *vblank_timer;
526b01739fbSColin Xu 	struct intel_vgpu *vgpu;
527b01739fbSColin Xu 
528b01739fbSColin Xu 	vblank_timer = container_of(data, struct intel_vgpu_vblank_timer, timer);
529b01739fbSColin Xu 	vgpu = container_of(vblank_timer, struct intel_vgpu, vblank_timer);
530b01739fbSColin Xu 
531b01739fbSColin Xu 	/* Set vblank emulation request per-vGPU bit */
532b01739fbSColin Xu 	intel_gvt_request_service(vgpu->gvt,
533b01739fbSColin Xu 				  INTEL_GVT_REQUEST_EMULATE_VBLANK + vgpu->id);
534b01739fbSColin Xu 	hrtimer_add_expires_ns(&vblank_timer->timer, vblank_timer->period);
535b01739fbSColin Xu 	return HRTIMER_RESTART;
536b01739fbSColin Xu }
537b01739fbSColin Xu 
setup_virtual_dp_monitor(struct intel_vgpu * vgpu,int port_num,int type,unsigned int resolution)53804d348aeSZhi Wang static int setup_virtual_dp_monitor(struct intel_vgpu *vgpu, int port_num,
539d1a513beSZhenyu Wang 				    int type, unsigned int resolution)
54004d348aeSZhi Wang {
541a61ac1e7SChris Wilson 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
54204d348aeSZhi Wang 	struct intel_vgpu_port *port = intel_vgpu_port(vgpu, port_num);
543b01739fbSColin Xu 	struct intel_vgpu_vblank_timer *vblank_timer = &vgpu->vblank_timer;
54404d348aeSZhi Wang 
54512d58619SPankaj Bharadiya 	if (drm_WARN_ON(&i915->drm, resolution >= GVT_EDID_NUM))
546d1a513beSZhenyu Wang 		return -EINVAL;
547d1a513beSZhenyu Wang 
54804d348aeSZhi Wang 	port->edid = kzalloc(sizeof(*(port->edid)), GFP_KERNEL);
54904d348aeSZhi Wang 	if (!port->edid)
55004d348aeSZhi Wang 		return -ENOMEM;
55104d348aeSZhi Wang 
55204d348aeSZhi Wang 	port->dpcd = kzalloc(sizeof(*(port->dpcd)), GFP_KERNEL);
55304d348aeSZhi Wang 	if (!port->dpcd) {
55404d348aeSZhi Wang 		kfree(port->edid);
55504d348aeSZhi Wang 		return -ENOMEM;
55604d348aeSZhi Wang 	}
55704d348aeSZhi Wang 
558d1a513beSZhenyu Wang 	memcpy(port->edid->edid_block, virtual_dp_monitor_edid[resolution],
55904d348aeSZhi Wang 			EDID_SIZE);
56004d348aeSZhi Wang 	port->edid->data_valid = true;
56104d348aeSZhi Wang 
56204d348aeSZhi Wang 	memcpy(port->dpcd->data, dpcd_fix_data, DPCD_HEADER_SIZE);
56304d348aeSZhi Wang 	port->dpcd->data_valid = true;
56404d348aeSZhi Wang 	port->dpcd->data[DPCD_SINK_COUNT] = 0x1;
56504d348aeSZhi Wang 	port->type = type;
56649220789SHang Yuan 	port->id = resolution;
5676a4500c7SColin Xu 	port->vrefresh_k = GVT_DEFAULT_REFRESH_RATE * MSEC_PER_SEC;
5686a4500c7SColin Xu 	vgpu->display.port_num = port_num;
56904d348aeSZhi Wang 
570b01739fbSColin Xu 	/* Init hrtimer based on default refresh rate */
571b01739fbSColin Xu 	hrtimer_init(&vblank_timer->timer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
572b01739fbSColin Xu 	vblank_timer->timer.function = vblank_timer_fn;
573b01739fbSColin Xu 	vblank_timer->vrefresh_k = port->vrefresh_k;
574b01739fbSColin Xu 	vblank_timer->period = DIV64_U64_ROUND_CLOSEST(NSEC_PER_SEC * MSEC_PER_SEC, vblank_timer->vrefresh_k);
57504d348aeSZhi Wang 
57604d348aeSZhi Wang 	emulate_monitor_status_change(vgpu);
5774e889d62SXiaolin Zhang 
57804d348aeSZhi Wang 	return 0;
57904d348aeSZhi Wang }
58004d348aeSZhi Wang 
58104d348aeSZhi Wang /**
582b01739fbSColin Xu  * vgpu_update_vblank_emulation - Update per-vGPU vblank_timer
583b01739fbSColin Xu  * @vgpu: vGPU operated
584b01739fbSColin Xu  * @turnon: Turn ON/OFF vblank_timer
58504d348aeSZhi Wang  *
586b01739fbSColin Xu  * This function is used to turn on/off or update the per-vGPU vblank_timer
587*3eb08ea5SVille Syrjälä  * when TRANSCONF is enabled or disabled. vblank_timer period is also updated
588b01739fbSColin Xu  * if guest changed the refresh rate.
58904d348aeSZhi Wang  *
59004d348aeSZhi Wang  */
vgpu_update_vblank_emulation(struct intel_vgpu * vgpu,bool turnon)591b01739fbSColin Xu void vgpu_update_vblank_emulation(struct intel_vgpu *vgpu, bool turnon)
59204d348aeSZhi Wang {
593b01739fbSColin Xu 	struct intel_vgpu_vblank_timer *vblank_timer = &vgpu->vblank_timer;
594b01739fbSColin Xu 	struct intel_vgpu_port *port =
595b01739fbSColin Xu 		intel_vgpu_port(vgpu, vgpu->display.port_num);
59604d348aeSZhi Wang 
597b01739fbSColin Xu 	if (turnon) {
598b01739fbSColin Xu 		/*
599b01739fbSColin Xu 		 * Skip the re-enable if already active and vrefresh unchanged.
600b01739fbSColin Xu 		 * Otherwise, stop timer if already active and restart with new
601b01739fbSColin Xu 		 *   period.
602b01739fbSColin Xu 		 */
603b01739fbSColin Xu 		if (vblank_timer->vrefresh_k != port->vrefresh_k ||
604b01739fbSColin Xu 		    !hrtimer_active(&vblank_timer->timer)) {
605b01739fbSColin Xu 			/* Stop timer before start with new period if active */
606b01739fbSColin Xu 			if (hrtimer_active(&vblank_timer->timer))
607b01739fbSColin Xu 				hrtimer_cancel(&vblank_timer->timer);
60804d348aeSZhi Wang 
609b01739fbSColin Xu 			/* Make sure new refresh rate updated to timer period */
610b01739fbSColin Xu 			vblank_timer->vrefresh_k = port->vrefresh_k;
611b01739fbSColin Xu 			vblank_timer->period = DIV64_U64_ROUND_CLOSEST(NSEC_PER_SEC * MSEC_PER_SEC, vblank_timer->vrefresh_k);
612b01739fbSColin Xu 			hrtimer_start(&vblank_timer->timer,
613b01739fbSColin Xu 				      ktime_add_ns(ktime_get(), vblank_timer->period),
61404d348aeSZhi Wang 				      HRTIMER_MODE_ABS);
615b01739fbSColin Xu 		}
616b01739fbSColin Xu 	} else {
617b01739fbSColin Xu 		/* Caller request to stop vblank */
618b01739fbSColin Xu 		hrtimer_cancel(&vblank_timer->timer);
619b01739fbSColin Xu 	}
62004d348aeSZhi Wang }
62104d348aeSZhi Wang 
emulate_vblank_on_pipe(struct intel_vgpu * vgpu,int pipe)62204d348aeSZhi Wang static void emulate_vblank_on_pipe(struct intel_vgpu *vgpu, int pipe)
62304d348aeSZhi Wang {
624a61ac1e7SChris Wilson 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
62504d348aeSZhi Wang 	struct intel_vgpu_irq *irq = &vgpu->irq;
62604d348aeSZhi Wang 	int vblank_event[] = {
62704d348aeSZhi Wang 		[PIPE_A] = PIPE_A_VBLANK,
62804d348aeSZhi Wang 		[PIPE_B] = PIPE_B_VBLANK,
62904d348aeSZhi Wang 		[PIPE_C] = PIPE_C_VBLANK,
63004d348aeSZhi Wang 	};
63104d348aeSZhi Wang 	int event;
63204d348aeSZhi Wang 
63304d348aeSZhi Wang 	if (pipe < PIPE_A || pipe > PIPE_C)
63404d348aeSZhi Wang 		return;
63504d348aeSZhi Wang 
63604d348aeSZhi Wang 	for_each_set_bit(event, irq->flip_done_event[pipe],
63704d348aeSZhi Wang 			INTEL_GVT_EVENT_MAX) {
63804d348aeSZhi Wang 		clear_bit(event, irq->flip_done_event[pipe]);
63904d348aeSZhi Wang 		if (!pipe_is_enabled(vgpu, pipe))
64004d348aeSZhi Wang 			continue;
64104d348aeSZhi Wang 
64204d348aeSZhi Wang 		intel_vgpu_trigger_virtual_event(vgpu, event);
64304d348aeSZhi Wang 	}
64404d348aeSZhi Wang 
64504d348aeSZhi Wang 	if (pipe_is_enabled(vgpu, pipe)) {
64690551a12SZhenyu Wang 		vgpu_vreg_t(vgpu, PIPE_FRMCOUNT_G4X(pipe))++;
64704d348aeSZhi Wang 		intel_vgpu_trigger_virtual_event(vgpu, vblank_event[pipe]);
64804d348aeSZhi Wang 	}
64904d348aeSZhi Wang }
65004d348aeSZhi Wang 
intel_vgpu_emulate_vblank(struct intel_vgpu * vgpu)651b01739fbSColin Xu void intel_vgpu_emulate_vblank(struct intel_vgpu *vgpu)
65204d348aeSZhi Wang {
65304d348aeSZhi Wang 	int pipe;
65404d348aeSZhi Wang 
655f25a49abSColin Xu 	mutex_lock(&vgpu->vgpu_lock);
656a61ac1e7SChris Wilson 	for_each_pipe(vgpu->gvt->gt->i915, pipe)
65704d348aeSZhi Wang 		emulate_vblank_on_pipe(vgpu, pipe);
658f25a49abSColin Xu 	mutex_unlock(&vgpu->vgpu_lock);
65904d348aeSZhi Wang }
66004d348aeSZhi Wang 
66104d348aeSZhi Wang /**
6621ca20f33SHang Yuan  * intel_vgpu_emulate_hotplug - trigger hotplug event for vGPU
6631ca20f33SHang Yuan  * @vgpu: a vGPU
664cf9ed666SChris Wilson  * @connected: link state
6651ca20f33SHang Yuan  *
6661ca20f33SHang Yuan  * This function is used to trigger hotplug interrupt for vGPU
6671ca20f33SHang Yuan  *
6681ca20f33SHang Yuan  */
intel_vgpu_emulate_hotplug(struct intel_vgpu * vgpu,bool connected)6691ca20f33SHang Yuan void intel_vgpu_emulate_hotplug(struct intel_vgpu *vgpu, bool connected)
6701ca20f33SHang Yuan {
671a61ac1e7SChris Wilson 	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
6721ca20f33SHang Yuan 
6731ca20f33SHang Yuan 	/* TODO: add more platforms support */
6745f4ae270SChris Wilson 	if (IS_SKYLAKE(i915) ||
6755f4ae270SChris Wilson 	    IS_KABYLAKE(i915) ||
6765f4ae270SChris Wilson 	    IS_COFFEELAKE(i915) ||
6775f4ae270SChris Wilson 	    IS_COMETLAKE(i915)) {
6781ca20f33SHang Yuan 		if (connected) {
6791ca20f33SHang Yuan 			vgpu_vreg_t(vgpu, SFUSE_STRAP) |=
6801ca20f33SHang Yuan 				SFUSE_STRAP_DDID_DETECTED;
6811ca20f33SHang Yuan 			vgpu_vreg_t(vgpu, SDEISR) |= SDE_PORTD_HOTPLUG_CPT;
6821ca20f33SHang Yuan 		} else {
6831ca20f33SHang Yuan 			vgpu_vreg_t(vgpu, SFUSE_STRAP) &=
6841ca20f33SHang Yuan 				~SFUSE_STRAP_DDID_DETECTED;
6851ca20f33SHang Yuan 			vgpu_vreg_t(vgpu, SDEISR) &= ~SDE_PORTD_HOTPLUG_CPT;
6861ca20f33SHang Yuan 		}
6871ca20f33SHang Yuan 		vgpu_vreg_t(vgpu, SDEIIR) |= SDE_PORTD_HOTPLUG_CPT;
6881ca20f33SHang Yuan 		vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) |=
6891ca20f33SHang Yuan 				PORTD_HOTPLUG_STATUS_MASK;
6901ca20f33SHang Yuan 		intel_vgpu_trigger_virtual_event(vgpu, DP_D_HOTPLUG);
691a5a8ef93SColin Xu 	} else if (IS_BROXTON(i915)) {
692a5a8ef93SColin Xu 		if (intel_vgpu_has_monitor_on_port(vgpu, PORT_A)) {
6934ceb06e7SColin Xu 			if (connected) {
694a5a8ef93SColin Xu 				vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) |=
695a5a8ef93SColin Xu 					GEN8_DE_PORT_HOTPLUG(HPD_PORT_A);
696a5a8ef93SColin Xu 			} else {
697a5a8ef93SColin Xu 				vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) &=
698a5a8ef93SColin Xu 					~GEN8_DE_PORT_HOTPLUG(HPD_PORT_A);
699a5a8ef93SColin Xu 			}
7004ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, GEN8_DE_PORT_IIR) |=
7014ceb06e7SColin Xu 				GEN8_DE_PORT_HOTPLUG(HPD_PORT_A);
7024ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) &=
7034ceb06e7SColin Xu 				~PORTA_HOTPLUG_STATUS_MASK;
7044ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) |=
7054ceb06e7SColin Xu 				PORTA_HOTPLUG_LONG_DETECT;
7064ceb06e7SColin Xu 			intel_vgpu_trigger_virtual_event(vgpu, DP_A_HOTPLUG);
7074ceb06e7SColin Xu 		}
708a5a8ef93SColin Xu 		if (intel_vgpu_has_monitor_on_port(vgpu, PORT_B)) {
7094ceb06e7SColin Xu 			if (connected) {
7104ceb06e7SColin Xu 				vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) |=
7114ceb06e7SColin Xu 					GEN8_DE_PORT_HOTPLUG(HPD_PORT_B);
7124ceb06e7SColin Xu 				vgpu_vreg_t(vgpu, SFUSE_STRAP) |=
7134ceb06e7SColin Xu 					SFUSE_STRAP_DDIB_DETECTED;
7144ceb06e7SColin Xu 			} else {
715a5a8ef93SColin Xu 				vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) &=
716a5a8ef93SColin Xu 					~GEN8_DE_PORT_HOTPLUG(HPD_PORT_B);
7174ceb06e7SColin Xu 				vgpu_vreg_t(vgpu, SFUSE_STRAP) &=
7184ceb06e7SColin Xu 					~SFUSE_STRAP_DDIB_DETECTED;
7194ceb06e7SColin Xu 			}
7204ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, GEN8_DE_PORT_IIR) |=
7214ceb06e7SColin Xu 				GEN8_DE_PORT_HOTPLUG(HPD_PORT_B);
7224ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) &=
7234ceb06e7SColin Xu 				~PORTB_HOTPLUG_STATUS_MASK;
7244ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) |=
7254ceb06e7SColin Xu 				PORTB_HOTPLUG_LONG_DETECT;
7264ceb06e7SColin Xu 			intel_vgpu_trigger_virtual_event(vgpu, DP_B_HOTPLUG);
727a5a8ef93SColin Xu 		}
728a5a8ef93SColin Xu 		if (intel_vgpu_has_monitor_on_port(vgpu, PORT_C)) {
7294ceb06e7SColin Xu 			if (connected) {
7304ceb06e7SColin Xu 				vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) |=
7314ceb06e7SColin Xu 					GEN8_DE_PORT_HOTPLUG(HPD_PORT_C);
7324ceb06e7SColin Xu 				vgpu_vreg_t(vgpu, SFUSE_STRAP) |=
7334ceb06e7SColin Xu 					SFUSE_STRAP_DDIC_DETECTED;
7344ceb06e7SColin Xu 			} else {
735a5a8ef93SColin Xu 				vgpu_vreg_t(vgpu, GEN8_DE_PORT_ISR) &=
736a5a8ef93SColin Xu 					~GEN8_DE_PORT_HOTPLUG(HPD_PORT_C);
7374ceb06e7SColin Xu 				vgpu_vreg_t(vgpu, SFUSE_STRAP) &=
7384ceb06e7SColin Xu 					~SFUSE_STRAP_DDIC_DETECTED;
739a5a8ef93SColin Xu 			}
7404ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, GEN8_DE_PORT_IIR) |=
7414ceb06e7SColin Xu 				GEN8_DE_PORT_HOTPLUG(HPD_PORT_C);
7424ceb06e7SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) &=
7434ceb06e7SColin Xu 				~PORTC_HOTPLUG_STATUS_MASK;
744a5a8ef93SColin Xu 			vgpu_vreg_t(vgpu, PCH_PORT_HOTPLUG) |=
7454ceb06e7SColin Xu 				PORTC_HOTPLUG_LONG_DETECT;
7464ceb06e7SColin Xu 			intel_vgpu_trigger_virtual_event(vgpu, DP_C_HOTPLUG);
7474ceb06e7SColin Xu 		}
7481ca20f33SHang Yuan 	}
7491ca20f33SHang Yuan }
7501ca20f33SHang Yuan 
7511ca20f33SHang Yuan /**
75204d348aeSZhi Wang  * intel_vgpu_clean_display - clean vGPU virtual display emulation
75304d348aeSZhi Wang  * @vgpu: a vGPU
75404d348aeSZhi Wang  *
75504d348aeSZhi Wang  * This function is used to clean vGPU virtual display emulation stuffs
75604d348aeSZhi Wang  *
75704d348aeSZhi Wang  */
intel_vgpu_clean_display(struct intel_vgpu * vgpu)75804d348aeSZhi Wang void intel_vgpu_clean_display(struct intel_vgpu *vgpu)
75904d348aeSZhi Wang {
760a61ac1e7SChris Wilson 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
76104d348aeSZhi Wang 
7625f4ae270SChris Wilson 	if (IS_SKYLAKE(dev_priv) ||
7635f4ae270SChris Wilson 	    IS_KABYLAKE(dev_priv) ||
7645f4ae270SChris Wilson 	    IS_COFFEELAKE(dev_priv) ||
7655f4ae270SChris Wilson 	    IS_COMETLAKE(dev_priv))
76604d348aeSZhi Wang 		clean_virtual_dp_monitor(vgpu, PORT_D);
76704d348aeSZhi Wang 	else
76804d348aeSZhi Wang 		clean_virtual_dp_monitor(vgpu, PORT_B);
769b01739fbSColin Xu 
770b01739fbSColin Xu 	vgpu_update_vblank_emulation(vgpu, false);
77104d348aeSZhi Wang }
77204d348aeSZhi Wang 
77304d348aeSZhi Wang /**
77404d348aeSZhi Wang  * intel_vgpu_init_display- initialize vGPU virtual display emulation
77504d348aeSZhi Wang  * @vgpu: a vGPU
776a752b070SZhenyu Wang  * @resolution: resolution index for intel_vgpu_edid
77704d348aeSZhi Wang  *
77804d348aeSZhi Wang  * This function is used to initialize vGPU virtual display emulation stuffs
77904d348aeSZhi Wang  *
78004d348aeSZhi Wang  * Returns:
78104d348aeSZhi Wang  * Zero on success, negative error code if failed.
78204d348aeSZhi Wang  *
78304d348aeSZhi Wang  */
intel_vgpu_init_display(struct intel_vgpu * vgpu,u64 resolution)784d1a513beSZhenyu Wang int intel_vgpu_init_display(struct intel_vgpu *vgpu, u64 resolution)
78504d348aeSZhi Wang {
786a61ac1e7SChris Wilson 	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
78704d348aeSZhi Wang 
78804d348aeSZhi Wang 	intel_vgpu_init_i2c_edid(vgpu);
78904d348aeSZhi Wang 
7905f4ae270SChris Wilson 	if (IS_SKYLAKE(dev_priv) ||
7915f4ae270SChris Wilson 	    IS_KABYLAKE(dev_priv) ||
7925f4ae270SChris Wilson 	    IS_COFFEELAKE(dev_priv) ||
7935f4ae270SChris Wilson 	    IS_COMETLAKE(dev_priv))
794d1a513beSZhenyu Wang 		return setup_virtual_dp_monitor(vgpu, PORT_D, GVT_DP_D,
795d1a513beSZhenyu Wang 						resolution);
79604d348aeSZhi Wang 	else
797d1a513beSZhenyu Wang 		return setup_virtual_dp_monitor(vgpu, PORT_B, GVT_DP_B,
798d1a513beSZhenyu Wang 						resolution);
79904d348aeSZhi Wang }
8006294b61bSChangbin Du 
8016294b61bSChangbin Du /**
8026294b61bSChangbin Du  * intel_vgpu_reset_display- reset vGPU virtual display emulation
8036294b61bSChangbin Du  * @vgpu: a vGPU
8046294b61bSChangbin Du  *
8056294b61bSChangbin Du  * This function is used to reset vGPU virtual display emulation stuffs
8066294b61bSChangbin Du  *
8076294b61bSChangbin Du  */
intel_vgpu_reset_display(struct intel_vgpu * vgpu)8086294b61bSChangbin Du void intel_vgpu_reset_display(struct intel_vgpu *vgpu)
8096294b61bSChangbin Du {
8106294b61bSChangbin Du 	emulate_monitor_status_change(vgpu);
8116294b61bSChangbin Du }
812