xref: /openbmc/linux/drivers/gpu/drm/i915/gt/intel_wopcm.c (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
1*ee71434eSAravind Iddamsetty // SPDX-License-Identifier: MIT
2*ee71434eSAravind Iddamsetty /*
3*ee71434eSAravind Iddamsetty  * Copyright © 2017-2019 Intel Corporation
4*ee71434eSAravind Iddamsetty  */
5*ee71434eSAravind Iddamsetty 
6*ee71434eSAravind Iddamsetty #include "intel_wopcm.h"
7*ee71434eSAravind Iddamsetty #include "i915_drv.h"
8*ee71434eSAravind Iddamsetty 
9*ee71434eSAravind Iddamsetty /**
10*ee71434eSAravind Iddamsetty  * DOC: WOPCM Layout
11*ee71434eSAravind Iddamsetty  *
12*ee71434eSAravind Iddamsetty  * The layout of the WOPCM will be fixed after writing to GuC WOPCM size and
13*ee71434eSAravind Iddamsetty  * offset registers whose values are calculated and determined by HuC/GuC
14*ee71434eSAravind Iddamsetty  * firmware size and set of hardware requirements/restrictions as shown below:
15*ee71434eSAravind Iddamsetty  *
16*ee71434eSAravind Iddamsetty  * ::
17*ee71434eSAravind Iddamsetty  *
18*ee71434eSAravind Iddamsetty  *    +=========> +====================+ <== WOPCM Top
19*ee71434eSAravind Iddamsetty  *    ^           |  HW contexts RSVD  |
20*ee71434eSAravind Iddamsetty  *    |     +===> +====================+ <== GuC WOPCM Top
21*ee71434eSAravind Iddamsetty  *    |     ^     |                    |
22*ee71434eSAravind Iddamsetty  *    |     |     |                    |
23*ee71434eSAravind Iddamsetty  *    |     |     |                    |
24*ee71434eSAravind Iddamsetty  *    |    GuC    |                    |
25*ee71434eSAravind Iddamsetty  *    |   WOPCM   |                    |
26*ee71434eSAravind Iddamsetty  *    |    Size   +--------------------+
27*ee71434eSAravind Iddamsetty  *  WOPCM   |     |    GuC FW RSVD     |
28*ee71434eSAravind Iddamsetty  *    |     |     +--------------------+
29*ee71434eSAravind Iddamsetty  *    |     |     |   GuC Stack RSVD   |
30*ee71434eSAravind Iddamsetty  *    |     |     +------------------- +
31*ee71434eSAravind Iddamsetty  *    |     v     |   GuC WOPCM RSVD   |
32*ee71434eSAravind Iddamsetty  *    |     +===> +====================+ <== GuC WOPCM base
33*ee71434eSAravind Iddamsetty  *    |           |     WOPCM RSVD     |
34*ee71434eSAravind Iddamsetty  *    |           +------------------- + <== HuC Firmware Top
35*ee71434eSAravind Iddamsetty  *    v           |      HuC FW        |
36*ee71434eSAravind Iddamsetty  *    +=========> +====================+ <== WOPCM Base
37*ee71434eSAravind Iddamsetty  *
38*ee71434eSAravind Iddamsetty  * GuC accessible WOPCM starts at GuC WOPCM base and ends at GuC WOPCM top.
39*ee71434eSAravind Iddamsetty  * The top part of the WOPCM is reserved for hardware contexts (e.g. RC6
40*ee71434eSAravind Iddamsetty  * context).
41*ee71434eSAravind Iddamsetty  */
42*ee71434eSAravind Iddamsetty 
43*ee71434eSAravind Iddamsetty /* Default WOPCM size is 2MB from Gen11, 1MB on previous platforms */
44*ee71434eSAravind Iddamsetty #define GEN11_WOPCM_SIZE		SZ_2M
45*ee71434eSAravind Iddamsetty #define GEN9_WOPCM_SIZE			SZ_1M
46*ee71434eSAravind Iddamsetty #define MAX_WOPCM_SIZE			SZ_8M
47*ee71434eSAravind Iddamsetty /* 16KB WOPCM (RSVD WOPCM) is reserved from HuC firmware top. */
48*ee71434eSAravind Iddamsetty #define WOPCM_RESERVED_SIZE		SZ_16K
49*ee71434eSAravind Iddamsetty 
50*ee71434eSAravind Iddamsetty /* 16KB reserved at the beginning of GuC WOPCM. */
51*ee71434eSAravind Iddamsetty #define GUC_WOPCM_RESERVED		SZ_16K
52*ee71434eSAravind Iddamsetty /* 8KB from GUC_WOPCM_RESERVED is reserved for GuC stack. */
53*ee71434eSAravind Iddamsetty #define GUC_WOPCM_STACK_RESERVED	SZ_8K
54*ee71434eSAravind Iddamsetty 
55*ee71434eSAravind Iddamsetty /* GuC WOPCM Offset value needs to be aligned to 16KB. */
56*ee71434eSAravind Iddamsetty #define GUC_WOPCM_OFFSET_ALIGNMENT	(1UL << GUC_WOPCM_OFFSET_SHIFT)
57*ee71434eSAravind Iddamsetty 
58*ee71434eSAravind Iddamsetty /* 24KB at the end of WOPCM is reserved for RC6 CTX on BXT. */
59*ee71434eSAravind Iddamsetty #define BXT_WOPCM_RC6_CTX_RESERVED	(SZ_16K + SZ_8K)
60*ee71434eSAravind Iddamsetty /* 36KB WOPCM reserved at the end of WOPCM on ICL. */
61*ee71434eSAravind Iddamsetty #define ICL_WOPCM_HW_CTX_RESERVED	(SZ_32K + SZ_4K)
62*ee71434eSAravind Iddamsetty 
63*ee71434eSAravind Iddamsetty /* 128KB from GUC_WOPCM_RESERVED is reserved for FW on Gen9. */
64*ee71434eSAravind Iddamsetty #define GEN9_GUC_FW_RESERVED	SZ_128K
65*ee71434eSAravind Iddamsetty #define GEN9_GUC_WOPCM_OFFSET	(GUC_WOPCM_RESERVED + GEN9_GUC_FW_RESERVED)
66*ee71434eSAravind Iddamsetty 
wopcm_to_gt(struct intel_wopcm * wopcm)67*ee71434eSAravind Iddamsetty static inline struct intel_gt *wopcm_to_gt(struct intel_wopcm *wopcm)
68*ee71434eSAravind Iddamsetty {
69*ee71434eSAravind Iddamsetty 	return container_of(wopcm, struct intel_gt, wopcm);
70*ee71434eSAravind Iddamsetty }
71*ee71434eSAravind Iddamsetty 
72*ee71434eSAravind Iddamsetty /**
73*ee71434eSAravind Iddamsetty  * intel_wopcm_init_early() - Early initialization of the WOPCM.
74*ee71434eSAravind Iddamsetty  * @wopcm: pointer to intel_wopcm.
75*ee71434eSAravind Iddamsetty  *
76*ee71434eSAravind Iddamsetty  * Setup the size of WOPCM which will be used by later on WOPCM partitioning.
77*ee71434eSAravind Iddamsetty  */
intel_wopcm_init_early(struct intel_wopcm * wopcm)78*ee71434eSAravind Iddamsetty void intel_wopcm_init_early(struct intel_wopcm *wopcm)
79*ee71434eSAravind Iddamsetty {
80*ee71434eSAravind Iddamsetty 	struct intel_gt *gt = wopcm_to_gt(wopcm);
81*ee71434eSAravind Iddamsetty 	struct drm_i915_private *i915 = gt->i915;
82*ee71434eSAravind Iddamsetty 
83*ee71434eSAravind Iddamsetty 	if (!HAS_GT_UC(i915))
84*ee71434eSAravind Iddamsetty 		return;
85*ee71434eSAravind Iddamsetty 
86*ee71434eSAravind Iddamsetty 	if (GRAPHICS_VER(i915) >= 11)
87*ee71434eSAravind Iddamsetty 		wopcm->size = GEN11_WOPCM_SIZE;
88*ee71434eSAravind Iddamsetty 	else
89*ee71434eSAravind Iddamsetty 		wopcm->size = GEN9_WOPCM_SIZE;
90*ee71434eSAravind Iddamsetty 
91*ee71434eSAravind Iddamsetty 	drm_dbg(&i915->drm, "WOPCM: %uK\n", wopcm->size / 1024);
92*ee71434eSAravind Iddamsetty }
93*ee71434eSAravind Iddamsetty 
context_reserved_size(struct drm_i915_private * i915)94*ee71434eSAravind Iddamsetty static u32 context_reserved_size(struct drm_i915_private *i915)
95*ee71434eSAravind Iddamsetty {
96*ee71434eSAravind Iddamsetty 	if (IS_GEN9_LP(i915))
97*ee71434eSAravind Iddamsetty 		return BXT_WOPCM_RC6_CTX_RESERVED;
98*ee71434eSAravind Iddamsetty 	else if (GRAPHICS_VER(i915) >= 11)
99*ee71434eSAravind Iddamsetty 		return ICL_WOPCM_HW_CTX_RESERVED;
100*ee71434eSAravind Iddamsetty 	else
101*ee71434eSAravind Iddamsetty 		return 0;
102*ee71434eSAravind Iddamsetty }
103*ee71434eSAravind Iddamsetty 
gen9_check_dword_gap(struct drm_i915_private * i915,u32 guc_wopcm_base,u32 guc_wopcm_size)104*ee71434eSAravind Iddamsetty static bool gen9_check_dword_gap(struct drm_i915_private *i915,
105*ee71434eSAravind Iddamsetty 				 u32 guc_wopcm_base, u32 guc_wopcm_size)
106*ee71434eSAravind Iddamsetty {
107*ee71434eSAravind Iddamsetty 	u32 offset;
108*ee71434eSAravind Iddamsetty 
109*ee71434eSAravind Iddamsetty 	/*
110*ee71434eSAravind Iddamsetty 	 * GuC WOPCM size shall be at least a dword larger than the offset from
111*ee71434eSAravind Iddamsetty 	 * WOPCM base (GuC WOPCM offset from WOPCM base + GEN9_GUC_WOPCM_OFFSET)
112*ee71434eSAravind Iddamsetty 	 * due to hardware limitation on Gen9.
113*ee71434eSAravind Iddamsetty 	 */
114*ee71434eSAravind Iddamsetty 	offset = guc_wopcm_base + GEN9_GUC_WOPCM_OFFSET;
115*ee71434eSAravind Iddamsetty 	if (offset > guc_wopcm_size ||
116*ee71434eSAravind Iddamsetty 	    (guc_wopcm_size - offset) < sizeof(u32)) {
117*ee71434eSAravind Iddamsetty 		drm_err(&i915->drm,
118*ee71434eSAravind Iddamsetty 			"WOPCM: invalid GuC region size: %uK < %uK\n",
119*ee71434eSAravind Iddamsetty 			guc_wopcm_size / SZ_1K,
120*ee71434eSAravind Iddamsetty 			(u32)(offset + sizeof(u32)) / SZ_1K);
121*ee71434eSAravind Iddamsetty 		return false;
122*ee71434eSAravind Iddamsetty 	}
123*ee71434eSAravind Iddamsetty 
124*ee71434eSAravind Iddamsetty 	return true;
125*ee71434eSAravind Iddamsetty }
126*ee71434eSAravind Iddamsetty 
gen9_check_huc_fw_fits(struct drm_i915_private * i915,u32 guc_wopcm_size,u32 huc_fw_size)127*ee71434eSAravind Iddamsetty static bool gen9_check_huc_fw_fits(struct drm_i915_private *i915,
128*ee71434eSAravind Iddamsetty 				   u32 guc_wopcm_size, u32 huc_fw_size)
129*ee71434eSAravind Iddamsetty {
130*ee71434eSAravind Iddamsetty 	/*
131*ee71434eSAravind Iddamsetty 	 * On Gen9, hardware requires the total available GuC WOPCM
132*ee71434eSAravind Iddamsetty 	 * size to be larger than or equal to HuC firmware size. Otherwise,
133*ee71434eSAravind Iddamsetty 	 * firmware uploading would fail.
134*ee71434eSAravind Iddamsetty 	 */
135*ee71434eSAravind Iddamsetty 	if (huc_fw_size > guc_wopcm_size - GUC_WOPCM_RESERVED) {
136*ee71434eSAravind Iddamsetty 		drm_err(&i915->drm, "WOPCM: no space for %s: %uK < %uK\n",
137*ee71434eSAravind Iddamsetty 			intel_uc_fw_type_repr(INTEL_UC_FW_TYPE_HUC),
138*ee71434eSAravind Iddamsetty 			(guc_wopcm_size - GUC_WOPCM_RESERVED) / SZ_1K,
139*ee71434eSAravind Iddamsetty 			huc_fw_size / 1024);
140*ee71434eSAravind Iddamsetty 		return false;
141*ee71434eSAravind Iddamsetty 	}
142*ee71434eSAravind Iddamsetty 
143*ee71434eSAravind Iddamsetty 	return true;
144*ee71434eSAravind Iddamsetty }
145*ee71434eSAravind Iddamsetty 
check_hw_restrictions(struct drm_i915_private * i915,u32 guc_wopcm_base,u32 guc_wopcm_size,u32 huc_fw_size)146*ee71434eSAravind Iddamsetty static bool check_hw_restrictions(struct drm_i915_private *i915,
147*ee71434eSAravind Iddamsetty 				  u32 guc_wopcm_base, u32 guc_wopcm_size,
148*ee71434eSAravind Iddamsetty 				  u32 huc_fw_size)
149*ee71434eSAravind Iddamsetty {
150*ee71434eSAravind Iddamsetty 	if (GRAPHICS_VER(i915) == 9 && !gen9_check_dword_gap(i915, guc_wopcm_base,
151*ee71434eSAravind Iddamsetty 							     guc_wopcm_size))
152*ee71434eSAravind Iddamsetty 		return false;
153*ee71434eSAravind Iddamsetty 
154*ee71434eSAravind Iddamsetty 	if (GRAPHICS_VER(i915) == 9 &&
155*ee71434eSAravind Iddamsetty 	    !gen9_check_huc_fw_fits(i915, guc_wopcm_size, huc_fw_size))
156*ee71434eSAravind Iddamsetty 		return false;
157*ee71434eSAravind Iddamsetty 
158*ee71434eSAravind Iddamsetty 	return true;
159*ee71434eSAravind Iddamsetty }
160*ee71434eSAravind Iddamsetty 
__check_layout(struct intel_gt * gt,u32 wopcm_size,u32 guc_wopcm_base,u32 guc_wopcm_size,u32 guc_fw_size,u32 huc_fw_size)161*ee71434eSAravind Iddamsetty static bool __check_layout(struct intel_gt *gt, u32 wopcm_size,
162*ee71434eSAravind Iddamsetty 			   u32 guc_wopcm_base, u32 guc_wopcm_size,
163*ee71434eSAravind Iddamsetty 			   u32 guc_fw_size, u32 huc_fw_size)
164*ee71434eSAravind Iddamsetty {
165*ee71434eSAravind Iddamsetty 	struct drm_i915_private *i915 = gt->i915;
166*ee71434eSAravind Iddamsetty 	const u32 ctx_rsvd = context_reserved_size(i915);
167*ee71434eSAravind Iddamsetty 	u32 size;
168*ee71434eSAravind Iddamsetty 
169*ee71434eSAravind Iddamsetty 	size = wopcm_size - ctx_rsvd;
170*ee71434eSAravind Iddamsetty 	if (unlikely(range_overflows(guc_wopcm_base, guc_wopcm_size, size))) {
171*ee71434eSAravind Iddamsetty 		drm_err(&i915->drm,
172*ee71434eSAravind Iddamsetty 			"WOPCM: invalid GuC region layout: %uK + %uK > %uK\n",
173*ee71434eSAravind Iddamsetty 			guc_wopcm_base / SZ_1K, guc_wopcm_size / SZ_1K,
174*ee71434eSAravind Iddamsetty 			size / SZ_1K);
175*ee71434eSAravind Iddamsetty 		return false;
176*ee71434eSAravind Iddamsetty 	}
177*ee71434eSAravind Iddamsetty 
178*ee71434eSAravind Iddamsetty 	size = guc_fw_size + GUC_WOPCM_RESERVED + GUC_WOPCM_STACK_RESERVED;
179*ee71434eSAravind Iddamsetty 	if (unlikely(guc_wopcm_size < size)) {
180*ee71434eSAravind Iddamsetty 		drm_err(&i915->drm, "WOPCM: no space for %s: %uK < %uK\n",
181*ee71434eSAravind Iddamsetty 			intel_uc_fw_type_repr(INTEL_UC_FW_TYPE_GUC),
182*ee71434eSAravind Iddamsetty 			guc_wopcm_size / SZ_1K, size / SZ_1K);
183*ee71434eSAravind Iddamsetty 		return false;
184*ee71434eSAravind Iddamsetty 	}
185*ee71434eSAravind Iddamsetty 
186*ee71434eSAravind Iddamsetty 	if (intel_uc_supports_huc(&gt->uc)) {
187*ee71434eSAravind Iddamsetty 		size = huc_fw_size + WOPCM_RESERVED_SIZE;
188*ee71434eSAravind Iddamsetty 		if (unlikely(guc_wopcm_base < size)) {
189*ee71434eSAravind Iddamsetty 			drm_err(&i915->drm, "WOPCM: no space for %s: %uK < %uK\n",
190*ee71434eSAravind Iddamsetty 				intel_uc_fw_type_repr(INTEL_UC_FW_TYPE_HUC),
191*ee71434eSAravind Iddamsetty 				guc_wopcm_base / SZ_1K, size / SZ_1K);
192*ee71434eSAravind Iddamsetty 			return false;
193*ee71434eSAravind Iddamsetty 		}
194*ee71434eSAravind Iddamsetty 	}
195*ee71434eSAravind Iddamsetty 
196*ee71434eSAravind Iddamsetty 	return check_hw_restrictions(i915, guc_wopcm_base, guc_wopcm_size,
197*ee71434eSAravind Iddamsetty 				     huc_fw_size);
198*ee71434eSAravind Iddamsetty }
199*ee71434eSAravind Iddamsetty 
__wopcm_regs_locked(struct intel_uncore * uncore,u32 * guc_wopcm_base,u32 * guc_wopcm_size)200*ee71434eSAravind Iddamsetty static bool __wopcm_regs_locked(struct intel_uncore *uncore,
201*ee71434eSAravind Iddamsetty 				u32 *guc_wopcm_base, u32 *guc_wopcm_size)
202*ee71434eSAravind Iddamsetty {
203*ee71434eSAravind Iddamsetty 	u32 reg_base = intel_uncore_read(uncore, DMA_GUC_WOPCM_OFFSET);
204*ee71434eSAravind Iddamsetty 	u32 reg_size = intel_uncore_read(uncore, GUC_WOPCM_SIZE);
205*ee71434eSAravind Iddamsetty 
206*ee71434eSAravind Iddamsetty 	if (!(reg_size & GUC_WOPCM_SIZE_LOCKED) ||
207*ee71434eSAravind Iddamsetty 	    !(reg_base & GUC_WOPCM_OFFSET_VALID))
208*ee71434eSAravind Iddamsetty 		return false;
209*ee71434eSAravind Iddamsetty 
210*ee71434eSAravind Iddamsetty 	*guc_wopcm_base = reg_base & GUC_WOPCM_OFFSET_MASK;
211*ee71434eSAravind Iddamsetty 	*guc_wopcm_size = reg_size & GUC_WOPCM_SIZE_MASK;
212*ee71434eSAravind Iddamsetty 	return true;
213*ee71434eSAravind Iddamsetty }
214*ee71434eSAravind Iddamsetty 
__wopcm_regs_writable(struct intel_uncore * uncore)215*ee71434eSAravind Iddamsetty static bool __wopcm_regs_writable(struct intel_uncore *uncore)
216*ee71434eSAravind Iddamsetty {
217*ee71434eSAravind Iddamsetty 	if (!HAS_GUC_DEPRIVILEGE(uncore->i915))
218*ee71434eSAravind Iddamsetty 		return true;
219*ee71434eSAravind Iddamsetty 
220*ee71434eSAravind Iddamsetty 	return intel_uncore_read(uncore, GUC_SHIM_CONTROL2) & GUC_IS_PRIVILEGED;
221*ee71434eSAravind Iddamsetty }
222*ee71434eSAravind Iddamsetty 
223*ee71434eSAravind Iddamsetty /**
224*ee71434eSAravind Iddamsetty  * intel_wopcm_init() - Initialize the WOPCM structure.
225*ee71434eSAravind Iddamsetty  * @wopcm: pointer to intel_wopcm.
226*ee71434eSAravind Iddamsetty  *
227*ee71434eSAravind Iddamsetty  * This function will partition WOPCM space based on GuC and HuC firmware sizes
228*ee71434eSAravind Iddamsetty  * and will allocate max remaining for use by GuC. This function will also
229*ee71434eSAravind Iddamsetty  * enforce platform dependent hardware restrictions on GuC WOPCM offset and
230*ee71434eSAravind Iddamsetty  * size. It will fail the WOPCM init if any of these checks fail, so that the
231*ee71434eSAravind Iddamsetty  * following WOPCM registers setup and GuC firmware uploading would be aborted.
232*ee71434eSAravind Iddamsetty  */
intel_wopcm_init(struct intel_wopcm * wopcm)233*ee71434eSAravind Iddamsetty void intel_wopcm_init(struct intel_wopcm *wopcm)
234*ee71434eSAravind Iddamsetty {
235*ee71434eSAravind Iddamsetty 	struct intel_gt *gt = wopcm_to_gt(wopcm);
236*ee71434eSAravind Iddamsetty 	struct drm_i915_private *i915 = gt->i915;
237*ee71434eSAravind Iddamsetty 	u32 guc_fw_size = intel_uc_fw_get_upload_size(&gt->uc.guc.fw);
238*ee71434eSAravind Iddamsetty 	u32 huc_fw_size = intel_uc_fw_get_upload_size(&gt->uc.huc.fw);
239*ee71434eSAravind Iddamsetty 	u32 ctx_rsvd = context_reserved_size(i915);
240*ee71434eSAravind Iddamsetty 	u32 wopcm_size = wopcm->size;
241*ee71434eSAravind Iddamsetty 	u32 guc_wopcm_base;
242*ee71434eSAravind Iddamsetty 	u32 guc_wopcm_size;
243*ee71434eSAravind Iddamsetty 
244*ee71434eSAravind Iddamsetty 	if (!guc_fw_size)
245*ee71434eSAravind Iddamsetty 		return;
246*ee71434eSAravind Iddamsetty 
247*ee71434eSAravind Iddamsetty 	GEM_BUG_ON(!wopcm_size);
248*ee71434eSAravind Iddamsetty 	GEM_BUG_ON(wopcm->guc.base);
249*ee71434eSAravind Iddamsetty 	GEM_BUG_ON(wopcm->guc.size);
250*ee71434eSAravind Iddamsetty 	GEM_BUG_ON(guc_fw_size >= wopcm_size);
251*ee71434eSAravind Iddamsetty 	GEM_BUG_ON(huc_fw_size >= wopcm_size);
252*ee71434eSAravind Iddamsetty 	GEM_BUG_ON(ctx_rsvd + WOPCM_RESERVED_SIZE >= wopcm_size);
253*ee71434eSAravind Iddamsetty 
254*ee71434eSAravind Iddamsetty 	if (i915_inject_probe_failure(i915))
255*ee71434eSAravind Iddamsetty 		return;
256*ee71434eSAravind Iddamsetty 
257*ee71434eSAravind Iddamsetty 	if (__wopcm_regs_locked(gt->uncore, &guc_wopcm_base, &guc_wopcm_size)) {
258*ee71434eSAravind Iddamsetty 		drm_dbg(&i915->drm, "GuC WOPCM is already locked [%uK, %uK)\n",
259*ee71434eSAravind Iddamsetty 			guc_wopcm_base / SZ_1K, guc_wopcm_size / SZ_1K);
260*ee71434eSAravind Iddamsetty 		/*
261*ee71434eSAravind Iddamsetty 		 * Note that to keep things simple (i.e. avoid different
262*ee71434eSAravind Iddamsetty 		 * defines per platform) our WOPCM math doesn't always use the
263*ee71434eSAravind Iddamsetty 		 * actual WOPCM size, but a value that is less or equal to it.
264*ee71434eSAravind Iddamsetty 		 * This is perfectly fine when i915 programs the registers, but
265*ee71434eSAravind Iddamsetty 		 * on platforms with GuC deprivilege the registers are not
266*ee71434eSAravind Iddamsetty 		 * writable from i915 and are instead pre-programmed by the
267*ee71434eSAravind Iddamsetty 		 * bios/IFWI, so there might be a mismatch of sizes.
268*ee71434eSAravind Iddamsetty 		 * Instead of handling the size difference, we trust that the
269*ee71434eSAravind Iddamsetty 		 * programmed values make sense and disable the relevant check
270*ee71434eSAravind Iddamsetty 		 * by using the maximum possible WOPCM size in the verification
271*ee71434eSAravind Iddamsetty 		 * math. In the extremely unlikely case that the registers
272*ee71434eSAravind Iddamsetty 		 * were pre-programmed with an invalid value, we will still
273*ee71434eSAravind Iddamsetty 		 * gracefully fail later during the GuC/HuC dma.
274*ee71434eSAravind Iddamsetty 		 */
275*ee71434eSAravind Iddamsetty 		if (!__wopcm_regs_writable(gt->uncore))
276*ee71434eSAravind Iddamsetty 			wopcm_size = MAX_WOPCM_SIZE;
277*ee71434eSAravind Iddamsetty 
278*ee71434eSAravind Iddamsetty 		goto check;
279*ee71434eSAravind Iddamsetty 	}
280*ee71434eSAravind Iddamsetty 
281*ee71434eSAravind Iddamsetty 	/*
282*ee71434eSAravind Iddamsetty 	 * On platforms with a media GT, the WOPCM is partitioned between the
283*ee71434eSAravind Iddamsetty 	 * two GTs, so we would have to take that into account when doing the
284*ee71434eSAravind Iddamsetty 	 * math below. There is also a new section reserved for the GSC context
285*ee71434eSAravind Iddamsetty 	 * that would have to be factored in. However, all platforms with a
286*ee71434eSAravind Iddamsetty 	 * media GT also have GuC depriv enabled, so the WOPCM regs are
287*ee71434eSAravind Iddamsetty 	 * pre-locked and therefore we don't have to do the math ourselves.
288*ee71434eSAravind Iddamsetty 	 */
289*ee71434eSAravind Iddamsetty 	if (unlikely(i915->media_gt)) {
290*ee71434eSAravind Iddamsetty 		drm_err(&i915->drm, "Unlocked WOPCM regs with media GT\n");
291*ee71434eSAravind Iddamsetty 		return;
292*ee71434eSAravind Iddamsetty 	}
293*ee71434eSAravind Iddamsetty 
294*ee71434eSAravind Iddamsetty 	/*
295*ee71434eSAravind Iddamsetty 	 * Aligned value of guc_wopcm_base will determine available WOPCM space
296*ee71434eSAravind Iddamsetty 	 * for HuC firmware and mandatory reserved area.
297*ee71434eSAravind Iddamsetty 	 */
298*ee71434eSAravind Iddamsetty 	guc_wopcm_base = huc_fw_size + WOPCM_RESERVED_SIZE;
299*ee71434eSAravind Iddamsetty 	guc_wopcm_base = ALIGN(guc_wopcm_base, GUC_WOPCM_OFFSET_ALIGNMENT);
300*ee71434eSAravind Iddamsetty 
301*ee71434eSAravind Iddamsetty 	/*
302*ee71434eSAravind Iddamsetty 	 * Need to clamp guc_wopcm_base now to make sure the following math is
303*ee71434eSAravind Iddamsetty 	 * correct. Formal check of whole WOPCM layout will be done below.
304*ee71434eSAravind Iddamsetty 	 */
305*ee71434eSAravind Iddamsetty 	guc_wopcm_base = min(guc_wopcm_base, wopcm_size - ctx_rsvd);
306*ee71434eSAravind Iddamsetty 
307*ee71434eSAravind Iddamsetty 	/* Aligned remainings of usable WOPCM space can be assigned to GuC. */
308*ee71434eSAravind Iddamsetty 	guc_wopcm_size = wopcm_size - ctx_rsvd - guc_wopcm_base;
309*ee71434eSAravind Iddamsetty 	guc_wopcm_size &= GUC_WOPCM_SIZE_MASK;
310*ee71434eSAravind Iddamsetty 
311*ee71434eSAravind Iddamsetty 	drm_dbg(&i915->drm, "Calculated GuC WOPCM [%uK, %uK)\n",
312*ee71434eSAravind Iddamsetty 		guc_wopcm_base / SZ_1K, guc_wopcm_size / SZ_1K);
313*ee71434eSAravind Iddamsetty 
314*ee71434eSAravind Iddamsetty check:
315*ee71434eSAravind Iddamsetty 	if (__check_layout(gt, wopcm_size, guc_wopcm_base, guc_wopcm_size,
316*ee71434eSAravind Iddamsetty 			   guc_fw_size, huc_fw_size)) {
317*ee71434eSAravind Iddamsetty 		wopcm->guc.base = guc_wopcm_base;
318*ee71434eSAravind Iddamsetty 		wopcm->guc.size = guc_wopcm_size;
319*ee71434eSAravind Iddamsetty 		GEM_BUG_ON(!wopcm->guc.base);
320*ee71434eSAravind Iddamsetty 		GEM_BUG_ON(!wopcm->guc.size);
321*ee71434eSAravind Iddamsetty 	}
322*ee71434eSAravind Iddamsetty }
323