124f90d66SChris Wilson /* SPDX-License-Identifier: MIT*/
2112ed2d3SChris Wilson /*
3e52e4a31SMauro Carvalho Chehab * Copyright © 2003-2018 Intel Corporation
4112ed2d3SChris Wilson */
5112ed2d3SChris Wilson
6112ed2d3SChris Wilson #ifndef _INTEL_GPU_COMMANDS_H_
7112ed2d3SChris Wilson #define _INTEL_GPU_COMMANDS_H_
8112ed2d3SChris Wilson
9755bf8a8SChris Wilson #include <linux/bitops.h>
10755bf8a8SChris Wilson
11112ed2d3SChris Wilson /*
12bf1315b8SChris Wilson * Target address alignments required for GPU access e.g.
13bf1315b8SChris Wilson * MI_STORE_DWORD_IMM.
14bf1315b8SChris Wilson */
15bf1315b8SChris Wilson #define alignof_dword 4
16bf1315b8SChris Wilson #define alignof_qword 8
17bf1315b8SChris Wilson
18bf1315b8SChris Wilson /*
19112ed2d3SChris Wilson * Instruction field definitions used by the command parser
20112ed2d3SChris Wilson */
21112ed2d3SChris Wilson #define INSTR_CLIENT_SHIFT 29
22112ed2d3SChris Wilson #define INSTR_MI_CLIENT 0x0
23112ed2d3SChris Wilson #define INSTR_BC_CLIENT 0x2
2415bd4a67SDaniele Ceraolo Spurio #define INSTR_GSC_CLIENT 0x2 /* MTL+ */
25112ed2d3SChris Wilson #define INSTR_RC_CLIENT 0x3
26112ed2d3SChris Wilson #define INSTR_SUBCLIENT_SHIFT 27
27112ed2d3SChris Wilson #define INSTR_SUBCLIENT_MASK 0x18000000
28112ed2d3SChris Wilson #define INSTR_MEDIA_SUBCLIENT 0x2
29112ed2d3SChris Wilson #define INSTR_26_TO_24_MASK 0x7000000
30112ed2d3SChris Wilson #define INSTR_26_TO_24_SHIFT 24
31112ed2d3SChris Wilson
3295c9e122SHuang, Sean Z #define __INSTR(client) ((client) << INSTR_CLIENT_SHIFT)
3395c9e122SHuang, Sean Z
34112ed2d3SChris Wilson /*
35112ed2d3SChris Wilson * Memory interface instructions used by the kernel
36112ed2d3SChris Wilson */
3795c9e122SHuang, Sean Z #define MI_INSTR(opcode, flags) \
3895c9e122SHuang, Sean Z (__INSTR(INSTR_MI_CLIENT) | (opcode) << 23 | (flags))
39112ed2d3SChris Wilson /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
40112ed2d3SChris Wilson #define MI_GLOBAL_GTT (1<<22)
41112ed2d3SChris Wilson
42112ed2d3SChris Wilson #define MI_NOOP MI_INSTR(0, 0)
43166c44e6SChris Wilson #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
44166c44e6SChris Wilson #define MI_SET_PREDICATE_DISABLE (0 << 0)
45112ed2d3SChris Wilson #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
46112ed2d3SChris Wilson #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
47112ed2d3SChris Wilson #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
48112ed2d3SChris Wilson #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
49112ed2d3SChris Wilson #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
50112ed2d3SChris Wilson #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
51112ed2d3SChris Wilson #define MI_FLUSH MI_INSTR(0x04, 0)
52112ed2d3SChris Wilson #define MI_READ_FLUSH (1 << 0)
53112ed2d3SChris Wilson #define MI_EXE_FLUSH (1 << 1)
54112ed2d3SChris Wilson #define MI_NO_WRITE_FLUSH (1 << 2)
55112ed2d3SChris Wilson #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
56112ed2d3SChris Wilson #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
57112ed2d3SChris Wilson #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
58112ed2d3SChris Wilson #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
59112ed2d3SChris Wilson #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
60112ed2d3SChris Wilson #define MI_ARB_ENABLE (1<<0)
61112ed2d3SChris Wilson #define MI_ARB_DISABLE (0<<0)
62112ed2d3SChris Wilson #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
63112ed2d3SChris Wilson #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
64112ed2d3SChris Wilson #define MI_SUSPEND_FLUSH_EN (1<<0)
65112ed2d3SChris Wilson #define MI_SET_APPID MI_INSTR(0x0e, 0)
6695c9e122SHuang, Sean Z #define MI_SET_APPID_SESSION_ID(x) ((x) << 0)
67112ed2d3SChris Wilson #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
68112ed2d3SChris Wilson #define MI_OVERLAY_CONTINUE (0x0<<21)
69112ed2d3SChris Wilson #define MI_OVERLAY_ON (0x1<<21)
70112ed2d3SChris Wilson #define MI_OVERLAY_OFF (0x2<<21)
71112ed2d3SChris Wilson #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
72112ed2d3SChris Wilson #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
73112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
74112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
75112ed2d3SChris Wilson /* IVB has funny definitions for which plane to flip. */
76112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
77112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
78112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
79112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
80112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
81112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
82112ed2d3SChris Wilson /* SKL ones */
83112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
84112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
85112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
86112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
87112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
88112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
89112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
90112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
91112ed2d3SChris Wilson #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
92112ed2d3SChris Wilson #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
93112ed2d3SChris Wilson #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
94112ed2d3SChris Wilson #define MI_SEMAPHORE_UPDATE (1<<21)
95112ed2d3SChris Wilson #define MI_SEMAPHORE_COMPARE (1<<20)
96112ed2d3SChris Wilson #define MI_SEMAPHORE_REGISTER (1<<18)
97112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
98112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
99112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
100112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
101112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
102112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
103112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
104112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
105112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
106112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
107112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
108112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
109112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
110112ed2d3SChris Wilson #define MI_SEMAPHORE_SYNC_MASK (3<<16)
111112ed2d3SChris Wilson #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
112112ed2d3SChris Wilson #define MI_MM_SPACE_GTT (1<<8)
113112ed2d3SChris Wilson #define MI_MM_SPACE_PHYSICAL (0<<8)
114112ed2d3SChris Wilson #define MI_SAVE_EXT_STATE_EN (1<<3)
115112ed2d3SChris Wilson #define MI_RESTORE_EXT_STATE_EN (1<<2)
116112ed2d3SChris Wilson #define MI_FORCE_RESTORE (1<<1)
117112ed2d3SChris Wilson #define MI_RESTORE_INHIBIT (1<<0)
118112ed2d3SChris Wilson #define HSW_MI_RS_SAVE_STATE_EN (1<<3)
119112ed2d3SChris Wilson #define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
120112ed2d3SChris Wilson #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
121112ed2d3SChris Wilson #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
122112ed2d3SChris Wilson #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
123c210e85bSChris Wilson #define MI_SEMAPHORE_WAIT_TOKEN MI_INSTR(0x1c, 3) /* GEN12+ */
124*0fde2f23SJonathan Cavitt #define MI_SEMAPHORE_REGISTER_POLL (1 << 16)
125112ed2d3SChris Wilson #define MI_SEMAPHORE_POLL (1 << 15)
126112ed2d3SChris Wilson #define MI_SEMAPHORE_SAD_GT_SDD (0 << 12)
127112ed2d3SChris Wilson #define MI_SEMAPHORE_SAD_GTE_SDD (1 << 12)
128112ed2d3SChris Wilson #define MI_SEMAPHORE_SAD_LT_SDD (2 << 12)
129112ed2d3SChris Wilson #define MI_SEMAPHORE_SAD_LTE_SDD (3 << 12)
130112ed2d3SChris Wilson #define MI_SEMAPHORE_SAD_EQ_SDD (4 << 12)
131112ed2d3SChris Wilson #define MI_SEMAPHORE_SAD_NEQ_SDD (5 << 12)
132c210e85bSChris Wilson #define MI_SEMAPHORE_TOKEN_MASK REG_GENMASK(9, 5)
133c210e85bSChris Wilson #define MI_SEMAPHORE_TOKEN_SHIFT 5
134cf586021SChris Wilson #define MI_STORE_DATA_IMM MI_INSTR(0x20, 0)
135112ed2d3SChris Wilson #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
136112ed2d3SChris Wilson #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
137cf586021SChris Wilson #define MI_STORE_QWORD_IMM_GEN8 (MI_INSTR(0x20, 3) | REG_BIT(21))
138112ed2d3SChris Wilson #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
139112ed2d3SChris Wilson #define MI_USE_GGTT (1 << 22) /* g4x+ */
140112ed2d3SChris Wilson #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
141717f9badSMatthew Brost #define MI_ATOMIC MI_INSTR(0x2f, 1)
142717f9badSMatthew Brost #define MI_ATOMIC_INLINE (MI_INSTR(0x2f, 9) | MI_ATOMIC_INLINE_DATA)
143717f9badSMatthew Brost #define MI_ATOMIC_GLOBAL_GTT (1 << 22)
144717f9badSMatthew Brost #define MI_ATOMIC_INLINE_DATA (1 << 18)
145717f9badSMatthew Brost #define MI_ATOMIC_CS_STALL (1 << 17)
146717f9badSMatthew Brost #define MI_ATOMIC_MOVE (0x4 << 8)
147717f9badSMatthew Brost
148112ed2d3SChris Wilson /*
149112ed2d3SChris Wilson * Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
150112ed2d3SChris Wilson * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
151112ed2d3SChris Wilson * simply ignores the register load under certain conditions.
152112ed2d3SChris Wilson * - One can actually load arbitrary many arbitrary registers: Simply issue x
153112ed2d3SChris Wilson * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
154112ed2d3SChris Wilson */
155112ed2d3SChris Wilson #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
156cdb736faSMika Kuoppala /* Gen11+. addr = base + (ctx_restore ? offset & GENMASK(12,2) : offset) */
157685d2109SMika Kuoppala #define MI_LRI_LRM_CS_MMIO REG_BIT(19)
158d8b93201SFei Yang #define MI_LRI_MMIO_REMAP_EN REG_BIT(17)
159112ed2d3SChris Wilson #define MI_LRI_FORCE_POSTED (1<<12)
1606a45008aSLionel Landwerlin #define MI_LOAD_REGISTER_IMM_MAX_REGS (126)
161112ed2d3SChris Wilson #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
162112ed2d3SChris Wilson #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
163112ed2d3SChris Wilson #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
164112ed2d3SChris Wilson #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
16595c9e122SHuang, Sean Z #define MI_FLUSH_DW_PROTECTED_MEM_EN (1 << 22)
166112ed2d3SChris Wilson #define MI_FLUSH_DW_STORE_INDEX (1<<21)
167112ed2d3SChris Wilson #define MI_INVALIDATE_TLB (1<<18)
16848760ffeSRamalingam C #define MI_FLUSH_DW_CCS (1<<16)
169112ed2d3SChris Wilson #define MI_FLUSH_DW_OP_STOREDW (1<<14)
170112ed2d3SChris Wilson #define MI_FLUSH_DW_OP_MASK (3<<14)
17148760ffeSRamalingam C #define MI_FLUSH_DW_LLC (1<<9)
172112ed2d3SChris Wilson #define MI_FLUSH_DW_NOTIFY (1<<8)
173112ed2d3SChris Wilson #define MI_INVALIDATE_BSD (1<<7)
174112ed2d3SChris Wilson #define MI_FLUSH_DW_USE_GTT (1<<2)
175112ed2d3SChris Wilson #define MI_FLUSH_DW_USE_PPGTT (0<<2)
176112ed2d3SChris Wilson #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
177112ed2d3SChris Wilson #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
1787d5255e0SMichał Winiarski #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 1)
179685d2109SMika Kuoppala #define MI_LRR_SOURCE_CS_MMIO REG_BIT(18)
180112ed2d3SChris Wilson #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
181112ed2d3SChris Wilson #define MI_BATCH_NON_SECURE (1)
182112ed2d3SChris Wilson /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
183112ed2d3SChris Wilson #define MI_BATCH_NON_SECURE_I965 (1<<8)
184112ed2d3SChris Wilson #define MI_BATCH_PPGTT_HSW (1<<8)
185112ed2d3SChris Wilson #define MI_BATCH_NON_SECURE_HSW (1<<13)
186112ed2d3SChris Wilson #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
187112ed2d3SChris Wilson #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
188112ed2d3SChris Wilson #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
189daed3e44SLionel Landwerlin #define MI_BATCH_RESOURCE_STREAMER REG_BIT(10)
190daed3e44SLionel Landwerlin #define MI_BATCH_PREDICATE REG_BIT(15) /* HSW+ on RCS only*/
191112ed2d3SChris Wilson
192a5c3a3cbSUmesh Nerlige Ramappa #define MI_OPCODE(x) (((x) >> 23) & 0x3f)
193a5c3a3cbSUmesh Nerlige Ramappa #define IS_MI_LRI_CMD(x) (MI_OPCODE(x) == MI_OPCODE(MI_INSTR(0x22, 0)))
194a5c3a3cbSUmesh Nerlige Ramappa #define MI_LRI_LEN(x) (((x) & 0xff) + 1)
195a5c3a3cbSUmesh Nerlige Ramappa
196112ed2d3SChris Wilson /*
197112ed2d3SChris Wilson * 3D instructions used by the kernel
198112ed2d3SChris Wilson */
199112ed2d3SChris Wilson #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
200112ed2d3SChris Wilson
201112ed2d3SChris Wilson #define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
202112ed2d3SChris Wilson #define GEN9_MEDIA_POOL_ENABLE (1 << 31)
203112ed2d3SChris Wilson #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
204112ed2d3SChris Wilson #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
205112ed2d3SChris Wilson #define SC_UPDATE_SCISSOR (0x1<<1)
206112ed2d3SChris Wilson #define SC_ENABLE_MASK (0x1<<0)
207112ed2d3SChris Wilson #define SC_ENABLE (0x1<<0)
208112ed2d3SChris Wilson #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
209112ed2d3SChris Wilson #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
210112ed2d3SChris Wilson #define SCI_YMIN_MASK (0xffff<<16)
211112ed2d3SChris Wilson #define SCI_XMIN_MASK (0xffff<<0)
212112ed2d3SChris Wilson #define SCI_YMAX_MASK (0xffff<<16)
213112ed2d3SChris Wilson #define SCI_XMAX_MASK (0xffff<<0)
214112ed2d3SChris Wilson #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
215112ed2d3SChris Wilson #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
216112ed2d3SChris Wilson #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
217112ed2d3SChris Wilson #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
218112ed2d3SChris Wilson #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
219112ed2d3SChris Wilson #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
220112ed2d3SChris Wilson #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
221112ed2d3SChris Wilson #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
222112ed2d3SChris Wilson #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
223112ed2d3SChris Wilson
22448760ffeSRamalingam C #define XY_CTRL_SURF_INSTR_SIZE 5
22548760ffeSRamalingam C #define MI_FLUSH_DW_SIZE 3
22648760ffeSRamalingam C #define XY_CTRL_SURF_COPY_BLT ((2 << 29) | (0x48 << 22) | 3)
22748760ffeSRamalingam C #define SRC_ACCESS_TYPE_SHIFT 21
22848760ffeSRamalingam C #define DST_ACCESS_TYPE_SHIFT 20
22948760ffeSRamalingam C #define CCS_SIZE_MASK 0x3FF
23048760ffeSRamalingam C #define CCS_SIZE_SHIFT 8
23148760ffeSRamalingam C #define XY_CTRL_SURF_MOCS_MASK GENMASK(31, 25)
23248760ffeSRamalingam C #define NUM_CCS_BYTES_PER_BLOCK 256
23348760ffeSRamalingam C #define NUM_BYTES_PER_CCS_BYTE 256
23448760ffeSRamalingam C #define NUM_CCS_BLKS_PER_XFER 1024
23548760ffeSRamalingam C #define INDIRECT_ACCESS 0
23648760ffeSRamalingam C #define DIRECT_ACCESS 1
23748760ffeSRamalingam C
238112ed2d3SChris Wilson #define COLOR_BLT_CMD (2 << 29 | 0x40 << 22 | (5 - 2))
2396501aa4eSMatthew Auld #define XY_COLOR_BLT_CMD (2 << 29 | 0x50 << 22)
240a0ed9c95SRamalingam C #define XY_FAST_COLOR_BLT_CMD (2 << 29 | 0x44 << 22)
241a0ed9c95SRamalingam C #define XY_FAST_COLOR_BLT_DEPTH_32 (2 << 19)
242a0ed9c95SRamalingam C #define XY_FAST_COLOR_BLT_DW 16
243a0ed9c95SRamalingam C #define XY_FAST_COLOR_BLT_MOCS_MASK GENMASK(27, 21)
244a0ed9c95SRamalingam C #define XY_FAST_COLOR_BLT_MEM_TYPE_SHIFT 31
245d63ddca7SBommu Krishnaiah
246d63ddca7SBommu Krishnaiah #define XY_FAST_COPY_BLT_D0_SRC_TILING_MASK REG_GENMASK(21, 20)
247d63ddca7SBommu Krishnaiah #define XY_FAST_COPY_BLT_D0_DST_TILING_MASK REG_GENMASK(14, 13)
248d63ddca7SBommu Krishnaiah #define XY_FAST_COPY_BLT_D0_SRC_TILE_MODE(mode) \
249d63ddca7SBommu Krishnaiah REG_FIELD_PREP(XY_FAST_COPY_BLT_D0_SRC_TILING_MASK, mode)
250d63ddca7SBommu Krishnaiah #define XY_FAST_COPY_BLT_D0_DST_TILE_MODE(mode) \
251d63ddca7SBommu Krishnaiah REG_FIELD_PREP(XY_FAST_COPY_BLT_D0_DST_TILING_MASK, mode)
252d63ddca7SBommu Krishnaiah #define LINEAR 0
253d63ddca7SBommu Krishnaiah #define TILE_X 0x1
254d63ddca7SBommu Krishnaiah #define XMAJOR 0x1
255d63ddca7SBommu Krishnaiah #define YMAJOR 0x2
256d63ddca7SBommu Krishnaiah #define TILE_64 0x3
257d63ddca7SBommu Krishnaiah #define XY_FAST_COPY_BLT_D1_SRC_TILE4 REG_BIT(31)
258d63ddca7SBommu Krishnaiah #define XY_FAST_COPY_BLT_D1_DST_TILE4 REG_BIT(30)
259d63ddca7SBommu Krishnaiah #define BLIT_CCTL_SRC_MOCS_MASK REG_GENMASK(6, 0)
260d63ddca7SBommu Krishnaiah #define BLIT_CCTL_DST_MOCS_MASK REG_GENMASK(14, 8)
261d63ddca7SBommu Krishnaiah /* Note: MOCS value = (index << 1) */
262d63ddca7SBommu Krishnaiah #define BLIT_CCTL_SRC_MOCS(idx) \
263d63ddca7SBommu Krishnaiah REG_FIELD_PREP(BLIT_CCTL_SRC_MOCS_MASK, (idx) << 1)
264d63ddca7SBommu Krishnaiah #define BLIT_CCTL_DST_MOCS(idx) \
265d63ddca7SBommu Krishnaiah REG_FIELD_PREP(BLIT_CCTL_DST_MOCS_MASK, (idx) << 1)
266d63ddca7SBommu Krishnaiah
26705f219d7SMatthew Auld #define SRC_COPY_BLT_CMD (2 << 29 | 0x43 << 22)
26805f219d7SMatthew Auld #define GEN9_XY_FAST_COPY_BLT_CMD (2 << 29 | 0x42 << 22)
26905f219d7SMatthew Auld #define XY_SRC_COPY_BLT_CMD (2 << 29 | 0x53 << 22)
27005f219d7SMatthew Auld #define XY_MONO_SRC_COPY_IMM_BLT (2 << 29 | 0x71 << 22 | 5)
271112ed2d3SChris Wilson #define BLT_WRITE_A (2<<20)
272112ed2d3SChris Wilson #define BLT_WRITE_RGB (1<<20)
273112ed2d3SChris Wilson #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
274112ed2d3SChris Wilson #define BLT_DEPTH_8 (0<<24)
275112ed2d3SChris Wilson #define BLT_DEPTH_16_565 (1<<24)
276112ed2d3SChris Wilson #define BLT_DEPTH_16_1555 (2<<24)
277112ed2d3SChris Wilson #define BLT_DEPTH_32 (3<<24)
278112ed2d3SChris Wilson #define BLT_ROP_SRC_COPY (0xcc<<16)
279112ed2d3SChris Wilson #define BLT_ROP_COLOR_COPY (0xf0<<16)
280112ed2d3SChris Wilson #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
281112ed2d3SChris Wilson #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
282112ed2d3SChris Wilson #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
283112ed2d3SChris Wilson #define ASYNC_FLIP (1<<22)
284112ed2d3SChris Wilson #define DISPLAY_PLANE_A (0<<20)
285112ed2d3SChris Wilson #define DISPLAY_PLANE_B (1<<20)
286112ed2d3SChris Wilson #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
2878a8b540aSMika Kuoppala #define PIPE_CONTROL_COMMAND_CACHE_INVALIDATE (1<<29) /* gen11+ */
288cfba6bd8SMika Kuoppala #define PIPE_CONTROL_TILE_CACHE_FLUSH (1<<28) /* gen11+ */
289112ed2d3SChris Wilson #define PIPE_CONTROL_FLUSH_L3 (1<<27)
290803efd29SDaniele Ceraolo Spurio #define PIPE_CONTROL_AMFS_FLUSH (1<<25) /* gen12+ */
291112ed2d3SChris Wilson #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
292112ed2d3SChris Wilson #define PIPE_CONTROL_MMIO_WRITE (1<<23)
293112ed2d3SChris Wilson #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
294112ed2d3SChris Wilson #define PIPE_CONTROL_CS_STALL (1<<20)
295803efd29SDaniele Ceraolo Spurio #define PIPE_CONTROL_GLOBAL_SNAPSHOT_RESET (1<<19)
296112ed2d3SChris Wilson #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
297803efd29SDaniele Ceraolo Spurio #define PIPE_CONTROL_PSD_SYNC (1<<17) /* gen11+ */
298112ed2d3SChris Wilson #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
299daed3e44SLionel Landwerlin #define PIPE_CONTROL_WRITE_TIMESTAMP (3<<14)
300112ed2d3SChris Wilson #define PIPE_CONTROL_QW_WRITE (1<<14)
301112ed2d3SChris Wilson #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
302112ed2d3SChris Wilson #define PIPE_CONTROL_DEPTH_STALL (1<<13)
303824df77aSAndi Shyti #define PIPE_CONTROL_CCS_FLUSH (1<<13) /* MTL+ */
304112ed2d3SChris Wilson #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
305112ed2d3SChris Wilson #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
306112ed2d3SChris Wilson #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on ILK */
307112ed2d3SChris Wilson #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
308112ed2d3SChris Wilson #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
30932d7171eSMika Kuoppala #define PIPE_CONTROL0_HDC_PIPELINE_FLUSH REG_BIT(9) /* gen12 */
310112ed2d3SChris Wilson #define PIPE_CONTROL_NOTIFY (1<<8)
311112ed2d3SChris Wilson #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
312112ed2d3SChris Wilson #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
313112ed2d3SChris Wilson #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
314112ed2d3SChris Wilson #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
315112ed2d3SChris Wilson #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
316112ed2d3SChris Wilson #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
317112ed2d3SChris Wilson #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
318112ed2d3SChris Wilson #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
319112ed2d3SChris Wilson
3201eb31338SStuart Summers /*
3211eb31338SStuart Summers * 3D-related flags that can't be set on _engines_ that lack access to the 3D
3221eb31338SStuart Summers * pipeline (i.e., CCS engines).
3231eb31338SStuart Summers */
3241eb31338SStuart Summers #define PIPE_CONTROL_3D_ENGINE_FLAGS (\
325803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH | \
326803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_DEPTH_CACHE_FLUSH | \
327803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_TILE_CACHE_FLUSH | \
328803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_DEPTH_STALL | \
329803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_STALL_AT_SCOREBOARD | \
330803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_PSD_SYNC | \
331803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_AMFS_FLUSH | \
332803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_VF_CACHE_INVALIDATE | \
333803efd29SDaniele Ceraolo Spurio PIPE_CONTROL_GLOBAL_SNAPSHOT_RESET)
334803efd29SDaniele Ceraolo Spurio
3351eb31338SStuart Summers /* 3D-related flags that can't be set on _platforms_ that lack a 3D pipeline */
3361eb31338SStuart Summers #define PIPE_CONTROL_3D_ARCH_FLAGS ( \
3371eb31338SStuart Summers PIPE_CONTROL_3D_ENGINE_FLAGS | \
3381eb31338SStuart Summers PIPE_CONTROL_INDIRECT_STATE_DISABLE | \
3391eb31338SStuart Summers PIPE_CONTROL_FLUSH_ENABLE | \
3401eb31338SStuart Summers PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | \
3411eb31338SStuart Summers PIPE_CONTROL_DC_FLUSH_ENABLE)
3421eb31338SStuart Summers
34374b2089aSMichał Winiarski #define MI_MATH(x) MI_INSTR(0x1a, (x) - 1)
34474b2089aSMichał Winiarski #define MI_MATH_INSTR(opcode, op1, op2) ((opcode) << 20 | (op1) << 10 | (op2))
34574b2089aSMichał Winiarski /* Opcodes for MI_MATH_INSTR */
34674b2089aSMichał Winiarski #define MI_MATH_NOOP MI_MATH_INSTR(0x000, 0x0, 0x0)
34774b2089aSMichał Winiarski #define MI_MATH_LOAD(op1, op2) MI_MATH_INSTR(0x080, op1, op2)
34874b2089aSMichał Winiarski #define MI_MATH_LOADINV(op1, op2) MI_MATH_INSTR(0x480, op1, op2)
34974b2089aSMichał Winiarski #define MI_MATH_LOAD0(op1) MI_MATH_INSTR(0x081, op1)
35074b2089aSMichał Winiarski #define MI_MATH_LOAD1(op1) MI_MATH_INSTR(0x481, op1)
35174b2089aSMichał Winiarski #define MI_MATH_ADD MI_MATH_INSTR(0x100, 0x0, 0x0)
35274b2089aSMichał Winiarski #define MI_MATH_SUB MI_MATH_INSTR(0x101, 0x0, 0x0)
35374b2089aSMichał Winiarski #define MI_MATH_AND MI_MATH_INSTR(0x102, 0x0, 0x0)
35474b2089aSMichał Winiarski #define MI_MATH_OR MI_MATH_INSTR(0x103, 0x0, 0x0)
35574b2089aSMichał Winiarski #define MI_MATH_XOR MI_MATH_INSTR(0x104, 0x0, 0x0)
35674b2089aSMichał Winiarski #define MI_MATH_STORE(op1, op2) MI_MATH_INSTR(0x180, op1, op2)
35774b2089aSMichał Winiarski #define MI_MATH_STOREINV(op1, op2) MI_MATH_INSTR(0x580, op1, op2)
35874b2089aSMichał Winiarski /* Registers used as operands in MI_MATH_INSTR */
35974b2089aSMichał Winiarski #define MI_MATH_REG(x) (x)
36074b2089aSMichał Winiarski #define MI_MATH_REG_SRCA 0x20
36174b2089aSMichał Winiarski #define MI_MATH_REG_SRCB 0x21
36274b2089aSMichał Winiarski #define MI_MATH_REG_ACCU 0x31
36374b2089aSMichał Winiarski #define MI_MATH_REG_ZF 0x32
36474b2089aSMichał Winiarski #define MI_MATH_REG_CF 0x33
36574b2089aSMichał Winiarski
366112ed2d3SChris Wilson /*
36795c9e122SHuang, Sean Z * Media instructions used by the kernel
36895c9e122SHuang, Sean Z */
36995c9e122SHuang, Sean Z #define MEDIA_INSTR(pipe, op, sub_op, flags) \
37095c9e122SHuang, Sean Z (__INSTR(INSTR_RC_CLIENT) | (pipe) << INSTR_SUBCLIENT_SHIFT | \
37195c9e122SHuang, Sean Z (op) << INSTR_26_TO_24_SHIFT | (sub_op) << 16 | (flags))
37295c9e122SHuang, Sean Z
37395c9e122SHuang, Sean Z #define MFX_WAIT MEDIA_INSTR(1, 0, 0, 0)
37495c9e122SHuang, Sean Z #define MFX_WAIT_DW0_MFX_SYNC_CONTROL_FLAG REG_BIT(8)
37595c9e122SHuang, Sean Z #define MFX_WAIT_DW0_PXP_SYNC_CONTROL_FLAG REG_BIT(9)
37695c9e122SHuang, Sean Z
37795c9e122SHuang, Sean Z #define CRYPTO_KEY_EXCHANGE MEDIA_INSTR(2, 6, 9, 0)
37895c9e122SHuang, Sean Z
37995c9e122SHuang, Sean Z /*
380112ed2d3SChris Wilson * Commands used only by the command parser
381112ed2d3SChris Wilson */
382112ed2d3SChris Wilson #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
383112ed2d3SChris Wilson #define MI_ARB_CHECK MI_INSTR(0x05, 0)
384112ed2d3SChris Wilson #define MI_RS_CONTROL MI_INSTR(0x06, 0)
385112ed2d3SChris Wilson #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
386112ed2d3SChris Wilson #define MI_PREDICATE MI_INSTR(0x0C, 0)
387112ed2d3SChris Wilson #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
388112ed2d3SChris Wilson #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
389112ed2d3SChris Wilson #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
390112ed2d3SChris Wilson #define MI_URB_CLEAR MI_INSTR(0x19, 0)
391112ed2d3SChris Wilson #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
392112ed2d3SChris Wilson #define MI_CLFLUSH MI_INSTR(0x27, 0)
393112ed2d3SChris Wilson #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
394112ed2d3SChris Wilson #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
395112ed2d3SChris Wilson #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
396112ed2d3SChris Wilson #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
397112ed2d3SChris Wilson #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
398112ed2d3SChris Wilson #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
39973a6c676SChris Wilson #define MI_DO_COMPARE REG_BIT(21)
400112ed2d3SChris Wilson
40147f8253dSPrathap Kumar Valsan #define STATE_BASE_ADDRESS \
40247f8253dSPrathap Kumar Valsan ((0x3 << 29) | (0x0 << 27) | (0x1 << 24) | (0x1 << 16))
40347f8253dSPrathap Kumar Valsan #define BASE_ADDRESS_MODIFY REG_BIT(0)
40447f8253dSPrathap Kumar Valsan #define PIPELINE_SELECT \
40547f8253dSPrathap Kumar Valsan ((0x3 << 29) | (0x1 << 27) | (0x1 << 24) | (0x4 << 16))
40647f8253dSPrathap Kumar Valsan #define PIPELINE_SELECT_MEDIA REG_BIT(0)
40747f8253dSPrathap Kumar Valsan #define GFX_OP_3DSTATE_VF_STATISTICS \
40847f8253dSPrathap Kumar Valsan ((0x3 << 29) | (0x1 << 27) | (0x0 << 24) | (0xB << 16))
40947f8253dSPrathap Kumar Valsan #define MEDIA_VFE_STATE \
41047f8253dSPrathap Kumar Valsan ((0x3 << 29) | (0x2 << 27) | (0x0 << 24) | (0x0 << 16))
411112ed2d3SChris Wilson #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
41247f8253dSPrathap Kumar Valsan #define MEDIA_INTERFACE_DESCRIPTOR_LOAD \
41347f8253dSPrathap Kumar Valsan ((0x3 << 29) | (0x2 << 27) | (0x0 << 24) | (0x2 << 16))
41447f8253dSPrathap Kumar Valsan #define MEDIA_OBJECT \
41547f8253dSPrathap Kumar Valsan ((0x3 << 29) | (0x2 << 27) | (0x1 << 24) | (0x0 << 16))
416112ed2d3SChris Wilson #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
417112ed2d3SChris Wilson #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
418112ed2d3SChris Wilson #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
419112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
420112ed2d3SChris Wilson #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
421112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
422112ed2d3SChris Wilson #define GFX_OP_3DSTATE_SO_DECL_LIST \
423112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
424112ed2d3SChris Wilson
425112ed2d3SChris Wilson #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
426112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
427112ed2d3SChris Wilson #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
428112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
429112ed2d3SChris Wilson #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
430112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
431112ed2d3SChris Wilson #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
432112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
433112ed2d3SChris Wilson #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
434112ed2d3SChris Wilson ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
435112ed2d3SChris Wilson
436112ed2d3SChris Wilson #define COLOR_BLT ((0x2<<29)|(0x40<<22))
437112ed2d3SChris Wilson #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
438112ed2d3SChris Wilson
43915bd4a67SDaniele Ceraolo Spurio #define GSC_INSTR(opcode, data, flags) \
44015bd4a67SDaniele Ceraolo Spurio (__INSTR(INSTR_GSC_CLIENT) | (opcode) << 22 | (data) << 9 | (flags))
44115bd4a67SDaniele Ceraolo Spurio
44215bd4a67SDaniele Ceraolo Spurio #define GSC_FW_LOAD GSC_INSTR(1, 0, 2)
44315bd4a67SDaniele Ceraolo Spurio #define HECI1_FW_LIMIT_VALID (1 << 31)
44415bd4a67SDaniele Ceraolo Spurio
445459b2606SSuraj Kandpal #define GSC_HECI_CMD_PKT GSC_INSTR(0, 0, 6)
446459b2606SSuraj Kandpal
447755bf8a8SChris Wilson /*
448755bf8a8SChris Wilson * Used to convert any address to canonical form.
449755bf8a8SChris Wilson * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
450755bf8a8SChris Wilson * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
451755bf8a8SChris Wilson * addresses to be in a canonical form:
452755bf8a8SChris Wilson * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
453755bf8a8SChris Wilson * canonical form [63:48] == [47]."
454755bf8a8SChris Wilson */
455755bf8a8SChris Wilson #define GEN8_HIGH_ADDRESS_BIT 47
gen8_canonical_addr(u64 address)456755bf8a8SChris Wilson static inline u64 gen8_canonical_addr(u64 address)
457755bf8a8SChris Wilson {
458755bf8a8SChris Wilson return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
459755bf8a8SChris Wilson }
460755bf8a8SChris Wilson
gen8_noncanonical_addr(u64 address)461755bf8a8SChris Wilson static inline u64 gen8_noncanonical_addr(u64 address)
462755bf8a8SChris Wilson {
463755bf8a8SChris Wilson return address & GENMASK_ULL(GEN8_HIGH_ADDRESS_BIT, 0);
464755bf8a8SChris Wilson }
465755bf8a8SChris Wilson
__gen6_emit_bb_start(u32 * cs,u32 addr,unsigned int flags)46632d94048SChris Wilson static inline u32 *__gen6_emit_bb_start(u32 *cs, u32 addr, unsigned int flags)
46732d94048SChris Wilson {
46832d94048SChris Wilson *cs++ = MI_BATCH_BUFFER_START | flags;
46932d94048SChris Wilson *cs++ = addr;
47032d94048SChris Wilson
47132d94048SChris Wilson return cs;
47232d94048SChris Wilson }
47332d94048SChris Wilson
474112ed2d3SChris Wilson #endif /* _INTEL_GPU_COMMANDS_H_ */
475