11cd967c6SDave Airlie // SPDX-License-Identifier: MIT
21cd967c6SDave Airlie /*
31cd967c6SDave Airlie * Copyright © 2021 Intel Corporation
41cd967c6SDave Airlie */
51cd967c6SDave Airlie
69b78b5daSMatthew Auld #include "gem/i915_gem_region.h"
715162c5aSJani Nikula #include "i915_drv.h"
81cd967c6SDave Airlie #include "intel_atomic_plane.h"
91cd967c6SDave Airlie #include "intel_display.h"
1015162c5aSJani Nikula #include "intel_display_types.h"
111cd967c6SDave Airlie #include "intel_fb.h"
1215162c5aSJani Nikula #include "intel_plane_initial.h"
131cd967c6SDave Airlie
141cd967c6SDave Airlie static bool
intel_reuse_initial_plane_obj(struct drm_i915_private * i915,const struct intel_initial_plane_config * plane_config,struct drm_framebuffer ** fb,struct i915_vma ** vma)151cd967c6SDave Airlie intel_reuse_initial_plane_obj(struct drm_i915_private *i915,
161cd967c6SDave Airlie const struct intel_initial_plane_config *plane_config,
171cd967c6SDave Airlie struct drm_framebuffer **fb,
181cd967c6SDave Airlie struct i915_vma **vma)
191cd967c6SDave Airlie {
201cd967c6SDave Airlie struct intel_crtc *crtc;
211cd967c6SDave Airlie
221cd967c6SDave Airlie for_each_intel_crtc(&i915->drm, crtc) {
231cd967c6SDave Airlie struct intel_crtc_state *crtc_state =
241cd967c6SDave Airlie to_intel_crtc_state(crtc->base.state);
251cd967c6SDave Airlie struct intel_plane *plane =
261cd967c6SDave Airlie to_intel_plane(crtc->base.primary);
271cd967c6SDave Airlie struct intel_plane_state *plane_state =
281cd967c6SDave Airlie to_intel_plane_state(plane->base.state);
291cd967c6SDave Airlie
301cd967c6SDave Airlie if (!crtc_state->uapi.active)
311cd967c6SDave Airlie continue;
321cd967c6SDave Airlie
331cd967c6SDave Airlie if (!plane_state->ggtt_vma)
341cd967c6SDave Airlie continue;
351cd967c6SDave Airlie
361cd967c6SDave Airlie if (intel_plane_ggtt_offset(plane_state) == plane_config->base) {
371cd967c6SDave Airlie *fb = plane_state->hw.fb;
381cd967c6SDave Airlie *vma = plane_state->ggtt_vma;
391cd967c6SDave Airlie return true;
401cd967c6SDave Airlie }
411cd967c6SDave Airlie }
421cd967c6SDave Airlie
431cd967c6SDave Airlie return false;
441cd967c6SDave Airlie }
451cd967c6SDave Airlie
461cd967c6SDave Airlie static struct i915_vma *
initial_plane_vma(struct drm_i915_private * i915,struct intel_initial_plane_config * plane_config)471cd967c6SDave Airlie initial_plane_vma(struct drm_i915_private *i915,
481cd967c6SDave Airlie struct intel_initial_plane_config *plane_config)
491cd967c6SDave Airlie {
507fe7c2a6SMatthew Auld struct intel_memory_region *mem;
511cd967c6SDave Airlie struct drm_i915_gem_object *obj;
521cd967c6SDave Airlie struct i915_vma *vma;
537fe7c2a6SMatthew Auld resource_size_t phys_base;
541cd967c6SDave Airlie u32 base, size;
5551dc0e1aSCQ Tang u64 pinctl;
561cd967c6SDave Airlie
577fe7c2a6SMatthew Auld if (plane_config->size == 0)
581cd967c6SDave Airlie return NULL;
591cd967c6SDave Airlie
607fe7c2a6SMatthew Auld base = round_down(plane_config->base, I915_GTT_MIN_ALIGNMENT);
617fe7c2a6SMatthew Auld if (IS_DGFX(i915)) {
627fe7c2a6SMatthew Auld gen8_pte_t __iomem *gte = to_gt(i915)->ggtt->gsm;
637fe7c2a6SMatthew Auld gen8_pte_t pte;
647fe7c2a6SMatthew Auld
657fe7c2a6SMatthew Auld gte += base / I915_GTT_PAGE_SIZE;
667fe7c2a6SMatthew Auld
677fe7c2a6SMatthew Auld pte = ioread64(gte);
687fe7c2a6SMatthew Auld if (!(pte & GEN12_GGTT_PTE_LM)) {
697fe7c2a6SMatthew Auld drm_err(&i915->drm,
707fe7c2a6SMatthew Auld "Initial plane programming missing PTE_LM bit\n");
717fe7c2a6SMatthew Auld return NULL;
727fe7c2a6SMatthew Auld }
737fe7c2a6SMatthew Auld
747fe7c2a6SMatthew Auld phys_base = pte & I915_GTT_PAGE_MASK;
75fa732088SAndi Shyti mem = i915->mm.regions[INTEL_REGION_LMEM_0];
767fe7c2a6SMatthew Auld
777fe7c2a6SMatthew Auld /*
787fe7c2a6SMatthew Auld * We don't currently expect this to ever be placed in the
797fe7c2a6SMatthew Auld * stolen portion.
807fe7c2a6SMatthew Auld */
817fe7c2a6SMatthew Auld if (phys_base >= resource_size(&mem->region)) {
827fe7c2a6SMatthew Auld drm_err(&i915->drm,
837fe7c2a6SMatthew Auld "Initial plane programming using invalid range, phys_base=%pa\n",
847fe7c2a6SMatthew Auld &phys_base);
857fe7c2a6SMatthew Auld return NULL;
867fe7c2a6SMatthew Auld }
877fe7c2a6SMatthew Auld
887fe7c2a6SMatthew Auld drm_dbg(&i915->drm,
897fe7c2a6SMatthew Auld "Using phys_base=%pa, based on initial plane programming\n",
907fe7c2a6SMatthew Auld &phys_base);
917fe7c2a6SMatthew Auld } else {
927fe7c2a6SMatthew Auld phys_base = base;
937fe7c2a6SMatthew Auld mem = i915->mm.stolen_region;
947fe7c2a6SMatthew Auld }
957fe7c2a6SMatthew Auld
967fe7c2a6SMatthew Auld if (!mem)
977fe7c2a6SMatthew Auld return NULL;
987fe7c2a6SMatthew Auld
991cd967c6SDave Airlie size = round_up(plane_config->base + plane_config->size,
100165bbfbaSRamalingam C mem->min_page_size);
1011cd967c6SDave Airlie size -= base;
1021cd967c6SDave Airlie
1031cd967c6SDave Airlie /*
1041cd967c6SDave Airlie * If the FB is too big, just don't use it since fbdev is not very
1051cd967c6SDave Airlie * important and we should probably use that space with FBC or other
1061cd967c6SDave Airlie * features.
1071cd967c6SDave Airlie */
1081cd967c6SDave Airlie if (IS_ENABLED(CONFIG_FRAMEBUFFER_CONSOLE) &&
1097fe7c2a6SMatthew Auld mem == i915->mm.stolen_region &&
1101eca0778SJani Nikula size * 2 > i915->dsm.usable_size)
1111cd967c6SDave Airlie return NULL;
1121cd967c6SDave Airlie
113*ddb78a51SNirmoy Das obj = i915_gem_object_create_region_at(mem, phys_base, size,
114*ddb78a51SNirmoy Das I915_BO_ALLOC_USER |
115*ddb78a51SNirmoy Das I915_BO_PREALLOC);
1161cd967c6SDave Airlie if (IS_ERR(obj))
1171cd967c6SDave Airlie return NULL;
1181cd967c6SDave Airlie
1191cd967c6SDave Airlie /*
1201cd967c6SDave Airlie * Mark it WT ahead of time to avoid changing the
1211cd967c6SDave Airlie * cache_level during fbdev initialization. The
1221cd967c6SDave Airlie * unbind there would get stuck waiting for rcu.
1231cd967c6SDave Airlie */
1241cd967c6SDave Airlie i915_gem_object_set_cache_coherency(obj, HAS_WT(i915) ?
1251cd967c6SDave Airlie I915_CACHE_WT : I915_CACHE_NONE);
1261cd967c6SDave Airlie
1271cd967c6SDave Airlie switch (plane_config->tiling) {
1281cd967c6SDave Airlie case I915_TILING_NONE:
1291cd967c6SDave Airlie break;
1301cd967c6SDave Airlie case I915_TILING_X:
1311cd967c6SDave Airlie case I915_TILING_Y:
1321cd967c6SDave Airlie obj->tiling_and_stride =
1331cd967c6SDave Airlie plane_config->fb->base.pitches[0] |
1341cd967c6SDave Airlie plane_config->tiling;
1351cd967c6SDave Airlie break;
1361cd967c6SDave Airlie default:
1371cd967c6SDave Airlie MISSING_CASE(plane_config->tiling);
1381cd967c6SDave Airlie goto err_obj;
1391cd967c6SDave Airlie }
1401cd967c6SDave Airlie
14159dc4632SMichał Winiarski vma = i915_vma_instance(obj, &to_gt(i915)->ggtt->vm, NULL);
1421cd967c6SDave Airlie if (IS_ERR(vma))
1431cd967c6SDave Airlie goto err_obj;
1441cd967c6SDave Airlie
14551dc0e1aSCQ Tang pinctl = PIN_GLOBAL | PIN_OFFSET_FIXED | base;
14651dc0e1aSCQ Tang if (HAS_GMCH(i915))
14751dc0e1aSCQ Tang pinctl |= PIN_MAPPABLE;
14851dc0e1aSCQ Tang if (i915_vma_pin(vma, 0, 0, pinctl))
1491cd967c6SDave Airlie goto err_obj;
1501cd967c6SDave Airlie
1511cd967c6SDave Airlie if (i915_gem_object_is_tiled(obj) &&
1521cd967c6SDave Airlie !i915_vma_is_map_and_fenceable(vma))
1531cd967c6SDave Airlie goto err_obj;
1541cd967c6SDave Airlie
1551cd967c6SDave Airlie return vma;
1561cd967c6SDave Airlie
1571cd967c6SDave Airlie err_obj:
1581cd967c6SDave Airlie i915_gem_object_put(obj);
1591cd967c6SDave Airlie return NULL;
1601cd967c6SDave Airlie }
1611cd967c6SDave Airlie
1621cd967c6SDave Airlie static bool
intel_alloc_initial_plane_obj(struct intel_crtc * crtc,struct intel_initial_plane_config * plane_config)1631cd967c6SDave Airlie intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
1641cd967c6SDave Airlie struct intel_initial_plane_config *plane_config)
1651cd967c6SDave Airlie {
1661cd967c6SDave Airlie struct drm_device *dev = crtc->base.dev;
1671cd967c6SDave Airlie struct drm_i915_private *dev_priv = to_i915(dev);
1681cd967c6SDave Airlie struct drm_mode_fb_cmd2 mode_cmd = { 0 };
1691cd967c6SDave Airlie struct drm_framebuffer *fb = &plane_config->fb->base;
1701cd967c6SDave Airlie struct i915_vma *vma;
1711cd967c6SDave Airlie
1721cd967c6SDave Airlie switch (fb->modifier) {
1731cd967c6SDave Airlie case DRM_FORMAT_MOD_LINEAR:
1741cd967c6SDave Airlie case I915_FORMAT_MOD_X_TILED:
1751cd967c6SDave Airlie case I915_FORMAT_MOD_Y_TILED:
176072ce416SStanislav Lisovskiy case I915_FORMAT_MOD_4_TILED:
1771cd967c6SDave Airlie break;
1781cd967c6SDave Airlie default:
1791cd967c6SDave Airlie drm_dbg(&dev_priv->drm,
1801cd967c6SDave Airlie "Unsupported modifier for initial FB: 0x%llx\n",
1811cd967c6SDave Airlie fb->modifier);
1821cd967c6SDave Airlie return false;
1831cd967c6SDave Airlie }
1841cd967c6SDave Airlie
1851cd967c6SDave Airlie vma = initial_plane_vma(dev_priv, plane_config);
1861cd967c6SDave Airlie if (!vma)
1871cd967c6SDave Airlie return false;
1881cd967c6SDave Airlie
1891cd967c6SDave Airlie mode_cmd.pixel_format = fb->format->format;
1901cd967c6SDave Airlie mode_cmd.width = fb->width;
1911cd967c6SDave Airlie mode_cmd.height = fb->height;
1921cd967c6SDave Airlie mode_cmd.pitches[0] = fb->pitches[0];
1931cd967c6SDave Airlie mode_cmd.modifier[0] = fb->modifier;
1941cd967c6SDave Airlie mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
1951cd967c6SDave Airlie
1961cd967c6SDave Airlie if (intel_framebuffer_init(to_intel_framebuffer(fb),
1971cd967c6SDave Airlie vma->obj, &mode_cmd)) {
1981cd967c6SDave Airlie drm_dbg_kms(&dev_priv->drm, "intel fb init failed\n");
1991cd967c6SDave Airlie goto err_vma;
2001cd967c6SDave Airlie }
2011cd967c6SDave Airlie
2021cd967c6SDave Airlie plane_config->vma = vma;
2031cd967c6SDave Airlie return true;
2041cd967c6SDave Airlie
2051cd967c6SDave Airlie err_vma:
2061cd967c6SDave Airlie i915_vma_put(vma);
2071cd967c6SDave Airlie return false;
2081cd967c6SDave Airlie }
2091cd967c6SDave Airlie
2101cd967c6SDave Airlie static void
intel_find_initial_plane_obj(struct intel_crtc * crtc,struct intel_initial_plane_config * plane_config)2111cd967c6SDave Airlie intel_find_initial_plane_obj(struct intel_crtc *crtc,
2121cd967c6SDave Airlie struct intel_initial_plane_config *plane_config)
2131cd967c6SDave Airlie {
2141cd967c6SDave Airlie struct drm_device *dev = crtc->base.dev;
2151cd967c6SDave Airlie struct drm_i915_private *dev_priv = to_i915(dev);
2161cd967c6SDave Airlie struct intel_plane *plane =
2171cd967c6SDave Airlie to_intel_plane(crtc->base.primary);
2181cd967c6SDave Airlie struct intel_plane_state *plane_state =
2191cd967c6SDave Airlie to_intel_plane_state(plane->base.state);
2201cd967c6SDave Airlie struct drm_framebuffer *fb;
2211cd967c6SDave Airlie struct i915_vma *vma;
2221cd967c6SDave Airlie
2231cd967c6SDave Airlie /*
2241cd967c6SDave Airlie * TODO:
2251cd967c6SDave Airlie * Disable planes if get_initial_plane_config() failed.
2261cd967c6SDave Airlie * Make sure things work if the surface base is not page aligned.
2271cd967c6SDave Airlie */
2281cd967c6SDave Airlie if (!plane_config->fb)
2291cd967c6SDave Airlie return;
2301cd967c6SDave Airlie
2311cd967c6SDave Airlie if (intel_alloc_initial_plane_obj(crtc, plane_config)) {
2321cd967c6SDave Airlie fb = &plane_config->fb->base;
2331cd967c6SDave Airlie vma = plane_config->vma;
2341cd967c6SDave Airlie goto valid_fb;
2351cd967c6SDave Airlie }
2361cd967c6SDave Airlie
2371cd967c6SDave Airlie /*
2381cd967c6SDave Airlie * Failed to alloc the obj, check to see if we should share
2391cd967c6SDave Airlie * an fb with another CRTC instead
2401cd967c6SDave Airlie */
2411cd967c6SDave Airlie if (intel_reuse_initial_plane_obj(dev_priv, plane_config, &fb, &vma))
2421cd967c6SDave Airlie goto valid_fb;
2431cd967c6SDave Airlie
2441cd967c6SDave Airlie /*
2451cd967c6SDave Airlie * We've failed to reconstruct the BIOS FB. Current display state
2461cd967c6SDave Airlie * indicates that the primary plane is visible, but has a NULL FB,
2471cd967c6SDave Airlie * which will lead to problems later if we don't fix it up. The
2481cd967c6SDave Airlie * simplest solution is to just disable the primary plane now and
2491cd967c6SDave Airlie * pretend the BIOS never had it enabled.
2501cd967c6SDave Airlie */
2511cd967c6SDave Airlie intel_plane_disable_noatomic(crtc, plane);
2521cd967c6SDave Airlie
2531cd967c6SDave Airlie return;
2541cd967c6SDave Airlie
2551cd967c6SDave Airlie valid_fb:
2561cd967c6SDave Airlie plane_state->uapi.rotation = plane_config->rotation;
2571cd967c6SDave Airlie intel_fb_fill_view(to_intel_framebuffer(fb),
2581cd967c6SDave Airlie plane_state->uapi.rotation, &plane_state->view);
2591cd967c6SDave Airlie
2601cd967c6SDave Airlie __i915_vma_pin(vma);
2611cd967c6SDave Airlie plane_state->ggtt_vma = i915_vma_get(vma);
2621cd967c6SDave Airlie if (intel_plane_uses_fence(plane_state) &&
2631cd967c6SDave Airlie i915_vma_pin_fence(vma) == 0 && vma->fence)
2641cd967c6SDave Airlie plane_state->flags |= PLANE_HAS_FENCE;
2651cd967c6SDave Airlie
2661cd967c6SDave Airlie plane_state->uapi.src_x = 0;
2671cd967c6SDave Airlie plane_state->uapi.src_y = 0;
2681cd967c6SDave Airlie plane_state->uapi.src_w = fb->width << 16;
2691cd967c6SDave Airlie plane_state->uapi.src_h = fb->height << 16;
2701cd967c6SDave Airlie
2711cd967c6SDave Airlie plane_state->uapi.crtc_x = 0;
2721cd967c6SDave Airlie plane_state->uapi.crtc_y = 0;
2731cd967c6SDave Airlie plane_state->uapi.crtc_w = fb->width;
2741cd967c6SDave Airlie plane_state->uapi.crtc_h = fb->height;
2751cd967c6SDave Airlie
2761cd967c6SDave Airlie if (plane_config->tiling)
2771cd967c6SDave Airlie dev_priv->preserve_bios_swizzle = true;
2781cd967c6SDave Airlie
2791cd967c6SDave Airlie plane_state->uapi.fb = fb;
2801cd967c6SDave Airlie drm_framebuffer_get(fb);
2811cd967c6SDave Airlie
2821cd967c6SDave Airlie plane_state->uapi.crtc = &crtc->base;
2831cd967c6SDave Airlie intel_plane_copy_uapi_to_hw_state(plane_state, plane_state, crtc);
2841cd967c6SDave Airlie
2851cd967c6SDave Airlie atomic_or(plane->frontbuffer_bit, &to_intel_frontbuffer(fb)->bits);
2861cd967c6SDave Airlie }
2871cd967c6SDave Airlie
plane_config_fini(struct intel_initial_plane_config * plane_config)2881cd967c6SDave Airlie static void plane_config_fini(struct intel_initial_plane_config *plane_config)
2891cd967c6SDave Airlie {
2901cd967c6SDave Airlie if (plane_config->fb) {
2911cd967c6SDave Airlie struct drm_framebuffer *fb = &plane_config->fb->base;
2921cd967c6SDave Airlie
2931cd967c6SDave Airlie /* We may only have the stub and not a full framebuffer */
2941cd967c6SDave Airlie if (drm_framebuffer_read_refcount(fb))
2951cd967c6SDave Airlie drm_framebuffer_put(fb);
2961cd967c6SDave Airlie else
2971cd967c6SDave Airlie kfree(fb);
2981cd967c6SDave Airlie }
2991cd967c6SDave Airlie
3001cd967c6SDave Airlie if (plane_config->vma)
3011cd967c6SDave Airlie i915_vma_put(plane_config->vma);
3021cd967c6SDave Airlie }
3031cd967c6SDave Airlie
intel_crtc_initial_plane_config(struct intel_crtc * crtc)3041cd967c6SDave Airlie void intel_crtc_initial_plane_config(struct intel_crtc *crtc)
3051cd967c6SDave Airlie {
3061cd967c6SDave Airlie struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3071cd967c6SDave Airlie struct intel_initial_plane_config plane_config = {};
3081cd967c6SDave Airlie
3091cd967c6SDave Airlie /*
3101cd967c6SDave Airlie * Note that reserving the BIOS fb up front prevents us
3111cd967c6SDave Airlie * from stuffing other stolen allocations like the ring
3121cd967c6SDave Airlie * on top. This prevents some ugliness at boot time, and
3131cd967c6SDave Airlie * can even allow for smooth boot transitions if the BIOS
3141cd967c6SDave Airlie * fb is large enough for the active pipe configuration.
3151cd967c6SDave Airlie */
3163b10f851SJani Nikula dev_priv->display.funcs.display->get_initial_plane_config(crtc, &plane_config);
3171cd967c6SDave Airlie
3181cd967c6SDave Airlie /*
3191cd967c6SDave Airlie * If the fb is shared between multiple heads, we'll
3201cd967c6SDave Airlie * just get the first one.
3211cd967c6SDave Airlie */
3221cd967c6SDave Airlie intel_find_initial_plane_obj(crtc, &plane_config);
3231cd967c6SDave Airlie
3241cd967c6SDave Airlie plane_config_fini(&plane_config);
3251cd967c6SDave Airlie }
326