xref: /openbmc/linux/drivers/gpu/drm/i915/display/intel_pch_display.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1b2de2d00SVille Syrjälä // SPDX-License-Identifier: MIT
2b2de2d00SVille Syrjälä /*
3b2de2d00SVille Syrjälä  * Copyright © 2021 Intel Corporation
4b2de2d00SVille Syrjälä  */
5b2de2d00SVille Syrjälä 
6b2de2d00SVille Syrjälä #include "g4x_dp.h"
7801543b2SJani Nikula #include "i915_reg.h"
8b2de2d00SVille Syrjälä #include "intel_crt.h"
9b2de2d00SVille Syrjälä #include "intel_de.h"
10b2de2d00SVille Syrjälä #include "intel_display_types.h"
11b2de2d00SVille Syrjälä #include "intel_fdi.h"
12*04500bfdSJani Nikula #include "intel_fdi_regs.h"
13b2de2d00SVille Syrjälä #include "intel_lvds.h"
1416bede13SVille Syrjälä #include "intel_lvds_regs.h"
15b2de2d00SVille Syrjälä #include "intel_pch_display.h"
16b2de2d00SVille Syrjälä #include "intel_pch_refclk.h"
17b2de2d00SVille Syrjälä #include "intel_pps.h"
18b2de2d00SVille Syrjälä #include "intel_sdvo.h"
19b2de2d00SVille Syrjälä 
intel_has_pch_trancoder(struct drm_i915_private * i915,enum pipe pch_transcoder)20a9708702SVille Syrjälä bool intel_has_pch_trancoder(struct drm_i915_private *i915,
21a9708702SVille Syrjälä 			     enum pipe pch_transcoder)
22a9708702SVille Syrjälä {
23a9708702SVille Syrjälä 	return HAS_PCH_IBX(i915) || HAS_PCH_CPT(i915) ||
24a9708702SVille Syrjälä 		(HAS_PCH_LPT_H(i915) && pch_transcoder == PIPE_A);
25a9708702SVille Syrjälä }
26a9708702SVille Syrjälä 
intel_crtc_pch_transcoder(struct intel_crtc * crtc)27a9708702SVille Syrjälä enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
28a9708702SVille Syrjälä {
29a9708702SVille Syrjälä 	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
30a9708702SVille Syrjälä 
31a9708702SVille Syrjälä 	if (HAS_PCH_LPT(i915))
32a9708702SVille Syrjälä 		return PIPE_A;
33a9708702SVille Syrjälä 	else
34a9708702SVille Syrjälä 		return crtc->pipe;
35a9708702SVille Syrjälä }
36a9708702SVille Syrjälä 
assert_pch_dp_disabled(struct drm_i915_private * dev_priv,enum pipe pipe,enum port port,i915_reg_t dp_reg)37b2de2d00SVille Syrjälä static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
38b2de2d00SVille Syrjälä 				   enum pipe pipe, enum port port,
39b2de2d00SVille Syrjälä 				   i915_reg_t dp_reg)
40b2de2d00SVille Syrjälä {
41b2de2d00SVille Syrjälä 	enum pipe port_pipe;
42b2de2d00SVille Syrjälä 	bool state;
43b2de2d00SVille Syrjälä 
44b2de2d00SVille Syrjälä 	state = g4x_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
45b2de2d00SVille Syrjälä 
46b2de2d00SVille Syrjälä 	I915_STATE_WARN(dev_priv, state && port_pipe == pipe,
47b2de2d00SVille Syrjälä 			"PCH DP %c enabled on transcoder %c, should be disabled\n",
48b2de2d00SVille Syrjälä 			port_name(port), pipe_name(pipe));
49b2de2d00SVille Syrjälä 
50b2de2d00SVille Syrjälä 	I915_STATE_WARN(dev_priv,
51b2de2d00SVille Syrjälä 			HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
52b2de2d00SVille Syrjälä 			"IBX PCH DP %c still using transcoder B\n",
53b2de2d00SVille Syrjälä 			port_name(port));
54b2de2d00SVille Syrjälä }
55b2de2d00SVille Syrjälä 
assert_pch_hdmi_disabled(struct drm_i915_private * dev_priv,enum pipe pipe,enum port port,i915_reg_t hdmi_reg)56b2de2d00SVille Syrjälä static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
57b2de2d00SVille Syrjälä 				     enum pipe pipe, enum port port,
58b2de2d00SVille Syrjälä 				     i915_reg_t hdmi_reg)
59b2de2d00SVille Syrjälä {
60b2de2d00SVille Syrjälä 	enum pipe port_pipe;
61b2de2d00SVille Syrjälä 	bool state;
62b2de2d00SVille Syrjälä 
63b2de2d00SVille Syrjälä 	state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
64b2de2d00SVille Syrjälä 
65b2de2d00SVille Syrjälä 	I915_STATE_WARN(dev_priv, state && port_pipe == pipe,
66b2de2d00SVille Syrjälä 			"PCH HDMI %c enabled on transcoder %c, should be disabled\n",
67b2de2d00SVille Syrjälä 			port_name(port), pipe_name(pipe));
68b2de2d00SVille Syrjälä 
69b2de2d00SVille Syrjälä 	I915_STATE_WARN(dev_priv,
70b2de2d00SVille Syrjälä 			HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
71b2de2d00SVille Syrjälä 			"IBX PCH HDMI %c still using transcoder B\n",
72b2de2d00SVille Syrjälä 			port_name(port));
73b2de2d00SVille Syrjälä }
74b2de2d00SVille Syrjälä 
assert_pch_ports_disabled(struct drm_i915_private * dev_priv,enum pipe pipe)75b2de2d00SVille Syrjälä static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
76b2de2d00SVille Syrjälä 				      enum pipe pipe)
77b2de2d00SVille Syrjälä {
78b2de2d00SVille Syrjälä 	enum pipe port_pipe;
79b2de2d00SVille Syrjälä 
80b2de2d00SVille Syrjälä 	assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
81b2de2d00SVille Syrjälä 	assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
82b2de2d00SVille Syrjälä 	assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
83b2de2d00SVille Syrjälä 
84b2de2d00SVille Syrjälä 	I915_STATE_WARN(dev_priv,
85b2de2d00SVille Syrjälä 			intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) && port_pipe == pipe,
86b2de2d00SVille Syrjälä 			"PCH VGA enabled on transcoder %c, should be disabled\n",
87b2de2d00SVille Syrjälä 			pipe_name(pipe));
88b2de2d00SVille Syrjälä 
89b2de2d00SVille Syrjälä 	I915_STATE_WARN(dev_priv,
90b2de2d00SVille Syrjälä 			intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) && port_pipe == pipe,
91b2de2d00SVille Syrjälä 			"PCH LVDS enabled on transcoder %c, should be disabled\n",
92b2de2d00SVille Syrjälä 			pipe_name(pipe));
93b2de2d00SVille Syrjälä 
94b2de2d00SVille Syrjälä 	/* PCH SDVOB multiplex with HDMIB */
95b2de2d00SVille Syrjälä 	assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
96b2de2d00SVille Syrjälä 	assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
97b2de2d00SVille Syrjälä 	assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
98b2de2d00SVille Syrjälä }
99b2de2d00SVille Syrjälä 
assert_pch_transcoder_disabled(struct drm_i915_private * dev_priv,enum pipe pipe)100b2de2d00SVille Syrjälä static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
101b2de2d00SVille Syrjälä 					   enum pipe pipe)
102b2de2d00SVille Syrjälä {
103b2de2d00SVille Syrjälä 	u32 val;
104b2de2d00SVille Syrjälä 	bool enabled;
105b2de2d00SVille Syrjälä 
106b2de2d00SVille Syrjälä 	val = intel_de_read(dev_priv, PCH_TRANSCONF(pipe));
107b2de2d00SVille Syrjälä 	enabled = !!(val & TRANS_ENABLE);
108b2de2d00SVille Syrjälä 	I915_STATE_WARN(dev_priv, enabled,
109b2de2d00SVille Syrjälä 			"transcoder assertion failed, should be off on pipe %c but is still active\n",
110b2de2d00SVille Syrjälä 			pipe_name(pipe));
111108a112fSVille Syrjälä }
112108a112fSVille Syrjälä 
ibx_sanitize_pch_hdmi_port(struct drm_i915_private * dev_priv,enum port port,i915_reg_t hdmi_reg)113108a112fSVille Syrjälä static void ibx_sanitize_pch_hdmi_port(struct drm_i915_private *dev_priv,
114108a112fSVille Syrjälä 				       enum port port, i915_reg_t hdmi_reg)
115108a112fSVille Syrjälä {
116108a112fSVille Syrjälä 	u32 val = intel_de_read(dev_priv, hdmi_reg);
117108a112fSVille Syrjälä 
118108a112fSVille Syrjälä 	if (val & SDVO_ENABLE ||
119108a112fSVille Syrjälä 	    (val & SDVO_PIPE_SEL_MASK) == SDVO_PIPE_SEL(PIPE_A))
120108a112fSVille Syrjälä 		return;
121108a112fSVille Syrjälä 
122108a112fSVille Syrjälä 	drm_dbg_kms(&dev_priv->drm,
123108a112fSVille Syrjälä 		    "Sanitizing transcoder select for HDMI %c\n",
124108a112fSVille Syrjälä 		    port_name(port));
125108a112fSVille Syrjälä 
126108a112fSVille Syrjälä 	val &= ~SDVO_PIPE_SEL_MASK;
127108a112fSVille Syrjälä 	val |= SDVO_PIPE_SEL(PIPE_A);
128108a112fSVille Syrjälä 
129108a112fSVille Syrjälä 	intel_de_write(dev_priv, hdmi_reg, val);
130108a112fSVille Syrjälä }
131108a112fSVille Syrjälä 
ibx_sanitize_pch_dp_port(struct drm_i915_private * dev_priv,enum port port,i915_reg_t dp_reg)132108a112fSVille Syrjälä static void ibx_sanitize_pch_dp_port(struct drm_i915_private *dev_priv,
133108a112fSVille Syrjälä 				     enum port port, i915_reg_t dp_reg)
134108a112fSVille Syrjälä {
135108a112fSVille Syrjälä 	u32 val = intel_de_read(dev_priv, dp_reg);
136108a112fSVille Syrjälä 
137108a112fSVille Syrjälä 	if (val & DP_PORT_EN ||
138108a112fSVille Syrjälä 	    (val & DP_PIPE_SEL_MASK) == DP_PIPE_SEL(PIPE_A))
139108a112fSVille Syrjälä 		return;
140108a112fSVille Syrjälä 
141108a112fSVille Syrjälä 	drm_dbg_kms(&dev_priv->drm,
142108a112fSVille Syrjälä 		    "Sanitizing transcoder select for DP %c\n",
143108a112fSVille Syrjälä 		    port_name(port));
144108a112fSVille Syrjälä 
145108a112fSVille Syrjälä 	val &= ~DP_PIPE_SEL_MASK;
146108a112fSVille Syrjälä 	val |= DP_PIPE_SEL(PIPE_A);
147108a112fSVille Syrjälä 
148108a112fSVille Syrjälä 	intel_de_write(dev_priv, dp_reg, val);
149108a112fSVille Syrjälä }
150108a112fSVille Syrjälä 
ibx_sanitize_pch_ports(struct drm_i915_private * dev_priv)151108a112fSVille Syrjälä static void ibx_sanitize_pch_ports(struct drm_i915_private *dev_priv)
152108a112fSVille Syrjälä {
153108a112fSVille Syrjälä 	/*
154108a112fSVille Syrjälä 	 * The BIOS may select transcoder B on some of the PCH
155108a112fSVille Syrjälä 	 * ports even it doesn't enable the port. This would trip
156108a112fSVille Syrjälä 	 * assert_pch_dp_disabled() and assert_pch_hdmi_disabled().
157108a112fSVille Syrjälä 	 * Sanitize the transcoder select bits to prevent that. We
158108a112fSVille Syrjälä 	 * assume that the BIOS never actually enabled the port,
159108a112fSVille Syrjälä 	 * because if it did we'd actually have to toggle the port
160108a112fSVille Syrjälä 	 * on and back off to make the transcoder A select stick
161108a112fSVille Syrjälä 	 * (see. intel_dp_link_down(), intel_disable_hdmi(),
162108a112fSVille Syrjälä 	 * intel_disable_sdvo()).
163108a112fSVille Syrjälä 	 */
164108a112fSVille Syrjälä 	ibx_sanitize_pch_dp_port(dev_priv, PORT_B, PCH_DP_B);
165108a112fSVille Syrjälä 	ibx_sanitize_pch_dp_port(dev_priv, PORT_C, PCH_DP_C);
166108a112fSVille Syrjälä 	ibx_sanitize_pch_dp_port(dev_priv, PORT_D, PCH_DP_D);
167108a112fSVille Syrjälä 
168108a112fSVille Syrjälä 	/* PCH SDVOB multiplex with HDMIB */
169108a112fSVille Syrjälä 	ibx_sanitize_pch_hdmi_port(dev_priv, PORT_B, PCH_HDMIB);
170108a112fSVille Syrjälä 	ibx_sanitize_pch_hdmi_port(dev_priv, PORT_C, PCH_HDMIC);
171108a112fSVille Syrjälä 	ibx_sanitize_pch_hdmi_port(dev_priv, PORT_D, PCH_HDMID);
17223015f6fSVille Syrjälä }
173a68819ccSVille Syrjälä 
intel_pch_transcoder_set_m1_n1(struct intel_crtc * crtc,const struct intel_link_m_n * m_n)174a68819ccSVille Syrjälä static void intel_pch_transcoder_set_m1_n1(struct intel_crtc *crtc,
175a68819ccSVille Syrjälä 					   const struct intel_link_m_n *m_n)
176a68819ccSVille Syrjälä {
177a68819ccSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
178a68819ccSVille Syrjälä 	enum pipe pipe = crtc->pipe;
179a68819ccSVille Syrjälä 
180a68819ccSVille Syrjälä 	intel_set_m_n(dev_priv, m_n,
181a68819ccSVille Syrjälä 		      PCH_TRANS_DATA_M1(pipe), PCH_TRANS_DATA_N1(pipe),
182a68819ccSVille Syrjälä 		      PCH_TRANS_LINK_M1(pipe), PCH_TRANS_LINK_N1(pipe));
18323015f6fSVille Syrjälä }
18423015f6fSVille Syrjälä 
intel_pch_transcoder_set_m2_n2(struct intel_crtc * crtc,const struct intel_link_m_n * m_n)18523015f6fSVille Syrjälä static void intel_pch_transcoder_set_m2_n2(struct intel_crtc *crtc,
18623015f6fSVille Syrjälä 					   const struct intel_link_m_n *m_n)
18723015f6fSVille Syrjälä {
18823015f6fSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
18923015f6fSVille Syrjälä 	enum pipe pipe = crtc->pipe;
19023015f6fSVille Syrjälä 
19123015f6fSVille Syrjälä 	intel_set_m_n(dev_priv, m_n,
19223015f6fSVille Syrjälä 		      PCH_TRANS_DATA_M2(pipe), PCH_TRANS_DATA_N2(pipe),
19323015f6fSVille Syrjälä 		      PCH_TRANS_LINK_M2(pipe), PCH_TRANS_LINK_N2(pipe));
19423015f6fSVille Syrjälä }
195a68819ccSVille Syrjälä 
intel_pch_transcoder_get_m1_n1(struct intel_crtc * crtc,struct intel_link_m_n * m_n)196a68819ccSVille Syrjälä void intel_pch_transcoder_get_m1_n1(struct intel_crtc *crtc,
197a68819ccSVille Syrjälä 				    struct intel_link_m_n *m_n)
198a68819ccSVille Syrjälä {
199a68819ccSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
200a68819ccSVille Syrjälä 	enum pipe pipe = crtc->pipe;
201a68819ccSVille Syrjälä 
202a68819ccSVille Syrjälä 	intel_get_m_n(dev_priv, m_n,
203a68819ccSVille Syrjälä 		      PCH_TRANS_DATA_M1(pipe), PCH_TRANS_DATA_N1(pipe),
204a68819ccSVille Syrjälä 		      PCH_TRANS_LINK_M1(pipe), PCH_TRANS_LINK_N1(pipe));
20523015f6fSVille Syrjälä }
20623015f6fSVille Syrjälä 
intel_pch_transcoder_get_m2_n2(struct intel_crtc * crtc,struct intel_link_m_n * m_n)20723015f6fSVille Syrjälä void intel_pch_transcoder_get_m2_n2(struct intel_crtc *crtc,
20823015f6fSVille Syrjälä 				    struct intel_link_m_n *m_n)
20923015f6fSVille Syrjälä {
21023015f6fSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
21123015f6fSVille Syrjälä 	enum pipe pipe = crtc->pipe;
21223015f6fSVille Syrjälä 
21323015f6fSVille Syrjälä 	intel_get_m_n(dev_priv, m_n,
21423015f6fSVille Syrjälä 		      PCH_TRANS_DATA_M2(pipe), PCH_TRANS_DATA_N2(pipe),
21523015f6fSVille Syrjälä 		      PCH_TRANS_LINK_M2(pipe), PCH_TRANS_LINK_N2(pipe));
216b2de2d00SVille Syrjälä }
217b2de2d00SVille Syrjälä 
ilk_pch_transcoder_set_timings(const struct intel_crtc_state * crtc_state,enum pipe pch_transcoder)218b2de2d00SVille Syrjälä static void ilk_pch_transcoder_set_timings(const struct intel_crtc_state *crtc_state,
219b2de2d00SVille Syrjälä 					   enum pipe pch_transcoder)
220b2de2d00SVille Syrjälä {
221b2de2d00SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
222b2de2d00SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
223b2de2d00SVille Syrjälä 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
2245ac421a9SVille Syrjälä 
225b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, PCH_TRANS_HTOTAL(pch_transcoder),
2265ac421a9SVille Syrjälä 		       intel_de_read(dev_priv, TRANS_HTOTAL(cpu_transcoder)));
227b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, PCH_TRANS_HBLANK(pch_transcoder),
2285ac421a9SVille Syrjälä 		       intel_de_read(dev_priv, TRANS_HBLANK(cpu_transcoder)));
229b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, PCH_TRANS_HSYNC(pch_transcoder),
230b2de2d00SVille Syrjälä 		       intel_de_read(dev_priv, TRANS_HSYNC(cpu_transcoder)));
2315ac421a9SVille Syrjälä 
232b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, PCH_TRANS_VTOTAL(pch_transcoder),
2335ac421a9SVille Syrjälä 		       intel_de_read(dev_priv, TRANS_VTOTAL(cpu_transcoder)));
234b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, PCH_TRANS_VBLANK(pch_transcoder),
2355ac421a9SVille Syrjälä 		       intel_de_read(dev_priv, TRANS_VBLANK(cpu_transcoder)));
236b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, PCH_TRANS_VSYNC(pch_transcoder),
2375ac421a9SVille Syrjälä 		       intel_de_read(dev_priv, TRANS_VSYNC(cpu_transcoder)));
238b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, PCH_TRANS_VSYNCSHIFT(pch_transcoder),
239b2de2d00SVille Syrjälä 		       intel_de_read(dev_priv, TRANS_VSYNCSHIFT(cpu_transcoder)));
240b2de2d00SVille Syrjälä }
241b2de2d00SVille Syrjälä 
ilk_enable_pch_transcoder(const struct intel_crtc_state * crtc_state)242b2de2d00SVille Syrjälä static void ilk_enable_pch_transcoder(const struct intel_crtc_state *crtc_state)
243b2de2d00SVille Syrjälä {
244b2de2d00SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
245b2de2d00SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
246b2de2d00SVille Syrjälä 	enum pipe pipe = crtc->pipe;
247b2de2d00SVille Syrjälä 	i915_reg_t reg;
248b2de2d00SVille Syrjälä 	u32 val, pipeconf_val;
249b2de2d00SVille Syrjälä 
250b2de2d00SVille Syrjälä 	/* Make sure PCH DPLL is enabled */
251b2de2d00SVille Syrjälä 	assert_shared_dpll_enabled(dev_priv, crtc_state->shared_dpll);
252b2de2d00SVille Syrjälä 
253b2de2d00SVille Syrjälä 	/* FDI must be feeding us bits for PCH ports */
254b2de2d00SVille Syrjälä 	assert_fdi_tx_enabled(dev_priv, pipe);
255b2de2d00SVille Syrjälä 	assert_fdi_rx_enabled(dev_priv, pipe);
256b2de2d00SVille Syrjälä 
257b2de2d00SVille Syrjälä 	if (HAS_PCH_CPT(dev_priv)) {
258b2de2d00SVille Syrjälä 		reg = TRANS_CHICKEN2(pipe);
259b2de2d00SVille Syrjälä 		val = intel_de_read(dev_priv, reg);
260b2de2d00SVille Syrjälä 		/*
261b2de2d00SVille Syrjälä 		 * Workaround: Set the timing override bit
262b2de2d00SVille Syrjälä 		 * before enabling the pch transcoder.
263b2de2d00SVille Syrjälä 		 */
264b2de2d00SVille Syrjälä 		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
26550c335f9SVille Syrjälä 		/* Configure frame start delay to match the CPU */
266b2de2d00SVille Syrjälä 		val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
267b2de2d00SVille Syrjälä 		val |= TRANS_CHICKEN2_FRAME_START_DELAY(crtc_state->framestart_delay - 1);
268b2de2d00SVille Syrjälä 		intel_de_write(dev_priv, reg, val);
269b2de2d00SVille Syrjälä 	}
270b2de2d00SVille Syrjälä 
2713eb08ea5SVille Syrjälä 	reg = PCH_TRANSCONF(pipe);
272b2de2d00SVille Syrjälä 	val = intel_de_read(dev_priv, reg);
273b2de2d00SVille Syrjälä 	pipeconf_val = intel_de_read(dev_priv, TRANSCONF(pipe));
274b2de2d00SVille Syrjälä 
275b2de2d00SVille Syrjälä 	if (HAS_PCH_IBX(dev_priv)) {
27650c335f9SVille Syrjälä 		/* Configure frame start delay to match the CPU */
277b2de2d00SVille Syrjälä 		val &= ~TRANS_FRAME_START_DELAY_MASK;
278b2de2d00SVille Syrjälä 		val |= TRANS_FRAME_START_DELAY(crtc_state->framestart_delay - 1);
279b2de2d00SVille Syrjälä 
280b2de2d00SVille Syrjälä 		/*
281b2de2d00SVille Syrjälä 		 * Make the BPC in transcoder be consistent with
282b2de2d00SVille Syrjälä 		 * that in pipeconf reg. For HDMI we must use 8bpc
2833eb08ea5SVille Syrjälä 		 * here for both 8bpc and 12bpc.
284b2de2d00SVille Syrjälä 		 */
2853eb08ea5SVille Syrjälä 		val &= ~TRANSCONF_BPC_MASK;
286b2de2d00SVille Syrjälä 		if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2873eb08ea5SVille Syrjälä 			val |= TRANSCONF_BPC_8;
288b2de2d00SVille Syrjälä 		else
289b2de2d00SVille Syrjälä 			val |= pipeconf_val & TRANSCONF_BPC_MASK;
290b2de2d00SVille Syrjälä 	}
2913eb08ea5SVille Syrjälä 
292b2de2d00SVille Syrjälä 	val &= ~TRANS_INTERLACE_MASK;
293b2de2d00SVille Syrjälä 	if ((pipeconf_val & TRANSCONF_INTERLACE_MASK_ILK) == TRANSCONF_INTERLACE_IF_ID_ILK) {
294e93a590cSVille Syrjälä 		if (HAS_PCH_IBX(dev_priv) &&
295b2de2d00SVille Syrjälä 		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
296e93a590cSVille Syrjälä 			val |= TRANS_INTERLACE_LEGACY_VSYNC_IBX;
297b2de2d00SVille Syrjälä 		else
298e93a590cSVille Syrjälä 			val |= TRANS_INTERLACE_INTERLACED;
299b2de2d00SVille Syrjälä 	} else {
300b2de2d00SVille Syrjälä 		val |= TRANS_INTERLACE_PROGRESSIVE;
301b2de2d00SVille Syrjälä 	}
302b2de2d00SVille Syrjälä 
303b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, reg, val | TRANS_ENABLE);
304b2de2d00SVille Syrjälä 	if (intel_de_wait_for_set(dev_priv, reg, TRANS_STATE_ENABLE, 100))
305b2de2d00SVille Syrjälä 		drm_err(&dev_priv->drm, "failed to enable transcoder %c\n",
306b2de2d00SVille Syrjälä 			pipe_name(pipe));
307976c68f4SVille Syrjälä }
308b2de2d00SVille Syrjälä 
ilk_disable_pch_transcoder(struct intel_crtc * crtc)309ccebd0e4SVille Syrjälä static void ilk_disable_pch_transcoder(struct intel_crtc *crtc)
310ccebd0e4SVille Syrjälä {
311b2de2d00SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
312b2de2d00SVille Syrjälä 	enum pipe pipe = crtc->pipe;
313b2de2d00SVille Syrjälä 	i915_reg_t reg;
314b2de2d00SVille Syrjälä 
315b2de2d00SVille Syrjälä 	/* FDI relies on the transcoder */
316b2de2d00SVille Syrjälä 	assert_fdi_tx_disabled(dev_priv, pipe);
317b2de2d00SVille Syrjälä 	assert_fdi_rx_disabled(dev_priv, pipe);
318b2de2d00SVille Syrjälä 
319b2de2d00SVille Syrjälä 	/* Ports must be off as well */
320b2de2d00SVille Syrjälä 	assert_pch_ports_disabled(dev_priv, pipe);
3211e116253SAndrzej Hajda 
322b2de2d00SVille Syrjälä 	reg = PCH_TRANSCONF(pipe);
323b2de2d00SVille Syrjälä 	intel_de_rmw(dev_priv, reg, TRANS_ENABLE, 0);
324b2de2d00SVille Syrjälä 	/* wait for PCH transcoder off, transcoder state */
325b2de2d00SVille Syrjälä 	if (intel_de_wait_for_clear(dev_priv, reg, TRANS_STATE_ENABLE, 50))
326b2de2d00SVille Syrjälä 		drm_err(&dev_priv->drm, "failed to disable transcoder %c\n",
3271e116253SAndrzej Hajda 			pipe_name(pipe));
328b2de2d00SVille Syrjälä 
3291e116253SAndrzej Hajda 	if (HAS_PCH_CPT(dev_priv))
3301e116253SAndrzej Hajda 		/* Workaround: Clear the timing override chicken bit again. */
331b2de2d00SVille Syrjälä 		intel_de_rmw(dev_priv, TRANS_CHICKEN2(pipe),
332b2de2d00SVille Syrjälä 			     TRANS_CHICKEN2_TIMING_OVERRIDE, 0);
333d8f7f883SVille Syrjälä }
334d8f7f883SVille Syrjälä 
ilk_pch_pre_enable(struct intel_atomic_state * state,struct intel_crtc * crtc)335d8f7f883SVille Syrjälä void ilk_pch_pre_enable(struct intel_atomic_state *state,
336d8f7f883SVille Syrjälä 			struct intel_crtc *crtc)
337d8f7f883SVille Syrjälä {
338d8f7f883SVille Syrjälä 	const struct intel_crtc_state *crtc_state =
339d8f7f883SVille Syrjälä 		intel_atomic_get_new_crtc_state(state, crtc);
340d8f7f883SVille Syrjälä 
341d8f7f883SVille Syrjälä 	/*
342d8f7f883SVille Syrjälä 	 * Note: FDI PLL enabling _must_ be done before we enable the
343d8f7f883SVille Syrjälä 	 * cpu pipes, hence this is separate from all the other fdi/pch
344d8f7f883SVille Syrjälä 	 * enabling.
345d8f7f883SVille Syrjälä 	 */
346d8f7f883SVille Syrjälä 	ilk_fdi_pll_enable(crtc_state);
347b2de2d00SVille Syrjälä }
348b2de2d00SVille Syrjälä 
349b2de2d00SVille Syrjälä /*
350b2de2d00SVille Syrjälä  * Enable PCH resources required for PCH ports:
351b2de2d00SVille Syrjälä  *   - PCH PLLs
352b2de2d00SVille Syrjälä  *   - FDI training & RX/TX
353b2de2d00SVille Syrjälä  *   - update transcoder timings
354b2de2d00SVille Syrjälä  *   - DP transcoding bits
355ccebd0e4SVille Syrjälä  *   - transcoder
356ccebd0e4SVille Syrjälä  */
ilk_pch_enable(struct intel_atomic_state * state,struct intel_crtc * crtc)357b2de2d00SVille Syrjälä void ilk_pch_enable(struct intel_atomic_state *state,
358ccebd0e4SVille Syrjälä 		    struct intel_crtc *crtc)
359ccebd0e4SVille Syrjälä {
360ccebd0e4SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
361b2de2d00SVille Syrjälä 	const struct intel_crtc_state *crtc_state =
362b2de2d00SVille Syrjälä 		intel_atomic_get_new_crtc_state(state, crtc);
363b2de2d00SVille Syrjälä 	enum pipe pipe = crtc->pipe;
364b2de2d00SVille Syrjälä 	u32 temp;
365b2de2d00SVille Syrjälä 
366b2de2d00SVille Syrjälä 	assert_pch_transcoder_disabled(dev_priv, pipe);
367b2de2d00SVille Syrjälä 
368b2de2d00SVille Syrjälä 	/* For PCH output, training FDI link */
369b2de2d00SVille Syrjälä 	intel_fdi_link_train(crtc, crtc_state);
370b2de2d00SVille Syrjälä 
371b2de2d00SVille Syrjälä 	/*
372b2de2d00SVille Syrjälä 	 * We need to program the right clock selection
373b2de2d00SVille Syrjälä 	 * before writing the pixel multiplier into the DPLL.
374b2de2d00SVille Syrjälä 	 */
375b2de2d00SVille Syrjälä 	if (HAS_PCH_CPT(dev_priv)) {
376b2de2d00SVille Syrjälä 		u32 sel;
377b2de2d00SVille Syrjälä 
378b2de2d00SVille Syrjälä 		temp = intel_de_read(dev_priv, PCH_DPLL_SEL);
379b2de2d00SVille Syrjälä 		temp |= TRANS_DPLL_ENABLE(pipe);
380b2de2d00SVille Syrjälä 		sel = TRANS_DPLLB_SEL(pipe);
381b2de2d00SVille Syrjälä 		if (crtc_state->shared_dpll ==
382b2de2d00SVille Syrjälä 		    intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
383b2de2d00SVille Syrjälä 			temp |= sel;
384b2de2d00SVille Syrjälä 		else
385b2de2d00SVille Syrjälä 			temp &= ~sel;
386b2de2d00SVille Syrjälä 		intel_de_write(dev_priv, PCH_DPLL_SEL, temp);
387b2de2d00SVille Syrjälä 	}
388b2de2d00SVille Syrjälä 
389b2de2d00SVille Syrjälä 	/*
390b2de2d00SVille Syrjälä 	 * XXX: pch pll's can be enabled any time before we enable the PCH
391b2de2d00SVille Syrjälä 	 * transcoder, and we actually should do this to not upset any PCH
392b2de2d00SVille Syrjälä 	 * transcoder that already use the clock when we share it.
393b2de2d00SVille Syrjälä 	 *
394b2de2d00SVille Syrjälä 	 * Note that enable_shared_dpll tries to do the right thing, but
395b2de2d00SVille Syrjälä 	 * get_shared_dpll unconditionally resets the pll - we need that
396b2de2d00SVille Syrjälä 	 * to have the right LVDS enable sequence.
397b2de2d00SVille Syrjälä 	 */
398b2de2d00SVille Syrjälä 	intel_enable_shared_dpll(crtc_state);
399b2de2d00SVille Syrjälä 
40023015f6fSVille Syrjälä 	/* set transcoder timing, panel must allow it */
40123015f6fSVille Syrjälä 	assert_pps_unlocked(dev_priv, pipe);
40223015f6fSVille Syrjälä 	if (intel_crtc_has_dp_encoder(crtc_state)) {
40323015f6fSVille Syrjälä 		intel_pch_transcoder_set_m1_n1(crtc, &crtc_state->dp_m_n);
404b2de2d00SVille Syrjälä 		intel_pch_transcoder_set_m2_n2(crtc, &crtc_state->dp_m2_n2);
405b2de2d00SVille Syrjälä 	}
406b2de2d00SVille Syrjälä 	ilk_pch_transcoder_set_timings(crtc_state, pipe);
407b2de2d00SVille Syrjälä 
408b2de2d00SVille Syrjälä 	intel_fdi_normal_train(crtc);
409b2de2d00SVille Syrjälä 
410b2de2d00SVille Syrjälä 	/* For PCH DP, enable TRANS_DP_CTL */
411b2de2d00SVille Syrjälä 	if (HAS_PCH_CPT(dev_priv) &&
412b2de2d00SVille Syrjälä 	    intel_crtc_has_dp_encoder(crtc_state)) {
4133eb08ea5SVille Syrjälä 		const struct drm_display_mode *adjusted_mode =
414b2de2d00SVille Syrjälä 			&crtc_state->hw.adjusted_mode;
415b2de2d00SVille Syrjälä 		u32 bpc = (intel_de_read(dev_priv, TRANSCONF(pipe)) & TRANSCONF_BPC_MASK) >> 5;
416b2de2d00SVille Syrjälä 		i915_reg_t reg = TRANS_DP_CTL(pipe);
417b2de2d00SVille Syrjälä 		enum port port;
418b2de2d00SVille Syrjälä 
419e93a590cSVille Syrjälä 		temp = intel_de_read(dev_priv, reg);
420e93a590cSVille Syrjälä 		temp &= ~(TRANS_DP_PORT_SEL_MASK |
421b2de2d00SVille Syrjälä 			  TRANS_DP_VSYNC_ACTIVE_HIGH |
422b2de2d00SVille Syrjälä 			  TRANS_DP_HSYNC_ACTIVE_HIGH |
423b2de2d00SVille Syrjälä 			  TRANS_DP_BPC_MASK);
424b2de2d00SVille Syrjälä 		temp |= TRANS_DP_OUTPUT_ENABLE;
425b2de2d00SVille Syrjälä 		temp |= bpc << 9; /* same format but at 11:9 */
426b2de2d00SVille Syrjälä 
427b2de2d00SVille Syrjälä 		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
428b2de2d00SVille Syrjälä 			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
429b2de2d00SVille Syrjälä 		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
430b2de2d00SVille Syrjälä 			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
431ccebd0e4SVille Syrjälä 
432b2de2d00SVille Syrjälä 		port = intel_get_crtc_new_encoder(state, crtc_state)->port;
433b2de2d00SVille Syrjälä 		drm_WARN_ON(&dev_priv->drm, port < PORT_B || port > PORT_D);
434b2de2d00SVille Syrjälä 		temp |= TRANS_DP_PORT_SEL(port);
435b2de2d00SVille Syrjälä 
436b2de2d00SVille Syrjälä 		intel_de_write(dev_priv, reg, temp);
437b2de2d00SVille Syrjälä 	}
438b2de2d00SVille Syrjälä 
439b2de2d00SVille Syrjälä 	ilk_enable_pch_transcoder(crtc_state);
440976c68f4SVille Syrjälä }
441976c68f4SVille Syrjälä 
ilk_pch_disable(struct intel_atomic_state * state,struct intel_crtc * crtc)442976c68f4SVille Syrjälä void ilk_pch_disable(struct intel_atomic_state *state,
443976c68f4SVille Syrjälä 		     struct intel_crtc *crtc)
444976c68f4SVille Syrjälä {
445976c68f4SVille Syrjälä 	ilk_fdi_disable(crtc);
446976c68f4SVille Syrjälä }
447976c68f4SVille Syrjälä 
ilk_pch_post_disable(struct intel_atomic_state * state,struct intel_crtc * crtc)448976c68f4SVille Syrjälä void ilk_pch_post_disable(struct intel_atomic_state *state,
449976c68f4SVille Syrjälä 			  struct intel_crtc *crtc)
450976c68f4SVille Syrjälä {
451976c68f4SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
452976c68f4SVille Syrjälä 	enum pipe pipe = crtc->pipe;
453976c68f4SVille Syrjälä 
454976c68f4SVille Syrjälä 	ilk_disable_pch_transcoder(crtc);
455976c68f4SVille Syrjälä 
4561e116253SAndrzej Hajda 	if (HAS_PCH_CPT(dev_priv)) {
4571e116253SAndrzej Hajda 		/* disable TRANS_DP_CTL */
4581e116253SAndrzej Hajda 		intel_de_rmw(dev_priv, TRANS_DP_CTL(pipe),
459976c68f4SVille Syrjälä 			     TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK,
460976c68f4SVille Syrjälä 			     TRANS_DP_PORT_SEL_NONE);
4611e116253SAndrzej Hajda 
4621e116253SAndrzej Hajda 		/* disable DPLL_SEL */
463976c68f4SVille Syrjälä 		intel_de_rmw(dev_priv, PCH_DPLL_SEL,
464976c68f4SVille Syrjälä 			     TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe), 0);
465976c68f4SVille Syrjälä 	}
466976c68f4SVille Syrjälä 
467976c68f4SVille Syrjälä 	ilk_fdi_pll_disable(crtc);
4687d9ae633SVille Syrjälä }
4697d9ae633SVille Syrjälä 
ilk_pch_clock_get(struct intel_crtc_state * crtc_state)4707d9ae633SVille Syrjälä static void ilk_pch_clock_get(struct intel_crtc_state *crtc_state)
4717d9ae633SVille Syrjälä {
4727d9ae633SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4737d9ae633SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4747d9ae633SVille Syrjälä 
4757d9ae633SVille Syrjälä 	/* read out port_clock from the DPLL */
4767d9ae633SVille Syrjälä 	i9xx_crtc_clock_get(crtc, crtc_state);
4777d9ae633SVille Syrjälä 
4787d9ae633SVille Syrjälä 	/*
4797d9ae633SVille Syrjälä 	 * In case there is an active pipe without active ports,
4807d9ae633SVille Syrjälä 	 * we may need some idea for the dotclock anyway.
4817d9ae633SVille Syrjälä 	 * Calculate one based on the FDI configuration.
4827d9ae633SVille Syrjälä 	 */
4837d9ae633SVille Syrjälä 	crtc_state->hw.adjusted_mode.crtc_clock =
4847d9ae633SVille Syrjälä 		intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, crtc_state),
4857d9ae633SVille Syrjälä 					 &crtc_state->fdi_m_n);
4867d9ae633SVille Syrjälä }
4877d9ae633SVille Syrjälä 
ilk_pch_get_config(struct intel_crtc_state * crtc_state)4887d9ae633SVille Syrjälä void ilk_pch_get_config(struct intel_crtc_state *crtc_state)
4897d9ae633SVille Syrjälä {
4907d9ae633SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4917d9ae633SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4927d9ae633SVille Syrjälä 	struct intel_shared_dpll *pll;
4937d9ae633SVille Syrjälä 	enum pipe pipe = crtc->pipe;
4947d9ae633SVille Syrjälä 	enum intel_dpll_id pll_id;
4957d9ae633SVille Syrjälä 	bool pll_active;
4967d9ae633SVille Syrjälä 	u32 tmp;
4977d9ae633SVille Syrjälä 
4987d9ae633SVille Syrjälä 	if ((intel_de_read(dev_priv, PCH_TRANSCONF(pipe)) & TRANS_ENABLE) == 0)
4997d9ae633SVille Syrjälä 		return;
5007d9ae633SVille Syrjälä 
5017d9ae633SVille Syrjälä 	crtc_state->has_pch_encoder = true;
5027d9ae633SVille Syrjälä 
5037d9ae633SVille Syrjälä 	tmp = intel_de_read(dev_priv, FDI_RX_CTL(pipe));
5047d9ae633SVille Syrjälä 	crtc_state->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5055cd06644SVille Syrjälä 				 FDI_DP_PORT_WIDTH_SHIFT) + 1;
5065cd06644SVille Syrjälä 
5077d9ae633SVille Syrjälä 	intel_cpu_transcoder_get_m1_n1(crtc, crtc_state->cpu_transcoder,
5087d9ae633SVille Syrjälä 				       &crtc_state->fdi_m_n);
5097d9ae633SVille Syrjälä 
5107d9ae633SVille Syrjälä 	if (HAS_PCH_IBX(dev_priv)) {
5117d9ae633SVille Syrjälä 		/*
5127d9ae633SVille Syrjälä 		 * The pipe->pch transcoder and pch transcoder->pll
5137d9ae633SVille Syrjälä 		 * mapping is fixed.
5147d9ae633SVille Syrjälä 		 */
5157d9ae633SVille Syrjälä 		pll_id = (enum intel_dpll_id) pipe;
5167d9ae633SVille Syrjälä 	} else {
5177d9ae633SVille Syrjälä 		tmp = intel_de_read(dev_priv, PCH_DPLL_SEL);
5187d9ae633SVille Syrjälä 		if (tmp & TRANS_DPLLB_SEL(pipe))
5197d9ae633SVille Syrjälä 			pll_id = DPLL_ID_PCH_PLL_B;
5207d9ae633SVille Syrjälä 		else
5217d9ae633SVille Syrjälä 			pll_id = DPLL_ID_PCH_PLL_A;
5227d9ae633SVille Syrjälä 	}
5237d9ae633SVille Syrjälä 
5247d9ae633SVille Syrjälä 	crtc_state->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, pll_id);
5257d9ae633SVille Syrjälä 	pll = crtc_state->shared_dpll;
5267d9ae633SVille Syrjälä 
5277d9ae633SVille Syrjälä 	pll_active = intel_dpll_get_hw_state(dev_priv, pll,
5287d9ae633SVille Syrjälä 					     &crtc_state->dpll_hw_state);
5297d9ae633SVille Syrjälä 	drm_WARN_ON(&dev_priv->drm, !pll_active);
5307d9ae633SVille Syrjälä 
5317d9ae633SVille Syrjälä 	tmp = crtc_state->dpll_hw_state.dpll;
5327d9ae633SVille Syrjälä 	crtc_state->pixel_multiplier =
5337d9ae633SVille Syrjälä 		((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
5347d9ae633SVille Syrjälä 		 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
5357d9ae633SVille Syrjälä 
5367d9ae633SVille Syrjälä 	ilk_pch_clock_get(crtc_state);
53750c335f9SVille Syrjälä }
538b2de2d00SVille Syrjälä 
lpt_enable_pch_transcoder(const struct intel_crtc_state * crtc_state)53950c335f9SVille Syrjälä static void lpt_enable_pch_transcoder(const struct intel_crtc_state *crtc_state)
54050c335f9SVille Syrjälä {
54150c335f9SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
542b2de2d00SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
543b2de2d00SVille Syrjälä 	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
544b2de2d00SVille Syrjälä 	u32 val, pipeconf_val;
545b2de2d00SVille Syrjälä 
546b2de2d00SVille Syrjälä 	/* FDI must be feeding us bits for PCH ports */
547b2de2d00SVille Syrjälä 	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
548b2de2d00SVille Syrjälä 	assert_fdi_rx_enabled(dev_priv, PIPE_A);
549b2de2d00SVille Syrjälä 
550b2de2d00SVille Syrjälä 	val = intel_de_read(dev_priv, TRANS_CHICKEN2(PIPE_A));
551b2de2d00SVille Syrjälä 	/* Workaround: set timing override bit. */
552b2de2d00SVille Syrjälä 	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
55350c335f9SVille Syrjälä 	/* Configure frame start delay to match the CPU */
554b2de2d00SVille Syrjälä 	val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
555b2de2d00SVille Syrjälä 	val |= TRANS_CHICKEN2_FRAME_START_DELAY(crtc_state->framestart_delay - 1);
556b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, TRANS_CHICKEN2(PIPE_A), val);
5573eb08ea5SVille Syrjälä 
558b2de2d00SVille Syrjälä 	val = TRANS_ENABLE;
5593eb08ea5SVille Syrjälä 	pipeconf_val = intel_de_read(dev_priv, TRANSCONF(cpu_transcoder));
560e93a590cSVille Syrjälä 
561b2de2d00SVille Syrjälä 	if ((pipeconf_val & TRANSCONF_INTERLACE_MASK_HSW) == TRANSCONF_INTERLACE_IF_ID_ILK)
562e93a590cSVille Syrjälä 		val |= TRANS_INTERLACE_INTERLACED;
563b2de2d00SVille Syrjälä 	else
564b2de2d00SVille Syrjälä 		val |= TRANS_INTERLACE_PROGRESSIVE;
565b2de2d00SVille Syrjälä 
566b2de2d00SVille Syrjälä 	intel_de_write(dev_priv, LPT_TRANSCONF, val);
567b2de2d00SVille Syrjälä 	if (intel_de_wait_for_set(dev_priv, LPT_TRANSCONF,
568b2de2d00SVille Syrjälä 				  TRANS_STATE_ENABLE, 100))
569b2de2d00SVille Syrjälä 		drm_err(&dev_priv->drm, "Failed to enable PCH transcoder\n");
570718cc87eSVille Syrjälä }
571b2de2d00SVille Syrjälä 
lpt_disable_pch_transcoder(struct drm_i915_private * dev_priv)5721e116253SAndrzej Hajda static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
573b2de2d00SVille Syrjälä {
574b2de2d00SVille Syrjälä 	intel_de_rmw(dev_priv, LPT_TRANSCONF, TRANS_ENABLE, 0);
575b2de2d00SVille Syrjälä 	/* wait for PCH transcoder off, transcoder state */
576b2de2d00SVille Syrjälä 	if (intel_de_wait_for_clear(dev_priv, LPT_TRANSCONF,
577b2de2d00SVille Syrjälä 				    TRANS_STATE_ENABLE, 50))
578b2de2d00SVille Syrjälä 		drm_err(&dev_priv->drm, "Failed to disable PCH transcoder\n");
5791e116253SAndrzej Hajda 
580b2de2d00SVille Syrjälä 	/* Workaround: clear timing override bit. */
581b2de2d00SVille Syrjälä 	intel_de_rmw(dev_priv, TRANS_CHICKEN2(PIPE_A), TRANS_CHICKEN2_TIMING_OVERRIDE, 0);
582ccebd0e4SVille Syrjälä }
583ccebd0e4SVille Syrjälä 
lpt_pch_enable(struct intel_atomic_state * state,struct intel_crtc * crtc)584b2de2d00SVille Syrjälä void lpt_pch_enable(struct intel_atomic_state *state,
585b2de2d00SVille Syrjälä 		    struct intel_crtc *crtc)
586ccebd0e4SVille Syrjälä {
587ccebd0e4SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
588b2de2d00SVille Syrjälä 	const struct intel_crtc_state *crtc_state =
589b2de2d00SVille Syrjälä 		intel_atomic_get_new_crtc_state(state, crtc);
590b2de2d00SVille Syrjälä 
591b2de2d00SVille Syrjälä 	assert_pch_transcoder_disabled(dev_priv, PIPE_A);
592b2de2d00SVille Syrjälä 
593b2de2d00SVille Syrjälä 	lpt_program_iclkip(crtc_state);
594b2de2d00SVille Syrjälä 
595b2de2d00SVille Syrjälä 	/* Set transcoder timing. */
59650c335f9SVille Syrjälä 	ilk_pch_transcoder_set_timings(crtc_state, PIPE_A);
597b2de2d00SVille Syrjälä 
598f45d2252SVille Syrjälä 	lpt_enable_pch_transcoder(crtc_state);
599718cc87eSVille Syrjälä }
600718cc87eSVille Syrjälä 
lpt_pch_disable(struct intel_atomic_state * state,struct intel_crtc * crtc)601718cc87eSVille Syrjälä void lpt_pch_disable(struct intel_atomic_state *state,
602718cc87eSVille Syrjälä 		     struct intel_crtc *crtc)
603718cc87eSVille Syrjälä {
604718cc87eSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
605718cc87eSVille Syrjälä 
606718cc87eSVille Syrjälä 	lpt_disable_pch_transcoder(dev_priv);
607718cc87eSVille Syrjälä 
608718cc87eSVille Syrjälä 	lpt_disable_iclkip(dev_priv);
609f45d2252SVille Syrjälä }
610f45d2252SVille Syrjälä 
lpt_pch_get_config(struct intel_crtc_state * crtc_state)611f45d2252SVille Syrjälä void lpt_pch_get_config(struct intel_crtc_state *crtc_state)
612f45d2252SVille Syrjälä {
613f45d2252SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
614f45d2252SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
615f45d2252SVille Syrjälä 	u32 tmp;
616f45d2252SVille Syrjälä 
617f45d2252SVille Syrjälä 	if ((intel_de_read(dev_priv, LPT_TRANSCONF) & TRANS_ENABLE) == 0)
618f45d2252SVille Syrjälä 		return;
619f45d2252SVille Syrjälä 
620f45d2252SVille Syrjälä 	crtc_state->has_pch_encoder = true;
621f45d2252SVille Syrjälä 
622f45d2252SVille Syrjälä 	tmp = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
623f45d2252SVille Syrjälä 	crtc_state->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6245cd06644SVille Syrjälä 				 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6255cd06644SVille Syrjälä 
6269e68fa88SVille Syrjälä 	intel_cpu_transcoder_get_m1_n1(crtc, crtc_state->cpu_transcoder,
6279e68fa88SVille Syrjälä 				       &crtc_state->fdi_m_n);
628f45d2252SVille Syrjälä 
629108a112fSVille Syrjälä 	crtc_state->hw.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
630108a112fSVille Syrjälä }
631108a112fSVille Syrjälä 
intel_pch_sanitize(struct drm_i915_private * i915)632108a112fSVille Syrjälä void intel_pch_sanitize(struct drm_i915_private *i915)
633108a112fSVille Syrjälä {
634108a112fSVille Syrjälä 	if (HAS_PCH_IBX(i915))
635 		ibx_sanitize_pch_ports(i915);
636 }
637