xref: /openbmc/linux/drivers/gpu/drm/i915/display/intel_dp_mst.c (revision c845428b7a9157523103100806bc8130d64769c8)
1379bc100SJani Nikula /*
2379bc100SJani Nikula  * Copyright © 2008 Intel Corporation
3379bc100SJani Nikula  *             2014 Red Hat Inc.
4379bc100SJani Nikula  *
5379bc100SJani Nikula  * Permission is hereby granted, free of charge, to any person obtaining a
6379bc100SJani Nikula  * copy of this software and associated documentation files (the "Software"),
7379bc100SJani Nikula  * to deal in the Software without restriction, including without limitation
8379bc100SJani Nikula  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9379bc100SJani Nikula  * and/or sell copies of the Software, and to permit persons to whom the
10379bc100SJani Nikula  * Software is furnished to do so, subject to the following conditions:
11379bc100SJani Nikula  *
12379bc100SJani Nikula  * The above copyright notice and this permission notice (including the next
13379bc100SJani Nikula  * paragraph) shall be included in all copies or substantial portions of the
14379bc100SJani Nikula  * Software.
15379bc100SJani Nikula  *
16379bc100SJani Nikula  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17379bc100SJani Nikula  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18379bc100SJani Nikula  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19379bc100SJani Nikula  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20379bc100SJani Nikula  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21379bc100SJani Nikula  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22379bc100SJani Nikula  * IN THE SOFTWARE.
23379bc100SJani Nikula  *
24379bc100SJani Nikula  */
25379bc100SJani Nikula 
26eca22edbSMaxime Ripard #include <drm/drm_atomic.h>
27379bc100SJani Nikula #include <drm/drm_atomic_helper.h>
28379bc100SJani Nikula #include <drm/drm_edid.h>
29379bc100SJani Nikula #include <drm/drm_probe_helper.h>
30379bc100SJani Nikula 
31379bc100SJani Nikula #include "i915_drv.h"
32801543b2SJani Nikula #include "i915_reg.h"
33379bc100SJani Nikula #include "intel_atomic.h"
34379bc100SJani Nikula #include "intel_audio.h"
35379bc100SJani Nikula #include "intel_connector.h"
367c53e628SJani Nikula #include "intel_crtc.h"
37379bc100SJani Nikula #include "intel_ddi.h"
387785ae0bSVille Syrjälä #include "intel_de.h"
391d455f8dSJani Nikula #include "intel_display_types.h"
40379bc100SJani Nikula #include "intel_dp.h"
41b23109c5SJani Nikula #include "intel_dp_hdcp.h"
42379bc100SJani Nikula #include "intel_dp_mst.h"
43379bc100SJani Nikula #include "intel_dpio_phy.h"
441fa01409SSean Paul #include "intel_hdcp.h"
45b23109c5SJani Nikula #include "intel_hotplug.h"
46714b1cdbSDave Airlie #include "skl_scaler.h"
47379bc100SJani Nikula 
intel_dp_mst_check_constraints(struct drm_i915_private * i915,int bpp,const struct drm_display_mode * adjusted_mode,struct intel_crtc_state * crtc_state,bool dsc)48764b1c8dSStanislav Lisovskiy static int intel_dp_mst_check_constraints(struct drm_i915_private *i915, int bpp,
49764b1c8dSStanislav Lisovskiy 					  const struct drm_display_mode *adjusted_mode,
50764b1c8dSStanislav Lisovskiy 					  struct intel_crtc_state *crtc_state,
51764b1c8dSStanislav Lisovskiy 					  bool dsc)
52764b1c8dSStanislav Lisovskiy {
53764b1c8dSStanislav Lisovskiy 	if (intel_dp_is_uhbr(crtc_state) && DISPLAY_VER(i915) <= 13 && dsc) {
54764b1c8dSStanislav Lisovskiy 		int output_bpp = bpp;
55764b1c8dSStanislav Lisovskiy 		/* DisplayPort 2 128b/132b, bits per lane is always 32 */
56764b1c8dSStanislav Lisovskiy 		int symbol_clock = crtc_state->port_clock / 32;
57764b1c8dSStanislav Lisovskiy 
58764b1c8dSStanislav Lisovskiy 		if (output_bpp * adjusted_mode->crtc_clock >=
59764b1c8dSStanislav Lisovskiy 		    symbol_clock * 72) {
60764b1c8dSStanislav Lisovskiy 			drm_dbg_kms(&i915->drm, "UHBR check failed(required bw %d available %d)\n",
61764b1c8dSStanislav Lisovskiy 				    output_bpp * adjusted_mode->crtc_clock, symbol_clock * 72);
62764b1c8dSStanislav Lisovskiy 			return -EINVAL;
63764b1c8dSStanislav Lisovskiy 		}
64764b1c8dSStanislav Lisovskiy 	}
65764b1c8dSStanislav Lisovskiy 
66764b1c8dSStanislav Lisovskiy 	return 0;
67764b1c8dSStanislav Lisovskiy }
68764b1c8dSStanislav Lisovskiy 
intel_dp_mst_find_vcpi_slots_for_bpp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,int max_bpp,int min_bpp,struct link_config_limits * limits,struct drm_connector_state * conn_state,int step,bool dsc)697971aacfSStanislav Lisovskiy static int intel_dp_mst_find_vcpi_slots_for_bpp(struct intel_encoder *encoder,
70379bc100SJani Nikula 						struct intel_crtc_state *crtc_state,
717971aacfSStanislav Lisovskiy 						int max_bpp,
727971aacfSStanislav Lisovskiy 						int min_bpp,
737971aacfSStanislav Lisovskiy 						struct link_config_limits *limits,
74379bc100SJani Nikula 						struct drm_connector_state *conn_state,
757971aacfSStanislav Lisovskiy 						int step,
767971aacfSStanislav Lisovskiy 						bool dsc)
77379bc100SJani Nikula {
782225f3c6SMaarten Lankhorst 	struct drm_atomic_state *state = crtc_state->uapi.state;
79b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
80379bc100SJani Nikula 	struct intel_dp *intel_dp = &intel_mst->primary->dp;
814d07b0bcSLyude Paul 	struct drm_dp_mst_topology_state *mst_state;
82379bc100SJani Nikula 	struct intel_connector *connector =
83379bc100SJani Nikula 		to_intel_connector(conn_state->connector);
84ca4aae6dSJani Nikula 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
85379bc100SJani Nikula 	const struct drm_display_mode *adjusted_mode =
861326a92cSMaarten Lankhorst 		&crtc_state->hw.adjusted_mode;
87379bc100SJani Nikula 	int bpp, slots = -EINVAL;
889096e36dSStanislav Lisovskiy 	int ret = 0;
89379bc100SJani Nikula 
904d07b0bcSLyude Paul 	mst_state = drm_atomic_get_mst_topology_state(state, &intel_dp->mst_mgr);
914d07b0bcSLyude Paul 	if (IS_ERR(mst_state))
924d07b0bcSLyude Paul 		return PTR_ERR(mst_state);
934d07b0bcSLyude Paul 
94379bc100SJani Nikula 	crtc_state->lane_count = limits->max_lane_count;
95f5b21c2eSJani Nikula 	crtc_state->port_clock = limits->max_rate;
96379bc100SJani Nikula 
974d07b0bcSLyude Paul 	// TODO: Handle pbn_div changes by adding a new MST helper
984d07b0bcSLyude Paul 	if (!mst_state->pbn_div) {
994d07b0bcSLyude Paul 		mst_state->pbn_div = drm_dp_get_vc_payload_bw(&intel_dp->mst_mgr,
1007971aacfSStanislav Lisovskiy 							      crtc_state->port_clock,
1017971aacfSStanislav Lisovskiy 							      crtc_state->lane_count);
1024d07b0bcSLyude Paul 	}
1034d07b0bcSLyude Paul 
1047971aacfSStanislav Lisovskiy 	for (bpp = max_bpp; bpp >= min_bpp; bpp -= step) {
105764b1c8dSStanislav Lisovskiy 		drm_dbg_kms(&i915->drm, "Trying bpp %d\n", bpp);
106764b1c8dSStanislav Lisovskiy 
107764b1c8dSStanislav Lisovskiy 		ret = intel_dp_mst_check_constraints(i915, bpp, adjusted_mode, crtc_state, dsc);
108764b1c8dSStanislav Lisovskiy 		if (ret)
109764b1c8dSStanislav Lisovskiy 			continue;
110764b1c8dSStanislav Lisovskiy 
111379bc100SJani Nikula 		crtc_state->pbn = drm_dp_calc_pbn_mode(adjusted_mode->crtc_clock,
1124e042f02SVille Syrjälä 						       bpp << 4);
1137971aacfSStanislav Lisovskiy 
114df78f7f6SLyude Paul 		slots = drm_dp_atomic_find_time_slots(state, &intel_dp->mst_mgr,
1157971aacfSStanislav Lisovskiy 						      connector->port,
1167971aacfSStanislav Lisovskiy 						      crtc_state->pbn);
117379bc100SJani Nikula 		if (slots == -EDEADLK)
118379bc100SJani Nikula 			return slots;
119d51f25ebSStanislav Lisovskiy 
1209096e36dSStanislav Lisovskiy 		if (slots >= 0) {
1219096e36dSStanislav Lisovskiy 			ret = drm_dp_mst_atomic_check(state);
1229096e36dSStanislav Lisovskiy 			/*
1239096e36dSStanislav Lisovskiy 			 * If we got slots >= 0 and we can fit those based on check
1249096e36dSStanislav Lisovskiy 			 * then we can exit the loop. Otherwise keep trying.
1259096e36dSStanislav Lisovskiy 			 */
1269096e36dSStanislav Lisovskiy 			if (!ret)
127379bc100SJani Nikula 				break;
128379bc100SJani Nikula 		}
1299096e36dSStanislav Lisovskiy 	}
1309096e36dSStanislav Lisovskiy 
131764b1c8dSStanislav Lisovskiy 	/* We failed to find a proper bpp/timeslots, return error */
132764b1c8dSStanislav Lisovskiy 	if (ret)
1339096e36dSStanislav Lisovskiy 		slots = ret;
134379bc100SJani Nikula 
13552f14682SStanislav Lisovskiy 	if (slots < 0) {
136ca4aae6dSJani Nikula 		drm_dbg_kms(&i915->drm, "failed finding vcpi slots:%d\n",
137ca4aae6dSJani Nikula 			    slots);
13852f14682SStanislav Lisovskiy 	} else {
13952f14682SStanislav Lisovskiy 		if (!dsc)
14052f14682SStanislav Lisovskiy 			crtc_state->pipe_bpp = bpp;
14152f14682SStanislav Lisovskiy 		else
14252f14682SStanislav Lisovskiy 			crtc_state->dsc.compressed_bpp = bpp;
14352f14682SStanislav Lisovskiy 		drm_dbg_kms(&i915->drm, "Got %d slots for pipe bpp %d dsc %d\n", slots, bpp, dsc);
14452f14682SStanislav Lisovskiy 	}
1457971aacfSStanislav Lisovskiy 
146379bc100SJani Nikula 	return slots;
147379bc100SJani Nikula }
148379bc100SJani Nikula 
intel_dp_mst_compute_link_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state,struct link_config_limits * limits)1497971aacfSStanislav Lisovskiy static int intel_dp_mst_compute_link_config(struct intel_encoder *encoder,
1507971aacfSStanislav Lisovskiy 					    struct intel_crtc_state *crtc_state,
1517971aacfSStanislav Lisovskiy 					    struct drm_connector_state *conn_state,
1527971aacfSStanislav Lisovskiy 					    struct link_config_limits *limits)
1537971aacfSStanislav Lisovskiy {
1547971aacfSStanislav Lisovskiy 	const struct drm_display_mode *adjusted_mode =
1557971aacfSStanislav Lisovskiy 		&crtc_state->hw.adjusted_mode;
1567971aacfSStanislav Lisovskiy 	int slots = -EINVAL;
1577971aacfSStanislav Lisovskiy 
1587971aacfSStanislav Lisovskiy 	slots = intel_dp_mst_find_vcpi_slots_for_bpp(encoder, crtc_state, limits->max_bpp,
1597971aacfSStanislav Lisovskiy 						     limits->min_bpp, limits,
1607971aacfSStanislav Lisovskiy 						     conn_state, 2 * 3, false);
1617971aacfSStanislav Lisovskiy 
1627971aacfSStanislav Lisovskiy 	if (slots < 0)
1637971aacfSStanislav Lisovskiy 		return slots;
1647971aacfSStanislav Lisovskiy 
165379bc100SJani Nikula 	intel_link_compute_m_n(crtc_state->pipe_bpp,
166379bc100SJani Nikula 			       crtc_state->lane_count,
167379bc100SJani Nikula 			       adjusted_mode->crtc_clock,
168379bc100SJani Nikula 			       crtc_state->port_clock,
169379bc100SJani Nikula 			       &crtc_state->dp_m_n,
170c46af562SVille Syrjälä 			       crtc_state->fec_enable);
171379bc100SJani Nikula 	crtc_state->dp_m_n.tu = slots;
172379bc100SJani Nikula 
173379bc100SJani Nikula 	return 0;
174379bc100SJani Nikula }
175379bc100SJani Nikula 
intel_dp_dsc_mst_compute_link_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state,struct link_config_limits * limits)176d51f25ebSStanislav Lisovskiy static int intel_dp_dsc_mst_compute_link_config(struct intel_encoder *encoder,
177d51f25ebSStanislav Lisovskiy 						struct intel_crtc_state *crtc_state,
178d51f25ebSStanislav Lisovskiy 						struct drm_connector_state *conn_state,
179d51f25ebSStanislav Lisovskiy 						struct link_config_limits *limits)
180d51f25ebSStanislav Lisovskiy {
181d51f25ebSStanislav Lisovskiy 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
182d51f25ebSStanislav Lisovskiy 	struct intel_dp *intel_dp = &intel_mst->primary->dp;
183d51f25ebSStanislav Lisovskiy 	struct intel_connector *connector =
184d51f25ebSStanislav Lisovskiy 		to_intel_connector(conn_state->connector);
185d51f25ebSStanislav Lisovskiy 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
186d51f25ebSStanislav Lisovskiy 	const struct drm_display_mode *adjusted_mode =
187d51f25ebSStanislav Lisovskiy 		&crtc_state->hw.adjusted_mode;
188d51f25ebSStanislav Lisovskiy 	int slots = -EINVAL;
189d51f25ebSStanislav Lisovskiy 	int i, num_bpc;
190d51f25ebSStanislav Lisovskiy 	u8 dsc_bpc[3] = {0};
19152f14682SStanislav Lisovskiy 	int min_bpp, max_bpp, sink_min_bpp, sink_max_bpp;
192d51f25ebSStanislav Lisovskiy 	u8 dsc_max_bpc;
19352f14682SStanislav Lisovskiy 	bool need_timeslot_recalc = false;
19452f14682SStanislav Lisovskiy 	u32 last_compressed_bpp;
195d51f25ebSStanislav Lisovskiy 
196d51f25ebSStanislav Lisovskiy 	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
197d51f25ebSStanislav Lisovskiy 	if (DISPLAY_VER(i915) >= 12)
198d51f25ebSStanislav Lisovskiy 		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
199d51f25ebSStanislav Lisovskiy 	else
200d51f25ebSStanislav Lisovskiy 		dsc_max_bpc = min_t(u8, 10, conn_state->max_requested_bpc);
201d51f25ebSStanislav Lisovskiy 
202d51f25ebSStanislav Lisovskiy 	max_bpp = min_t(u8, dsc_max_bpc * 3, limits->max_bpp);
203d51f25ebSStanislav Lisovskiy 	min_bpp = limits->min_bpp;
204d51f25ebSStanislav Lisovskiy 
205d51f25ebSStanislav Lisovskiy 	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
206d51f25ebSStanislav Lisovskiy 						       dsc_bpc);
20752f14682SStanislav Lisovskiy 
20852f14682SStanislav Lisovskiy 	drm_dbg_kms(&i915->drm, "DSC Source supported min bpp %d max bpp %d\n",
20952f14682SStanislav Lisovskiy 		    min_bpp, max_bpp);
21052f14682SStanislav Lisovskiy 
21152f14682SStanislav Lisovskiy 	sink_max_bpp = dsc_bpc[0] * 3;
21252f14682SStanislav Lisovskiy 	sink_min_bpp = sink_max_bpp;
21352f14682SStanislav Lisovskiy 
21452f14682SStanislav Lisovskiy 	for (i = 1; i < num_bpc; i++) {
21552f14682SStanislav Lisovskiy 		if (sink_min_bpp > dsc_bpc[i] * 3)
21652f14682SStanislav Lisovskiy 			sink_min_bpp = dsc_bpc[i] * 3;
21752f14682SStanislav Lisovskiy 		if (sink_max_bpp < dsc_bpc[i] * 3)
21852f14682SStanislav Lisovskiy 			sink_max_bpp = dsc_bpc[i] * 3;
219d51f25ebSStanislav Lisovskiy 	}
220d51f25ebSStanislav Lisovskiy 
221d51f25ebSStanislav Lisovskiy 	drm_dbg_kms(&i915->drm, "DSC Sink supported min bpp %d max bpp %d\n",
22252f14682SStanislav Lisovskiy 		    sink_min_bpp, sink_max_bpp);
22352f14682SStanislav Lisovskiy 
22452f14682SStanislav Lisovskiy 	if (min_bpp < sink_min_bpp)
22552f14682SStanislav Lisovskiy 		min_bpp = sink_min_bpp;
22652f14682SStanislav Lisovskiy 
22752f14682SStanislav Lisovskiy 	if (max_bpp > sink_max_bpp)
22852f14682SStanislav Lisovskiy 		max_bpp = sink_max_bpp;
229d51f25ebSStanislav Lisovskiy 
230d51f25ebSStanislav Lisovskiy 	slots = intel_dp_mst_find_vcpi_slots_for_bpp(encoder, crtc_state, max_bpp,
231d51f25ebSStanislav Lisovskiy 						     min_bpp, limits,
232d51f25ebSStanislav Lisovskiy 						     conn_state, 2 * 3, true);
233d51f25ebSStanislav Lisovskiy 
234d51f25ebSStanislav Lisovskiy 	if (slots < 0)
235d51f25ebSStanislav Lisovskiy 		return slots;
236d51f25ebSStanislav Lisovskiy 
23752f14682SStanislav Lisovskiy 	last_compressed_bpp = crtc_state->dsc.compressed_bpp;
23852f14682SStanislav Lisovskiy 
23952f14682SStanislav Lisovskiy 	crtc_state->dsc.compressed_bpp = intel_dp_dsc_nearest_valid_bpp(i915,
24052f14682SStanislav Lisovskiy 									last_compressed_bpp,
24152f14682SStanislav Lisovskiy 									crtc_state->pipe_bpp);
24252f14682SStanislav Lisovskiy 
24352f14682SStanislav Lisovskiy 	if (crtc_state->dsc.compressed_bpp != last_compressed_bpp)
24452f14682SStanislav Lisovskiy 		need_timeslot_recalc = true;
24552f14682SStanislav Lisovskiy 
24652f14682SStanislav Lisovskiy 	/*
24752f14682SStanislav Lisovskiy 	 * Apparently some MST hubs dislike if vcpi slots are not matching precisely
24852f14682SStanislav Lisovskiy 	 * the actual compressed bpp we use.
24952f14682SStanislav Lisovskiy 	 */
25052f14682SStanislav Lisovskiy 	if (need_timeslot_recalc) {
25152f14682SStanislav Lisovskiy 		slots = intel_dp_mst_find_vcpi_slots_for_bpp(encoder, crtc_state,
25252f14682SStanislav Lisovskiy 							     crtc_state->dsc.compressed_bpp,
25352f14682SStanislav Lisovskiy 							     crtc_state->dsc.compressed_bpp,
25452f14682SStanislav Lisovskiy 							     limits, conn_state, 2 * 3, true);
25552f14682SStanislav Lisovskiy 		if (slots < 0)
25652f14682SStanislav Lisovskiy 			return slots;
25752f14682SStanislav Lisovskiy 	}
25852f14682SStanislav Lisovskiy 
259ea1deabcSStanislav Lisovskiy 	intel_link_compute_m_n(crtc_state->dsc.compressed_bpp,
260d51f25ebSStanislav Lisovskiy 			       crtc_state->lane_count,
261d51f25ebSStanislav Lisovskiy 			       adjusted_mode->crtc_clock,
262d51f25ebSStanislav Lisovskiy 			       crtc_state->port_clock,
263d51f25ebSStanislav Lisovskiy 			       &crtc_state->dp_m_n,
264d51f25ebSStanislav Lisovskiy 			       crtc_state->fec_enable);
265d51f25ebSStanislav Lisovskiy 	crtc_state->dp_m_n.tu = slots;
266d51f25ebSStanislav Lisovskiy 
267d51f25ebSStanislav Lisovskiy 	return 0;
268d51f25ebSStanislav Lisovskiy }
intel_dp_mst_update_slots(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)269420f63cbSJani Nikula static int intel_dp_mst_update_slots(struct intel_encoder *encoder,
270420f63cbSJani Nikula 				     struct intel_crtc_state *crtc_state,
271420f63cbSJani Nikula 				     struct drm_connector_state *conn_state)
272420f63cbSJani Nikula {
273420f63cbSJani Nikula 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
274420f63cbSJani Nikula 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
275420f63cbSJani Nikula 	struct intel_dp *intel_dp = &intel_mst->primary->dp;
276420f63cbSJani Nikula 	struct drm_dp_mst_topology_mgr *mgr = &intel_dp->mst_mgr;
277420f63cbSJani Nikula 	struct drm_dp_mst_topology_state *topology_state;
278420f63cbSJani Nikula 	u8 link_coding_cap = intel_dp_is_uhbr(crtc_state) ?
279420f63cbSJani Nikula 		DP_CAP_ANSI_128B132B : DP_CAP_ANSI_8B10B;
280420f63cbSJani Nikula 
281420f63cbSJani Nikula 	topology_state = drm_atomic_get_mst_topology_state(conn_state->state, mgr);
282420f63cbSJani Nikula 	if (IS_ERR(topology_state)) {
283420f63cbSJani Nikula 		drm_dbg_kms(&i915->drm, "slot update failed\n");
284420f63cbSJani Nikula 		return PTR_ERR(topology_state);
285420f63cbSJani Nikula 	}
286420f63cbSJani Nikula 
287420f63cbSJani Nikula 	drm_dp_mst_update_slots(topology_state, link_coding_cap);
288420f63cbSJani Nikula 
289420f63cbSJani Nikula 	return 0;
290420f63cbSJani Nikula }
291420f63cbSJani Nikula 
intel_dp_mst_has_audio(const struct drm_connector_state * conn_state)292518b761aSVille Syrjälä static bool intel_dp_mst_has_audio(const struct drm_connector_state *conn_state)
293518b761aSVille Syrjälä {
294518b761aSVille Syrjälä 	const struct intel_digital_connector_state *intel_conn_state =
295518b761aSVille Syrjälä 		to_intel_digital_connector_state(conn_state);
296518b761aSVille Syrjälä 	struct intel_connector *connector =
297518b761aSVille Syrjälä 		to_intel_connector(conn_state->connector);
298518b761aSVille Syrjälä 
299518b761aSVille Syrjälä 	if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
3003d35ddfbSJani Nikula 		return connector->base.display_info.has_audio;
301518b761aSVille Syrjälä 	else
302518b761aSVille Syrjälä 		return intel_conn_state->force_audio == HDMI_AUDIO_ON;
303518b761aSVille Syrjälä }
304518b761aSVille Syrjälä 
intel_dp_mst_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)305379bc100SJani Nikula static int intel_dp_mst_compute_config(struct intel_encoder *encoder,
306379bc100SJani Nikula 				       struct intel_crtc_state *pipe_config,
307379bc100SJani Nikula 				       struct drm_connector_state *conn_state)
308379bc100SJani Nikula {
309379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
310b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
311379bc100SJani Nikula 	struct intel_dp *intel_dp = &intel_mst->primary->dp;
312379bc100SJani Nikula 	const struct drm_display_mode *adjusted_mode =
3131326a92cSMaarten Lankhorst 		&pipe_config->hw.adjusted_mode;
314379bc100SJani Nikula 	struct link_config_limits limits;
315379bc100SJani Nikula 	int ret;
316379bc100SJani Nikula 
317379bc100SJani Nikula 	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
318379bc100SJani Nikula 		return -EINVAL;
319379bc100SJani Nikula 
320a04d27cdSAnkit Nautiyal 	pipe_config->sink_format = INTEL_OUTPUT_FORMAT_RGB;
321379bc100SJani Nikula 	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
322379bc100SJani Nikula 	pipe_config->has_pch_encoder = false;
323379bc100SJani Nikula 
324379bc100SJani Nikula 	pipe_config->has_audio =
325518b761aSVille Syrjälä 		intel_dp_mst_has_audio(conn_state) &&
326518b761aSVille Syrjälä 		intel_audio_compute_config(encoder, pipe_config, conn_state);
327379bc100SJani Nikula 
328379bc100SJani Nikula 	/*
329379bc100SJani Nikula 	 * for MST we always configure max link bw - the spec doesn't
330379bc100SJani Nikula 	 * seem to suggest we should do otherwise.
331379bc100SJani Nikula 	 */
332f5b21c2eSJani Nikula 	limits.min_rate =
333f5b21c2eSJani Nikula 	limits.max_rate = intel_dp_max_link_rate(intel_dp);
334379bc100SJani Nikula 
335379bc100SJani Nikula 	limits.min_lane_count =
336379bc100SJani Nikula 	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);
337379bc100SJani Nikula 
338f1bce832SVille Syrjälä 	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
33975427b2aSVille Syrjälä 	/*
34075427b2aSVille Syrjälä 	 * FIXME: If all the streams can't fit into the link with
34175427b2aSVille Syrjälä 	 * their current pipe_bpp we should reduce pipe_bpp across
34275427b2aSVille Syrjälä 	 * the board until things start to fit. Until then we
34375427b2aSVille Syrjälä 	 * limit to <= 8bpc since that's what was hardcoded for all
34475427b2aSVille Syrjälä 	 * MST streams previously. This hack should be removed once
34575427b2aSVille Syrjälä 	 * we have the proper retry logic in place.
34675427b2aSVille Syrjälä 	 */
34775427b2aSVille Syrjälä 	limits.max_bpp = min(pipe_config->pipe_bpp, 24);
348379bc100SJani Nikula 
349379bc100SJani Nikula 	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);
350379bc100SJani Nikula 
351379bc100SJani Nikula 	ret = intel_dp_mst_compute_link_config(encoder, pipe_config,
352379bc100SJani Nikula 					       conn_state, &limits);
353d51f25ebSStanislav Lisovskiy 
354d51f25ebSStanislav Lisovskiy 	if (ret == -EDEADLK)
355d51f25ebSStanislav Lisovskiy 		return ret;
356d51f25ebSStanislav Lisovskiy 
357d51f25ebSStanislav Lisovskiy 	/* enable compression if the mode doesn't fit available BW */
358d51f25ebSStanislav Lisovskiy 	drm_dbg_kms(&dev_priv->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
359d51f25ebSStanislav Lisovskiy 	if (ret || intel_dp->force_dsc_en) {
360d51f25ebSStanislav Lisovskiy 		/*
361d51f25ebSStanislav Lisovskiy 		 * Try to get at least some timeslots and then see, if
362d51f25ebSStanislav Lisovskiy 		 * we can fit there with DSC.
363d51f25ebSStanislav Lisovskiy 		 */
364d51f25ebSStanislav Lisovskiy 		drm_dbg_kms(&dev_priv->drm, "Trying to find VCPI slots in DSC mode\n");
365d51f25ebSStanislav Lisovskiy 
366d51f25ebSStanislav Lisovskiy 		ret = intel_dp_dsc_mst_compute_link_config(encoder, pipe_config,
367d51f25ebSStanislav Lisovskiy 							   conn_state, &limits);
368d51f25ebSStanislav Lisovskiy 		if (ret < 0)
369d51f25ebSStanislav Lisovskiy 			return ret;
370d51f25ebSStanislav Lisovskiy 
371d51f25ebSStanislav Lisovskiy 		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
372d51f25ebSStanislav Lisovskiy 						  conn_state, &limits,
37352f14682SStanislav Lisovskiy 						  pipe_config->dp_m_n.tu, false);
374d51f25ebSStanislav Lisovskiy 	}
375d51f25ebSStanislav Lisovskiy 
376379bc100SJani Nikula 	if (ret)
377379bc100SJani Nikula 		return ret;
378379bc100SJani Nikula 
379420f63cbSJani Nikula 	ret = intel_dp_mst_update_slots(encoder, pipe_config, conn_state);
380420f63cbSJani Nikula 	if (ret)
381420f63cbSJani Nikula 		return ret;
382420f63cbSJani Nikula 
383379bc100SJani Nikula 	pipe_config->limited_color_range =
384379bc100SJani Nikula 		intel_dp_limited_color_range(pipe_config, conn_state);
385379bc100SJani Nikula 
38670bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
387379bc100SJani Nikula 		pipe_config->lane_lat_optim_mask =
388379bc100SJani Nikula 			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
389379bc100SJani Nikula 
390379bc100SJani Nikula 	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
391379bc100SJani Nikula 
3923a035ea4SVille Syrjälä 	return 0;
3933a035ea4SVille Syrjälä }
3943a035ea4SVille Syrjälä 
3953a035ea4SVille Syrjälä /*
3963a035ea4SVille Syrjälä  * Iterate over all connectors and return a mask of
3973a035ea4SVille Syrjälä  * all CPU transcoders streaming over the same DP link.
3983a035ea4SVille Syrjälä  */
3993a035ea4SVille Syrjälä static unsigned int
intel_dp_mst_transcoder_mask(struct intel_atomic_state * state,struct intel_dp * mst_port)4003a035ea4SVille Syrjälä intel_dp_mst_transcoder_mask(struct intel_atomic_state *state,
4013a035ea4SVille Syrjälä 			     struct intel_dp *mst_port)
4023a035ea4SVille Syrjälä {
4033a035ea4SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4043a035ea4SVille Syrjälä 	const struct intel_digital_connector_state *conn_state;
4053a035ea4SVille Syrjälä 	struct intel_connector *connector;
4063a035ea4SVille Syrjälä 	u8 transcoders = 0;
4073a035ea4SVille Syrjälä 	int i;
4083a035ea4SVille Syrjälä 
409005e9537SMatt Roper 	if (DISPLAY_VER(dev_priv) < 12)
4103a035ea4SVille Syrjälä 		return 0;
4113a035ea4SVille Syrjälä 
4123a035ea4SVille Syrjälä 	for_each_new_intel_connector_in_state(state, connector, conn_state, i) {
4133a035ea4SVille Syrjälä 		const struct intel_crtc_state *crtc_state;
4143a035ea4SVille Syrjälä 		struct intel_crtc *crtc;
4153a035ea4SVille Syrjälä 
4163a035ea4SVille Syrjälä 		if (connector->mst_port != mst_port || !conn_state->base.crtc)
4173a035ea4SVille Syrjälä 			continue;
4183a035ea4SVille Syrjälä 
4193a035ea4SVille Syrjälä 		crtc = to_intel_crtc(conn_state->base.crtc);
4203a035ea4SVille Syrjälä 		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
4213a035ea4SVille Syrjälä 
4223a035ea4SVille Syrjälä 		if (!crtc_state->hw.active)
4233a035ea4SVille Syrjälä 			continue;
4243a035ea4SVille Syrjälä 
4253a035ea4SVille Syrjälä 		transcoders |= BIT(crtc_state->cpu_transcoder);
4263a035ea4SVille Syrjälä 	}
4273a035ea4SVille Syrjälä 
4283a035ea4SVille Syrjälä 	return transcoders;
4293a035ea4SVille Syrjälä }
4303a035ea4SVille Syrjälä 
intel_dp_mst_compute_config_late(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)4313a035ea4SVille Syrjälä static int intel_dp_mst_compute_config_late(struct intel_encoder *encoder,
4323a035ea4SVille Syrjälä 					    struct intel_crtc_state *crtc_state,
4333a035ea4SVille Syrjälä 					    struct drm_connector_state *conn_state)
4343a035ea4SVille Syrjälä {
4353a035ea4SVille Syrjälä 	struct intel_atomic_state *state = to_intel_atomic_state(conn_state->state);
4363a035ea4SVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
4373a035ea4SVille Syrjälä 	struct intel_dp *intel_dp = &intel_mst->primary->dp;
4383a035ea4SVille Syrjälä 
4393a035ea4SVille Syrjälä 	/* lowest numbered transcoder will be designated master */
4403a035ea4SVille Syrjälä 	crtc_state->mst_master_transcoder =
4413a035ea4SVille Syrjälä 		ffs(intel_dp_mst_transcoder_mask(state, intel_dp)) - 1;
4426671c367SJosé Roberto de Souza 
4436671c367SJosé Roberto de Souza 	return 0;
4446671c367SJosé Roberto de Souza }
4456671c367SJosé Roberto de Souza 
4466671c367SJosé Roberto de Souza /*
4476671c367SJosé Roberto de Souza  * If one of the connectors in a MST stream needs a modeset, mark all CRTCs
4486671c367SJosé Roberto de Souza  * that shares the same MST stream as mode changed,
4496671c367SJosé Roberto de Souza  * intel_modeset_pipe_config()+intel_crtc_check_fastset() will take care to do
4506671c367SJosé Roberto de Souza  * a fastset when possible.
4516671c367SJosé Roberto de Souza  */
4526671c367SJosé Roberto de Souza static int
intel_dp_mst_atomic_master_trans_check(struct intel_connector * connector,struct intel_atomic_state * state)4536671c367SJosé Roberto de Souza intel_dp_mst_atomic_master_trans_check(struct intel_connector *connector,
4546671c367SJosé Roberto de Souza 				       struct intel_atomic_state *state)
4556671c367SJosé Roberto de Souza {
4566671c367SJosé Roberto de Souza 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4576671c367SJosé Roberto de Souza 	struct drm_connector_list_iter connector_list_iter;
4586671c367SJosé Roberto de Souza 	struct intel_connector *connector_iter;
459c4ae82a0SHe Ying 	int ret = 0;
4606671c367SJosé Roberto de Souza 
461005e9537SMatt Roper 	if (DISPLAY_VER(dev_priv) < 12)
4626671c367SJosé Roberto de Souza 		return  0;
4636671c367SJosé Roberto de Souza 
4646671c367SJosé Roberto de Souza 	if (!intel_connector_needs_modeset(state, &connector->base))
4656671c367SJosé Roberto de Souza 		return 0;
4666671c367SJosé Roberto de Souza 
4676671c367SJosé Roberto de Souza 	drm_connector_list_iter_begin(&dev_priv->drm, &connector_list_iter);
4686671c367SJosé Roberto de Souza 	for_each_intel_connector_iter(connector_iter, &connector_list_iter) {
4696671c367SJosé Roberto de Souza 		struct intel_digital_connector_state *conn_iter_state;
4706671c367SJosé Roberto de Souza 		struct intel_crtc_state *crtc_state;
4716671c367SJosé Roberto de Souza 		struct intel_crtc *crtc;
4726671c367SJosé Roberto de Souza 
4736671c367SJosé Roberto de Souza 		if (connector_iter->mst_port != connector->mst_port ||
4746671c367SJosé Roberto de Souza 		    connector_iter == connector)
4756671c367SJosé Roberto de Souza 			continue;
4766671c367SJosé Roberto de Souza 
4776671c367SJosé Roberto de Souza 		conn_iter_state = intel_atomic_get_digital_connector_state(state,
4786671c367SJosé Roberto de Souza 									   connector_iter);
4796671c367SJosé Roberto de Souza 		if (IS_ERR(conn_iter_state)) {
480c4ae82a0SHe Ying 			ret = PTR_ERR(conn_iter_state);
481c4ae82a0SHe Ying 			break;
4826671c367SJosé Roberto de Souza 		}
4836671c367SJosé Roberto de Souza 
4846671c367SJosé Roberto de Souza 		if (!conn_iter_state->base.crtc)
4856671c367SJosé Roberto de Souza 			continue;
4866671c367SJosé Roberto de Souza 
4876671c367SJosé Roberto de Souza 		crtc = to_intel_crtc(conn_iter_state->base.crtc);
4886671c367SJosé Roberto de Souza 		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
4896671c367SJosé Roberto de Souza 		if (IS_ERR(crtc_state)) {
490c4ae82a0SHe Ying 			ret = PTR_ERR(crtc_state);
491c4ae82a0SHe Ying 			break;
4926671c367SJosé Roberto de Souza 		}
4936671c367SJosé Roberto de Souza 
4946671c367SJosé Roberto de Souza 		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
495c4ae82a0SHe Ying 		if (ret)
496c4ae82a0SHe Ying 			break;
4976671c367SJosé Roberto de Souza 		crtc_state->uapi.mode_changed = true;
4986671c367SJosé Roberto de Souza 	}
4996671c367SJosé Roberto de Souza 	drm_connector_list_iter_end(&connector_list_iter);
5006671c367SJosé Roberto de Souza 
501c4ae82a0SHe Ying 	return ret;
502379bc100SJani Nikula }
503379bc100SJani Nikula 
504379bc100SJani Nikula static int
intel_dp_mst_atomic_check(struct drm_connector * connector,struct drm_atomic_state * _state)505379bc100SJani Nikula intel_dp_mst_atomic_check(struct drm_connector *connector,
5066671c367SJosé Roberto de Souza 			  struct drm_atomic_state *_state)
507379bc100SJani Nikula {
5086671c367SJosé Roberto de Souza 	struct intel_atomic_state *state = to_intel_atomic_state(_state);
509379bc100SJani Nikula 	struct intel_connector *intel_connector =
510379bc100SJani Nikula 		to_intel_connector(connector);
511379bc100SJani Nikula 	int ret;
512379bc100SJani Nikula 
5136671c367SJosé Roberto de Souza 	ret = intel_digital_connector_atomic_check(connector, &state->base);
5146671c367SJosé Roberto de Souza 	if (ret)
5156671c367SJosé Roberto de Souza 		return ret;
5166671c367SJosé Roberto de Souza 
5176671c367SJosé Roberto de Souza 	ret = intel_dp_mst_atomic_master_trans_check(intel_connector, state);
518379bc100SJani Nikula 	if (ret)
519379bc100SJani Nikula 		return ret;
520379bc100SJani Nikula 
521e06a4608SImre Deak 	return drm_dp_atomic_release_time_slots(&state->base,
522e06a4608SImre Deak 						&intel_connector->mst_port->mst_mgr,
523379bc100SJani Nikula 						intel_connector->port);
524379bc100SJani Nikula }
525379bc100SJani Nikula 
clear_act_sent(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)526ef79fafeSVille Syrjälä static void clear_act_sent(struct intel_encoder *encoder,
527ef79fafeSVille Syrjälä 			   const struct intel_crtc_state *crtc_state)
528e60b8672SImre Deak {
529ef79fafeSVille Syrjälä 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
530e60b8672SImre Deak 
531ef79fafeSVille Syrjälä 	intel_de_write(i915, dp_tp_status_reg(encoder, crtc_state),
5323d289d25SImre Deak 		       DP_TP_STATUS_ACT_SENT);
533e60b8672SImre Deak }
534e60b8672SImre Deak 
wait_for_act_sent(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)535ef79fafeSVille Syrjälä static void wait_for_act_sent(struct intel_encoder *encoder,
536ef79fafeSVille Syrjälä 			      const struct intel_crtc_state *crtc_state)
537e60b8672SImre Deak {
538ef79fafeSVille Syrjälä 	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
539ef79fafeSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
540ef79fafeSVille Syrjälä 	struct intel_dp *intel_dp = &intel_mst->primary->dp;
541e60b8672SImre Deak 
542ef79fafeSVille Syrjälä 	if (intel_de_wait_for_set(i915, dp_tp_status_reg(encoder, crtc_state),
543e60b8672SImre Deak 				  DP_TP_STATUS_ACT_SENT, 1))
544e60b8672SImre Deak 		drm_err(&i915->drm, "Timed out waiting for ACT sent\n");
545e60b8672SImre Deak 
546e60b8672SImre Deak 	drm_dp_check_act_status(&intel_dp->mst_mgr);
547e60b8672SImre Deak }
548e60b8672SImre Deak 
intel_mst_disable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)549ede9771dSVille Syrjälä static void intel_mst_disable_dp(struct intel_atomic_state *state,
550ede9771dSVille Syrjälä 				 struct intel_encoder *encoder,
551379bc100SJani Nikula 				 const struct intel_crtc_state *old_crtc_state,
552379bc100SJani Nikula 				 const struct drm_connector_state *old_conn_state)
553379bc100SJani Nikula {
554b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
5557801f3b7SLucas De Marchi 	struct intel_digital_port *dig_port = intel_mst->primary;
5567801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
557379bc100SJani Nikula 	struct intel_connector *connector =
558379bc100SJani Nikula 		to_intel_connector(old_conn_state->connector);
559eb50912eSImre Deak 	struct drm_dp_mst_topology_state *old_mst_state =
560eb50912eSImre Deak 		drm_atomic_get_old_mst_topology_state(&state->base, &intel_dp->mst_mgr);
561eb50912eSImre Deak 	struct drm_dp_mst_topology_state *new_mst_state =
562eb50912eSImre Deak 		drm_atomic_get_new_mst_topology_state(&state->base, &intel_dp->mst_mgr);
563eb50912eSImre Deak 	const struct drm_dp_mst_atomic_payload *old_payload =
564eb50912eSImre Deak 		drm_atomic_get_mst_payload_state(old_mst_state, connector->port);
565eb50912eSImre Deak 	struct drm_dp_mst_atomic_payload *new_payload =
566eb50912eSImre Deak 		drm_atomic_get_mst_payload_state(new_mst_state, connector->port);
567ca4aae6dSJani Nikula 	struct drm_i915_private *i915 = to_i915(connector->base.dev);
568379bc100SJani Nikula 
569ca4aae6dSJani Nikula 	drm_dbg_kms(&i915->drm, "active links %d\n",
570ca4aae6dSJani Nikula 		    intel_dp->active_mst_links);
571379bc100SJani Nikula 
5721fa01409SSean Paul 	intel_hdcp_disable(intel_mst->connector);
5731fa01409SSean Paul 
574eb50912eSImre Deak 	drm_dp_remove_payload(&intel_dp->mst_mgr, new_mst_state,
575eb50912eSImre Deak 			      old_payload, new_payload);
576179db7c1SJani Nikula 
577179db7c1SJani Nikula 	intel_audio_codec_disable(encoder, old_crtc_state, old_conn_state);
578379bc100SJani Nikula }
579379bc100SJani Nikula 
intel_mst_post_disable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)580ede9771dSVille Syrjälä static void intel_mst_post_disable_dp(struct intel_atomic_state *state,
581ede9771dSVille Syrjälä 				      struct intel_encoder *encoder,
582379bc100SJani Nikula 				      const struct intel_crtc_state *old_crtc_state,
583379bc100SJani Nikula 				      const struct drm_connector_state *old_conn_state)
584379bc100SJani Nikula {
585b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
5867801f3b7SLucas De Marchi 	struct intel_digital_port *dig_port = intel_mst->primary;
5877801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
588379bc100SJani Nikula 	struct intel_connector *connector =
589379bc100SJani Nikula 		to_intel_connector(old_conn_state->connector);
5903ca8f191SJosé Roberto de Souza 	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
5913ca8f191SJosé Roberto de Souza 	bool last_mst_stream;
592379bc100SJani Nikula 
5933ca8f191SJosé Roberto de Souza 	intel_dp->active_mst_links--;
5943ca8f191SJosé Roberto de Souza 	last_mst_stream = intel_dp->active_mst_links == 0;
595f4224a4cSPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm,
596005e9537SMatt Roper 		    DISPLAY_VER(dev_priv) >= 12 && last_mst_stream &&
5976671c367SJosé Roberto de Souza 		    !intel_dp_mst_is_master_trans(old_crtc_state));
5983ca8f191SJosé Roberto de Souza 
599773b4b54SVille Syrjälä 	intel_crtc_vblank_off(old_crtc_state);
600773b4b54SVille Syrjälä 
6018c66081bSVille Syrjälä 	intel_disable_transcoder(old_crtc_state);
602773b4b54SVille Syrjälä 
603ef79fafeSVille Syrjälä 	clear_act_sent(encoder, old_crtc_state);
60490d4f99aSImre Deak 
6055918241fSJani Nikula 	intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(old_crtc_state->cpu_transcoder),
6065918241fSJani Nikula 		     TRANS_DDI_DP_VC_PAYLOAD_ALLOC, 0);
607c59053dcSJosé Roberto de Souza 
608ef79fafeSVille Syrjälä 	wait_for_act_sent(encoder, old_crtc_state);
609c59053dcSJosé Roberto de Souza 
610773b4b54SVille Syrjälä 	intel_ddi_disable_transcoder_func(old_crtc_state);
611773b4b54SVille Syrjälä 
612005e9537SMatt Roper 	if (DISPLAY_VER(dev_priv) >= 9)
613f6df4d46SLucas De Marchi 		skl_scaler_disable(old_crtc_state);
614773b4b54SVille Syrjälä 	else
6159eae5e27SLucas De Marchi 		ilk_pfit_disable(old_crtc_state);
616773b4b54SVille Syrjälä 
6173ca8f191SJosé Roberto de Souza 	/*
618c59053dcSJosé Roberto de Souza 	 * Power down mst path before disabling the port, otherwise we end
619c59053dcSJosé Roberto de Souza 	 * up getting interrupts from the sink upon detecting link loss.
620c59053dcSJosé Roberto de Souza 	 */
621c59053dcSJosé Roberto de Souza 	drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port,
622c59053dcSJosé Roberto de Souza 				     false);
623c980216dSImre Deak 
624c980216dSImre Deak 	/*
625c980216dSImre Deak 	 * BSpec 4287: disable DIP after the transcoder is disabled and before
626c980216dSImre Deak 	 * the transcoder clock select is set to none.
627c980216dSImre Deak 	 */
628c980216dSImre Deak 	if (last_mst_stream)
6297801f3b7SLucas De Marchi 		intel_dp_set_infoframes(&dig_port->base, false,
630c980216dSImre Deak 					old_crtc_state, NULL);
631c59053dcSJosé Roberto de Souza 	/*
6323ca8f191SJosé Roberto de Souza 	 * From TGL spec: "If multi-stream slave transcoder: Configure
6333ca8f191SJosé Roberto de Souza 	 * Transcoder Clock Select to direct no clock to the transcoder"
6343ca8f191SJosé Roberto de Souza 	 *
6353ca8f191SJosé Roberto de Souza 	 * From older GENs spec: "Configure Transcoder Clock Select to direct
6363ca8f191SJosé Roberto de Souza 	 * no clock to the transcoder"
6373ca8f191SJosé Roberto de Souza 	 */
638005e9537SMatt Roper 	if (DISPLAY_VER(dev_priv) < 12 || !last_mst_stream)
63955a4679eSVille Syrjälä 		intel_ddi_disable_transcoder_clock(old_crtc_state);
640379bc100SJani Nikula 
641379bc100SJani Nikula 
642379bc100SJani Nikula 	intel_mst->connector = NULL;
6433ca8f191SJosé Roberto de Souza 	if (last_mst_stream)
6447801f3b7SLucas De Marchi 		dig_port->base.post_disable(state, &dig_port->base,
645379bc100SJani Nikula 						  old_crtc_state, NULL);
646379bc100SJani Nikula 
647ca4aae6dSJani Nikula 	drm_dbg_kms(&dev_priv->drm, "active links %d\n",
648ca4aae6dSJani Nikula 		    intel_dp->active_mst_links);
649379bc100SJani Nikula }
650379bc100SJani Nikula 
intel_mst_post_pll_disable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)651b108bdd0SImre Deak static void intel_mst_post_pll_disable_dp(struct intel_atomic_state *state,
652b108bdd0SImre Deak 					  struct intel_encoder *encoder,
653b108bdd0SImre Deak 					  const struct intel_crtc_state *old_crtc_state,
654b108bdd0SImre Deak 					  const struct drm_connector_state *old_conn_state)
655b108bdd0SImre Deak {
656b108bdd0SImre Deak 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
657b108bdd0SImre Deak 	struct intel_digital_port *dig_port = intel_mst->primary;
658b108bdd0SImre Deak 	struct intel_dp *intel_dp = &dig_port->dp;
659b108bdd0SImre Deak 
660b108bdd0SImre Deak 	if (intel_dp->active_mst_links == 0 &&
661b108bdd0SImre Deak 	    dig_port->base.post_pll_disable)
662b108bdd0SImre Deak 		dig_port->base.post_pll_disable(state, encoder, old_crtc_state, old_conn_state);
663b108bdd0SImre Deak }
664b108bdd0SImre Deak 
intel_mst_pre_pll_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)665ede9771dSVille Syrjälä static void intel_mst_pre_pll_enable_dp(struct intel_atomic_state *state,
666ede9771dSVille Syrjälä 					struct intel_encoder *encoder,
667379bc100SJani Nikula 					const struct intel_crtc_state *pipe_config,
668379bc100SJani Nikula 					const struct drm_connector_state *conn_state)
669379bc100SJani Nikula {
670b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
6717801f3b7SLucas De Marchi 	struct intel_digital_port *dig_port = intel_mst->primary;
6727801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
673379bc100SJani Nikula 
674379bc100SJani Nikula 	if (intel_dp->active_mst_links == 0)
6757801f3b7SLucas De Marchi 		dig_port->base.pre_pll_enable(state, &dig_port->base,
676379bc100SJani Nikula 						    pipe_config, NULL);
67727ac123bSImre Deak 	else
67827ac123bSImre Deak 		/*
67927ac123bSImre Deak 		 * The port PLL state needs to get updated for secondary
68027ac123bSImre Deak 		 * streams as for the primary stream.
68127ac123bSImre Deak 		 */
68227ac123bSImre Deak 		intel_ddi_update_active_dpll(state, &dig_port->base,
68327ac123bSImre Deak 					     to_intel_crtc(pipe_config->uapi.crtc));
684379bc100SJani Nikula }
685379bc100SJani Nikula 
intel_mst_pre_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)686ede9771dSVille Syrjälä static void intel_mst_pre_enable_dp(struct intel_atomic_state *state,
687ede9771dSVille Syrjälä 				    struct intel_encoder *encoder,
688379bc100SJani Nikula 				    const struct intel_crtc_state *pipe_config,
689379bc100SJani Nikula 				    const struct drm_connector_state *conn_state)
690379bc100SJani Nikula {
691b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
6927801f3b7SLucas De Marchi 	struct intel_digital_port *dig_port = intel_mst->primary;
6937801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
694379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
695379bc100SJani Nikula 	struct intel_connector *connector =
696379bc100SJani Nikula 		to_intel_connector(conn_state->connector);
6974d07b0bcSLyude Paul 	struct drm_dp_mst_topology_state *mst_state =
6984d07b0bcSLyude Paul 		drm_atomic_get_new_mst_topology_state(&state->base, &intel_dp->mst_mgr);
699379bc100SJani Nikula 	int ret;
700a687b4efSLucas De Marchi 	bool first_mst_stream;
701379bc100SJani Nikula 
702379bc100SJani Nikula 	/* MST encoders are bound to a crtc, not to a connector,
703379bc100SJani Nikula 	 * force the mapping here for get_hw_state.
704379bc100SJani Nikula 	 */
705379bc100SJani Nikula 	connector->encoder = encoder;
706379bc100SJani Nikula 	intel_mst->connector = connector;
707a687b4efSLucas De Marchi 	first_mst_stream = intel_dp->active_mst_links == 0;
708f4224a4cSPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm,
709005e9537SMatt Roper 		    DISPLAY_VER(dev_priv) >= 12 && first_mst_stream &&
7106671c367SJosé Roberto de Souza 		    !intel_dp_mst_is_master_trans(pipe_config));
711379bc100SJani Nikula 
712ca4aae6dSJani Nikula 	drm_dbg_kms(&dev_priv->drm, "active links %d\n",
713ca4aae6dSJani Nikula 		    intel_dp->active_mst_links);
714379bc100SJani Nikula 
715a687b4efSLucas De Marchi 	if (first_mst_stream)
7160e634efdSVille Syrjälä 		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
717379bc100SJani Nikula 
718379bc100SJani Nikula 	drm_dp_send_power_updown_phy(&intel_dp->mst_mgr, connector->port, true);
719379bc100SJani Nikula 
720a687b4efSLucas De Marchi 	if (first_mst_stream)
7217801f3b7SLucas De Marchi 		dig_port->base.pre_enable(state, &dig_port->base,
722379bc100SJani Nikula 						pipe_config, NULL);
723379bc100SJani Nikula 
724379bc100SJani Nikula 	intel_dp->active_mst_links++;
725379bc100SJani Nikula 
7264d07b0bcSLyude Paul 	ret = drm_dp_add_payload_part1(&intel_dp->mst_mgr, mst_state,
7274d07b0bcSLyude Paul 				       drm_atomic_get_mst_payload_state(mst_state, connector->port));
7284d07b0bcSLyude Paul 	if (ret < 0)
7294d07b0bcSLyude Paul 		drm_err(&dev_priv->drm, "Failed to create MST payload for %s: %d\n",
7304d07b0bcSLyude Paul 			connector->base.name, ret);
731379bc100SJani Nikula 
732a687b4efSLucas De Marchi 	/*
733a687b4efSLucas De Marchi 	 * Before Gen 12 this is not done as part of
7347801f3b7SLucas De Marchi 	 * dig_port->base.pre_enable() and should be done here. For
735a687b4efSLucas De Marchi 	 * Gen 12+ the step in which this should be done is different for the
736a687b4efSLucas De Marchi 	 * first MST stream, so it's done on the DDI for the first stream and
737a687b4efSLucas De Marchi 	 * here for the following ones.
738a687b4efSLucas De Marchi 	 */
739005e9537SMatt Roper 	if (DISPLAY_VER(dev_priv) < 12 || !first_mst_stream)
74055a4679eSVille Syrjälä 		intel_ddi_enable_transcoder_clock(encoder, pipe_config);
741bd8c9ccaSGwan-gyeong Mun 
742bd8c9ccaSGwan-gyeong Mun 	intel_ddi_set_dp_msa(pipe_config, conn_state);
743379bc100SJani Nikula }
744379bc100SJani Nikula 
intel_mst_enable_dp(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state)745ede9771dSVille Syrjälä static void intel_mst_enable_dp(struct intel_atomic_state *state,
746ede9771dSVille Syrjälä 				struct intel_encoder *encoder,
747379bc100SJani Nikula 				const struct intel_crtc_state *pipe_config,
748379bc100SJani Nikula 				const struct drm_connector_state *conn_state)
749379bc100SJani Nikula {
750b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
7517801f3b7SLucas De Marchi 	struct intel_digital_port *dig_port = intel_mst->primary;
7527801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
7534d07b0bcSLyude Paul 	struct intel_connector *connector = to_intel_connector(conn_state->connector);
754379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
7554d07b0bcSLyude Paul 	struct drm_dp_mst_topology_state *mst_state =
7564d07b0bcSLyude Paul 		drm_atomic_get_new_mst_topology_state(&state->base, &intel_dp->mst_mgr);
7573c73553fSMatt Roper 	enum transcoder trans = pipe_config->cpu_transcoder;
758379bc100SJani Nikula 
75927495962SJani Nikula 	drm_WARN_ON(&dev_priv->drm, pipe_config->has_pch_encoder);
76027495962SJani Nikula 
761ef79fafeSVille Syrjälä 	clear_act_sent(encoder, pipe_config);
762e60b8672SImre Deak 
763e01163e8SJani Nikula 	if (intel_dp_is_uhbr(pipe_config)) {
764e01163e8SJani Nikula 		const struct drm_display_mode *adjusted_mode =
765e01163e8SJani Nikula 			&pipe_config->hw.adjusted_mode;
766e01163e8SJani Nikula 		u64 crtc_clock_hz = KHz(adjusted_mode->crtc_clock);
767e01163e8SJani Nikula 
768e01163e8SJani Nikula 		intel_de_write(dev_priv, TRANS_DP2_VFREQHIGH(pipe_config->cpu_transcoder),
769e01163e8SJani Nikula 			       TRANS_DP2_VFREQ_PIXEL_CLOCK(crtc_clock_hz >> 24));
770e01163e8SJani Nikula 		intel_de_write(dev_priv, TRANS_DP2_VFREQLOW(pipe_config->cpu_transcoder),
771e01163e8SJani Nikula 			       TRANS_DP2_VFREQ_PIXEL_CLOCK(crtc_clock_hz & 0xffffff));
772e01163e8SJani Nikula 	}
773e01163e8SJani Nikula 
774eed22a46SVille Syrjälä 	intel_ddi_enable_transcoder_func(encoder, pipe_config);
7757c2fedd7SVille Syrjälä 
7763c73553fSMatt Roper 	intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(trans), 0,
7773c73553fSMatt Roper 		     TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
778580fbdc5SImre Deak 
779ca4aae6dSJani Nikula 	drm_dbg_kms(&dev_priv->drm, "active links %d\n",
780ca4aae6dSJani Nikula 		    intel_dp->active_mst_links);
781379bc100SJani Nikula 
782ef79fafeSVille Syrjälä 	wait_for_act_sent(encoder, pipe_config);
783379bc100SJani Nikula 
7844d07b0bcSLyude Paul 	drm_dp_add_payload_part2(&intel_dp->mst_mgr, &state->base,
7854d07b0bcSLyude Paul 				 drm_atomic_get_mst_payload_state(mst_state, connector->port));
78690c49a09SVille Syrjälä 
7874aaa1a98SMadhumitha Tolakanahalli Pradeep 	if (DISPLAY_VER(dev_priv) >= 14 && pipe_config->fec_enable)
7884aaa1a98SMadhumitha Tolakanahalli Pradeep 		intel_de_rmw(dev_priv, MTL_CHICKEN_TRANS(trans), 0,
7894aaa1a98SMadhumitha Tolakanahalli Pradeep 			     FECSTALL_DIS_DPTSTREAM_DPTTG);
7904aaa1a98SMadhumitha Tolakanahalli Pradeep 	else if (DISPLAY_VER(dev_priv) >= 12 && pipe_config->fec_enable)
7913c73553fSMatt Roper 		intel_de_rmw(dev_priv, CHICKEN_TRANS(trans), 0,
7923c73553fSMatt Roper 			     FECSTALL_DIS_DPTSTREAM_DPTTG);
7933c73553fSMatt Roper 
7948c66081bSVille Syrjälä 	intel_enable_transcoder(pipe_config);
79590c49a09SVille Syrjälä 
79690c49a09SVille Syrjälä 	intel_crtc_vblank_on(pipe_config);
79790c49a09SVille Syrjälä 
798379bc100SJani Nikula 	intel_audio_codec_enable(encoder, pipe_config, conn_state);
7991fa01409SSean Paul 
8001fa01409SSean Paul 	/* Enable hdcp if it's desired */
8011fa01409SSean Paul 	if (conn_state->content_protection ==
8021fa01409SSean Paul 	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
8034c4279a8SSuraj Kandpal 		intel_hdcp_enable(state, encoder, pipe_config, conn_state);
804379bc100SJani Nikula }
805379bc100SJani Nikula 
intel_dp_mst_enc_get_hw_state(struct intel_encoder * encoder,enum pipe * pipe)806379bc100SJani Nikula static bool intel_dp_mst_enc_get_hw_state(struct intel_encoder *encoder,
807379bc100SJani Nikula 				      enum pipe *pipe)
808379bc100SJani Nikula {
809b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
810379bc100SJani Nikula 	*pipe = intel_mst->pipe;
811379bc100SJani Nikula 	if (intel_mst->connector)
812379bc100SJani Nikula 		return true;
813379bc100SJani Nikula 	return false;
814379bc100SJani Nikula }
815379bc100SJani Nikula 
intel_dp_mst_enc_get_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config)816379bc100SJani Nikula static void intel_dp_mst_enc_get_config(struct intel_encoder *encoder,
817379bc100SJani Nikula 					struct intel_crtc_state *pipe_config)
818379bc100SJani Nikula {
819b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
8207801f3b7SLucas De Marchi 	struct intel_digital_port *dig_port = intel_mst->primary;
821379bc100SJani Nikula 
822356ce0eaSVille Syrjälä 	dig_port->base.get_config(&dig_port->base, pipe_config);
823379bc100SJani Nikula }
824379bc100SJani Nikula 
intel_dp_mst_initial_fastset_check(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)825b671d6efSImre Deak static bool intel_dp_mst_initial_fastset_check(struct intel_encoder *encoder,
826b671d6efSImre Deak 					       struct intel_crtc_state *crtc_state)
827b671d6efSImre Deak {
828b671d6efSImre Deak 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(encoder);
829b671d6efSImre Deak 	struct intel_digital_port *dig_port = intel_mst->primary;
830b671d6efSImre Deak 
831b671d6efSImre Deak 	return intel_dp_initial_fastset_check(&dig_port->base, crtc_state);
832b671d6efSImre Deak }
833b671d6efSImre Deak 
intel_dp_mst_get_ddc_modes(struct drm_connector * connector)834379bc100SJani Nikula static int intel_dp_mst_get_ddc_modes(struct drm_connector *connector)
835379bc100SJani Nikula {
836379bc100SJani Nikula 	struct intel_connector *intel_connector = to_intel_connector(connector);
837379bc100SJani Nikula 	struct intel_dp *intel_dp = intel_connector->mst_port;
83827cbdc6bSJani Nikula 	const struct drm_edid *drm_edid;
839379bc100SJani Nikula 	int ret;
840379bc100SJani Nikula 
841379bc100SJani Nikula 	if (drm_connector_is_unregistered(connector))
842379bc100SJani Nikula 		return intel_connector_update_modes(connector, NULL);
843379bc100SJani Nikula 
84427cbdc6bSJani Nikula 	drm_edid = drm_dp_mst_edid_read(connector, &intel_dp->mst_mgr, intel_connector->port);
84527cbdc6bSJani Nikula 
84627cbdc6bSJani Nikula 	ret = intel_connector_update_modes(connector, drm_edid);
84727cbdc6bSJani Nikula 
84827cbdc6bSJani Nikula 	drm_edid_free(drm_edid);
849379bc100SJani Nikula 
850379bc100SJani Nikula 	return ret;
851379bc100SJani Nikula }
852379bc100SJani Nikula 
853f972b495SLyude Paul static int
intel_dp_mst_connector_late_register(struct drm_connector * connector)854f972b495SLyude Paul intel_dp_mst_connector_late_register(struct drm_connector *connector)
855f972b495SLyude Paul {
856f972b495SLyude Paul 	struct intel_connector *intel_connector = to_intel_connector(connector);
857f972b495SLyude Paul 	int ret;
858f972b495SLyude Paul 
859f972b495SLyude Paul 	ret = drm_dp_mst_connector_late_register(connector,
860f972b495SLyude Paul 						 intel_connector->port);
861f972b495SLyude Paul 	if (ret < 0)
862f972b495SLyude Paul 		return ret;
863f972b495SLyude Paul 
864f972b495SLyude Paul 	ret = intel_connector_register(connector);
865f972b495SLyude Paul 	if (ret < 0)
866f972b495SLyude Paul 		drm_dp_mst_connector_early_unregister(connector,
867f972b495SLyude Paul 						      intel_connector->port);
868f972b495SLyude Paul 
869f972b495SLyude Paul 	return ret;
870f972b495SLyude Paul }
871f972b495SLyude Paul 
872f972b495SLyude Paul static void
intel_dp_mst_connector_early_unregister(struct drm_connector * connector)873f972b495SLyude Paul intel_dp_mst_connector_early_unregister(struct drm_connector *connector)
874f972b495SLyude Paul {
875f972b495SLyude Paul 	struct intel_connector *intel_connector = to_intel_connector(connector);
876f972b495SLyude Paul 
877f972b495SLyude Paul 	intel_connector_unregister(connector);
878f972b495SLyude Paul 	drm_dp_mst_connector_early_unregister(connector,
879f972b495SLyude Paul 					      intel_connector->port);
880f972b495SLyude Paul }
881f972b495SLyude Paul 
882379bc100SJani Nikula static const struct drm_connector_funcs intel_dp_mst_connector_funcs = {
883379bc100SJani Nikula 	.fill_modes = drm_helper_probe_single_connector_modes,
884379bc100SJani Nikula 	.atomic_get_property = intel_digital_connector_atomic_get_property,
885379bc100SJani Nikula 	.atomic_set_property = intel_digital_connector_atomic_set_property,
886f972b495SLyude Paul 	.late_register = intel_dp_mst_connector_late_register,
887f972b495SLyude Paul 	.early_unregister = intel_dp_mst_connector_early_unregister,
888379bc100SJani Nikula 	.destroy = intel_connector_destroy,
889379bc100SJani Nikula 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
890379bc100SJani Nikula 	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
891379bc100SJani Nikula };
892379bc100SJani Nikula 
intel_dp_mst_get_modes(struct drm_connector * connector)893379bc100SJani Nikula static int intel_dp_mst_get_modes(struct drm_connector *connector)
894379bc100SJani Nikula {
895379bc100SJani Nikula 	return intel_dp_mst_get_ddc_modes(connector);
896379bc100SJani Nikula }
897379bc100SJani Nikula 
898e398d7c1SLee Shawn C static int
intel_dp_mst_mode_valid_ctx(struct drm_connector * connector,struct drm_display_mode * mode,struct drm_modeset_acquire_ctx * ctx,enum drm_mode_status * status)899e398d7c1SLee Shawn C intel_dp_mst_mode_valid_ctx(struct drm_connector *connector,
900e398d7c1SLee Shawn C 			    struct drm_display_mode *mode,
901e398d7c1SLee Shawn C 			    struct drm_modeset_acquire_ctx *ctx,
902e398d7c1SLee Shawn C 			    enum drm_mode_status *status)
903379bc100SJani Nikula {
90474f1d789SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(connector->dev);
905379bc100SJani Nikula 	struct intel_connector *intel_connector = to_intel_connector(connector);
906379bc100SJani Nikula 	struct intel_dp *intel_dp = intel_connector->mst_port;
907e398d7c1SLee Shawn C 	struct drm_dp_mst_topology_mgr *mgr = &intel_dp->mst_mgr;
908e398d7c1SLee Shawn C 	struct drm_dp_mst_port *port = intel_connector->port;
909e398d7c1SLee Shawn C 	const int min_bpp = 18;
910379bc100SJani Nikula 	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
911379bc100SJani Nikula 	int max_rate, mode_rate, max_lanes, max_link_clock;
912e398d7c1SLee Shawn C 	int ret;
913d51f25ebSStanislav Lisovskiy 	bool dsc = false, bigjoiner = false;
914d51f25ebSStanislav Lisovskiy 	u16 dsc_max_output_bpp = 0;
915d51f25ebSStanislav Lisovskiy 	u8 dsc_slice_count = 0;
916d51f25ebSStanislav Lisovskiy 	int target_clock = mode->clock;
917379bc100SJani Nikula 
918e398d7c1SLee Shawn C 	if (drm_connector_is_unregistered(connector)) {
919e398d7c1SLee Shawn C 		*status = MODE_ERROR;
920e398d7c1SLee Shawn C 		return 0;
921e398d7c1SLee Shawn C 	}
922379bc100SJani Nikula 
9238e1e489cSVille Syrjälä 	*status = intel_cpu_transcoder_mode_valid(dev_priv, mode);
9248e1e489cSVille Syrjälä 	if (*status != MODE_OK)
9258e1e489cSVille Syrjälä 		return 0;
9268e1e489cSVille Syrjälä 
927e398d7c1SLee Shawn C 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
928e398d7c1SLee Shawn C 		*status = MODE_NO_DBLESCAN;
929e398d7c1SLee Shawn C 		return 0;
930e398d7c1SLee Shawn C 	}
931379bc100SJani Nikula 
932379bc100SJani Nikula 	max_link_clock = intel_dp_max_link_rate(intel_dp);
933379bc100SJani Nikula 	max_lanes = intel_dp_max_lane_count(intel_dp);
934379bc100SJani Nikula 
935379bc100SJani Nikula 	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
936e398d7c1SLee Shawn C 	mode_rate = intel_dp_link_required(mode->clock, min_bpp);
937379bc100SJani Nikula 
938e398d7c1SLee Shawn C 	ret = drm_modeset_lock(&mgr->base.lock, ctx);
939e398d7c1SLee Shawn C 	if (ret)
940e398d7c1SLee Shawn C 		return ret;
941379bc100SJani Nikula 
942e398d7c1SLee Shawn C 	if (mode_rate > max_rate || mode->clock > max_dotclk ||
9434e042f02SVille Syrjälä 	    drm_dp_calc_pbn_mode(mode->clock, min_bpp << 4) > port->full_pbn) {
944e398d7c1SLee Shawn C 		*status = MODE_CLOCK_HIGH;
945e398d7c1SLee Shawn C 		return 0;
946e398d7c1SLee Shawn C 	}
947379bc100SJani Nikula 
948e398d7c1SLee Shawn C 	if (mode->clock < 10000) {
949e398d7c1SLee Shawn C 		*status = MODE_CLOCK_LOW;
950e398d7c1SLee Shawn C 		return 0;
951e398d7c1SLee Shawn C 	}
952379bc100SJani Nikula 
953e398d7c1SLee Shawn C 	if (mode->flags & DRM_MODE_FLAG_DBLCLK) {
954e398d7c1SLee Shawn C 		*status = MODE_H_ILLEGAL;
955e398d7c1SLee Shawn C 		return 0;
956e398d7c1SLee Shawn C 	}
957e398d7c1SLee Shawn C 
958d51f25ebSStanislav Lisovskiy 	if (intel_dp_need_bigjoiner(intel_dp, mode->hdisplay, target_clock)) {
959d51f25ebSStanislav Lisovskiy 		bigjoiner = true;
960d51f25ebSStanislav Lisovskiy 		max_dotclk *= 2;
961a0396af3SVille Syrjälä 
962a0396af3SVille Syrjälä 		/* TODO: add support for bigjoiner */
963a0396af3SVille Syrjälä 		*status = MODE_CLOCK_HIGH;
964a0396af3SVille Syrjälä 		return 0;
965d51f25ebSStanislav Lisovskiy 	}
966d51f25ebSStanislav Lisovskiy 
967*75170320SVille Syrjälä 	if (HAS_DSC_MST(dev_priv) &&
968d51f25ebSStanislav Lisovskiy 	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
969d51f25ebSStanislav Lisovskiy 		/*
970d51f25ebSStanislav Lisovskiy 		 * TBD pass the connector BPC,
971d51f25ebSStanislav Lisovskiy 		 * for now U8_MAX so that max BPC on that platform would be picked
972d51f25ebSStanislav Lisovskiy 		 */
973d51f25ebSStanislav Lisovskiy 		int pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, U8_MAX);
974d51f25ebSStanislav Lisovskiy 
975d51f25ebSStanislav Lisovskiy 		if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
976d51f25ebSStanislav Lisovskiy 			dsc_max_output_bpp =
977d51f25ebSStanislav Lisovskiy 				intel_dp_dsc_get_output_bpp(dev_priv,
978d51f25ebSStanislav Lisovskiy 							    max_link_clock,
979d51f25ebSStanislav Lisovskiy 							    max_lanes,
980d51f25ebSStanislav Lisovskiy 							    target_clock,
981d51f25ebSStanislav Lisovskiy 							    mode->hdisplay,
982d51f25ebSStanislav Lisovskiy 							    bigjoiner,
98352f14682SStanislav Lisovskiy 							    pipe_bpp, 64) >> 4;
984d51f25ebSStanislav Lisovskiy 			dsc_slice_count =
985d51f25ebSStanislav Lisovskiy 				intel_dp_dsc_get_slice_count(intel_dp,
986d51f25ebSStanislav Lisovskiy 							     target_clock,
987d51f25ebSStanislav Lisovskiy 							     mode->hdisplay,
988d51f25ebSStanislav Lisovskiy 							     bigjoiner);
989d51f25ebSStanislav Lisovskiy 		}
990d51f25ebSStanislav Lisovskiy 
991d51f25ebSStanislav Lisovskiy 		dsc = dsc_max_output_bpp && dsc_slice_count;
992d51f25ebSStanislav Lisovskiy 	}
993d51f25ebSStanislav Lisovskiy 
994d51f25ebSStanislav Lisovskiy 	/*
995d51f25ebSStanislav Lisovskiy 	 * Big joiner configuration needs DSC for TGL which is not true for
996d51f25ebSStanislav Lisovskiy 	 * XE_LPD where uncompressed joiner is supported.
997d51f25ebSStanislav Lisovskiy 	 */
998654748c6SVille Syrjälä 	if (DISPLAY_VER(dev_priv) < 13 && bigjoiner && !dsc) {
999654748c6SVille Syrjälä 		*status = MODE_CLOCK_HIGH;
1000654748c6SVille Syrjälä 		return 0;
1001654748c6SVille Syrjälä 	}
1002d51f25ebSStanislav Lisovskiy 
1003654748c6SVille Syrjälä 	if (mode_rate > max_rate && !dsc) {
1004654748c6SVille Syrjälä 		*status = MODE_CLOCK_HIGH;
1005654748c6SVille Syrjälä 		return 0;
1006654748c6SVille Syrjälä 	}
1007d51f25ebSStanislav Lisovskiy 
100863dc014eSMaarten Lankhorst 	*status = intel_mode_valid_max_plane_size(dev_priv, mode, false);
1009e398d7c1SLee Shawn C 	return 0;
1010379bc100SJani Nikula }
1011379bc100SJani Nikula 
intel_mst_atomic_best_encoder(struct drm_connector * connector,struct drm_atomic_state * state)1012379bc100SJani Nikula static struct drm_encoder *intel_mst_atomic_best_encoder(struct drm_connector *connector,
1013eca22edbSMaxime Ripard 							 struct drm_atomic_state *state)
1014379bc100SJani Nikula {
1015eca22edbSMaxime Ripard 	struct drm_connector_state *connector_state = drm_atomic_get_new_connector_state(state,
1016eca22edbSMaxime Ripard 											 connector);
1017379bc100SJani Nikula 	struct intel_connector *intel_connector = to_intel_connector(connector);
1018379bc100SJani Nikula 	struct intel_dp *intel_dp = intel_connector->mst_port;
1019eca22edbSMaxime Ripard 	struct intel_crtc *crtc = to_intel_crtc(connector_state->crtc);
1020379bc100SJani Nikula 
1021379bc100SJani Nikula 	return &intel_dp->mst_encoders[crtc->pipe]->base.base;
1022379bc100SJani Nikula }
1023379bc100SJani Nikula 
10243f9b3f02SLyude Paul static int
intel_dp_mst_detect(struct drm_connector * connector,struct drm_modeset_acquire_ctx * ctx,bool force)10253f9b3f02SLyude Paul intel_dp_mst_detect(struct drm_connector *connector,
10263f9b3f02SLyude Paul 		    struct drm_modeset_acquire_ctx *ctx, bool force)
10273f9b3f02SLyude Paul {
1028b81dddb9SVille Syrjälä 	struct drm_i915_private *i915 = to_i915(connector->dev);
10293f9b3f02SLyude Paul 	struct intel_connector *intel_connector = to_intel_connector(connector);
10303f9b3f02SLyude Paul 	struct intel_dp *intel_dp = intel_connector->mst_port;
10313f9b3f02SLyude Paul 
1032b81dddb9SVille Syrjälä 	if (!INTEL_DISPLAY_ENABLED(i915))
1033b81dddb9SVille Syrjälä 		return connector_status_disconnected;
1034b81dddb9SVille Syrjälä 
10353f9b3f02SLyude Paul 	if (drm_connector_is_unregistered(connector))
10363f9b3f02SLyude Paul 		return connector_status_disconnected;
10373f9b3f02SLyude Paul 
10383f9b3f02SLyude Paul 	return drm_dp_mst_detect_port(connector, ctx, &intel_dp->mst_mgr,
10393f9b3f02SLyude Paul 				      intel_connector->port);
10403f9b3f02SLyude Paul }
10413f9b3f02SLyude Paul 
1042379bc100SJani Nikula static const struct drm_connector_helper_funcs intel_dp_mst_connector_helper_funcs = {
1043379bc100SJani Nikula 	.get_modes = intel_dp_mst_get_modes,
1044e398d7c1SLee Shawn C 	.mode_valid_ctx = intel_dp_mst_mode_valid_ctx,
1045379bc100SJani Nikula 	.atomic_best_encoder = intel_mst_atomic_best_encoder,
1046379bc100SJani Nikula 	.atomic_check = intel_dp_mst_atomic_check,
10473f9b3f02SLyude Paul 	.detect_ctx = intel_dp_mst_detect,
1048379bc100SJani Nikula };
1049379bc100SJani Nikula 
intel_dp_mst_encoder_destroy(struct drm_encoder * encoder)1050379bc100SJani Nikula static void intel_dp_mst_encoder_destroy(struct drm_encoder *encoder)
1051379bc100SJani Nikula {
1052b7d02c3aSVille Syrjälä 	struct intel_dp_mst_encoder *intel_mst = enc_to_mst(to_intel_encoder(encoder));
1053379bc100SJani Nikula 
1054379bc100SJani Nikula 	drm_encoder_cleanup(encoder);
1055379bc100SJani Nikula 	kfree(intel_mst);
1056379bc100SJani Nikula }
1057379bc100SJani Nikula 
1058379bc100SJani Nikula static const struct drm_encoder_funcs intel_dp_mst_enc_funcs = {
1059379bc100SJani Nikula 	.destroy = intel_dp_mst_encoder_destroy,
1060379bc100SJani Nikula };
1061379bc100SJani Nikula 
intel_dp_mst_get_hw_state(struct intel_connector * connector)1062379bc100SJani Nikula static bool intel_dp_mst_get_hw_state(struct intel_connector *connector)
1063379bc100SJani Nikula {
1064fa7edcd2SVille Syrjälä 	if (intel_attached_encoder(connector) && connector->base.state->crtc) {
1065379bc100SJani Nikula 		enum pipe pipe;
1066fa7edcd2SVille Syrjälä 		if (!intel_attached_encoder(connector)->get_hw_state(intel_attached_encoder(connector), &pipe))
1067379bc100SJani Nikula 			return false;
1068379bc100SJani Nikula 		return true;
1069379bc100SJani Nikula 	}
1070379bc100SJani Nikula 	return false;
1071379bc100SJani Nikula }
1072379bc100SJani Nikula 
intel_dp_mst_add_properties(struct intel_dp * intel_dp,struct drm_connector * connector,const char * pathprop)10739c7183a3SVille Syrjälä static int intel_dp_mst_add_properties(struct intel_dp *intel_dp,
10749c7183a3SVille Syrjälä 				       struct drm_connector *connector,
10759c7183a3SVille Syrjälä 				       const char *pathprop)
10769c7183a3SVille Syrjälä {
10779c7183a3SVille Syrjälä 	struct drm_i915_private *i915 = to_i915(connector->dev);
10789c7183a3SVille Syrjälä 
10799c7183a3SVille Syrjälä 	drm_object_attach_property(&connector->base,
10809c7183a3SVille Syrjälä 				   i915->drm.mode_config.path_property, 0);
10819c7183a3SVille Syrjälä 	drm_object_attach_property(&connector->base,
10829c7183a3SVille Syrjälä 				   i915->drm.mode_config.tile_property, 0);
10839c7183a3SVille Syrjälä 
10849c7183a3SVille Syrjälä 	intel_attach_force_audio_property(connector);
10859c7183a3SVille Syrjälä 	intel_attach_broadcast_rgb_property(connector);
10869c7183a3SVille Syrjälä 
10879c7183a3SVille Syrjälä 	/*
10889c7183a3SVille Syrjälä 	 * Reuse the prop from the SST connector because we're
10899c7183a3SVille Syrjälä 	 * not allowed to create new props after device registration.
10909c7183a3SVille Syrjälä 	 */
10919c7183a3SVille Syrjälä 	connector->max_bpc_property =
10929c7183a3SVille Syrjälä 		intel_dp->attached_connector->base.max_bpc_property;
10939c7183a3SVille Syrjälä 	if (connector->max_bpc_property)
10949c7183a3SVille Syrjälä 		drm_connector_attach_max_bpc_property(connector, 6, 12);
10959c7183a3SVille Syrjälä 
10969c7183a3SVille Syrjälä 	return drm_connector_set_path_property(connector, pathprop);
10979c7183a3SVille Syrjälä }
10989c7183a3SVille Syrjälä 
intel_dp_add_mst_connector(struct drm_dp_mst_topology_mgr * mgr,struct drm_dp_mst_port * port,const char * pathprop)10999c7183a3SVille Syrjälä static struct drm_connector *intel_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr,
11009c7183a3SVille Syrjälä 							struct drm_dp_mst_port *port,
11019c7183a3SVille Syrjälä 							const char *pathprop)
1102379bc100SJani Nikula {
1103379bc100SJani Nikula 	struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr);
11047801f3b7SLucas De Marchi 	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
11057801f3b7SLucas De Marchi 	struct drm_device *dev = dig_port->base.base.dev;
1106379bc100SJani Nikula 	struct drm_i915_private *dev_priv = to_i915(dev);
1107379bc100SJani Nikula 	struct intel_connector *intel_connector;
1108379bc100SJani Nikula 	struct drm_connector *connector;
1109379bc100SJani Nikula 	enum pipe pipe;
1110379bc100SJani Nikula 	int ret;
1111379bc100SJani Nikula 
1112379bc100SJani Nikula 	intel_connector = intel_connector_alloc();
1113379bc100SJani Nikula 	if (!intel_connector)
1114379bc100SJani Nikula 		return NULL;
1115379bc100SJani Nikula 
1116379bc100SJani Nikula 	intel_connector->get_hw_state = intel_dp_mst_get_hw_state;
1117379bc100SJani Nikula 	intel_connector->mst_port = intel_dp;
1118379bc100SJani Nikula 	intel_connector->port = port;
1119379bc100SJani Nikula 	drm_dp_mst_get_port_malloc(port);
1120379bc100SJani Nikula 
1121379bc100SJani Nikula 	connector = &intel_connector->base;
1122379bc100SJani Nikula 	ret = drm_connector_init(dev, connector, &intel_dp_mst_connector_funcs,
1123379bc100SJani Nikula 				 DRM_MODE_CONNECTOR_DisplayPort);
1124379bc100SJani Nikula 	if (ret) {
1125cea9ed61SHangyu Hua 		drm_dp_mst_put_port_malloc(port);
1126379bc100SJani Nikula 		intel_connector_free(intel_connector);
1127379bc100SJani Nikula 		return NULL;
1128379bc100SJani Nikula 	}
1129379bc100SJani Nikula 
1130379bc100SJani Nikula 	drm_connector_helper_add(connector, &intel_dp_mst_connector_helper_funcs);
1131379bc100SJani Nikula 
1132379bc100SJani Nikula 	for_each_pipe(dev_priv, pipe) {
1133379bc100SJani Nikula 		struct drm_encoder *enc =
1134379bc100SJani Nikula 			&intel_dp->mst_encoders[pipe]->base.base;
1135379bc100SJani Nikula 
1136379bc100SJani Nikula 		ret = drm_connector_attach_encoder(&intel_connector->base, enc);
1137379bc100SJani Nikula 		if (ret)
1138379bc100SJani Nikula 			goto err;
1139379bc100SJani Nikula 	}
1140379bc100SJani Nikula 
11419c7183a3SVille Syrjälä 	ret = intel_dp_mst_add_properties(intel_dp, connector, pathprop);
1142379bc100SJani Nikula 	if (ret)
1143379bc100SJani Nikula 		goto err;
1144379bc100SJani Nikula 
1145b23109c5SJani Nikula 	ret = intel_dp_hdcp_init(dig_port, intel_connector);
11461fa01409SSean Paul 	if (ret)
11473d2e4e8cSAnshuman Gupta 		drm_dbg_kms(&dev_priv->drm, "[%s:%d] HDCP MST init failed, skipping.\n",
11483d2e4e8cSAnshuman Gupta 			    connector->name, connector->base.id);
1149379bc100SJani Nikula 
1150379bc100SJani Nikula 	return connector;
1151379bc100SJani Nikula 
1152379bc100SJani Nikula err:
1153379bc100SJani Nikula 	drm_connector_cleanup(connector);
1154379bc100SJani Nikula 	return NULL;
1155379bc100SJani Nikula }
1156379bc100SJani Nikula 
1157471bdd0dSImre Deak static void
intel_dp_mst_poll_hpd_irq(struct drm_dp_mst_topology_mgr * mgr)1158471bdd0dSImre Deak intel_dp_mst_poll_hpd_irq(struct drm_dp_mst_topology_mgr *mgr)
1159471bdd0dSImre Deak {
1160471bdd0dSImre Deak 	struct intel_dp *intel_dp = container_of(mgr, struct intel_dp, mst_mgr);
1161471bdd0dSImre Deak 
1162471bdd0dSImre Deak 	intel_hpd_trigger_irq(dp_to_dig_port(intel_dp));
1163471bdd0dSImre Deak }
1164471bdd0dSImre Deak 
1165379bc100SJani Nikula static const struct drm_dp_mst_topology_cbs mst_cbs = {
1166379bc100SJani Nikula 	.add_connector = intel_dp_add_mst_connector,
1167471bdd0dSImre Deak 	.poll_hpd_irq = intel_dp_mst_poll_hpd_irq,
1168379bc100SJani Nikula };
1169379bc100SJani Nikula 
1170379bc100SJani Nikula static struct intel_dp_mst_encoder *
intel_dp_create_fake_mst_encoder(struct intel_digital_port * dig_port,enum pipe pipe)11717801f3b7SLucas De Marchi intel_dp_create_fake_mst_encoder(struct intel_digital_port *dig_port, enum pipe pipe)
1172379bc100SJani Nikula {
1173379bc100SJani Nikula 	struct intel_dp_mst_encoder *intel_mst;
1174379bc100SJani Nikula 	struct intel_encoder *intel_encoder;
11757801f3b7SLucas De Marchi 	struct drm_device *dev = dig_port->base.base.dev;
1176379bc100SJani Nikula 
1177379bc100SJani Nikula 	intel_mst = kzalloc(sizeof(*intel_mst), GFP_KERNEL);
1178379bc100SJani Nikula 
1179379bc100SJani Nikula 	if (!intel_mst)
1180379bc100SJani Nikula 		return NULL;
1181379bc100SJani Nikula 
1182379bc100SJani Nikula 	intel_mst->pipe = pipe;
1183379bc100SJani Nikula 	intel_encoder = &intel_mst->base;
11847801f3b7SLucas De Marchi 	intel_mst->primary = dig_port;
1185379bc100SJani Nikula 
1186379bc100SJani Nikula 	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_mst_enc_funcs,
1187379bc100SJani Nikula 			 DRM_MODE_ENCODER_DPMST, "DP-MST %c", pipe_name(pipe));
1188379bc100SJani Nikula 
1189379bc100SJani Nikula 	intel_encoder->type = INTEL_OUTPUT_DP_MST;
11907801f3b7SLucas De Marchi 	intel_encoder->power_domain = dig_port->base.power_domain;
11917801f3b7SLucas De Marchi 	intel_encoder->port = dig_port->base.port;
1192379bc100SJani Nikula 	intel_encoder->cloneable = 0;
119329b27657SVille Syrjälä 	/*
119429b27657SVille Syrjälä 	 * This is wrong, but broken userspace uses the intersection
119529b27657SVille Syrjälä 	 * of possible_crtcs of all the encoders of a given connector
119629b27657SVille Syrjälä 	 * to figure out which crtcs can drive said connector. What
119729b27657SVille Syrjälä 	 * should be used instead is the union of possible_crtcs.
119829b27657SVille Syrjälä 	 * To keep such userspace functioning we must misconfigure
119929b27657SVille Syrjälä 	 * this to make sure the intersection is not empty :(
120029b27657SVille Syrjälä 	 */
120134053ee1SVille Syrjälä 	intel_encoder->pipe_mask = ~0;
1202379bc100SJani Nikula 
1203379bc100SJani Nikula 	intel_encoder->compute_config = intel_dp_mst_compute_config;
12043a035ea4SVille Syrjälä 	intel_encoder->compute_config_late = intel_dp_mst_compute_config_late;
1205379bc100SJani Nikula 	intel_encoder->disable = intel_mst_disable_dp;
1206379bc100SJani Nikula 	intel_encoder->post_disable = intel_mst_post_disable_dp;
1207b108bdd0SImre Deak 	intel_encoder->post_pll_disable = intel_mst_post_pll_disable_dp;
1208f1c7a36bSSean Paul 	intel_encoder->update_pipe = intel_ddi_update_pipe;
1209379bc100SJani Nikula 	intel_encoder->pre_pll_enable = intel_mst_pre_pll_enable_dp;
1210379bc100SJani Nikula 	intel_encoder->pre_enable = intel_mst_pre_enable_dp;
1211379bc100SJani Nikula 	intel_encoder->enable = intel_mst_enable_dp;
1212379bc100SJani Nikula 	intel_encoder->get_hw_state = intel_dp_mst_enc_get_hw_state;
1213379bc100SJani Nikula 	intel_encoder->get_config = intel_dp_mst_enc_get_config;
1214b671d6efSImre Deak 	intel_encoder->initial_fastset_check = intel_dp_mst_initial_fastset_check;
1215379bc100SJani Nikula 
1216379bc100SJani Nikula 	return intel_mst;
1217379bc100SJani Nikula 
1218379bc100SJani Nikula }
1219379bc100SJani Nikula 
1220379bc100SJani Nikula static bool
intel_dp_create_fake_mst_encoders(struct intel_digital_port * dig_port)12217801f3b7SLucas De Marchi intel_dp_create_fake_mst_encoders(struct intel_digital_port *dig_port)
1222379bc100SJani Nikula {
12237801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
12247801f3b7SLucas De Marchi 	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1225379bc100SJani Nikula 	enum pipe pipe;
1226379bc100SJani Nikula 
1227379bc100SJani Nikula 	for_each_pipe(dev_priv, pipe)
12287801f3b7SLucas De Marchi 		intel_dp->mst_encoders[pipe] = intel_dp_create_fake_mst_encoder(dig_port, pipe);
1229379bc100SJani Nikula 	return true;
1230379bc100SJani Nikula }
1231379bc100SJani Nikula 
1232379bc100SJani Nikula int
intel_dp_mst_encoder_active_links(struct intel_digital_port * dig_port)12337801f3b7SLucas De Marchi intel_dp_mst_encoder_active_links(struct intel_digital_port *dig_port)
1234e15fd1beSJani Nikula {
12357801f3b7SLucas De Marchi 	return dig_port->dp.active_mst_links;
1236e15fd1beSJani Nikula }
1237e15fd1beSJani Nikula 
1238e15fd1beSJani Nikula int
intel_dp_mst_encoder_init(struct intel_digital_port * dig_port,int conn_base_id)12397801f3b7SLucas De Marchi intel_dp_mst_encoder_init(struct intel_digital_port *dig_port, int conn_base_id)
1240379bc100SJani Nikula {
12417801f3b7SLucas De Marchi 	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
12427801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
12437801f3b7SLucas De Marchi 	enum port port = dig_port->base.port;
1244379bc100SJani Nikula 	int ret;
1245379bc100SJani Nikula 
124610d987fdSLucas De Marchi 	if (!HAS_DP_MST(i915) || intel_dp_is_edp(intel_dp))
124710d987fdSLucas De Marchi 		return 0;
124810d987fdSLucas De Marchi 
1249005e9537SMatt Roper 	if (DISPLAY_VER(i915) < 12 && port == PORT_A)
125010d987fdSLucas De Marchi 		return 0;
125110d987fdSLucas De Marchi 
1252005e9537SMatt Roper 	if (DISPLAY_VER(i915) < 11 && port == PORT_E)
125310d987fdSLucas De Marchi 		return 0;
125410d987fdSLucas De Marchi 
1255379bc100SJani Nikula 	intel_dp->mst_mgr.cbs = &mst_cbs;
1256379bc100SJani Nikula 
1257379bc100SJani Nikula 	/* create encoders */
12587801f3b7SLucas De Marchi 	intel_dp_create_fake_mst_encoders(dig_port);
125910d987fdSLucas De Marchi 	ret = drm_dp_mst_topology_mgr_init(&intel_dp->mst_mgr, &i915->drm,
12604d07b0bcSLyude Paul 					   &intel_dp->aux, 16, 3, conn_base_id);
1261a94a6d76SJani Nikula 	if (ret) {
1262a94a6d76SJani Nikula 		intel_dp->mst_mgr.cbs = NULL;
1263379bc100SJani Nikula 		return ret;
1264a94a6d76SJani Nikula 	}
126510d987fdSLucas De Marchi 
1266379bc100SJani Nikula 	return 0;
1267379bc100SJani Nikula }
1268379bc100SJani Nikula 
intel_dp_mst_source_support(struct intel_dp * intel_dp)1269a94a6d76SJani Nikula bool intel_dp_mst_source_support(struct intel_dp *intel_dp)
1270a94a6d76SJani Nikula {
1271a94a6d76SJani Nikula 	return intel_dp->mst_mgr.cbs;
1272a94a6d76SJani Nikula }
1273a94a6d76SJani Nikula 
1274379bc100SJani Nikula void
intel_dp_mst_encoder_cleanup(struct intel_digital_port * dig_port)12757801f3b7SLucas De Marchi intel_dp_mst_encoder_cleanup(struct intel_digital_port *dig_port)
1276379bc100SJani Nikula {
12777801f3b7SLucas De Marchi 	struct intel_dp *intel_dp = &dig_port->dp;
1278379bc100SJani Nikula 
1279a94a6d76SJani Nikula 	if (!intel_dp_mst_source_support(intel_dp))
1280379bc100SJani Nikula 		return;
1281379bc100SJani Nikula 
1282379bc100SJani Nikula 	drm_dp_mst_topology_mgr_destroy(&intel_dp->mst_mgr);
1283379bc100SJani Nikula 	/* encoders will get killed by normal cleanup */
1284a94a6d76SJani Nikula 
1285a94a6d76SJani Nikula 	intel_dp->mst_mgr.cbs = NULL;
1286379bc100SJani Nikula }
12876671c367SJosé Roberto de Souza 
intel_dp_mst_is_master_trans(const struct intel_crtc_state * crtc_state)12886671c367SJosé Roberto de Souza bool intel_dp_mst_is_master_trans(const struct intel_crtc_state *crtc_state)
12896671c367SJosé Roberto de Souza {
12906671c367SJosé Roberto de Souza 	return crtc_state->mst_master_transcoder == crtc_state->cpu_transcoder;
12916671c367SJosé Roberto de Souza }
12926671c367SJosé Roberto de Souza 
intel_dp_mst_is_slave_trans(const struct intel_crtc_state * crtc_state)12936671c367SJosé Roberto de Souza bool intel_dp_mst_is_slave_trans(const struct intel_crtc_state *crtc_state)
12946671c367SJosé Roberto de Souza {
12956671c367SJosé Roberto de Souza 	return crtc_state->mst_master_transcoder != INVALID_TRANSCODER &&
12966671c367SJosé Roberto de Souza 	       crtc_state->mst_master_transcoder != crtc_state->cpu_transcoder;
12976671c367SJosé Roberto de Souza }
1298326b1e79SImre Deak 
1299326b1e79SImre Deak /**
1300326b1e79SImre Deak  * intel_dp_mst_add_topology_state_for_connector - add MST topology state for a connector
1301326b1e79SImre Deak  * @state: atomic state
1302326b1e79SImre Deak  * @connector: connector to add the state for
1303326b1e79SImre Deak  * @crtc: the CRTC @connector is attached to
1304326b1e79SImre Deak  *
1305326b1e79SImre Deak  * Add the MST topology state for @connector to @state.
1306326b1e79SImre Deak  *
1307326b1e79SImre Deak  * Returns 0 on success, negative error code on failure.
1308326b1e79SImre Deak  */
1309326b1e79SImre Deak static int
intel_dp_mst_add_topology_state_for_connector(struct intel_atomic_state * state,struct intel_connector * connector,struct intel_crtc * crtc)1310326b1e79SImre Deak intel_dp_mst_add_topology_state_for_connector(struct intel_atomic_state *state,
1311326b1e79SImre Deak 					      struct intel_connector *connector,
1312326b1e79SImre Deak 					      struct intel_crtc *crtc)
1313326b1e79SImre Deak {
1314326b1e79SImre Deak 	struct drm_dp_mst_topology_state *mst_state;
1315326b1e79SImre Deak 
1316326b1e79SImre Deak 	if (!connector->mst_port)
1317326b1e79SImre Deak 		return 0;
1318326b1e79SImre Deak 
1319326b1e79SImre Deak 	mst_state = drm_atomic_get_mst_topology_state(&state->base,
1320326b1e79SImre Deak 						      &connector->mst_port->mst_mgr);
1321326b1e79SImre Deak 	if (IS_ERR(mst_state))
1322326b1e79SImre Deak 		return PTR_ERR(mst_state);
1323326b1e79SImre Deak 
1324326b1e79SImre Deak 	mst_state->pending_crtc_mask |= drm_crtc_mask(&crtc->base);
1325326b1e79SImre Deak 
1326326b1e79SImre Deak 	return 0;
1327326b1e79SImre Deak }
1328326b1e79SImre Deak 
1329326b1e79SImre Deak /**
1330326b1e79SImre Deak  * intel_dp_mst_add_topology_state_for_crtc - add MST topology state for a CRTC
1331326b1e79SImre Deak  * @state: atomic state
1332326b1e79SImre Deak  * @crtc: CRTC to add the state for
1333326b1e79SImre Deak  *
1334326b1e79SImre Deak  * Add the MST topology state for @crtc to @state.
1335326b1e79SImre Deak  *
1336326b1e79SImre Deak  * Returns 0 on success, negative error code on failure.
1337326b1e79SImre Deak  */
intel_dp_mst_add_topology_state_for_crtc(struct intel_atomic_state * state,struct intel_crtc * crtc)1338326b1e79SImre Deak int intel_dp_mst_add_topology_state_for_crtc(struct intel_atomic_state *state,
1339326b1e79SImre Deak 					     struct intel_crtc *crtc)
1340326b1e79SImre Deak {
1341326b1e79SImre Deak 	struct drm_connector *_connector;
1342326b1e79SImre Deak 	struct drm_connector_state *conn_state;
1343326b1e79SImre Deak 	int i;
1344326b1e79SImre Deak 
1345326b1e79SImre Deak 	for_each_new_connector_in_state(&state->base, _connector, conn_state, i) {
1346326b1e79SImre Deak 		struct intel_connector *connector = to_intel_connector(_connector);
1347326b1e79SImre Deak 		int ret;
1348326b1e79SImre Deak 
1349326b1e79SImre Deak 		if (conn_state->crtc != &crtc->base)
1350326b1e79SImre Deak 			continue;
1351326b1e79SImre Deak 
1352326b1e79SImre Deak 		ret = intel_dp_mst_add_topology_state_for_connector(state, connector, crtc);
1353326b1e79SImre Deak 		if (ret)
1354326b1e79SImre Deak 			return ret;
1355326b1e79SImre Deak 	}
1356326b1e79SImre Deak 
1357326b1e79SImre Deak 	return 0;
1358326b1e79SImre Deak }
1359