1df0566a6SJani Nikula /* SPDX-License-Identifier: MIT */
2df0566a6SJani Nikula /*
3df0566a6SJani Nikula * Copyright © 2019 Intel Corporation
4df0566a6SJani Nikula */
5df0566a6SJani Nikula
6df0566a6SJani Nikula #ifndef __INTEL_DISPLAY_POWER_H__
7df0566a6SJani Nikula #define __INTEL_DISPLAY_POWER_H__
8df0566a6SJani Nikula
9f4fab137SImre Deak #include <linux/mutex.h>
10f4fab137SImre Deak #include <linux/workqueue.h>
11f4fab137SImre Deak
1250ae1a1cSJani Nikula #include "intel_wakeref.h"
13df0566a6SJani Nikula
14979e1b32SImre Deak enum aux_ch;
15979e1b32SImre Deak enum port;
16df0566a6SJani Nikula struct drm_i915_private;
17de511df7SJani Nikula struct i915_power_well;
18df0566a6SJani Nikula struct intel_encoder;
19f4fab137SImre Deak struct seq_file;
20df0566a6SJani Nikula
21492c1ae2SImre Deak /*
22492c1ae2SImre Deak * Keep the pipe, transcoder, port (DDI_LANES,DDI_IO,AUX) domain instances
23492c1ae2SImre Deak * consecutive, so that the pipe,transcoder,port -> power domain macros
24492c1ae2SImre Deak * work correctly.
25492c1ae2SImre Deak */
26df0566a6SJani Nikula enum intel_display_power_domain {
27df0566a6SJani Nikula POWER_DOMAIN_DISPLAY_CORE,
28df0566a6SJani Nikula POWER_DOMAIN_PIPE_A,
29df0566a6SJani Nikula POWER_DOMAIN_PIPE_B,
30df0566a6SJani Nikula POWER_DOMAIN_PIPE_C,
311db27a72SMika Kahola POWER_DOMAIN_PIPE_D,
320ba2661dSImre Deak POWER_DOMAIN_PIPE_PANEL_FITTER_A,
330ba2661dSImre Deak POWER_DOMAIN_PIPE_PANEL_FITTER_B,
340ba2661dSImre Deak POWER_DOMAIN_PIPE_PANEL_FITTER_C,
350ba2661dSImre Deak POWER_DOMAIN_PIPE_PANEL_FITTER_D,
36df0566a6SJani Nikula POWER_DOMAIN_TRANSCODER_A,
37df0566a6SJani Nikula POWER_DOMAIN_TRANSCODER_B,
38df0566a6SJani Nikula POWER_DOMAIN_TRANSCODER_C,
391db27a72SMika Kahola POWER_DOMAIN_TRANSCODER_D,
40df0566a6SJani Nikula POWER_DOMAIN_TRANSCODER_EDP,
41df0566a6SJani Nikula POWER_DOMAIN_TRANSCODER_DSI_A,
42df0566a6SJani Nikula POWER_DOMAIN_TRANSCODER_DSI_C,
43492c1ae2SImre Deak
44492c1ae2SImre Deak /* VDSC/joining for eDP/DSI transcoder (ICL) or pipe A (TGL) */
45492c1ae2SImre Deak POWER_DOMAIN_TRANSCODER_VDSC_PW2,
46492c1ae2SImre Deak
470ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_LANES_A,
480ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_LANES_B,
490ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_LANES_C,
500ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_LANES_D,
510ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_LANES_E,
520ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_LANES_F,
53c7392718SImre Deak
54c97bbab0SImre Deak POWER_DOMAIN_PORT_DDI_LANES_TC1,
55c7392718SImre Deak POWER_DOMAIN_PORT_DDI_LANES_TC2,
56c7392718SImre Deak POWER_DOMAIN_PORT_DDI_LANES_TC3,
57c7392718SImre Deak POWER_DOMAIN_PORT_DDI_LANES_TC4,
58c7392718SImre Deak POWER_DOMAIN_PORT_DDI_LANES_TC5,
59c7392718SImre Deak POWER_DOMAIN_PORT_DDI_LANES_TC6,
60c7392718SImre Deak
610ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_A,
620ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_B,
630ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_C,
640ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_D,
650ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_E,
660ba2661dSImre Deak POWER_DOMAIN_PORT_DDI_IO_F,
67c7392718SImre Deak
68c97bbab0SImre Deak POWER_DOMAIN_PORT_DDI_IO_TC1,
69c7392718SImre Deak POWER_DOMAIN_PORT_DDI_IO_TC2,
70c7392718SImre Deak POWER_DOMAIN_PORT_DDI_IO_TC3,
71c7392718SImre Deak POWER_DOMAIN_PORT_DDI_IO_TC4,
72c7392718SImre Deak POWER_DOMAIN_PORT_DDI_IO_TC5,
73c7392718SImre Deak POWER_DOMAIN_PORT_DDI_IO_TC6,
74c7392718SImre Deak
75df0566a6SJani Nikula POWER_DOMAIN_PORT_DSI,
76df0566a6SJani Nikula POWER_DOMAIN_PORT_CRT,
77df0566a6SJani Nikula POWER_DOMAIN_PORT_OTHER,
78df0566a6SJani Nikula POWER_DOMAIN_VGA,
79615a7724SAnshuman Gupta POWER_DOMAIN_AUDIO_MMIO,
80615a7724SAnshuman Gupta POWER_DOMAIN_AUDIO_PLAYBACK,
815c30cfcdSImre Deak
825c30cfcdSImre Deak POWER_DOMAIN_AUX_IO_A,
83f645cbdaSImre Deak POWER_DOMAIN_AUX_IO_B,
84f645cbdaSImre Deak POWER_DOMAIN_AUX_IO_C,
85f645cbdaSImre Deak POWER_DOMAIN_AUX_IO_D,
86f645cbdaSImre Deak POWER_DOMAIN_AUX_IO_E,
87f645cbdaSImre Deak POWER_DOMAIN_AUX_IO_F,
885c30cfcdSImre Deak
89df0566a6SJani Nikula POWER_DOMAIN_AUX_A,
90df0566a6SJani Nikula POWER_DOMAIN_AUX_B,
91df0566a6SJani Nikula POWER_DOMAIN_AUX_C,
92df0566a6SJani Nikula POWER_DOMAIN_AUX_D,
93df0566a6SJani Nikula POWER_DOMAIN_AUX_E,
94df0566a6SJani Nikula POWER_DOMAIN_AUX_F,
95c7392718SImre Deak
96c97bbab0SImre Deak POWER_DOMAIN_AUX_USBC1,
97c7392718SImre Deak POWER_DOMAIN_AUX_USBC2,
98c7392718SImre Deak POWER_DOMAIN_AUX_USBC3,
99c7392718SImre Deak POWER_DOMAIN_AUX_USBC4,
100c7392718SImre Deak POWER_DOMAIN_AUX_USBC5,
101c7392718SImre Deak POWER_DOMAIN_AUX_USBC6,
102c7392718SImre Deak
103c97bbab0SImre Deak POWER_DOMAIN_AUX_TBT1,
104c7392718SImre Deak POWER_DOMAIN_AUX_TBT2,
105c7392718SImre Deak POWER_DOMAIN_AUX_TBT3,
106c7392718SImre Deak POWER_DOMAIN_AUX_TBT4,
107c7392718SImre Deak POWER_DOMAIN_AUX_TBT5,
108c7392718SImre Deak POWER_DOMAIN_AUX_TBT6,
109c7392718SImre Deak
110df0566a6SJani Nikula POWER_DOMAIN_GMBUS,
111df0566a6SJani Nikula POWER_DOMAIN_MODESET,
112df0566a6SJani Nikula POWER_DOMAIN_GT_IRQ,
113808b79ebSJosé Roberto de Souza POWER_DOMAIN_DC_OFF,
1143c02934bSJosé Roberto de Souza POWER_DOMAIN_TC_COLD_OFF,
115df0566a6SJani Nikula POWER_DOMAIN_INIT,
116df0566a6SJani Nikula
117df0566a6SJani Nikula POWER_DOMAIN_NUM,
118979e1b32SImre Deak POWER_DOMAIN_INVALID = POWER_DOMAIN_NUM,
119df0566a6SJani Nikula };
120df0566a6SJani Nikula
121df0566a6SJani Nikula #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
122df0566a6SJani Nikula #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
1230ba2661dSImre Deak ((pipe) + POWER_DOMAIN_PIPE_PANEL_FITTER_A)
124df0566a6SJani Nikula #define POWER_DOMAIN_TRANSCODER(tran) \
125df0566a6SJani Nikula ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
126df0566a6SJani Nikula (tran) + POWER_DOMAIN_TRANSCODER_A)
127df0566a6SJani Nikula
128888a2a63SImre Deak struct intel_power_domain_mask {
129888a2a63SImre Deak DECLARE_BITMAP(bits, POWER_DOMAIN_NUM);
130888a2a63SImre Deak };
131888a2a63SImre Deak
132df0566a6SJani Nikula struct i915_power_domains {
133df0566a6SJani Nikula /*
134df0566a6SJani Nikula * Power wells needed for initialization at driver init and suspend
135df0566a6SJani Nikula * time are on. They are kept on until after the first modeset.
136df0566a6SJani Nikula */
137df0566a6SJani Nikula bool initializing;
138df0566a6SJani Nikula bool display_core_suspended;
139df0566a6SJani Nikula int power_well_count;
140df0566a6SJani Nikula
141825f0de2SJani Nikula u32 dc_state;
142825f0de2SJani Nikula u32 target_dc_state;
143825f0de2SJani Nikula u32 allowed_dc_mask;
144825f0de2SJani Nikula
145a0b024edSImre Deak intel_wakeref_t init_wakeref;
14693b916fdSImre Deak intel_wakeref_t disable_wakeref;
147df0566a6SJani Nikula
148df0566a6SJani Nikula struct mutex lock;
149df0566a6SJani Nikula int domain_use_count[POWER_DOMAIN_NUM];
150df0566a6SJani Nikula
151df0566a6SJani Nikula struct delayed_work async_put_work;
152df0566a6SJani Nikula intel_wakeref_t async_put_wakeref;
153888a2a63SImre Deak struct intel_power_domain_mask async_put_domains[2];
154*caacfe31SImre Deak int async_put_next_delay;
155df0566a6SJani Nikula
156df0566a6SJani Nikula struct i915_power_well *power_wells;
157df0566a6SJani Nikula };
158df0566a6SJani Nikula
1596979cb9aSImre Deak struct intel_display_power_domain_set {
160888a2a63SImre Deak struct intel_power_domain_mask mask;
1616979cb9aSImre Deak #ifdef CONFIG_DRM_I915_DEBUG_RUNTIME_PM
1626979cb9aSImre Deak intel_wakeref_t wakerefs[POWER_DOMAIN_NUM];
1636979cb9aSImre Deak #endif
1646979cb9aSImre Deak };
1656979cb9aSImre Deak
166888a2a63SImre Deak #define for_each_power_domain(__domain, __mask) \
167888a2a63SImre Deak for ((__domain) = 0; (__domain) < POWER_DOMAIN_NUM; (__domain)++) \
168888a2a63SImre Deak for_each_if(test_bit((__domain), (__mask)->bits))
169df0566a6SJani Nikula
170df0566a6SJani Nikula int intel_power_domains_init(struct drm_i915_private *dev_priv);
171df0566a6SJani Nikula void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
172df0566a6SJani Nikula void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
17378dae1acSJanusz Krzysztofik void intel_power_domains_driver_remove(struct drm_i915_private *dev_priv);
174df0566a6SJani Nikula void intel_power_domains_enable(struct drm_i915_private *dev_priv);
175df0566a6SJani Nikula void intel_power_domains_disable(struct drm_i915_private *dev_priv);
176c7b5abd3SMaarten Lankhorst void intel_power_domains_suspend(struct drm_i915_private *dev_priv, bool s2idle);
177df0566a6SJani Nikula void intel_power_domains_resume(struct drm_i915_private *dev_priv);
178d946bc44SImre Deak void intel_power_domains_sanitize_state(struct drm_i915_private *dev_priv);
179071b68ccSRodrigo Vivi
180071b68ccSRodrigo Vivi void intel_display_power_suspend_late(struct drm_i915_private *i915);
181071b68ccSRodrigo Vivi void intel_display_power_resume_early(struct drm_i915_private *i915);
182071b68ccSRodrigo Vivi void intel_display_power_suspend(struct drm_i915_private *i915);
183071b68ccSRodrigo Vivi void intel_display_power_resume(struct drm_i915_private *i915);
1841c4d821dSAnshuman Gupta void intel_display_power_set_target_dc_state(struct drm_i915_private *dev_priv,
1851c4d821dSAnshuman Gupta u32 state);
186df0566a6SJani Nikula
187df0566a6SJani Nikula const char *
1888a84bacbSImre Deak intel_display_power_domain_str(enum intel_display_power_domain domain);
189df0566a6SJani Nikula
190df0566a6SJani Nikula bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
191df0566a6SJani Nikula enum intel_display_power_domain domain);
192df0566a6SJani Nikula bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
193df0566a6SJani Nikula enum intel_display_power_domain domain);
194df0566a6SJani Nikula intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
195df0566a6SJani Nikula enum intel_display_power_domain domain);
196df0566a6SJani Nikula intel_wakeref_t
197df0566a6SJani Nikula intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
198df0566a6SJani Nikula enum intel_display_power_domain domain);
199df0566a6SJani Nikula void __intel_display_power_put_async(struct drm_i915_private *i915,
200df0566a6SJani Nikula enum intel_display_power_domain domain,
201*caacfe31SImre Deak intel_wakeref_t wakeref,
202*caacfe31SImre Deak int delay_ms);
203df0566a6SJani Nikula void intel_display_power_flush_work(struct drm_i915_private *i915);
204df0566a6SJani Nikula #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
205df0566a6SJani Nikula void intel_display_power_put(struct drm_i915_private *dev_priv,
206df0566a6SJani Nikula enum intel_display_power_domain domain,
207df0566a6SJani Nikula intel_wakeref_t wakeref);
208df0566a6SJani Nikula static inline void
intel_display_power_put_async(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref)209df0566a6SJani Nikula intel_display_power_put_async(struct drm_i915_private *i915,
210df0566a6SJani Nikula enum intel_display_power_domain domain,
211df0566a6SJani Nikula intel_wakeref_t wakeref)
212df0566a6SJani Nikula {
213*caacfe31SImre Deak __intel_display_power_put_async(i915, domain, wakeref, -1);
214*caacfe31SImre Deak }
215*caacfe31SImre Deak
216*caacfe31SImre Deak static inline void
intel_display_power_put_async_delay(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref,int delay_ms)217*caacfe31SImre Deak intel_display_power_put_async_delay(struct drm_i915_private *i915,
218*caacfe31SImre Deak enum intel_display_power_domain domain,
219*caacfe31SImre Deak intel_wakeref_t wakeref,
220*caacfe31SImre Deak int delay_ms)
221*caacfe31SImre Deak {
222*caacfe31SImre Deak __intel_display_power_put_async(i915, domain, wakeref, delay_ms);
223df0566a6SJani Nikula }
224df0566a6SJani Nikula #else
225e3529346SImre Deak void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
226e3529346SImre Deak enum intel_display_power_domain domain);
227e3529346SImre Deak
228df0566a6SJani Nikula static inline void
intel_display_power_put(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref)229df0566a6SJani Nikula intel_display_power_put(struct drm_i915_private *i915,
230df0566a6SJani Nikula enum intel_display_power_domain domain,
231df0566a6SJani Nikula intel_wakeref_t wakeref)
232df0566a6SJani Nikula {
233df0566a6SJani Nikula intel_display_power_put_unchecked(i915, domain);
234df0566a6SJani Nikula }
235df0566a6SJani Nikula
236df0566a6SJani Nikula static inline void
intel_display_power_put_async(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref)237df0566a6SJani Nikula intel_display_power_put_async(struct drm_i915_private *i915,
238df0566a6SJani Nikula enum intel_display_power_domain domain,
239df0566a6SJani Nikula intel_wakeref_t wakeref)
240df0566a6SJani Nikula {
241*caacfe31SImre Deak __intel_display_power_put_async(i915, domain, -1, -1);
242*caacfe31SImre Deak }
243*caacfe31SImre Deak
244*caacfe31SImre Deak static inline void
intel_display_power_put_async_delay(struct drm_i915_private * i915,enum intel_display_power_domain domain,intel_wakeref_t wakeref,int delay_ms)245*caacfe31SImre Deak intel_display_power_put_async_delay(struct drm_i915_private *i915,
246*caacfe31SImre Deak enum intel_display_power_domain domain,
247*caacfe31SImre Deak intel_wakeref_t wakeref,
248*caacfe31SImre Deak int delay_ms)
249*caacfe31SImre Deak {
250*caacfe31SImre Deak __intel_display_power_put_async(i915, domain, -1, delay_ms);
251df0566a6SJani Nikula }
252df0566a6SJani Nikula #endif
253df0566a6SJani Nikula
2546979cb9aSImre Deak void
2556979cb9aSImre Deak intel_display_power_get_in_set(struct drm_i915_private *i915,
2566979cb9aSImre Deak struct intel_display_power_domain_set *power_domain_set,
2576979cb9aSImre Deak enum intel_display_power_domain domain);
2586979cb9aSImre Deak
2596979cb9aSImre Deak bool
2606979cb9aSImre Deak intel_display_power_get_in_set_if_enabled(struct drm_i915_private *i915,
2616979cb9aSImre Deak struct intel_display_power_domain_set *power_domain_set,
2626979cb9aSImre Deak enum intel_display_power_domain domain);
2636979cb9aSImre Deak
2646979cb9aSImre Deak void
2656979cb9aSImre Deak intel_display_power_put_mask_in_set(struct drm_i915_private *i915,
2666979cb9aSImre Deak struct intel_display_power_domain_set *power_domain_set,
267888a2a63SImre Deak struct intel_power_domain_mask *mask);
2686979cb9aSImre Deak
2696979cb9aSImre Deak static inline void
intel_display_power_put_all_in_set(struct drm_i915_private * i915,struct intel_display_power_domain_set * power_domain_set)2706979cb9aSImre Deak intel_display_power_put_all_in_set(struct drm_i915_private *i915,
2716979cb9aSImre Deak struct intel_display_power_domain_set *power_domain_set)
2726979cb9aSImre Deak {
273888a2a63SImre Deak intel_display_power_put_mask_in_set(i915, power_domain_set, &power_domain_set->mask);
2746979cb9aSImre Deak }
2756979cb9aSImre Deak
2766abf2fc0SJani Nikula void intel_display_power_debug(struct drm_i915_private *i915, struct seq_file *m);
2776abf2fc0SJani Nikula
278979e1b32SImre Deak enum intel_display_power_domain
279979e1b32SImre Deak intel_display_power_ddi_lanes_domain(struct drm_i915_private *i915, enum port port);
280979e1b32SImre Deak enum intel_display_power_domain
281979e1b32SImre Deak intel_display_power_ddi_io_domain(struct drm_i915_private *i915, enum port port);
282979e1b32SImre Deak enum intel_display_power_domain
283f645cbdaSImre Deak intel_display_power_aux_io_domain(struct drm_i915_private *i915, enum aux_ch aux_ch);
284f645cbdaSImre Deak enum intel_display_power_domain
285979e1b32SImre Deak intel_display_power_legacy_aux_domain(struct drm_i915_private *i915, enum aux_ch aux_ch);
286979e1b32SImre Deak enum intel_display_power_domain
287979e1b32SImre Deak intel_display_power_tbt_aux_domain(struct drm_i915_private *i915, enum aux_ch aux_ch);
288979e1b32SImre Deak
28949f75634SMatt Roper /*
29049f75634SMatt Roper * FIXME: We should probably switch this to a 0-based scheme to be consistent
29149f75634SMatt Roper * with how we now name/number DBUF_CTL instances.
29249f75634SMatt Roper */
2932570b7e3SStanislav Lisovskiy enum dbuf_slice {
2942570b7e3SStanislav Lisovskiy DBUF_S1,
2952570b7e3SStanislav Lisovskiy DBUF_S2,
2968398024bSMatt Roper DBUF_S3,
2978398024bSMatt Roper DBUF_S4,
2988435576bSStanislav Lisovskiy I915_MAX_DBUF_SLICES
2992570b7e3SStanislav Lisovskiy };
3002570b7e3SStanislav Lisovskiy
30156f48c1dSVille Syrjälä void gen9_dbuf_slices_update(struct drm_i915_private *dev_priv,
30256f48c1dSVille Syrjälä u8 req_slices);
30356f48c1dSVille Syrjälä
304df0566a6SJani Nikula #define with_intel_display_power(i915, domain, wf) \
305df0566a6SJani Nikula for ((wf) = intel_display_power_get((i915), (domain)); (wf); \
306df0566a6SJani Nikula intel_display_power_put_async((i915), (domain), (wf)), (wf) = 0)
307df0566a6SJani Nikula
308c98e3d15SVille Syrjälä #define with_intel_display_power_if_enabled(i915, domain, wf) \
309c98e3d15SVille Syrjälä for ((wf) = intel_display_power_get_if_enabled((i915), (domain)); (wf); \
310c98e3d15SVille Syrjälä intel_display_power_put_async((i915), (domain), (wf)), (wf) = 0)
311c98e3d15SVille Syrjälä
312df0566a6SJani Nikula #endif /* __INTEL_DISPLAY_POWER_H__ */
313