1df0566a6SJani Nikula /*
25b6030daSRamalingam C * Copyright © 2006-2019 Intel Corporation
3df0566a6SJani Nikula *
4df0566a6SJani Nikula * Permission is hereby granted, free of charge, to any person obtaining a
5df0566a6SJani Nikula * copy of this software and associated documentation files (the "Software"),
6df0566a6SJani Nikula * to deal in the Software without restriction, including without limitation
7df0566a6SJani Nikula * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8df0566a6SJani Nikula * and/or sell copies of the Software, and to permit persons to whom the
9df0566a6SJani Nikula * Software is furnished to do so, subject to the following conditions:
10df0566a6SJani Nikula *
11df0566a6SJani Nikula * The above copyright notice and this permission notice (including the next
12df0566a6SJani Nikula * paragraph) shall be included in all copies or substantial portions of the
13df0566a6SJani Nikula * Software.
14df0566a6SJani Nikula *
15df0566a6SJani Nikula * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16df0566a6SJani Nikula * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17df0566a6SJani Nikula * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18df0566a6SJani Nikula * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19df0566a6SJani Nikula * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20df0566a6SJani Nikula * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21df0566a6SJani Nikula * IN THE SOFTWARE.
22df0566a6SJani Nikula *
23df0566a6SJani Nikula */
24df0566a6SJani Nikula
25df0566a6SJani Nikula #ifndef _INTEL_DISPLAY_H_
26df0566a6SJani Nikula #define _INTEL_DISPLAY_H_
27df0566a6SJani Nikula
28df0566a6SJani Nikula #include <drm/drm_util.h>
29df0566a6SJani Nikula
30a68819ccSVille Syrjälä #include "i915_reg_defs.h"
31acc855d3SJani Nikula #include "intel_display_limits.h"
32a68819ccSVille Syrjälä
33cc2396ffSPankaj Bharadiya enum drm_scaling_filter;
343e187625SJani Nikula struct dpll;
353dadb4a1SJani Nikula struct drm_atomic_state;
363e187625SJani Nikula struct drm_connector;
373e187625SJani Nikula struct drm_device;
382d20411eSVille Syrjälä struct drm_display_mode;
393e187625SJani Nikula struct drm_encoder;
403e187625SJani Nikula struct drm_file;
41d1d23d7fSVille Syrjälä struct drm_format_info;
423e187625SJani Nikula struct drm_framebuffer;
433e187625SJani Nikula struct drm_i915_gem_object;
44df0566a6SJani Nikula struct drm_i915_private;
4583d2bdb6SJani Nikula struct drm_mode_fb_cmd2;
463e187625SJani Nikula struct drm_modeset_acquire_ctx;
473e187625SJani Nikula struct drm_plane;
483e187625SJani Nikula struct drm_plane_state;
4933e7a975SVille Syrjälä struct i915_address_space;
503bb6a442SNiranjana Vishwanathapura struct i915_gtt_view;
51aac97871SVille Syrjälä struct intel_atomic_state;
523e187625SJani Nikula struct intel_crtc;
533e187625SJani Nikula struct intel_crtc_state;
543e187625SJani Nikula struct intel_digital_port;
553e187625SJani Nikula struct intel_dp;
563e187625SJani Nikula struct intel_encoder;
5746d12f91SDave Airlie struct intel_initial_plane_config;
586398acf3SJani Nikula struct intel_link_m_n;
593e187625SJani Nikula struct intel_plane;
60df0566a6SJani Nikula struct intel_plane_state;
612c7676b6SJani Nikula struct intel_power_domain_mask;
623e187625SJani Nikula struct intel_remapped_info;
633e187625SJani Nikula struct intel_rotation_info;
6496db1443SMark Brown struct pci_dev;
6540053823SJani Nikula struct work_struct;
66df0566a6SJani Nikula
67df0566a6SJani Nikula
68df0566a6SJani Nikula #define pipe_name(p) ((p) + 'A')
69df0566a6SJani Nikula
transcoder_name(enum transcoder transcoder)70df0566a6SJani Nikula static inline const char *transcoder_name(enum transcoder transcoder)
71df0566a6SJani Nikula {
72df0566a6SJani Nikula switch (transcoder) {
73df0566a6SJani Nikula case TRANSCODER_A:
74df0566a6SJani Nikula return "A";
75df0566a6SJani Nikula case TRANSCODER_B:
76df0566a6SJani Nikula return "B";
77df0566a6SJani Nikula case TRANSCODER_C:
78df0566a6SJani Nikula return "C";
79f1f1d4faSLucas De Marchi case TRANSCODER_D:
80f1f1d4faSLucas De Marchi return "D";
81df0566a6SJani Nikula case TRANSCODER_EDP:
82df0566a6SJani Nikula return "EDP";
83df0566a6SJani Nikula case TRANSCODER_DSI_A:
84df0566a6SJani Nikula return "DSI A";
85df0566a6SJani Nikula case TRANSCODER_DSI_C:
86df0566a6SJani Nikula return "DSI C";
87df0566a6SJani Nikula default:
88df0566a6SJani Nikula return "<invalid>";
89df0566a6SJani Nikula }
90df0566a6SJani Nikula }
91df0566a6SJani Nikula
transcoder_is_dsi(enum transcoder transcoder)92df0566a6SJani Nikula static inline bool transcoder_is_dsi(enum transcoder transcoder)
93df0566a6SJani Nikula {
94df0566a6SJani Nikula return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
95df0566a6SJani Nikula }
96df0566a6SJani Nikula
97df0566a6SJani Nikula /*
98df0566a6SJani Nikula * Global legacy plane identifier. Valid only for primary/sprite
99df0566a6SJani Nikula * planes on pre-g4x, and only for primary planes on g4x-bdw.
100df0566a6SJani Nikula */
101df0566a6SJani Nikula enum i9xx_plane_id {
102df0566a6SJani Nikula PLANE_A,
103df0566a6SJani Nikula PLANE_B,
104df0566a6SJani Nikula PLANE_C,
105df0566a6SJani Nikula };
106df0566a6SJani Nikula
107df0566a6SJani Nikula #define plane_name(p) ((p) + 'A')
10818e0deeeSMatt Roper #define sprite_name(p, s) ((p) * DISPLAY_RUNTIME_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
109df0566a6SJani Nikula
110df0566a6SJani Nikula #define for_each_plane_id_on_crtc(__crtc, __p) \
111df0566a6SJani Nikula for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
112df0566a6SJani Nikula for_each_if((__crtc)->plane_ids_mask & BIT(__p))
113df0566a6SJani Nikula
114b88da660SVille Syrjälä #define for_each_dbuf_slice(__dev_priv, __slice) \
1158435576bSStanislav Lisovskiy for ((__slice) = DBUF_S1; (__slice) < I915_MAX_DBUF_SLICES; (__slice)++) \
1165f25966eSJani Nikula for_each_if(DISPLAY_INFO(__dev_priv)->dbuf.slice_mask & BIT(__slice))
1178435576bSStanislav Lisovskiy
118b88da660SVille Syrjälä #define for_each_dbuf_slice_in_mask(__dev_priv, __slice, __mask) \
119b88da660SVille Syrjälä for_each_dbuf_slice((__dev_priv), (__slice)) \
120b88da660SVille Syrjälä for_each_if((__mask) & BIT(__slice))
1218435576bSStanislav Lisovskiy
1225b6030daSRamalingam C #define port_name(p) ((p) + 'A')
1235b6030daSRamalingam C
124df0566a6SJani Nikula /*
125df0566a6SJani Nikula * Ports identifier referenced from other drivers.
126df0566a6SJani Nikula * Expected to remain stable over time
127df0566a6SJani Nikula */
port_identifier(enum port port)128df0566a6SJani Nikula static inline const char *port_identifier(enum port port)
129df0566a6SJani Nikula {
130df0566a6SJani Nikula switch (port) {
131df0566a6SJani Nikula case PORT_A:
132df0566a6SJani Nikula return "Port A";
133df0566a6SJani Nikula case PORT_B:
134df0566a6SJani Nikula return "Port B";
135df0566a6SJani Nikula case PORT_C:
136df0566a6SJani Nikula return "Port C";
137df0566a6SJani Nikula case PORT_D:
138df0566a6SJani Nikula return "Port D";
139df0566a6SJani Nikula case PORT_E:
140df0566a6SJani Nikula return "Port E";
141df0566a6SJani Nikula case PORT_F:
142df0566a6SJani Nikula return "Port F";
1436c8337daSVandita Kulkarni case PORT_G:
1446c8337daSVandita Kulkarni return "Port G";
1456c8337daSVandita Kulkarni case PORT_H:
1466c8337daSVandita Kulkarni return "Port H";
1476c8337daSVandita Kulkarni case PORT_I:
1486c8337daSVandita Kulkarni return "Port I";
149df0566a6SJani Nikula default:
150df0566a6SJani Nikula return "<invalid>";
151df0566a6SJani Nikula }
152df0566a6SJani Nikula }
153df0566a6SJani Nikula
154df0566a6SJani Nikula enum tc_port {
155320c670cSVille Syrjälä TC_PORT_NONE = -1,
156df0566a6SJani Nikula
157320c670cSVille Syrjälä TC_PORT_1 = 0,
158320c670cSVille Syrjälä TC_PORT_2,
159320c670cSVille Syrjälä TC_PORT_3,
160320c670cSVille Syrjälä TC_PORT_4,
161320c670cSVille Syrjälä TC_PORT_5,
162320c670cSVille Syrjälä TC_PORT_6,
163df0566a6SJani Nikula
164df0566a6SJani Nikula I915_MAX_TC_PORTS
165df0566a6SJani Nikula };
166df0566a6SJani Nikula
167df0566a6SJani Nikula enum aux_ch {
168bb45217fSVille Syrjälä AUX_CH_NONE = -1,
169bb45217fSVille Syrjälä
170df0566a6SJani Nikula AUX_CH_A,
171df0566a6SJani Nikula AUX_CH_B,
172df0566a6SJani Nikula AUX_CH_C,
173df0566a6SJani Nikula AUX_CH_D,
174df0566a6SJani Nikula AUX_CH_E, /* ICL+ */
175df0566a6SJani Nikula AUX_CH_F,
176eb8de23cSKhaled Almahallawy AUX_CH_G,
1775526fa0bSVille Syrjälä AUX_CH_H,
1785526fa0bSVille Syrjälä AUX_CH_I,
179df034b97SVille Syrjälä
180df034b97SVille Syrjälä /* tgl+ */
181df034b97SVille Syrjälä AUX_CH_USBC1 = AUX_CH_D,
182df034b97SVille Syrjälä AUX_CH_USBC2,
183df034b97SVille Syrjälä AUX_CH_USBC3,
184df034b97SVille Syrjälä AUX_CH_USBC4,
185df034b97SVille Syrjälä AUX_CH_USBC5,
186df034b97SVille Syrjälä AUX_CH_USBC6,
187ed2615a8SMatt Roper
188ed2615a8SMatt Roper /* XE_LPD repositions D/E offsets and bitfields */
189ed2615a8SMatt Roper AUX_CH_D_XELPD = AUX_CH_USBC5,
190ed2615a8SMatt Roper AUX_CH_E_XELPD,
191df0566a6SJani Nikula };
192df0566a6SJani Nikula
193df0566a6SJani Nikula #define aux_ch_name(a) ((a) + 'A')
194df0566a6SJani Nikula
195358633e7SMatt Roper enum phy {
196358633e7SMatt Roper PHY_NONE = -1,
197358633e7SMatt Roper
198358633e7SMatt Roper PHY_A = 0,
199358633e7SMatt Roper PHY_B,
200358633e7SMatt Roper PHY_C,
201358633e7SMatt Roper PHY_D,
202358633e7SMatt Roper PHY_E,
203358633e7SMatt Roper PHY_F,
2045c719708SLucas De Marchi PHY_G,
2055c719708SLucas De Marchi PHY_H,
2065c719708SLucas De Marchi PHY_I,
207358633e7SMatt Roper
208358633e7SMatt Roper I915_MAX_PHYS
209358633e7SMatt Roper };
210358633e7SMatt Roper
211358633e7SMatt Roper #define phy_name(a) ((a) + 'A')
212358633e7SMatt Roper
2130caf6257SAnusha Srivatsa enum phy_fia {
2140caf6257SAnusha Srivatsa FIA1,
2150caf6257SAnusha Srivatsa FIA2,
2160caf6257SAnusha Srivatsa FIA3,
2170caf6257SAnusha Srivatsa };
2180caf6257SAnusha Srivatsa
2195734c177SJani Nikula #define for_each_hpd_pin(__pin) \
2205734c177SJani Nikula for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
2215734c177SJani Nikula
222df0566a6SJani Nikula #define for_each_pipe(__dev_priv, __p) \
223b8b65ccdSAnshuman Gupta for ((__p) = 0; (__p) < I915_MAX_PIPES; (__p)++) \
22418e0deeeSMatt Roper for_each_if(DISPLAY_RUNTIME_INFO(__dev_priv)->pipe_mask & BIT(__p))
225df0566a6SJani Nikula
226df0566a6SJani Nikula #define for_each_pipe_masked(__dev_priv, __p, __mask) \
227b8b65ccdSAnshuman Gupta for_each_pipe(__dev_priv, __p) \
228df0566a6SJani Nikula for_each_if((__mask) & BIT(__p))
229df0566a6SJani Nikula
23010cf8e75SVille Syrjälä #define for_each_cpu_transcoder(__dev_priv, __t) \
231df0566a6SJani Nikula for ((__t) = 0; (__t) < I915_MAX_TRANSCODERS; (__t)++) \
23218e0deeeSMatt Roper for_each_if (DISPLAY_RUNTIME_INFO(__dev_priv)->cpu_transcoder_mask & BIT(__t))
23310cf8e75SVille Syrjälä
23410cf8e75SVille Syrjälä #define for_each_cpu_transcoder_masked(__dev_priv, __t, __mask) \
23510cf8e75SVille Syrjälä for_each_cpu_transcoder(__dev_priv, __t) \
23610cf8e75SVille Syrjälä for_each_if ((__mask) & BIT(__t))
237df0566a6SJani Nikula
238df0566a6SJani Nikula #define for_each_sprite(__dev_priv, __p, __s) \
239df0566a6SJani Nikula for ((__s) = 0; \
24018e0deeeSMatt Roper (__s) < DISPLAY_RUNTIME_INFO(__dev_priv)->num_sprites[(__p)]; \
241df0566a6SJani Nikula (__s)++)
242df0566a6SJani Nikula
243c4a774c4SJani Nikula #define for_each_port(__port) \
244c4a774c4SJani Nikula for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)
245c4a774c4SJani Nikula
246df0566a6SJani Nikula #define for_each_port_masked(__port, __ports_mask) \
247c4a774c4SJani Nikula for_each_port(__port) \
248df0566a6SJani Nikula for_each_if((__ports_mask) & BIT(__port))
249df0566a6SJani Nikula
250dc867bc7SMatt Roper #define for_each_phy_masked(__phy, __phys_mask) \
251dc867bc7SMatt Roper for ((__phy) = PHY_A; (__phy) < I915_MAX_PHYS; (__phy)++) \
252dc867bc7SMatt Roper for_each_if((__phys_mask) & BIT(__phy))
253dc867bc7SMatt Roper
254df0566a6SJani Nikula #define for_each_crtc(dev, crtc) \
255df0566a6SJani Nikula list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
256df0566a6SJani Nikula
257df0566a6SJani Nikula #define for_each_intel_plane(dev, intel_plane) \
258df0566a6SJani Nikula list_for_each_entry(intel_plane, \
259df0566a6SJani Nikula &(dev)->mode_config.plane_list, \
260df0566a6SJani Nikula base.head)
261df0566a6SJani Nikula
262df0566a6SJani Nikula #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
263df0566a6SJani Nikula list_for_each_entry(intel_plane, \
264df0566a6SJani Nikula &(dev)->mode_config.plane_list, \
265df0566a6SJani Nikula base.head) \
266df0566a6SJani Nikula for_each_if((plane_mask) & \
2679a3a41dfSMaarten Lankhorst drm_plane_mask(&intel_plane->base))
268df0566a6SJani Nikula
269df0566a6SJani Nikula #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
270df0566a6SJani Nikula list_for_each_entry(intel_plane, \
271df0566a6SJani Nikula &(dev)->mode_config.plane_list, \
272df0566a6SJani Nikula base.head) \
273df0566a6SJani Nikula for_each_if((intel_plane)->pipe == (intel_crtc)->pipe)
274df0566a6SJani Nikula
275df0566a6SJani Nikula #define for_each_intel_crtc(dev, intel_crtc) \
276df0566a6SJani Nikula list_for_each_entry(intel_crtc, \
277df0566a6SJani Nikula &(dev)->mode_config.crtc_list, \
278df0566a6SJani Nikula base.head)
279df0566a6SJani Nikula
280f461ea5dSVille Syrjälä #define for_each_intel_crtc_in_pipe_mask(dev, intel_crtc, pipe_mask) \
281df0566a6SJani Nikula list_for_each_entry(intel_crtc, \
282df0566a6SJani Nikula &(dev)->mode_config.crtc_list, \
283df0566a6SJani Nikula base.head) \
284f461ea5dSVille Syrjälä for_each_if((pipe_mask) & BIT(intel_crtc->pipe))
285df0566a6SJani Nikula
286df0566a6SJani Nikula #define for_each_intel_encoder(dev, intel_encoder) \
287df0566a6SJani Nikula list_for_each_entry(intel_encoder, \
288df0566a6SJani Nikula &(dev)->mode_config.encoder_list, \
289df0566a6SJani Nikula base.head)
290df0566a6SJani Nikula
291ca851c22SVille Syrjälä #define for_each_intel_encoder_mask(dev, intel_encoder, encoder_mask) \
292ca851c22SVille Syrjälä list_for_each_entry(intel_encoder, \
293ca851c22SVille Syrjälä &(dev)->mode_config.encoder_list, \
294ca851c22SVille Syrjälä base.head) \
295ca851c22SVille Syrjälä for_each_if((encoder_mask) & \
296ca851c22SVille Syrjälä drm_encoder_mask(&intel_encoder->base))
297ca851c22SVille Syrjälä
298a22af61dSJosé Roberto de Souza #define for_each_intel_encoder_mask_with_psr(dev, intel_encoder, encoder_mask) \
299b64d6c51SGwan-gyeong Mun list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
300b64d6c51SGwan-gyeong Mun for_each_if(((encoder_mask) & drm_encoder_mask(&(intel_encoder)->base)) && \
301b64d6c51SGwan-gyeong Mun intel_encoder_can_psr(intel_encoder))
302b64d6c51SGwan-gyeong Mun
303df0566a6SJani Nikula #define for_each_intel_dp(dev, intel_encoder) \
304df0566a6SJani Nikula for_each_intel_encoder(dev, intel_encoder) \
305df0566a6SJani Nikula for_each_if(intel_encoder_is_dp(intel_encoder))
306df0566a6SJani Nikula
307a22af61dSJosé Roberto de Souza #define for_each_intel_encoder_with_psr(dev, intel_encoder) \
308b64d6c51SGwan-gyeong Mun for_each_intel_encoder((dev), (intel_encoder)) \
309b64d6c51SGwan-gyeong Mun for_each_if(intel_encoder_can_psr(intel_encoder))
310b64d6c51SGwan-gyeong Mun
311df0566a6SJani Nikula #define for_each_intel_connector_iter(intel_connector, iter) \
312df0566a6SJani Nikula while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
313df0566a6SJani Nikula
314df0566a6SJani Nikula #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
315df0566a6SJani Nikula list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
316df0566a6SJani Nikula for_each_if((intel_encoder)->base.crtc == (__crtc))
317df0566a6SJani Nikula
318df0566a6SJani Nikula #define for_each_old_intel_plane_in_state(__state, plane, old_plane_state, __i) \
319df0566a6SJani Nikula for ((__i) = 0; \
320df0566a6SJani Nikula (__i) < (__state)->base.dev->mode_config.num_total_plane && \
321df0566a6SJani Nikula ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
322df0566a6SJani Nikula (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), 1); \
323df0566a6SJani Nikula (__i)++) \
324df0566a6SJani Nikula for_each_if(plane)
325df0566a6SJani Nikula
326efb2b57eSVille Syrjälä #define for_each_old_intel_crtc_in_state(__state, crtc, old_crtc_state, __i) \
327efb2b57eSVille Syrjälä for ((__i) = 0; \
328efb2b57eSVille Syrjälä (__i) < (__state)->base.dev->mode_config.num_crtc && \
329efb2b57eSVille Syrjälä ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
330efb2b57eSVille Syrjälä (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), 1); \
331efb2b57eSVille Syrjälä (__i)++) \
332efb2b57eSVille Syrjälä for_each_if(crtc)
333efb2b57eSVille Syrjälä
334df0566a6SJani Nikula #define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
335df0566a6SJani Nikula for ((__i) = 0; \
336df0566a6SJani Nikula (__i) < (__state)->base.dev->mode_config.num_total_plane && \
337df0566a6SJani Nikula ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
338df0566a6SJani Nikula (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
339df0566a6SJani Nikula (__i)++) \
340df0566a6SJani Nikula for_each_if(plane)
341df0566a6SJani Nikula
342df0566a6SJani Nikula #define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
343df0566a6SJani Nikula for ((__i) = 0; \
344df0566a6SJani Nikula (__i) < (__state)->base.dev->mode_config.num_crtc && \
345df0566a6SJani Nikula ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
346df0566a6SJani Nikula (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
347df0566a6SJani Nikula (__i)++) \
348df0566a6SJani Nikula for_each_if(crtc)
349df0566a6SJani Nikula
350df0566a6SJani Nikula #define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
351df0566a6SJani Nikula for ((__i) = 0; \
352df0566a6SJani Nikula (__i) < (__state)->base.dev->mode_config.num_total_plane && \
353df0566a6SJani Nikula ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
354df0566a6SJani Nikula (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
355df0566a6SJani Nikula (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
356df0566a6SJani Nikula (__i)++) \
357df0566a6SJani Nikula for_each_if(plane)
358df0566a6SJani Nikula
359df0566a6SJani Nikula #define for_each_oldnew_intel_crtc_in_state(__state, crtc, old_crtc_state, new_crtc_state, __i) \
360df0566a6SJani Nikula for ((__i) = 0; \
361df0566a6SJani Nikula (__i) < (__state)->base.dev->mode_config.num_crtc && \
362df0566a6SJani Nikula ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
363df0566a6SJani Nikula (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
364df0566a6SJani Nikula (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
365df0566a6SJani Nikula (__i)++) \
366df0566a6SJani Nikula for_each_if(crtc)
367df0566a6SJani Nikula
3680456417eSJosé Roberto de Souza #define for_each_oldnew_intel_crtc_in_state_reverse(__state, crtc, old_crtc_state, new_crtc_state, __i) \
3690456417eSJosé Roberto de Souza for ((__i) = (__state)->base.dev->mode_config.num_crtc - 1; \
3700456417eSJosé Roberto de Souza (__i) >= 0 && \
3710456417eSJosé Roberto de Souza ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
3720456417eSJosé Roberto de Souza (old_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].old_state), \
3730456417eSJosé Roberto de Souza (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
3740456417eSJosé Roberto de Souza (__i)--) \
3750456417eSJosé Roberto de Souza for_each_if(crtc)
3760456417eSJosé Roberto de Souza
377af9fbfa6SMaarten Lankhorst #define intel_atomic_crtc_state_for_each_plane_state( \
378af9fbfa6SMaarten Lankhorst plane, plane_state, \
379af9fbfa6SMaarten Lankhorst crtc_state) \
3802b808b3aSMaarten Lankhorst for_each_intel_plane_mask(((crtc_state)->uapi.state->dev), (plane), \
3812b808b3aSMaarten Lankhorst ((crtc_state)->uapi.plane_mask)) \
382af9fbfa6SMaarten Lankhorst for_each_if ((plane_state = \
3832b808b3aSMaarten Lankhorst to_intel_plane_state(__drm_atomic_get_current_plane_state((crtc_state)->uapi.state, &plane->base))))
384af9fbfa6SMaarten Lankhorst
38574e8cd5bSJosé Roberto de Souza #define for_each_new_intel_connector_in_state(__state, connector, new_connector_state, __i) \
38674e8cd5bSJosé Roberto de Souza for ((__i) = 0; \
38774e8cd5bSJosé Roberto de Souza (__i) < (__state)->base.num_connector; \
38874e8cd5bSJosé Roberto de Souza (__i)++) \
38974e8cd5bSJosé Roberto de Souza for_each_if ((__state)->base.connectors[__i].ptr && \
39074e8cd5bSJosé Roberto de Souza ((connector) = to_intel_connector((__state)->base.connectors[__i].ptr), \
39174e8cd5bSJosé Roberto de Souza (new_connector_state) = to_intel_digital_connector_state((__state)->base.connectors[__i].new_state), 1))
39274e8cd5bSJosé Roberto de Souza
3933dadb4a1SJani Nikula int intel_atomic_check(struct drm_device *dev, struct drm_atomic_state *state);
3949e363c82SVille Syrjälä int intel_atomic_add_affected_planes(struct intel_atomic_state *state,
3959e363c82SVille Syrjälä struct intel_crtc *crtc);
396aac97871SVille Syrjälä u8 intel_calc_active_pipes(struct intel_atomic_state *state,
397aac97871SVille Syrjälä u8 active_pipes);
398df0566a6SJani Nikula void intel_link_compute_m_n(u16 bpp, int nlanes,
399df0566a6SJani Nikula int pixel_clock, int link_clock,
400df0566a6SJani Nikula struct intel_link_m_n *m_n,
401c46af562SVille Syrjälä bool fec_enable);
402df0566a6SJani Nikula u32 intel_plane_fb_max_stride(struct drm_i915_private *dev_priv,
403df0566a6SJani Nikula u32 pixel_format, u64 modifier);
4042d20411eSVille Syrjälä enum drm_mode_status
4052d20411eSVille Syrjälä intel_mode_valid_max_plane_size(struct drm_i915_private *dev_priv,
40663dc014eSMaarten Lankhorst const struct drm_display_mode *mode,
40763dc014eSMaarten Lankhorst bool bigjoiner);
408*8e1e489cSVille Syrjälä enum drm_mode_status
409*8e1e489cSVille Syrjälä intel_cpu_transcoder_mode_valid(struct drm_i915_private *i915,
410*8e1e489cSVille Syrjälä const struct drm_display_mode *mode);
411358633e7SMatt Roper enum phy intel_port_to_phy(struct drm_i915_private *i915, enum port port);
412bfb926e3SManasi Navare bool is_trans_port_sync_mode(const struct intel_crtc_state *state);
413e826839eSImre Deak bool is_trans_port_sync_master(const struct intel_crtc_state *state);
414df529053SVille Syrjälä bool intel_crtc_is_bigjoiner_slave(const struct intel_crtc_state *crtc_state);
415df529053SVille Syrjälä bool intel_crtc_is_bigjoiner_master(const struct intel_crtc_state *crtc_state);
416a6e7a006SVille Syrjälä u8 intel_crtc_bigjoiner_slave_pipes(const struct intel_crtc_state *crtc_state);
417a6e7a006SVille Syrjälä struct intel_crtc *intel_master_crtc(const struct intel_crtc_state *crtc_state);
418df17ff62SJani Nikula bool intel_crtc_get_pipe_config(struct intel_crtc_state *crtc_state);
419df17ff62SJani Nikula bool intel_pipe_config_compare(const struct intel_crtc_state *current_config,
420df17ff62SJani Nikula const struct intel_crtc_state *pipe_config,
421df17ff62SJani Nikula bool fastset);
422df0566a6SJani Nikula
4233e187625SJani Nikula void intel_plane_destroy(struct drm_plane *plane);
4243cdcdc34SVille Syrjälä void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state);
4253cdcdc34SVille Syrjälä void ilk_set_pipeconf(const struct intel_crtc_state *crtc_state);
4268c66081bSVille Syrjälä void intel_enable_transcoder(const struct intel_crtc_state *new_crtc_state);
4278c66081bSVille Syrjälä void intel_disable_transcoder(const struct intel_crtc_state *old_crtc_state);
4283e187625SJani Nikula void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
4293e187625SJani Nikula void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
4303e187625SJani Nikula int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
4313e187625SJani Nikula int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
4323e187625SJani Nikula const char *name, u32 reg, int ref_freq);
4333e187625SJani Nikula int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
4343e187625SJani Nikula const char *name, u32 reg);
4353e187625SJani Nikula void intel_init_display_hooks(struct drm_i915_private *dev_priv);
4363e187625SJani Nikula unsigned int intel_fb_xy_to_linear(int x, int y,
4373e187625SJani Nikula const struct intel_plane_state *state,
4383e187625SJani Nikula int plane);
4393e187625SJani Nikula void intel_add_fb_offsets(int *x, int *y,
4403e187625SJani Nikula const struct intel_plane_state *state, int plane);
4413e187625SJani Nikula unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
4423e187625SJani Nikula unsigned int intel_remapped_info_size(const struct intel_remapped_info *rem_info);
4433e187625SJani Nikula bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
4443e187625SJani Nikula void intel_encoder_destroy(struct drm_encoder *encoder);
4453e187625SJani Nikula struct drm_display_mode *
4463e187625SJani Nikula intel_encoder_current_mode(struct intel_encoder *encoder);
447df17ff62SJani Nikula void intel_encoder_get_config(struct intel_encoder *encoder,
448df17ff62SJani Nikula struct intel_crtc_state *crtc_state);
4493e187625SJani Nikula bool intel_phy_is_combo(struct drm_i915_private *dev_priv, enum phy phy);
4503e187625SJani Nikula bool intel_phy_is_tc(struct drm_i915_private *dev_priv, enum phy phy);
451fdc0b946SMatt Roper bool intel_phy_is_snps(struct drm_i915_private *dev_priv, enum phy phy);
4523e187625SJani Nikula enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
4533e187625SJani Nikula enum port port);
4543e187625SJani Nikula int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
4553e187625SJani Nikula struct drm_file *file_priv);
4563e187625SJani Nikula
4579eae5e27SLucas De Marchi int ilk_get_lanes_required(int target_clock, int link_bw, int bpp);
4583e187625SJani Nikula void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
4597801f3b7SLucas De Marchi struct intel_digital_port *dig_port,
4603e187625SJani Nikula unsigned int expected_mask);
4613e187625SJani Nikula struct drm_framebuffer *
4623e187625SJani Nikula intel_framebuffer_create(struct drm_i915_gem_object *obj,
4633e187625SJani Nikula struct drm_mode_fb_cmd2 *mode_cmd);
4643e187625SJani Nikula
4653e187625SJani Nikula bool intel_fuzzy_clock_check(int clock1, int clock2);
4663e187625SJani Nikula
4671d06c820SVille Syrjälä void intel_zero_m_n(struct intel_link_m_n *m_n);
468a68819ccSVille Syrjälä void intel_set_m_n(struct drm_i915_private *i915,
469a68819ccSVille Syrjälä const struct intel_link_m_n *m_n,
470a68819ccSVille Syrjälä i915_reg_t data_m_reg, i915_reg_t data_n_reg,
471a68819ccSVille Syrjälä i915_reg_t link_m_reg, i915_reg_t link_n_reg);
472a68819ccSVille Syrjälä void intel_get_m_n(struct drm_i915_private *i915,
473a68819ccSVille Syrjälä struct intel_link_m_n *m_n,
474a68819ccSVille Syrjälä i915_reg_t data_m_reg, i915_reg_t data_n_reg,
475a68819ccSVille Syrjälä i915_reg_t link_m_reg, i915_reg_t link_n_reg);
4761d06c820SVille Syrjälä bool intel_cpu_transcoder_has_m2_n2(struct drm_i915_private *dev_priv,
4771d06c820SVille Syrjälä enum transcoder transcoder);
4780adc41deSVille Syrjälä void intel_cpu_transcoder_set_m1_n1(struct intel_crtc *crtc,
4790adc41deSVille Syrjälä enum transcoder cpu_transcoder,
480be0c94eeSVille Syrjälä const struct intel_link_m_n *m_n);
4810adc41deSVille Syrjälä void intel_cpu_transcoder_set_m2_n2(struct intel_crtc *crtc,
4820adc41deSVille Syrjälä enum transcoder cpu_transcoder,
483be0c94eeSVille Syrjälä const struct intel_link_m_n *m_n);
4845cd06644SVille Syrjälä void intel_cpu_transcoder_get_m1_n1(struct intel_crtc *crtc,
4856149cb68SVille Syrjälä enum transcoder cpu_transcoder,
4865cd06644SVille Syrjälä struct intel_link_m_n *m_n);
4875cd06644SVille Syrjälä void intel_cpu_transcoder_get_m2_n2(struct intel_crtc *crtc,
4885cd06644SVille Syrjälä enum transcoder cpu_transcoder,
4895cd06644SVille Syrjälä struct intel_link_m_n *m_n);
4907d9ae633SVille Syrjälä void i9xx_crtc_clock_get(struct intel_crtc *crtc,
4917d9ae633SVille Syrjälä struct intel_crtc_state *pipe_config);
4923e187625SJani Nikula int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
493623411c2SVille Syrjälä int intel_crtc_dotclock(const struct intel_crtc_state *pipe_config);
494979e1b32SImre Deak enum intel_display_power_domain intel_port_to_power_domain(struct intel_digital_port *dig_port);
4953e187625SJani Nikula enum intel_display_power_domain
4963e187625SJani Nikula intel_aux_power_domain(struct intel_digital_port *dig_port);
4973e187625SJani Nikula void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
4983e187625SJani Nikula struct intel_crtc_state *crtc_state);
4999eae5e27SLucas De Marchi void ilk_pfit_disable(const struct intel_crtc_state *old_crtc_state);
50046d12f91SDave Airlie
501c640f6c5SVille Syrjälä int bdw_get_pipe_misc_bpp(struct intel_crtc *crtc);
5025331889bSVille Syrjälä unsigned int intel_plane_fence_y_offset(const struct intel_plane_state *plane_state);
5033e187625SJani Nikula
5042f9a995aSDave Airlie bool intel_plane_uses_fence(const struct intel_plane_state *plane_state);
5054941f35bSImre Deak
5068cf41f31SDave Airlie struct intel_encoder *
5078cf41f31SDave Airlie intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
5088cf41f31SDave Airlie const struct intel_crtc_state *crtc_state);
5091cd967c6SDave Airlie void intel_plane_disable_noatomic(struct intel_crtc *crtc,
5101cd967c6SDave Airlie struct intel_plane *plane);
5112c7676b6SJani Nikula void intel_set_plane_visible(struct intel_crtc_state *crtc_state,
5122c7676b6SJani Nikula struct intel_plane_state *plane_state,
5132c7676b6SJani Nikula bool visible);
5142c7676b6SJani Nikula void intel_plane_fixup_bitmasks(struct intel_crtc_state *crtc_state);
51599ce270aSDave Airlie
5162c7676b6SJani Nikula void intel_update_watermarks(struct drm_i915_private *i915);
5172c7676b6SJani Nikula
5183e187625SJani Nikula /* modesetting */
5190c316114SVille Syrjälä int intel_modeset_all_pipes(struct intel_atomic_state *state,
5200c316114SVille Syrjälä const char *reason);
5212c7676b6SJani Nikula void intel_modeset_get_crtc_power_domains(struct intel_crtc_state *crtc_state,
5222c7676b6SJani Nikula struct intel_power_domain_mask *old_domains);
5232c7676b6SJani Nikula void intel_modeset_put_crtc_power_domains(struct intel_crtc *crtc,
5242c7676b6SJani Nikula struct intel_power_domain_mask *domains);
5253e187625SJani Nikula
52640053823SJani Nikula /* interface for intel_display_driver.c */
52740053823SJani Nikula void intel_setup_outputs(struct drm_i915_private *i915);
52840053823SJani Nikula int intel_initial_commit(struct drm_device *dev);
52940053823SJani Nikula void intel_panel_sanitize_ssc(struct drm_i915_private *i915);
53040053823SJani Nikula void intel_update_czclk(struct drm_i915_private *i915);
53140053823SJani Nikula void intel_atomic_helper_free_state_worker(struct work_struct *work);
53240053823SJani Nikula enum drm_mode_status intel_mode_valid(struct drm_device *dev,
53340053823SJani Nikula const struct drm_display_mode *mode);
53440053823SJani Nikula int intel_atomic_commit(struct drm_device *dev, struct drm_atomic_state *_state,
53540053823SJani Nikula bool nonblock);
53640053823SJani Nikula
53740053823SJani Nikula void intel_hpd_poll_fini(struct drm_i915_private *i915);
53840053823SJani Nikula
5393e187625SJani Nikula /* modesetting asserts */
5408c66081bSVille Syrjälä void assert_transcoder(struct drm_i915_private *dev_priv,
541b104e8b2SVille Syrjälä enum transcoder cpu_transcoder, bool state);
5428c66081bSVille Syrjälä #define assert_transcoder_enabled(d, t) assert_transcoder(d, t, true)
5438c66081bSVille Syrjälä #define assert_transcoder_disabled(d, t) assert_transcoder(d, t, false)
5443e187625SJani Nikula
545679df6f1SVille Syrjälä bool assert_port_valid(struct drm_i915_private *i915, enum port port);
546679df6f1SVille Syrjälä
547b8e6185bSJani Nikula /*
548b8e6185bSJani Nikula * Use I915_STATE_WARN(x) (rather than WARN() and WARN_ON()) for hw state sanity
549b8e6185bSJani Nikula * checks to check for unexpected conditions which may not necessarily be a user
550b8e6185bSJani Nikula * visible problem. This will either WARN() or DRM_ERROR() depending on the
551b8e6185bSJani Nikula * verbose_state_checks module param, to enable distros and users to tailor
552b8e6185bSJani Nikula * their preferred amount of i915 abrt spam.
5530a2ecbe5SJani Nikula */
5546b9bd7c3SJani Nikula #define I915_STATE_WARN(__i915, condition, format...) ({ \
5556b9bd7c3SJani Nikula struct drm_device *drm = &(__i915)->drm; \
5560a2ecbe5SJani Nikula int __ret_warn_on = !!(condition); \
5570a2ecbe5SJani Nikula if (unlikely(__ret_warn_on)) \
5586b9bd7c3SJani Nikula if (!drm_WARN(drm, i915_modparams.verbose_state_checks, format)) \
5596b9bd7c3SJani Nikula drm_err(drm, format); \
5600a2ecbe5SJani Nikula unlikely(__ret_warn_on); \
5610a2ecbe5SJani Nikula })
5620a2ecbe5SJani Nikula
563a7f46d5bSTvrtko Ursulin bool intel_scanout_needs_vtd_wa(struct drm_i915_private *i915);
564a7f46d5bSTvrtko Ursulin
565df0566a6SJani Nikula #endif
566