xref: /openbmc/linux/drivers/gpu/drm/i915/display/intel_atomic.c (revision 76178cc7d5eb6dc881c3fccab882802e5d16f790)
1 /*
2  * Copyright © 2015 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  */
23 
24 /**
25  * DOC: atomic modeset support
26  *
27  * The functions here implement the state management and hardware programming
28  * dispatch required by the atomic modeset infrastructure.
29  * See intel_atomic_plane.c for the plane-specific atomic functionality.
30  */
31 
32 #include <drm/drm_atomic.h>
33 #include <drm/drm_atomic_helper.h>
34 #include <drm/drm_fourcc.h>
35 #include <drm/drm_plane_helper.h>
36 
37 #include "intel_atomic.h"
38 #include "intel_display_types.h"
39 #include "intel_hdcp.h"
40 #include "intel_sprite.h"
41 
42 /**
43  * intel_digital_connector_atomic_get_property - hook for connector->atomic_get_property.
44  * @connector: Connector to get the property for.
45  * @state: Connector state to retrieve the property from.
46  * @property: Property to retrieve.
47  * @val: Return value for the property.
48  *
49  * Returns the atomic property value for a digital connector.
50  */
51 int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
52 						const struct drm_connector_state *state,
53 						struct drm_property *property,
54 						u64 *val)
55 {
56 	struct drm_device *dev = connector->dev;
57 	struct drm_i915_private *dev_priv = to_i915(dev);
58 	struct intel_digital_connector_state *intel_conn_state =
59 		to_intel_digital_connector_state(state);
60 
61 	if (property == dev_priv->force_audio_property)
62 		*val = intel_conn_state->force_audio;
63 	else if (property == dev_priv->broadcast_rgb_property)
64 		*val = intel_conn_state->broadcast_rgb;
65 	else {
66 		DRM_DEBUG_ATOMIC("Unknown property [PROP:%d:%s]\n",
67 				 property->base.id, property->name);
68 		return -EINVAL;
69 	}
70 
71 	return 0;
72 }
73 
74 /**
75  * intel_digital_connector_atomic_set_property - hook for connector->atomic_set_property.
76  * @connector: Connector to set the property for.
77  * @state: Connector state to set the property on.
78  * @property: Property to set.
79  * @val: New value for the property.
80  *
81  * Sets the atomic property value for a digital connector.
82  */
83 int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
84 						struct drm_connector_state *state,
85 						struct drm_property *property,
86 						u64 val)
87 {
88 	struct drm_device *dev = connector->dev;
89 	struct drm_i915_private *dev_priv = to_i915(dev);
90 	struct intel_digital_connector_state *intel_conn_state =
91 		to_intel_digital_connector_state(state);
92 
93 	if (property == dev_priv->force_audio_property) {
94 		intel_conn_state->force_audio = val;
95 		return 0;
96 	}
97 
98 	if (property == dev_priv->broadcast_rgb_property) {
99 		intel_conn_state->broadcast_rgb = val;
100 		return 0;
101 	}
102 
103 	DRM_DEBUG_ATOMIC("Unknown property [PROP:%d:%s]\n",
104 			 property->base.id, property->name);
105 	return -EINVAL;
106 }
107 
108 static bool blob_equal(const struct drm_property_blob *a,
109 		       const struct drm_property_blob *b)
110 {
111 	if (a && b)
112 		return a->length == b->length &&
113 			!memcmp(a->data, b->data, a->length);
114 
115 	return !a == !b;
116 }
117 
118 int intel_digital_connector_atomic_check(struct drm_connector *conn,
119 					 struct drm_atomic_state *state)
120 {
121 	struct drm_connector_state *new_state =
122 		drm_atomic_get_new_connector_state(state, conn);
123 	struct intel_digital_connector_state *new_conn_state =
124 		to_intel_digital_connector_state(new_state);
125 	struct drm_connector_state *old_state =
126 		drm_atomic_get_old_connector_state(state, conn);
127 	struct intel_digital_connector_state *old_conn_state =
128 		to_intel_digital_connector_state(old_state);
129 	struct drm_crtc_state *crtc_state;
130 
131 	intel_hdcp_atomic_check(conn, old_state, new_state);
132 
133 	if (!new_state->crtc)
134 		return 0;
135 
136 	crtc_state = drm_atomic_get_new_crtc_state(state, new_state->crtc);
137 
138 	/*
139 	 * These properties are handled by fastset, and might not end
140 	 * up in a modeset.
141 	 */
142 	if (new_conn_state->force_audio != old_conn_state->force_audio ||
143 	    new_conn_state->broadcast_rgb != old_conn_state->broadcast_rgb ||
144 	    new_conn_state->base.colorspace != old_conn_state->base.colorspace ||
145 	    new_conn_state->base.picture_aspect_ratio != old_conn_state->base.picture_aspect_ratio ||
146 	    new_conn_state->base.content_type != old_conn_state->base.content_type ||
147 	    new_conn_state->base.scaling_mode != old_conn_state->base.scaling_mode ||
148 	    !blob_equal(new_conn_state->base.hdr_output_metadata,
149 			old_conn_state->base.hdr_output_metadata))
150 		crtc_state->mode_changed = true;
151 
152 	return 0;
153 }
154 
155 /**
156  * intel_digital_connector_duplicate_state - duplicate connector state
157  * @connector: digital connector
158  *
159  * Allocates and returns a copy of the connector state (both common and
160  * digital connector specific) for the specified connector.
161  *
162  * Returns: The newly allocated connector state, or NULL on failure.
163  */
164 struct drm_connector_state *
165 intel_digital_connector_duplicate_state(struct drm_connector *connector)
166 {
167 	struct intel_digital_connector_state *state;
168 
169 	state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
170 	if (!state)
171 		return NULL;
172 
173 	__drm_atomic_helper_connector_duplicate_state(connector, &state->base);
174 	return &state->base;
175 }
176 
177 /**
178  * intel_crtc_duplicate_state - duplicate crtc state
179  * @crtc: drm crtc
180  *
181  * Allocates and returns a copy of the crtc state (both common and
182  * Intel-specific) for the specified crtc.
183  *
184  * Returns: The newly allocated crtc state, or NULL on failure.
185  */
186 struct drm_crtc_state *
187 intel_crtc_duplicate_state(struct drm_crtc *crtc)
188 {
189 	struct intel_crtc_state *crtc_state;
190 
191 	crtc_state = kmemdup(crtc->state, sizeof(*crtc_state), GFP_KERNEL);
192 	if (!crtc_state)
193 		return NULL;
194 
195 	__drm_atomic_helper_crtc_duplicate_state(crtc, &crtc_state->base);
196 
197 	crtc_state->update_pipe = false;
198 	crtc_state->disable_lp_wm = false;
199 	crtc_state->disable_cxsr = false;
200 	crtc_state->update_wm_pre = false;
201 	crtc_state->update_wm_post = false;
202 	crtc_state->fifo_changed = false;
203 	crtc_state->preload_luts = false;
204 	crtc_state->wm.need_postvbl_update = false;
205 	crtc_state->fb_bits = 0;
206 	crtc_state->update_planes = 0;
207 
208 	return &crtc_state->base;
209 }
210 
211 /**
212  * intel_crtc_destroy_state - destroy crtc state
213  * @crtc: drm crtc
214  * @state: the state to destroy
215  *
216  * Destroys the crtc state (both common and Intel-specific) for the
217  * specified crtc.
218  */
219 void
220 intel_crtc_destroy_state(struct drm_crtc *crtc,
221 			 struct drm_crtc_state *state)
222 {
223 	drm_atomic_helper_crtc_destroy_state(crtc, state);
224 }
225 
226 static void intel_atomic_setup_scaler(struct intel_crtc_scaler_state *scaler_state,
227 				      int num_scalers_need, struct intel_crtc *intel_crtc,
228 				      const char *name, int idx,
229 				      struct intel_plane_state *plane_state,
230 				      int *scaler_id)
231 {
232 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
233 	int j;
234 	u32 mode;
235 
236 	if (*scaler_id < 0) {
237 		/* find a free scaler */
238 		for (j = 0; j < intel_crtc->num_scalers; j++) {
239 			if (scaler_state->scalers[j].in_use)
240 				continue;
241 
242 			*scaler_id = j;
243 			scaler_state->scalers[*scaler_id].in_use = 1;
244 			break;
245 		}
246 	}
247 
248 	if (WARN(*scaler_id < 0, "Cannot find scaler for %s:%d\n", name, idx))
249 		return;
250 
251 	/* set scaler mode */
252 	if (plane_state && plane_state->base.fb &&
253 	    plane_state->base.fb->format->is_yuv &&
254 	    plane_state->base.fb->format->num_planes > 1) {
255 		struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
256 		if (IS_GEN(dev_priv, 9) &&
257 		    !IS_GEMINILAKE(dev_priv)) {
258 			mode = SKL_PS_SCALER_MODE_NV12;
259 		} else if (icl_is_hdr_plane(dev_priv, plane->id)) {
260 			/*
261 			 * On gen11+'s HDR planes we only use the scaler for
262 			 * scaling. They have a dedicated chroma upsampler, so
263 			 * we don't need the scaler to upsample the UV plane.
264 			 */
265 			mode = PS_SCALER_MODE_NORMAL;
266 		} else {
267 			struct intel_plane *linked =
268 				plane_state->planar_linked_plane;
269 
270 			mode = PS_SCALER_MODE_PLANAR;
271 
272 			if (linked)
273 				mode |= PS_PLANE_Y_SEL(linked->id);
274 		}
275 	} else if (INTEL_GEN(dev_priv) > 9 || IS_GEMINILAKE(dev_priv)) {
276 		mode = PS_SCALER_MODE_NORMAL;
277 	} else if (num_scalers_need == 1 && intel_crtc->num_scalers > 1) {
278 		/*
279 		 * when only 1 scaler is in use on a pipe with 2 scalers
280 		 * scaler 0 operates in high quality (HQ) mode.
281 		 * In this case use scaler 0 to take advantage of HQ mode
282 		 */
283 		scaler_state->scalers[*scaler_id].in_use = 0;
284 		*scaler_id = 0;
285 		scaler_state->scalers[0].in_use = 1;
286 		mode = SKL_PS_SCALER_MODE_HQ;
287 	} else {
288 		mode = SKL_PS_SCALER_MODE_DYN;
289 	}
290 
291 	DRM_DEBUG_KMS("Attached scaler id %u.%u to %s:%d\n",
292 		      intel_crtc->pipe, *scaler_id, name, idx);
293 	scaler_state->scalers[*scaler_id].mode = mode;
294 }
295 
296 /**
297  * intel_atomic_setup_scalers() - setup scalers for crtc per staged requests
298  * @dev_priv: i915 device
299  * @intel_crtc: intel crtc
300  * @crtc_state: incoming crtc_state to validate and setup scalers
301  *
302  * This function sets up scalers based on staged scaling requests for
303  * a @crtc and its planes. It is called from crtc level check path. If request
304  * is a supportable request, it attaches scalers to requested planes and crtc.
305  *
306  * This function takes into account the current scaler(s) in use by any planes
307  * not being part of this atomic state
308  *
309  *  Returns:
310  *         0 - scalers were setup succesfully
311  *         error code - otherwise
312  */
313 int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
314 			       struct intel_crtc *intel_crtc,
315 			       struct intel_crtc_state *crtc_state)
316 {
317 	struct drm_plane *plane = NULL;
318 	struct intel_plane *intel_plane;
319 	struct intel_plane_state *plane_state = NULL;
320 	struct intel_crtc_scaler_state *scaler_state =
321 		&crtc_state->scaler_state;
322 	struct drm_atomic_state *drm_state = crtc_state->base.state;
323 	struct intel_atomic_state *intel_state = to_intel_atomic_state(drm_state);
324 	int num_scalers_need;
325 	int i;
326 
327 	num_scalers_need = hweight32(scaler_state->scaler_users);
328 
329 	/*
330 	 * High level flow:
331 	 * - staged scaler requests are already in scaler_state->scaler_users
332 	 * - check whether staged scaling requests can be supported
333 	 * - add planes using scalers that aren't in current transaction
334 	 * - assign scalers to requested users
335 	 * - as part of plane commit, scalers will be committed
336 	 *   (i.e., either attached or detached) to respective planes in hw
337 	 * - as part of crtc_commit, scaler will be either attached or detached
338 	 *   to crtc in hw
339 	 */
340 
341 	/* fail if required scalers > available scalers */
342 	if (num_scalers_need > intel_crtc->num_scalers){
343 		DRM_DEBUG_KMS("Too many scaling requests %d > %d\n",
344 			num_scalers_need, intel_crtc->num_scalers);
345 		return -EINVAL;
346 	}
347 
348 	/* walkthrough scaler_users bits and start assigning scalers */
349 	for (i = 0; i < sizeof(scaler_state->scaler_users) * 8; i++) {
350 		int *scaler_id;
351 		const char *name;
352 		int idx;
353 
354 		/* skip if scaler not required */
355 		if (!(scaler_state->scaler_users & (1 << i)))
356 			continue;
357 
358 		if (i == SKL_CRTC_INDEX) {
359 			name = "CRTC";
360 			idx = intel_crtc->base.base.id;
361 
362 			/* panel fitter case: assign as a crtc scaler */
363 			scaler_id = &scaler_state->scaler_id;
364 		} else {
365 			name = "PLANE";
366 
367 			/* plane scaler case: assign as a plane scaler */
368 			/* find the plane that set the bit as scaler_user */
369 			plane = drm_state->planes[i].ptr;
370 
371 			/*
372 			 * to enable/disable hq mode, add planes that are using scaler
373 			 * into this transaction
374 			 */
375 			if (!plane) {
376 				struct drm_plane_state *state;
377 
378 				/*
379 				 * GLK+ scalers don't have a HQ mode so it
380 				 * isn't necessary to change between HQ and dyn mode
381 				 * on those platforms.
382 				 */
383 				if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
384 					continue;
385 
386 				plane = drm_plane_from_index(&dev_priv->drm, i);
387 				state = drm_atomic_get_plane_state(drm_state, plane);
388 				if (IS_ERR(state)) {
389 					DRM_DEBUG_KMS("Failed to add [PLANE:%d] to drm_state\n",
390 						plane->base.id);
391 					return PTR_ERR(state);
392 				}
393 			}
394 
395 			intel_plane = to_intel_plane(plane);
396 			idx = plane->base.id;
397 
398 			/* plane on different crtc cannot be a scaler user of this crtc */
399 			if (WARN_ON(intel_plane->pipe != intel_crtc->pipe))
400 				continue;
401 
402 			plane_state = intel_atomic_get_new_plane_state(intel_state,
403 								       intel_plane);
404 			scaler_id = &plane_state->scaler_id;
405 		}
406 
407 		intel_atomic_setup_scaler(scaler_state, num_scalers_need,
408 					  intel_crtc, name, idx,
409 					  plane_state, scaler_id);
410 	}
411 
412 	return 0;
413 }
414 
415 struct drm_atomic_state *
416 intel_atomic_state_alloc(struct drm_device *dev)
417 {
418 	struct intel_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
419 
420 	if (!state || drm_atomic_state_init(dev, &state->base) < 0) {
421 		kfree(state);
422 		return NULL;
423 	}
424 
425 	return &state->base;
426 }
427 
428 void intel_atomic_state_clear(struct drm_atomic_state *s)
429 {
430 	struct intel_atomic_state *state = to_intel_atomic_state(s);
431 	drm_atomic_state_default_clear(&state->base);
432 	state->dpll_set = state->modeset = false;
433 	state->global_state_changed = false;
434 	state->active_pipes = 0;
435 	memset(&state->min_cdclk, 0, sizeof(state->min_cdclk));
436 	memset(&state->min_voltage_level, 0, sizeof(state->min_voltage_level));
437 	memset(&state->cdclk.logical, 0, sizeof(state->cdclk.logical));
438 	memset(&state->cdclk.actual, 0, sizeof(state->cdclk.actual));
439 	state->cdclk.pipe = INVALID_PIPE;
440 }
441 
442 struct intel_crtc_state *
443 intel_atomic_get_crtc_state(struct drm_atomic_state *state,
444 			    struct intel_crtc *crtc)
445 {
446 	struct drm_crtc_state *crtc_state;
447 	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
448 	if (IS_ERR(crtc_state))
449 		return ERR_CAST(crtc_state);
450 
451 	return to_intel_crtc_state(crtc_state);
452 }
453 
454 int intel_atomic_lock_global_state(struct intel_atomic_state *state)
455 {
456 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
457 	struct intel_crtc *crtc;
458 
459 	state->global_state_changed = true;
460 
461 	for_each_intel_crtc(&dev_priv->drm, crtc) {
462 		int ret;
463 
464 		ret = drm_modeset_lock(&crtc->base.mutex,
465 				       state->base.acquire_ctx);
466 		if (ret)
467 			return ret;
468 	}
469 
470 	return 0;
471 }
472 
473 int intel_atomic_serialize_global_state(struct intel_atomic_state *state)
474 {
475 	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
476 	struct intel_crtc *crtc;
477 
478 	state->global_state_changed = true;
479 
480 	for_each_intel_crtc(&dev_priv->drm, crtc) {
481 		struct intel_crtc_state *crtc_state;
482 
483 		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
484 		if (IS_ERR(crtc_state))
485 			return PTR_ERR(crtc_state);
486 	}
487 
488 	return 0;
489 }
490