1*16102edbSEunchul Kim /* drivers/gpu/drm/exynos/regs-fimc.h 2*16102edbSEunchul Kim * 3*16102edbSEunchul Kim * Copyright (c) 2012 Samsung Electronics Co., Ltd. 4*16102edbSEunchul Kim * http://www.samsung.com/ 5*16102edbSEunchul Kim * 6*16102edbSEunchul Kim * Register definition file for Samsung Camera Interface (FIMC) driver 7*16102edbSEunchul Kim * 8*16102edbSEunchul Kim * This program is free software; you can redistribute it and/or modify 9*16102edbSEunchul Kim * it under the terms of the GNU General Public License version 2 as 10*16102edbSEunchul Kim * published by the Free Software Foundation. 11*16102edbSEunchul Kim */ 12*16102edbSEunchul Kim 13*16102edbSEunchul Kim #ifndef EXYNOS_REGS_FIMC_H 14*16102edbSEunchul Kim #define EXYNOS_REGS_FIMC_H 15*16102edbSEunchul Kim 16*16102edbSEunchul Kim /* 17*16102edbSEunchul Kim * Register part 18*16102edbSEunchul Kim */ 19*16102edbSEunchul Kim /* Input source format */ 20*16102edbSEunchul Kim #define EXYNOS_CISRCFMT (0x00) 21*16102edbSEunchul Kim /* Window offset */ 22*16102edbSEunchul Kim #define EXYNOS_CIWDOFST (0x04) 23*16102edbSEunchul Kim /* Global control */ 24*16102edbSEunchul Kim #define EXYNOS_CIGCTRL (0x08) 25*16102edbSEunchul Kim /* Window offset 2 */ 26*16102edbSEunchul Kim #define EXYNOS_CIWDOFST2 (0x14) 27*16102edbSEunchul Kim /* Y 1st frame start address for output DMA */ 28*16102edbSEunchul Kim #define EXYNOS_CIOYSA1 (0x18) 29*16102edbSEunchul Kim /* Y 2nd frame start address for output DMA */ 30*16102edbSEunchul Kim #define EXYNOS_CIOYSA2 (0x1c) 31*16102edbSEunchul Kim /* Y 3rd frame start address for output DMA */ 32*16102edbSEunchul Kim #define EXYNOS_CIOYSA3 (0x20) 33*16102edbSEunchul Kim /* Y 4th frame start address for output DMA */ 34*16102edbSEunchul Kim #define EXYNOS_CIOYSA4 (0x24) 35*16102edbSEunchul Kim /* Cb 1st frame start address for output DMA */ 36*16102edbSEunchul Kim #define EXYNOS_CIOCBSA1 (0x28) 37*16102edbSEunchul Kim /* Cb 2nd frame start address for output DMA */ 38*16102edbSEunchul Kim #define EXYNOS_CIOCBSA2 (0x2c) 39*16102edbSEunchul Kim /* Cb 3rd frame start address for output DMA */ 40*16102edbSEunchul Kim #define EXYNOS_CIOCBSA3 (0x30) 41*16102edbSEunchul Kim /* Cb 4th frame start address for output DMA */ 42*16102edbSEunchul Kim #define EXYNOS_CIOCBSA4 (0x34) 43*16102edbSEunchul Kim /* Cr 1st frame start address for output DMA */ 44*16102edbSEunchul Kim #define EXYNOS_CIOCRSA1 (0x38) 45*16102edbSEunchul Kim /* Cr 2nd frame start address for output DMA */ 46*16102edbSEunchul Kim #define EXYNOS_CIOCRSA2 (0x3c) 47*16102edbSEunchul Kim /* Cr 3rd frame start address for output DMA */ 48*16102edbSEunchul Kim #define EXYNOS_CIOCRSA3 (0x40) 49*16102edbSEunchul Kim /* Cr 4th frame start address for output DMA */ 50*16102edbSEunchul Kim #define EXYNOS_CIOCRSA4 (0x44) 51*16102edbSEunchul Kim /* Target image format */ 52*16102edbSEunchul Kim #define EXYNOS_CITRGFMT (0x48) 53*16102edbSEunchul Kim /* Output DMA control */ 54*16102edbSEunchul Kim #define EXYNOS_CIOCTRL (0x4c) 55*16102edbSEunchul Kim /* Pre-scaler control 1 */ 56*16102edbSEunchul Kim #define EXYNOS_CISCPRERATIO (0x50) 57*16102edbSEunchul Kim /* Pre-scaler control 2 */ 58*16102edbSEunchul Kim #define EXYNOS_CISCPREDST (0x54) 59*16102edbSEunchul Kim /* Main scaler control */ 60*16102edbSEunchul Kim #define EXYNOS_CISCCTRL (0x58) 61*16102edbSEunchul Kim /* Target area */ 62*16102edbSEunchul Kim #define EXYNOS_CITAREA (0x5c) 63*16102edbSEunchul Kim /* Status */ 64*16102edbSEunchul Kim #define EXYNOS_CISTATUS (0x64) 65*16102edbSEunchul Kim /* Status2 */ 66*16102edbSEunchul Kim #define EXYNOS_CISTATUS2 (0x68) 67*16102edbSEunchul Kim /* Image capture enable command */ 68*16102edbSEunchul Kim #define EXYNOS_CIIMGCPT (0xc0) 69*16102edbSEunchul Kim /* Capture sequence */ 70*16102edbSEunchul Kim #define EXYNOS_CICPTSEQ (0xc4) 71*16102edbSEunchul Kim /* Image effects */ 72*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF (0xd0) 73*16102edbSEunchul Kim /* Y frame start address for input DMA */ 74*16102edbSEunchul Kim #define EXYNOS_CIIYSA0 (0xd4) 75*16102edbSEunchul Kim /* Cb frame start address for input DMA */ 76*16102edbSEunchul Kim #define EXYNOS_CIICBSA0 (0xd8) 77*16102edbSEunchul Kim /* Cr frame start address for input DMA */ 78*16102edbSEunchul Kim #define EXYNOS_CIICRSA0 (0xdc) 79*16102edbSEunchul Kim /* Input DMA Y Line Skip */ 80*16102edbSEunchul Kim #define EXYNOS_CIILINESKIP_Y (0xec) 81*16102edbSEunchul Kim /* Input DMA Cb Line Skip */ 82*16102edbSEunchul Kim #define EXYNOS_CIILINESKIP_CB (0xf0) 83*16102edbSEunchul Kim /* Input DMA Cr Line Skip */ 84*16102edbSEunchul Kim #define EXYNOS_CIILINESKIP_CR (0xf4) 85*16102edbSEunchul Kim /* Real input DMA image size */ 86*16102edbSEunchul Kim #define EXYNOS_CIREAL_ISIZE (0xf8) 87*16102edbSEunchul Kim /* Input DMA control */ 88*16102edbSEunchul Kim #define EXYNOS_MSCTRL (0xfc) 89*16102edbSEunchul Kim /* Y frame start address for input DMA */ 90*16102edbSEunchul Kim #define EXYNOS_CIIYSA1 (0x144) 91*16102edbSEunchul Kim /* Cb frame start address for input DMA */ 92*16102edbSEunchul Kim #define EXYNOS_CIICBSA1 (0x148) 93*16102edbSEunchul Kim /* Cr frame start address for input DMA */ 94*16102edbSEunchul Kim #define EXYNOS_CIICRSA1 (0x14c) 95*16102edbSEunchul Kim /* Output DMA Y offset */ 96*16102edbSEunchul Kim #define EXYNOS_CIOYOFF (0x168) 97*16102edbSEunchul Kim /* Output DMA CB offset */ 98*16102edbSEunchul Kim #define EXYNOS_CIOCBOFF (0x16c) 99*16102edbSEunchul Kim /* Output DMA CR offset */ 100*16102edbSEunchul Kim #define EXYNOS_CIOCROFF (0x170) 101*16102edbSEunchul Kim /* Input DMA Y offset */ 102*16102edbSEunchul Kim #define EXYNOS_CIIYOFF (0x174) 103*16102edbSEunchul Kim /* Input DMA CB offset */ 104*16102edbSEunchul Kim #define EXYNOS_CIICBOFF (0x178) 105*16102edbSEunchul Kim /* Input DMA CR offset */ 106*16102edbSEunchul Kim #define EXYNOS_CIICROFF (0x17c) 107*16102edbSEunchul Kim /* Input DMA original image size */ 108*16102edbSEunchul Kim #define EXYNOS_ORGISIZE (0x180) 109*16102edbSEunchul Kim /* Output DMA original image size */ 110*16102edbSEunchul Kim #define EXYNOS_ORGOSIZE (0x184) 111*16102edbSEunchul Kim /* Real output DMA image size */ 112*16102edbSEunchul Kim #define EXYNOS_CIEXTEN (0x188) 113*16102edbSEunchul Kim /* DMA parameter */ 114*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM (0x18c) 115*16102edbSEunchul Kim /* MIPI CSI image format */ 116*16102edbSEunchul Kim #define EXYNOS_CSIIMGFMT (0x194) 117*16102edbSEunchul Kim /* FIMC Clock Source Select */ 118*16102edbSEunchul Kim #define EXYNOS_MISC_FIMC (0x198) 119*16102edbSEunchul Kim 120*16102edbSEunchul Kim /* Add for FIMC v5.1 */ 121*16102edbSEunchul Kim /* Output Frame Buffer Sequence */ 122*16102edbSEunchul Kim #define EXYNOS_CIFCNTSEQ (0x1fc) 123*16102edbSEunchul Kim /* Y 5th frame start address for output DMA */ 124*16102edbSEunchul Kim #define EXYNOS_CIOYSA5 (0x200) 125*16102edbSEunchul Kim /* Y 6th frame start address for output DMA */ 126*16102edbSEunchul Kim #define EXYNOS_CIOYSA6 (0x204) 127*16102edbSEunchul Kim /* Y 7th frame start address for output DMA */ 128*16102edbSEunchul Kim #define EXYNOS_CIOYSA7 (0x208) 129*16102edbSEunchul Kim /* Y 8th frame start address for output DMA */ 130*16102edbSEunchul Kim #define EXYNOS_CIOYSA8 (0x20c) 131*16102edbSEunchul Kim /* Y 9th frame start address for output DMA */ 132*16102edbSEunchul Kim #define EXYNOS_CIOYSA9 (0x210) 133*16102edbSEunchul Kim /* Y 10th frame start address for output DMA */ 134*16102edbSEunchul Kim #define EXYNOS_CIOYSA10 (0x214) 135*16102edbSEunchul Kim /* Y 11th frame start address for output DMA */ 136*16102edbSEunchul Kim #define EXYNOS_CIOYSA11 (0x218) 137*16102edbSEunchul Kim /* Y 12th frame start address for output DMA */ 138*16102edbSEunchul Kim #define EXYNOS_CIOYSA12 (0x21c) 139*16102edbSEunchul Kim /* Y 13th frame start address for output DMA */ 140*16102edbSEunchul Kim #define EXYNOS_CIOYSA13 (0x220) 141*16102edbSEunchul Kim /* Y 14th frame start address for output DMA */ 142*16102edbSEunchul Kim #define EXYNOS_CIOYSA14 (0x224) 143*16102edbSEunchul Kim /* Y 15th frame start address for output DMA */ 144*16102edbSEunchul Kim #define EXYNOS_CIOYSA15 (0x228) 145*16102edbSEunchul Kim /* Y 16th frame start address for output DMA */ 146*16102edbSEunchul Kim #define EXYNOS_CIOYSA16 (0x22c) 147*16102edbSEunchul Kim /* Y 17th frame start address for output DMA */ 148*16102edbSEunchul Kim #define EXYNOS_CIOYSA17 (0x230) 149*16102edbSEunchul Kim /* Y 18th frame start address for output DMA */ 150*16102edbSEunchul Kim #define EXYNOS_CIOYSA18 (0x234) 151*16102edbSEunchul Kim /* Y 19th frame start address for output DMA */ 152*16102edbSEunchul Kim #define EXYNOS_CIOYSA19 (0x238) 153*16102edbSEunchul Kim /* Y 20th frame start address for output DMA */ 154*16102edbSEunchul Kim #define EXYNOS_CIOYSA20 (0x23c) 155*16102edbSEunchul Kim /* Y 21th frame start address for output DMA */ 156*16102edbSEunchul Kim #define EXYNOS_CIOYSA21 (0x240) 157*16102edbSEunchul Kim /* Y 22th frame start address for output DMA */ 158*16102edbSEunchul Kim #define EXYNOS_CIOYSA22 (0x244) 159*16102edbSEunchul Kim /* Y 23th frame start address for output DMA */ 160*16102edbSEunchul Kim #define EXYNOS_CIOYSA23 (0x248) 161*16102edbSEunchul Kim /* Y 24th frame start address for output DMA */ 162*16102edbSEunchul Kim #define EXYNOS_CIOYSA24 (0x24c) 163*16102edbSEunchul Kim /* Y 25th frame start address for output DMA */ 164*16102edbSEunchul Kim #define EXYNOS_CIOYSA25 (0x250) 165*16102edbSEunchul Kim /* Y 26th frame start address for output DMA */ 166*16102edbSEunchul Kim #define EXYNOS_CIOYSA26 (0x254) 167*16102edbSEunchul Kim /* Y 27th frame start address for output DMA */ 168*16102edbSEunchul Kim #define EXYNOS_CIOYSA27 (0x258) 169*16102edbSEunchul Kim /* Y 28th frame start address for output DMA */ 170*16102edbSEunchul Kim #define EXYNOS_CIOYSA28 (0x25c) 171*16102edbSEunchul Kim /* Y 29th frame start address for output DMA */ 172*16102edbSEunchul Kim #define EXYNOS_CIOYSA29 (0x260) 173*16102edbSEunchul Kim /* Y 30th frame start address for output DMA */ 174*16102edbSEunchul Kim #define EXYNOS_CIOYSA30 (0x264) 175*16102edbSEunchul Kim /* Y 31th frame start address for output DMA */ 176*16102edbSEunchul Kim #define EXYNOS_CIOYSA31 (0x268) 177*16102edbSEunchul Kim /* Y 32th frame start address for output DMA */ 178*16102edbSEunchul Kim #define EXYNOS_CIOYSA32 (0x26c) 179*16102edbSEunchul Kim 180*16102edbSEunchul Kim /* CB 5th frame start address for output DMA */ 181*16102edbSEunchul Kim #define EXYNOS_CIOCBSA5 (0x270) 182*16102edbSEunchul Kim /* CB 6th frame start address for output DMA */ 183*16102edbSEunchul Kim #define EXYNOS_CIOCBSA6 (0x274) 184*16102edbSEunchul Kim /* CB 7th frame start address for output DMA */ 185*16102edbSEunchul Kim #define EXYNOS_CIOCBSA7 (0x278) 186*16102edbSEunchul Kim /* CB 8th frame start address for output DMA */ 187*16102edbSEunchul Kim #define EXYNOS_CIOCBSA8 (0x27c) 188*16102edbSEunchul Kim /* CB 9th frame start address for output DMA */ 189*16102edbSEunchul Kim #define EXYNOS_CIOCBSA9 (0x280) 190*16102edbSEunchul Kim /* CB 10th frame start address for output DMA */ 191*16102edbSEunchul Kim #define EXYNOS_CIOCBSA10 (0x284) 192*16102edbSEunchul Kim /* CB 11th frame start address for output DMA */ 193*16102edbSEunchul Kim #define EXYNOS_CIOCBSA11 (0x288) 194*16102edbSEunchul Kim /* CB 12th frame start address for output DMA */ 195*16102edbSEunchul Kim #define EXYNOS_CIOCBSA12 (0x28c) 196*16102edbSEunchul Kim /* CB 13th frame start address for output DMA */ 197*16102edbSEunchul Kim #define EXYNOS_CIOCBSA13 (0x290) 198*16102edbSEunchul Kim /* CB 14th frame start address for output DMA */ 199*16102edbSEunchul Kim #define EXYNOS_CIOCBSA14 (0x294) 200*16102edbSEunchul Kim /* CB 15th frame start address for output DMA */ 201*16102edbSEunchul Kim #define EXYNOS_CIOCBSA15 (0x298) 202*16102edbSEunchul Kim /* CB 16th frame start address for output DMA */ 203*16102edbSEunchul Kim #define EXYNOS_CIOCBSA16 (0x29c) 204*16102edbSEunchul Kim /* CB 17th frame start address for output DMA */ 205*16102edbSEunchul Kim #define EXYNOS_CIOCBSA17 (0x2a0) 206*16102edbSEunchul Kim /* CB 18th frame start address for output DMA */ 207*16102edbSEunchul Kim #define EXYNOS_CIOCBSA18 (0x2a4) 208*16102edbSEunchul Kim /* CB 19th frame start address for output DMA */ 209*16102edbSEunchul Kim #define EXYNOS_CIOCBSA19 (0x2a8) 210*16102edbSEunchul Kim /* CB 20th frame start address for output DMA */ 211*16102edbSEunchul Kim #define EXYNOS_CIOCBSA20 (0x2ac) 212*16102edbSEunchul Kim /* CB 21th frame start address for output DMA */ 213*16102edbSEunchul Kim #define EXYNOS_CIOCBSA21 (0x2b0) 214*16102edbSEunchul Kim /* CB 22th frame start address for output DMA */ 215*16102edbSEunchul Kim #define EXYNOS_CIOCBSA22 (0x2b4) 216*16102edbSEunchul Kim /* CB 23th frame start address for output DMA */ 217*16102edbSEunchul Kim #define EXYNOS_CIOCBSA23 (0x2b8) 218*16102edbSEunchul Kim /* CB 24th frame start address for output DMA */ 219*16102edbSEunchul Kim #define EXYNOS_CIOCBSA24 (0x2bc) 220*16102edbSEunchul Kim /* CB 25th frame start address for output DMA */ 221*16102edbSEunchul Kim #define EXYNOS_CIOCBSA25 (0x2c0) 222*16102edbSEunchul Kim /* CB 26th frame start address for output DMA */ 223*16102edbSEunchul Kim #define EXYNOS_CIOCBSA26 (0x2c4) 224*16102edbSEunchul Kim /* CB 27th frame start address for output DMA */ 225*16102edbSEunchul Kim #define EXYNOS_CIOCBSA27 (0x2c8) 226*16102edbSEunchul Kim /* CB 28th frame start address for output DMA */ 227*16102edbSEunchul Kim #define EXYNOS_CIOCBSA28 (0x2cc) 228*16102edbSEunchul Kim /* CB 29th frame start address for output DMA */ 229*16102edbSEunchul Kim #define EXYNOS_CIOCBSA29 (0x2d0) 230*16102edbSEunchul Kim /* CB 30th frame start address for output DMA */ 231*16102edbSEunchul Kim #define EXYNOS_CIOCBSA30 (0x2d4) 232*16102edbSEunchul Kim /* CB 31th frame start address for output DMA */ 233*16102edbSEunchul Kim #define EXYNOS_CIOCBSA31 (0x2d8) 234*16102edbSEunchul Kim /* CB 32th frame start address for output DMA */ 235*16102edbSEunchul Kim #define EXYNOS_CIOCBSA32 (0x2dc) 236*16102edbSEunchul Kim 237*16102edbSEunchul Kim /* CR 5th frame start address for output DMA */ 238*16102edbSEunchul Kim #define EXYNOS_CIOCRSA5 (0x2e0) 239*16102edbSEunchul Kim /* CR 6th frame start address for output DMA */ 240*16102edbSEunchul Kim #define EXYNOS_CIOCRSA6 (0x2e4) 241*16102edbSEunchul Kim /* CR 7th frame start address for output DMA */ 242*16102edbSEunchul Kim #define EXYNOS_CIOCRSA7 (0x2e8) 243*16102edbSEunchul Kim /* CR 8th frame start address for output DMA */ 244*16102edbSEunchul Kim #define EXYNOS_CIOCRSA8 (0x2ec) 245*16102edbSEunchul Kim /* CR 9th frame start address for output DMA */ 246*16102edbSEunchul Kim #define EXYNOS_CIOCRSA9 (0x2f0) 247*16102edbSEunchul Kim /* CR 10th frame start address for output DMA */ 248*16102edbSEunchul Kim #define EXYNOS_CIOCRSA10 (0x2f4) 249*16102edbSEunchul Kim /* CR 11th frame start address for output DMA */ 250*16102edbSEunchul Kim #define EXYNOS_CIOCRSA11 (0x2f8) 251*16102edbSEunchul Kim /* CR 12th frame start address for output DMA */ 252*16102edbSEunchul Kim #define EXYNOS_CIOCRSA12 (0x2fc) 253*16102edbSEunchul Kim /* CR 13th frame start address for output DMA */ 254*16102edbSEunchul Kim #define EXYNOS_CIOCRSA13 (0x300) 255*16102edbSEunchul Kim /* CR 14th frame start address for output DMA */ 256*16102edbSEunchul Kim #define EXYNOS_CIOCRSA14 (0x304) 257*16102edbSEunchul Kim /* CR 15th frame start address for output DMA */ 258*16102edbSEunchul Kim #define EXYNOS_CIOCRSA15 (0x308) 259*16102edbSEunchul Kim /* CR 16th frame start address for output DMA */ 260*16102edbSEunchul Kim #define EXYNOS_CIOCRSA16 (0x30c) 261*16102edbSEunchul Kim /* CR 17th frame start address for output DMA */ 262*16102edbSEunchul Kim #define EXYNOS_CIOCRSA17 (0x310) 263*16102edbSEunchul Kim /* CR 18th frame start address for output DMA */ 264*16102edbSEunchul Kim #define EXYNOS_CIOCRSA18 (0x314) 265*16102edbSEunchul Kim /* CR 19th frame start address for output DMA */ 266*16102edbSEunchul Kim #define EXYNOS_CIOCRSA19 (0x318) 267*16102edbSEunchul Kim /* CR 20th frame start address for output DMA */ 268*16102edbSEunchul Kim #define EXYNOS_CIOCRSA20 (0x31c) 269*16102edbSEunchul Kim /* CR 21th frame start address for output DMA */ 270*16102edbSEunchul Kim #define EXYNOS_CIOCRSA21 (0x320) 271*16102edbSEunchul Kim /* CR 22th frame start address for output DMA */ 272*16102edbSEunchul Kim #define EXYNOS_CIOCRSA22 (0x324) 273*16102edbSEunchul Kim /* CR 23th frame start address for output DMA */ 274*16102edbSEunchul Kim #define EXYNOS_CIOCRSA23 (0x328) 275*16102edbSEunchul Kim /* CR 24th frame start address for output DMA */ 276*16102edbSEunchul Kim #define EXYNOS_CIOCRSA24 (0x32c) 277*16102edbSEunchul Kim /* CR 25th frame start address for output DMA */ 278*16102edbSEunchul Kim #define EXYNOS_CIOCRSA25 (0x330) 279*16102edbSEunchul Kim /* CR 26th frame start address for output DMA */ 280*16102edbSEunchul Kim #define EXYNOS_CIOCRSA26 (0x334) 281*16102edbSEunchul Kim /* CR 27th frame start address for output DMA */ 282*16102edbSEunchul Kim #define EXYNOS_CIOCRSA27 (0x338) 283*16102edbSEunchul Kim /* CR 28th frame start address for output DMA */ 284*16102edbSEunchul Kim #define EXYNOS_CIOCRSA28 (0x33c) 285*16102edbSEunchul Kim /* CR 29th frame start address for output DMA */ 286*16102edbSEunchul Kim #define EXYNOS_CIOCRSA29 (0x340) 287*16102edbSEunchul Kim /* CR 30th frame start address for output DMA */ 288*16102edbSEunchul Kim #define EXYNOS_CIOCRSA30 (0x344) 289*16102edbSEunchul Kim /* CR 31th frame start address for output DMA */ 290*16102edbSEunchul Kim #define EXYNOS_CIOCRSA31 (0x348) 291*16102edbSEunchul Kim /* CR 32th frame start address for output DMA */ 292*16102edbSEunchul Kim #define EXYNOS_CIOCRSA32 (0x34c) 293*16102edbSEunchul Kim 294*16102edbSEunchul Kim /* 295*16102edbSEunchul Kim * Macro part 296*16102edbSEunchul Kim */ 297*16102edbSEunchul Kim /* frame start address 1 ~ 4, 5 ~ 32 */ 298*16102edbSEunchul Kim /* Number of Default PingPong Memory */ 299*16102edbSEunchul Kim #define DEF_PP 4 300*16102edbSEunchul Kim #define EXYNOS_CIOYSA(__x) \ 301*16102edbSEunchul Kim (((__x) < DEF_PP) ? \ 302*16102edbSEunchul Kim (EXYNOS_CIOYSA1 + (__x) * 4) : \ 303*16102edbSEunchul Kim (EXYNOS_CIOYSA5 + ((__x) - DEF_PP) * 4)) 304*16102edbSEunchul Kim #define EXYNOS_CIOCBSA(__x) \ 305*16102edbSEunchul Kim (((__x) < DEF_PP) ? \ 306*16102edbSEunchul Kim (EXYNOS_CIOCBSA1 + (__x) * 4) : \ 307*16102edbSEunchul Kim (EXYNOS_CIOCBSA5 + ((__x) - DEF_PP) * 4)) 308*16102edbSEunchul Kim #define EXYNOS_CIOCRSA(__x) \ 309*16102edbSEunchul Kim (((__x) < DEF_PP) ? \ 310*16102edbSEunchul Kim (EXYNOS_CIOCRSA1 + (__x) * 4) : \ 311*16102edbSEunchul Kim (EXYNOS_CIOCRSA5 + ((__x) - DEF_PP) * 4)) 312*16102edbSEunchul Kim /* Number of Default PingPong Memory */ 313*16102edbSEunchul Kim #define DEF_IPP 1 314*16102edbSEunchul Kim #define EXYNOS_CIIYSA(__x) \ 315*16102edbSEunchul Kim (((__x) < DEF_IPP) ? \ 316*16102edbSEunchul Kim (EXYNOS_CIIYSA0) : (EXYNOS_CIIYSA1)) 317*16102edbSEunchul Kim #define EXYNOS_CIICBSA(__x) \ 318*16102edbSEunchul Kim (((__x) < DEF_IPP) ? \ 319*16102edbSEunchul Kim (EXYNOS_CIICBSA0) : (EXYNOS_CIICBSA1)) 320*16102edbSEunchul Kim #define EXYNOS_CIICRSA(__x) \ 321*16102edbSEunchul Kim (((__x) < DEF_IPP) ? \ 322*16102edbSEunchul Kim (EXYNOS_CIICRSA0) : (EXYNOS_CIICRSA1)) 323*16102edbSEunchul Kim 324*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_SOURCEHSIZE(x) ((x) << 16) 325*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_SOURCEVSIZE(x) ((x) << 0) 326*16102edbSEunchul Kim 327*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_WINHOROFST(x) ((x) << 16) 328*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_WINVEROFST(x) ((x) << 0) 329*16102edbSEunchul Kim 330*16102edbSEunchul Kim #define EXYNOS_CIWDOFST2_WINHOROFST2(x) ((x) << 16) 331*16102edbSEunchul Kim #define EXYNOS_CIWDOFST2_WINVEROFST2(x) ((x) << 0) 332*16102edbSEunchul Kim 333*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_TARGETHSIZE(x) (((x) & 0x1fff) << 16) 334*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_TARGETVSIZE(x) (((x) & 0x1fff) << 0) 335*16102edbSEunchul Kim 336*16102edbSEunchul Kim #define EXYNOS_CISCPRERATIO_SHFACTOR(x) ((x) << 28) 337*16102edbSEunchul Kim #define EXYNOS_CISCPRERATIO_PREHORRATIO(x) ((x) << 16) 338*16102edbSEunchul Kim #define EXYNOS_CISCPRERATIO_PREVERRATIO(x) ((x) << 0) 339*16102edbSEunchul Kim 340*16102edbSEunchul Kim #define EXYNOS_CISCPREDST_PREDSTWIDTH(x) ((x) << 16) 341*16102edbSEunchul Kim #define EXYNOS_CISCPREDST_PREDSTHEIGHT(x) ((x) << 0) 342*16102edbSEunchul Kim 343*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_MAINHORRATIO(x) ((x) << 16) 344*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_MAINVERRATIO(x) ((x) << 0) 345*16102edbSEunchul Kim 346*16102edbSEunchul Kim #define EXYNOS_CITAREA_TARGET_AREA(x) ((x) << 0) 347*16102edbSEunchul Kim 348*16102edbSEunchul Kim #define EXYNOS_CISTATUS_GET_FRAME_COUNT(x) (((x) >> 26) & 0x3) 349*16102edbSEunchul Kim #define EXYNOS_CISTATUS_GET_FRAME_END(x) (((x) >> 17) & 0x1) 350*16102edbSEunchul Kim #define EXYNOS_CISTATUS_GET_LAST_CAPTURE_END(x) (((x) >> 16) & 0x1) 351*16102edbSEunchul Kim #define EXYNOS_CISTATUS_GET_LCD_STATUS(x) (((x) >> 9) & 0x1) 352*16102edbSEunchul Kim #define EXYNOS_CISTATUS_GET_ENVID_STATUS(x) (((x) >> 8) & 0x1) 353*16102edbSEunchul Kim 354*16102edbSEunchul Kim #define EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(x) (((x) >> 7) & 0x3f) 355*16102edbSEunchul Kim #define EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(x) ((x) & 0x3f) 356*16102edbSEunchul Kim 357*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN(x) ((x & 0x7) << 26) 358*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_PAT_CB(x) ((x) << 13) 359*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_PAT_CR(x) ((x) << 0) 360*16102edbSEunchul Kim 361*16102edbSEunchul Kim #define EXYNOS_CIILINESKIP(x) (((x) & 0xf) << 24) 362*16102edbSEunchul Kim 363*16102edbSEunchul Kim #define EXYNOS_CIREAL_ISIZE_HEIGHT(x) ((x) << 16) 364*16102edbSEunchul Kim #define EXYNOS_CIREAL_ISIZE_WIDTH(x) ((x) << 0) 365*16102edbSEunchul Kim 366*16102edbSEunchul Kim #define EXYNOS_MSCTRL_SUCCESSIVE_COUNT(x) ((x) << 24) 367*16102edbSEunchul Kim #define EXYNOS_MSCTRL_GET_INDMA_STATUS(x) ((x) & 0x1) 368*16102edbSEunchul Kim 369*16102edbSEunchul Kim #define EXYNOS_CIOYOFF_VERTICAL(x) ((x) << 16) 370*16102edbSEunchul Kim #define EXYNOS_CIOYOFF_HORIZONTAL(x) ((x) << 0) 371*16102edbSEunchul Kim 372*16102edbSEunchul Kim #define EXYNOS_CIOCBOFF_VERTICAL(x) ((x) << 16) 373*16102edbSEunchul Kim #define EXYNOS_CIOCBOFF_HORIZONTAL(x) ((x) << 0) 374*16102edbSEunchul Kim 375*16102edbSEunchul Kim #define EXYNOS_CIOCROFF_VERTICAL(x) ((x) << 16) 376*16102edbSEunchul Kim #define EXYNOS_CIOCROFF_HORIZONTAL(x) ((x) << 0) 377*16102edbSEunchul Kim 378*16102edbSEunchul Kim #define EXYNOS_CIIYOFF_VERTICAL(x) ((x) << 16) 379*16102edbSEunchul Kim #define EXYNOS_CIIYOFF_HORIZONTAL(x) ((x) << 0) 380*16102edbSEunchul Kim 381*16102edbSEunchul Kim #define EXYNOS_CIICBOFF_VERTICAL(x) ((x) << 16) 382*16102edbSEunchul Kim #define EXYNOS_CIICBOFF_HORIZONTAL(x) ((x) << 0) 383*16102edbSEunchul Kim 384*16102edbSEunchul Kim #define EXYNOS_CIICROFF_VERTICAL(x) ((x) << 16) 385*16102edbSEunchul Kim #define EXYNOS_CIICROFF_HORIZONTAL(x) ((x) << 0) 386*16102edbSEunchul Kim 387*16102edbSEunchul Kim #define EXYNOS_ORGISIZE_VERTICAL(x) ((x) << 16) 388*16102edbSEunchul Kim #define EXYNOS_ORGISIZE_HORIZONTAL(x) ((x) << 0) 389*16102edbSEunchul Kim 390*16102edbSEunchul Kim #define EXYNOS_ORGOSIZE_VERTICAL(x) ((x) << 16) 391*16102edbSEunchul Kim #define EXYNOS_ORGOSIZE_HORIZONTAL(x) ((x) << 0) 392*16102edbSEunchul Kim 393*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_TARGETH_EXT(x) ((((x) & 0x2000) >> 13) << 26) 394*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_TARGETV_EXT(x) ((((x) & 0x2000) >> 13) << 24) 395*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_MAINHORRATIO_EXT(x) (((x) & 0x3F) << 10) 396*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_MAINVERRATIO_EXT(x) ((x) & 0x3F) 397*16102edbSEunchul Kim 398*16102edbSEunchul Kim /* 399*16102edbSEunchul Kim * Bit definition part 400*16102edbSEunchul Kim */ 401*16102edbSEunchul Kim /* Source format register */ 402*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ITU601_8BIT (1 << 31) 403*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ITU656_8BIT (0 << 31) 404*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ITU601_16BIT (1 << 29) 405*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ORDER422_YCBYCR (0 << 14) 406*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ORDER422_YCRYCB (1 << 14) 407*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ORDER422_CBYCRY (2 << 14) 408*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ORDER422_CRYCBY (3 << 14) 409*16102edbSEunchul Kim /* ITU601 16bit only */ 410*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ORDER422_Y4CBCRCBCR (0 << 14) 411*16102edbSEunchul Kim /* ITU601 16bit only */ 412*16102edbSEunchul Kim #define EXYNOS_CISRCFMT_ORDER422_Y4CRCBCRCB (1 << 14) 413*16102edbSEunchul Kim 414*16102edbSEunchul Kim /* Window offset register */ 415*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_WINOFSEN (1 << 31) 416*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_CLROVFIY (1 << 30) 417*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_CLROVRLB (1 << 29) 418*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_WINHOROFST_MASK (0x7ff << 16) 419*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_CLROVFICB (1 << 15) 420*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_CLROVFICR (1 << 14) 421*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_WINVEROFST_MASK (0xfff << 0) 422*16102edbSEunchul Kim 423*16102edbSEunchul Kim /* Global control register */ 424*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SWRST (1 << 31) 425*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_CAMRST_A (1 << 30) 426*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_ITU_B (0 << 29) 427*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_ITU_A (1 << 29) 428*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_ITU_MASK (1 << 29) 429*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_TESTPATTERN_NORMAL (0 << 27) 430*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_TESTPATTERN_COLOR_BAR (1 << 27) 431*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_TESTPATTERN_HOR_INC (2 << 27) 432*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_TESTPATTERN_VER_INC (3 << 27) 433*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_TESTPATTERN_MASK (3 << 27) 434*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_TESTPATTERN_SHIFT (27) 435*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_INVPOLPCLK (1 << 26) 436*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_INVPOLVSYNC (1 << 25) 437*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_INVPOLHREF (1 << 24) 438*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_IRQ_OVFEN (1 << 22) 439*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_HREF_MASK (1 << 21) 440*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_IRQ_EDGE (0 << 20) 441*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_IRQ_LEVEL (1 << 20) 442*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_IRQ_CLR (1 << 19) 443*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_IRQ_END_DISABLE (1 << 18) 444*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_IRQ_DISABLE (0 << 16) 445*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_IRQ_ENABLE (1 << 16) 446*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SHADOW_DISABLE (1 << 12) 447*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_CAM_JPEG (1 << 8) 448*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_MIPI_B (0 << 7) 449*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_MIPI_A (1 << 7) 450*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_MIPI_MASK (1 << 7) 451*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELWB_CAMIF_CAMERA (0 << 6) 452*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK (1 << 6) 453*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELWRITEBACK_MASK (1 << 10) 454*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELWRITEBACK_A (1 << 10) 455*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELWRITEBACK_B (0 << 10) 456*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELWB_CAMIF_MASK (1 << 6) 457*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_CSC_ITU601 (0 << 5) 458*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_CSC_ITU709 (1 << 5) 459*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_CSC_MASK (1 << 5) 460*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_INVPOLHSYNC (1 << 4) 461*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_FIMC_ITU (0 << 3) 462*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_FIMC_MIPI (1 << 3) 463*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_SELCAM_FIMC_MASK (1 << 3) 464*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_PROGRESSIVE (0 << 0) 465*16102edbSEunchul Kim #define EXYNOS_CIGCTRL_INTERLACE (1 << 0) 466*16102edbSEunchul Kim 467*16102edbSEunchul Kim /* Window offset2 register */ 468*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_WINHOROFST2_MASK (0xfff << 16) 469*16102edbSEunchul Kim #define EXYNOS_CIWDOFST_WINVEROFST2_MASK (0xfff << 16) 470*16102edbSEunchul Kim 471*16102edbSEunchul Kim /* Target format register */ 472*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_INROT90_CLOCKWISE (1 << 31) 473*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420 (0 << 29) 474*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422 (1 << 29) 475*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE (2 << 29) 476*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_OUTFORMAT_RGB (3 << 29) 477*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_OUTFORMAT_MASK (3 << 29) 478*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_FLIP_SHIFT (14) 479*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_FLIP_NORMAL (0 << 14) 480*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_FLIP_X_MIRROR (1 << 14) 481*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_FLIP_Y_MIRROR (2 << 14) 482*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_FLIP_180 (3 << 14) 483*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_FLIP_MASK (3 << 14) 484*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE (1 << 13) 485*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_TARGETV_MASK (0x1fff << 0) 486*16102edbSEunchul Kim #define EXYNOS_CITRGFMT_TARGETH_MASK (0x1fff << 16) 487*16102edbSEunchul Kim 488*16102edbSEunchul Kim /* Output DMA control register */ 489*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_WEAVE_OUT (1 << 31) 490*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_WEAVE_MASK (1 << 31) 491*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_LASTENDEN (1 << 30) 492*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR (0 << 24) 493*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB (1 << 24) 494*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER2P_MSB_CRCB (2 << 24) 495*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER2P_MSB_CBCR (3 << 24) 496*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER2P_SHIFT (24) 497*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER2P_MASK (3 << 24) 498*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_YCBCR_3PLANE (0 << 3) 499*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_YCBCR_2PLANE (1 << 3) 500*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_YCBCR_PLANE_MASK (1 << 3) 501*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_LASTIRQ_ENABLE (1 << 2) 502*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ALPHA_OUT (0xff << 4) 503*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER422_YCBYCR (0 << 0) 504*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER422_YCRYCB (1 << 0) 505*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER422_CBYCRY (2 << 0) 506*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER422_CRYCBY (3 << 0) 507*16102edbSEunchul Kim #define EXYNOS_CIOCTRL_ORDER422_MASK (3 << 0) 508*16102edbSEunchul Kim 509*16102edbSEunchul Kim /* Main scaler control register */ 510*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_SCALERBYPASS (1 << 31) 511*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_SCALEUP_H (1 << 30) 512*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_SCALEUP_V (1 << 29) 513*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_CSCR2Y_NARROW (0 << 28) 514*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_CSCR2Y_WIDE (1 << 28) 515*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_CSCY2R_NARROW (0 << 27) 516*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_CSCY2R_WIDE (1 << 27) 517*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_LCDPATHEN_FIFO (1 << 26) 518*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_PROGRESSIVE (0 << 25) 519*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_INTERLACE (1 << 25) 520*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_SCAN_MASK (1 << 25) 521*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_SCALERSTART (1 << 15) 522*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_INRGB_FMT_RGB565 (0 << 13) 523*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_INRGB_FMT_RGB666 (1 << 13) 524*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_INRGB_FMT_RGB888 (2 << 13) 525*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK (3 << 13) 526*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565 (0 << 11) 527*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_OUTRGB_FMT_RGB666 (1 << 11) 528*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 (2 << 11) 529*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK (3 << 11) 530*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_EXTRGB_NORMAL (0 << 10) 531*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_EXTRGB_EXTENSION (1 << 10) 532*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_ONE2ONE (1 << 9) 533*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK (0x1ff << 0) 534*16102edbSEunchul Kim #define EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK (0x1ff << 16) 535*16102edbSEunchul Kim 536*16102edbSEunchul Kim /* Status register */ 537*16102edbSEunchul Kim #define EXYNOS_CISTATUS_OVFIY (1 << 31) 538*16102edbSEunchul Kim #define EXYNOS_CISTATUS_OVFICB (1 << 30) 539*16102edbSEunchul Kim #define EXYNOS_CISTATUS_OVFICR (1 << 29) 540*16102edbSEunchul Kim #define EXYNOS_CISTATUS_VSYNC (1 << 28) 541*16102edbSEunchul Kim #define EXYNOS_CISTATUS_SCALERSTART (1 << 26) 542*16102edbSEunchul Kim #define EXYNOS_CISTATUS_WINOFSTEN (1 << 25) 543*16102edbSEunchul Kim #define EXYNOS_CISTATUS_IMGCPTEN (1 << 22) 544*16102edbSEunchul Kim #define EXYNOS_CISTATUS_IMGCPTENSC (1 << 21) 545*16102edbSEunchul Kim #define EXYNOS_CISTATUS_VSYNC_A (1 << 20) 546*16102edbSEunchul Kim #define EXYNOS_CISTATUS_VSYNC_B (1 << 19) 547*16102edbSEunchul Kim #define EXYNOS_CISTATUS_OVRLB (1 << 18) 548*16102edbSEunchul Kim #define EXYNOS_CISTATUS_FRAMEEND (1 << 17) 549*16102edbSEunchul Kim #define EXYNOS_CISTATUS_LASTCAPTUREEND (1 << 16) 550*16102edbSEunchul Kim #define EXYNOS_CISTATUS_VVALID_A (1 << 15) 551*16102edbSEunchul Kim #define EXYNOS_CISTATUS_VVALID_B (1 << 14) 552*16102edbSEunchul Kim 553*16102edbSEunchul Kim /* Image capture enable register */ 554*16102edbSEunchul Kim #define EXYNOS_CIIMGCPT_IMGCPTEN (1 << 31) 555*16102edbSEunchul Kim #define EXYNOS_CIIMGCPT_IMGCPTEN_SC (1 << 30) 556*16102edbSEunchul Kim #define EXYNOS_CIIMGCPT_CPT_FREN_ENABLE (1 << 25) 557*16102edbSEunchul Kim #define EXYNOS_CIIMGCPT_CPT_FRMOD_EN (0 << 18) 558*16102edbSEunchul Kim #define EXYNOS_CIIMGCPT_CPT_FRMOD_CNT (1 << 18) 559*16102edbSEunchul Kim 560*16102edbSEunchul Kim /* Image effects register */ 561*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_IE_DISABLE (0 << 30) 562*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_IE_ENABLE (1 << 30) 563*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_IE_SC_BEFORE (0 << 29) 564*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_IE_SC_AFTER (1 << 29) 565*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN_BYPASS (0 << 26) 566*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN_ARBITRARY (1 << 26) 567*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN_NEGATIVE (2 << 26) 568*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN_ARTFREEZE (3 << 26) 569*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN_EMBOSSING (4 << 26) 570*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN_SILHOUETTE (5 << 26) 571*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_FIN_MASK (7 << 26) 572*16102edbSEunchul Kim #define EXYNOS_CIIMGEFF_PAT_CBCR_MASK ((0xff < 13) | (0xff < 0)) 573*16102edbSEunchul Kim 574*16102edbSEunchul Kim /* Real input DMA size register */ 575*16102edbSEunchul Kim #define EXYNOS_CIREAL_ISIZE_AUTOLOAD_ENABLE (1 << 31) 576*16102edbSEunchul Kim #define EXYNOS_CIREAL_ISIZE_ADDR_CH_DISABLE (1 << 30) 577*16102edbSEunchul Kim #define EXYNOS_CIREAL_ISIZE_HEIGHT_MASK (0x3FFF << 16) 578*16102edbSEunchul Kim #define EXYNOS_CIREAL_ISIZE_WIDTH_MASK (0x3FFF << 0) 579*16102edbSEunchul Kim 580*16102edbSEunchul Kim /* Input DMA control register */ 581*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FIELD_MASK (1 << 31) 582*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FIELD_WEAVE (1 << 31) 583*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FIELD_NORMAL (0 << 31) 584*16102edbSEunchul Kim #define EXYNOS_MSCTRL_BURST_CNT (24) 585*16102edbSEunchul Kim #define EXYNOS_MSCTRL_BURST_CNT_MASK (0xf << 24) 586*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER2P_LSB_CBCR (0 << 16) 587*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER2P_LSB_CRCB (1 << 16) 588*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER2P_MSB_CRCB (2 << 16) 589*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER2P_MSB_CBCR (3 << 16) 590*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER2P_SHIFT (16) 591*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK (0x3 << 16) 592*16102edbSEunchul Kim #define EXYNOS_MSCTRL_C_INT_IN_3PLANE (0 << 15) 593*16102edbSEunchul Kim #define EXYNOS_MSCTRL_C_INT_IN_2PLANE (1 << 15) 594*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FLIP_SHIFT (13) 595*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FLIP_NORMAL (0 << 13) 596*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FLIP_X_MIRROR (1 << 13) 597*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FLIP_Y_MIRROR (2 << 13) 598*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FLIP_180 (3 << 13) 599*16102edbSEunchul Kim #define EXYNOS_MSCTRL_FLIP_MASK (3 << 13) 600*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER422_CRYCBY (0 << 4) 601*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER422_YCRYCB (1 << 4) 602*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER422_CBYCRY (2 << 4) 603*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ORDER422_YCBYCR (3 << 4) 604*16102edbSEunchul Kim #define EXYNOS_MSCTRL_INPUT_EXTCAM (0 << 3) 605*16102edbSEunchul Kim #define EXYNOS_MSCTRL_INPUT_MEMORY (1 << 3) 606*16102edbSEunchul Kim #define EXYNOS_MSCTRL_INPUT_MASK (1 << 3) 607*16102edbSEunchul Kim #define EXYNOS_MSCTRL_INFORMAT_YCBCR420 (0 << 1) 608*16102edbSEunchul Kim #define EXYNOS_MSCTRL_INFORMAT_YCBCR422 (1 << 1) 609*16102edbSEunchul Kim #define EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE (2 << 1) 610*16102edbSEunchul Kim #define EXYNOS_MSCTRL_INFORMAT_RGB (3 << 1) 611*16102edbSEunchul Kim #define EXYNOS_MSCTRL_ENVID (1 << 0) 612*16102edbSEunchul Kim 613*16102edbSEunchul Kim /* DMA parameter register */ 614*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_MODE_LINEAR (0 << 29) 615*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_MODE_CONFTILE (1 << 29) 616*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_MODE_16X16 (2 << 29) 617*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_MODE_64X32 (3 << 29) 618*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_MODE_MASK (3 << 29) 619*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_HSIZE_64 (0 << 24) 620*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_HSIZE_128 (1 << 24) 621*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_HSIZE_256 (2 << 24) 622*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_HSIZE_512 (3 << 24) 623*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_HSIZE_1024 (4 << 24) 624*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_HSIZE_2048 (5 << 24) 625*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_HSIZE_4096 (6 << 24) 626*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_VSIZE_1 (0 << 20) 627*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_VSIZE_2 (1 << 20) 628*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_VSIZE_4 (2 << 20) 629*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_VSIZE_8 (3 << 20) 630*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_VSIZE_16 (4 << 20) 631*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_R_TILE_VSIZE_32 (5 << 20) 632*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_MODE_LINEAR (0 << 13) 633*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_MODE_CONFTILE (1 << 13) 634*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_MODE_16X16 (2 << 13) 635*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_MODE_64X32 (3 << 13) 636*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_MODE_MASK (3 << 13) 637*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_HSIZE_64 (0 << 8) 638*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_HSIZE_128 (1 << 8) 639*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_HSIZE_256 (2 << 8) 640*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_HSIZE_512 (3 << 8) 641*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_HSIZE_1024 (4 << 8) 642*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_HSIZE_2048 (5 << 8) 643*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_HSIZE_4096 (6 << 8) 644*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_VSIZE_1 (0 << 4) 645*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_VSIZE_2 (1 << 4) 646*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_VSIZE_4 (2 << 4) 647*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_VSIZE_8 (3 << 4) 648*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_VSIZE_16 (4 << 4) 649*16102edbSEunchul Kim #define EXYNOS_CIDMAPARAM_W_TILE_VSIZE_32 (5 << 4) 650*16102edbSEunchul Kim 651*16102edbSEunchul Kim /* Gathering Extension register */ 652*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_TARGETH_EXT_MASK (1 << 26) 653*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_TARGETV_EXT_MASK (1 << 24) 654*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK (0x3F << 10) 655*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK (0x3F) 656*16102edbSEunchul Kim #define EXYNOS_CIEXTEN_YUV444_OUT (1 << 22) 657*16102edbSEunchul Kim 658*16102edbSEunchul Kim /* FIMC Clock Source Select register */ 659*16102edbSEunchul Kim #define EXYNOS_CLKSRC_HCLK (0 << 1) 660*16102edbSEunchul Kim #define EXYNOS_CLKSRC_HCLK_MASK (1 << 1) 661*16102edbSEunchul Kim #define EXYNOS_CLKSRC_SCLK (1 << 1) 662*16102edbSEunchul Kim 663*16102edbSEunchul Kim /* SYSREG for FIMC writeback */ 664*16102edbSEunchul Kim #define SYSREG_CAMERA_BLK (S3C_VA_SYS + 0x0218) 665*16102edbSEunchul Kim #define SYSREG_ISP_BLK (S3C_VA_SYS + 0x020c) 666*16102edbSEunchul Kim #define SYSREG_FIMD0WB_DEST_MASK (0x3 << 23) 667*16102edbSEunchul Kim #define SYSREG_FIMD0WB_DEST_SHIFT 23 668*16102edbSEunchul Kim 669*16102edbSEunchul Kim #endif /* EXYNOS_REGS_FIMC_H */ 670