1b2697559SVinay Simha BN // SPDX-License-Identifier: GPL-2.0
2b2697559SVinay Simha BN /*
3b2697559SVinay Simha BN * TC358775 DSI to LVDS bridge driver
4b2697559SVinay Simha BN *
5b2697559SVinay Simha BN * Copyright (C) 2020 SMART Wireless Computing
6b2697559SVinay Simha BN * Author: Vinay Simha BN <simhavcs@gmail.com>
7b2697559SVinay Simha BN *
8b2697559SVinay Simha BN */
9b2697559SVinay Simha BN /* #define DEBUG */
10b2697559SVinay Simha BN #include <linux/bitfield.h>
11b2697559SVinay Simha BN #include <linux/clk.h>
12b2697559SVinay Simha BN #include <linux/device.h>
13b2697559SVinay Simha BN #include <linux/gpio/consumer.h>
14b2697559SVinay Simha BN #include <linux/i2c.h>
15b2697559SVinay Simha BN #include <linux/kernel.h>
1672bd9ea3SVille Syrjälä #include <linux/media-bus-format.h>
17b2697559SVinay Simha BN #include <linux/module.h>
18b2697559SVinay Simha BN #include <linux/regulator/consumer.h>
19b2697559SVinay Simha BN #include <linux/slab.h>
20b2697559SVinay Simha BN
21b2697559SVinay Simha BN #include <asm/unaligned.h>
22b2697559SVinay Simha BN
23da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
24b2697559SVinay Simha BN #include <drm/drm_atomic_helper.h>
25b2697559SVinay Simha BN #include <drm/drm_bridge.h>
26b2697559SVinay Simha BN #include <drm/drm_mipi_dsi.h>
27b2697559SVinay Simha BN #include <drm/drm_of.h>
28b2697559SVinay Simha BN #include <drm/drm_panel.h>
29b2697559SVinay Simha BN #include <drm/drm_probe_helper.h>
30b2697559SVinay Simha BN
31b2697559SVinay Simha BN #define FLD_VAL(val, start, end) FIELD_PREP(GENMASK(start, end), val)
32b2697559SVinay Simha BN
33b2697559SVinay Simha BN /* Registers */
34b2697559SVinay Simha BN
35b2697559SVinay Simha BN /* DSI D-PHY Layer Registers */
36b2697559SVinay Simha BN #define D0W_DPHYCONTTX 0x0004 /* Data Lane 0 DPHY Tx Control */
37b2697559SVinay Simha BN #define CLW_DPHYCONTRX 0x0020 /* Clock Lane DPHY Rx Control */
38b2697559SVinay Simha BN #define D0W_DPHYCONTRX 0x0024 /* Data Lane 0 DPHY Rx Control */
39b2697559SVinay Simha BN #define D1W_DPHYCONTRX 0x0028 /* Data Lane 1 DPHY Rx Control */
40b2697559SVinay Simha BN #define D2W_DPHYCONTRX 0x002C /* Data Lane 2 DPHY Rx Control */
41b2697559SVinay Simha BN #define D3W_DPHYCONTRX 0x0030 /* Data Lane 3 DPHY Rx Control */
42b2697559SVinay Simha BN #define COM_DPHYCONTRX 0x0038 /* DPHY Rx Common Control */
43b2697559SVinay Simha BN #define CLW_CNTRL 0x0040 /* Clock Lane Control */
44b2697559SVinay Simha BN #define D0W_CNTRL 0x0044 /* Data Lane 0 Control */
45b2697559SVinay Simha BN #define D1W_CNTRL 0x0048 /* Data Lane 1 Control */
46b2697559SVinay Simha BN #define D2W_CNTRL 0x004C /* Data Lane 2 Control */
47b2697559SVinay Simha BN #define D3W_CNTRL 0x0050 /* Data Lane 3 Control */
48b2697559SVinay Simha BN #define DFTMODE_CNTRL 0x0054 /* DFT Mode Control */
49b2697559SVinay Simha BN
50b2697559SVinay Simha BN /* DSI PPI Layer Registers */
51b2697559SVinay Simha BN #define PPI_STARTPPI 0x0104 /* START control bit of PPI-TX function. */
52b2697559SVinay Simha BN #define PPI_START_FUNCTION 1
53b2697559SVinay Simha BN
54b2697559SVinay Simha BN #define PPI_BUSYPPI 0x0108
55b2697559SVinay Simha BN #define PPI_LINEINITCNT 0x0110 /* Line Initialization Wait Counter */
56b2697559SVinay Simha BN #define PPI_LPTXTIMECNT 0x0114
57b2697559SVinay Simha BN #define PPI_LANEENABLE 0x0134 /* Enables each lane at the PPI layer. */
58b2697559SVinay Simha BN #define PPI_TX_RX_TA 0x013C /* DSI Bus Turn Around timing parameters */
59b2697559SVinay Simha BN
60b2697559SVinay Simha BN /* Analog timer function enable */
61b2697559SVinay Simha BN #define PPI_CLS_ATMR 0x0140 /* Delay for Clock Lane in LPRX */
62b2697559SVinay Simha BN #define PPI_D0S_ATMR 0x0144 /* Delay for Data Lane 0 in LPRX */
63b2697559SVinay Simha BN #define PPI_D1S_ATMR 0x0148 /* Delay for Data Lane 1 in LPRX */
64b2697559SVinay Simha BN #define PPI_D2S_ATMR 0x014C /* Delay for Data Lane 2 in LPRX */
65b2697559SVinay Simha BN #define PPI_D3S_ATMR 0x0150 /* Delay for Data Lane 3 in LPRX */
66b2697559SVinay Simha BN
67b2697559SVinay Simha BN #define PPI_D0S_CLRSIPOCOUNT 0x0164 /* For lane 0 */
68b2697559SVinay Simha BN #define PPI_D1S_CLRSIPOCOUNT 0x0168 /* For lane 1 */
69b2697559SVinay Simha BN #define PPI_D2S_CLRSIPOCOUNT 0x016C /* For lane 2 */
70b2697559SVinay Simha BN #define PPI_D3S_CLRSIPOCOUNT 0x0170 /* For lane 3 */
71b2697559SVinay Simha BN
72b2697559SVinay Simha BN #define CLS_PRE 0x0180 /* Digital Counter inside of PHY IO */
73b2697559SVinay Simha BN #define D0S_PRE 0x0184 /* Digital Counter inside of PHY IO */
74b2697559SVinay Simha BN #define D1S_PRE 0x0188 /* Digital Counter inside of PHY IO */
75b2697559SVinay Simha BN #define D2S_PRE 0x018C /* Digital Counter inside of PHY IO */
76b2697559SVinay Simha BN #define D3S_PRE 0x0190 /* Digital Counter inside of PHY IO */
77b2697559SVinay Simha BN #define CLS_PREP 0x01A0 /* Digital Counter inside of PHY IO */
78b2697559SVinay Simha BN #define D0S_PREP 0x01A4 /* Digital Counter inside of PHY IO */
79b2697559SVinay Simha BN #define D1S_PREP 0x01A8 /* Digital Counter inside of PHY IO */
80b2697559SVinay Simha BN #define D2S_PREP 0x01AC /* Digital Counter inside of PHY IO */
81b2697559SVinay Simha BN #define D3S_PREP 0x01B0 /* Digital Counter inside of PHY IO */
82b2697559SVinay Simha BN #define CLS_ZERO 0x01C0 /* Digital Counter inside of PHY IO */
83b2697559SVinay Simha BN #define D0S_ZERO 0x01C4 /* Digital Counter inside of PHY IO */
84b2697559SVinay Simha BN #define D1S_ZERO 0x01C8 /* Digital Counter inside of PHY IO */
85b2697559SVinay Simha BN #define D2S_ZERO 0x01CC /* Digital Counter inside of PHY IO */
86b2697559SVinay Simha BN #define D3S_ZERO 0x01D0 /* Digital Counter inside of PHY IO */
87b2697559SVinay Simha BN
88b2697559SVinay Simha BN #define PPI_CLRFLG 0x01E0 /* PRE Counters has reached set values */
89b2697559SVinay Simha BN #define PPI_CLRSIPO 0x01E4 /* Clear SIPO values, Slave mode use only. */
90b2697559SVinay Simha BN #define HSTIMEOUT 0x01F0 /* HS Rx Time Out Counter */
91b2697559SVinay Simha BN #define HSTIMEOUTENABLE 0x01F4 /* Enable HS Rx Time Out Counter */
92b2697559SVinay Simha BN #define DSI_STARTDSI 0x0204 /* START control bit of DSI-TX function */
93b2697559SVinay Simha BN #define DSI_RX_START 1
94b2697559SVinay Simha BN
95b2697559SVinay Simha BN #define DSI_BUSYDSI 0x0208
96b2697559SVinay Simha BN #define DSI_LANEENABLE 0x0210 /* Enables each lane at the Protocol layer. */
97b2697559SVinay Simha BN #define DSI_LANESTATUS0 0x0214 /* Displays lane is in HS RX mode. */
98b2697559SVinay Simha BN #define DSI_LANESTATUS1 0x0218 /* Displays lane is in ULPS or STOP state */
99b2697559SVinay Simha BN
100b2697559SVinay Simha BN #define DSI_INTSTATUS 0x0220 /* Interrupt Status */
101b2697559SVinay Simha BN #define DSI_INTMASK 0x0224 /* Interrupt Mask */
102b2697559SVinay Simha BN #define DSI_INTCLR 0x0228 /* Interrupt Clear */
103b2697559SVinay Simha BN #define DSI_LPTXTO 0x0230 /* Low Power Tx Time Out Counter */
104b2697559SVinay Simha BN
105b2697559SVinay Simha BN #define DSIERRCNT 0x0300 /* DSI Error Count */
106b2697559SVinay Simha BN #define APLCTRL 0x0400 /* Application Layer Control */
107b2697559SVinay Simha BN #define RDPKTLN 0x0404 /* Command Read Packet Length */
108b2697559SVinay Simha BN
109b2697559SVinay Simha BN #define VPCTRL 0x0450 /* Video Path Control */
110b2697559SVinay Simha BN #define HTIM1 0x0454 /* Horizontal Timing Control 1 */
111b2697559SVinay Simha BN #define HTIM2 0x0458 /* Horizontal Timing Control 2 */
112b2697559SVinay Simha BN #define VTIM1 0x045C /* Vertical Timing Control 1 */
113b2697559SVinay Simha BN #define VTIM2 0x0460 /* Vertical Timing Control 2 */
114b2697559SVinay Simha BN #define VFUEN 0x0464 /* Video Frame Timing Update Enable */
115b2697559SVinay Simha BN #define VFUEN_EN BIT(0) /* Upload Enable */
116b2697559SVinay Simha BN
117b2697559SVinay Simha BN /* Mux Input Select for LVDS LINK Input */
118b2697559SVinay Simha BN #define LV_MX0003 0x0480 /* Bit 0 to 3 */
119b2697559SVinay Simha BN #define LV_MX0407 0x0484 /* Bit 4 to 7 */
120b2697559SVinay Simha BN #define LV_MX0811 0x0488 /* Bit 8 to 11 */
121b2697559SVinay Simha BN #define LV_MX1215 0x048C /* Bit 12 to 15 */
122b2697559SVinay Simha BN #define LV_MX1619 0x0490 /* Bit 16 to 19 */
123b2697559SVinay Simha BN #define LV_MX2023 0x0494 /* Bit 20 to 23 */
124b2697559SVinay Simha BN #define LV_MX2427 0x0498 /* Bit 24 to 27 */
125b2697559SVinay Simha BN #define LV_MX(b0, b1, b2, b3) (FLD_VAL(b0, 4, 0) | FLD_VAL(b1, 12, 8) | \
126b2697559SVinay Simha BN FLD_VAL(b2, 20, 16) | FLD_VAL(b3, 28, 24))
127b2697559SVinay Simha BN
128b2697559SVinay Simha BN /* Input bit numbers used in mux registers */
129b2697559SVinay Simha BN enum {
130b2697559SVinay Simha BN LVI_R0,
131b2697559SVinay Simha BN LVI_R1,
132b2697559SVinay Simha BN LVI_R2,
133b2697559SVinay Simha BN LVI_R3,
134b2697559SVinay Simha BN LVI_R4,
135b2697559SVinay Simha BN LVI_R5,
136b2697559SVinay Simha BN LVI_R6,
137b2697559SVinay Simha BN LVI_R7,
138b2697559SVinay Simha BN LVI_G0,
139b2697559SVinay Simha BN LVI_G1,
140b2697559SVinay Simha BN LVI_G2,
141b2697559SVinay Simha BN LVI_G3,
142b2697559SVinay Simha BN LVI_G4,
143b2697559SVinay Simha BN LVI_G5,
144b2697559SVinay Simha BN LVI_G6,
145b2697559SVinay Simha BN LVI_G7,
146b2697559SVinay Simha BN LVI_B0,
147b2697559SVinay Simha BN LVI_B1,
148b2697559SVinay Simha BN LVI_B2,
149b2697559SVinay Simha BN LVI_B3,
150b2697559SVinay Simha BN LVI_B4,
151b2697559SVinay Simha BN LVI_B5,
152b2697559SVinay Simha BN LVI_B6,
153b2697559SVinay Simha BN LVI_B7,
154b2697559SVinay Simha BN LVI_HS,
155b2697559SVinay Simha BN LVI_VS,
156b2697559SVinay Simha BN LVI_DE,
157b2697559SVinay Simha BN LVI_L0
158b2697559SVinay Simha BN };
159b2697559SVinay Simha BN
160b2697559SVinay Simha BN #define LVCFG 0x049C /* LVDS Configuration */
161b2697559SVinay Simha BN #define LVPHY0 0x04A0 /* LVDS PHY 0 */
162b2697559SVinay Simha BN #define LV_PHY0_RST(v) FLD_VAL(v, 22, 22) /* PHY reset */
163b2697559SVinay Simha BN #define LV_PHY0_IS(v) FLD_VAL(v, 15, 14)
164b2697559SVinay Simha BN #define LV_PHY0_ND(v) FLD_VAL(v, 4, 0) /* Frequency range select */
165b2697559SVinay Simha BN #define LV_PHY0_PRBS_ON(v) FLD_VAL(v, 20, 16) /* Clock/Data Flag pins */
166b2697559SVinay Simha BN
167b2697559SVinay Simha BN #define LVPHY1 0x04A4 /* LVDS PHY 1 */
168b2697559SVinay Simha BN #define SYSSTAT 0x0500 /* System Status */
169b2697559SVinay Simha BN #define SYSRST 0x0504 /* System Reset */
170b2697559SVinay Simha BN
171b2697559SVinay Simha BN #define SYS_RST_I2CS BIT(0) /* Reset I2C-Slave controller */
172b2697559SVinay Simha BN #define SYS_RST_I2CM BIT(1) /* Reset I2C-Master controller */
173b2697559SVinay Simha BN #define SYS_RST_LCD BIT(2) /* Reset LCD controller */
174b2697559SVinay Simha BN #define SYS_RST_BM BIT(3) /* Reset Bus Management controller */
175b2697559SVinay Simha BN #define SYS_RST_DSIRX BIT(4) /* Reset DSI-RX and App controller */
176b2697559SVinay Simha BN #define SYS_RST_REG BIT(5) /* Reset Register module */
177b2697559SVinay Simha BN
178b2697559SVinay Simha BN /* GPIO Registers */
179b2697559SVinay Simha BN #define GPIOC 0x0520 /* GPIO Control */
180b2697559SVinay Simha BN #define GPIOO 0x0524 /* GPIO Output */
181b2697559SVinay Simha BN #define GPIOI 0x0528 /* GPIO Input */
182b2697559SVinay Simha BN
183b2697559SVinay Simha BN /* I2C Registers */
184b2697559SVinay Simha BN #define I2CTIMCTRL 0x0540 /* I2C IF Timing and Enable Control */
185b2697559SVinay Simha BN #define I2CMADDR 0x0544 /* I2C Master Addressing */
186b2697559SVinay Simha BN #define WDATAQ 0x0548 /* Write Data Queue */
187b2697559SVinay Simha BN #define RDATAQ 0x054C /* Read Data Queue */
188b2697559SVinay Simha BN
189b2697559SVinay Simha BN /* Chip ID and Revision ID Register */
190b2697559SVinay Simha BN #define IDREG 0x0580
191b2697559SVinay Simha BN
192b2697559SVinay Simha BN #define LPX_PERIOD 4
193b2697559SVinay Simha BN #define TTA_GET 0x40000
194b2697559SVinay Simha BN #define TTA_SURE 6
195b2697559SVinay Simha BN #define SINGLE_LINK 1
196b2697559SVinay Simha BN #define DUAL_LINK 2
197b2697559SVinay Simha BN
198b2697559SVinay Simha BN #define TC358775XBG_ID 0x00007500
199b2697559SVinay Simha BN
200b2697559SVinay Simha BN /* Debug Registers */
201b2697559SVinay Simha BN #define DEBUG00 0x05A0 /* Debug */
202b2697559SVinay Simha BN #define DEBUG01 0x05A4 /* LVDS Data */
203b2697559SVinay Simha BN
204b2697559SVinay Simha BN #define DSI_CLEN_BIT BIT(0)
205b2697559SVinay Simha BN #define DIVIDE_BY_3 3 /* PCLK=DCLK/3 */
206b2697559SVinay Simha BN #define DIVIDE_BY_6 6 /* PCLK=DCLK/6 */
207b2697559SVinay Simha BN #define LVCFG_LVEN_BIT BIT(0)
208b2697559SVinay Simha BN
209b2697559SVinay Simha BN #define L0EN BIT(1)
210b2697559SVinay Simha BN
211b2697559SVinay Simha BN #define TC358775_VPCTRL_VSDELAY__MASK 0x3FF00000
212b2697559SVinay Simha BN #define TC358775_VPCTRL_VSDELAY__SHIFT 20
TC358775_VPCTRL_VSDELAY(uint32_t val)213b2697559SVinay Simha BN static inline u32 TC358775_VPCTRL_VSDELAY(uint32_t val)
214b2697559SVinay Simha BN {
215b2697559SVinay Simha BN return ((val) << TC358775_VPCTRL_VSDELAY__SHIFT) &
216b2697559SVinay Simha BN TC358775_VPCTRL_VSDELAY__MASK;
217b2697559SVinay Simha BN }
218b2697559SVinay Simha BN
219b2697559SVinay Simha BN #define TC358775_VPCTRL_OPXLFMT__MASK 0x00000100
220b2697559SVinay Simha BN #define TC358775_VPCTRL_OPXLFMT__SHIFT 8
TC358775_VPCTRL_OPXLFMT(uint32_t val)221b2697559SVinay Simha BN static inline u32 TC358775_VPCTRL_OPXLFMT(uint32_t val)
222b2697559SVinay Simha BN {
223b2697559SVinay Simha BN return ((val) << TC358775_VPCTRL_OPXLFMT__SHIFT) &
224b2697559SVinay Simha BN TC358775_VPCTRL_OPXLFMT__MASK;
225b2697559SVinay Simha BN }
226b2697559SVinay Simha BN
227b2697559SVinay Simha BN #define TC358775_VPCTRL_MSF__MASK 0x00000001
228b2697559SVinay Simha BN #define TC358775_VPCTRL_MSF__SHIFT 0
TC358775_VPCTRL_MSF(uint32_t val)229b2697559SVinay Simha BN static inline u32 TC358775_VPCTRL_MSF(uint32_t val)
230b2697559SVinay Simha BN {
231b2697559SVinay Simha BN return ((val) << TC358775_VPCTRL_MSF__SHIFT) &
232b2697559SVinay Simha BN TC358775_VPCTRL_MSF__MASK;
233b2697559SVinay Simha BN }
234b2697559SVinay Simha BN
235b2697559SVinay Simha BN #define TC358775_LVCFG_PCLKDIV__MASK 0x000000f0
236b2697559SVinay Simha BN #define TC358775_LVCFG_PCLKDIV__SHIFT 4
TC358775_LVCFG_PCLKDIV(uint32_t val)237b2697559SVinay Simha BN static inline u32 TC358775_LVCFG_PCLKDIV(uint32_t val)
238b2697559SVinay Simha BN {
239b2697559SVinay Simha BN return ((val) << TC358775_LVCFG_PCLKDIV__SHIFT) &
240b2697559SVinay Simha BN TC358775_LVCFG_PCLKDIV__MASK;
241b2697559SVinay Simha BN }
242b2697559SVinay Simha BN
243b2697559SVinay Simha BN #define TC358775_LVCFG_LVDLINK__MASK 0x00000002
2445313fb2cSJiri Vanek #define TC358775_LVCFG_LVDLINK__SHIFT 1
TC358775_LVCFG_LVDLINK(uint32_t val)245b2697559SVinay Simha BN static inline u32 TC358775_LVCFG_LVDLINK(uint32_t val)
246b2697559SVinay Simha BN {
247b2697559SVinay Simha BN return ((val) << TC358775_LVCFG_LVDLINK__SHIFT) &
248b2697559SVinay Simha BN TC358775_LVCFG_LVDLINK__MASK;
249b2697559SVinay Simha BN }
250b2697559SVinay Simha BN
251b2697559SVinay Simha BN enum tc358775_ports {
252b2697559SVinay Simha BN TC358775_DSI_IN,
253b2697559SVinay Simha BN TC358775_LVDS_OUT0,
254b2697559SVinay Simha BN TC358775_LVDS_OUT1,
255b2697559SVinay Simha BN };
256b2697559SVinay Simha BN
257b2697559SVinay Simha BN struct tc_data {
258b2697559SVinay Simha BN struct i2c_client *i2c;
259b2697559SVinay Simha BN struct device *dev;
260b2697559SVinay Simha BN
261b2697559SVinay Simha BN struct drm_bridge bridge;
262b2697559SVinay Simha BN struct drm_bridge *panel_bridge;
263b2697559SVinay Simha BN
264b2697559SVinay Simha BN struct device_node *host_node;
265b2697559SVinay Simha BN struct mipi_dsi_device *dsi;
266b2697559SVinay Simha BN u8 num_dsi_lanes;
267b2697559SVinay Simha BN
268b2697559SVinay Simha BN struct regulator *vdd;
269b2697559SVinay Simha BN struct regulator *vddio;
270b2697559SVinay Simha BN struct gpio_desc *reset_gpio;
271b2697559SVinay Simha BN struct gpio_desc *stby_gpio;
272b2697559SVinay Simha BN u8 lvds_link; /* single-link or dual-link */
273b2697559SVinay Simha BN u8 bpc;
274b2697559SVinay Simha BN };
275b2697559SVinay Simha BN
bridge_to_tc(struct drm_bridge * b)276b2697559SVinay Simha BN static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
277b2697559SVinay Simha BN {
278b2697559SVinay Simha BN return container_of(b, struct tc_data, bridge);
279b2697559SVinay Simha BN }
280b2697559SVinay Simha BN
tc_bridge_pre_enable(struct drm_bridge * bridge)281b2697559SVinay Simha BN static void tc_bridge_pre_enable(struct drm_bridge *bridge)
282b2697559SVinay Simha BN {
283b2697559SVinay Simha BN struct tc_data *tc = bridge_to_tc(bridge);
284b2697559SVinay Simha BN struct device *dev = &tc->dsi->dev;
285b2697559SVinay Simha BN int ret;
286b2697559SVinay Simha BN
287b2697559SVinay Simha BN ret = regulator_enable(tc->vddio);
288b2697559SVinay Simha BN if (ret < 0)
289b2697559SVinay Simha BN dev_err(dev, "regulator vddio enable failed, %d\n", ret);
290b2697559SVinay Simha BN usleep_range(10000, 11000);
291b2697559SVinay Simha BN
292b2697559SVinay Simha BN ret = regulator_enable(tc->vdd);
293b2697559SVinay Simha BN if (ret < 0)
294b2697559SVinay Simha BN dev_err(dev, "regulator vdd enable failed, %d\n", ret);
295b2697559SVinay Simha BN usleep_range(10000, 11000);
296b2697559SVinay Simha BN
297b2697559SVinay Simha BN gpiod_set_value(tc->stby_gpio, 0);
298b2697559SVinay Simha BN usleep_range(10000, 11000);
299b2697559SVinay Simha BN
300b2697559SVinay Simha BN gpiod_set_value(tc->reset_gpio, 0);
301b2697559SVinay Simha BN usleep_range(10, 20);
302b2697559SVinay Simha BN }
303b2697559SVinay Simha BN
tc_bridge_post_disable(struct drm_bridge * bridge)304b2697559SVinay Simha BN static void tc_bridge_post_disable(struct drm_bridge *bridge)
305b2697559SVinay Simha BN {
306b2697559SVinay Simha BN struct tc_data *tc = bridge_to_tc(bridge);
307b2697559SVinay Simha BN struct device *dev = &tc->dsi->dev;
308b2697559SVinay Simha BN int ret;
309b2697559SVinay Simha BN
310b2697559SVinay Simha BN gpiod_set_value(tc->reset_gpio, 1);
311b2697559SVinay Simha BN usleep_range(10, 20);
312b2697559SVinay Simha BN
313b2697559SVinay Simha BN gpiod_set_value(tc->stby_gpio, 1);
314b2697559SVinay Simha BN usleep_range(10000, 11000);
315b2697559SVinay Simha BN
316b2697559SVinay Simha BN ret = regulator_disable(tc->vdd);
317b2697559SVinay Simha BN if (ret < 0)
318b2697559SVinay Simha BN dev_err(dev, "regulator vdd disable failed, %d\n", ret);
319b2697559SVinay Simha BN usleep_range(10000, 11000);
320b2697559SVinay Simha BN
321b2697559SVinay Simha BN ret = regulator_disable(tc->vddio);
322b2697559SVinay Simha BN if (ret < 0)
323b2697559SVinay Simha BN dev_err(dev, "regulator vddio disable failed, %d\n", ret);
324b2697559SVinay Simha BN usleep_range(10000, 11000);
325b2697559SVinay Simha BN }
326b2697559SVinay Simha BN
d2l_read(struct i2c_client * i2c,u16 addr,u32 * val)327b2697559SVinay Simha BN static void d2l_read(struct i2c_client *i2c, u16 addr, u32 *val)
328b2697559SVinay Simha BN {
329b2697559SVinay Simha BN int ret;
330b2697559SVinay Simha BN u8 buf_addr[2];
331b2697559SVinay Simha BN
332b2697559SVinay Simha BN put_unaligned_be16(addr, buf_addr);
333b2697559SVinay Simha BN ret = i2c_master_send(i2c, buf_addr, sizeof(buf_addr));
334b2697559SVinay Simha BN if (ret < 0)
335b2697559SVinay Simha BN goto fail;
336b2697559SVinay Simha BN
337b2697559SVinay Simha BN ret = i2c_master_recv(i2c, (u8 *)val, sizeof(*val));
338b2697559SVinay Simha BN if (ret < 0)
339b2697559SVinay Simha BN goto fail;
340b2697559SVinay Simha BN
341b2697559SVinay Simha BN pr_debug("d2l: I2C : addr:%04x value:%08x\n", addr, *val);
34289fc8466SJiri Vanek return;
343b2697559SVinay Simha BN
344b2697559SVinay Simha BN fail:
345b2697559SVinay Simha BN dev_err(&i2c->dev, "Error %d reading from subaddress 0x%x\n",
346b2697559SVinay Simha BN ret, addr);
347b2697559SVinay Simha BN }
348b2697559SVinay Simha BN
d2l_write(struct i2c_client * i2c,u16 addr,u32 val)349b2697559SVinay Simha BN static void d2l_write(struct i2c_client *i2c, u16 addr, u32 val)
350b2697559SVinay Simha BN {
351b2697559SVinay Simha BN u8 data[6];
352b2697559SVinay Simha BN int ret;
353b2697559SVinay Simha BN
354b2697559SVinay Simha BN put_unaligned_be16(addr, data);
355b2697559SVinay Simha BN put_unaligned_le32(val, data + 2);
356b2697559SVinay Simha BN
357b2697559SVinay Simha BN ret = i2c_master_send(i2c, data, ARRAY_SIZE(data));
358b2697559SVinay Simha BN if (ret < 0)
359b2697559SVinay Simha BN dev_err(&i2c->dev, "Error %d writing to subaddress 0x%x\n",
360b2697559SVinay Simha BN ret, addr);
361b2697559SVinay Simha BN }
362b2697559SVinay Simha BN
363b2697559SVinay Simha BN /* helper function to access bus_formats */
get_connector(struct drm_encoder * encoder)364b2697559SVinay Simha BN static struct drm_connector *get_connector(struct drm_encoder *encoder)
365b2697559SVinay Simha BN {
366b2697559SVinay Simha BN struct drm_device *dev = encoder->dev;
367b2697559SVinay Simha BN struct drm_connector *connector;
368b2697559SVinay Simha BN
369b2697559SVinay Simha BN list_for_each_entry(connector, &dev->mode_config.connector_list, head)
370b2697559SVinay Simha BN if (connector->encoder == encoder)
371b2697559SVinay Simha BN return connector;
372b2697559SVinay Simha BN
373b2697559SVinay Simha BN return NULL;
374b2697559SVinay Simha BN }
375b2697559SVinay Simha BN
tc_bridge_enable(struct drm_bridge * bridge)376b2697559SVinay Simha BN static void tc_bridge_enable(struct drm_bridge *bridge)
377b2697559SVinay Simha BN {
378b2697559SVinay Simha BN struct tc_data *tc = bridge_to_tc(bridge);
379b2697559SVinay Simha BN u32 hback_porch, hsync_len, hfront_porch, hactive, htime1, htime2;
380b2697559SVinay Simha BN u32 vback_porch, vsync_len, vfront_porch, vactive, vtime1, vtime2;
381b2697559SVinay Simha BN u32 val = 0;
382b2697559SVinay Simha BN u16 dsiclk, clkdiv, byteclk, t1, t2, t3, vsdelay;
383b2697559SVinay Simha BN struct drm_display_mode *mode;
384b2697559SVinay Simha BN struct drm_connector *connector = get_connector(bridge->encoder);
385b2697559SVinay Simha BN
386b2697559SVinay Simha BN mode = &bridge->encoder->crtc->state->adjusted_mode;
387b2697559SVinay Simha BN
388b2697559SVinay Simha BN hback_porch = mode->htotal - mode->hsync_end;
389b2697559SVinay Simha BN hsync_len = mode->hsync_end - mode->hsync_start;
390b2697559SVinay Simha BN vback_porch = mode->vtotal - mode->vsync_end;
391b2697559SVinay Simha BN vsync_len = mode->vsync_end - mode->vsync_start;
392b2697559SVinay Simha BN
393b2697559SVinay Simha BN htime1 = (hback_porch << 16) + hsync_len;
394b2697559SVinay Simha BN vtime1 = (vback_porch << 16) + vsync_len;
395b2697559SVinay Simha BN
396b2697559SVinay Simha BN hfront_porch = mode->hsync_start - mode->hdisplay;
397b2697559SVinay Simha BN hactive = mode->hdisplay;
398b2697559SVinay Simha BN vfront_porch = mode->vsync_start - mode->vdisplay;
399b2697559SVinay Simha BN vactive = mode->vdisplay;
400b2697559SVinay Simha BN
401b2697559SVinay Simha BN htime2 = (hfront_porch << 16) + hactive;
402b2697559SVinay Simha BN vtime2 = (vfront_porch << 16) + vactive;
403b2697559SVinay Simha BN
404b2697559SVinay Simha BN d2l_read(tc->i2c, IDREG, &val);
405b2697559SVinay Simha BN
406b2697559SVinay Simha BN dev_info(tc->dev, "DSI2LVDS Chip ID.%02x Revision ID. %02x **\n",
407b2697559SVinay Simha BN (val >> 8) & 0xFF, val & 0xFF);
408b2697559SVinay Simha BN
409b2697559SVinay Simha BN d2l_write(tc->i2c, SYSRST, SYS_RST_REG | SYS_RST_DSIRX | SYS_RST_BM |
4108d87088eSTeresa Remmet SYS_RST_LCD | SYS_RST_I2CM);
411b2697559SVinay Simha BN usleep_range(30000, 40000);
412b2697559SVinay Simha BN
413b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_TX_RX_TA, TTA_GET | TTA_SURE);
414b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_LPTXTIMECNT, LPX_PERIOD);
415b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_D0S_CLRSIPOCOUNT, 3);
416b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_D1S_CLRSIPOCOUNT, 3);
417b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_D2S_CLRSIPOCOUNT, 3);
418b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_D3S_CLRSIPOCOUNT, 3);
419b2697559SVinay Simha BN
420b2697559SVinay Simha BN val = ((L0EN << tc->num_dsi_lanes) - L0EN) | DSI_CLEN_BIT;
421b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_LANEENABLE, val);
422b2697559SVinay Simha BN d2l_write(tc->i2c, DSI_LANEENABLE, val);
423b2697559SVinay Simha BN
424b2697559SVinay Simha BN d2l_write(tc->i2c, PPI_STARTPPI, PPI_START_FUNCTION);
425b2697559SVinay Simha BN d2l_write(tc->i2c, DSI_STARTDSI, DSI_RX_START);
426b2697559SVinay Simha BN
427b2697559SVinay Simha BN if (tc->bpc == 8)
428b2697559SVinay Simha BN val = TC358775_VPCTRL_OPXLFMT(1);
429b2697559SVinay Simha BN else /* bpc = 6; */
430b2697559SVinay Simha BN val = TC358775_VPCTRL_MSF(1);
431b2697559SVinay Simha BN
432b2697559SVinay Simha BN dsiclk = mode->crtc_clock * 3 * tc->bpc / tc->num_dsi_lanes / 1000;
433993a8791SJiri Vanek clkdiv = dsiclk / (tc->lvds_link == DUAL_LINK ? DIVIDE_BY_6 : DIVIDE_BY_3);
434b2697559SVinay Simha BN byteclk = dsiclk / 4;
435b2697559SVinay Simha BN t1 = hactive * (tc->bpc * 3 / 8) / tc->num_dsi_lanes;
436b2697559SVinay Simha BN t2 = ((100000 / clkdiv)) * (hactive + hback_porch + hsync_len + hfront_porch) / 1000;
437b2697559SVinay Simha BN t3 = ((t2 * byteclk) / 100) - (hactive * (tc->bpc * 3 / 8) /
438b2697559SVinay Simha BN tc->num_dsi_lanes);
439b2697559SVinay Simha BN
440b2697559SVinay Simha BN vsdelay = (clkdiv * (t1 + t3) / byteclk) - hback_porch - hsync_len - hactive;
441b2697559SVinay Simha BN
442b2697559SVinay Simha BN val |= TC358775_VPCTRL_VSDELAY(vsdelay);
443b2697559SVinay Simha BN d2l_write(tc->i2c, VPCTRL, val);
444b2697559SVinay Simha BN
445b2697559SVinay Simha BN d2l_write(tc->i2c, HTIM1, htime1);
446b2697559SVinay Simha BN d2l_write(tc->i2c, VTIM1, vtime1);
447b2697559SVinay Simha BN d2l_write(tc->i2c, HTIM2, htime2);
448b2697559SVinay Simha BN d2l_write(tc->i2c, VTIM2, vtime2);
449b2697559SVinay Simha BN
450b2697559SVinay Simha BN d2l_write(tc->i2c, VFUEN, VFUEN_EN);
451b2697559SVinay Simha BN d2l_write(tc->i2c, SYSRST, SYS_RST_LCD);
452b2697559SVinay Simha BN d2l_write(tc->i2c, LVPHY0, LV_PHY0_PRBS_ON(4) | LV_PHY0_ND(6));
453b2697559SVinay Simha BN
454b2697559SVinay Simha BN dev_dbg(tc->dev, "bus_formats %04x bpc %d\n",
455b2697559SVinay Simha BN connector->display_info.bus_formats[0],
456b2697559SVinay Simha BN tc->bpc);
457b2697559SVinay Simha BN if (connector->display_info.bus_formats[0] ==
458b2697559SVinay Simha BN MEDIA_BUS_FMT_RGB888_1X7X4_SPWG) {
459b2697559SVinay Simha BN /* VESA-24 */
460b2697559SVinay Simha BN d2l_write(tc->i2c, LV_MX0003, LV_MX(LVI_R0, LVI_R1, LVI_R2, LVI_R3));
461b2697559SVinay Simha BN d2l_write(tc->i2c, LV_MX0407, LV_MX(LVI_R4, LVI_R7, LVI_R5, LVI_G0));
462b2697559SVinay Simha BN d2l_write(tc->i2c, LV_MX0811, LV_MX(LVI_G1, LVI_G2, LVI_G6, LVI_G7));
463b2697559SVinay Simha BN d2l_write(tc->i2c, LV_MX1215, LV_MX(LVI_G3, LVI_G4, LVI_G5, LVI_B0));
464b2697559SVinay Simha BN d2l_write(tc->i2c, LV_MX1619, LV_MX(LVI_B6, LVI_B7, LVI_B1, LVI_B2));
465b2697559SVinay Simha BN d2l_write(tc->i2c, LV_MX2023, LV_MX(LVI_B3, LVI_B4, LVI_B5, LVI_L0));
466b2697559SVinay Simha BN d2l_write(tc->i2c, LV_MX2427, LV_MX(LVI_HS, LVI_VS, LVI_DE, LVI_R6));
467*3fe7b953SMichael Walle } else {
468*3fe7b953SMichael Walle /* JEIDA-18 and JEIDA-24 */
469*3fe7b953SMichael Walle d2l_write(tc->i2c, LV_MX0003, LV_MX(LVI_R2, LVI_R3, LVI_R4, LVI_R5));
470*3fe7b953SMichael Walle d2l_write(tc->i2c, LV_MX0407, LV_MX(LVI_R6, LVI_R1, LVI_R7, LVI_G2));
471*3fe7b953SMichael Walle d2l_write(tc->i2c, LV_MX0811, LV_MX(LVI_G3, LVI_G4, LVI_G0, LVI_G1));
472*3fe7b953SMichael Walle d2l_write(tc->i2c, LV_MX1215, LV_MX(LVI_G5, LVI_G6, LVI_G7, LVI_B2));
473*3fe7b953SMichael Walle d2l_write(tc->i2c, LV_MX1619, LV_MX(LVI_B0, LVI_B1, LVI_B3, LVI_B4));
474*3fe7b953SMichael Walle d2l_write(tc->i2c, LV_MX2023, LV_MX(LVI_B5, LVI_B6, LVI_B7, LVI_L0));
475*3fe7b953SMichael Walle d2l_write(tc->i2c, LV_MX2427, LV_MX(LVI_HS, LVI_VS, LVI_DE, LVI_R0));
476b2697559SVinay Simha BN }
477b2697559SVinay Simha BN
478b2697559SVinay Simha BN d2l_write(tc->i2c, VFUEN, VFUEN_EN);
479b2697559SVinay Simha BN
480b2697559SVinay Simha BN val = LVCFG_LVEN_BIT;
481b2697559SVinay Simha BN if (tc->lvds_link == DUAL_LINK) {
482b2697559SVinay Simha BN val |= TC358775_LVCFG_LVDLINK(1);
483b2697559SVinay Simha BN val |= TC358775_LVCFG_PCLKDIV(DIVIDE_BY_6);
484b2697559SVinay Simha BN } else {
485b2697559SVinay Simha BN val |= TC358775_LVCFG_PCLKDIV(DIVIDE_BY_3);
486c0057994SZheng Bin }
487b2697559SVinay Simha BN d2l_write(tc->i2c, LVCFG, val);
488b2697559SVinay Simha BN }
489b2697559SVinay Simha BN
490b2697559SVinay Simha BN static enum drm_mode_status
tc_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)491b2697559SVinay Simha BN tc_mode_valid(struct drm_bridge *bridge,
492b2697559SVinay Simha BN const struct drm_display_info *info,
493b2697559SVinay Simha BN const struct drm_display_mode *mode)
494b2697559SVinay Simha BN {
495b2697559SVinay Simha BN struct tc_data *tc = bridge_to_tc(bridge);
496b2697559SVinay Simha BN
497b2697559SVinay Simha BN /*
498b2697559SVinay Simha BN * Maximum pixel clock speed 135MHz for single-link
499b2697559SVinay Simha BN * 270MHz for dual-link
500b2697559SVinay Simha BN */
501b2697559SVinay Simha BN if ((mode->clock > 135000 && tc->lvds_link == SINGLE_LINK) ||
502b2697559SVinay Simha BN (mode->clock > 270000 && tc->lvds_link == DUAL_LINK))
503b2697559SVinay Simha BN return MODE_CLOCK_HIGH;
504b2697559SVinay Simha BN
505b2697559SVinay Simha BN switch (info->bus_formats[0]) {
506b2697559SVinay Simha BN case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
507b2697559SVinay Simha BN case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
508b2697559SVinay Simha BN /* RGB888 */
509b2697559SVinay Simha BN tc->bpc = 8;
510b2697559SVinay Simha BN break;
511b2697559SVinay Simha BN case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
512b2697559SVinay Simha BN /* RGB666 */
513b2697559SVinay Simha BN tc->bpc = 6;
514b2697559SVinay Simha BN break;
515b2697559SVinay Simha BN default:
516b2697559SVinay Simha BN dev_warn(tc->dev,
517b2697559SVinay Simha BN "unsupported LVDS bus format 0x%04x\n",
518b2697559SVinay Simha BN info->bus_formats[0]);
519b2697559SVinay Simha BN return MODE_NOMODE;
520b2697559SVinay Simha BN }
521b2697559SVinay Simha BN
522b2697559SVinay Simha BN return MODE_OK;
523b2697559SVinay Simha BN }
524b2697559SVinay Simha BN
tc358775_parse_dt(struct device_node * np,struct tc_data * tc)525b2697559SVinay Simha BN static int tc358775_parse_dt(struct device_node *np, struct tc_data *tc)
526b2697559SVinay Simha BN {
527b2697559SVinay Simha BN struct device_node *endpoint;
528b2697559SVinay Simha BN struct device_node *parent;
529b2697559SVinay Simha BN struct device_node *remote;
530c750c4ceSMarek Vasut int dsi_lanes = -1;
531b2697559SVinay Simha BN
532b2697559SVinay Simha BN /*
533b2697559SVinay Simha BN * To get the data-lanes of dsi, we need to access the dsi0_out of port1
534b2697559SVinay Simha BN * of dsi0 endpoint from bridge port0 of d2l_in
535b2697559SVinay Simha BN */
536b2697559SVinay Simha BN endpoint = of_graph_get_endpoint_by_regs(tc->dev->of_node,
537b2697559SVinay Simha BN TC358775_DSI_IN, -1);
538b2697559SVinay Simha BN if (endpoint) {
539b2697559SVinay Simha BN /* dsi0_out node */
540b2697559SVinay Simha BN parent = of_graph_get_remote_port_parent(endpoint);
541b2697559SVinay Simha BN of_node_put(endpoint);
542b2697559SVinay Simha BN if (parent) {
543b2697559SVinay Simha BN /* dsi0 port 1 */
54456426faaSMarek Vasut dsi_lanes = drm_of_get_data_lanes_count_ep(parent, 1, -1, 1, 4);
545b2697559SVinay Simha BN of_node_put(parent);
546b2697559SVinay Simha BN }
547b2697559SVinay Simha BN }
548b2697559SVinay Simha BN
54956426faaSMarek Vasut if (dsi_lanes < 0)
55056426faaSMarek Vasut return dsi_lanes;
551b2697559SVinay Simha BN
55256426faaSMarek Vasut tc->num_dsi_lanes = dsi_lanes;
553b2697559SVinay Simha BN
554b2697559SVinay Simha BN tc->host_node = of_graph_get_remote_node(np, 0, 0);
555b2697559SVinay Simha BN if (!tc->host_node)
556b2697559SVinay Simha BN return -ENODEV;
557b2697559SVinay Simha BN
558b2697559SVinay Simha BN of_node_put(tc->host_node);
559b2697559SVinay Simha BN
560b2697559SVinay Simha BN tc->lvds_link = SINGLE_LINK;
561b2697559SVinay Simha BN endpoint = of_graph_get_endpoint_by_regs(tc->dev->of_node,
562b2697559SVinay Simha BN TC358775_LVDS_OUT1, -1);
563b2697559SVinay Simha BN if (endpoint) {
564b2697559SVinay Simha BN remote = of_graph_get_remote_port_parent(endpoint);
565b2697559SVinay Simha BN of_node_put(endpoint);
566b2697559SVinay Simha BN
567b2697559SVinay Simha BN if (remote) {
568b2697559SVinay Simha BN if (of_device_is_available(remote))
569b2697559SVinay Simha BN tc->lvds_link = DUAL_LINK;
570b2697559SVinay Simha BN of_node_put(remote);
571b2697559SVinay Simha BN }
572b2697559SVinay Simha BN }
573b2697559SVinay Simha BN
574b2697559SVinay Simha BN dev_dbg(tc->dev, "no.of dsi lanes: %d\n", tc->num_dsi_lanes);
575b2697559SVinay Simha BN dev_dbg(tc->dev, "operating in %d-link mode\n", tc->lvds_link);
576b2697559SVinay Simha BN
577b2697559SVinay Simha BN return 0;
578b2697559SVinay Simha BN }
579b2697559SVinay Simha BN
tc_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)580b2697559SVinay Simha BN static int tc_bridge_attach(struct drm_bridge *bridge,
581b2697559SVinay Simha BN enum drm_bridge_attach_flags flags)
582b2697559SVinay Simha BN {
583b2697559SVinay Simha BN struct tc_data *tc = bridge_to_tc(bridge);
5844d77688fSMaxime Ripard
5854d77688fSMaxime Ripard /* Attach the panel-bridge to the dsi bridge */
5864d77688fSMaxime Ripard return drm_bridge_attach(bridge->encoder, tc->panel_bridge,
5874d77688fSMaxime Ripard &tc->bridge, flags);
5884d77688fSMaxime Ripard }
5894d77688fSMaxime Ripard
5904d77688fSMaxime Ripard static const struct drm_bridge_funcs tc_bridge_funcs = {
5914d77688fSMaxime Ripard .attach = tc_bridge_attach,
5924d77688fSMaxime Ripard .pre_enable = tc_bridge_pre_enable,
5934d77688fSMaxime Ripard .enable = tc_bridge_enable,
5944d77688fSMaxime Ripard .mode_valid = tc_mode_valid,
5954d77688fSMaxime Ripard .post_disable = tc_bridge_post_disable,
5964d77688fSMaxime Ripard };
5974d77688fSMaxime Ripard
tc_attach_host(struct tc_data * tc)5984d77688fSMaxime Ripard static int tc_attach_host(struct tc_data *tc)
5994d77688fSMaxime Ripard {
600b2697559SVinay Simha BN struct device *dev = &tc->i2c->dev;
601b2697559SVinay Simha BN struct mipi_dsi_host *host;
602b2697559SVinay Simha BN struct mipi_dsi_device *dsi;
603b2697559SVinay Simha BN int ret;
604b2697559SVinay Simha BN const struct mipi_dsi_device_info info = { .type = "tc358775",
605b2697559SVinay Simha BN .channel = 0,
606b2697559SVinay Simha BN .node = NULL,
607b2697559SVinay Simha BN };
608b2697559SVinay Simha BN
609b2697559SVinay Simha BN host = of_find_mipi_dsi_host_by_node(tc->host_node);
61052334bb4SNícolas F. R. A. Prado if (!host)
61152334bb4SNícolas F. R. A. Prado return dev_err_probe(dev, -EPROBE_DEFER, "failed to find dsi host\n");
612b2697559SVinay Simha BN
613526dcedfSMaxime Ripard dsi = devm_mipi_dsi_device_register_full(dev, host, &info);
614b2697559SVinay Simha BN if (IS_ERR(dsi)) {
615b2697559SVinay Simha BN dev_err(dev, "failed to create dsi device\n");
616526dcedfSMaxime Ripard return PTR_ERR(dsi);
617b2697559SVinay Simha BN }
618b2697559SVinay Simha BN
619b2697559SVinay Simha BN tc->dsi = dsi;
620b2697559SVinay Simha BN
621b2697559SVinay Simha BN dsi->lanes = tc->num_dsi_lanes;
622b2697559SVinay Simha BN dsi->format = MIPI_DSI_FMT_RGB888;
623b2697559SVinay Simha BN dsi->mode_flags = MIPI_DSI_MODE_VIDEO;
624b2697559SVinay Simha BN
625526dcedfSMaxime Ripard ret = devm_mipi_dsi_attach(dev, dsi);
626b2697559SVinay Simha BN if (ret < 0) {
627b2697559SVinay Simha BN dev_err(dev, "failed to attach dsi to host\n");
628526dcedfSMaxime Ripard return ret;
629b2697559SVinay Simha BN }
630b2697559SVinay Simha BN
6314d77688fSMaxime Ripard return 0;
632b2697559SVinay Simha BN }
633b2697559SVinay Simha BN
tc_probe(struct i2c_client * client)6349efb9344SUwe Kleine-König static int tc_probe(struct i2c_client *client)
635b2697559SVinay Simha BN {
636b2697559SVinay Simha BN struct device *dev = &client->dev;
637b2697559SVinay Simha BN struct tc_data *tc;
638b2697559SVinay Simha BN int ret;
639b2697559SVinay Simha BN
640b2697559SVinay Simha BN tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
641b2697559SVinay Simha BN if (!tc)
642b2697559SVinay Simha BN return -ENOMEM;
643b2697559SVinay Simha BN
644b2697559SVinay Simha BN tc->dev = dev;
645b2697559SVinay Simha BN tc->i2c = client;
646b2697559SVinay Simha BN
647aec9a857SJosé Expósito tc->panel_bridge = devm_drm_of_get_bridge(dev, dev->of_node,
648aec9a857SJosé Expósito TC358775_LVDS_OUT0, 0);
649b2697559SVinay Simha BN if (IS_ERR(tc->panel_bridge))
650b2697559SVinay Simha BN return PTR_ERR(tc->panel_bridge);
651b2697559SVinay Simha BN
652b2697559SVinay Simha BN ret = tc358775_parse_dt(dev->of_node, tc);
653b2697559SVinay Simha BN if (ret)
654b2697559SVinay Simha BN return ret;
655b2697559SVinay Simha BN
656b2697559SVinay Simha BN tc->vddio = devm_regulator_get(dev, "vddio-supply");
657b2697559SVinay Simha BN if (IS_ERR(tc->vddio)) {
658b2697559SVinay Simha BN ret = PTR_ERR(tc->vddio);
659b2697559SVinay Simha BN dev_err(dev, "vddio-supply not found\n");
660b2697559SVinay Simha BN return ret;
661b2697559SVinay Simha BN }
662b2697559SVinay Simha BN
663b2697559SVinay Simha BN tc->vdd = devm_regulator_get(dev, "vdd-supply");
664b2697559SVinay Simha BN if (IS_ERR(tc->vdd)) {
6657f7fb53fSVinay Simha BN ret = PTR_ERR(tc->vdd);
666b2697559SVinay Simha BN dev_err(dev, "vdd-supply not found\n");
667b2697559SVinay Simha BN return ret;
668b2697559SVinay Simha BN }
669b2697559SVinay Simha BN
670b2697559SVinay Simha BN tc->stby_gpio = devm_gpiod_get(dev, "stby", GPIOD_OUT_HIGH);
671b2697559SVinay Simha BN if (IS_ERR(tc->stby_gpio)) {
672b2697559SVinay Simha BN ret = PTR_ERR(tc->stby_gpio);
673b2697559SVinay Simha BN dev_err(dev, "cannot get stby-gpio %d\n", ret);
674b2697559SVinay Simha BN return ret;
675b2697559SVinay Simha BN }
676b2697559SVinay Simha BN
677b2697559SVinay Simha BN tc->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
678b2697559SVinay Simha BN if (IS_ERR(tc->reset_gpio)) {
679b2697559SVinay Simha BN ret = PTR_ERR(tc->reset_gpio);
680b2697559SVinay Simha BN dev_err(dev, "cannot get reset-gpios %d\n", ret);
681b2697559SVinay Simha BN return ret;
682b2697559SVinay Simha BN }
683b2697559SVinay Simha BN
684b2697559SVinay Simha BN tc->bridge.funcs = &tc_bridge_funcs;
685b2697559SVinay Simha BN tc->bridge.of_node = dev->of_node;
686b2697559SVinay Simha BN drm_bridge_add(&tc->bridge);
687b2697559SVinay Simha BN
688b2697559SVinay Simha BN i2c_set_clientdata(client, tc);
689b2697559SVinay Simha BN
6904d77688fSMaxime Ripard ret = tc_attach_host(tc);
6914d77688fSMaxime Ripard if (ret)
6924d77688fSMaxime Ripard goto err_bridge_remove;
6934d77688fSMaxime Ripard
694b2697559SVinay Simha BN return 0;
6954d77688fSMaxime Ripard
6964d77688fSMaxime Ripard err_bridge_remove:
6974d77688fSMaxime Ripard drm_bridge_remove(&tc->bridge);
6984d77688fSMaxime Ripard return ret;
699b2697559SVinay Simha BN }
700b2697559SVinay Simha BN
tc_remove(struct i2c_client * client)701ed5c2f5fSUwe Kleine-König static void tc_remove(struct i2c_client *client)
702b2697559SVinay Simha BN {
703b2697559SVinay Simha BN struct tc_data *tc = i2c_get_clientdata(client);
704b2697559SVinay Simha BN
705b2697559SVinay Simha BN drm_bridge_remove(&tc->bridge);
706b2697559SVinay Simha BN }
707b2697559SVinay Simha BN
708b2697559SVinay Simha BN static const struct i2c_device_id tc358775_i2c_ids[] = {
709b2697559SVinay Simha BN { "tc358775", 0 },
710b2697559SVinay Simha BN { }
711b2697559SVinay Simha BN };
712b2697559SVinay Simha BN MODULE_DEVICE_TABLE(i2c, tc358775_i2c_ids);
713b2697559SVinay Simha BN
714b2697559SVinay Simha BN static const struct of_device_id tc358775_of_ids[] = {
715b2697559SVinay Simha BN { .compatible = "toshiba,tc358775", },
716b2697559SVinay Simha BN { }
717b2697559SVinay Simha BN };
718b2697559SVinay Simha BN MODULE_DEVICE_TABLE(of, tc358775_of_ids);
719b2697559SVinay Simha BN
720b2697559SVinay Simha BN static struct i2c_driver tc358775_driver = {
721b2697559SVinay Simha BN .driver = {
722b2697559SVinay Simha BN .name = "tc358775",
723b2697559SVinay Simha BN .of_match_table = tc358775_of_ids,
724b2697559SVinay Simha BN },
725b2697559SVinay Simha BN .id_table = tc358775_i2c_ids,
726332af828SUwe Kleine-König .probe = tc_probe,
727b2697559SVinay Simha BN .remove = tc_remove,
728b2697559SVinay Simha BN };
729b2697559SVinay Simha BN module_i2c_driver(tc358775_driver);
730b2697559SVinay Simha BN
731b2697559SVinay Simha BN MODULE_AUTHOR("Vinay Simha BN <simhavcs@gmail.com>");
732b2697559SVinay Simha BN MODULE_DESCRIPTION("TC358775 DSI/LVDS bridge driver");
733b2697559SVinay Simha BN MODULE_LICENSE("GPL v2");
734