1ff1ca639SPeter Ujfalusi // SPDX-License-Identifier: GPL-2.0
2ff1ca639SPeter Ujfalusi /*
3ce1995a7SAlexander A. Klimov * Copyright (C) 2020 Texas Instruments Incorporated - https://www.ti.com
4ff1ca639SPeter Ujfalusi * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
5ff1ca639SPeter Ujfalusi */
6ff1ca639SPeter Ujfalusi
7ff1ca639SPeter Ujfalusi #include <linux/clk.h>
8ff1ca639SPeter Ujfalusi #include <linux/device.h>
9ff1ca639SPeter Ujfalusi #include <linux/gpio/consumer.h>
10ff1ca639SPeter Ujfalusi #include <linux/i2c.h>
11ff1ca639SPeter Ujfalusi #include <linux/kernel.h>
1210b1f852STomi Valkeinen #include <linux/math64.h>
13cec5ccefSFrancesco Dolcini #include <linux/media-bus-format.h>
14ee18698eSFrancesco Dolcini #include <linux/minmax.h>
15ff1ca639SPeter Ujfalusi #include <linux/module.h>
16ff1ca639SPeter Ujfalusi #include <linux/regmap.h>
17ff1ca639SPeter Ujfalusi #include <linux/regulator/consumer.h>
18ff1ca639SPeter Ujfalusi #include <linux/slab.h>
19697665d7STomi Valkeinen #include <linux/units.h>
20ff1ca639SPeter Ujfalusi
21ff1ca639SPeter Ujfalusi #include <drm/drm_atomic_helper.h>
22ff1ca639SPeter Ujfalusi #include <drm/drm_drv.h>
23ff1ca639SPeter Ujfalusi #include <drm/drm_mipi_dsi.h>
24ff1ca639SPeter Ujfalusi #include <drm/drm_of.h>
25ff1ca639SPeter Ujfalusi #include <drm/drm_panel.h>
26ff1ca639SPeter Ujfalusi #include <video/mipi_display.h>
27ff1ca639SPeter Ujfalusi #include <video/videomode.h>
28ff1ca639SPeter Ujfalusi
29ff1ca639SPeter Ujfalusi /* Global (16-bit addressable) */
30ff1ca639SPeter Ujfalusi #define TC358768_CHIPID 0x0000
31ff1ca639SPeter Ujfalusi #define TC358768_SYSCTL 0x0002
32ff1ca639SPeter Ujfalusi #define TC358768_CONFCTL 0x0004
33ff1ca639SPeter Ujfalusi #define TC358768_VSDLY 0x0006
34ff1ca639SPeter Ujfalusi #define TC358768_DATAFMT 0x0008
35ff1ca639SPeter Ujfalusi #define TC358768_GPIOEN 0x000E
36ff1ca639SPeter Ujfalusi #define TC358768_GPIODIR 0x0010
37ff1ca639SPeter Ujfalusi #define TC358768_GPIOIN 0x0012
38ff1ca639SPeter Ujfalusi #define TC358768_GPIOOUT 0x0014
39ff1ca639SPeter Ujfalusi #define TC358768_PLLCTL0 0x0016
40ff1ca639SPeter Ujfalusi #define TC358768_PLLCTL1 0x0018
41ff1ca639SPeter Ujfalusi #define TC358768_CMDBYTE 0x0022
42ff1ca639SPeter Ujfalusi #define TC358768_PP_MISC 0x0032
43ff1ca639SPeter Ujfalusi #define TC358768_DSITX_DT 0x0050
44ff1ca639SPeter Ujfalusi #define TC358768_FIFOSTATUS 0x00F8
45ff1ca639SPeter Ujfalusi
46ff1ca639SPeter Ujfalusi /* Debug (16-bit addressable) */
47ff1ca639SPeter Ujfalusi #define TC358768_VBUFCTRL 0x00E0
48ff1ca639SPeter Ujfalusi #define TC358768_DBG_WIDTH 0x00E2
49ff1ca639SPeter Ujfalusi #define TC358768_DBG_VBLANK 0x00E4
50ff1ca639SPeter Ujfalusi #define TC358768_DBG_DATA 0x00E8
51ff1ca639SPeter Ujfalusi
52ff1ca639SPeter Ujfalusi /* TX PHY (32-bit addressable) */
53ff1ca639SPeter Ujfalusi #define TC358768_CLW_DPHYCONTTX 0x0100
54ff1ca639SPeter Ujfalusi #define TC358768_D0W_DPHYCONTTX 0x0104
55ff1ca639SPeter Ujfalusi #define TC358768_D1W_DPHYCONTTX 0x0108
56ff1ca639SPeter Ujfalusi #define TC358768_D2W_DPHYCONTTX 0x010C
57ff1ca639SPeter Ujfalusi #define TC358768_D3W_DPHYCONTTX 0x0110
58ff1ca639SPeter Ujfalusi #define TC358768_CLW_CNTRL 0x0140
59ff1ca639SPeter Ujfalusi #define TC358768_D0W_CNTRL 0x0144
60ff1ca639SPeter Ujfalusi #define TC358768_D1W_CNTRL 0x0148
61ff1ca639SPeter Ujfalusi #define TC358768_D2W_CNTRL 0x014C
62ff1ca639SPeter Ujfalusi #define TC358768_D3W_CNTRL 0x0150
63ff1ca639SPeter Ujfalusi
64ff1ca639SPeter Ujfalusi /* TX PPI (32-bit addressable) */
65ff1ca639SPeter Ujfalusi #define TC358768_STARTCNTRL 0x0204
66ff1ca639SPeter Ujfalusi #define TC358768_DSITXSTATUS 0x0208
67ff1ca639SPeter Ujfalusi #define TC358768_LINEINITCNT 0x0210
68ff1ca639SPeter Ujfalusi #define TC358768_LPTXTIMECNT 0x0214
69ff1ca639SPeter Ujfalusi #define TC358768_TCLK_HEADERCNT 0x0218
70ff1ca639SPeter Ujfalusi #define TC358768_TCLK_TRAILCNT 0x021C
71ff1ca639SPeter Ujfalusi #define TC358768_THS_HEADERCNT 0x0220
72ff1ca639SPeter Ujfalusi #define TC358768_TWAKEUP 0x0224
73ff1ca639SPeter Ujfalusi #define TC358768_TCLK_POSTCNT 0x0228
74ff1ca639SPeter Ujfalusi #define TC358768_THS_TRAILCNT 0x022C
75ff1ca639SPeter Ujfalusi #define TC358768_HSTXVREGCNT 0x0230
76ff1ca639SPeter Ujfalusi #define TC358768_HSTXVREGEN 0x0234
77ff1ca639SPeter Ujfalusi #define TC358768_TXOPTIONCNTRL 0x0238
78ff1ca639SPeter Ujfalusi #define TC358768_BTACNTRL1 0x023C
79ff1ca639SPeter Ujfalusi
80ff1ca639SPeter Ujfalusi /* TX CTRL (32-bit addressable) */
81ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONTROL 0x040C
82ff1ca639SPeter Ujfalusi #define TC358768_DSI_STATUS 0x0410
83ff1ca639SPeter Ujfalusi #define TC358768_DSI_INT 0x0414
84ff1ca639SPeter Ujfalusi #define TC358768_DSI_INT_ENA 0x0418
85ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_RDFIFO 0x0430
86ff1ca639SPeter Ujfalusi #define TC358768_DSI_ACKERR 0x0434
87ff1ca639SPeter Ujfalusi #define TC358768_DSI_ACKERR_INTENA 0x0438
88ff1ca639SPeter Ujfalusi #define TC358768_DSI_ACKERR_HALT 0x043c
89ff1ca639SPeter Ujfalusi #define TC358768_DSI_RXERR 0x0440
90ff1ca639SPeter Ujfalusi #define TC358768_DSI_RXERR_INTENA 0x0444
91ff1ca639SPeter Ujfalusi #define TC358768_DSI_RXERR_HALT 0x0448
92ff1ca639SPeter Ujfalusi #define TC358768_DSI_ERR 0x044C
93ff1ca639SPeter Ujfalusi #define TC358768_DSI_ERR_INTENA 0x0450
94ff1ca639SPeter Ujfalusi #define TC358768_DSI_ERR_HALT 0x0454
95ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONFW 0x0500
96ff1ca639SPeter Ujfalusi #define TC358768_DSI_LPCMD 0x0500
97ff1ca639SPeter Ujfalusi #define TC358768_DSI_RESET 0x0504
98ff1ca639SPeter Ujfalusi #define TC358768_DSI_INT_CLR 0x050C
99ff1ca639SPeter Ujfalusi #define TC358768_DSI_START 0x0518
100ff1ca639SPeter Ujfalusi
101ff1ca639SPeter Ujfalusi /* DSITX CTRL (16-bit addressable) */
102ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_TX 0x0600
103ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_TYPE 0x0602
104ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_WC 0x0604
105ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_WD0 0x0610
106ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_WD1 0x0612
107ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_WD2 0x0614
108ff1ca639SPeter Ujfalusi #define TC358768_DSICMD_WD3 0x0616
109ff1ca639SPeter Ujfalusi #define TC358768_DSI_EVENT 0x0620
110ff1ca639SPeter Ujfalusi #define TC358768_DSI_VSW 0x0622
111ff1ca639SPeter Ujfalusi #define TC358768_DSI_VBPR 0x0624
112ff1ca639SPeter Ujfalusi #define TC358768_DSI_VACT 0x0626
113ff1ca639SPeter Ujfalusi #define TC358768_DSI_HSW 0x0628
114ff1ca639SPeter Ujfalusi #define TC358768_DSI_HBPR 0x062A
115ff1ca639SPeter Ujfalusi #define TC358768_DSI_HACT 0x062C
116ff1ca639SPeter Ujfalusi
117ff1ca639SPeter Ujfalusi /* TC358768_DSI_CONTROL (0x040C) register */
118ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONTROL_DIS_MODE BIT(15)
119ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONTROL_TXMD BIT(7)
120ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONTROL_HSCKMD BIT(5)
121ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONTROL_EOTDIS BIT(0)
122ff1ca639SPeter Ujfalusi
123ff1ca639SPeter Ujfalusi /* TC358768_DSI_CONFW (0x0500) register */
124ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONFW_MODE_SET (5 << 29)
125ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONFW_MODE_CLR (6 << 29)
126ff1ca639SPeter Ujfalusi #define TC358768_DSI_CONFW_ADDR_DSI_CONTROL (0x3 << 24)
127ff1ca639SPeter Ujfalusi
128*1a312ed8SFrancesco Dolcini /* TC358768_DSICMD_TX (0x0600) register */
129*1a312ed8SFrancesco Dolcini #define TC358768_DSI_CMDTX_DC_START BIT(0)
130*1a312ed8SFrancesco Dolcini
131ff1ca639SPeter Ujfalusi static const char * const tc358768_supplies[] = {
132ff1ca639SPeter Ujfalusi "vddc", "vddmipi", "vddio"
133ff1ca639SPeter Ujfalusi };
134ff1ca639SPeter Ujfalusi
135ff1ca639SPeter Ujfalusi struct tc358768_dsi_output {
136ff1ca639SPeter Ujfalusi struct mipi_dsi_device *dev;
137ff1ca639SPeter Ujfalusi struct drm_panel *panel;
138ff1ca639SPeter Ujfalusi struct drm_bridge *bridge;
139ff1ca639SPeter Ujfalusi };
140ff1ca639SPeter Ujfalusi
141ff1ca639SPeter Ujfalusi struct tc358768_priv {
142ff1ca639SPeter Ujfalusi struct device *dev;
143ff1ca639SPeter Ujfalusi struct regmap *regmap;
144ff1ca639SPeter Ujfalusi struct gpio_desc *reset_gpio;
145ff1ca639SPeter Ujfalusi struct regulator_bulk_data supplies[ARRAY_SIZE(tc358768_supplies)];
146ff1ca639SPeter Ujfalusi struct clk *refclk;
147ff1ca639SPeter Ujfalusi int enabled;
148ff1ca639SPeter Ujfalusi int error;
149ff1ca639SPeter Ujfalusi
150ff1ca639SPeter Ujfalusi struct mipi_dsi_host dsi_host;
151ff1ca639SPeter Ujfalusi struct drm_bridge bridge;
152ff1ca639SPeter Ujfalusi struct tc358768_dsi_output output;
153ff1ca639SPeter Ujfalusi
154ff1ca639SPeter Ujfalusi u32 pd_lines; /* number of Parallel Port Input Data Lines */
155ff1ca639SPeter Ujfalusi u32 dsi_lanes; /* number of DSI Lanes */
156ffd2e4bbSFrancesco Dolcini u32 dsi_bpp; /* number of Bits Per Pixel over DSI */
157ff1ca639SPeter Ujfalusi
158ff1ca639SPeter Ujfalusi /* Parameters for PLL programming */
159ff1ca639SPeter Ujfalusi u32 fbd; /* PLL feedback divider */
160ff1ca639SPeter Ujfalusi u32 prd; /* PLL input divider */
161ff1ca639SPeter Ujfalusi u32 frs; /* PLL Freqency range for HSCK (post divider) */
162ff1ca639SPeter Ujfalusi
163ff1ca639SPeter Ujfalusi u32 dsiclk; /* pll_clk / 2 */
16410b1f852STomi Valkeinen u32 pclk; /* incoming pclk rate */
165ff1ca639SPeter Ujfalusi };
166ff1ca639SPeter Ujfalusi
dsi_host_to_tc358768(struct mipi_dsi_host * host)167ff1ca639SPeter Ujfalusi static inline struct tc358768_priv *dsi_host_to_tc358768(struct mipi_dsi_host
168ff1ca639SPeter Ujfalusi *host)
169ff1ca639SPeter Ujfalusi {
170ff1ca639SPeter Ujfalusi return container_of(host, struct tc358768_priv, dsi_host);
171ff1ca639SPeter Ujfalusi }
172ff1ca639SPeter Ujfalusi
bridge_to_tc358768(struct drm_bridge * bridge)173ff1ca639SPeter Ujfalusi static inline struct tc358768_priv *bridge_to_tc358768(struct drm_bridge
174ff1ca639SPeter Ujfalusi *bridge)
175ff1ca639SPeter Ujfalusi {
176ff1ca639SPeter Ujfalusi return container_of(bridge, struct tc358768_priv, bridge);
177ff1ca639SPeter Ujfalusi }
178ff1ca639SPeter Ujfalusi
tc358768_clear_error(struct tc358768_priv * priv)179ff1ca639SPeter Ujfalusi static int tc358768_clear_error(struct tc358768_priv *priv)
180ff1ca639SPeter Ujfalusi {
181ff1ca639SPeter Ujfalusi int ret = priv->error;
182ff1ca639SPeter Ujfalusi
183ff1ca639SPeter Ujfalusi priv->error = 0;
184ff1ca639SPeter Ujfalusi return ret;
185ff1ca639SPeter Ujfalusi }
186ff1ca639SPeter Ujfalusi
tc358768_write(struct tc358768_priv * priv,u32 reg,u32 val)187ff1ca639SPeter Ujfalusi static void tc358768_write(struct tc358768_priv *priv, u32 reg, u32 val)
188ff1ca639SPeter Ujfalusi {
18978b0d99aSArnd Bergmann /* work around https://gcc.gnu.org/bugzilla/show_bug.cgi?id=81715 */
19078b0d99aSArnd Bergmann int tmpval = val;
191ff1ca639SPeter Ujfalusi size_t count = 2;
192ff1ca639SPeter Ujfalusi
193ff1ca639SPeter Ujfalusi if (priv->error)
194ff1ca639SPeter Ujfalusi return;
195ff1ca639SPeter Ujfalusi
196ff1ca639SPeter Ujfalusi /* 16-bit register? */
197ff1ca639SPeter Ujfalusi if (reg < 0x100 || reg >= 0x600)
198ff1ca639SPeter Ujfalusi count = 1;
199ff1ca639SPeter Ujfalusi
20078b0d99aSArnd Bergmann priv->error = regmap_bulk_write(priv->regmap, reg, &tmpval, count);
201ff1ca639SPeter Ujfalusi }
202ff1ca639SPeter Ujfalusi
tc358768_read(struct tc358768_priv * priv,u32 reg,u32 * val)203ff1ca639SPeter Ujfalusi static void tc358768_read(struct tc358768_priv *priv, u32 reg, u32 *val)
204ff1ca639SPeter Ujfalusi {
205ff1ca639SPeter Ujfalusi size_t count = 2;
206ff1ca639SPeter Ujfalusi
207ff1ca639SPeter Ujfalusi if (priv->error)
208ff1ca639SPeter Ujfalusi return;
209ff1ca639SPeter Ujfalusi
210ff1ca639SPeter Ujfalusi /* 16-bit register? */
211ff1ca639SPeter Ujfalusi if (reg < 0x100 || reg >= 0x600) {
212ff1ca639SPeter Ujfalusi *val = 0;
213ff1ca639SPeter Ujfalusi count = 1;
214ff1ca639SPeter Ujfalusi }
215ff1ca639SPeter Ujfalusi
216ff1ca639SPeter Ujfalusi priv->error = regmap_bulk_read(priv->regmap, reg, val, count);
217ff1ca639SPeter Ujfalusi }
218ff1ca639SPeter Ujfalusi
tc358768_update_bits(struct tc358768_priv * priv,u32 reg,u32 mask,u32 val)219ff1ca639SPeter Ujfalusi static void tc358768_update_bits(struct tc358768_priv *priv, u32 reg, u32 mask,
220ff1ca639SPeter Ujfalusi u32 val)
221ff1ca639SPeter Ujfalusi {
222ff1ca639SPeter Ujfalusi u32 tmp, orig;
223ff1ca639SPeter Ujfalusi
224ff1ca639SPeter Ujfalusi tc358768_read(priv, reg, &orig);
2256bec5b0bSTomi Valkeinen
2266bec5b0bSTomi Valkeinen if (priv->error)
2276bec5b0bSTomi Valkeinen return;
2286bec5b0bSTomi Valkeinen
229ff1ca639SPeter Ujfalusi tmp = orig & ~mask;
230ff1ca639SPeter Ujfalusi tmp |= val & mask;
231ff1ca639SPeter Ujfalusi if (tmp != orig)
232ff1ca639SPeter Ujfalusi tc358768_write(priv, reg, tmp);
233ff1ca639SPeter Ujfalusi }
234ff1ca639SPeter Ujfalusi
tc358768_dsicmd_tx(struct tc358768_priv * priv)235*1a312ed8SFrancesco Dolcini static void tc358768_dsicmd_tx(struct tc358768_priv *priv)
236*1a312ed8SFrancesco Dolcini {
237*1a312ed8SFrancesco Dolcini u32 val;
238*1a312ed8SFrancesco Dolcini
239*1a312ed8SFrancesco Dolcini /* start transfer */
240*1a312ed8SFrancesco Dolcini tc358768_write(priv, TC358768_DSICMD_TX, TC358768_DSI_CMDTX_DC_START);
241*1a312ed8SFrancesco Dolcini if (priv->error)
242*1a312ed8SFrancesco Dolcini return;
243*1a312ed8SFrancesco Dolcini
244*1a312ed8SFrancesco Dolcini /* wait transfer completion */
245*1a312ed8SFrancesco Dolcini priv->error = regmap_read_poll_timeout(priv->regmap, TC358768_DSICMD_TX, val,
246*1a312ed8SFrancesco Dolcini (val & TC358768_DSI_CMDTX_DC_START) == 0,
247*1a312ed8SFrancesco Dolcini 100, 100000);
248*1a312ed8SFrancesco Dolcini }
249*1a312ed8SFrancesco Dolcini
tc358768_sw_reset(struct tc358768_priv * priv)250ff1ca639SPeter Ujfalusi static int tc358768_sw_reset(struct tc358768_priv *priv)
251ff1ca639SPeter Ujfalusi {
252ff1ca639SPeter Ujfalusi /* Assert Reset */
253ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_SYSCTL, 1);
254ff1ca639SPeter Ujfalusi /* Release Reset, Exit Sleep */
255ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_SYSCTL, 0);
256ff1ca639SPeter Ujfalusi
257ff1ca639SPeter Ujfalusi return tc358768_clear_error(priv);
258ff1ca639SPeter Ujfalusi }
259ff1ca639SPeter Ujfalusi
tc358768_hw_enable(struct tc358768_priv * priv)260ff1ca639SPeter Ujfalusi static void tc358768_hw_enable(struct tc358768_priv *priv)
261ff1ca639SPeter Ujfalusi {
262ff1ca639SPeter Ujfalusi int ret;
263ff1ca639SPeter Ujfalusi
264ff1ca639SPeter Ujfalusi if (priv->enabled)
265ff1ca639SPeter Ujfalusi return;
266ff1ca639SPeter Ujfalusi
26745a44b01SDmitry Osipenko ret = clk_prepare_enable(priv->refclk);
26845a44b01SDmitry Osipenko if (ret < 0)
26945a44b01SDmitry Osipenko dev_err(priv->dev, "error enabling refclk (%d)\n", ret);
27045a44b01SDmitry Osipenko
271ff1ca639SPeter Ujfalusi ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies), priv->supplies);
272ff1ca639SPeter Ujfalusi if (ret < 0)
273ff1ca639SPeter Ujfalusi dev_err(priv->dev, "error enabling regulators (%d)\n", ret);
274ff1ca639SPeter Ujfalusi
275ff1ca639SPeter Ujfalusi if (priv->reset_gpio)
276ff1ca639SPeter Ujfalusi usleep_range(200, 300);
277ff1ca639SPeter Ujfalusi
278ff1ca639SPeter Ujfalusi /*
279ff1ca639SPeter Ujfalusi * The RESX is active low (GPIO_ACTIVE_LOW).
280ff1ca639SPeter Ujfalusi * DEASSERT (value = 0) the reset_gpio to enable the chip
281ff1ca639SPeter Ujfalusi */
282ff1ca639SPeter Ujfalusi gpiod_set_value_cansleep(priv->reset_gpio, 0);
283ff1ca639SPeter Ujfalusi
284ff1ca639SPeter Ujfalusi /* wait for encoder clocks to stabilize */
285ff1ca639SPeter Ujfalusi usleep_range(1000, 2000);
286ff1ca639SPeter Ujfalusi
287ff1ca639SPeter Ujfalusi priv->enabled = true;
288ff1ca639SPeter Ujfalusi }
289ff1ca639SPeter Ujfalusi
tc358768_hw_disable(struct tc358768_priv * priv)290ff1ca639SPeter Ujfalusi static void tc358768_hw_disable(struct tc358768_priv *priv)
291ff1ca639SPeter Ujfalusi {
292ff1ca639SPeter Ujfalusi int ret;
293ff1ca639SPeter Ujfalusi
294ff1ca639SPeter Ujfalusi if (!priv->enabled)
295ff1ca639SPeter Ujfalusi return;
296ff1ca639SPeter Ujfalusi
297ff1ca639SPeter Ujfalusi /*
298ff1ca639SPeter Ujfalusi * The RESX is active low (GPIO_ACTIVE_LOW).
299ff1ca639SPeter Ujfalusi * ASSERT (value = 1) the reset_gpio to disable the chip
300ff1ca639SPeter Ujfalusi */
301ff1ca639SPeter Ujfalusi gpiod_set_value_cansleep(priv->reset_gpio, 1);
302ff1ca639SPeter Ujfalusi
303ff1ca639SPeter Ujfalusi ret = regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
304ff1ca639SPeter Ujfalusi priv->supplies);
305ff1ca639SPeter Ujfalusi if (ret < 0)
306ff1ca639SPeter Ujfalusi dev_err(priv->dev, "error disabling regulators (%d)\n", ret);
307ff1ca639SPeter Ujfalusi
30845a44b01SDmitry Osipenko clk_disable_unprepare(priv->refclk);
30945a44b01SDmitry Osipenko
310ff1ca639SPeter Ujfalusi priv->enabled = false;
311ff1ca639SPeter Ujfalusi }
312ff1ca639SPeter Ujfalusi
tc358768_pll_to_pclk(struct tc358768_priv * priv,u32 pll_clk)313ff1ca639SPeter Ujfalusi static u32 tc358768_pll_to_pclk(struct tc358768_priv *priv, u32 pll_clk)
314ff1ca639SPeter Ujfalusi {
315ffd2e4bbSFrancesco Dolcini return (u32)div_u64((u64)pll_clk * priv->dsi_lanes, priv->dsi_bpp);
316ff1ca639SPeter Ujfalusi }
317ff1ca639SPeter Ujfalusi
tc358768_pclk_to_pll(struct tc358768_priv * priv,u32 pclk)318ff1ca639SPeter Ujfalusi static u32 tc358768_pclk_to_pll(struct tc358768_priv *priv, u32 pclk)
319ff1ca639SPeter Ujfalusi {
320ffd2e4bbSFrancesco Dolcini return (u32)div_u64((u64)pclk * priv->dsi_bpp, priv->dsi_lanes);
321ff1ca639SPeter Ujfalusi }
322ff1ca639SPeter Ujfalusi
tc358768_calc_pll(struct tc358768_priv * priv,const struct drm_display_mode * mode,bool verify_only)323ff1ca639SPeter Ujfalusi static int tc358768_calc_pll(struct tc358768_priv *priv,
324ff1ca639SPeter Ujfalusi const struct drm_display_mode *mode,
325ff1ca639SPeter Ujfalusi bool verify_only)
326ff1ca639SPeter Ujfalusi {
3274b4e7a2aSColin Ian King static const u32 frs_limits[] = {
328ff1ca639SPeter Ujfalusi 1000000000,
329ff1ca639SPeter Ujfalusi 500000000,
330ff1ca639SPeter Ujfalusi 250000000,
331ff1ca639SPeter Ujfalusi 125000000,
332ff1ca639SPeter Ujfalusi 62500000
333ff1ca639SPeter Ujfalusi };
334ff1ca639SPeter Ujfalusi unsigned long refclk;
335ff1ca639SPeter Ujfalusi u32 prd, target_pll, i, max_pll, min_pll;
336ff1ca639SPeter Ujfalusi u32 frs, best_diff, best_pll, best_prd, best_fbd;
337ff1ca639SPeter Ujfalusi
338ff1ca639SPeter Ujfalusi target_pll = tc358768_pclk_to_pll(priv, mode->clock * 1000);
339ff1ca639SPeter Ujfalusi
340ff1ca639SPeter Ujfalusi /* pll_clk = RefClk * [(FBD + 1)/ (PRD + 1)] * [1 / (2^FRS)] */
341ff1ca639SPeter Ujfalusi
342ff1ca639SPeter Ujfalusi for (i = 0; i < ARRAY_SIZE(frs_limits); i++)
343ff1ca639SPeter Ujfalusi if (target_pll >= frs_limits[i])
344ff1ca639SPeter Ujfalusi break;
345ff1ca639SPeter Ujfalusi
346ff1ca639SPeter Ujfalusi if (i == ARRAY_SIZE(frs_limits) || i == 0)
347ff1ca639SPeter Ujfalusi return -EINVAL;
348ff1ca639SPeter Ujfalusi
349ff1ca639SPeter Ujfalusi frs = i - 1;
350ff1ca639SPeter Ujfalusi max_pll = frs_limits[i - 1];
351ff1ca639SPeter Ujfalusi min_pll = frs_limits[i];
352ff1ca639SPeter Ujfalusi
353ff1ca639SPeter Ujfalusi refclk = clk_get_rate(priv->refclk);
354ff1ca639SPeter Ujfalusi
355ff1ca639SPeter Ujfalusi best_diff = UINT_MAX;
356ff1ca639SPeter Ujfalusi best_pll = 0;
357ff1ca639SPeter Ujfalusi best_prd = 0;
358ff1ca639SPeter Ujfalusi best_fbd = 0;
359ff1ca639SPeter Ujfalusi
360ff1ca639SPeter Ujfalusi for (prd = 0; prd < 16; ++prd) {
361ff1ca639SPeter Ujfalusi u32 divisor = (prd + 1) * (1 << frs);
362ff1ca639SPeter Ujfalusi u32 fbd;
363ff1ca639SPeter Ujfalusi
364ff1ca639SPeter Ujfalusi for (fbd = 0; fbd < 512; ++fbd) {
3656a4020b4SFrancesco Dolcini u32 pll, diff, pll_in;
366ff1ca639SPeter Ujfalusi
367ff1ca639SPeter Ujfalusi pll = (u32)div_u64((u64)refclk * (fbd + 1), divisor);
368ff1ca639SPeter Ujfalusi
369ff1ca639SPeter Ujfalusi if (pll >= max_pll || pll < min_pll)
370ff1ca639SPeter Ujfalusi continue;
371ff1ca639SPeter Ujfalusi
3726a4020b4SFrancesco Dolcini pll_in = (u32)div_u64((u64)refclk, prd + 1);
3736a4020b4SFrancesco Dolcini if (pll_in < 4000000)
3746a4020b4SFrancesco Dolcini continue;
3756a4020b4SFrancesco Dolcini
376ff1ca639SPeter Ujfalusi diff = max(pll, target_pll) - min(pll, target_pll);
377ff1ca639SPeter Ujfalusi
378ff1ca639SPeter Ujfalusi if (diff < best_diff) {
379ff1ca639SPeter Ujfalusi best_diff = diff;
380ff1ca639SPeter Ujfalusi best_pll = pll;
381ff1ca639SPeter Ujfalusi best_prd = prd;
382ff1ca639SPeter Ujfalusi best_fbd = fbd;
383ff1ca639SPeter Ujfalusi
384ff1ca639SPeter Ujfalusi if (best_diff == 0)
385ff1ca639SPeter Ujfalusi goto found;
386ff1ca639SPeter Ujfalusi }
387ff1ca639SPeter Ujfalusi }
388ff1ca639SPeter Ujfalusi }
389ff1ca639SPeter Ujfalusi
390ff1ca639SPeter Ujfalusi if (best_diff == UINT_MAX) {
391ff1ca639SPeter Ujfalusi dev_err(priv->dev, "could not find suitable PLL setup\n");
392ff1ca639SPeter Ujfalusi return -EINVAL;
393ff1ca639SPeter Ujfalusi }
394ff1ca639SPeter Ujfalusi
395ff1ca639SPeter Ujfalusi found:
396ff1ca639SPeter Ujfalusi if (verify_only)
397ff1ca639SPeter Ujfalusi return 0;
398ff1ca639SPeter Ujfalusi
399ff1ca639SPeter Ujfalusi priv->fbd = best_fbd;
400ff1ca639SPeter Ujfalusi priv->prd = best_prd;
401ff1ca639SPeter Ujfalusi priv->frs = frs;
402ff1ca639SPeter Ujfalusi priv->dsiclk = best_pll / 2;
40310b1f852STomi Valkeinen priv->pclk = mode->clock * 1000;
404ff1ca639SPeter Ujfalusi
405ff1ca639SPeter Ujfalusi return 0;
406ff1ca639SPeter Ujfalusi }
407ff1ca639SPeter Ujfalusi
tc358768_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * dev)408ff1ca639SPeter Ujfalusi static int tc358768_dsi_host_attach(struct mipi_dsi_host *host,
409ff1ca639SPeter Ujfalusi struct mipi_dsi_device *dev)
410ff1ca639SPeter Ujfalusi {
411ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = dsi_host_to_tc358768(host);
412ff1ca639SPeter Ujfalusi struct drm_bridge *bridge;
413ff1ca639SPeter Ujfalusi struct drm_panel *panel;
414ff1ca639SPeter Ujfalusi struct device_node *ep;
415ff1ca639SPeter Ujfalusi int ret;
416ff1ca639SPeter Ujfalusi
417ff1ca639SPeter Ujfalusi if (dev->lanes > 4) {
418ff1ca639SPeter Ujfalusi dev_err(priv->dev, "unsupported number of data lanes(%u)\n",
419ff1ca639SPeter Ujfalusi dev->lanes);
420ff1ca639SPeter Ujfalusi return -EINVAL;
421ff1ca639SPeter Ujfalusi }
422ff1ca639SPeter Ujfalusi
423ff1ca639SPeter Ujfalusi /*
424ff1ca639SPeter Ujfalusi * tc358768 supports both Video and Pulse mode, but the driver only
425ff1ca639SPeter Ujfalusi * implements Video (event) mode currently
426ff1ca639SPeter Ujfalusi */
427ff1ca639SPeter Ujfalusi if (!(dev->mode_flags & MIPI_DSI_MODE_VIDEO)) {
428ff1ca639SPeter Ujfalusi dev_err(priv->dev, "Only MIPI_DSI_MODE_VIDEO is supported\n");
429ff1ca639SPeter Ujfalusi return -ENOTSUPP;
430ff1ca639SPeter Ujfalusi }
431ff1ca639SPeter Ujfalusi
432ff1ca639SPeter Ujfalusi /*
433ff1ca639SPeter Ujfalusi * tc358768 supports RGB888, RGB666, RGB666_PACKED and RGB565, but only
434ff1ca639SPeter Ujfalusi * RGB888 is verified.
435ff1ca639SPeter Ujfalusi */
436ff1ca639SPeter Ujfalusi if (dev->format != MIPI_DSI_FMT_RGB888) {
437ff1ca639SPeter Ujfalusi dev_warn(priv->dev, "Only MIPI_DSI_FMT_RGB888 tested!\n");
438ff1ca639SPeter Ujfalusi return -ENOTSUPP;
439ff1ca639SPeter Ujfalusi }
440ff1ca639SPeter Ujfalusi
441ff1ca639SPeter Ujfalusi ret = drm_of_find_panel_or_bridge(host->dev->of_node, 1, 0, &panel,
442ff1ca639SPeter Ujfalusi &bridge);
443ff1ca639SPeter Ujfalusi if (ret)
444ff1ca639SPeter Ujfalusi return ret;
445ff1ca639SPeter Ujfalusi
446ff1ca639SPeter Ujfalusi if (panel) {
447ff1ca639SPeter Ujfalusi bridge = drm_panel_bridge_add_typed(panel,
448ff1ca639SPeter Ujfalusi DRM_MODE_CONNECTOR_DSI);
449ff1ca639SPeter Ujfalusi if (IS_ERR(bridge))
450ff1ca639SPeter Ujfalusi return PTR_ERR(bridge);
451ff1ca639SPeter Ujfalusi }
452ff1ca639SPeter Ujfalusi
453ff1ca639SPeter Ujfalusi priv->output.dev = dev;
454ff1ca639SPeter Ujfalusi priv->output.bridge = bridge;
455ff1ca639SPeter Ujfalusi priv->output.panel = panel;
456ff1ca639SPeter Ujfalusi
457ff1ca639SPeter Ujfalusi priv->dsi_lanes = dev->lanes;
458ffd2e4bbSFrancesco Dolcini priv->dsi_bpp = mipi_dsi_pixel_format_to_bpp(dev->format);
459ff1ca639SPeter Ujfalusi
460ff1ca639SPeter Ujfalusi /* get input ep (port0/endpoint0) */
461ff1ca639SPeter Ujfalusi ret = -EINVAL;
462ff1ca639SPeter Ujfalusi ep = of_graph_get_endpoint_by_regs(host->dev->of_node, 0, 0);
463ff1ca639SPeter Ujfalusi if (ep) {
464ff1ca639SPeter Ujfalusi ret = of_property_read_u32(ep, "data-lines", &priv->pd_lines);
465ff1ca639SPeter Ujfalusi
466ff1ca639SPeter Ujfalusi of_node_put(ep);
467ff1ca639SPeter Ujfalusi }
468ff1ca639SPeter Ujfalusi
469ff1ca639SPeter Ujfalusi if (ret)
470ffd2e4bbSFrancesco Dolcini priv->pd_lines = priv->dsi_bpp;
471ff1ca639SPeter Ujfalusi
472ff1ca639SPeter Ujfalusi drm_bridge_add(&priv->bridge);
473ff1ca639SPeter Ujfalusi
474ff1ca639SPeter Ujfalusi return 0;
475ff1ca639SPeter Ujfalusi }
476ff1ca639SPeter Ujfalusi
tc358768_dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * dev)477ff1ca639SPeter Ujfalusi static int tc358768_dsi_host_detach(struct mipi_dsi_host *host,
478ff1ca639SPeter Ujfalusi struct mipi_dsi_device *dev)
479ff1ca639SPeter Ujfalusi {
480ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = dsi_host_to_tc358768(host);
481ff1ca639SPeter Ujfalusi
482ff1ca639SPeter Ujfalusi drm_bridge_remove(&priv->bridge);
483ff1ca639SPeter Ujfalusi if (priv->output.panel)
484ff1ca639SPeter Ujfalusi drm_panel_bridge_remove(priv->output.bridge);
485ff1ca639SPeter Ujfalusi
486ff1ca639SPeter Ujfalusi return 0;
487ff1ca639SPeter Ujfalusi }
488ff1ca639SPeter Ujfalusi
tc358768_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)489ff1ca639SPeter Ujfalusi static ssize_t tc358768_dsi_host_transfer(struct mipi_dsi_host *host,
490ff1ca639SPeter Ujfalusi const struct mipi_dsi_msg *msg)
491ff1ca639SPeter Ujfalusi {
492ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = dsi_host_to_tc358768(host);
493ff1ca639SPeter Ujfalusi struct mipi_dsi_packet packet;
494ff1ca639SPeter Ujfalusi int ret;
495ff1ca639SPeter Ujfalusi
496ff1ca639SPeter Ujfalusi if (!priv->enabled) {
497ff1ca639SPeter Ujfalusi dev_err(priv->dev, "Bridge is not enabled\n");
498ff1ca639SPeter Ujfalusi return -ENODEV;
499ff1ca639SPeter Ujfalusi }
500ff1ca639SPeter Ujfalusi
501ff1ca639SPeter Ujfalusi if (msg->rx_len) {
502ff1ca639SPeter Ujfalusi dev_warn(priv->dev, "MIPI rx is not supported\n");
503ff1ca639SPeter Ujfalusi return -ENOTSUPP;
504ff1ca639SPeter Ujfalusi }
505ff1ca639SPeter Ujfalusi
506ff1ca639SPeter Ujfalusi if (msg->tx_len > 8) {
507ff1ca639SPeter Ujfalusi dev_warn(priv->dev, "Maximum 8 byte MIPI tx is supported\n");
508ff1ca639SPeter Ujfalusi return -ENOTSUPP;
509ff1ca639SPeter Ujfalusi }
510ff1ca639SPeter Ujfalusi
511ff1ca639SPeter Ujfalusi ret = mipi_dsi_create_packet(&packet, msg);
512ff1ca639SPeter Ujfalusi if (ret)
513ff1ca639SPeter Ujfalusi return ret;
514ff1ca639SPeter Ujfalusi
515ff1ca639SPeter Ujfalusi if (mipi_dsi_packet_format_is_short(msg->type)) {
516ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSICMD_TYPE,
517ff1ca639SPeter Ujfalusi (0x10 << 8) | (packet.header[0] & 0x3f));
518ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSICMD_WC, 0);
519ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSICMD_WD0,
520ff1ca639SPeter Ujfalusi (packet.header[2] << 8) | packet.header[1]);
521ff1ca639SPeter Ujfalusi } else {
522ff1ca639SPeter Ujfalusi int i;
523ff1ca639SPeter Ujfalusi
524ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSICMD_TYPE,
525ff1ca639SPeter Ujfalusi (0x40 << 8) | (packet.header[0] & 0x3f));
526ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSICMD_WC, packet.payload_length);
527ff1ca639SPeter Ujfalusi for (i = 0; i < packet.payload_length; i += 2) {
528ff1ca639SPeter Ujfalusi u16 val = packet.payload[i];
529ff1ca639SPeter Ujfalusi
530ff1ca639SPeter Ujfalusi if (i + 1 < packet.payload_length)
531ff1ca639SPeter Ujfalusi val |= packet.payload[i + 1] << 8;
532ff1ca639SPeter Ujfalusi
533ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSICMD_WD0 + i, val);
534ff1ca639SPeter Ujfalusi }
535ff1ca639SPeter Ujfalusi }
536ff1ca639SPeter Ujfalusi
537*1a312ed8SFrancesco Dolcini tc358768_dsicmd_tx(priv);
538ff1ca639SPeter Ujfalusi
539ff1ca639SPeter Ujfalusi ret = tc358768_clear_error(priv);
540ff1ca639SPeter Ujfalusi if (ret)
541ff1ca639SPeter Ujfalusi dev_warn(priv->dev, "Software disable failed: %d\n", ret);
542ff1ca639SPeter Ujfalusi else
543ff1ca639SPeter Ujfalusi ret = packet.size;
544ff1ca639SPeter Ujfalusi
545ff1ca639SPeter Ujfalusi return ret;
546ff1ca639SPeter Ujfalusi }
547ff1ca639SPeter Ujfalusi
548ff1ca639SPeter Ujfalusi static const struct mipi_dsi_host_ops tc358768_dsi_host_ops = {
549ff1ca639SPeter Ujfalusi .attach = tc358768_dsi_host_attach,
550ff1ca639SPeter Ujfalusi .detach = tc358768_dsi_host_detach,
551ff1ca639SPeter Ujfalusi .transfer = tc358768_dsi_host_transfer,
552ff1ca639SPeter Ujfalusi };
553ff1ca639SPeter Ujfalusi
tc358768_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)554a25b988fSLaurent Pinchart static int tc358768_bridge_attach(struct drm_bridge *bridge,
555a25b988fSLaurent Pinchart enum drm_bridge_attach_flags flags)
556ff1ca639SPeter Ujfalusi {
557ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = bridge_to_tc358768(bridge);
558ff1ca639SPeter Ujfalusi
559ff1ca639SPeter Ujfalusi if (!drm_core_check_feature(bridge->dev, DRIVER_ATOMIC)) {
560ff1ca639SPeter Ujfalusi dev_err(priv->dev, "needs atomic updates support\n");
561ff1ca639SPeter Ujfalusi return -ENOTSUPP;
562ff1ca639SPeter Ujfalusi }
563ff1ca639SPeter Ujfalusi
564a25b988fSLaurent Pinchart return drm_bridge_attach(bridge->encoder, priv->output.bridge, bridge,
565a25b988fSLaurent Pinchart flags);
566ff1ca639SPeter Ujfalusi }
567ff1ca639SPeter Ujfalusi
568ff1ca639SPeter Ujfalusi static enum drm_mode_status
tc358768_bridge_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)569ff1ca639SPeter Ujfalusi tc358768_bridge_mode_valid(struct drm_bridge *bridge,
57012c683e1SLaurent Pinchart const struct drm_display_info *info,
571ff1ca639SPeter Ujfalusi const struct drm_display_mode *mode)
572ff1ca639SPeter Ujfalusi {
573ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = bridge_to_tc358768(bridge);
574ff1ca639SPeter Ujfalusi
575ff1ca639SPeter Ujfalusi if (tc358768_calc_pll(priv, mode, true))
576ff1ca639SPeter Ujfalusi return MODE_CLOCK_RANGE;
577ff1ca639SPeter Ujfalusi
578ff1ca639SPeter Ujfalusi return MODE_OK;
579ff1ca639SPeter Ujfalusi }
580ff1ca639SPeter Ujfalusi
tc358768_bridge_disable(struct drm_bridge * bridge)581ff1ca639SPeter Ujfalusi static void tc358768_bridge_disable(struct drm_bridge *bridge)
582ff1ca639SPeter Ujfalusi {
583ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = bridge_to_tc358768(bridge);
584ff1ca639SPeter Ujfalusi int ret;
585ff1ca639SPeter Ujfalusi
586ff1ca639SPeter Ujfalusi /* set FrmStop */
587ff1ca639SPeter Ujfalusi tc358768_update_bits(priv, TC358768_PP_MISC, BIT(15), BIT(15));
588ff1ca639SPeter Ujfalusi
589ff1ca639SPeter Ujfalusi /* wait at least for one frame */
590ff1ca639SPeter Ujfalusi msleep(50);
591ff1ca639SPeter Ujfalusi
592ff1ca639SPeter Ujfalusi /* clear PP_en */
593ff1ca639SPeter Ujfalusi tc358768_update_bits(priv, TC358768_CONFCTL, BIT(6), 0);
594ff1ca639SPeter Ujfalusi
595ff1ca639SPeter Ujfalusi /* set RstPtr */
596ff1ca639SPeter Ujfalusi tc358768_update_bits(priv, TC358768_PP_MISC, BIT(14), BIT(14));
597ff1ca639SPeter Ujfalusi
598ff1ca639SPeter Ujfalusi ret = tc358768_clear_error(priv);
599ff1ca639SPeter Ujfalusi if (ret)
600ff1ca639SPeter Ujfalusi dev_warn(priv->dev, "Software disable failed: %d\n", ret);
601ff1ca639SPeter Ujfalusi }
602ff1ca639SPeter Ujfalusi
tc358768_bridge_post_disable(struct drm_bridge * bridge)603ff1ca639SPeter Ujfalusi static void tc358768_bridge_post_disable(struct drm_bridge *bridge)
604ff1ca639SPeter Ujfalusi {
605ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = bridge_to_tc358768(bridge);
606ff1ca639SPeter Ujfalusi
607ff1ca639SPeter Ujfalusi tc358768_hw_disable(priv);
608ff1ca639SPeter Ujfalusi }
609ff1ca639SPeter Ujfalusi
tc358768_setup_pll(struct tc358768_priv * priv,const struct drm_display_mode * mode)610ff1ca639SPeter Ujfalusi static int tc358768_setup_pll(struct tc358768_priv *priv,
611ff1ca639SPeter Ujfalusi const struct drm_display_mode *mode)
612ff1ca639SPeter Ujfalusi {
613ff1ca639SPeter Ujfalusi u32 fbd, prd, frs;
614ff1ca639SPeter Ujfalusi int ret;
615ff1ca639SPeter Ujfalusi
616ff1ca639SPeter Ujfalusi ret = tc358768_calc_pll(priv, mode, false);
617ff1ca639SPeter Ujfalusi if (ret) {
618ff1ca639SPeter Ujfalusi dev_err(priv->dev, "PLL calculation failed: %d\n", ret);
619ff1ca639SPeter Ujfalusi return ret;
620ff1ca639SPeter Ujfalusi }
621ff1ca639SPeter Ujfalusi
622ff1ca639SPeter Ujfalusi fbd = priv->fbd;
623ff1ca639SPeter Ujfalusi prd = priv->prd;
624ff1ca639SPeter Ujfalusi frs = priv->frs;
625ff1ca639SPeter Ujfalusi
626ff1ca639SPeter Ujfalusi dev_dbg(priv->dev, "PLL: refclk %lu, fbd %u, prd %u, frs %u\n",
627ff1ca639SPeter Ujfalusi clk_get_rate(priv->refclk), fbd, prd, frs);
6283368b85aSTomi Valkeinen dev_dbg(priv->dev, "PLL: pll_clk: %u, DSIClk %u, HSByteClk %u\n",
629ff1ca639SPeter Ujfalusi priv->dsiclk * 2, priv->dsiclk, priv->dsiclk / 4);
630ff1ca639SPeter Ujfalusi dev_dbg(priv->dev, "PLL: pclk %u (panel: %u)\n",
631ff1ca639SPeter Ujfalusi tc358768_pll_to_pclk(priv, priv->dsiclk * 2),
632ff1ca639SPeter Ujfalusi mode->clock * 1000);
633ff1ca639SPeter Ujfalusi
634ff1ca639SPeter Ujfalusi /* PRD[15:12] FBD[8:0] */
635ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_PLLCTL0, (prd << 12) | fbd);
636ff1ca639SPeter Ujfalusi
637ff1ca639SPeter Ujfalusi /* FRS[11:10] LBWS[9:8] CKEN[4] RESETB[1] EN[0] */
638ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_PLLCTL1,
639ff1ca639SPeter Ujfalusi (frs << 10) | (0x2 << 8) | BIT(1) | BIT(0));
640ff1ca639SPeter Ujfalusi
641ff1ca639SPeter Ujfalusi /* wait for lock */
642ff1ca639SPeter Ujfalusi usleep_range(1000, 2000);
643ff1ca639SPeter Ujfalusi
644ff1ca639SPeter Ujfalusi /* FRS[11:10] LBWS[9:8] CKEN[4] PLL_CKEN[4] RESETB[1] EN[0] */
645ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_PLLCTL1,
646ff1ca639SPeter Ujfalusi (frs << 10) | (0x2 << 8) | BIT(4) | BIT(1) | BIT(0));
647ff1ca639SPeter Ujfalusi
648ff1ca639SPeter Ujfalusi return tc358768_clear_error(priv);
649ff1ca639SPeter Ujfalusi }
650ff1ca639SPeter Ujfalusi
tc358768_ns_to_cnt(u32 ns,u32 period_ps)651697665d7STomi Valkeinen static u32 tc358768_ns_to_cnt(u32 ns, u32 period_ps)
652ff1ca639SPeter Ujfalusi {
6532755e375STomi Valkeinen return DIV_ROUND_UP(ns * 1000, period_ps);
654ff1ca639SPeter Ujfalusi }
655ff1ca639SPeter Ujfalusi
tc358768_ps_to_ns(u32 ps)656697665d7STomi Valkeinen static u32 tc358768_ps_to_ns(u32 ps)
657ff1ca639SPeter Ujfalusi {
658697665d7STomi Valkeinen return ps / 1000;
659ff1ca639SPeter Ujfalusi }
660ff1ca639SPeter Ujfalusi
tc358768_dpi_to_ns(u32 val,u32 pclk)66110b1f852STomi Valkeinen static u32 tc358768_dpi_to_ns(u32 val, u32 pclk)
66210b1f852STomi Valkeinen {
66310b1f852STomi Valkeinen return (u32)div_u64((u64)val * NANO, pclk);
66410b1f852STomi Valkeinen }
66510b1f852STomi Valkeinen
66610b1f852STomi Valkeinen /* Convert value in DPI pixel clock units to DSI byte count */
tc358768_dpi_to_dsi_bytes(struct tc358768_priv * priv,u32 val)66710b1f852STomi Valkeinen static u32 tc358768_dpi_to_dsi_bytes(struct tc358768_priv *priv, u32 val)
66810b1f852STomi Valkeinen {
66910b1f852STomi Valkeinen u64 m = (u64)val * priv->dsiclk / 4 * priv->dsi_lanes;
67010b1f852STomi Valkeinen u64 n = priv->pclk;
67110b1f852STomi Valkeinen
67210b1f852STomi Valkeinen return (u32)div_u64(m + n - 1, n);
67310b1f852STomi Valkeinen }
67410b1f852STomi Valkeinen
tc358768_dsi_bytes_to_ns(struct tc358768_priv * priv,u32 val)67510b1f852STomi Valkeinen static u32 tc358768_dsi_bytes_to_ns(struct tc358768_priv *priv, u32 val)
67610b1f852STomi Valkeinen {
67710b1f852STomi Valkeinen u64 m = (u64)val * NANO;
67810b1f852STomi Valkeinen u64 n = priv->dsiclk / 4 * priv->dsi_lanes;
67910b1f852STomi Valkeinen
68010b1f852STomi Valkeinen return (u32)div_u64(m, n);
68110b1f852STomi Valkeinen }
68210b1f852STomi Valkeinen
tc358768_bridge_pre_enable(struct drm_bridge * bridge)683ff1ca639SPeter Ujfalusi static void tc358768_bridge_pre_enable(struct drm_bridge *bridge)
684ff1ca639SPeter Ujfalusi {
685ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = bridge_to_tc358768(bridge);
686ff1ca639SPeter Ujfalusi struct mipi_dsi_device *dsi_dev = priv->output.dev;
687fbc5a90eSDmitry Osipenko unsigned long mode_flags = dsi_dev->mode_flags;
688ff1ca639SPeter Ujfalusi u32 val, val2, lptxcnt, hact, data_type;
689ee18698eSFrancesco Dolcini s32 raw_val;
690ff1ca639SPeter Ujfalusi const struct drm_display_mode *mode;
691697665d7STomi Valkeinen u32 hsbyteclk_ps, dsiclk_ps, ui_ps;
69210b1f852STomi Valkeinen u32 dsiclk, hsbyteclk;
693ff1ca639SPeter Ujfalusi int ret, i;
69495e62591STomi Valkeinen struct videomode vm;
6959bdfaa99STomi Valkeinen struct device *dev = priv->dev;
69610b1f852STomi Valkeinen /* In pixelclock units */
69710b1f852STomi Valkeinen u32 dpi_htot, dpi_data_start;
69810b1f852STomi Valkeinen /* In byte units */
69910b1f852STomi Valkeinen u32 dsi_dpi_htot, dsi_dpi_data_start;
70010b1f852STomi Valkeinen u32 dsi_hsw, dsi_hbp, dsi_hact, dsi_hfp;
70110b1f852STomi Valkeinen const u32 dsi_hss = 4; /* HSS is a short packet (4 bytes) */
70210b1f852STomi Valkeinen /* In hsbyteclk units */
70310b1f852STomi Valkeinen u32 dsi_vsdly;
70410b1f852STomi Valkeinen const u32 internal_dly = 40;
705ff1ca639SPeter Ujfalusi
706fbc5a90eSDmitry Osipenko if (mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
7079bdfaa99STomi Valkeinen dev_warn_once(dev, "Non-continuous mode unimplemented, falling back to continuous\n");
708fbc5a90eSDmitry Osipenko mode_flags &= ~MIPI_DSI_CLOCK_NON_CONTINUOUS;
709fbc5a90eSDmitry Osipenko }
710fbc5a90eSDmitry Osipenko
711ff1ca639SPeter Ujfalusi tc358768_hw_enable(priv);
712ff1ca639SPeter Ujfalusi
713ff1ca639SPeter Ujfalusi ret = tc358768_sw_reset(priv);
714ff1ca639SPeter Ujfalusi if (ret) {
7159bdfaa99STomi Valkeinen dev_err(dev, "Software reset failed: %d\n", ret);
716ff1ca639SPeter Ujfalusi tc358768_hw_disable(priv);
717ff1ca639SPeter Ujfalusi return;
718ff1ca639SPeter Ujfalusi }
719ff1ca639SPeter Ujfalusi
720ff1ca639SPeter Ujfalusi mode = &bridge->encoder->crtc->state->adjusted_mode;
721ff1ca639SPeter Ujfalusi ret = tc358768_setup_pll(priv, mode);
722ff1ca639SPeter Ujfalusi if (ret) {
7239bdfaa99STomi Valkeinen dev_err(dev, "PLL setup failed: %d\n", ret);
724ff1ca639SPeter Ujfalusi tc358768_hw_disable(priv);
725ff1ca639SPeter Ujfalusi return;
726ff1ca639SPeter Ujfalusi }
727ff1ca639SPeter Ujfalusi
72895e62591STomi Valkeinen drm_display_mode_to_videomode(mode, &vm);
72995e62591STomi Valkeinen
730ff1ca639SPeter Ujfalusi dsiclk = priv->dsiclk;
7313368b85aSTomi Valkeinen hsbyteclk = dsiclk / 4;
732ff1ca639SPeter Ujfalusi
733ff1ca639SPeter Ujfalusi /* Data Format Control Register */
734ff1ca639SPeter Ujfalusi val = BIT(2) | BIT(1) | BIT(0); /* rdswap_en | dsitx_en | txdt_en */
735ff1ca639SPeter Ujfalusi switch (dsi_dev->format) {
736ff1ca639SPeter Ujfalusi case MIPI_DSI_FMT_RGB888:
737ff1ca639SPeter Ujfalusi val |= (0x3 << 4);
73895e62591STomi Valkeinen hact = vm.hactive * 3;
739ff1ca639SPeter Ujfalusi data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
740ff1ca639SPeter Ujfalusi break;
741ff1ca639SPeter Ujfalusi case MIPI_DSI_FMT_RGB666:
742ff1ca639SPeter Ujfalusi val |= (0x4 << 4);
74395e62591STomi Valkeinen hact = vm.hactive * 3;
744ff1ca639SPeter Ujfalusi data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
745ff1ca639SPeter Ujfalusi break;
746ff1ca639SPeter Ujfalusi
747ff1ca639SPeter Ujfalusi case MIPI_DSI_FMT_RGB666_PACKED:
748ff1ca639SPeter Ujfalusi val |= (0x4 << 4) | BIT(3);
74995e62591STomi Valkeinen hact = vm.hactive * 18 / 8;
750ff1ca639SPeter Ujfalusi data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
751ff1ca639SPeter Ujfalusi break;
752ff1ca639SPeter Ujfalusi
753ff1ca639SPeter Ujfalusi case MIPI_DSI_FMT_RGB565:
754ff1ca639SPeter Ujfalusi val |= (0x5 << 4);
75595e62591STomi Valkeinen hact = vm.hactive * 2;
756ff1ca639SPeter Ujfalusi data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
757ff1ca639SPeter Ujfalusi break;
758ff1ca639SPeter Ujfalusi default:
7599bdfaa99STomi Valkeinen dev_err(dev, "Invalid data format (%u)\n",
760ff1ca639SPeter Ujfalusi dsi_dev->format);
761ff1ca639SPeter Ujfalusi tc358768_hw_disable(priv);
762ff1ca639SPeter Ujfalusi return;
763ff1ca639SPeter Ujfalusi }
764ff1ca639SPeter Ujfalusi
76510b1f852STomi Valkeinen /*
76610b1f852STomi Valkeinen * There are three important things to make TC358768 work correctly,
76710b1f852STomi Valkeinen * which are not trivial to manage:
76810b1f852STomi Valkeinen *
76910b1f852STomi Valkeinen * 1. Keep the DPI line-time and the DSI line-time as close to each
77010b1f852STomi Valkeinen * other as possible.
77110b1f852STomi Valkeinen * 2. TC358768 goes to LP mode after each line's active area. The DSI
77210b1f852STomi Valkeinen * HFP period has to be long enough for entering and exiting LP mode.
77310b1f852STomi Valkeinen * But it is not clear how to calculate this.
77410b1f852STomi Valkeinen * 3. VSDly (video start delay) has to be long enough to ensure that the
77510b1f852STomi Valkeinen * DSI TX does not start transmitting until we have started receiving
77610b1f852STomi Valkeinen * pixel data from the DPI input. It is not clear how to calculate
77710b1f852STomi Valkeinen * this either.
77810b1f852STomi Valkeinen */
77910b1f852STomi Valkeinen
78010b1f852STomi Valkeinen dpi_htot = vm.hactive + vm.hfront_porch + vm.hsync_len + vm.hback_porch;
78110b1f852STomi Valkeinen dpi_data_start = vm.hsync_len + vm.hback_porch;
78210b1f852STomi Valkeinen
78310b1f852STomi Valkeinen dev_dbg(dev, "dpi horiz timing (pclk): %u + %u + %u + %u = %u\n",
78410b1f852STomi Valkeinen vm.hsync_len, vm.hback_porch, vm.hactive, vm.hfront_porch,
78510b1f852STomi Valkeinen dpi_htot);
78610b1f852STomi Valkeinen
78710b1f852STomi Valkeinen dev_dbg(dev, "dpi horiz timing (ns): %u + %u + %u + %u = %u\n",
78810b1f852STomi Valkeinen tc358768_dpi_to_ns(vm.hsync_len, vm.pixelclock),
78910b1f852STomi Valkeinen tc358768_dpi_to_ns(vm.hback_porch, vm.pixelclock),
79010b1f852STomi Valkeinen tc358768_dpi_to_ns(vm.hactive, vm.pixelclock),
79110b1f852STomi Valkeinen tc358768_dpi_to_ns(vm.hfront_porch, vm.pixelclock),
79210b1f852STomi Valkeinen tc358768_dpi_to_ns(dpi_htot, vm.pixelclock));
79310b1f852STomi Valkeinen
79410b1f852STomi Valkeinen dev_dbg(dev, "dpi data start (ns): %u + %u = %u\n",
79510b1f852STomi Valkeinen tc358768_dpi_to_ns(vm.hsync_len, vm.pixelclock),
79610b1f852STomi Valkeinen tc358768_dpi_to_ns(vm.hback_porch, vm.pixelclock),
79710b1f852STomi Valkeinen tc358768_dpi_to_ns(dpi_data_start, vm.pixelclock));
79810b1f852STomi Valkeinen
79910b1f852STomi Valkeinen dsi_dpi_htot = tc358768_dpi_to_dsi_bytes(priv, dpi_htot);
80010b1f852STomi Valkeinen dsi_dpi_data_start = tc358768_dpi_to_dsi_bytes(priv, dpi_data_start);
80110b1f852STomi Valkeinen
80210b1f852STomi Valkeinen if (dsi_dev->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) {
80310b1f852STomi Valkeinen dsi_hsw = tc358768_dpi_to_dsi_bytes(priv, vm.hsync_len);
80410b1f852STomi Valkeinen dsi_hbp = tc358768_dpi_to_dsi_bytes(priv, vm.hback_porch);
80510b1f852STomi Valkeinen } else {
80610b1f852STomi Valkeinen /* HBP is included in HSW in event mode */
80710b1f852STomi Valkeinen dsi_hbp = 0;
80810b1f852STomi Valkeinen dsi_hsw = tc358768_dpi_to_dsi_bytes(priv,
80910b1f852STomi Valkeinen vm.hsync_len +
81010b1f852STomi Valkeinen vm.hback_porch);
81110b1f852STomi Valkeinen
81210b1f852STomi Valkeinen /*
81310b1f852STomi Valkeinen * The pixel packet includes the actual pixel data, and:
81410b1f852STomi Valkeinen * DSI packet header = 4 bytes
81510b1f852STomi Valkeinen * DCS code = 1 byte
81610b1f852STomi Valkeinen * DSI packet footer = 2 bytes
81710b1f852STomi Valkeinen */
81810b1f852STomi Valkeinen dsi_hact = hact + 4 + 1 + 2;
81910b1f852STomi Valkeinen
82010b1f852STomi Valkeinen dsi_hfp = dsi_dpi_htot - dsi_hact - dsi_hsw - dsi_hss;
82110b1f852STomi Valkeinen
82210b1f852STomi Valkeinen /*
82310b1f852STomi Valkeinen * Here we should check if HFP is long enough for entering LP
82410b1f852STomi Valkeinen * and exiting LP, but it's not clear how to calculate that.
82510b1f852STomi Valkeinen * Instead, this is a naive algorithm that just adjusts the HFP
82610b1f852STomi Valkeinen * and HSW so that HFP is (at least) roughly 2/3 of the total
82710b1f852STomi Valkeinen * blanking time.
82810b1f852STomi Valkeinen */
82910b1f852STomi Valkeinen if (dsi_hfp < (dsi_hfp + dsi_hsw + dsi_hss) * 2 / 3) {
83010b1f852STomi Valkeinen u32 old_hfp = dsi_hfp;
83110b1f852STomi Valkeinen u32 old_hsw = dsi_hsw;
83210b1f852STomi Valkeinen u32 tot = dsi_hfp + dsi_hsw + dsi_hss;
83310b1f852STomi Valkeinen
83410b1f852STomi Valkeinen dsi_hsw = tot / 3;
83510b1f852STomi Valkeinen
83610b1f852STomi Valkeinen /*
83710b1f852STomi Valkeinen * Seems like sometimes HSW has to be divisible by num-lanes, but
83810b1f852STomi Valkeinen * not always...
83910b1f852STomi Valkeinen */
84010b1f852STomi Valkeinen dsi_hsw = roundup(dsi_hsw, priv->dsi_lanes);
84110b1f852STomi Valkeinen
84210b1f852STomi Valkeinen dsi_hfp = dsi_dpi_htot - dsi_hact - dsi_hsw - dsi_hss;
84310b1f852STomi Valkeinen
84410b1f852STomi Valkeinen dev_dbg(dev,
84510b1f852STomi Valkeinen "hfp too short, adjusting dsi hfp and dsi hsw from %u, %u to %u, %u\n",
84610b1f852STomi Valkeinen old_hfp, old_hsw, dsi_hfp, dsi_hsw);
84710b1f852STomi Valkeinen }
84810b1f852STomi Valkeinen
84910b1f852STomi Valkeinen dev_dbg(dev,
85010b1f852STomi Valkeinen "dsi horiz timing (bytes): %u, %u + %u + %u + %u = %u\n",
85110b1f852STomi Valkeinen dsi_hss, dsi_hsw, dsi_hbp, dsi_hact, dsi_hfp,
85210b1f852STomi Valkeinen dsi_hss + dsi_hsw + dsi_hbp + dsi_hact + dsi_hfp);
85310b1f852STomi Valkeinen
85410b1f852STomi Valkeinen dev_dbg(dev, "dsi horiz timing (ns): %u + %u + %u + %u + %u = %u\n",
85510b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hss),
85610b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hsw),
85710b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hbp),
85810b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hact),
85910b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hfp),
86010b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hss + dsi_hsw +
86110b1f852STomi Valkeinen dsi_hbp + dsi_hact + dsi_hfp));
86210b1f852STomi Valkeinen }
86310b1f852STomi Valkeinen
86410b1f852STomi Valkeinen /* VSDly calculation */
86510b1f852STomi Valkeinen
86610b1f852STomi Valkeinen /* Start with the HW internal delay */
86710b1f852STomi Valkeinen dsi_vsdly = internal_dly;
86810b1f852STomi Valkeinen
86910b1f852STomi Valkeinen /* Convert to byte units as the other variables are in byte units */
87010b1f852STomi Valkeinen dsi_vsdly *= priv->dsi_lanes;
87110b1f852STomi Valkeinen
87210b1f852STomi Valkeinen /* Do we need more delay, in addition to the internal? */
87310b1f852STomi Valkeinen if (dsi_dpi_data_start > dsi_vsdly + dsi_hss + dsi_hsw + dsi_hbp) {
87410b1f852STomi Valkeinen dsi_vsdly = dsi_dpi_data_start - dsi_hss - dsi_hsw - dsi_hbp;
87510b1f852STomi Valkeinen dsi_vsdly = roundup(dsi_vsdly, priv->dsi_lanes);
87610b1f852STomi Valkeinen }
87710b1f852STomi Valkeinen
87810b1f852STomi Valkeinen dev_dbg(dev, "dsi data start (bytes) %u + %u + %u + %u = %u\n",
87910b1f852STomi Valkeinen dsi_vsdly, dsi_hss, dsi_hsw, dsi_hbp,
88010b1f852STomi Valkeinen dsi_vsdly + dsi_hss + dsi_hsw + dsi_hbp);
88110b1f852STomi Valkeinen
88210b1f852STomi Valkeinen dev_dbg(dev, "dsi data start (ns) %u + %u + %u + %u = %u\n",
88310b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_vsdly),
88410b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hss),
88510b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hsw),
88610b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_hbp),
88710b1f852STomi Valkeinen tc358768_dsi_bytes_to_ns(priv, dsi_vsdly + dsi_hss + dsi_hsw + dsi_hbp));
88810b1f852STomi Valkeinen
88910b1f852STomi Valkeinen /* Convert back to hsbyteclk */
89010b1f852STomi Valkeinen dsi_vsdly /= priv->dsi_lanes;
89110b1f852STomi Valkeinen
89210b1f852STomi Valkeinen /*
89310b1f852STomi Valkeinen * The docs say that there is an internal delay of 40 cycles.
89410b1f852STomi Valkeinen * However, we get underflows if we follow that rule. If we
89510b1f852STomi Valkeinen * instead ignore the internal delay, things work. So either
89610b1f852STomi Valkeinen * the docs are wrong or the calculations are wrong.
89710b1f852STomi Valkeinen *
89810b1f852STomi Valkeinen * As a temporary fix, add the internal delay here, to counter
89910b1f852STomi Valkeinen * the subtraction when writing the register.
90010b1f852STomi Valkeinen */
90110b1f852STomi Valkeinen dsi_vsdly += internal_dly;
90210b1f852STomi Valkeinen
90310b1f852STomi Valkeinen /* Clamp to the register max */
90410b1f852STomi Valkeinen if (dsi_vsdly - internal_dly > 0x3ff) {
90510b1f852STomi Valkeinen dev_warn(dev, "VSDly too high, underflows likely\n");
90610b1f852STomi Valkeinen dsi_vsdly = 0x3ff + internal_dly;
90710b1f852STomi Valkeinen }
90810b1f852STomi Valkeinen
909ff1ca639SPeter Ujfalusi /* VSDly[9:0] */
91010b1f852STomi Valkeinen tc358768_write(priv, TC358768_VSDLY, dsi_vsdly - internal_dly);
911ff1ca639SPeter Ujfalusi
912ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DATAFMT, val);
913ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSITX_DT, data_type);
914ff1ca639SPeter Ujfalusi
915ff1ca639SPeter Ujfalusi /* Enable D-PHY (HiZ->LP11) */
916ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_CLW_CNTRL, 0x0000);
917ff1ca639SPeter Ujfalusi /* Enable lanes */
918ff1ca639SPeter Ujfalusi for (i = 0; i < dsi_dev->lanes; i++)
919ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_D0W_CNTRL + i * 4, 0x0000);
920ff1ca639SPeter Ujfalusi
921ff1ca639SPeter Ujfalusi /* DSI Timings */
922697665d7STomi Valkeinen hsbyteclk_ps = (u32)div_u64(PICO, hsbyteclk);
923697665d7STomi Valkeinen dsiclk_ps = (u32)div_u64(PICO, dsiclk);
924697665d7STomi Valkeinen ui_ps = dsiclk_ps / 2;
925697665d7STomi Valkeinen dev_dbg(dev, "dsiclk: %u ps, ui %u ps, hsbyteclk %u ps\n", dsiclk_ps,
926697665d7STomi Valkeinen ui_ps, hsbyteclk_ps);
927ff1ca639SPeter Ujfalusi
928ff1ca639SPeter Ujfalusi /* LP11 > 100us for D-PHY Rx Init */
929697665d7STomi Valkeinen val = tc358768_ns_to_cnt(100 * 1000, hsbyteclk_ps) - 1;
9309bdfaa99STomi Valkeinen dev_dbg(dev, "LINEINITCNT: %u\n", val);
931ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_LINEINITCNT, val);
932ff1ca639SPeter Ujfalusi
933ff1ca639SPeter Ujfalusi /* LPTimeCnt > 50ns */
934697665d7STomi Valkeinen val = tc358768_ns_to_cnt(50, hsbyteclk_ps) - 1;
935ff1ca639SPeter Ujfalusi lptxcnt = val;
9369bdfaa99STomi Valkeinen dev_dbg(dev, "LPTXTIMECNT: %u\n", val);
937ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_LPTXTIMECNT, val);
938ff1ca639SPeter Ujfalusi
939ff1ca639SPeter Ujfalusi /* 38ns < TCLK_PREPARE < 95ns */
940697665d7STomi Valkeinen val = tc358768_ns_to_cnt(65, hsbyteclk_ps) - 1;
9419bdfaa99STomi Valkeinen dev_dbg(dev, "TCLK_PREPARECNT %u\n", val);
942f9cf8113SFrancesco Dolcini /* TCLK_PREPARE + TCLK_ZERO > 300ns */
943697665d7STomi Valkeinen val2 = tc358768_ns_to_cnt(300 - tc358768_ps_to_ns(2 * ui_ps),
944697665d7STomi Valkeinen hsbyteclk_ps) - 2;
9459bdfaa99STomi Valkeinen dev_dbg(dev, "TCLK_ZEROCNT %u\n", val2);
946f9cf8113SFrancesco Dolcini val |= val2 << 8;
947ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_TCLK_HEADERCNT, val);
948ff1ca639SPeter Ujfalusi
949ee18698eSFrancesco Dolcini /* TCLK_TRAIL > 60ns AND TEOT <= 105 ns + 12*UI */
950697665d7STomi Valkeinen raw_val = tc358768_ns_to_cnt(60 + tc358768_ps_to_ns(2 * ui_ps), hsbyteclk_ps) - 5;
951ee18698eSFrancesco Dolcini val = clamp(raw_val, 0, 127);
9529bdfaa99STomi Valkeinen dev_dbg(dev, "TCLK_TRAILCNT: %u\n", val);
953ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_TCLK_TRAILCNT, val);
954ff1ca639SPeter Ujfalusi
955ff1ca639SPeter Ujfalusi /* 40ns + 4*UI < THS_PREPARE < 85ns + 6*UI */
956697665d7STomi Valkeinen val = 50 + tc358768_ps_to_ns(4 * ui_ps);
957697665d7STomi Valkeinen val = tc358768_ns_to_cnt(val, hsbyteclk_ps) - 1;
9589bdfaa99STomi Valkeinen dev_dbg(dev, "THS_PREPARECNT %u\n", val);
95977a08932SFrancesco Dolcini /* THS_PREPARE + THS_ZERO > 145ns + 10*UI */
960697665d7STomi Valkeinen raw_val = tc358768_ns_to_cnt(145 - tc358768_ps_to_ns(3 * ui_ps), hsbyteclk_ps) - 10;
96177a08932SFrancesco Dolcini val2 = clamp(raw_val, 0, 127);
9629bdfaa99STomi Valkeinen dev_dbg(dev, "THS_ZEROCNT %u\n", val2);
96377a08932SFrancesco Dolcini val |= val2 << 8;
964ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_THS_HEADERCNT, val);
965ff1ca639SPeter Ujfalusi
966ff1ca639SPeter Ujfalusi /* TWAKEUP > 1ms in lptxcnt steps */
967697665d7STomi Valkeinen val = tc358768_ns_to_cnt(1020000, hsbyteclk_ps);
968ff1ca639SPeter Ujfalusi val = val / (lptxcnt + 1) - 1;
9699bdfaa99STomi Valkeinen dev_dbg(dev, "TWAKEUP: %u\n", val);
970ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_TWAKEUP, val);
971ff1ca639SPeter Ujfalusi
972ff1ca639SPeter Ujfalusi /* TCLK_POSTCNT > 60ns + 52*UI */
973697665d7STomi Valkeinen val = tc358768_ns_to_cnt(60 + tc358768_ps_to_ns(52 * ui_ps),
974697665d7STomi Valkeinen hsbyteclk_ps) - 3;
9759bdfaa99STomi Valkeinen dev_dbg(dev, "TCLK_POSTCNT: %u\n", val);
976ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_TCLK_POSTCNT, val);
977ff1ca639SPeter Ujfalusi
978bac7842cSFrancesco Dolcini /* max(60ns + 4*UI, 8*UI) < THS_TRAILCNT < 105ns + 12*UI */
979697665d7STomi Valkeinen raw_val = tc358768_ns_to_cnt(60 + tc358768_ps_to_ns(18 * ui_ps),
980697665d7STomi Valkeinen hsbyteclk_ps) - 4;
981bac7842cSFrancesco Dolcini val = clamp(raw_val, 0, 15);
9829bdfaa99STomi Valkeinen dev_dbg(dev, "THS_TRAILCNT: %u\n", val);
983ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_THS_TRAILCNT, val);
984ff1ca639SPeter Ujfalusi
985ff1ca639SPeter Ujfalusi val = BIT(0);
986ff1ca639SPeter Ujfalusi for (i = 0; i < dsi_dev->lanes; i++)
987ff1ca639SPeter Ujfalusi val |= BIT(i + 1);
988ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_HSTXVREGEN, val);
989ff1ca639SPeter Ujfalusi
990097ac354STomi Valkeinen tc358768_write(priv, TC358768_TXOPTIONCNTRL,
991097ac354STomi Valkeinen (mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) ? 0 : BIT(0));
992ff1ca639SPeter Ujfalusi
993ff1ca639SPeter Ujfalusi /* TXTAGOCNT[26:16] RXTASURECNT[10:0] */
994697665d7STomi Valkeinen val = tc358768_ps_to_ns((lptxcnt + 1) * hsbyteclk_ps * 4);
995697665d7STomi Valkeinen val = tc358768_ns_to_cnt(val, hsbyteclk_ps) / 4 - 1;
9969bdfaa99STomi Valkeinen dev_dbg(dev, "TXTAGOCNT: %u\n", val);
997697665d7STomi Valkeinen val2 = tc358768_ns_to_cnt(tc358768_ps_to_ns((lptxcnt + 1) * hsbyteclk_ps),
998697665d7STomi Valkeinen hsbyteclk_ps) - 2;
9999bdfaa99STomi Valkeinen dev_dbg(dev, "RXTASURECNT: %u\n", val2);
100043a1f146SDmitry Osipenko val = val << 16 | val2;
1001ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_BTACNTRL1, val);
1002ff1ca639SPeter Ujfalusi
1003ff1ca639SPeter Ujfalusi /* START[0] */
1004ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_STARTCNTRL, 1);
1005ff1ca639SPeter Ujfalusi
10060bcdfabfSDmitry Osipenko if (dsi_dev->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) {
10070bcdfabfSDmitry Osipenko /* Set pulse mode */
10080bcdfabfSDmitry Osipenko tc358768_write(priv, TC358768_DSI_EVENT, 0);
10090bcdfabfSDmitry Osipenko
10100bcdfabfSDmitry Osipenko /* vact */
101195e62591STomi Valkeinen tc358768_write(priv, TC358768_DSI_VACT, vm.vactive);
10120bcdfabfSDmitry Osipenko
10130bcdfabfSDmitry Osipenko /* vsw */
101495e62591STomi Valkeinen tc358768_write(priv, TC358768_DSI_VSW, vm.vsync_len);
101595e62591STomi Valkeinen
10160bcdfabfSDmitry Osipenko /* vbp */
101795e62591STomi Valkeinen tc358768_write(priv, TC358768_DSI_VBPR, vm.vback_porch);
10180bcdfabfSDmitry Osipenko } else {
1019ff1ca639SPeter Ujfalusi /* Set event mode */
1020ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_EVENT, 1);
1021ff1ca639SPeter Ujfalusi
10220bcdfabfSDmitry Osipenko /* vact */
102395e62591STomi Valkeinen tc358768_write(priv, TC358768_DSI_VACT, vm.vactive);
10240bcdfabfSDmitry Osipenko
1025ff1ca639SPeter Ujfalusi /* vsw (+ vbp) */
1026ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_VSW,
102795e62591STomi Valkeinen vm.vsync_len + vm.vback_porch);
102895e62591STomi Valkeinen
1029ff1ca639SPeter Ujfalusi /* vbp (not used in event mode) */
1030ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_VBPR, 0);
10310bcdfabfSDmitry Osipenko }
10320bcdfabfSDmitry Osipenko
103310b1f852STomi Valkeinen /* hsw (bytes) */
103410b1f852STomi Valkeinen tc358768_write(priv, TC358768_DSI_HSW, dsi_hsw);
103510b1f852STomi Valkeinen
103610b1f852STomi Valkeinen /* hbp (bytes) */
103710b1f852STomi Valkeinen tc358768_write(priv, TC358768_DSI_HBPR, dsi_hbp);
103810b1f852STomi Valkeinen
1039ff1ca639SPeter Ujfalusi /* hact (bytes) */
1040ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_HACT, hact);
1041ff1ca639SPeter Ujfalusi
1042ff1ca639SPeter Ujfalusi /* VSYNC polarity */
1043097ac354STomi Valkeinen tc358768_update_bits(priv, TC358768_CONFCTL, BIT(5),
1044097ac354STomi Valkeinen (mode->flags & DRM_MODE_FLAG_PVSYNC) ? BIT(5) : 0);
1045097ac354STomi Valkeinen
1046ff1ca639SPeter Ujfalusi /* HSYNC polarity */
1047097ac354STomi Valkeinen tc358768_update_bits(priv, TC358768_PP_MISC, BIT(0),
1048097ac354STomi Valkeinen (mode->flags & DRM_MODE_FLAG_PHSYNC) ? BIT(0) : 0);
1049ff1ca639SPeter Ujfalusi
1050ff1ca639SPeter Ujfalusi /* Start DSI Tx */
1051ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_START, 0x1);
1052ff1ca639SPeter Ujfalusi
1053ff1ca639SPeter Ujfalusi /* Configure DSI_Control register */
1054ff1ca639SPeter Ujfalusi val = TC358768_DSI_CONFW_MODE_CLR | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
1055ff1ca639SPeter Ujfalusi val |= TC358768_DSI_CONTROL_TXMD | TC358768_DSI_CONTROL_HSCKMD |
1056ff1ca639SPeter Ujfalusi 0x3 << 1 | TC358768_DSI_CONTROL_EOTDIS;
1057ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_CONFW, val);
1058ff1ca639SPeter Ujfalusi
1059ff1ca639SPeter Ujfalusi val = TC358768_DSI_CONFW_MODE_SET | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
1060ff1ca639SPeter Ujfalusi val |= (dsi_dev->lanes - 1) << 1;
1061ff1ca639SPeter Ujfalusi
1062ff1ca639SPeter Ujfalusi val |= TC358768_DSI_CONTROL_TXMD;
1063ff1ca639SPeter Ujfalusi
1064fbc5a90eSDmitry Osipenko if (!(mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
1065ff1ca639SPeter Ujfalusi val |= TC358768_DSI_CONTROL_HSCKMD;
1066ff1ca639SPeter Ujfalusi
10670f3b68b6SNicolas Boichat if (dsi_dev->mode_flags & MIPI_DSI_MODE_NO_EOT_PACKET)
1068ff1ca639SPeter Ujfalusi val |= TC358768_DSI_CONTROL_EOTDIS;
1069ff1ca639SPeter Ujfalusi
1070ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_CONFW, val);
1071ff1ca639SPeter Ujfalusi
1072ff1ca639SPeter Ujfalusi val = TC358768_DSI_CONFW_MODE_CLR | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
1073ff1ca639SPeter Ujfalusi val |= TC358768_DSI_CONTROL_DIS_MODE; /* DSI mode */
1074ff1ca639SPeter Ujfalusi tc358768_write(priv, TC358768_DSI_CONFW, val);
1075ff1ca639SPeter Ujfalusi
1076ff1ca639SPeter Ujfalusi ret = tc358768_clear_error(priv);
1077ff1ca639SPeter Ujfalusi if (ret) {
10789bdfaa99STomi Valkeinen dev_err(dev, "Bridge pre_enable failed: %d\n", ret);
1079ff1ca639SPeter Ujfalusi tc358768_bridge_disable(bridge);
1080ff1ca639SPeter Ujfalusi tc358768_bridge_post_disable(bridge);
1081ff1ca639SPeter Ujfalusi }
1082ff1ca639SPeter Ujfalusi }
1083ff1ca639SPeter Ujfalusi
tc358768_bridge_enable(struct drm_bridge * bridge)1084ff1ca639SPeter Ujfalusi static void tc358768_bridge_enable(struct drm_bridge *bridge)
1085ff1ca639SPeter Ujfalusi {
1086ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = bridge_to_tc358768(bridge);
1087ff1ca639SPeter Ujfalusi int ret;
1088ff1ca639SPeter Ujfalusi
1089ff1ca639SPeter Ujfalusi if (!priv->enabled) {
1090ff1ca639SPeter Ujfalusi dev_err(priv->dev, "Bridge is not enabled\n");
1091ff1ca639SPeter Ujfalusi return;
1092ff1ca639SPeter Ujfalusi }
1093ff1ca639SPeter Ujfalusi
1094ff1ca639SPeter Ujfalusi /* clear FrmStop and RstPtr */
1095ff1ca639SPeter Ujfalusi tc358768_update_bits(priv, TC358768_PP_MISC, 0x3 << 14, 0);
1096ff1ca639SPeter Ujfalusi
1097ff1ca639SPeter Ujfalusi /* set PP_en */
1098ff1ca639SPeter Ujfalusi tc358768_update_bits(priv, TC358768_CONFCTL, BIT(6), BIT(6));
1099ff1ca639SPeter Ujfalusi
1100ff1ca639SPeter Ujfalusi ret = tc358768_clear_error(priv);
1101ff1ca639SPeter Ujfalusi if (ret) {
1102ff1ca639SPeter Ujfalusi dev_err(priv->dev, "Bridge enable failed: %d\n", ret);
1103ff1ca639SPeter Ujfalusi tc358768_bridge_disable(bridge);
1104ff1ca639SPeter Ujfalusi tc358768_bridge_post_disable(bridge);
1105ff1ca639SPeter Ujfalusi }
1106ff1ca639SPeter Ujfalusi }
1107ff1ca639SPeter Ujfalusi
1108cec5ccefSFrancesco Dolcini #define MAX_INPUT_SEL_FORMATS 1
1109cec5ccefSFrancesco Dolcini
1110cec5ccefSFrancesco Dolcini static u32 *
tc358768_atomic_get_input_bus_fmts(struct drm_bridge * bridge,struct drm_bridge_state * bridge_state,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state,u32 output_fmt,unsigned int * num_input_fmts)1111cec5ccefSFrancesco Dolcini tc358768_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
1112cec5ccefSFrancesco Dolcini struct drm_bridge_state *bridge_state,
1113cec5ccefSFrancesco Dolcini struct drm_crtc_state *crtc_state,
1114cec5ccefSFrancesco Dolcini struct drm_connector_state *conn_state,
1115cec5ccefSFrancesco Dolcini u32 output_fmt,
1116cec5ccefSFrancesco Dolcini unsigned int *num_input_fmts)
1117cec5ccefSFrancesco Dolcini {
1118cec5ccefSFrancesco Dolcini struct tc358768_priv *priv = bridge_to_tc358768(bridge);
1119cec5ccefSFrancesco Dolcini u32 *input_fmts;
1120cec5ccefSFrancesco Dolcini
1121cec5ccefSFrancesco Dolcini *num_input_fmts = 0;
1122cec5ccefSFrancesco Dolcini
1123cec5ccefSFrancesco Dolcini input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts),
1124cec5ccefSFrancesco Dolcini GFP_KERNEL);
1125cec5ccefSFrancesco Dolcini if (!input_fmts)
1126cec5ccefSFrancesco Dolcini return NULL;
1127cec5ccefSFrancesco Dolcini
1128cec5ccefSFrancesco Dolcini switch (priv->pd_lines) {
1129cec5ccefSFrancesco Dolcini case 16:
1130cec5ccefSFrancesco Dolcini input_fmts[0] = MEDIA_BUS_FMT_RGB565_1X16;
1131cec5ccefSFrancesco Dolcini break;
1132cec5ccefSFrancesco Dolcini case 18:
1133cec5ccefSFrancesco Dolcini input_fmts[0] = MEDIA_BUS_FMT_RGB666_1X18;
1134cec5ccefSFrancesco Dolcini break;
1135cec5ccefSFrancesco Dolcini default:
1136cec5ccefSFrancesco Dolcini case 24:
1137cec5ccefSFrancesco Dolcini input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
1138cec5ccefSFrancesco Dolcini break;
113981d6b37bSFrancesco Dolcini }
1140cec5ccefSFrancesco Dolcini
1141cec5ccefSFrancesco Dolcini *num_input_fmts = MAX_INPUT_SEL_FORMATS;
1142cec5ccefSFrancesco Dolcini
1143cec5ccefSFrancesco Dolcini return input_fmts;
1144cec5ccefSFrancesco Dolcini }
1145cec5ccefSFrancesco Dolcini
1146ff1ca639SPeter Ujfalusi static const struct drm_bridge_funcs tc358768_bridge_funcs = {
1147ff1ca639SPeter Ujfalusi .attach = tc358768_bridge_attach,
1148ff1ca639SPeter Ujfalusi .mode_valid = tc358768_bridge_mode_valid,
1149ff1ca639SPeter Ujfalusi .pre_enable = tc358768_bridge_pre_enable,
1150ff1ca639SPeter Ujfalusi .enable = tc358768_bridge_enable,
1151ff1ca639SPeter Ujfalusi .disable = tc358768_bridge_disable,
1152ff1ca639SPeter Ujfalusi .post_disable = tc358768_bridge_post_disable,
1153cec5ccefSFrancesco Dolcini
1154cec5ccefSFrancesco Dolcini .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1155cec5ccefSFrancesco Dolcini .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1156cec5ccefSFrancesco Dolcini .atomic_reset = drm_atomic_helper_bridge_reset,
1157cec5ccefSFrancesco Dolcini .atomic_get_input_bus_fmts = tc358768_atomic_get_input_bus_fmts,
1158ff1ca639SPeter Ujfalusi };
1159ff1ca639SPeter Ujfalusi
1160ff1ca639SPeter Ujfalusi static const struct drm_bridge_timings default_tc358768_timings = {
1161ff1ca639SPeter Ujfalusi .input_bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
1162ff1ca639SPeter Ujfalusi | DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE
1163ff1ca639SPeter Ujfalusi | DRM_BUS_FLAG_DE_HIGH,
1164ff1ca639SPeter Ujfalusi };
1165ff1ca639SPeter Ujfalusi
tc358768_is_reserved_reg(unsigned int reg)1166ff1ca639SPeter Ujfalusi static bool tc358768_is_reserved_reg(unsigned int reg)
1167ff1ca639SPeter Ujfalusi {
1168ff1ca639SPeter Ujfalusi switch (reg) {
1169ff1ca639SPeter Ujfalusi case 0x114 ... 0x13f:
1170ff1ca639SPeter Ujfalusi case 0x200:
1171ff1ca639SPeter Ujfalusi case 0x20c:
1172ff1ca639SPeter Ujfalusi case 0x400 ... 0x408:
1173ff1ca639SPeter Ujfalusi case 0x41c ... 0x42f:
1174ff1ca639SPeter Ujfalusi return true;
1175ff1ca639SPeter Ujfalusi default:
1176ff1ca639SPeter Ujfalusi return false;
1177ff1ca639SPeter Ujfalusi }
1178ff1ca639SPeter Ujfalusi }
1179ff1ca639SPeter Ujfalusi
tc358768_writeable_reg(struct device * dev,unsigned int reg)1180ff1ca639SPeter Ujfalusi static bool tc358768_writeable_reg(struct device *dev, unsigned int reg)
1181ff1ca639SPeter Ujfalusi {
1182ff1ca639SPeter Ujfalusi if (tc358768_is_reserved_reg(reg))
1183ff1ca639SPeter Ujfalusi return false;
1184ff1ca639SPeter Ujfalusi
1185ff1ca639SPeter Ujfalusi switch (reg) {
1186ff1ca639SPeter Ujfalusi case TC358768_CHIPID:
1187ff1ca639SPeter Ujfalusi case TC358768_FIFOSTATUS:
1188ff1ca639SPeter Ujfalusi case TC358768_DSITXSTATUS ... (TC358768_DSITXSTATUS + 2):
1189ff1ca639SPeter Ujfalusi case TC358768_DSI_CONTROL ... (TC358768_DSI_INT_ENA + 2):
1190ff1ca639SPeter Ujfalusi case TC358768_DSICMD_RDFIFO ... (TC358768_DSI_ERR_HALT + 2):
1191ff1ca639SPeter Ujfalusi return false;
1192ff1ca639SPeter Ujfalusi default:
1193ff1ca639SPeter Ujfalusi return true;
1194ff1ca639SPeter Ujfalusi }
1195ff1ca639SPeter Ujfalusi }
1196ff1ca639SPeter Ujfalusi
tc358768_readable_reg(struct device * dev,unsigned int reg)1197ff1ca639SPeter Ujfalusi static bool tc358768_readable_reg(struct device *dev, unsigned int reg)
1198ff1ca639SPeter Ujfalusi {
1199ff1ca639SPeter Ujfalusi if (tc358768_is_reserved_reg(reg))
1200ff1ca639SPeter Ujfalusi return false;
1201ff1ca639SPeter Ujfalusi
1202ff1ca639SPeter Ujfalusi switch (reg) {
1203ff1ca639SPeter Ujfalusi case TC358768_STARTCNTRL:
1204ff1ca639SPeter Ujfalusi case TC358768_DSI_CONFW ... (TC358768_DSI_CONFW + 2):
1205ff1ca639SPeter Ujfalusi case TC358768_DSI_INT_CLR ... (TC358768_DSI_INT_CLR + 2):
1206ff1ca639SPeter Ujfalusi case TC358768_DSI_START ... (TC358768_DSI_START + 2):
1207ff1ca639SPeter Ujfalusi case TC358768_DBG_DATA:
1208ff1ca639SPeter Ujfalusi return false;
1209ff1ca639SPeter Ujfalusi default:
1210ff1ca639SPeter Ujfalusi return true;
1211ff1ca639SPeter Ujfalusi }
1212ff1ca639SPeter Ujfalusi }
1213ff1ca639SPeter Ujfalusi
1214ff1ca639SPeter Ujfalusi static const struct regmap_config tc358768_regmap_config = {
1215ff1ca639SPeter Ujfalusi .name = "tc358768",
1216ff1ca639SPeter Ujfalusi .reg_bits = 16,
1217ff1ca639SPeter Ujfalusi .val_bits = 16,
1218ff1ca639SPeter Ujfalusi .max_register = TC358768_DSI_HACT,
1219ff1ca639SPeter Ujfalusi .cache_type = REGCACHE_NONE,
1220ff1ca639SPeter Ujfalusi .writeable_reg = tc358768_writeable_reg,
1221ff1ca639SPeter Ujfalusi .readable_reg = tc358768_readable_reg,
1222ff1ca639SPeter Ujfalusi .reg_format_endian = REGMAP_ENDIAN_BIG,
1223ff1ca639SPeter Ujfalusi .val_format_endian = REGMAP_ENDIAN_BIG,
1224ff1ca639SPeter Ujfalusi };
1225ff1ca639SPeter Ujfalusi
1226ff1ca639SPeter Ujfalusi static const struct i2c_device_id tc358768_i2c_ids[] = {
1227ff1ca639SPeter Ujfalusi { "tc358768", 0 },
1228ff1ca639SPeter Ujfalusi { "tc358778", 0 },
1229ff1ca639SPeter Ujfalusi { }
1230ff1ca639SPeter Ujfalusi };
1231ff1ca639SPeter Ujfalusi MODULE_DEVICE_TABLE(i2c, tc358768_i2c_ids);
1232ff1ca639SPeter Ujfalusi
1233ff1ca639SPeter Ujfalusi static const struct of_device_id tc358768_of_ids[] = {
1234ff1ca639SPeter Ujfalusi { .compatible = "toshiba,tc358768", },
1235ff1ca639SPeter Ujfalusi { .compatible = "toshiba,tc358778", },
1236ff1ca639SPeter Ujfalusi { }
1237ff1ca639SPeter Ujfalusi };
1238ff1ca639SPeter Ujfalusi MODULE_DEVICE_TABLE(of, tc358768_of_ids);
1239ff1ca639SPeter Ujfalusi
tc358768_get_regulators(struct tc358768_priv * priv)1240ff1ca639SPeter Ujfalusi static int tc358768_get_regulators(struct tc358768_priv *priv)
1241ff1ca639SPeter Ujfalusi {
1242ff1ca639SPeter Ujfalusi int i, ret;
1243ff1ca639SPeter Ujfalusi
1244ff1ca639SPeter Ujfalusi for (i = 0; i < ARRAY_SIZE(priv->supplies); ++i)
1245ff1ca639SPeter Ujfalusi priv->supplies[i].supply = tc358768_supplies[i];
1246ff1ca639SPeter Ujfalusi
1247ff1ca639SPeter Ujfalusi ret = devm_regulator_bulk_get(priv->dev, ARRAY_SIZE(priv->supplies),
1248ff1ca639SPeter Ujfalusi priv->supplies);
1249ff1ca639SPeter Ujfalusi if (ret < 0)
1250ff1ca639SPeter Ujfalusi dev_err(priv->dev, "failed to get regulators: %d\n", ret);
1251ff1ca639SPeter Ujfalusi
1252ff1ca639SPeter Ujfalusi return ret;
1253ff1ca639SPeter Ujfalusi }
1254ff1ca639SPeter Ujfalusi
tc358768_i2c_probe(struct i2c_client * client)1255637a6a1bSUwe Kleine-König static int tc358768_i2c_probe(struct i2c_client *client)
1256ff1ca639SPeter Ujfalusi {
1257ff1ca639SPeter Ujfalusi struct tc358768_priv *priv;
1258ff1ca639SPeter Ujfalusi struct device *dev = &client->dev;
1259ff1ca639SPeter Ujfalusi struct device_node *np = dev->of_node;
1260ff1ca639SPeter Ujfalusi int ret;
1261ff1ca639SPeter Ujfalusi
1262ff1ca639SPeter Ujfalusi if (!np)
1263ff1ca639SPeter Ujfalusi return -ENODEV;
1264ff1ca639SPeter Ujfalusi
1265ff1ca639SPeter Ujfalusi priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1266ff1ca639SPeter Ujfalusi if (!priv)
1267ff1ca639SPeter Ujfalusi return -ENOMEM;
1268ff1ca639SPeter Ujfalusi
1269ff1ca639SPeter Ujfalusi dev_set_drvdata(dev, priv);
1270ff1ca639SPeter Ujfalusi priv->dev = dev;
1271ff1ca639SPeter Ujfalusi
1272ff1ca639SPeter Ujfalusi ret = tc358768_get_regulators(priv);
1273ff1ca639SPeter Ujfalusi if (ret)
1274ff1ca639SPeter Ujfalusi return ret;
1275ff1ca639SPeter Ujfalusi
1276ff1ca639SPeter Ujfalusi priv->refclk = devm_clk_get(dev, "refclk");
1277ff1ca639SPeter Ujfalusi if (IS_ERR(priv->refclk))
1278ff1ca639SPeter Ujfalusi return PTR_ERR(priv->refclk);
1279ff1ca639SPeter Ujfalusi
1280ff1ca639SPeter Ujfalusi /*
1281ff1ca639SPeter Ujfalusi * RESX is low active, to disable tc358768 initially (keep in reset)
1282ff1ca639SPeter Ujfalusi * the gpio line must be LOW. This is the ASSERTED state of
1283ff1ca639SPeter Ujfalusi * GPIO_ACTIVE_LOW (GPIOD_OUT_HIGH == ASSERTED).
1284ff1ca639SPeter Ujfalusi */
1285ff1ca639SPeter Ujfalusi priv->reset_gpio = devm_gpiod_get_optional(dev, "reset",
1286ff1ca639SPeter Ujfalusi GPIOD_OUT_HIGH);
1287ff1ca639SPeter Ujfalusi if (IS_ERR(priv->reset_gpio))
1288ff1ca639SPeter Ujfalusi return PTR_ERR(priv->reset_gpio);
1289ff1ca639SPeter Ujfalusi
1290ff1ca639SPeter Ujfalusi priv->regmap = devm_regmap_init_i2c(client, &tc358768_regmap_config);
1291ff1ca639SPeter Ujfalusi if (IS_ERR(priv->regmap)) {
1292ff1ca639SPeter Ujfalusi dev_err(dev, "Failed to init regmap\n");
1293ff1ca639SPeter Ujfalusi return PTR_ERR(priv->regmap);
1294ff1ca639SPeter Ujfalusi }
1295ff1ca639SPeter Ujfalusi
1296ff1ca639SPeter Ujfalusi priv->dsi_host.dev = dev;
1297ff1ca639SPeter Ujfalusi priv->dsi_host.ops = &tc358768_dsi_host_ops;
1298ff1ca639SPeter Ujfalusi
1299ff1ca639SPeter Ujfalusi priv->bridge.funcs = &tc358768_bridge_funcs;
1300ff1ca639SPeter Ujfalusi priv->bridge.timings = &default_tc358768_timings;
1301ff1ca639SPeter Ujfalusi priv->bridge.of_node = np;
1302ff1ca639SPeter Ujfalusi
1303ff1ca639SPeter Ujfalusi i2c_set_clientdata(client, priv);
1304ff1ca639SPeter Ujfalusi
1305ff1ca639SPeter Ujfalusi return mipi_dsi_host_register(&priv->dsi_host);
1306ff1ca639SPeter Ujfalusi }
1307ff1ca639SPeter Ujfalusi
tc358768_i2c_remove(struct i2c_client * client)1308ed5c2f5fSUwe Kleine-König static void tc358768_i2c_remove(struct i2c_client *client)
1309ff1ca639SPeter Ujfalusi {
1310ff1ca639SPeter Ujfalusi struct tc358768_priv *priv = i2c_get_clientdata(client);
1311ff1ca639SPeter Ujfalusi
1312ff1ca639SPeter Ujfalusi mipi_dsi_host_unregister(&priv->dsi_host);
1313ff1ca639SPeter Ujfalusi }
1314ff1ca639SPeter Ujfalusi
1315ff1ca639SPeter Ujfalusi static struct i2c_driver tc358768_driver = {
1316ff1ca639SPeter Ujfalusi .driver = {
1317ff1ca639SPeter Ujfalusi .name = "tc358768",
1318ff1ca639SPeter Ujfalusi .of_match_table = tc358768_of_ids,
1319ff1ca639SPeter Ujfalusi },
1320ff1ca639SPeter Ujfalusi .id_table = tc358768_i2c_ids,
1321332af828SUwe Kleine-König .probe = tc358768_i2c_probe,
1322ff1ca639SPeter Ujfalusi .remove = tc358768_i2c_remove,
1323ff1ca639SPeter Ujfalusi };
1324ff1ca639SPeter Ujfalusi module_i2c_driver(tc358768_driver);
1325ff1ca639SPeter Ujfalusi
1326ff1ca639SPeter Ujfalusi MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
1327ff1ca639SPeter Ujfalusi MODULE_DESCRIPTION("TC358768AXBG/TC358778XBG DSI bridge");
1328ff1ca639SPeter Ujfalusi MODULE_LICENSE("GPL v2");
1329