xref: /openbmc/linux/drivers/gpu/drm/bridge/tc358767.c (revision fdb29b738017672069f95747c48eac947b9beba2)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
27caff0fcSAndrey Gusakov /*
37caff0fcSAndrey Gusakov  * tc358767 eDP bridge driver
47caff0fcSAndrey Gusakov  *
57caff0fcSAndrey Gusakov  * Copyright (C) 2016 CogentEmbedded Inc
67caff0fcSAndrey Gusakov  * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
77caff0fcSAndrey Gusakov  *
87caff0fcSAndrey Gusakov  * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
97caff0fcSAndrey Gusakov  *
102f51be09SAndrey Gusakov  * Copyright (C) 2016 Zodiac Inflight Innovations
112f51be09SAndrey Gusakov  *
127caff0fcSAndrey Gusakov  * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
137caff0fcSAndrey Gusakov  *
147caff0fcSAndrey Gusakov  * Copyright (C) 2012 Texas Instruments
157caff0fcSAndrey Gusakov  * Author: Rob Clark <robdclark@gmail.com>
167caff0fcSAndrey Gusakov  */
177caff0fcSAndrey Gusakov 
183f072c30SAndrey Smirnov #include <linux/bitfield.h>
197caff0fcSAndrey Gusakov #include <linux/clk.h>
207caff0fcSAndrey Gusakov #include <linux/device.h>
217caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h>
227caff0fcSAndrey Gusakov #include <linux/i2c.h>
237caff0fcSAndrey Gusakov #include <linux/kernel.h>
247caff0fcSAndrey Gusakov #include <linux/module.h>
257caff0fcSAndrey Gusakov #include <linux/regmap.h>
267caff0fcSAndrey Gusakov #include <linux/slab.h>
277caff0fcSAndrey Gusakov 
287caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h>
297caff0fcSAndrey Gusakov #include <drm/drm_dp_helper.h>
307caff0fcSAndrey Gusakov #include <drm/drm_edid.h>
317caff0fcSAndrey Gusakov #include <drm/drm_of.h>
327caff0fcSAndrey Gusakov #include <drm/drm_panel.h>
33fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
347caff0fcSAndrey Gusakov 
357caff0fcSAndrey Gusakov /* Registers */
367caff0fcSAndrey Gusakov 
377caff0fcSAndrey Gusakov /* Display Parallel Interface */
387caff0fcSAndrey Gusakov #define DPIPXLFMT		0x0440
397caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW		(1 << 10)
407caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW		(1 << 9)
417caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH		(0 << 8)
427caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1		(0 << 2) /* LSB aligned */
437caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2		(1 << 2) /* Loosely Packed */
447caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3		(2 << 2) /* LSB aligned 8-bit */
457caff0fcSAndrey Gusakov #define DPI_BPP_RGB888			(0 << 0)
467caff0fcSAndrey Gusakov #define DPI_BPP_RGB666			(1 << 0)
477caff0fcSAndrey Gusakov #define DPI_BPP_RGB565			(2 << 0)
487caff0fcSAndrey Gusakov 
497caff0fcSAndrey Gusakov /* Video Path */
507caff0fcSAndrey Gusakov #define VPCTRL0			0x0450
513f072c30SAndrey Smirnov #define VSDELAY			GENMASK(31, 20)
527caff0fcSAndrey Gusakov #define OPXLFMT_RGB666			(0 << 8)
537caff0fcSAndrey Gusakov #define OPXLFMT_RGB888			(1 << 8)
547caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED		(0 << 4) /* Video Timing Gen Disabled */
557caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED			(1 << 4) /* Video Timing Gen Enabled */
567caff0fcSAndrey Gusakov #define MSF_DISABLED			(0 << 0) /* Magic Square FRC disabled */
577caff0fcSAndrey Gusakov #define MSF_ENABLED			(1 << 0) /* Magic Square FRC enabled */
587caff0fcSAndrey Gusakov #define HTIM01			0x0454
593f072c30SAndrey Smirnov #define HPW			GENMASK(8, 0)
603f072c30SAndrey Smirnov #define HBPR			GENMASK(24, 16)
617caff0fcSAndrey Gusakov #define HTIM02			0x0458
623f072c30SAndrey Smirnov #define HDISPR			GENMASK(10, 0)
633f072c30SAndrey Smirnov #define HFPR			GENMASK(24, 16)
647caff0fcSAndrey Gusakov #define VTIM01			0x045c
653f072c30SAndrey Smirnov #define VSPR			GENMASK(7, 0)
663f072c30SAndrey Smirnov #define VBPR			GENMASK(23, 16)
677caff0fcSAndrey Gusakov #define VTIM02			0x0460
683f072c30SAndrey Smirnov #define VFPR			GENMASK(23, 16)
693f072c30SAndrey Smirnov #define VDISPR			GENMASK(10, 0)
707caff0fcSAndrey Gusakov #define VFUEN0			0x0464
717caff0fcSAndrey Gusakov #define VFUEN				BIT(0)   /* Video Frame Timing Upload */
727caff0fcSAndrey Gusakov 
737caff0fcSAndrey Gusakov /* System */
747caff0fcSAndrey Gusakov #define TC_IDREG		0x0500
75f25ee501STomi Valkeinen #define SYSSTAT			0x0508
767caff0fcSAndrey Gusakov #define SYSCTRL			0x0510
777caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT		(0 << 3)
787caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX		(1 << 3)
797caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT		(0 << 0)
807caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX		(1 << 0)
817caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX		(2 << 0)
827caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR		(3 << 0)
83af9526f2STomi Valkeinen #define GPIOM			0x0540
84f25ee501STomi Valkeinen #define GPIOC			0x0544
85f25ee501STomi Valkeinen #define GPIOO			0x0548
86af9526f2STomi Valkeinen #define GPIOI			0x054c
87af9526f2STomi Valkeinen #define INTCTL_G		0x0560
88af9526f2STomi Valkeinen #define INTSTS_G		0x0564
89f25ee501STomi Valkeinen 
90f25ee501STomi Valkeinen #define INT_SYSERR		BIT(16)
91f25ee501STomi Valkeinen #define INT_GPIO_H(x)		(1 << (x == 0 ? 2 : 10))
92f25ee501STomi Valkeinen #define INT_GPIO_LC(x)		(1 << (x == 0 ? 3 : 11))
93f25ee501STomi Valkeinen 
94af9526f2STomi Valkeinen #define INT_GP0_LCNT		0x0584
95af9526f2STomi Valkeinen #define INT_GP1_LCNT		0x0588
967caff0fcSAndrey Gusakov 
977caff0fcSAndrey Gusakov /* Control */
987caff0fcSAndrey Gusakov #define DP0CTL			0x0600
997caff0fcSAndrey Gusakov #define VID_MN_GEN			BIT(6)   /* Auto-generate M/N values */
1007caff0fcSAndrey Gusakov #define EF_EN				BIT(5)   /* Enable Enhanced Framing */
1017caff0fcSAndrey Gusakov #define VID_EN				BIT(1)   /* Video transmission enable */
1027caff0fcSAndrey Gusakov #define DP_EN				BIT(0)   /* Enable DPTX function */
1037caff0fcSAndrey Gusakov 
1047caff0fcSAndrey Gusakov /* Clocks */
1057caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0		0x0610
1067caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1		0x0614
1077caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS	0x0618
1087caff0fcSAndrey Gusakov 
1097caff0fcSAndrey Gusakov /* Main Channel */
1107caff0fcSAndrey Gusakov #define DP0_SECSAMPLE		0x0640
1117caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY	0x0644
1123f072c30SAndrey Smirnov #define VID_SYNC_DLY		GENMASK(15, 0)
1133f072c30SAndrey Smirnov #define THRESH_DLY		GENMASK(31, 16)
1143f072c30SAndrey Smirnov 
1157caff0fcSAndrey Gusakov #define DP0_TOTALVAL		0x0648
1163f072c30SAndrey Smirnov #define H_TOTAL			GENMASK(15, 0)
1173f072c30SAndrey Smirnov #define V_TOTAL			GENMASK(31, 16)
1187caff0fcSAndrey Gusakov #define DP0_STARTVAL		0x064c
1193f072c30SAndrey Smirnov #define H_START			GENMASK(15, 0)
1203f072c30SAndrey Smirnov #define V_START			GENMASK(31, 16)
1217caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL		0x0650
1223f072c30SAndrey Smirnov #define H_ACT			GENMASK(15, 0)
1233f072c30SAndrey Smirnov #define V_ACT			GENMASK(31, 16)
1243f072c30SAndrey Smirnov 
1257caff0fcSAndrey Gusakov #define DP0_SYNCVAL		0x0654
1263f072c30SAndrey Smirnov #define VS_WIDTH		GENMASK(30, 16)
1273f072c30SAndrey Smirnov #define HS_WIDTH		GENMASK(14, 0)
1287923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW	(1 << 15)
1297923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW	(1 << 31)
1307caff0fcSAndrey Gusakov #define DP0_MISC		0x0658
131f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED		(63) /* LSCLK cycles per TU */
1323f072c30SAndrey Smirnov #define MAX_TU_SYMBOL		GENMASK(28, 23)
1333f072c30SAndrey Smirnov #define TU_SIZE			GENMASK(21, 16)
1347caff0fcSAndrey Gusakov #define BPC_6				(0 << 5)
1357caff0fcSAndrey Gusakov #define BPC_8				(1 << 5)
1367caff0fcSAndrey Gusakov 
1377caff0fcSAndrey Gusakov /* AUX channel */
1387caff0fcSAndrey Gusakov #define DP0_AUXCFG0		0x0660
139*fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_BSIZE	GENMASK(11, 8)
140*fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_ADDR_ONLY	BIT(4)
1417caff0fcSAndrey Gusakov #define DP0_AUXCFG1		0x0664
1427caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN		BIT(16)
1437caff0fcSAndrey Gusakov 
1447caff0fcSAndrey Gusakov #define DP0_AUXADDR		0x0668
1457caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i)		(0x066c + (i) * 4)
1467caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i)		(0x067c + (i) * 4)
1477caff0fcSAndrey Gusakov #define DP0_AUXSTATUS		0x068c
14812dfe7c4SAndrey Smirnov #define AUX_BYTES		GENMASK(15, 8)
14912dfe7c4SAndrey Smirnov #define AUX_STATUS		GENMASK(7, 4)
1507caff0fcSAndrey Gusakov #define AUX_TIMEOUT		BIT(1)
1517caff0fcSAndrey Gusakov #define AUX_BUSY		BIT(0)
1527caff0fcSAndrey Gusakov #define DP0_AUXI2CADR		0x0698
1537caff0fcSAndrey Gusakov 
1547caff0fcSAndrey Gusakov /* Link Training */
1557caff0fcSAndrey Gusakov #define DP0_SRCCTRL		0x06a0
1567caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS		BIT(13)
1577caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B		BIT(12)
1587caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP		(0 << 8)
1597caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1			(1 << 8)
1607caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2			(2 << 8)
1617caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW		BIT(7)
1627caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG		BIT(3)
1637caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1		(0 << 2)
1647caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2		(1 << 2)
1657caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27		(1 << 1)
1667caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162		(0 << 1)
1677caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT		BIT(0)
1687caff0fcSAndrey Gusakov #define DP0_LTSTAT		0x06d0
1697caff0fcSAndrey Gusakov #define LT_LOOPDONE			BIT(13)
1707caff0fcSAndrey Gusakov #define LT_STATUS_MASK			(0x1f << 8)
1717caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS		(DP_CHANNEL_EQ_BITS << 4)
1727caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE		BIT(3)
1737caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS		(DP_CHANNEL_EQ_BITS)
1747caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ		0x06d4
1757caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL		0x06d8
1767caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL		0x06e4
1777caff0fcSAndrey Gusakov 
178adf41098STomi Valkeinen #define DP1_SRCCTRL		0x07a0
179adf41098STomi Valkeinen 
1807caff0fcSAndrey Gusakov /* PHY */
1817caff0fcSAndrey Gusakov #define DP_PHY_CTRL		0x0800
1827caff0fcSAndrey Gusakov #define DP_PHY_RST			BIT(28)  /* DP PHY Global Soft Reset */
1837caff0fcSAndrey Gusakov #define BGREN				BIT(25)  /* AUX PHY BGR Enable */
1847caff0fcSAndrey Gusakov #define PWR_SW_EN			BIT(24)  /* PHY Power Switch Enable */
1857caff0fcSAndrey Gusakov #define PHY_M1_RST			BIT(12)  /* Reset PHY1 Main Channel */
1867caff0fcSAndrey Gusakov #define PHY_RDY				BIT(16)  /* PHY Main Channels Ready */
1877caff0fcSAndrey Gusakov #define PHY_M0_RST			BIT(8)   /* Reset PHY0 Main Channel */
188adf41098STomi Valkeinen #define PHY_2LANE			BIT(2)   /* PHY Enable 2 lanes */
1897caff0fcSAndrey Gusakov #define PHY_A0_EN			BIT(1)   /* PHY Aux Channel0 Enable */
1907caff0fcSAndrey Gusakov #define PHY_M0_EN			BIT(0)   /* PHY Main Channel0 Enable */
1917caff0fcSAndrey Gusakov 
1927caff0fcSAndrey Gusakov /* PLL */
1937caff0fcSAndrey Gusakov #define DP0_PLLCTRL		0x0900
1947caff0fcSAndrey Gusakov #define DP1_PLLCTRL		0x0904	/* not defined in DS */
1957caff0fcSAndrey Gusakov #define PXL_PLLCTRL		0x0908
1967caff0fcSAndrey Gusakov #define PLLUPDATE			BIT(2)
1977caff0fcSAndrey Gusakov #define PLLBYP				BIT(1)
1987caff0fcSAndrey Gusakov #define PLLEN				BIT(0)
1997caff0fcSAndrey Gusakov #define PXL_PLLPARAM		0x0914
2007caff0fcSAndrey Gusakov #define IN_SEL_REFCLK			(0 << 14)
2017caff0fcSAndrey Gusakov #define SYS_PLLPARAM		0x0918
2027caff0fcSAndrey Gusakov #define REF_FREQ_38M4			(0 << 8) /* 38.4 MHz */
2037caff0fcSAndrey Gusakov #define REF_FREQ_19M2			(1 << 8) /* 19.2 MHz */
2047caff0fcSAndrey Gusakov #define REF_FREQ_26M			(2 << 8) /* 26 MHz */
2057caff0fcSAndrey Gusakov #define REF_FREQ_13M			(3 << 8) /* 13 MHz */
2067caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK		(0 << 4)
2077caff0fcSAndrey Gusakov #define LSCLK_DIV_1			(0 << 0)
2087caff0fcSAndrey Gusakov #define LSCLK_DIV_2			(1 << 0)
2097caff0fcSAndrey Gusakov 
2107caff0fcSAndrey Gusakov /* Test & Debug */
2117caff0fcSAndrey Gusakov #define TSTCTL			0x0a00
2123f072c30SAndrey Smirnov #define COLOR_R			GENMASK(31, 24)
2133f072c30SAndrey Smirnov #define COLOR_G			GENMASK(23, 16)
2143f072c30SAndrey Smirnov #define COLOR_B			GENMASK(15, 8)
2153f072c30SAndrey Smirnov #define ENI2CFILTER		BIT(4)
2163f072c30SAndrey Smirnov #define COLOR_BAR_MODE		GENMASK(1, 0)
2173f072c30SAndrey Smirnov #define COLOR_BAR_MODE_BARS	2
2187caff0fcSAndrey Gusakov #define PLL_DBG			0x0a04
2197caff0fcSAndrey Gusakov 
2207caff0fcSAndrey Gusakov static bool tc_test_pattern;
2217caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644);
2227caff0fcSAndrey Gusakov 
2237caff0fcSAndrey Gusakov struct tc_edp_link {
2247caff0fcSAndrey Gusakov 	struct drm_dp_link	base;
2257caff0fcSAndrey Gusakov 	u8			assr;
226e5607637STomi Valkeinen 	bool			scrambler_dis;
227e5607637STomi Valkeinen 	bool			spread;
2287caff0fcSAndrey Gusakov };
2297caff0fcSAndrey Gusakov 
2307caff0fcSAndrey Gusakov struct tc_data {
2317caff0fcSAndrey Gusakov 	struct device		*dev;
2327caff0fcSAndrey Gusakov 	struct regmap		*regmap;
2337caff0fcSAndrey Gusakov 	struct drm_dp_aux	aux;
2347caff0fcSAndrey Gusakov 
2357caff0fcSAndrey Gusakov 	struct drm_bridge	bridge;
2367caff0fcSAndrey Gusakov 	struct drm_connector	connector;
2377caff0fcSAndrey Gusakov 	struct drm_panel	*panel;
2387caff0fcSAndrey Gusakov 
2397caff0fcSAndrey Gusakov 	/* link settings */
2407caff0fcSAndrey Gusakov 	struct tc_edp_link	link;
2417caff0fcSAndrey Gusakov 
2427caff0fcSAndrey Gusakov 	/* display edid */
2437caff0fcSAndrey Gusakov 	struct edid		*edid;
2447caff0fcSAndrey Gusakov 	/* current mode */
24546648a3cSTomi Valkeinen 	struct drm_display_mode	mode;
2467caff0fcSAndrey Gusakov 
2477caff0fcSAndrey Gusakov 	u32			rev;
2487caff0fcSAndrey Gusakov 	u8			assr;
2497caff0fcSAndrey Gusakov 
2507caff0fcSAndrey Gusakov 	struct gpio_desc	*sd_gpio;
2517caff0fcSAndrey Gusakov 	struct gpio_desc	*reset_gpio;
2527caff0fcSAndrey Gusakov 	struct clk		*refclk;
253f25ee501STomi Valkeinen 
254f25ee501STomi Valkeinen 	/* do we have IRQ */
255f25ee501STomi Valkeinen 	bool			have_irq;
256f25ee501STomi Valkeinen 
257f25ee501STomi Valkeinen 	/* HPD pin number (0 or 1) or -ENODEV */
258f25ee501STomi Valkeinen 	int			hpd_pin;
2597caff0fcSAndrey Gusakov };
2607caff0fcSAndrey Gusakov 
2617caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
2627caff0fcSAndrey Gusakov {
2637caff0fcSAndrey Gusakov 	return container_of(a, struct tc_data, aux);
2647caff0fcSAndrey Gusakov }
2657caff0fcSAndrey Gusakov 
2667caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
2677caff0fcSAndrey Gusakov {
2687caff0fcSAndrey Gusakov 	return container_of(b, struct tc_data, bridge);
2697caff0fcSAndrey Gusakov }
2707caff0fcSAndrey Gusakov 
2717caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c)
2727caff0fcSAndrey Gusakov {
2737caff0fcSAndrey Gusakov 	return container_of(c, struct tc_data, connector);
2747caff0fcSAndrey Gusakov }
2757caff0fcSAndrey Gusakov 
27693a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
2777caff0fcSAndrey Gusakov 				  unsigned int cond_mask,
2787caff0fcSAndrey Gusakov 				  unsigned int cond_value,
2797caff0fcSAndrey Gusakov 				  unsigned long sleep_us, u64 timeout_us)
2807caff0fcSAndrey Gusakov {
2817caff0fcSAndrey Gusakov 	unsigned int val;
2827caff0fcSAndrey Gusakov 
28393a10569SAndrey Smirnov 	return regmap_read_poll_timeout(tc->regmap, addr, val,
28493a10569SAndrey Smirnov 					(val & cond_mask) == cond_value,
28593a10569SAndrey Smirnov 					sleep_us, timeout_us);
2867caff0fcSAndrey Gusakov }
2877caff0fcSAndrey Gusakov 
28872648926SAndrey Smirnov static int tc_aux_wait_busy(struct tc_data *tc)
2897caff0fcSAndrey Gusakov {
29072648926SAndrey Smirnov 	return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 1000, 100000);
2917caff0fcSAndrey Gusakov }
2927caff0fcSAndrey Gusakov 
293792a081aSAndrey Smirnov static int tc_aux_write_data(struct tc_data *tc, const void *data,
294792a081aSAndrey Smirnov 			     size_t size)
295792a081aSAndrey Smirnov {
296792a081aSAndrey Smirnov 	u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
297792a081aSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
298792a081aSAndrey Smirnov 
299792a081aSAndrey Smirnov 	memcpy(auxwdata, data, size);
300792a081aSAndrey Smirnov 
301792a081aSAndrey Smirnov 	ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
302792a081aSAndrey Smirnov 	if (ret)
303792a081aSAndrey Smirnov 		return ret;
304792a081aSAndrey Smirnov 
305792a081aSAndrey Smirnov 	return size;
306792a081aSAndrey Smirnov }
307792a081aSAndrey Smirnov 
30853b166dcSAndrey Smirnov static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
30953b166dcSAndrey Smirnov {
31053b166dcSAndrey Smirnov 	u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
31153b166dcSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
31253b166dcSAndrey Smirnov 
31353b166dcSAndrey Smirnov 	ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
31453b166dcSAndrey Smirnov 	if (ret)
31553b166dcSAndrey Smirnov 		return ret;
31653b166dcSAndrey Smirnov 
31753b166dcSAndrey Smirnov 	memcpy(data, auxrdata, size);
31853b166dcSAndrey Smirnov 
31953b166dcSAndrey Smirnov 	return size;
32053b166dcSAndrey Smirnov }
32153b166dcSAndrey Smirnov 
322*fdb29b73SAndrey Smirnov static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size)
323*fdb29b73SAndrey Smirnov {
324*fdb29b73SAndrey Smirnov 	u32 auxcfg0 = msg->request;
325*fdb29b73SAndrey Smirnov 
326*fdb29b73SAndrey Smirnov 	if (size)
327*fdb29b73SAndrey Smirnov 		auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1);
328*fdb29b73SAndrey Smirnov 	else
329*fdb29b73SAndrey Smirnov 		auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY;
330*fdb29b73SAndrey Smirnov 
331*fdb29b73SAndrey Smirnov 	return auxcfg0;
332*fdb29b73SAndrey Smirnov }
333*fdb29b73SAndrey Smirnov 
3347caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
3357caff0fcSAndrey Gusakov 			       struct drm_dp_aux_msg *msg)
3367caff0fcSAndrey Gusakov {
3377caff0fcSAndrey Gusakov 	struct tc_data *tc = aux_to_tc(aux);
338e0655feaSAndrey Smirnov 	size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
3397caff0fcSAndrey Gusakov 	u8 request = msg->request & ~DP_AUX_I2C_MOT;
34012dfe7c4SAndrey Smirnov 	u32 auxstatus;
3417caff0fcSAndrey Gusakov 	int ret;
3427caff0fcSAndrey Gusakov 
34372648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
3447caff0fcSAndrey Gusakov 	if (ret)
3456d0c3831SAndrey Smirnov 		return ret;
3467caff0fcSAndrey Gusakov 
347792a081aSAndrey Smirnov 	switch (request) {
348792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
349792a081aSAndrey Smirnov 	case DP_AUX_I2C_READ:
350792a081aSAndrey Smirnov 		break;
351792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_WRITE:
352792a081aSAndrey Smirnov 	case DP_AUX_I2C_WRITE:
353*fdb29b73SAndrey Smirnov 		if (size) {
354792a081aSAndrey Smirnov 			ret = tc_aux_write_data(tc, msg->buffer, size);
355792a081aSAndrey Smirnov 			if (ret < 0)
3566d0c3831SAndrey Smirnov 				return ret;
357*fdb29b73SAndrey Smirnov 		}
358792a081aSAndrey Smirnov 		break;
359792a081aSAndrey Smirnov 	default:
3607caff0fcSAndrey Gusakov 		return -EINVAL;
3617caff0fcSAndrey Gusakov 	}
3627caff0fcSAndrey Gusakov 
3637caff0fcSAndrey Gusakov 	/* Store address */
3646d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
3656d0c3831SAndrey Smirnov 	if (ret)
3666d0c3831SAndrey Smirnov 		return ret;
3677caff0fcSAndrey Gusakov 	/* Start transfer */
368*fdb29b73SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size));
3696d0c3831SAndrey Smirnov 	if (ret)
3706d0c3831SAndrey Smirnov 		return ret;
3717caff0fcSAndrey Gusakov 
37272648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
3737caff0fcSAndrey Gusakov 	if (ret)
3746d0c3831SAndrey Smirnov 		return ret;
3757caff0fcSAndrey Gusakov 
37612dfe7c4SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
3777caff0fcSAndrey Gusakov 	if (ret)
3786d0c3831SAndrey Smirnov 		return ret;
3797caff0fcSAndrey Gusakov 
38012dfe7c4SAndrey Smirnov 	if (auxstatus & AUX_TIMEOUT)
38112dfe7c4SAndrey Smirnov 		return -ETIMEDOUT;
382*fdb29b73SAndrey Smirnov 	/*
383*fdb29b73SAndrey Smirnov 	 * For some reason address-only DP_AUX_I2C_WRITE (MOT), still
384*fdb29b73SAndrey Smirnov 	 * reports 1 byte transferred in its status. To deal we that
385*fdb29b73SAndrey Smirnov 	 * we ignore aux_bytes field if we know that this was an
386*fdb29b73SAndrey Smirnov 	 * address-only transfer
387*fdb29b73SAndrey Smirnov 	 */
388*fdb29b73SAndrey Smirnov 	if (size)
38912dfe7c4SAndrey Smirnov 		size = FIELD_GET(AUX_BYTES, auxstatus);
39012dfe7c4SAndrey Smirnov 	msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
39112dfe7c4SAndrey Smirnov 
39253b166dcSAndrey Smirnov 	switch (request) {
39353b166dcSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
39453b166dcSAndrey Smirnov 	case DP_AUX_I2C_READ:
395*fdb29b73SAndrey Smirnov 		if (size)
39653b166dcSAndrey Smirnov 			return tc_aux_read_data(tc, msg->buffer, size);
397*fdb29b73SAndrey Smirnov 		break;
3987caff0fcSAndrey Gusakov 	}
3997caff0fcSAndrey Gusakov 
4007caff0fcSAndrey Gusakov 	return size;
4017caff0fcSAndrey Gusakov }
4027caff0fcSAndrey Gusakov 
4037caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = {
4047caff0fcSAndrey Gusakov 	"No errors",
4057caff0fcSAndrey Gusakov 	"Aux write error",
4067caff0fcSAndrey Gusakov 	"Aux read error",
4077caff0fcSAndrey Gusakov 	"Max voltage reached error",
4087caff0fcSAndrey Gusakov 	"Loop counter expired error",
4097caff0fcSAndrey Gusakov 	"res", "res", "res"
4107caff0fcSAndrey Gusakov };
4117caff0fcSAndrey Gusakov 
4127caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = {
4137caff0fcSAndrey Gusakov 	"No errors",
4147caff0fcSAndrey Gusakov 	"Aux write error",
4157caff0fcSAndrey Gusakov 	"Aux read error",
4167caff0fcSAndrey Gusakov 	"Clock recovery failed error",
4177caff0fcSAndrey Gusakov 	"Loop counter expired error",
4187caff0fcSAndrey Gusakov 	"res", "res", "res"
4197caff0fcSAndrey Gusakov };
4207caff0fcSAndrey Gusakov 
4217caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc)
4227caff0fcSAndrey Gusakov {
4237caff0fcSAndrey Gusakov 	/*
4247caff0fcSAndrey Gusakov 	 * No training pattern, skew lane 1 data by two LSCLK cycles with
4257caff0fcSAndrey Gusakov 	 * respect to lane 0 data, AutoCorrect Mode = 0
4267caff0fcSAndrey Gusakov 	 */
4274b30bf41STomi Valkeinen 	u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
4287caff0fcSAndrey Gusakov 
4297caff0fcSAndrey Gusakov 	if (tc->link.scrambler_dis)
4307caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SCRMBLDIS;	/* Scrambler Disabled */
4317caff0fcSAndrey Gusakov 	if (tc->link.spread)
4327caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SSCG;	/* Spread Spectrum Enable */
4337caff0fcSAndrey Gusakov 	if (tc->link.base.num_lanes == 2)
4347caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_LANES_2;	/* Two Main Channel Lanes */
4357caff0fcSAndrey Gusakov 	if (tc->link.base.rate != 162000)
4367caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_BW27;	/* 2.7 Gbps link */
4377caff0fcSAndrey Gusakov 	return reg;
4387caff0fcSAndrey Gusakov }
4397caff0fcSAndrey Gusakov 
440134fb306SAndrey Smirnov static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
4417caff0fcSAndrey Gusakov {
442134fb306SAndrey Smirnov 	int ret;
443134fb306SAndrey Smirnov 
444134fb306SAndrey Smirnov 	ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
445134fb306SAndrey Smirnov 	if (ret)
446134fb306SAndrey Smirnov 		return ret;
447134fb306SAndrey Smirnov 
4487caff0fcSAndrey Gusakov 	/* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
4497caff0fcSAndrey Gusakov 	usleep_range(3000, 6000);
450134fb306SAndrey Smirnov 
451134fb306SAndrey Smirnov 	return 0;
4527caff0fcSAndrey Gusakov }
4537caff0fcSAndrey Gusakov 
4547caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
4557caff0fcSAndrey Gusakov {
4567caff0fcSAndrey Gusakov 	int ret;
4577caff0fcSAndrey Gusakov 	int i_pre, best_pre = 1;
4587caff0fcSAndrey Gusakov 	int i_post, best_post = 1;
4597caff0fcSAndrey Gusakov 	int div, best_div = 1;
4607caff0fcSAndrey Gusakov 	int mul, best_mul = 1;
4617caff0fcSAndrey Gusakov 	int delta, best_delta;
4627caff0fcSAndrey Gusakov 	int ext_div[] = {1, 2, 3, 5, 7};
4637caff0fcSAndrey Gusakov 	int best_pixelclock = 0;
4647caff0fcSAndrey Gusakov 	int vco_hi = 0;
4656d0c3831SAndrey Smirnov 	u32 pxl_pllparam;
4667caff0fcSAndrey Gusakov 
4677caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
4687caff0fcSAndrey Gusakov 		refclk);
4697caff0fcSAndrey Gusakov 	best_delta = pixelclock;
4707caff0fcSAndrey Gusakov 	/* Loop over all possible ext_divs, skipping invalid configurations */
4717caff0fcSAndrey Gusakov 	for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
4727caff0fcSAndrey Gusakov 		/*
4737caff0fcSAndrey Gusakov 		 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
4747caff0fcSAndrey Gusakov 		 * We don't allow any refclk > 200 MHz, only check lower bounds.
4757caff0fcSAndrey Gusakov 		 */
4767caff0fcSAndrey Gusakov 		if (refclk / ext_div[i_pre] < 1000000)
4777caff0fcSAndrey Gusakov 			continue;
4787caff0fcSAndrey Gusakov 		for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
4797caff0fcSAndrey Gusakov 			for (div = 1; div <= 16; div++) {
4807caff0fcSAndrey Gusakov 				u32 clk;
4817caff0fcSAndrey Gusakov 				u64 tmp;
4827caff0fcSAndrey Gusakov 
4837caff0fcSAndrey Gusakov 				tmp = pixelclock * ext_div[i_pre] *
4847caff0fcSAndrey Gusakov 				      ext_div[i_post] * div;
4857caff0fcSAndrey Gusakov 				do_div(tmp, refclk);
4867caff0fcSAndrey Gusakov 				mul = tmp;
4877caff0fcSAndrey Gusakov 
4887caff0fcSAndrey Gusakov 				/* Check limits */
4897caff0fcSAndrey Gusakov 				if ((mul < 1) || (mul > 128))
4907caff0fcSAndrey Gusakov 					continue;
4917caff0fcSAndrey Gusakov 
4927caff0fcSAndrey Gusakov 				clk = (refclk / ext_div[i_pre] / div) * mul;
4937caff0fcSAndrey Gusakov 				/*
4947caff0fcSAndrey Gusakov 				 * refclk * mul / (ext_pre_div * pre_div)
4957caff0fcSAndrey Gusakov 				 * should be in the 150 to 650 MHz range
4967caff0fcSAndrey Gusakov 				 */
4977caff0fcSAndrey Gusakov 				if ((clk > 650000000) || (clk < 150000000))
4987caff0fcSAndrey Gusakov 					continue;
4997caff0fcSAndrey Gusakov 
5007caff0fcSAndrey Gusakov 				clk = clk / ext_div[i_post];
5017caff0fcSAndrey Gusakov 				delta = clk - pixelclock;
5027caff0fcSAndrey Gusakov 
5037caff0fcSAndrey Gusakov 				if (abs(delta) < abs(best_delta)) {
5047caff0fcSAndrey Gusakov 					best_pre = i_pre;
5057caff0fcSAndrey Gusakov 					best_post = i_post;
5067caff0fcSAndrey Gusakov 					best_div = div;
5077caff0fcSAndrey Gusakov 					best_mul = mul;
5087caff0fcSAndrey Gusakov 					best_delta = delta;
5097caff0fcSAndrey Gusakov 					best_pixelclock = clk;
5107caff0fcSAndrey Gusakov 				}
5117caff0fcSAndrey Gusakov 			}
5127caff0fcSAndrey Gusakov 		}
5137caff0fcSAndrey Gusakov 	}
5147caff0fcSAndrey Gusakov 	if (best_pixelclock == 0) {
5157caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
5167caff0fcSAndrey Gusakov 			pixelclock);
5177caff0fcSAndrey Gusakov 		return -EINVAL;
5187caff0fcSAndrey Gusakov 	}
5197caff0fcSAndrey Gusakov 
5207caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
5217caff0fcSAndrey Gusakov 		best_delta);
5227caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
5237caff0fcSAndrey Gusakov 		ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
5247caff0fcSAndrey Gusakov 
5257caff0fcSAndrey Gusakov 	/* if VCO >= 300 MHz */
5267caff0fcSAndrey Gusakov 	if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
5277caff0fcSAndrey Gusakov 		vco_hi = 1;
5287caff0fcSAndrey Gusakov 	/* see DS */
5297caff0fcSAndrey Gusakov 	if (best_div == 16)
5307caff0fcSAndrey Gusakov 		best_div = 0;
5317caff0fcSAndrey Gusakov 	if (best_mul == 128)
5327caff0fcSAndrey Gusakov 		best_mul = 0;
5337caff0fcSAndrey Gusakov 
5347caff0fcSAndrey Gusakov 	/* Power up PLL and switch to bypass */
5356d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
5366d0c3831SAndrey Smirnov 	if (ret)
5376d0c3831SAndrey Smirnov 		return ret;
5387caff0fcSAndrey Gusakov 
5396d0c3831SAndrey Smirnov 	pxl_pllparam  = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
5406d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
5416d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
5426d0c3831SAndrey Smirnov 	pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
5436d0c3831SAndrey Smirnov 	pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
5446d0c3831SAndrey Smirnov 	pxl_pllparam |= best_mul; /* Multiplier for PLL */
5456d0c3831SAndrey Smirnov 
5466d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
5476d0c3831SAndrey Smirnov 	if (ret)
5486d0c3831SAndrey Smirnov 		return ret;
5497caff0fcSAndrey Gusakov 
5507caff0fcSAndrey Gusakov 	/* Force PLL parameter update and disable bypass */
551134fb306SAndrey Smirnov 	return tc_pllupdate(tc, PXL_PLLCTRL);
5527caff0fcSAndrey Gusakov }
5537caff0fcSAndrey Gusakov 
5547caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc)
5557caff0fcSAndrey Gusakov {
5567caff0fcSAndrey Gusakov 	/* Enable PLL bypass, power down PLL */
5577caff0fcSAndrey Gusakov 	return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
5587caff0fcSAndrey Gusakov }
5597caff0fcSAndrey Gusakov 
5607caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc)
5617caff0fcSAndrey Gusakov {
5627caff0fcSAndrey Gusakov 	/*
5637caff0fcSAndrey Gusakov 	 * If the Stream clock and Link Symbol clock are
5647caff0fcSAndrey Gusakov 	 * asynchronous with each other, the value of M changes over
5657caff0fcSAndrey Gusakov 	 * time. This way of generating link clock and stream
5667caff0fcSAndrey Gusakov 	 * clock is called Asynchronous Clock mode. The value M
5677caff0fcSAndrey Gusakov 	 * must change while the value N stays constant. The
5687caff0fcSAndrey Gusakov 	 * value of N in this Asynchronous Clock mode must be set
5697caff0fcSAndrey Gusakov 	 * to 2^15 or 32,768.
5707caff0fcSAndrey Gusakov 	 *
5717caff0fcSAndrey Gusakov 	 * LSCLK = 1/10 of high speed link clock
5727caff0fcSAndrey Gusakov 	 *
5737caff0fcSAndrey Gusakov 	 * f_STRMCLK = M/N * f_LSCLK
5747caff0fcSAndrey Gusakov 	 * M/N = f_STRMCLK / f_LSCLK
5757caff0fcSAndrey Gusakov 	 *
5767caff0fcSAndrey Gusakov 	 */
5776d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
5787caff0fcSAndrey Gusakov }
5797caff0fcSAndrey Gusakov 
580c49f60dfSAndrey Smirnov static int tc_set_syspllparam(struct tc_data *tc)
5817caff0fcSAndrey Gusakov {
5827caff0fcSAndrey Gusakov 	unsigned long rate;
583c49f60dfSAndrey Smirnov 	u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
5847caff0fcSAndrey Gusakov 
5857caff0fcSAndrey Gusakov 	rate = clk_get_rate(tc->refclk);
5867caff0fcSAndrey Gusakov 	switch (rate) {
5877caff0fcSAndrey Gusakov 	case 38400000:
588c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_38M4;
5897caff0fcSAndrey Gusakov 		break;
5907caff0fcSAndrey Gusakov 	case 26000000:
591c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_26M;
5927caff0fcSAndrey Gusakov 		break;
5937caff0fcSAndrey Gusakov 	case 19200000:
594c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_19M2;
5957caff0fcSAndrey Gusakov 		break;
5967caff0fcSAndrey Gusakov 	case 13000000:
597c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_13M;
5987caff0fcSAndrey Gusakov 		break;
5997caff0fcSAndrey Gusakov 	default:
6007caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
6017caff0fcSAndrey Gusakov 		return -EINVAL;
6027caff0fcSAndrey Gusakov 	}
6037caff0fcSAndrey Gusakov 
604c49f60dfSAndrey Smirnov 	return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
605c49f60dfSAndrey Smirnov }
606c49f60dfSAndrey Smirnov 
607c49f60dfSAndrey Smirnov static int tc_aux_link_setup(struct tc_data *tc)
608c49f60dfSAndrey Smirnov {
609c49f60dfSAndrey Smirnov 	int ret;
610c49f60dfSAndrey Smirnov 	u32 dp0_auxcfg1;
611c49f60dfSAndrey Smirnov 
6127caff0fcSAndrey Gusakov 	/* Setup DP-PHY / PLL */
613c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
6146d0c3831SAndrey Smirnov 	if (ret)
6156d0c3831SAndrey Smirnov 		goto err;
6167caff0fcSAndrey Gusakov 
6176d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL,
6186d0c3831SAndrey Smirnov 			   BGREN | PWR_SW_EN | PHY_A0_EN);
6196d0c3831SAndrey Smirnov 	if (ret)
6206d0c3831SAndrey Smirnov 		goto err;
6217caff0fcSAndrey Gusakov 	/*
6227caff0fcSAndrey Gusakov 	 * Initially PLLs are in bypass. Force PLL parameter update,
6237caff0fcSAndrey Gusakov 	 * disable PLL bypass, enable PLL
6247caff0fcSAndrey Gusakov 	 */
625134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
6266d0c3831SAndrey Smirnov 	if (ret)
6276d0c3831SAndrey Smirnov 		goto err;
6287caff0fcSAndrey Gusakov 
629134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
6306d0c3831SAndrey Smirnov 	if (ret)
6316d0c3831SAndrey Smirnov 		goto err;
6327caff0fcSAndrey Gusakov 
63393a10569SAndrey Smirnov 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000);
6347caff0fcSAndrey Gusakov 	if (ret == -ETIMEDOUT) {
6357caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Timeout waiting for PHY to become ready");
6367caff0fcSAndrey Gusakov 		return ret;
637ca342386STomi Valkeinen 	} else if (ret) {
6387caff0fcSAndrey Gusakov 		goto err;
639ca342386STomi Valkeinen 	}
6407caff0fcSAndrey Gusakov 
6417caff0fcSAndrey Gusakov 	/* Setup AUX link */
6426d0c3831SAndrey Smirnov 	dp0_auxcfg1  = AUX_RX_FILTER_EN;
6436d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
6446d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
6456d0c3831SAndrey Smirnov 
6466d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
6476d0c3831SAndrey Smirnov 	if (ret)
6486d0c3831SAndrey Smirnov 		goto err;
6497caff0fcSAndrey Gusakov 
6507caff0fcSAndrey Gusakov 	return 0;
6517caff0fcSAndrey Gusakov err:
6527caff0fcSAndrey Gusakov 	dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
6537caff0fcSAndrey Gusakov 	return ret;
6547caff0fcSAndrey Gusakov }
6557caff0fcSAndrey Gusakov 
6567caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc)
6577caff0fcSAndrey Gusakov {
6587caff0fcSAndrey Gusakov 	int ret;
659d174db07SAndrey Smirnov 	u8 reg;
6607caff0fcSAndrey Gusakov 
6617caff0fcSAndrey Gusakov 	/* Read DP Rx Link Capability */
6627caff0fcSAndrey Gusakov 	ret = drm_dp_link_probe(&tc->aux, &tc->link.base);
6637caff0fcSAndrey Gusakov 	if (ret < 0)
6647caff0fcSAndrey Gusakov 		goto err_dpcd_read;
665cffd2b16SAndrey Gusakov 	if (tc->link.base.rate != 162000 && tc->link.base.rate != 270000) {
666cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
667cffd2b16SAndrey Gusakov 		tc->link.base.rate = 270000;
668cffd2b16SAndrey Gusakov 	}
669cffd2b16SAndrey Gusakov 
670cffd2b16SAndrey Gusakov 	if (tc->link.base.num_lanes > 2) {
671cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2 lanes\n");
672cffd2b16SAndrey Gusakov 		tc->link.base.num_lanes = 2;
673cffd2b16SAndrey Gusakov 	}
6747caff0fcSAndrey Gusakov 
675d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, &reg);
6767caff0fcSAndrey Gusakov 	if (ret < 0)
6777caff0fcSAndrey Gusakov 		goto err_dpcd_read;
678d174db07SAndrey Smirnov 	tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5;
6797caff0fcSAndrey Gusakov 
680d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, &reg);
6817caff0fcSAndrey Gusakov 	if (ret < 0)
6827caff0fcSAndrey Gusakov 		goto err_dpcd_read;
6834b30bf41STomi Valkeinen 
684e5607637STomi Valkeinen 	tc->link.scrambler_dis = false;
6857caff0fcSAndrey Gusakov 	/* read assr */
686d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, &reg);
6877caff0fcSAndrey Gusakov 	if (ret < 0)
6887caff0fcSAndrey Gusakov 		goto err_dpcd_read;
689d174db07SAndrey Smirnov 	tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
6907caff0fcSAndrey Gusakov 
6917caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
6927caff0fcSAndrey Gusakov 		tc->link.base.revision >> 4, tc->link.base.revision & 0x0f,
6937caff0fcSAndrey Gusakov 		(tc->link.base.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
6947caff0fcSAndrey Gusakov 		tc->link.base.num_lanes,
6957caff0fcSAndrey Gusakov 		(tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) ?
6967caff0fcSAndrey Gusakov 		"enhanced" : "non-enhanced");
697e5607637STomi Valkeinen 	dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
698e5607637STomi Valkeinen 		tc->link.spread ? "0.5%" : "0.0%",
699e5607637STomi Valkeinen 		tc->link.scrambler_dis ? "disabled" : "enabled");
7007caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
7017caff0fcSAndrey Gusakov 		tc->link.assr, tc->assr);
7027caff0fcSAndrey Gusakov 
7037caff0fcSAndrey Gusakov 	return 0;
7047caff0fcSAndrey Gusakov 
7057caff0fcSAndrey Gusakov err_dpcd_read:
7067caff0fcSAndrey Gusakov 	dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
7077caff0fcSAndrey Gusakov 	return ret;
7087caff0fcSAndrey Gusakov }
7097caff0fcSAndrey Gusakov 
71063f8f3baSLaurent Pinchart static int tc_set_video_mode(struct tc_data *tc,
71163f8f3baSLaurent Pinchart 			     const struct drm_display_mode *mode)
7127caff0fcSAndrey Gusakov {
7137caff0fcSAndrey Gusakov 	int ret;
7147caff0fcSAndrey Gusakov 	int vid_sync_dly;
7157caff0fcSAndrey Gusakov 	int max_tu_symbol;
7167caff0fcSAndrey Gusakov 
7177caff0fcSAndrey Gusakov 	int left_margin = mode->htotal - mode->hsync_end;
7187caff0fcSAndrey Gusakov 	int right_margin = mode->hsync_start - mode->hdisplay;
7197caff0fcSAndrey Gusakov 	int hsync_len = mode->hsync_end - mode->hsync_start;
7207caff0fcSAndrey Gusakov 	int upper_margin = mode->vtotal - mode->vsync_end;
7217caff0fcSAndrey Gusakov 	int lower_margin = mode->vsync_start - mode->vdisplay;
7227caff0fcSAndrey Gusakov 	int vsync_len = mode->vsync_end - mode->vsync_start;
7233f072c30SAndrey Smirnov 	u32 dp0_syncval;
7247caff0fcSAndrey Gusakov 
72566d1c3b9SAndrey Gusakov 	/*
72666d1c3b9SAndrey Gusakov 	 * Recommended maximum number of symbols transferred in a transfer unit:
72766d1c3b9SAndrey Gusakov 	 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
72866d1c3b9SAndrey Gusakov 	 *              (output active video bandwidth in bytes))
72966d1c3b9SAndrey Gusakov 	 * Must be less than tu_size.
73066d1c3b9SAndrey Gusakov 	 */
73166d1c3b9SAndrey Gusakov 	max_tu_symbol = TU_SIZE_RECOMMENDED - 1;
73266d1c3b9SAndrey Gusakov 
7337caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "set mode %dx%d\n",
7347caff0fcSAndrey Gusakov 		mode->hdisplay, mode->vdisplay);
7357caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
7367caff0fcSAndrey Gusakov 		left_margin, right_margin, hsync_len);
7377caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
7387caff0fcSAndrey Gusakov 		upper_margin, lower_margin, vsync_len);
7397caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
7407caff0fcSAndrey Gusakov 
7417caff0fcSAndrey Gusakov 
74266d1c3b9SAndrey Gusakov 	/*
74366d1c3b9SAndrey Gusakov 	 * LCD Ctl Frame Size
74466d1c3b9SAndrey Gusakov 	 * datasheet is not clear of vsdelay in case of DPI
74566d1c3b9SAndrey Gusakov 	 * assume we do not need any delay when DPI is a source of
74666d1c3b9SAndrey Gusakov 	 * sync signals
74766d1c3b9SAndrey Gusakov 	 */
7486d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VPCTRL0,
7493f072c30SAndrey Smirnov 			   FIELD_PREP(VSDELAY, 0) |
7507caff0fcSAndrey Gusakov 			   OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
7516d0c3831SAndrey Smirnov 	if (ret)
7526d0c3831SAndrey Smirnov 		return ret;
7536d0c3831SAndrey Smirnov 
7546d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM01,
7553f072c30SAndrey Smirnov 			   FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
7563f072c30SAndrey Smirnov 			   FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
7576d0c3831SAndrey Smirnov 	if (ret)
7586d0c3831SAndrey Smirnov 		return ret;
7596d0c3831SAndrey Smirnov 
7606d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM02,
7613f072c30SAndrey Smirnov 			   FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
7623f072c30SAndrey Smirnov 			   FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
7636d0c3831SAndrey Smirnov 	if (ret)
7646d0c3831SAndrey Smirnov 		return ret;
7656d0c3831SAndrey Smirnov 
7666d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM01,
7673f072c30SAndrey Smirnov 			   FIELD_PREP(VBPR, upper_margin) |
7683f072c30SAndrey Smirnov 			   FIELD_PREP(VSPR, vsync_len));
7696d0c3831SAndrey Smirnov 	if (ret)
7706d0c3831SAndrey Smirnov 		return ret;
7716d0c3831SAndrey Smirnov 
7726d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM02,
7733f072c30SAndrey Smirnov 			   FIELD_PREP(VFPR, lower_margin) |
7743f072c30SAndrey Smirnov 			   FIELD_PREP(VDISPR, mode->vdisplay));
7756d0c3831SAndrey Smirnov 	if (ret)
7766d0c3831SAndrey Smirnov 		return ret;
7776d0c3831SAndrey Smirnov 
7786d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
7796d0c3831SAndrey Smirnov 	if (ret)
7806d0c3831SAndrey Smirnov 		return ret;
7817caff0fcSAndrey Gusakov 
7827caff0fcSAndrey Gusakov 	/* Test pattern settings */
7836d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, TSTCTL,
7843f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_R, 120) |
7853f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_G, 20) |
7863f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_B, 99) |
7873f072c30SAndrey Smirnov 			   ENI2CFILTER |
7883f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
7896d0c3831SAndrey Smirnov 	if (ret)
7906d0c3831SAndrey Smirnov 		return ret;
7917caff0fcSAndrey Gusakov 
7927caff0fcSAndrey Gusakov 	/* DP Main Stream Attributes */
7937caff0fcSAndrey Gusakov 	vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
7946d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
7953f072c30SAndrey Smirnov 		 FIELD_PREP(THRESH_DLY, max_tu_symbol) |
7963f072c30SAndrey Smirnov 		 FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
7977caff0fcSAndrey Gusakov 
7986d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_TOTALVAL,
7993f072c30SAndrey Smirnov 			   FIELD_PREP(H_TOTAL, mode->htotal) |
8003f072c30SAndrey Smirnov 			   FIELD_PREP(V_TOTAL, mode->vtotal));
8016d0c3831SAndrey Smirnov 	if (ret)
8026d0c3831SAndrey Smirnov 		return ret;
8037caff0fcSAndrey Gusakov 
8046d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_STARTVAL,
8053f072c30SAndrey Smirnov 			   FIELD_PREP(H_START, left_margin + hsync_len) |
8063f072c30SAndrey Smirnov 			   FIELD_PREP(V_START, upper_margin + vsync_len));
8076d0c3831SAndrey Smirnov 	if (ret)
8086d0c3831SAndrey Smirnov 		return ret;
8097caff0fcSAndrey Gusakov 
8106d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
8113f072c30SAndrey Smirnov 			   FIELD_PREP(V_ACT, mode->vdisplay) |
8123f072c30SAndrey Smirnov 			   FIELD_PREP(H_ACT, mode->hdisplay));
8136d0c3831SAndrey Smirnov 	if (ret)
8146d0c3831SAndrey Smirnov 		return ret;
8157caff0fcSAndrey Gusakov 
8163f072c30SAndrey Smirnov 	dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
8173f072c30SAndrey Smirnov 		      FIELD_PREP(HS_WIDTH, hsync_len);
8187caff0fcSAndrey Gusakov 
8193f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
8203f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
8217caff0fcSAndrey Gusakov 
8223f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
8233f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
8243f072c30SAndrey Smirnov 
8256d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
8266d0c3831SAndrey Smirnov 	if (ret)
8276d0c3831SAndrey Smirnov 		return ret;
8283f072c30SAndrey Smirnov 
8296d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DPIPXLFMT,
8303f072c30SAndrey Smirnov 			   VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW |
8313f072c30SAndrey Smirnov 			   DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 |
8323f072c30SAndrey Smirnov 			   DPI_BPP_RGB888);
8336d0c3831SAndrey Smirnov 	if (ret)
8346d0c3831SAndrey Smirnov 		return ret;
8353f072c30SAndrey Smirnov 
8366d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_MISC,
8373f072c30SAndrey Smirnov 			   FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
8383f072c30SAndrey Smirnov 			   FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
839f3b8adbeSAndrey Gusakov 			   BPC_8);
8406d0c3831SAndrey Smirnov 	if (ret)
8416d0c3831SAndrey Smirnov 		return ret;
8427caff0fcSAndrey Gusakov 
8437caff0fcSAndrey Gusakov 	return 0;
8447caff0fcSAndrey Gusakov }
8457caff0fcSAndrey Gusakov 
846f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc)
8477caff0fcSAndrey Gusakov {
8487caff0fcSAndrey Gusakov 	u32 value;
8497caff0fcSAndrey Gusakov 	int ret;
8507caff0fcSAndrey Gusakov 
851aa92213fSAndrey Smirnov 	ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
852aa92213fSAndrey Smirnov 			      LT_LOOPDONE, 1, 1000);
853aa92213fSAndrey Smirnov 	if (ret) {
854f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
855aa92213fSAndrey Smirnov 		return ret;
8567caff0fcSAndrey Gusakov 	}
8577caff0fcSAndrey Gusakov 
8586d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
8596d0c3831SAndrey Smirnov 	if (ret)
8606d0c3831SAndrey Smirnov 		return ret;
861f9538357STomi Valkeinen 
862aa92213fSAndrey Smirnov 	return (value >> 8) & 0x7;
8637caff0fcSAndrey Gusakov }
8647caff0fcSAndrey Gusakov 
865cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc)
8667caff0fcSAndrey Gusakov {
8677caff0fcSAndrey Gusakov 	struct drm_dp_aux *aux = &tc->aux;
8687caff0fcSAndrey Gusakov 	struct device *dev = tc->dev;
8697caff0fcSAndrey Gusakov 	u32 dp_phy_ctrl;
8707caff0fcSAndrey Gusakov 	u32 value;
8717caff0fcSAndrey Gusakov 	int ret;
87232d36219SAndrey Smirnov 	u8 tmp[DP_LINK_STATUS_SIZE];
8737caff0fcSAndrey Gusakov 
874cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link enable\n");
875cb3263b2STomi Valkeinen 
8766d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0CTL, &value);
8776d0c3831SAndrey Smirnov 	if (ret)
8786d0c3831SAndrey Smirnov 		return ret;
87967bca92fSTomi Valkeinen 
8806d0c3831SAndrey Smirnov 	if (WARN_ON(value & DP_EN)) {
8816d0c3831SAndrey Smirnov 		ret = regmap_write(tc->regmap, DP0CTL, 0);
8826d0c3831SAndrey Smirnov 		if (ret)
8836d0c3831SAndrey Smirnov 			return ret;
8846d0c3831SAndrey Smirnov 	}
8856d0c3831SAndrey Smirnov 
8866d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
8876d0c3831SAndrey Smirnov 	if (ret)
8886d0c3831SAndrey Smirnov 		return ret;
8899a63bd6fSTomi Valkeinen 	/* SSCG and BW27 on DP1 must be set to the same as on DP0 */
8906d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP1_SRCCTRL,
8919a63bd6fSTomi Valkeinen 		 (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
8929a63bd6fSTomi Valkeinen 		 ((tc->link.base.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
8936d0c3831SAndrey Smirnov 	if (ret)
8946d0c3831SAndrey Smirnov 		return ret;
8957caff0fcSAndrey Gusakov 
896c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
8976d0c3831SAndrey Smirnov 	if (ret)
8986d0c3831SAndrey Smirnov 		return ret;
899adf41098STomi Valkeinen 
9007caff0fcSAndrey Gusakov 	/* Setup Main Link */
9014d9d54a7STomi Valkeinen 	dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
9024d9d54a7STomi Valkeinen 	if (tc->link.base.num_lanes == 2)
9034d9d54a7STomi Valkeinen 		dp_phy_ctrl |= PHY_2LANE;
9046d0c3831SAndrey Smirnov 
9056d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9066d0c3831SAndrey Smirnov 	if (ret)
9076d0c3831SAndrey Smirnov 		return ret;
9087caff0fcSAndrey Gusakov 
9097caff0fcSAndrey Gusakov 	/* PLL setup */
910134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
9116d0c3831SAndrey Smirnov 	if (ret)
9126d0c3831SAndrey Smirnov 		return ret;
9137caff0fcSAndrey Gusakov 
914134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
9156d0c3831SAndrey Smirnov 	if (ret)
9166d0c3831SAndrey Smirnov 		return ret;
9177caff0fcSAndrey Gusakov 
9187caff0fcSAndrey Gusakov 	/* Reset/Enable Main Links */
9197caff0fcSAndrey Gusakov 	dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
9206d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9217caff0fcSAndrey Gusakov 	usleep_range(100, 200);
9227caff0fcSAndrey Gusakov 	dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
9236d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9247caff0fcSAndrey Gusakov 
925ebcce4e6SAndrey Smirnov 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000);
926ebcce4e6SAndrey Smirnov 	if (ret) {
9277caff0fcSAndrey Gusakov 		dev_err(dev, "timeout waiting for phy become ready");
928ebcce4e6SAndrey Smirnov 		return ret;
9297caff0fcSAndrey Gusakov 	}
9307caff0fcSAndrey Gusakov 
9317caff0fcSAndrey Gusakov 	/* Set misc: 8 bits per color */
9327caff0fcSAndrey Gusakov 	ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
9337caff0fcSAndrey Gusakov 	if (ret)
9346d0c3831SAndrey Smirnov 		return ret;
9357caff0fcSAndrey Gusakov 
9367caff0fcSAndrey Gusakov 	/*
9377caff0fcSAndrey Gusakov 	 * ASSR mode
9387caff0fcSAndrey Gusakov 	 * on TC358767 side ASSR configured through strap pin
9397caff0fcSAndrey Gusakov 	 * seems there is no way to change this setting from SW
9407caff0fcSAndrey Gusakov 	 *
9417caff0fcSAndrey Gusakov 	 * check is tc configured for same mode
9427caff0fcSAndrey Gusakov 	 */
9437caff0fcSAndrey Gusakov 	if (tc->assr != tc->link.assr) {
9447caff0fcSAndrey Gusakov 		dev_dbg(dev, "Trying to set display to ASSR: %d\n",
9457caff0fcSAndrey Gusakov 			tc->assr);
9467caff0fcSAndrey Gusakov 		/* try to set ASSR on display side */
9477caff0fcSAndrey Gusakov 		tmp[0] = tc->assr;
9487caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
9497caff0fcSAndrey Gusakov 		if (ret < 0)
9507caff0fcSAndrey Gusakov 			goto err_dpcd_read;
9517caff0fcSAndrey Gusakov 		/* read back */
9527caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
9537caff0fcSAndrey Gusakov 		if (ret < 0)
9547caff0fcSAndrey Gusakov 			goto err_dpcd_read;
9557caff0fcSAndrey Gusakov 
9567caff0fcSAndrey Gusakov 		if (tmp[0] != tc->assr) {
95787291e5dSLucas Stach 			dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
9587caff0fcSAndrey Gusakov 				tc->assr);
9597caff0fcSAndrey Gusakov 			/* trying with disabled scrambler */
960e5607637STomi Valkeinen 			tc->link.scrambler_dis = true;
9617caff0fcSAndrey Gusakov 		}
9627caff0fcSAndrey Gusakov 	}
9637caff0fcSAndrey Gusakov 
9647caff0fcSAndrey Gusakov 	/* Setup Link & DPRx Config for Training */
9657caff0fcSAndrey Gusakov 	ret = drm_dp_link_configure(aux, &tc->link.base);
9667caff0fcSAndrey Gusakov 	if (ret < 0)
9677caff0fcSAndrey Gusakov 		goto err_dpcd_write;
9687caff0fcSAndrey Gusakov 
9697caff0fcSAndrey Gusakov 	/* DOWNSPREAD_CTRL */
9707caff0fcSAndrey Gusakov 	tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
9717caff0fcSAndrey Gusakov 	/* MAIN_LINK_CHANNEL_CODING_SET */
9724b30bf41STomi Valkeinen 	tmp[1] =  DP_SET_ANSI_8B10B;
9737caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
9747caff0fcSAndrey Gusakov 	if (ret < 0)
9757caff0fcSAndrey Gusakov 		goto err_dpcd_write;
9767caff0fcSAndrey Gusakov 
977c28d1484STomi Valkeinen 	/* Reset voltage-swing & pre-emphasis */
978c28d1484STomi Valkeinen 	tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
979c28d1484STomi Valkeinen 			  DP_TRAIN_PRE_EMPH_LEVEL_0;
980c28d1484STomi Valkeinen 	ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
981c28d1484STomi Valkeinen 	if (ret < 0)
982c28d1484STomi Valkeinen 		goto err_dpcd_write;
983c28d1484STomi Valkeinen 
984f9538357STomi Valkeinen 	/* Clock-Recovery */
985f9538357STomi Valkeinen 
986f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 1 */
9876d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
9886d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
989f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_1);
9906d0c3831SAndrey Smirnov 	if (ret)
9916d0c3831SAndrey Smirnov 		return ret;
992f9538357STomi Valkeinen 
9936d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
994f9538357STomi Valkeinen 			   (15 << 28) |	/* Defer Iteration Count */
995f9538357STomi Valkeinen 			   (15 << 24) |	/* Loop Iteration Count */
996f9538357STomi Valkeinen 			   (0xd << 0));	/* Loop Timer Delay */
9976d0c3831SAndrey Smirnov 	if (ret)
9986d0c3831SAndrey Smirnov 		return ret;
999f9538357STomi Valkeinen 
10006d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
10016d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
10026d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
10036d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP1);
10046d0c3831SAndrey Smirnov 	if (ret)
10056d0c3831SAndrey Smirnov 		return ret;
1006f9538357STomi Valkeinen 
1007f9538357STomi Valkeinen 	/* Enable DP0 to start Link Training */
10086d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL,
10096d0c3831SAndrey Smirnov 			   ((tc->link.base.capabilities &
10106d0c3831SAndrey Smirnov 			     DP_LINK_CAP_ENHANCED_FRAMING) ? EF_EN : 0) |
1011f9538357STomi Valkeinen 			   DP_EN);
10126d0c3831SAndrey Smirnov 	if (ret)
10136d0c3831SAndrey Smirnov 		return ret;
1014f9538357STomi Valkeinen 
1015f9538357STomi Valkeinen 	/* wait */
10166d0c3831SAndrey Smirnov 
1017f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1018f9538357STomi Valkeinen 	if (ret < 0)
10196d0c3831SAndrey Smirnov 		return ret;
10207caff0fcSAndrey Gusakov 
1021f9538357STomi Valkeinen 	if (ret) {
1022f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 1 failed: %s\n",
1023f9538357STomi Valkeinen 			training_pattern1_errors[ret]);
10246d0c3831SAndrey Smirnov 		return -ENODEV;
1025f9538357STomi Valkeinen 	}
1026f9538357STomi Valkeinen 
1027f9538357STomi Valkeinen 	/* Channel Equalization */
1028f9538357STomi Valkeinen 
1029f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 2 */
10306d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
10316d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
1032f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_2);
10336d0c3831SAndrey Smirnov 	if (ret)
10346d0c3831SAndrey Smirnov 		return ret;
1035f9538357STomi Valkeinen 
10366d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
10376d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
10386d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
10396d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP2);
10406d0c3831SAndrey Smirnov 	if (ret)
10416d0c3831SAndrey Smirnov 		return ret;
1042f9538357STomi Valkeinen 
1043f9538357STomi Valkeinen 	/* wait */
1044f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1045f9538357STomi Valkeinen 	if (ret < 0)
10466d0c3831SAndrey Smirnov 		return ret;
1047f9538357STomi Valkeinen 
1048f9538357STomi Valkeinen 	if (ret) {
1049f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 2 failed: %s\n",
1050f9538357STomi Valkeinen 			training_pattern2_errors[ret]);
10516d0c3831SAndrey Smirnov 		return -ENODEV;
1052f9538357STomi Valkeinen 	}
10537caff0fcSAndrey Gusakov 
10540776a269STomi Valkeinen 	/*
10550776a269STomi Valkeinen 	 * Toshiba's documentation suggests to first clear DPCD 0x102, then
10560776a269STomi Valkeinen 	 * clear the training pattern bit in DP0_SRCCTRL. Testing shows
10570776a269STomi Valkeinen 	 * that the link sometimes drops if those steps are done in that order,
10580776a269STomi Valkeinen 	 * but if the steps are done in reverse order, the link stays up.
10590776a269STomi Valkeinen 	 *
10600776a269STomi Valkeinen 	 * So we do the steps differently than documented here.
10610776a269STomi Valkeinen 	 */
10620776a269STomi Valkeinen 
10630776a269STomi Valkeinen 	/* Clear Training Pattern, set AutoCorrect Mode = 1 */
10646d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
10656d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT);
10666d0c3831SAndrey Smirnov 	if (ret)
10676d0c3831SAndrey Smirnov 		return ret;
10680776a269STomi Valkeinen 
10697caff0fcSAndrey Gusakov 	/* Clear DPCD 0x102 */
10707caff0fcSAndrey Gusakov 	/* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
10717caff0fcSAndrey Gusakov 	tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
10727caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
10737caff0fcSAndrey Gusakov 	if (ret < 0)
10747caff0fcSAndrey Gusakov 		goto err_dpcd_write;
10757caff0fcSAndrey Gusakov 
10760bf25146STomi Valkeinen 	/* Check link status */
10770bf25146STomi Valkeinen 	ret = drm_dp_dpcd_read_link_status(aux, tmp);
10787caff0fcSAndrey Gusakov 	if (ret < 0)
10797caff0fcSAndrey Gusakov 		goto err_dpcd_read;
10807caff0fcSAndrey Gusakov 
10810bf25146STomi Valkeinen 	ret = 0;
10827caff0fcSAndrey Gusakov 
10830bf25146STomi Valkeinen 	value = tmp[0] & DP_CHANNEL_EQ_BITS;
10840bf25146STomi Valkeinen 
10850bf25146STomi Valkeinen 	if (value != DP_CHANNEL_EQ_BITS) {
10860bf25146STomi Valkeinen 		dev_err(tc->dev, "Lane 0 failed: %x\n", value);
10870bf25146STomi Valkeinen 		ret = -ENODEV;
10880bf25146STomi Valkeinen 	}
10890bf25146STomi Valkeinen 
10900bf25146STomi Valkeinen 	if (tc->link.base.num_lanes == 2) {
10910bf25146STomi Valkeinen 		value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
10920bf25146STomi Valkeinen 
10930bf25146STomi Valkeinen 		if (value != DP_CHANNEL_EQ_BITS) {
10940bf25146STomi Valkeinen 			dev_err(tc->dev, "Lane 1 failed: %x\n", value);
10950bf25146STomi Valkeinen 			ret = -ENODEV;
10960bf25146STomi Valkeinen 		}
10970bf25146STomi Valkeinen 
10980bf25146STomi Valkeinen 		if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
10990bf25146STomi Valkeinen 			dev_err(tc->dev, "Interlane align failed\n");
11000bf25146STomi Valkeinen 			ret = -ENODEV;
11010bf25146STomi Valkeinen 		}
11020bf25146STomi Valkeinen 	}
11030bf25146STomi Valkeinen 
11040bf25146STomi Valkeinen 	if (ret) {
11050bf25146STomi Valkeinen 		dev_err(dev, "0x0202 LANE0_1_STATUS:            0x%02x\n", tmp[0]);
11060bf25146STomi Valkeinen 		dev_err(dev, "0x0203 LANE2_3_STATUS             0x%02x\n", tmp[1]);
11070bf25146STomi Valkeinen 		dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
11080bf25146STomi Valkeinen 		dev_err(dev, "0x0205 SINK_STATUS:               0x%02x\n", tmp[3]);
11090bf25146STomi Valkeinen 		dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1:    0x%02x\n", tmp[4]);
11100bf25146STomi Valkeinen 		dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3:    0x%02x\n", tmp[5]);
11116d0c3831SAndrey Smirnov 		return ret;
11127caff0fcSAndrey Gusakov 	}
11137caff0fcSAndrey Gusakov 
11147caff0fcSAndrey Gusakov 	return 0;
11157caff0fcSAndrey Gusakov err_dpcd_read:
11167caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
11177caff0fcSAndrey Gusakov 	return ret;
11187caff0fcSAndrey Gusakov err_dpcd_write:
11197caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
11207caff0fcSAndrey Gusakov 	return ret;
11217caff0fcSAndrey Gusakov }
11227caff0fcSAndrey Gusakov 
1123cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc)
1124cb3263b2STomi Valkeinen {
1125cb3263b2STomi Valkeinen 	int ret;
1126cb3263b2STomi Valkeinen 
1127cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link disable\n");
1128cb3263b2STomi Valkeinen 
11296d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
11306d0c3831SAndrey Smirnov 	if (ret)
1131cb3263b2STomi Valkeinen 		return ret;
11326d0c3831SAndrey Smirnov 
11336d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0CTL, 0);
1134cb3263b2STomi Valkeinen }
1135cb3263b2STomi Valkeinen 
113680d57245STomi Valkeinen static int tc_stream_enable(struct tc_data *tc)
11377caff0fcSAndrey Gusakov {
11387caff0fcSAndrey Gusakov 	int ret;
11397caff0fcSAndrey Gusakov 	u32 value;
11407caff0fcSAndrey Gusakov 
114180d57245STomi Valkeinen 	dev_dbg(tc->dev, "enable video stream\n");
11427caff0fcSAndrey Gusakov 
1143bb248368STomi Valkeinen 	/* PXL PLL setup */
1144bb248368STomi Valkeinen 	if (tc_test_pattern) {
1145bb248368STomi Valkeinen 		ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
114646648a3cSTomi Valkeinen 				    1000 * tc->mode.clock);
1147bb248368STomi Valkeinen 		if (ret)
11486d0c3831SAndrey Smirnov 			return ret;
1149bb248368STomi Valkeinen 	}
1150bb248368STomi Valkeinen 
115146648a3cSTomi Valkeinen 	ret = tc_set_video_mode(tc, &tc->mode);
11525761a259STomi Valkeinen 	if (ret)
115380d57245STomi Valkeinen 		return ret;
11545761a259STomi Valkeinen 
11555761a259STomi Valkeinen 	/* Set M/N */
11565761a259STomi Valkeinen 	ret = tc_stream_clock_calc(tc);
11575761a259STomi Valkeinen 	if (ret)
115880d57245STomi Valkeinen 		return ret;
11595761a259STomi Valkeinen 
11607caff0fcSAndrey Gusakov 	value = VID_MN_GEN | DP_EN;
11617caff0fcSAndrey Gusakov 	if (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
11627caff0fcSAndrey Gusakov 		value |= EF_EN;
11636d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
11646d0c3831SAndrey Smirnov 	if (ret)
11656d0c3831SAndrey Smirnov 		return ret;
11667caff0fcSAndrey Gusakov 	/*
11677caff0fcSAndrey Gusakov 	 * VID_EN assertion should be delayed by at least N * LSCLK
11687caff0fcSAndrey Gusakov 	 * cycles from the time VID_MN_GEN is enabled in order to
11697caff0fcSAndrey Gusakov 	 * generate stable values for VID_M. LSCLK is 270 MHz or
11707caff0fcSAndrey Gusakov 	 * 162 MHz, VID_N is set to 32768 in  tc_stream_clock_calc(),
11717caff0fcSAndrey Gusakov 	 * so a delay of at least 203 us should suffice.
11727caff0fcSAndrey Gusakov 	 */
11737caff0fcSAndrey Gusakov 	usleep_range(500, 1000);
11747caff0fcSAndrey Gusakov 	value |= VID_EN;
11756d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
11766d0c3831SAndrey Smirnov 	if (ret)
11776d0c3831SAndrey Smirnov 		return ret;
11787caff0fcSAndrey Gusakov 	/* Set input interface */
11797caff0fcSAndrey Gusakov 	value = DP0_AUDSRC_NO_INPUT;
11807caff0fcSAndrey Gusakov 	if (tc_test_pattern)
11817caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_COLOR_BAR;
11827caff0fcSAndrey Gusakov 	else
11837caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_DPI_RX;
11846d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, SYSCTRL, value);
11856d0c3831SAndrey Smirnov 	if (ret)
11866d0c3831SAndrey Smirnov 		return ret;
118780d57245STomi Valkeinen 
118880d57245STomi Valkeinen 	return 0;
11897caff0fcSAndrey Gusakov }
11907caff0fcSAndrey Gusakov 
119180d57245STomi Valkeinen static int tc_stream_disable(struct tc_data *tc)
119280d57245STomi Valkeinen {
119380d57245STomi Valkeinen 	int ret;
119480d57245STomi Valkeinen 
119580d57245STomi Valkeinen 	dev_dbg(tc->dev, "disable video stream\n");
119680d57245STomi Valkeinen 
11976d0c3831SAndrey Smirnov 	ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
11986d0c3831SAndrey Smirnov 	if (ret)
11996d0c3831SAndrey Smirnov 		return ret;
120080d57245STomi Valkeinen 
1201bb248368STomi Valkeinen 	tc_pxl_pll_dis(tc);
1202bb248368STomi Valkeinen 
12037caff0fcSAndrey Gusakov 	return 0;
12047caff0fcSAndrey Gusakov }
12057caff0fcSAndrey Gusakov 
12067caff0fcSAndrey Gusakov static void tc_bridge_pre_enable(struct drm_bridge *bridge)
12077caff0fcSAndrey Gusakov {
12087caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12097caff0fcSAndrey Gusakov 
12107caff0fcSAndrey Gusakov 	drm_panel_prepare(tc->panel);
12117caff0fcSAndrey Gusakov }
12127caff0fcSAndrey Gusakov 
12137caff0fcSAndrey Gusakov static void tc_bridge_enable(struct drm_bridge *bridge)
12147caff0fcSAndrey Gusakov {
12157caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12167caff0fcSAndrey Gusakov 	int ret;
12177caff0fcSAndrey Gusakov 
1218f25ee501STomi Valkeinen 	ret = tc_get_display_props(tc);
1219f25ee501STomi Valkeinen 	if (ret < 0) {
1220f25ee501STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
1221f25ee501STomi Valkeinen 		return;
1222f25ee501STomi Valkeinen 	}
1223f25ee501STomi Valkeinen 
1224cb3263b2STomi Valkeinen 	ret = tc_main_link_enable(tc);
12257caff0fcSAndrey Gusakov 	if (ret < 0) {
1226cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link enable error: %d\n", ret);
12277caff0fcSAndrey Gusakov 		return;
12287caff0fcSAndrey Gusakov 	}
12297caff0fcSAndrey Gusakov 
123080d57245STomi Valkeinen 	ret = tc_stream_enable(tc);
12317caff0fcSAndrey Gusakov 	if (ret < 0) {
12327caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream start error: %d\n", ret);
1233cb3263b2STomi Valkeinen 		tc_main_link_disable(tc);
12347caff0fcSAndrey Gusakov 		return;
12357caff0fcSAndrey Gusakov 	}
12367caff0fcSAndrey Gusakov 
12377caff0fcSAndrey Gusakov 	drm_panel_enable(tc->panel);
12387caff0fcSAndrey Gusakov }
12397caff0fcSAndrey Gusakov 
12407caff0fcSAndrey Gusakov static void tc_bridge_disable(struct drm_bridge *bridge)
12417caff0fcSAndrey Gusakov {
12427caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12437caff0fcSAndrey Gusakov 	int ret;
12447caff0fcSAndrey Gusakov 
12457caff0fcSAndrey Gusakov 	drm_panel_disable(tc->panel);
12467caff0fcSAndrey Gusakov 
124780d57245STomi Valkeinen 	ret = tc_stream_disable(tc);
12487caff0fcSAndrey Gusakov 	if (ret < 0)
12497caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1250cb3263b2STomi Valkeinen 
1251cb3263b2STomi Valkeinen 	ret = tc_main_link_disable(tc);
1252cb3263b2STomi Valkeinen 	if (ret < 0)
1253cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link disable error: %d\n", ret);
12547caff0fcSAndrey Gusakov }
12557caff0fcSAndrey Gusakov 
12567caff0fcSAndrey Gusakov static void tc_bridge_post_disable(struct drm_bridge *bridge)
12577caff0fcSAndrey Gusakov {
12587caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12597caff0fcSAndrey Gusakov 
12607caff0fcSAndrey Gusakov 	drm_panel_unprepare(tc->panel);
12617caff0fcSAndrey Gusakov }
12627caff0fcSAndrey Gusakov 
12637caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge,
12647caff0fcSAndrey Gusakov 				 const struct drm_display_mode *mode,
12657caff0fcSAndrey Gusakov 				 struct drm_display_mode *adj)
12667caff0fcSAndrey Gusakov {
12677caff0fcSAndrey Gusakov 	/* Fixup sync polarities, both hsync and vsync are active low */
12687caff0fcSAndrey Gusakov 	adj->flags = mode->flags;
12697caff0fcSAndrey Gusakov 	adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
12707caff0fcSAndrey Gusakov 	adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
12717caff0fcSAndrey Gusakov 
12727caff0fcSAndrey Gusakov 	return true;
12737caff0fcSAndrey Gusakov }
12747caff0fcSAndrey Gusakov 
12754647a64fSTomi Valkeinen static enum drm_mode_status tc_mode_valid(struct drm_bridge *bridge,
12764647a64fSTomi Valkeinen 					  const struct drm_display_mode *mode)
12777caff0fcSAndrey Gusakov {
12784647a64fSTomi Valkeinen 	struct tc_data *tc = bridge_to_tc(bridge);
127951b9e62eSTomi Valkeinen 	u32 req, avail;
128051b9e62eSTomi Valkeinen 	u32 bits_per_pixel = 24;
128151b9e62eSTomi Valkeinen 
128299fc8e96SAndrey Gusakov 	/* DPI interface clock limitation: upto 154 MHz */
128399fc8e96SAndrey Gusakov 	if (mode->clock > 154000)
128499fc8e96SAndrey Gusakov 		return MODE_CLOCK_HIGH;
128599fc8e96SAndrey Gusakov 
128651b9e62eSTomi Valkeinen 	req = mode->clock * bits_per_pixel / 8;
128751b9e62eSTomi Valkeinen 	avail = tc->link.base.num_lanes * tc->link.base.rate;
128851b9e62eSTomi Valkeinen 
128951b9e62eSTomi Valkeinen 	if (req > avail)
129051b9e62eSTomi Valkeinen 		return MODE_BAD;
129151b9e62eSTomi Valkeinen 
12927caff0fcSAndrey Gusakov 	return MODE_OK;
12937caff0fcSAndrey Gusakov }
12947caff0fcSAndrey Gusakov 
12957caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge,
129663f8f3baSLaurent Pinchart 			       const struct drm_display_mode *mode,
129763f8f3baSLaurent Pinchart 			       const struct drm_display_mode *adj)
12987caff0fcSAndrey Gusakov {
12997caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
13007caff0fcSAndrey Gusakov 
130146648a3cSTomi Valkeinen 	tc->mode = *mode;
13027caff0fcSAndrey Gusakov }
13037caff0fcSAndrey Gusakov 
13047caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector)
13057caff0fcSAndrey Gusakov {
13067caff0fcSAndrey Gusakov 	struct tc_data *tc = connector_to_tc(connector);
13077caff0fcSAndrey Gusakov 	struct edid *edid;
13087caff0fcSAndrey Gusakov 	unsigned int count;
130932315730STomi Valkeinen 	int ret;
131032315730STomi Valkeinen 
131132315730STomi Valkeinen 	ret = tc_get_display_props(tc);
131232315730STomi Valkeinen 	if (ret < 0) {
131332315730STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
131432315730STomi Valkeinen 		return 0;
131532315730STomi Valkeinen 	}
13167caff0fcSAndrey Gusakov 
13177caff0fcSAndrey Gusakov 	if (tc->panel && tc->panel->funcs && tc->panel->funcs->get_modes) {
13187caff0fcSAndrey Gusakov 		count = tc->panel->funcs->get_modes(tc->panel);
13197caff0fcSAndrey Gusakov 		if (count > 0)
13207caff0fcSAndrey Gusakov 			return count;
13217caff0fcSAndrey Gusakov 	}
13227caff0fcSAndrey Gusakov 
13237caff0fcSAndrey Gusakov 	edid = drm_get_edid(connector, &tc->aux.ddc);
13247caff0fcSAndrey Gusakov 
13257caff0fcSAndrey Gusakov 	kfree(tc->edid);
13267caff0fcSAndrey Gusakov 	tc->edid = edid;
13277caff0fcSAndrey Gusakov 	if (!edid)
13287caff0fcSAndrey Gusakov 		return 0;
13297caff0fcSAndrey Gusakov 
1330c555f023SDaniel Vetter 	drm_connector_update_edid_property(connector, edid);
13317caff0fcSAndrey Gusakov 	count = drm_add_edid_modes(connector, edid);
13327caff0fcSAndrey Gusakov 
13337caff0fcSAndrey Gusakov 	return count;
13347caff0fcSAndrey Gusakov }
13357caff0fcSAndrey Gusakov 
13367caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
13377caff0fcSAndrey Gusakov 	.get_modes = tc_connector_get_modes,
13387caff0fcSAndrey Gusakov };
13397caff0fcSAndrey Gusakov 
1340f25ee501STomi Valkeinen static enum drm_connector_status tc_connector_detect(struct drm_connector *connector,
1341f25ee501STomi Valkeinen 						     bool force)
1342f25ee501STomi Valkeinen {
1343f25ee501STomi Valkeinen 	struct tc_data *tc = connector_to_tc(connector);
1344f25ee501STomi Valkeinen 	bool conn;
1345f25ee501STomi Valkeinen 	u32 val;
1346f25ee501STomi Valkeinen 	int ret;
1347f25ee501STomi Valkeinen 
1348f25ee501STomi Valkeinen 	if (tc->hpd_pin < 0) {
1349f25ee501STomi Valkeinen 		if (tc->panel)
1350f25ee501STomi Valkeinen 			return connector_status_connected;
1351f25ee501STomi Valkeinen 		else
1352f25ee501STomi Valkeinen 			return connector_status_unknown;
1353f25ee501STomi Valkeinen 	}
1354f25ee501STomi Valkeinen 
13556d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, GPIOI, &val);
13566d0c3831SAndrey Smirnov 	if (ret)
13576d0c3831SAndrey Smirnov 		return connector_status_unknown;
1358f25ee501STomi Valkeinen 
1359f25ee501STomi Valkeinen 	conn = val & BIT(tc->hpd_pin);
1360f25ee501STomi Valkeinen 
1361f25ee501STomi Valkeinen 	if (conn)
1362f25ee501STomi Valkeinen 		return connector_status_connected;
1363f25ee501STomi Valkeinen 	else
1364f25ee501STomi Valkeinen 		return connector_status_disconnected;
1365f25ee501STomi Valkeinen }
1366f25ee501STomi Valkeinen 
13677caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = {
1368f25ee501STomi Valkeinen 	.detect = tc_connector_detect,
13697caff0fcSAndrey Gusakov 	.fill_modes = drm_helper_probe_single_connector_modes,
1370fdd8326aSMarek Vasut 	.destroy = drm_connector_cleanup,
13717caff0fcSAndrey Gusakov 	.reset = drm_atomic_helper_connector_reset,
13727caff0fcSAndrey Gusakov 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
13737caff0fcSAndrey Gusakov 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
13747caff0fcSAndrey Gusakov };
13757caff0fcSAndrey Gusakov 
13767caff0fcSAndrey Gusakov static int tc_bridge_attach(struct drm_bridge *bridge)
13777caff0fcSAndrey Gusakov {
13787caff0fcSAndrey Gusakov 	u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
13797caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
13807caff0fcSAndrey Gusakov 	struct drm_device *drm = bridge->dev;
13817caff0fcSAndrey Gusakov 	int ret;
13827caff0fcSAndrey Gusakov 
1383f25ee501STomi Valkeinen 	/* Create DP/eDP connector */
13847caff0fcSAndrey Gusakov 	drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
13857caff0fcSAndrey Gusakov 	ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs,
1386f8c15790STomi Valkeinen 				 tc->panel ? DRM_MODE_CONNECTOR_eDP :
1387f8c15790STomi Valkeinen 				 DRM_MODE_CONNECTOR_DisplayPort);
13887caff0fcSAndrey Gusakov 	if (ret)
13897caff0fcSAndrey Gusakov 		return ret;
13907caff0fcSAndrey Gusakov 
1391f25ee501STomi Valkeinen 	/* Don't poll if don't have HPD connected */
1392f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1393f25ee501STomi Valkeinen 		if (tc->have_irq)
1394f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
1395f25ee501STomi Valkeinen 		else
1396f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
1397f25ee501STomi Valkeinen 					       DRM_CONNECTOR_POLL_DISCONNECT;
1398f25ee501STomi Valkeinen 	}
1399f25ee501STomi Valkeinen 
14007caff0fcSAndrey Gusakov 	if (tc->panel)
14017caff0fcSAndrey Gusakov 		drm_panel_attach(tc->panel, &tc->connector);
14027caff0fcSAndrey Gusakov 
14037caff0fcSAndrey Gusakov 	drm_display_info_set_bus_formats(&tc->connector.display_info,
14047caff0fcSAndrey Gusakov 					 &bus_format, 1);
14054842379cSTomi Valkeinen 	tc->connector.display_info.bus_flags =
14064842379cSTomi Valkeinen 		DRM_BUS_FLAG_DE_HIGH |
140788bc4178SLaurent Pinchart 		DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
140888bc4178SLaurent Pinchart 		DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
1409cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
14107caff0fcSAndrey Gusakov 
14117caff0fcSAndrey Gusakov 	return 0;
14127caff0fcSAndrey Gusakov }
14137caff0fcSAndrey Gusakov 
14147caff0fcSAndrey Gusakov static const struct drm_bridge_funcs tc_bridge_funcs = {
14157caff0fcSAndrey Gusakov 	.attach = tc_bridge_attach,
14164647a64fSTomi Valkeinen 	.mode_valid = tc_mode_valid,
14177caff0fcSAndrey Gusakov 	.mode_set = tc_bridge_mode_set,
14187caff0fcSAndrey Gusakov 	.pre_enable = tc_bridge_pre_enable,
14197caff0fcSAndrey Gusakov 	.enable = tc_bridge_enable,
14207caff0fcSAndrey Gusakov 	.disable = tc_bridge_disable,
14217caff0fcSAndrey Gusakov 	.post_disable = tc_bridge_post_disable,
14227caff0fcSAndrey Gusakov 	.mode_fixup = tc_bridge_mode_fixup,
14237caff0fcSAndrey Gusakov };
14247caff0fcSAndrey Gusakov 
14257caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg)
14267caff0fcSAndrey Gusakov {
14277caff0fcSAndrey Gusakov 	return reg != SYSCTRL;
14287caff0fcSAndrey Gusakov }
14297caff0fcSAndrey Gusakov 
14307caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = {
14317caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
14327caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
14337caff0fcSAndrey Gusakov 	regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
14347caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
14357caff0fcSAndrey Gusakov 	regmap_reg_range(VFUEN0, VFUEN0),
1436af9526f2STomi Valkeinen 	regmap_reg_range(INTSTS_G, INTSTS_G),
1437af9526f2STomi Valkeinen 	regmap_reg_range(GPIOI, GPIOI),
14387caff0fcSAndrey Gusakov };
14397caff0fcSAndrey Gusakov 
14407caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = {
14417caff0fcSAndrey Gusakov 	.yes_ranges = tc_volatile_ranges,
14427caff0fcSAndrey Gusakov 	.n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
14437caff0fcSAndrey Gusakov };
14447caff0fcSAndrey Gusakov 
14457caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg)
14467caff0fcSAndrey Gusakov {
14477caff0fcSAndrey Gusakov 	return (reg != TC_IDREG) &&
14487caff0fcSAndrey Gusakov 	       (reg != DP0_LTSTAT) &&
14497caff0fcSAndrey Gusakov 	       (reg != DP0_SNKLTCHGREQ);
14507caff0fcSAndrey Gusakov }
14517caff0fcSAndrey Gusakov 
14527caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = {
14537caff0fcSAndrey Gusakov 	.name = "tc358767",
14547caff0fcSAndrey Gusakov 	.reg_bits = 16,
14557caff0fcSAndrey Gusakov 	.val_bits = 32,
14567caff0fcSAndrey Gusakov 	.reg_stride = 4,
14577caff0fcSAndrey Gusakov 	.max_register = PLL_DBG,
14587caff0fcSAndrey Gusakov 	.cache_type = REGCACHE_RBTREE,
14597caff0fcSAndrey Gusakov 	.readable_reg = tc_readable_reg,
14607caff0fcSAndrey Gusakov 	.volatile_table = &tc_volatile_table,
14617caff0fcSAndrey Gusakov 	.writeable_reg = tc_writeable_reg,
14627caff0fcSAndrey Gusakov 	.reg_format_endian = REGMAP_ENDIAN_BIG,
14637caff0fcSAndrey Gusakov 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
14647caff0fcSAndrey Gusakov };
14657caff0fcSAndrey Gusakov 
1466f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg)
1467f25ee501STomi Valkeinen {
1468f25ee501STomi Valkeinen 	struct tc_data *tc = arg;
1469f25ee501STomi Valkeinen 	u32 val;
1470f25ee501STomi Valkeinen 	int r;
1471f25ee501STomi Valkeinen 
1472f25ee501STomi Valkeinen 	r = regmap_read(tc->regmap, INTSTS_G, &val);
1473f25ee501STomi Valkeinen 	if (r)
1474f25ee501STomi Valkeinen 		return IRQ_NONE;
1475f25ee501STomi Valkeinen 
1476f25ee501STomi Valkeinen 	if (!val)
1477f25ee501STomi Valkeinen 		return IRQ_NONE;
1478f25ee501STomi Valkeinen 
1479f25ee501STomi Valkeinen 	if (val & INT_SYSERR) {
1480f25ee501STomi Valkeinen 		u32 stat = 0;
1481f25ee501STomi Valkeinen 
1482f25ee501STomi Valkeinen 		regmap_read(tc->regmap, SYSSTAT, &stat);
1483f25ee501STomi Valkeinen 
1484f25ee501STomi Valkeinen 		dev_err(tc->dev, "syserr %x\n", stat);
1485f25ee501STomi Valkeinen 	}
1486f25ee501STomi Valkeinen 
1487f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0 && tc->bridge.dev) {
1488f25ee501STomi Valkeinen 		/*
1489f25ee501STomi Valkeinen 		 * H is triggered when the GPIO goes high.
1490f25ee501STomi Valkeinen 		 *
1491f25ee501STomi Valkeinen 		 * LC is triggered when the GPIO goes low and stays low for
1492f25ee501STomi Valkeinen 		 * the duration of LCNT
1493f25ee501STomi Valkeinen 		 */
1494f25ee501STomi Valkeinen 		bool h = val & INT_GPIO_H(tc->hpd_pin);
1495f25ee501STomi Valkeinen 		bool lc = val & INT_GPIO_LC(tc->hpd_pin);
1496f25ee501STomi Valkeinen 
1497f25ee501STomi Valkeinen 		dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
1498f25ee501STomi Valkeinen 			h ? "H" : "", lc ? "LC" : "");
1499f25ee501STomi Valkeinen 
1500f25ee501STomi Valkeinen 		if (h || lc)
1501f25ee501STomi Valkeinen 			drm_kms_helper_hotplug_event(tc->bridge.dev);
1502f25ee501STomi Valkeinen 	}
1503f25ee501STomi Valkeinen 
1504f25ee501STomi Valkeinen 	regmap_write(tc->regmap, INTSTS_G, val);
1505f25ee501STomi Valkeinen 
1506f25ee501STomi Valkeinen 	return IRQ_HANDLED;
1507f25ee501STomi Valkeinen }
1508f25ee501STomi Valkeinen 
15097caff0fcSAndrey Gusakov static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
15107caff0fcSAndrey Gusakov {
15117caff0fcSAndrey Gusakov 	struct device *dev = &client->dev;
15127caff0fcSAndrey Gusakov 	struct tc_data *tc;
15137caff0fcSAndrey Gusakov 	int ret;
15147caff0fcSAndrey Gusakov 
15157caff0fcSAndrey Gusakov 	tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
15167caff0fcSAndrey Gusakov 	if (!tc)
15177caff0fcSAndrey Gusakov 		return -ENOMEM;
15187caff0fcSAndrey Gusakov 
15197caff0fcSAndrey Gusakov 	tc->dev = dev;
15207caff0fcSAndrey Gusakov 
15217caff0fcSAndrey Gusakov 	/* port@2 is the output port */
1522ebc94461SRob Herring 	ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &tc->panel, NULL);
1523d630213fSLucas Stach 	if (ret && ret != -ENODEV)
1524ebc94461SRob Herring 		return ret;
15257caff0fcSAndrey Gusakov 
15267caff0fcSAndrey Gusakov 	/* Shut down GPIO is optional */
15277caff0fcSAndrey Gusakov 	tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
15287caff0fcSAndrey Gusakov 	if (IS_ERR(tc->sd_gpio))
15297caff0fcSAndrey Gusakov 		return PTR_ERR(tc->sd_gpio);
15307caff0fcSAndrey Gusakov 
15317caff0fcSAndrey Gusakov 	if (tc->sd_gpio) {
15327caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->sd_gpio, 0);
15337caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
15347caff0fcSAndrey Gusakov 	}
15357caff0fcSAndrey Gusakov 
15367caff0fcSAndrey Gusakov 	/* Reset GPIO is optional */
15377caff0fcSAndrey Gusakov 	tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
15387caff0fcSAndrey Gusakov 	if (IS_ERR(tc->reset_gpio))
15397caff0fcSAndrey Gusakov 		return PTR_ERR(tc->reset_gpio);
15407caff0fcSAndrey Gusakov 
15417caff0fcSAndrey Gusakov 	if (tc->reset_gpio) {
15427caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->reset_gpio, 1);
15437caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
15447caff0fcSAndrey Gusakov 	}
15457caff0fcSAndrey Gusakov 
15467caff0fcSAndrey Gusakov 	tc->refclk = devm_clk_get(dev, "ref");
15477caff0fcSAndrey Gusakov 	if (IS_ERR(tc->refclk)) {
15487caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->refclk);
15497caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to get refclk: %d\n", ret);
15507caff0fcSAndrey Gusakov 		return ret;
15517caff0fcSAndrey Gusakov 	}
15527caff0fcSAndrey Gusakov 
15537caff0fcSAndrey Gusakov 	tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
15547caff0fcSAndrey Gusakov 	if (IS_ERR(tc->regmap)) {
15557caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->regmap);
15567caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to initialize regmap: %d\n", ret);
15577caff0fcSAndrey Gusakov 		return ret;
15587caff0fcSAndrey Gusakov 	}
15597caff0fcSAndrey Gusakov 
1560f25ee501STomi Valkeinen 	ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
1561f25ee501STomi Valkeinen 				   &tc->hpd_pin);
1562f25ee501STomi Valkeinen 	if (ret) {
1563f25ee501STomi Valkeinen 		tc->hpd_pin = -ENODEV;
1564f25ee501STomi Valkeinen 	} else {
1565f25ee501STomi Valkeinen 		if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
1566f25ee501STomi Valkeinen 			dev_err(dev, "failed to parse HPD number\n");
1567f25ee501STomi Valkeinen 			return ret;
1568f25ee501STomi Valkeinen 		}
1569f25ee501STomi Valkeinen 	}
1570f25ee501STomi Valkeinen 
1571f25ee501STomi Valkeinen 	if (client->irq > 0) {
1572f25ee501STomi Valkeinen 		/* enable SysErr */
1573f25ee501STomi Valkeinen 		regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
1574f25ee501STomi Valkeinen 
1575f25ee501STomi Valkeinen 		ret = devm_request_threaded_irq(dev, client->irq,
1576f25ee501STomi Valkeinen 						NULL, tc_irq_handler,
1577f25ee501STomi Valkeinen 						IRQF_ONESHOT,
1578f25ee501STomi Valkeinen 						"tc358767-irq", tc);
1579f25ee501STomi Valkeinen 		if (ret) {
1580f25ee501STomi Valkeinen 			dev_err(dev, "failed to register dp interrupt\n");
1581f25ee501STomi Valkeinen 			return ret;
1582f25ee501STomi Valkeinen 		}
1583f25ee501STomi Valkeinen 
1584f25ee501STomi Valkeinen 		tc->have_irq = true;
1585f25ee501STomi Valkeinen 	}
1586f25ee501STomi Valkeinen 
15877caff0fcSAndrey Gusakov 	ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
15887caff0fcSAndrey Gusakov 	if (ret) {
15897caff0fcSAndrey Gusakov 		dev_err(tc->dev, "can not read device ID: %d\n", ret);
15907caff0fcSAndrey Gusakov 		return ret;
15917caff0fcSAndrey Gusakov 	}
15927caff0fcSAndrey Gusakov 
15937caff0fcSAndrey Gusakov 	if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
15947caff0fcSAndrey Gusakov 		dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
15957caff0fcSAndrey Gusakov 		return -EINVAL;
15967caff0fcSAndrey Gusakov 	}
15977caff0fcSAndrey Gusakov 
15987caff0fcSAndrey Gusakov 	tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
15997caff0fcSAndrey Gusakov 
1600f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1601f25ee501STomi Valkeinen 		u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
1602f25ee501STomi Valkeinen 		u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
1603f25ee501STomi Valkeinen 
1604f25ee501STomi Valkeinen 		/* Set LCNT to 2ms */
1605f25ee501STomi Valkeinen 		regmap_write(tc->regmap, lcnt_reg,
1606f25ee501STomi Valkeinen 			     clk_get_rate(tc->refclk) * 2 / 1000);
1607f25ee501STomi Valkeinen 		/* We need the "alternate" mode for HPD */
1608f25ee501STomi Valkeinen 		regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
1609f25ee501STomi Valkeinen 
1610f25ee501STomi Valkeinen 		if (tc->have_irq) {
1611f25ee501STomi Valkeinen 			/* enable H & LC */
1612f25ee501STomi Valkeinen 			regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
1613f25ee501STomi Valkeinen 		}
1614f25ee501STomi Valkeinen 	}
1615f25ee501STomi Valkeinen 
16167caff0fcSAndrey Gusakov 	ret = tc_aux_link_setup(tc);
16177caff0fcSAndrey Gusakov 	if (ret)
16187caff0fcSAndrey Gusakov 		return ret;
16197caff0fcSAndrey Gusakov 
16207caff0fcSAndrey Gusakov 	/* Register DP AUX channel */
16217caff0fcSAndrey Gusakov 	tc->aux.name = "TC358767 AUX i2c adapter";
16227caff0fcSAndrey Gusakov 	tc->aux.dev = tc->dev;
16237caff0fcSAndrey Gusakov 	tc->aux.transfer = tc_aux_transfer;
16247caff0fcSAndrey Gusakov 	ret = drm_dp_aux_register(&tc->aux);
16257caff0fcSAndrey Gusakov 	if (ret)
16267caff0fcSAndrey Gusakov 		return ret;
16277caff0fcSAndrey Gusakov 
16287caff0fcSAndrey Gusakov 	tc->bridge.funcs = &tc_bridge_funcs;
16297caff0fcSAndrey Gusakov 	tc->bridge.of_node = dev->of_node;
1630dc01732eSInki Dae 	drm_bridge_add(&tc->bridge);
16317caff0fcSAndrey Gusakov 
16327caff0fcSAndrey Gusakov 	i2c_set_clientdata(client, tc);
16337caff0fcSAndrey Gusakov 
16347caff0fcSAndrey Gusakov 	return 0;
16357caff0fcSAndrey Gusakov }
16367caff0fcSAndrey Gusakov 
16377caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client)
16387caff0fcSAndrey Gusakov {
16397caff0fcSAndrey Gusakov 	struct tc_data *tc = i2c_get_clientdata(client);
16407caff0fcSAndrey Gusakov 
16417caff0fcSAndrey Gusakov 	drm_bridge_remove(&tc->bridge);
16427caff0fcSAndrey Gusakov 	drm_dp_aux_unregister(&tc->aux);
16437caff0fcSAndrey Gusakov 
16447caff0fcSAndrey Gusakov 	return 0;
16457caff0fcSAndrey Gusakov }
16467caff0fcSAndrey Gusakov 
16477caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = {
16487caff0fcSAndrey Gusakov 	{ "tc358767", 0 },
16497caff0fcSAndrey Gusakov 	{ }
16507caff0fcSAndrey Gusakov };
16517caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
16527caff0fcSAndrey Gusakov 
16537caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = {
16547caff0fcSAndrey Gusakov 	{ .compatible = "toshiba,tc358767", },
16557caff0fcSAndrey Gusakov 	{ }
16567caff0fcSAndrey Gusakov };
16577caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids);
16587caff0fcSAndrey Gusakov 
16597caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = {
16607caff0fcSAndrey Gusakov 	.driver = {
16617caff0fcSAndrey Gusakov 		.name = "tc358767",
16627caff0fcSAndrey Gusakov 		.of_match_table = tc358767_of_ids,
16637caff0fcSAndrey Gusakov 	},
16647caff0fcSAndrey Gusakov 	.id_table = tc358767_i2c_ids,
16657caff0fcSAndrey Gusakov 	.probe = tc_probe,
16667caff0fcSAndrey Gusakov 	.remove	= tc_remove,
16677caff0fcSAndrey Gusakov };
16687caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver);
16697caff0fcSAndrey Gusakov 
16707caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
16717caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver");
16727caff0fcSAndrey Gusakov MODULE_LICENSE("GPL");
1673