1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 27caff0fcSAndrey Gusakov /* 37caff0fcSAndrey Gusakov * tc358767 eDP bridge driver 47caff0fcSAndrey Gusakov * 57caff0fcSAndrey Gusakov * Copyright (C) 2016 CogentEmbedded Inc 67caff0fcSAndrey Gusakov * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com> 77caff0fcSAndrey Gusakov * 87caff0fcSAndrey Gusakov * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de> 97caff0fcSAndrey Gusakov * 102f51be09SAndrey Gusakov * Copyright (C) 2016 Zodiac Inflight Innovations 112f51be09SAndrey Gusakov * 127caff0fcSAndrey Gusakov * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c 137caff0fcSAndrey Gusakov * 147caff0fcSAndrey Gusakov * Copyright (C) 2012 Texas Instruments 157caff0fcSAndrey Gusakov * Author: Rob Clark <robdclark@gmail.com> 167caff0fcSAndrey Gusakov */ 177caff0fcSAndrey Gusakov 183f072c30SAndrey Smirnov #include <linux/bitfield.h> 197caff0fcSAndrey Gusakov #include <linux/clk.h> 207caff0fcSAndrey Gusakov #include <linux/device.h> 217caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h> 227caff0fcSAndrey Gusakov #include <linux/i2c.h> 237caff0fcSAndrey Gusakov #include <linux/kernel.h> 247caff0fcSAndrey Gusakov #include <linux/module.h> 257caff0fcSAndrey Gusakov #include <linux/regmap.h> 267caff0fcSAndrey Gusakov #include <linux/slab.h> 277caff0fcSAndrey Gusakov 287caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h> 297caff0fcSAndrey Gusakov #include <drm/drm_dp_helper.h> 307caff0fcSAndrey Gusakov #include <drm/drm_edid.h> 317caff0fcSAndrey Gusakov #include <drm/drm_of.h> 327caff0fcSAndrey Gusakov #include <drm/drm_panel.h> 33fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h> 347caff0fcSAndrey Gusakov 357caff0fcSAndrey Gusakov /* Registers */ 367caff0fcSAndrey Gusakov 377caff0fcSAndrey Gusakov /* Display Parallel Interface */ 387caff0fcSAndrey Gusakov #define DPIPXLFMT 0x0440 397caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW (1 << 10) 407caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW (1 << 9) 417caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH (0 << 8) 427caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1 (0 << 2) /* LSB aligned */ 437caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2 (1 << 2) /* Loosely Packed */ 447caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3 (2 << 2) /* LSB aligned 8-bit */ 457caff0fcSAndrey Gusakov #define DPI_BPP_RGB888 (0 << 0) 467caff0fcSAndrey Gusakov #define DPI_BPP_RGB666 (1 << 0) 477caff0fcSAndrey Gusakov #define DPI_BPP_RGB565 (2 << 0) 487caff0fcSAndrey Gusakov 497caff0fcSAndrey Gusakov /* Video Path */ 507caff0fcSAndrey Gusakov #define VPCTRL0 0x0450 513f072c30SAndrey Smirnov #define VSDELAY GENMASK(31, 20) 527caff0fcSAndrey Gusakov #define OPXLFMT_RGB666 (0 << 8) 537caff0fcSAndrey Gusakov #define OPXLFMT_RGB888 (1 << 8) 547caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED (0 << 4) /* Video Timing Gen Disabled */ 557caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED (1 << 4) /* Video Timing Gen Enabled */ 567caff0fcSAndrey Gusakov #define MSF_DISABLED (0 << 0) /* Magic Square FRC disabled */ 577caff0fcSAndrey Gusakov #define MSF_ENABLED (1 << 0) /* Magic Square FRC enabled */ 587caff0fcSAndrey Gusakov #define HTIM01 0x0454 593f072c30SAndrey Smirnov #define HPW GENMASK(8, 0) 603f072c30SAndrey Smirnov #define HBPR GENMASK(24, 16) 617caff0fcSAndrey Gusakov #define HTIM02 0x0458 623f072c30SAndrey Smirnov #define HDISPR GENMASK(10, 0) 633f072c30SAndrey Smirnov #define HFPR GENMASK(24, 16) 647caff0fcSAndrey Gusakov #define VTIM01 0x045c 653f072c30SAndrey Smirnov #define VSPR GENMASK(7, 0) 663f072c30SAndrey Smirnov #define VBPR GENMASK(23, 16) 677caff0fcSAndrey Gusakov #define VTIM02 0x0460 683f072c30SAndrey Smirnov #define VFPR GENMASK(23, 16) 693f072c30SAndrey Smirnov #define VDISPR GENMASK(10, 0) 707caff0fcSAndrey Gusakov #define VFUEN0 0x0464 717caff0fcSAndrey Gusakov #define VFUEN BIT(0) /* Video Frame Timing Upload */ 727caff0fcSAndrey Gusakov 737caff0fcSAndrey Gusakov /* System */ 747caff0fcSAndrey Gusakov #define TC_IDREG 0x0500 75f25ee501STomi Valkeinen #define SYSSTAT 0x0508 767caff0fcSAndrey Gusakov #define SYSCTRL 0x0510 777caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT (0 << 3) 787caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX (1 << 3) 797caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT (0 << 0) 807caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX (1 << 0) 817caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX (2 << 0) 827caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR (3 << 0) 8352c2197aSLucas Stach #define SYSRSTENB 0x050c 8452c2197aSLucas Stach #define ENBI2C (1 << 0) 8552c2197aSLucas Stach #define ENBLCD0 (1 << 2) 8652c2197aSLucas Stach #define ENBBM (1 << 3) 8752c2197aSLucas Stach #define ENBDSIRX (1 << 4) 8852c2197aSLucas Stach #define ENBREG (1 << 5) 8952c2197aSLucas Stach #define ENBHDCP (1 << 8) 90af9526f2STomi Valkeinen #define GPIOM 0x0540 91f25ee501STomi Valkeinen #define GPIOC 0x0544 92f25ee501STomi Valkeinen #define GPIOO 0x0548 93af9526f2STomi Valkeinen #define GPIOI 0x054c 94af9526f2STomi Valkeinen #define INTCTL_G 0x0560 95af9526f2STomi Valkeinen #define INTSTS_G 0x0564 96f25ee501STomi Valkeinen 97f25ee501STomi Valkeinen #define INT_SYSERR BIT(16) 98f25ee501STomi Valkeinen #define INT_GPIO_H(x) (1 << (x == 0 ? 2 : 10)) 99f25ee501STomi Valkeinen #define INT_GPIO_LC(x) (1 << (x == 0 ? 3 : 11)) 100f25ee501STomi Valkeinen 101af9526f2STomi Valkeinen #define INT_GP0_LCNT 0x0584 102af9526f2STomi Valkeinen #define INT_GP1_LCNT 0x0588 1037caff0fcSAndrey Gusakov 1047caff0fcSAndrey Gusakov /* Control */ 1057caff0fcSAndrey Gusakov #define DP0CTL 0x0600 1067caff0fcSAndrey Gusakov #define VID_MN_GEN BIT(6) /* Auto-generate M/N values */ 1077caff0fcSAndrey Gusakov #define EF_EN BIT(5) /* Enable Enhanced Framing */ 1087caff0fcSAndrey Gusakov #define VID_EN BIT(1) /* Video transmission enable */ 1097caff0fcSAndrey Gusakov #define DP_EN BIT(0) /* Enable DPTX function */ 1107caff0fcSAndrey Gusakov 1117caff0fcSAndrey Gusakov /* Clocks */ 1127caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0 0x0610 1137caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1 0x0614 1147caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS 0x0618 1157caff0fcSAndrey Gusakov 1167caff0fcSAndrey Gusakov /* Main Channel */ 1177caff0fcSAndrey Gusakov #define DP0_SECSAMPLE 0x0640 1187caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY 0x0644 1193f072c30SAndrey Smirnov #define VID_SYNC_DLY GENMASK(15, 0) 1203f072c30SAndrey Smirnov #define THRESH_DLY GENMASK(31, 16) 1213f072c30SAndrey Smirnov 1227caff0fcSAndrey Gusakov #define DP0_TOTALVAL 0x0648 1233f072c30SAndrey Smirnov #define H_TOTAL GENMASK(15, 0) 1243f072c30SAndrey Smirnov #define V_TOTAL GENMASK(31, 16) 1257caff0fcSAndrey Gusakov #define DP0_STARTVAL 0x064c 1263f072c30SAndrey Smirnov #define H_START GENMASK(15, 0) 1273f072c30SAndrey Smirnov #define V_START GENMASK(31, 16) 1287caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL 0x0650 1293f072c30SAndrey Smirnov #define H_ACT GENMASK(15, 0) 1303f072c30SAndrey Smirnov #define V_ACT GENMASK(31, 16) 1313f072c30SAndrey Smirnov 1327caff0fcSAndrey Gusakov #define DP0_SYNCVAL 0x0654 1333f072c30SAndrey Smirnov #define VS_WIDTH GENMASK(30, 16) 1343f072c30SAndrey Smirnov #define HS_WIDTH GENMASK(14, 0) 1357923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW (1 << 15) 1367923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW (1 << 31) 1377caff0fcSAndrey Gusakov #define DP0_MISC 0x0658 138f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED (63) /* LSCLK cycles per TU */ 1393f072c30SAndrey Smirnov #define MAX_TU_SYMBOL GENMASK(28, 23) 1403f072c30SAndrey Smirnov #define TU_SIZE GENMASK(21, 16) 1417caff0fcSAndrey Gusakov #define BPC_6 (0 << 5) 1427caff0fcSAndrey Gusakov #define BPC_8 (1 << 5) 1437caff0fcSAndrey Gusakov 1447caff0fcSAndrey Gusakov /* AUX channel */ 1457caff0fcSAndrey Gusakov #define DP0_AUXCFG0 0x0660 146fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_BSIZE GENMASK(11, 8) 147fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_ADDR_ONLY BIT(4) 1487caff0fcSAndrey Gusakov #define DP0_AUXCFG1 0x0664 1497caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN BIT(16) 1507caff0fcSAndrey Gusakov 1517caff0fcSAndrey Gusakov #define DP0_AUXADDR 0x0668 1527caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i) (0x066c + (i) * 4) 1537caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i) (0x067c + (i) * 4) 1547caff0fcSAndrey Gusakov #define DP0_AUXSTATUS 0x068c 15512dfe7c4SAndrey Smirnov #define AUX_BYTES GENMASK(15, 8) 15612dfe7c4SAndrey Smirnov #define AUX_STATUS GENMASK(7, 4) 1577caff0fcSAndrey Gusakov #define AUX_TIMEOUT BIT(1) 1587caff0fcSAndrey Gusakov #define AUX_BUSY BIT(0) 1597caff0fcSAndrey Gusakov #define DP0_AUXI2CADR 0x0698 1607caff0fcSAndrey Gusakov 1617caff0fcSAndrey Gusakov /* Link Training */ 1627caff0fcSAndrey Gusakov #define DP0_SRCCTRL 0x06a0 1637caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS BIT(13) 1647caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B BIT(12) 1657caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP (0 << 8) 1667caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1 (1 << 8) 1677caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2 (2 << 8) 1687caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW BIT(7) 1697caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG BIT(3) 1707caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1 (0 << 2) 1717caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2 (1 << 2) 1727caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27 (1 << 1) 1737caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162 (0 << 1) 1747caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT BIT(0) 1757caff0fcSAndrey Gusakov #define DP0_LTSTAT 0x06d0 1767caff0fcSAndrey Gusakov #define LT_LOOPDONE BIT(13) 1777caff0fcSAndrey Gusakov #define LT_STATUS_MASK (0x1f << 8) 1787caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS (DP_CHANNEL_EQ_BITS << 4) 1797caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE BIT(3) 1807caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS (DP_CHANNEL_EQ_BITS) 1817caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ 0x06d4 1827caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL 0x06d8 1837caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL 0x06e4 1847caff0fcSAndrey Gusakov 185adf41098STomi Valkeinen #define DP1_SRCCTRL 0x07a0 186adf41098STomi Valkeinen 1877caff0fcSAndrey Gusakov /* PHY */ 1887caff0fcSAndrey Gusakov #define DP_PHY_CTRL 0x0800 1897caff0fcSAndrey Gusakov #define DP_PHY_RST BIT(28) /* DP PHY Global Soft Reset */ 1907caff0fcSAndrey Gusakov #define BGREN BIT(25) /* AUX PHY BGR Enable */ 1917caff0fcSAndrey Gusakov #define PWR_SW_EN BIT(24) /* PHY Power Switch Enable */ 1927caff0fcSAndrey Gusakov #define PHY_M1_RST BIT(12) /* Reset PHY1 Main Channel */ 1937caff0fcSAndrey Gusakov #define PHY_RDY BIT(16) /* PHY Main Channels Ready */ 1947caff0fcSAndrey Gusakov #define PHY_M0_RST BIT(8) /* Reset PHY0 Main Channel */ 195adf41098STomi Valkeinen #define PHY_2LANE BIT(2) /* PHY Enable 2 lanes */ 1967caff0fcSAndrey Gusakov #define PHY_A0_EN BIT(1) /* PHY Aux Channel0 Enable */ 1977caff0fcSAndrey Gusakov #define PHY_M0_EN BIT(0) /* PHY Main Channel0 Enable */ 1987caff0fcSAndrey Gusakov 1997caff0fcSAndrey Gusakov /* PLL */ 2007caff0fcSAndrey Gusakov #define DP0_PLLCTRL 0x0900 2017caff0fcSAndrey Gusakov #define DP1_PLLCTRL 0x0904 /* not defined in DS */ 2027caff0fcSAndrey Gusakov #define PXL_PLLCTRL 0x0908 2037caff0fcSAndrey Gusakov #define PLLUPDATE BIT(2) 2047caff0fcSAndrey Gusakov #define PLLBYP BIT(1) 2057caff0fcSAndrey Gusakov #define PLLEN BIT(0) 2067caff0fcSAndrey Gusakov #define PXL_PLLPARAM 0x0914 2077caff0fcSAndrey Gusakov #define IN_SEL_REFCLK (0 << 14) 2087caff0fcSAndrey Gusakov #define SYS_PLLPARAM 0x0918 2097caff0fcSAndrey Gusakov #define REF_FREQ_38M4 (0 << 8) /* 38.4 MHz */ 2107caff0fcSAndrey Gusakov #define REF_FREQ_19M2 (1 << 8) /* 19.2 MHz */ 2117caff0fcSAndrey Gusakov #define REF_FREQ_26M (2 << 8) /* 26 MHz */ 2127caff0fcSAndrey Gusakov #define REF_FREQ_13M (3 << 8) /* 13 MHz */ 2137caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK (0 << 4) 2147caff0fcSAndrey Gusakov #define LSCLK_DIV_1 (0 << 0) 2157caff0fcSAndrey Gusakov #define LSCLK_DIV_2 (1 << 0) 2167caff0fcSAndrey Gusakov 2177caff0fcSAndrey Gusakov /* Test & Debug */ 2187caff0fcSAndrey Gusakov #define TSTCTL 0x0a00 2193f072c30SAndrey Smirnov #define COLOR_R GENMASK(31, 24) 2203f072c30SAndrey Smirnov #define COLOR_G GENMASK(23, 16) 2213f072c30SAndrey Smirnov #define COLOR_B GENMASK(15, 8) 2223f072c30SAndrey Smirnov #define ENI2CFILTER BIT(4) 2233f072c30SAndrey Smirnov #define COLOR_BAR_MODE GENMASK(1, 0) 2243f072c30SAndrey Smirnov #define COLOR_BAR_MODE_BARS 2 2257caff0fcSAndrey Gusakov #define PLL_DBG 0x0a04 2267caff0fcSAndrey Gusakov 2277caff0fcSAndrey Gusakov static bool tc_test_pattern; 2287caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644); 2297caff0fcSAndrey Gusakov 2307caff0fcSAndrey Gusakov struct tc_edp_link { 2317caff0fcSAndrey Gusakov struct drm_dp_link base; 2327caff0fcSAndrey Gusakov u8 assr; 233e5607637STomi Valkeinen bool scrambler_dis; 234e5607637STomi Valkeinen bool spread; 2357caff0fcSAndrey Gusakov }; 2367caff0fcSAndrey Gusakov 2377caff0fcSAndrey Gusakov struct tc_data { 2387caff0fcSAndrey Gusakov struct device *dev; 2397caff0fcSAndrey Gusakov struct regmap *regmap; 2407caff0fcSAndrey Gusakov struct drm_dp_aux aux; 2417caff0fcSAndrey Gusakov 2427caff0fcSAndrey Gusakov struct drm_bridge bridge; 2437caff0fcSAndrey Gusakov struct drm_connector connector; 2447caff0fcSAndrey Gusakov struct drm_panel *panel; 2457caff0fcSAndrey Gusakov 2467caff0fcSAndrey Gusakov /* link settings */ 2477caff0fcSAndrey Gusakov struct tc_edp_link link; 2487caff0fcSAndrey Gusakov 2497caff0fcSAndrey Gusakov /* display edid */ 2507caff0fcSAndrey Gusakov struct edid *edid; 2517caff0fcSAndrey Gusakov /* current mode */ 25246648a3cSTomi Valkeinen struct drm_display_mode mode; 2537caff0fcSAndrey Gusakov 2547caff0fcSAndrey Gusakov u32 rev; 2557caff0fcSAndrey Gusakov u8 assr; 2567caff0fcSAndrey Gusakov 2577caff0fcSAndrey Gusakov struct gpio_desc *sd_gpio; 2587caff0fcSAndrey Gusakov struct gpio_desc *reset_gpio; 2597caff0fcSAndrey Gusakov struct clk *refclk; 260f25ee501STomi Valkeinen 261f25ee501STomi Valkeinen /* do we have IRQ */ 262f25ee501STomi Valkeinen bool have_irq; 263f25ee501STomi Valkeinen 264f25ee501STomi Valkeinen /* HPD pin number (0 or 1) or -ENODEV */ 265f25ee501STomi Valkeinen int hpd_pin; 2667caff0fcSAndrey Gusakov }; 2677caff0fcSAndrey Gusakov 2687caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a) 2697caff0fcSAndrey Gusakov { 2707caff0fcSAndrey Gusakov return container_of(a, struct tc_data, aux); 2717caff0fcSAndrey Gusakov } 2727caff0fcSAndrey Gusakov 2737caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b) 2747caff0fcSAndrey Gusakov { 2757caff0fcSAndrey Gusakov return container_of(b, struct tc_data, bridge); 2767caff0fcSAndrey Gusakov } 2777caff0fcSAndrey Gusakov 2787caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c) 2797caff0fcSAndrey Gusakov { 2807caff0fcSAndrey Gusakov return container_of(c, struct tc_data, connector); 2817caff0fcSAndrey Gusakov } 2827caff0fcSAndrey Gusakov 28393a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr, 2847caff0fcSAndrey Gusakov unsigned int cond_mask, 2857caff0fcSAndrey Gusakov unsigned int cond_value, 2867caff0fcSAndrey Gusakov unsigned long sleep_us, u64 timeout_us) 2877caff0fcSAndrey Gusakov { 2887caff0fcSAndrey Gusakov unsigned int val; 2897caff0fcSAndrey Gusakov 29093a10569SAndrey Smirnov return regmap_read_poll_timeout(tc->regmap, addr, val, 29193a10569SAndrey Smirnov (val & cond_mask) == cond_value, 29293a10569SAndrey Smirnov sleep_us, timeout_us); 2937caff0fcSAndrey Gusakov } 2947caff0fcSAndrey Gusakov 29572648926SAndrey Smirnov static int tc_aux_wait_busy(struct tc_data *tc) 2967caff0fcSAndrey Gusakov { 29772648926SAndrey Smirnov return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 1000, 100000); 2987caff0fcSAndrey Gusakov } 2997caff0fcSAndrey Gusakov 300792a081aSAndrey Smirnov static int tc_aux_write_data(struct tc_data *tc, const void *data, 301792a081aSAndrey Smirnov size_t size) 302792a081aSAndrey Smirnov { 303792a081aSAndrey Smirnov u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 }; 304792a081aSAndrey Smirnov int ret, count = ALIGN(size, sizeof(u32)); 305792a081aSAndrey Smirnov 306792a081aSAndrey Smirnov memcpy(auxwdata, data, size); 307792a081aSAndrey Smirnov 308792a081aSAndrey Smirnov ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count); 309792a081aSAndrey Smirnov if (ret) 310792a081aSAndrey Smirnov return ret; 311792a081aSAndrey Smirnov 312792a081aSAndrey Smirnov return size; 313792a081aSAndrey Smirnov } 314792a081aSAndrey Smirnov 31553b166dcSAndrey Smirnov static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size) 31653b166dcSAndrey Smirnov { 31753b166dcSAndrey Smirnov u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)]; 31853b166dcSAndrey Smirnov int ret, count = ALIGN(size, sizeof(u32)); 31953b166dcSAndrey Smirnov 32053b166dcSAndrey Smirnov ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count); 32153b166dcSAndrey Smirnov if (ret) 32253b166dcSAndrey Smirnov return ret; 32353b166dcSAndrey Smirnov 32453b166dcSAndrey Smirnov memcpy(data, auxrdata, size); 32553b166dcSAndrey Smirnov 32653b166dcSAndrey Smirnov return size; 32753b166dcSAndrey Smirnov } 32853b166dcSAndrey Smirnov 329fdb29b73SAndrey Smirnov static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size) 330fdb29b73SAndrey Smirnov { 331fdb29b73SAndrey Smirnov u32 auxcfg0 = msg->request; 332fdb29b73SAndrey Smirnov 333fdb29b73SAndrey Smirnov if (size) 334fdb29b73SAndrey Smirnov auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1); 335fdb29b73SAndrey Smirnov else 336fdb29b73SAndrey Smirnov auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY; 337fdb29b73SAndrey Smirnov 338fdb29b73SAndrey Smirnov return auxcfg0; 339fdb29b73SAndrey Smirnov } 340fdb29b73SAndrey Smirnov 3417caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux, 3427caff0fcSAndrey Gusakov struct drm_dp_aux_msg *msg) 3437caff0fcSAndrey Gusakov { 3447caff0fcSAndrey Gusakov struct tc_data *tc = aux_to_tc(aux); 345e0655feaSAndrey Smirnov size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size); 3467caff0fcSAndrey Gusakov u8 request = msg->request & ~DP_AUX_I2C_MOT; 34712dfe7c4SAndrey Smirnov u32 auxstatus; 3487caff0fcSAndrey Gusakov int ret; 3497caff0fcSAndrey Gusakov 35072648926SAndrey Smirnov ret = tc_aux_wait_busy(tc); 3517caff0fcSAndrey Gusakov if (ret) 3526d0c3831SAndrey Smirnov return ret; 3537caff0fcSAndrey Gusakov 354792a081aSAndrey Smirnov switch (request) { 355792a081aSAndrey Smirnov case DP_AUX_NATIVE_READ: 356792a081aSAndrey Smirnov case DP_AUX_I2C_READ: 357792a081aSAndrey Smirnov break; 358792a081aSAndrey Smirnov case DP_AUX_NATIVE_WRITE: 359792a081aSAndrey Smirnov case DP_AUX_I2C_WRITE: 360fdb29b73SAndrey Smirnov if (size) { 361792a081aSAndrey Smirnov ret = tc_aux_write_data(tc, msg->buffer, size); 362792a081aSAndrey Smirnov if (ret < 0) 3636d0c3831SAndrey Smirnov return ret; 364fdb29b73SAndrey Smirnov } 365792a081aSAndrey Smirnov break; 366792a081aSAndrey Smirnov default: 3677caff0fcSAndrey Gusakov return -EINVAL; 3687caff0fcSAndrey Gusakov } 3697caff0fcSAndrey Gusakov 3707caff0fcSAndrey Gusakov /* Store address */ 3716d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address); 3726d0c3831SAndrey Smirnov if (ret) 3736d0c3831SAndrey Smirnov return ret; 3747caff0fcSAndrey Gusakov /* Start transfer */ 375fdb29b73SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size)); 3766d0c3831SAndrey Smirnov if (ret) 3776d0c3831SAndrey Smirnov return ret; 3787caff0fcSAndrey Gusakov 37972648926SAndrey Smirnov ret = tc_aux_wait_busy(tc); 3807caff0fcSAndrey Gusakov if (ret) 3816d0c3831SAndrey Smirnov return ret; 3827caff0fcSAndrey Gusakov 38312dfe7c4SAndrey Smirnov ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus); 3847caff0fcSAndrey Gusakov if (ret) 3856d0c3831SAndrey Smirnov return ret; 3867caff0fcSAndrey Gusakov 38712dfe7c4SAndrey Smirnov if (auxstatus & AUX_TIMEOUT) 38812dfe7c4SAndrey Smirnov return -ETIMEDOUT; 389fdb29b73SAndrey Smirnov /* 390fdb29b73SAndrey Smirnov * For some reason address-only DP_AUX_I2C_WRITE (MOT), still 391fdb29b73SAndrey Smirnov * reports 1 byte transferred in its status. To deal we that 392fdb29b73SAndrey Smirnov * we ignore aux_bytes field if we know that this was an 393fdb29b73SAndrey Smirnov * address-only transfer 394fdb29b73SAndrey Smirnov */ 395fdb29b73SAndrey Smirnov if (size) 39612dfe7c4SAndrey Smirnov size = FIELD_GET(AUX_BYTES, auxstatus); 39712dfe7c4SAndrey Smirnov msg->reply = FIELD_GET(AUX_STATUS, auxstatus); 39812dfe7c4SAndrey Smirnov 39953b166dcSAndrey Smirnov switch (request) { 40053b166dcSAndrey Smirnov case DP_AUX_NATIVE_READ: 40153b166dcSAndrey Smirnov case DP_AUX_I2C_READ: 402fdb29b73SAndrey Smirnov if (size) 40353b166dcSAndrey Smirnov return tc_aux_read_data(tc, msg->buffer, size); 404fdb29b73SAndrey Smirnov break; 4057caff0fcSAndrey Gusakov } 4067caff0fcSAndrey Gusakov 4077caff0fcSAndrey Gusakov return size; 4087caff0fcSAndrey Gusakov } 4097caff0fcSAndrey Gusakov 4107caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = { 4117caff0fcSAndrey Gusakov "No errors", 4127caff0fcSAndrey Gusakov "Aux write error", 4137caff0fcSAndrey Gusakov "Aux read error", 4147caff0fcSAndrey Gusakov "Max voltage reached error", 4157caff0fcSAndrey Gusakov "Loop counter expired error", 4167caff0fcSAndrey Gusakov "res", "res", "res" 4177caff0fcSAndrey Gusakov }; 4187caff0fcSAndrey Gusakov 4197caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = { 4207caff0fcSAndrey Gusakov "No errors", 4217caff0fcSAndrey Gusakov "Aux write error", 4227caff0fcSAndrey Gusakov "Aux read error", 4237caff0fcSAndrey Gusakov "Clock recovery failed error", 4247caff0fcSAndrey Gusakov "Loop counter expired error", 4257caff0fcSAndrey Gusakov "res", "res", "res" 4267caff0fcSAndrey Gusakov }; 4277caff0fcSAndrey Gusakov 4287caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc) 4297caff0fcSAndrey Gusakov { 4307caff0fcSAndrey Gusakov /* 4317caff0fcSAndrey Gusakov * No training pattern, skew lane 1 data by two LSCLK cycles with 4327caff0fcSAndrey Gusakov * respect to lane 0 data, AutoCorrect Mode = 0 4337caff0fcSAndrey Gusakov */ 4344b30bf41STomi Valkeinen u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B; 4357caff0fcSAndrey Gusakov 4367caff0fcSAndrey Gusakov if (tc->link.scrambler_dis) 4377caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_SCRMBLDIS; /* Scrambler Disabled */ 4387caff0fcSAndrey Gusakov if (tc->link.spread) 4397caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_SSCG; /* Spread Spectrum Enable */ 4407caff0fcSAndrey Gusakov if (tc->link.base.num_lanes == 2) 4417caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_LANES_2; /* Two Main Channel Lanes */ 4427caff0fcSAndrey Gusakov if (tc->link.base.rate != 162000) 4437caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_BW27; /* 2.7 Gbps link */ 4447caff0fcSAndrey Gusakov return reg; 4457caff0fcSAndrey Gusakov } 4467caff0fcSAndrey Gusakov 447134fb306SAndrey Smirnov static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl) 4487caff0fcSAndrey Gusakov { 449134fb306SAndrey Smirnov int ret; 450134fb306SAndrey Smirnov 451134fb306SAndrey Smirnov ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN); 452134fb306SAndrey Smirnov if (ret) 453134fb306SAndrey Smirnov return ret; 454134fb306SAndrey Smirnov 4557caff0fcSAndrey Gusakov /* Wait for PLL to lock: up to 2.09 ms, depending on refclk */ 4567caff0fcSAndrey Gusakov usleep_range(3000, 6000); 457134fb306SAndrey Smirnov 458134fb306SAndrey Smirnov return 0; 4597caff0fcSAndrey Gusakov } 4607caff0fcSAndrey Gusakov 4617caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock) 4627caff0fcSAndrey Gusakov { 4637caff0fcSAndrey Gusakov int ret; 4647caff0fcSAndrey Gusakov int i_pre, best_pre = 1; 4657caff0fcSAndrey Gusakov int i_post, best_post = 1; 4667caff0fcSAndrey Gusakov int div, best_div = 1; 4677caff0fcSAndrey Gusakov int mul, best_mul = 1; 4687caff0fcSAndrey Gusakov int delta, best_delta; 4697caff0fcSAndrey Gusakov int ext_div[] = {1, 2, 3, 5, 7}; 4707caff0fcSAndrey Gusakov int best_pixelclock = 0; 4717caff0fcSAndrey Gusakov int vco_hi = 0; 4726d0c3831SAndrey Smirnov u32 pxl_pllparam; 4737caff0fcSAndrey Gusakov 4747caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock, 4757caff0fcSAndrey Gusakov refclk); 4767caff0fcSAndrey Gusakov best_delta = pixelclock; 4777caff0fcSAndrey Gusakov /* Loop over all possible ext_divs, skipping invalid configurations */ 4787caff0fcSAndrey Gusakov for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) { 4797caff0fcSAndrey Gusakov /* 4807caff0fcSAndrey Gusakov * refclk / ext_pre_div should be in the 1 to 200 MHz range. 4817caff0fcSAndrey Gusakov * We don't allow any refclk > 200 MHz, only check lower bounds. 4827caff0fcSAndrey Gusakov */ 4837caff0fcSAndrey Gusakov if (refclk / ext_div[i_pre] < 1000000) 4847caff0fcSAndrey Gusakov continue; 4857caff0fcSAndrey Gusakov for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) { 4867caff0fcSAndrey Gusakov for (div = 1; div <= 16; div++) { 4877caff0fcSAndrey Gusakov u32 clk; 4887caff0fcSAndrey Gusakov u64 tmp; 4897caff0fcSAndrey Gusakov 4907caff0fcSAndrey Gusakov tmp = pixelclock * ext_div[i_pre] * 4917caff0fcSAndrey Gusakov ext_div[i_post] * div; 4927caff0fcSAndrey Gusakov do_div(tmp, refclk); 4937caff0fcSAndrey Gusakov mul = tmp; 4947caff0fcSAndrey Gusakov 4957caff0fcSAndrey Gusakov /* Check limits */ 4967caff0fcSAndrey Gusakov if ((mul < 1) || (mul > 128)) 4977caff0fcSAndrey Gusakov continue; 4987caff0fcSAndrey Gusakov 4997caff0fcSAndrey Gusakov clk = (refclk / ext_div[i_pre] / div) * mul; 5007caff0fcSAndrey Gusakov /* 5017caff0fcSAndrey Gusakov * refclk * mul / (ext_pre_div * pre_div) 5027caff0fcSAndrey Gusakov * should be in the 150 to 650 MHz range 5037caff0fcSAndrey Gusakov */ 5047caff0fcSAndrey Gusakov if ((clk > 650000000) || (clk < 150000000)) 5057caff0fcSAndrey Gusakov continue; 5067caff0fcSAndrey Gusakov 5077caff0fcSAndrey Gusakov clk = clk / ext_div[i_post]; 5087caff0fcSAndrey Gusakov delta = clk - pixelclock; 5097caff0fcSAndrey Gusakov 5107caff0fcSAndrey Gusakov if (abs(delta) < abs(best_delta)) { 5117caff0fcSAndrey Gusakov best_pre = i_pre; 5127caff0fcSAndrey Gusakov best_post = i_post; 5137caff0fcSAndrey Gusakov best_div = div; 5147caff0fcSAndrey Gusakov best_mul = mul; 5157caff0fcSAndrey Gusakov best_delta = delta; 5167caff0fcSAndrey Gusakov best_pixelclock = clk; 5177caff0fcSAndrey Gusakov } 5187caff0fcSAndrey Gusakov } 5197caff0fcSAndrey Gusakov } 5207caff0fcSAndrey Gusakov } 5217caff0fcSAndrey Gusakov if (best_pixelclock == 0) { 5227caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n", 5237caff0fcSAndrey Gusakov pixelclock); 5247caff0fcSAndrey Gusakov return -EINVAL; 5257caff0fcSAndrey Gusakov } 5267caff0fcSAndrey Gusakov 5277caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock, 5287caff0fcSAndrey Gusakov best_delta); 5297caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk, 5307caff0fcSAndrey Gusakov ext_div[best_pre], best_div, best_mul, ext_div[best_post]); 5317caff0fcSAndrey Gusakov 5327caff0fcSAndrey Gusakov /* if VCO >= 300 MHz */ 5337caff0fcSAndrey Gusakov if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000) 5347caff0fcSAndrey Gusakov vco_hi = 1; 5357caff0fcSAndrey Gusakov /* see DS */ 5367caff0fcSAndrey Gusakov if (best_div == 16) 5377caff0fcSAndrey Gusakov best_div = 0; 5387caff0fcSAndrey Gusakov if (best_mul == 128) 5397caff0fcSAndrey Gusakov best_mul = 0; 5407caff0fcSAndrey Gusakov 5417caff0fcSAndrey Gusakov /* Power up PLL and switch to bypass */ 5426d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN); 5436d0c3831SAndrey Smirnov if (ret) 5446d0c3831SAndrey Smirnov return ret; 5457caff0fcSAndrey Gusakov 5466d0c3831SAndrey Smirnov pxl_pllparam = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */ 5476d0c3831SAndrey Smirnov pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */ 5486d0c3831SAndrey Smirnov pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */ 5496d0c3831SAndrey Smirnov pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */ 5506d0c3831SAndrey Smirnov pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */ 5516d0c3831SAndrey Smirnov pxl_pllparam |= best_mul; /* Multiplier for PLL */ 5526d0c3831SAndrey Smirnov 5536d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam); 5546d0c3831SAndrey Smirnov if (ret) 5556d0c3831SAndrey Smirnov return ret; 5567caff0fcSAndrey Gusakov 5577caff0fcSAndrey Gusakov /* Force PLL parameter update and disable bypass */ 558134fb306SAndrey Smirnov return tc_pllupdate(tc, PXL_PLLCTRL); 5597caff0fcSAndrey Gusakov } 5607caff0fcSAndrey Gusakov 5617caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc) 5627caff0fcSAndrey Gusakov { 5637caff0fcSAndrey Gusakov /* Enable PLL bypass, power down PLL */ 5647caff0fcSAndrey Gusakov return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP); 5657caff0fcSAndrey Gusakov } 5667caff0fcSAndrey Gusakov 5677caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc) 5687caff0fcSAndrey Gusakov { 5697caff0fcSAndrey Gusakov /* 5707caff0fcSAndrey Gusakov * If the Stream clock and Link Symbol clock are 5717caff0fcSAndrey Gusakov * asynchronous with each other, the value of M changes over 5727caff0fcSAndrey Gusakov * time. This way of generating link clock and stream 5737caff0fcSAndrey Gusakov * clock is called Asynchronous Clock mode. The value M 5747caff0fcSAndrey Gusakov * must change while the value N stays constant. The 5757caff0fcSAndrey Gusakov * value of N in this Asynchronous Clock mode must be set 5767caff0fcSAndrey Gusakov * to 2^15 or 32,768. 5777caff0fcSAndrey Gusakov * 5787caff0fcSAndrey Gusakov * LSCLK = 1/10 of high speed link clock 5797caff0fcSAndrey Gusakov * 5807caff0fcSAndrey Gusakov * f_STRMCLK = M/N * f_LSCLK 5817caff0fcSAndrey Gusakov * M/N = f_STRMCLK / f_LSCLK 5827caff0fcSAndrey Gusakov * 5837caff0fcSAndrey Gusakov */ 5846d0c3831SAndrey Smirnov return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768); 5857caff0fcSAndrey Gusakov } 5867caff0fcSAndrey Gusakov 587c49f60dfSAndrey Smirnov static int tc_set_syspllparam(struct tc_data *tc) 5887caff0fcSAndrey Gusakov { 5897caff0fcSAndrey Gusakov unsigned long rate; 590c49f60dfSAndrey Smirnov u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2; 5917caff0fcSAndrey Gusakov 5927caff0fcSAndrey Gusakov rate = clk_get_rate(tc->refclk); 5937caff0fcSAndrey Gusakov switch (rate) { 5947caff0fcSAndrey Gusakov case 38400000: 595c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_38M4; 5967caff0fcSAndrey Gusakov break; 5977caff0fcSAndrey Gusakov case 26000000: 598c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_26M; 5997caff0fcSAndrey Gusakov break; 6007caff0fcSAndrey Gusakov case 19200000: 601c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_19M2; 6027caff0fcSAndrey Gusakov break; 6037caff0fcSAndrey Gusakov case 13000000: 604c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_13M; 6057caff0fcSAndrey Gusakov break; 6067caff0fcSAndrey Gusakov default: 6077caff0fcSAndrey Gusakov dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate); 6087caff0fcSAndrey Gusakov return -EINVAL; 6097caff0fcSAndrey Gusakov } 6107caff0fcSAndrey Gusakov 611c49f60dfSAndrey Smirnov return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam); 612c49f60dfSAndrey Smirnov } 613c49f60dfSAndrey Smirnov 614c49f60dfSAndrey Smirnov static int tc_aux_link_setup(struct tc_data *tc) 615c49f60dfSAndrey Smirnov { 616c49f60dfSAndrey Smirnov int ret; 617c49f60dfSAndrey Smirnov u32 dp0_auxcfg1; 618c49f60dfSAndrey Smirnov 6197caff0fcSAndrey Gusakov /* Setup DP-PHY / PLL */ 620c49f60dfSAndrey Smirnov ret = tc_set_syspllparam(tc); 6216d0c3831SAndrey Smirnov if (ret) 6226d0c3831SAndrey Smirnov goto err; 6237caff0fcSAndrey Gusakov 6246d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, 6256d0c3831SAndrey Smirnov BGREN | PWR_SW_EN | PHY_A0_EN); 6266d0c3831SAndrey Smirnov if (ret) 6276d0c3831SAndrey Smirnov goto err; 6287caff0fcSAndrey Gusakov /* 6297caff0fcSAndrey Gusakov * Initially PLLs are in bypass. Force PLL parameter update, 6307caff0fcSAndrey Gusakov * disable PLL bypass, enable PLL 6317caff0fcSAndrey Gusakov */ 632134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP0_PLLCTRL); 6336d0c3831SAndrey Smirnov if (ret) 6346d0c3831SAndrey Smirnov goto err; 6357caff0fcSAndrey Gusakov 636134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP1_PLLCTRL); 6376d0c3831SAndrey Smirnov if (ret) 6386d0c3831SAndrey Smirnov goto err; 6397caff0fcSAndrey Gusakov 64093a10569SAndrey Smirnov ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000); 6417caff0fcSAndrey Gusakov if (ret == -ETIMEDOUT) { 6427caff0fcSAndrey Gusakov dev_err(tc->dev, "Timeout waiting for PHY to become ready"); 6437caff0fcSAndrey Gusakov return ret; 644ca342386STomi Valkeinen } else if (ret) { 6457caff0fcSAndrey Gusakov goto err; 646ca342386STomi Valkeinen } 6477caff0fcSAndrey Gusakov 6487caff0fcSAndrey Gusakov /* Setup AUX link */ 6496d0c3831SAndrey Smirnov dp0_auxcfg1 = AUX_RX_FILTER_EN; 6506d0c3831SAndrey Smirnov dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */ 6516d0c3831SAndrey Smirnov dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */ 6526d0c3831SAndrey Smirnov 6536d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1); 6546d0c3831SAndrey Smirnov if (ret) 6556d0c3831SAndrey Smirnov goto err; 6567caff0fcSAndrey Gusakov 6577caff0fcSAndrey Gusakov return 0; 6587caff0fcSAndrey Gusakov err: 6597caff0fcSAndrey Gusakov dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret); 6607caff0fcSAndrey Gusakov return ret; 6617caff0fcSAndrey Gusakov } 6627caff0fcSAndrey Gusakov 6637caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc) 6647caff0fcSAndrey Gusakov { 6657caff0fcSAndrey Gusakov int ret; 666d174db07SAndrey Smirnov u8 reg; 6677caff0fcSAndrey Gusakov 6687caff0fcSAndrey Gusakov /* Read DP Rx Link Capability */ 6697caff0fcSAndrey Gusakov ret = drm_dp_link_probe(&tc->aux, &tc->link.base); 6707caff0fcSAndrey Gusakov if (ret < 0) 6717caff0fcSAndrey Gusakov goto err_dpcd_read; 672cffd2b16SAndrey Gusakov if (tc->link.base.rate != 162000 && tc->link.base.rate != 270000) { 673cffd2b16SAndrey Gusakov dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n"); 674cffd2b16SAndrey Gusakov tc->link.base.rate = 270000; 675cffd2b16SAndrey Gusakov } 676cffd2b16SAndrey Gusakov 677cffd2b16SAndrey Gusakov if (tc->link.base.num_lanes > 2) { 678cffd2b16SAndrey Gusakov dev_dbg(tc->dev, "Falling to 2 lanes\n"); 679cffd2b16SAndrey Gusakov tc->link.base.num_lanes = 2; 680cffd2b16SAndrey Gusakov } 6817caff0fcSAndrey Gusakov 682d174db07SAndrey Smirnov ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, ®); 6837caff0fcSAndrey Gusakov if (ret < 0) 6847caff0fcSAndrey Gusakov goto err_dpcd_read; 685d174db07SAndrey Smirnov tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5; 6867caff0fcSAndrey Gusakov 687d174db07SAndrey Smirnov ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, ®); 6887caff0fcSAndrey Gusakov if (ret < 0) 6897caff0fcSAndrey Gusakov goto err_dpcd_read; 6904b30bf41STomi Valkeinen 691e5607637STomi Valkeinen tc->link.scrambler_dis = false; 6927caff0fcSAndrey Gusakov /* read assr */ 693d174db07SAndrey Smirnov ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, ®); 6947caff0fcSAndrey Gusakov if (ret < 0) 6957caff0fcSAndrey Gusakov goto err_dpcd_read; 696d174db07SAndrey Smirnov tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE; 6977caff0fcSAndrey Gusakov 6987caff0fcSAndrey Gusakov dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n", 6997caff0fcSAndrey Gusakov tc->link.base.revision >> 4, tc->link.base.revision & 0x0f, 7007caff0fcSAndrey Gusakov (tc->link.base.rate == 162000) ? "1.62Gbps" : "2.7Gbps", 7017caff0fcSAndrey Gusakov tc->link.base.num_lanes, 7027caff0fcSAndrey Gusakov (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) ? 7037caff0fcSAndrey Gusakov "enhanced" : "non-enhanced"); 704e5607637STomi Valkeinen dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n", 705e5607637STomi Valkeinen tc->link.spread ? "0.5%" : "0.0%", 706e5607637STomi Valkeinen tc->link.scrambler_dis ? "disabled" : "enabled"); 7077caff0fcSAndrey Gusakov dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n", 7087caff0fcSAndrey Gusakov tc->link.assr, tc->assr); 7097caff0fcSAndrey Gusakov 7107caff0fcSAndrey Gusakov return 0; 7117caff0fcSAndrey Gusakov 7127caff0fcSAndrey Gusakov err_dpcd_read: 7137caff0fcSAndrey Gusakov dev_err(tc->dev, "failed to read DPCD: %d\n", ret); 7147caff0fcSAndrey Gusakov return ret; 7157caff0fcSAndrey Gusakov } 7167caff0fcSAndrey Gusakov 71763f8f3baSLaurent Pinchart static int tc_set_video_mode(struct tc_data *tc, 71863f8f3baSLaurent Pinchart const struct drm_display_mode *mode) 7197caff0fcSAndrey Gusakov { 7207caff0fcSAndrey Gusakov int ret; 7217caff0fcSAndrey Gusakov int vid_sync_dly; 7227caff0fcSAndrey Gusakov int max_tu_symbol; 7237caff0fcSAndrey Gusakov 7247caff0fcSAndrey Gusakov int left_margin = mode->htotal - mode->hsync_end; 7257caff0fcSAndrey Gusakov int right_margin = mode->hsync_start - mode->hdisplay; 7267caff0fcSAndrey Gusakov int hsync_len = mode->hsync_end - mode->hsync_start; 7277caff0fcSAndrey Gusakov int upper_margin = mode->vtotal - mode->vsync_end; 7287caff0fcSAndrey Gusakov int lower_margin = mode->vsync_start - mode->vdisplay; 7297caff0fcSAndrey Gusakov int vsync_len = mode->vsync_end - mode->vsync_start; 7303f072c30SAndrey Smirnov u32 dp0_syncval; 731*fd70c775STomi Valkeinen u32 bits_per_pixel = 24; 732*fd70c775STomi Valkeinen u32 in_bw, out_bw; 7337caff0fcSAndrey Gusakov 73466d1c3b9SAndrey Gusakov /* 73566d1c3b9SAndrey Gusakov * Recommended maximum number of symbols transferred in a transfer unit: 73666d1c3b9SAndrey Gusakov * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size, 73766d1c3b9SAndrey Gusakov * (output active video bandwidth in bytes)) 73866d1c3b9SAndrey Gusakov * Must be less than tu_size. 73966d1c3b9SAndrey Gusakov */ 740*fd70c775STomi Valkeinen 741*fd70c775STomi Valkeinen in_bw = mode->clock * bits_per_pixel / 8; 742*fd70c775STomi Valkeinen out_bw = tc->link.base.num_lanes * tc->link.base.rate; 743*fd70c775STomi Valkeinen max_tu_symbol = DIV_ROUND_UP(in_bw * TU_SIZE_RECOMMENDED, out_bw); 74466d1c3b9SAndrey Gusakov 7457caff0fcSAndrey Gusakov dev_dbg(tc->dev, "set mode %dx%d\n", 7467caff0fcSAndrey Gusakov mode->hdisplay, mode->vdisplay); 7477caff0fcSAndrey Gusakov dev_dbg(tc->dev, "H margin %d,%d sync %d\n", 7487caff0fcSAndrey Gusakov left_margin, right_margin, hsync_len); 7497caff0fcSAndrey Gusakov dev_dbg(tc->dev, "V margin %d,%d sync %d\n", 7507caff0fcSAndrey Gusakov upper_margin, lower_margin, vsync_len); 7517caff0fcSAndrey Gusakov dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal); 7527caff0fcSAndrey Gusakov 7537caff0fcSAndrey Gusakov 75466d1c3b9SAndrey Gusakov /* 75566d1c3b9SAndrey Gusakov * LCD Ctl Frame Size 75666d1c3b9SAndrey Gusakov * datasheet is not clear of vsdelay in case of DPI 75766d1c3b9SAndrey Gusakov * assume we do not need any delay when DPI is a source of 75866d1c3b9SAndrey Gusakov * sync signals 75966d1c3b9SAndrey Gusakov */ 7606d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VPCTRL0, 7613f072c30SAndrey Smirnov FIELD_PREP(VSDELAY, 0) | 7627caff0fcSAndrey Gusakov OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED); 7636d0c3831SAndrey Smirnov if (ret) 7646d0c3831SAndrey Smirnov return ret; 7656d0c3831SAndrey Smirnov 7666d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, HTIM01, 7673f072c30SAndrey Smirnov FIELD_PREP(HBPR, ALIGN(left_margin, 2)) | 7683f072c30SAndrey Smirnov FIELD_PREP(HPW, ALIGN(hsync_len, 2))); 7696d0c3831SAndrey Smirnov if (ret) 7706d0c3831SAndrey Smirnov return ret; 7716d0c3831SAndrey Smirnov 7726d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, HTIM02, 7733f072c30SAndrey Smirnov FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) | 7743f072c30SAndrey Smirnov FIELD_PREP(HFPR, ALIGN(right_margin, 2))); 7756d0c3831SAndrey Smirnov if (ret) 7766d0c3831SAndrey Smirnov return ret; 7776d0c3831SAndrey Smirnov 7786d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VTIM01, 7793f072c30SAndrey Smirnov FIELD_PREP(VBPR, upper_margin) | 7803f072c30SAndrey Smirnov FIELD_PREP(VSPR, vsync_len)); 7816d0c3831SAndrey Smirnov if (ret) 7826d0c3831SAndrey Smirnov return ret; 7836d0c3831SAndrey Smirnov 7846d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VTIM02, 7853f072c30SAndrey Smirnov FIELD_PREP(VFPR, lower_margin) | 7863f072c30SAndrey Smirnov FIELD_PREP(VDISPR, mode->vdisplay)); 7876d0c3831SAndrey Smirnov if (ret) 7886d0c3831SAndrey Smirnov return ret; 7896d0c3831SAndrey Smirnov 7906d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */ 7916d0c3831SAndrey Smirnov if (ret) 7926d0c3831SAndrey Smirnov return ret; 7937caff0fcSAndrey Gusakov 7947caff0fcSAndrey Gusakov /* Test pattern settings */ 7956d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, TSTCTL, 7963f072c30SAndrey Smirnov FIELD_PREP(COLOR_R, 120) | 7973f072c30SAndrey Smirnov FIELD_PREP(COLOR_G, 20) | 7983f072c30SAndrey Smirnov FIELD_PREP(COLOR_B, 99) | 7993f072c30SAndrey Smirnov ENI2CFILTER | 8003f072c30SAndrey Smirnov FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS)); 8016d0c3831SAndrey Smirnov if (ret) 8026d0c3831SAndrey Smirnov return ret; 8037caff0fcSAndrey Gusakov 8047caff0fcSAndrey Gusakov /* DP Main Stream Attributes */ 8057caff0fcSAndrey Gusakov vid_sync_dly = hsync_len + left_margin + mode->hdisplay; 8066d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY, 8073f072c30SAndrey Smirnov FIELD_PREP(THRESH_DLY, max_tu_symbol) | 8083f072c30SAndrey Smirnov FIELD_PREP(VID_SYNC_DLY, vid_sync_dly)); 8097caff0fcSAndrey Gusakov 8106d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_TOTALVAL, 8113f072c30SAndrey Smirnov FIELD_PREP(H_TOTAL, mode->htotal) | 8123f072c30SAndrey Smirnov FIELD_PREP(V_TOTAL, mode->vtotal)); 8136d0c3831SAndrey Smirnov if (ret) 8146d0c3831SAndrey Smirnov return ret; 8157caff0fcSAndrey Gusakov 8166d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_STARTVAL, 8173f072c30SAndrey Smirnov FIELD_PREP(H_START, left_margin + hsync_len) | 8183f072c30SAndrey Smirnov FIELD_PREP(V_START, upper_margin + vsync_len)); 8196d0c3831SAndrey Smirnov if (ret) 8206d0c3831SAndrey Smirnov return ret; 8217caff0fcSAndrey Gusakov 8226d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_ACTIVEVAL, 8233f072c30SAndrey Smirnov FIELD_PREP(V_ACT, mode->vdisplay) | 8243f072c30SAndrey Smirnov FIELD_PREP(H_ACT, mode->hdisplay)); 8256d0c3831SAndrey Smirnov if (ret) 8266d0c3831SAndrey Smirnov return ret; 8277caff0fcSAndrey Gusakov 8283f072c30SAndrey Smirnov dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) | 8293f072c30SAndrey Smirnov FIELD_PREP(HS_WIDTH, hsync_len); 8307caff0fcSAndrey Gusakov 8313f072c30SAndrey Smirnov if (mode->flags & DRM_MODE_FLAG_NVSYNC) 8323f072c30SAndrey Smirnov dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW; 8337caff0fcSAndrey Gusakov 8343f072c30SAndrey Smirnov if (mode->flags & DRM_MODE_FLAG_NHSYNC) 8353f072c30SAndrey Smirnov dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW; 8363f072c30SAndrey Smirnov 8376d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval); 8386d0c3831SAndrey Smirnov if (ret) 8396d0c3831SAndrey Smirnov return ret; 8403f072c30SAndrey Smirnov 8416d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DPIPXLFMT, 8423f072c30SAndrey Smirnov VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW | 8433f072c30SAndrey Smirnov DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 | 8443f072c30SAndrey Smirnov DPI_BPP_RGB888); 8456d0c3831SAndrey Smirnov if (ret) 8466d0c3831SAndrey Smirnov return ret; 8473f072c30SAndrey Smirnov 8486d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_MISC, 8493f072c30SAndrey Smirnov FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) | 8503f072c30SAndrey Smirnov FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) | 851f3b8adbeSAndrey Gusakov BPC_8); 8526d0c3831SAndrey Smirnov if (ret) 8536d0c3831SAndrey Smirnov return ret; 8547caff0fcSAndrey Gusakov 8557caff0fcSAndrey Gusakov return 0; 8567caff0fcSAndrey Gusakov } 8577caff0fcSAndrey Gusakov 858f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc) 8597caff0fcSAndrey Gusakov { 8607caff0fcSAndrey Gusakov u32 value; 8617caff0fcSAndrey Gusakov int ret; 8627caff0fcSAndrey Gusakov 863aa92213fSAndrey Smirnov ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE, 864aa92213fSAndrey Smirnov LT_LOOPDONE, 1, 1000); 865aa92213fSAndrey Smirnov if (ret) { 866f9538357STomi Valkeinen dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n"); 867aa92213fSAndrey Smirnov return ret; 8687caff0fcSAndrey Gusakov } 8697caff0fcSAndrey Gusakov 8706d0c3831SAndrey Smirnov ret = regmap_read(tc->regmap, DP0_LTSTAT, &value); 8716d0c3831SAndrey Smirnov if (ret) 8726d0c3831SAndrey Smirnov return ret; 873f9538357STomi Valkeinen 874aa92213fSAndrey Smirnov return (value >> 8) & 0x7; 8757caff0fcSAndrey Gusakov } 8767caff0fcSAndrey Gusakov 877cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc) 8787caff0fcSAndrey Gusakov { 8797caff0fcSAndrey Gusakov struct drm_dp_aux *aux = &tc->aux; 8807caff0fcSAndrey Gusakov struct device *dev = tc->dev; 8817caff0fcSAndrey Gusakov u32 dp_phy_ctrl; 8827caff0fcSAndrey Gusakov u32 value; 8837caff0fcSAndrey Gusakov int ret; 88432d36219SAndrey Smirnov u8 tmp[DP_LINK_STATUS_SIZE]; 8857caff0fcSAndrey Gusakov 886cb3263b2STomi Valkeinen dev_dbg(tc->dev, "link enable\n"); 887cb3263b2STomi Valkeinen 8886d0c3831SAndrey Smirnov ret = regmap_read(tc->regmap, DP0CTL, &value); 8896d0c3831SAndrey Smirnov if (ret) 8906d0c3831SAndrey Smirnov return ret; 89167bca92fSTomi Valkeinen 8926d0c3831SAndrey Smirnov if (WARN_ON(value & DP_EN)) { 8936d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, 0); 8946d0c3831SAndrey Smirnov if (ret) 8956d0c3831SAndrey Smirnov return ret; 8966d0c3831SAndrey Smirnov } 8976d0c3831SAndrey Smirnov 8986d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc)); 8996d0c3831SAndrey Smirnov if (ret) 9006d0c3831SAndrey Smirnov return ret; 9019a63bd6fSTomi Valkeinen /* SSCG and BW27 on DP1 must be set to the same as on DP0 */ 9026d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP1_SRCCTRL, 9039a63bd6fSTomi Valkeinen (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) | 9049a63bd6fSTomi Valkeinen ((tc->link.base.rate != 162000) ? DP0_SRCCTRL_BW27 : 0)); 9056d0c3831SAndrey Smirnov if (ret) 9066d0c3831SAndrey Smirnov return ret; 9077caff0fcSAndrey Gusakov 908c49f60dfSAndrey Smirnov ret = tc_set_syspllparam(tc); 9096d0c3831SAndrey Smirnov if (ret) 9106d0c3831SAndrey Smirnov return ret; 911adf41098STomi Valkeinen 9127caff0fcSAndrey Gusakov /* Setup Main Link */ 9134d9d54a7STomi Valkeinen dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN; 9144d9d54a7STomi Valkeinen if (tc->link.base.num_lanes == 2) 9154d9d54a7STomi Valkeinen dp_phy_ctrl |= PHY_2LANE; 9166d0c3831SAndrey Smirnov 9176d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl); 9186d0c3831SAndrey Smirnov if (ret) 9196d0c3831SAndrey Smirnov return ret; 9207caff0fcSAndrey Gusakov 9217caff0fcSAndrey Gusakov /* PLL setup */ 922134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP0_PLLCTRL); 9236d0c3831SAndrey Smirnov if (ret) 9246d0c3831SAndrey Smirnov return ret; 9257caff0fcSAndrey Gusakov 926134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP1_PLLCTRL); 9276d0c3831SAndrey Smirnov if (ret) 9286d0c3831SAndrey Smirnov return ret; 9297caff0fcSAndrey Gusakov 9307caff0fcSAndrey Gusakov /* Reset/Enable Main Links */ 9317caff0fcSAndrey Gusakov dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST; 9326d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl); 9337caff0fcSAndrey Gusakov usleep_range(100, 200); 9347caff0fcSAndrey Gusakov dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST); 9356d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl); 9367caff0fcSAndrey Gusakov 937ebcce4e6SAndrey Smirnov ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000); 938ebcce4e6SAndrey Smirnov if (ret) { 9397caff0fcSAndrey Gusakov dev_err(dev, "timeout waiting for phy become ready"); 940ebcce4e6SAndrey Smirnov return ret; 9417caff0fcSAndrey Gusakov } 9427caff0fcSAndrey Gusakov 9437caff0fcSAndrey Gusakov /* Set misc: 8 bits per color */ 9447caff0fcSAndrey Gusakov ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8); 9457caff0fcSAndrey Gusakov if (ret) 9466d0c3831SAndrey Smirnov return ret; 9477caff0fcSAndrey Gusakov 9487caff0fcSAndrey Gusakov /* 9497caff0fcSAndrey Gusakov * ASSR mode 9507caff0fcSAndrey Gusakov * on TC358767 side ASSR configured through strap pin 9517caff0fcSAndrey Gusakov * seems there is no way to change this setting from SW 9527caff0fcSAndrey Gusakov * 9537caff0fcSAndrey Gusakov * check is tc configured for same mode 9547caff0fcSAndrey Gusakov */ 9557caff0fcSAndrey Gusakov if (tc->assr != tc->link.assr) { 9567caff0fcSAndrey Gusakov dev_dbg(dev, "Trying to set display to ASSR: %d\n", 9577caff0fcSAndrey Gusakov tc->assr); 9587caff0fcSAndrey Gusakov /* try to set ASSR on display side */ 9597caff0fcSAndrey Gusakov tmp[0] = tc->assr; 9607caff0fcSAndrey Gusakov ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]); 9617caff0fcSAndrey Gusakov if (ret < 0) 9627caff0fcSAndrey Gusakov goto err_dpcd_read; 9637caff0fcSAndrey Gusakov /* read back */ 9647caff0fcSAndrey Gusakov ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp); 9657caff0fcSAndrey Gusakov if (ret < 0) 9667caff0fcSAndrey Gusakov goto err_dpcd_read; 9677caff0fcSAndrey Gusakov 9687caff0fcSAndrey Gusakov if (tmp[0] != tc->assr) { 96987291e5dSLucas Stach dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n", 9707caff0fcSAndrey Gusakov tc->assr); 9717caff0fcSAndrey Gusakov /* trying with disabled scrambler */ 972e5607637STomi Valkeinen tc->link.scrambler_dis = true; 9737caff0fcSAndrey Gusakov } 9747caff0fcSAndrey Gusakov } 9757caff0fcSAndrey Gusakov 9767caff0fcSAndrey Gusakov /* Setup Link & DPRx Config for Training */ 9777caff0fcSAndrey Gusakov ret = drm_dp_link_configure(aux, &tc->link.base); 9787caff0fcSAndrey Gusakov if (ret < 0) 9797caff0fcSAndrey Gusakov goto err_dpcd_write; 9807caff0fcSAndrey Gusakov 9817caff0fcSAndrey Gusakov /* DOWNSPREAD_CTRL */ 9827caff0fcSAndrey Gusakov tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00; 9837caff0fcSAndrey Gusakov /* MAIN_LINK_CHANNEL_CODING_SET */ 9844b30bf41STomi Valkeinen tmp[1] = DP_SET_ANSI_8B10B; 9857caff0fcSAndrey Gusakov ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2); 9867caff0fcSAndrey Gusakov if (ret < 0) 9877caff0fcSAndrey Gusakov goto err_dpcd_write; 9887caff0fcSAndrey Gusakov 989c28d1484STomi Valkeinen /* Reset voltage-swing & pre-emphasis */ 990c28d1484STomi Valkeinen tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | 991c28d1484STomi Valkeinen DP_TRAIN_PRE_EMPH_LEVEL_0; 992c28d1484STomi Valkeinen ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2); 993c28d1484STomi Valkeinen if (ret < 0) 994c28d1484STomi Valkeinen goto err_dpcd_write; 995c28d1484STomi Valkeinen 996f9538357STomi Valkeinen /* Clock-Recovery */ 997f9538357STomi Valkeinen 998f9538357STomi Valkeinen /* Set DPCD 0x102 for Training Pattern 1 */ 9996d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SNKLTCTRL, 10006d0c3831SAndrey Smirnov DP_LINK_SCRAMBLING_DISABLE | 1001f9538357STomi Valkeinen DP_TRAINING_PATTERN_1); 10026d0c3831SAndrey Smirnov if (ret) 10036d0c3831SAndrey Smirnov return ret; 1004f9538357STomi Valkeinen 10056d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL, 1006f9538357STomi Valkeinen (15 << 28) | /* Defer Iteration Count */ 1007f9538357STomi Valkeinen (15 << 24) | /* Loop Iteration Count */ 1008f9538357STomi Valkeinen (0xd << 0)); /* Loop Timer Delay */ 10096d0c3831SAndrey Smirnov if (ret) 10106d0c3831SAndrey Smirnov return ret; 1011f9538357STomi Valkeinen 10126d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, 10136d0c3831SAndrey Smirnov tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS | 10146d0c3831SAndrey Smirnov DP0_SRCCTRL_AUTOCORRECT | 10156d0c3831SAndrey Smirnov DP0_SRCCTRL_TP1); 10166d0c3831SAndrey Smirnov if (ret) 10176d0c3831SAndrey Smirnov return ret; 1018f9538357STomi Valkeinen 1019f9538357STomi Valkeinen /* Enable DP0 to start Link Training */ 10206d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, 10216d0c3831SAndrey Smirnov ((tc->link.base.capabilities & 10226d0c3831SAndrey Smirnov DP_LINK_CAP_ENHANCED_FRAMING) ? EF_EN : 0) | 1023f9538357STomi Valkeinen DP_EN); 10246d0c3831SAndrey Smirnov if (ret) 10256d0c3831SAndrey Smirnov return ret; 1026f9538357STomi Valkeinen 1027f9538357STomi Valkeinen /* wait */ 10286d0c3831SAndrey Smirnov 1029f9538357STomi Valkeinen ret = tc_wait_link_training(tc); 1030f9538357STomi Valkeinen if (ret < 0) 10316d0c3831SAndrey Smirnov return ret; 10327caff0fcSAndrey Gusakov 1033f9538357STomi Valkeinen if (ret) { 1034f9538357STomi Valkeinen dev_err(tc->dev, "Link training phase 1 failed: %s\n", 1035f9538357STomi Valkeinen training_pattern1_errors[ret]); 10366d0c3831SAndrey Smirnov return -ENODEV; 1037f9538357STomi Valkeinen } 1038f9538357STomi Valkeinen 1039f9538357STomi Valkeinen /* Channel Equalization */ 1040f9538357STomi Valkeinen 1041f9538357STomi Valkeinen /* Set DPCD 0x102 for Training Pattern 2 */ 10426d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SNKLTCTRL, 10436d0c3831SAndrey Smirnov DP_LINK_SCRAMBLING_DISABLE | 1044f9538357STomi Valkeinen DP_TRAINING_PATTERN_2); 10456d0c3831SAndrey Smirnov if (ret) 10466d0c3831SAndrey Smirnov return ret; 1047f9538357STomi Valkeinen 10486d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, 10496d0c3831SAndrey Smirnov tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS | 10506d0c3831SAndrey Smirnov DP0_SRCCTRL_AUTOCORRECT | 10516d0c3831SAndrey Smirnov DP0_SRCCTRL_TP2); 10526d0c3831SAndrey Smirnov if (ret) 10536d0c3831SAndrey Smirnov return ret; 1054f9538357STomi Valkeinen 1055f9538357STomi Valkeinen /* wait */ 1056f9538357STomi Valkeinen ret = tc_wait_link_training(tc); 1057f9538357STomi Valkeinen if (ret < 0) 10586d0c3831SAndrey Smirnov return ret; 1059f9538357STomi Valkeinen 1060f9538357STomi Valkeinen if (ret) { 1061f9538357STomi Valkeinen dev_err(tc->dev, "Link training phase 2 failed: %s\n", 1062f9538357STomi Valkeinen training_pattern2_errors[ret]); 10636d0c3831SAndrey Smirnov return -ENODEV; 1064f9538357STomi Valkeinen } 10657caff0fcSAndrey Gusakov 10660776a269STomi Valkeinen /* 10670776a269STomi Valkeinen * Toshiba's documentation suggests to first clear DPCD 0x102, then 10680776a269STomi Valkeinen * clear the training pattern bit in DP0_SRCCTRL. Testing shows 10690776a269STomi Valkeinen * that the link sometimes drops if those steps are done in that order, 10700776a269STomi Valkeinen * but if the steps are done in reverse order, the link stays up. 10710776a269STomi Valkeinen * 10720776a269STomi Valkeinen * So we do the steps differently than documented here. 10730776a269STomi Valkeinen */ 10740776a269STomi Valkeinen 10750776a269STomi Valkeinen /* Clear Training Pattern, set AutoCorrect Mode = 1 */ 10766d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) | 10776d0c3831SAndrey Smirnov DP0_SRCCTRL_AUTOCORRECT); 10786d0c3831SAndrey Smirnov if (ret) 10796d0c3831SAndrey Smirnov return ret; 10800776a269STomi Valkeinen 10817caff0fcSAndrey Gusakov /* Clear DPCD 0x102 */ 10827caff0fcSAndrey Gusakov /* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */ 10837caff0fcSAndrey Gusakov tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00; 10847caff0fcSAndrey Gusakov ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]); 10857caff0fcSAndrey Gusakov if (ret < 0) 10867caff0fcSAndrey Gusakov goto err_dpcd_write; 10877caff0fcSAndrey Gusakov 10880bf25146STomi Valkeinen /* Check link status */ 10890bf25146STomi Valkeinen ret = drm_dp_dpcd_read_link_status(aux, tmp); 10907caff0fcSAndrey Gusakov if (ret < 0) 10917caff0fcSAndrey Gusakov goto err_dpcd_read; 10927caff0fcSAndrey Gusakov 10930bf25146STomi Valkeinen ret = 0; 10947caff0fcSAndrey Gusakov 10950bf25146STomi Valkeinen value = tmp[0] & DP_CHANNEL_EQ_BITS; 10960bf25146STomi Valkeinen 10970bf25146STomi Valkeinen if (value != DP_CHANNEL_EQ_BITS) { 10980bf25146STomi Valkeinen dev_err(tc->dev, "Lane 0 failed: %x\n", value); 10990bf25146STomi Valkeinen ret = -ENODEV; 11000bf25146STomi Valkeinen } 11010bf25146STomi Valkeinen 11020bf25146STomi Valkeinen if (tc->link.base.num_lanes == 2) { 11030bf25146STomi Valkeinen value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS; 11040bf25146STomi Valkeinen 11050bf25146STomi Valkeinen if (value != DP_CHANNEL_EQ_BITS) { 11060bf25146STomi Valkeinen dev_err(tc->dev, "Lane 1 failed: %x\n", value); 11070bf25146STomi Valkeinen ret = -ENODEV; 11080bf25146STomi Valkeinen } 11090bf25146STomi Valkeinen 11100bf25146STomi Valkeinen if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) { 11110bf25146STomi Valkeinen dev_err(tc->dev, "Interlane align failed\n"); 11120bf25146STomi Valkeinen ret = -ENODEV; 11130bf25146STomi Valkeinen } 11140bf25146STomi Valkeinen } 11150bf25146STomi Valkeinen 11160bf25146STomi Valkeinen if (ret) { 11170bf25146STomi Valkeinen dev_err(dev, "0x0202 LANE0_1_STATUS: 0x%02x\n", tmp[0]); 11180bf25146STomi Valkeinen dev_err(dev, "0x0203 LANE2_3_STATUS 0x%02x\n", tmp[1]); 11190bf25146STomi Valkeinen dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]); 11200bf25146STomi Valkeinen dev_err(dev, "0x0205 SINK_STATUS: 0x%02x\n", tmp[3]); 11210bf25146STomi Valkeinen dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1: 0x%02x\n", tmp[4]); 11220bf25146STomi Valkeinen dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3: 0x%02x\n", tmp[5]); 11236d0c3831SAndrey Smirnov return ret; 11247caff0fcSAndrey Gusakov } 11257caff0fcSAndrey Gusakov 11267caff0fcSAndrey Gusakov return 0; 11277caff0fcSAndrey Gusakov err_dpcd_read: 11287caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to read DPCD: %d\n", ret); 11297caff0fcSAndrey Gusakov return ret; 11307caff0fcSAndrey Gusakov err_dpcd_write: 11317caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to write DPCD: %d\n", ret); 11327caff0fcSAndrey Gusakov return ret; 11337caff0fcSAndrey Gusakov } 11347caff0fcSAndrey Gusakov 1135cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc) 1136cb3263b2STomi Valkeinen { 1137cb3263b2STomi Valkeinen int ret; 1138cb3263b2STomi Valkeinen 1139cb3263b2STomi Valkeinen dev_dbg(tc->dev, "link disable\n"); 1140cb3263b2STomi Valkeinen 11416d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0); 11426d0c3831SAndrey Smirnov if (ret) 1143cb3263b2STomi Valkeinen return ret; 11446d0c3831SAndrey Smirnov 11456d0c3831SAndrey Smirnov return regmap_write(tc->regmap, DP0CTL, 0); 1146cb3263b2STomi Valkeinen } 1147cb3263b2STomi Valkeinen 114880d57245STomi Valkeinen static int tc_stream_enable(struct tc_data *tc) 11497caff0fcSAndrey Gusakov { 11507caff0fcSAndrey Gusakov int ret; 11517caff0fcSAndrey Gusakov u32 value; 11527caff0fcSAndrey Gusakov 115380d57245STomi Valkeinen dev_dbg(tc->dev, "enable video stream\n"); 11547caff0fcSAndrey Gusakov 1155bb248368STomi Valkeinen /* PXL PLL setup */ 1156bb248368STomi Valkeinen if (tc_test_pattern) { 1157bb248368STomi Valkeinen ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk), 115846648a3cSTomi Valkeinen 1000 * tc->mode.clock); 1159bb248368STomi Valkeinen if (ret) 11606d0c3831SAndrey Smirnov return ret; 1161bb248368STomi Valkeinen } 1162bb248368STomi Valkeinen 116346648a3cSTomi Valkeinen ret = tc_set_video_mode(tc, &tc->mode); 11645761a259STomi Valkeinen if (ret) 116580d57245STomi Valkeinen return ret; 11665761a259STomi Valkeinen 11675761a259STomi Valkeinen /* Set M/N */ 11685761a259STomi Valkeinen ret = tc_stream_clock_calc(tc); 11695761a259STomi Valkeinen if (ret) 117080d57245STomi Valkeinen return ret; 11715761a259STomi Valkeinen 11727caff0fcSAndrey Gusakov value = VID_MN_GEN | DP_EN; 11737caff0fcSAndrey Gusakov if (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 11747caff0fcSAndrey Gusakov value |= EF_EN; 11756d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, value); 11766d0c3831SAndrey Smirnov if (ret) 11776d0c3831SAndrey Smirnov return ret; 11787caff0fcSAndrey Gusakov /* 11797caff0fcSAndrey Gusakov * VID_EN assertion should be delayed by at least N * LSCLK 11807caff0fcSAndrey Gusakov * cycles from the time VID_MN_GEN is enabled in order to 11817caff0fcSAndrey Gusakov * generate stable values for VID_M. LSCLK is 270 MHz or 11827caff0fcSAndrey Gusakov * 162 MHz, VID_N is set to 32768 in tc_stream_clock_calc(), 11837caff0fcSAndrey Gusakov * so a delay of at least 203 us should suffice. 11847caff0fcSAndrey Gusakov */ 11857caff0fcSAndrey Gusakov usleep_range(500, 1000); 11867caff0fcSAndrey Gusakov value |= VID_EN; 11876d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, value); 11886d0c3831SAndrey Smirnov if (ret) 11896d0c3831SAndrey Smirnov return ret; 11907caff0fcSAndrey Gusakov /* Set input interface */ 11917caff0fcSAndrey Gusakov value = DP0_AUDSRC_NO_INPUT; 11927caff0fcSAndrey Gusakov if (tc_test_pattern) 11937caff0fcSAndrey Gusakov value |= DP0_VIDSRC_COLOR_BAR; 11947caff0fcSAndrey Gusakov else 11957caff0fcSAndrey Gusakov value |= DP0_VIDSRC_DPI_RX; 11966d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, SYSCTRL, value); 11976d0c3831SAndrey Smirnov if (ret) 11986d0c3831SAndrey Smirnov return ret; 119980d57245STomi Valkeinen 120080d57245STomi Valkeinen return 0; 12017caff0fcSAndrey Gusakov } 12027caff0fcSAndrey Gusakov 120380d57245STomi Valkeinen static int tc_stream_disable(struct tc_data *tc) 120480d57245STomi Valkeinen { 120580d57245STomi Valkeinen int ret; 120680d57245STomi Valkeinen 120780d57245STomi Valkeinen dev_dbg(tc->dev, "disable video stream\n"); 120880d57245STomi Valkeinen 12096d0c3831SAndrey Smirnov ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0); 12106d0c3831SAndrey Smirnov if (ret) 12116d0c3831SAndrey Smirnov return ret; 121280d57245STomi Valkeinen 1213bb248368STomi Valkeinen tc_pxl_pll_dis(tc); 1214bb248368STomi Valkeinen 12157caff0fcSAndrey Gusakov return 0; 12167caff0fcSAndrey Gusakov } 12177caff0fcSAndrey Gusakov 12187caff0fcSAndrey Gusakov static void tc_bridge_pre_enable(struct drm_bridge *bridge) 12197caff0fcSAndrey Gusakov { 12207caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 12217caff0fcSAndrey Gusakov 12227caff0fcSAndrey Gusakov drm_panel_prepare(tc->panel); 12237caff0fcSAndrey Gusakov } 12247caff0fcSAndrey Gusakov 12257caff0fcSAndrey Gusakov static void tc_bridge_enable(struct drm_bridge *bridge) 12267caff0fcSAndrey Gusakov { 12277caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 12287caff0fcSAndrey Gusakov int ret; 12297caff0fcSAndrey Gusakov 1230f25ee501STomi Valkeinen ret = tc_get_display_props(tc); 1231f25ee501STomi Valkeinen if (ret < 0) { 1232f25ee501STomi Valkeinen dev_err(tc->dev, "failed to read display props: %d\n", ret); 1233f25ee501STomi Valkeinen return; 1234f25ee501STomi Valkeinen } 1235f25ee501STomi Valkeinen 1236cb3263b2STomi Valkeinen ret = tc_main_link_enable(tc); 12377caff0fcSAndrey Gusakov if (ret < 0) { 1238cb3263b2STomi Valkeinen dev_err(tc->dev, "main link enable error: %d\n", ret); 12397caff0fcSAndrey Gusakov return; 12407caff0fcSAndrey Gusakov } 12417caff0fcSAndrey Gusakov 124280d57245STomi Valkeinen ret = tc_stream_enable(tc); 12437caff0fcSAndrey Gusakov if (ret < 0) { 12447caff0fcSAndrey Gusakov dev_err(tc->dev, "main link stream start error: %d\n", ret); 1245cb3263b2STomi Valkeinen tc_main_link_disable(tc); 12467caff0fcSAndrey Gusakov return; 12477caff0fcSAndrey Gusakov } 12487caff0fcSAndrey Gusakov 12497caff0fcSAndrey Gusakov drm_panel_enable(tc->panel); 12507caff0fcSAndrey Gusakov } 12517caff0fcSAndrey Gusakov 12527caff0fcSAndrey Gusakov static void tc_bridge_disable(struct drm_bridge *bridge) 12537caff0fcSAndrey Gusakov { 12547caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 12557caff0fcSAndrey Gusakov int ret; 12567caff0fcSAndrey Gusakov 12577caff0fcSAndrey Gusakov drm_panel_disable(tc->panel); 12587caff0fcSAndrey Gusakov 125980d57245STomi Valkeinen ret = tc_stream_disable(tc); 12607caff0fcSAndrey Gusakov if (ret < 0) 12617caff0fcSAndrey Gusakov dev_err(tc->dev, "main link stream stop error: %d\n", ret); 1262cb3263b2STomi Valkeinen 1263cb3263b2STomi Valkeinen ret = tc_main_link_disable(tc); 1264cb3263b2STomi Valkeinen if (ret < 0) 1265cb3263b2STomi Valkeinen dev_err(tc->dev, "main link disable error: %d\n", ret); 12667caff0fcSAndrey Gusakov } 12677caff0fcSAndrey Gusakov 12687caff0fcSAndrey Gusakov static void tc_bridge_post_disable(struct drm_bridge *bridge) 12697caff0fcSAndrey Gusakov { 12707caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 12717caff0fcSAndrey Gusakov 12727caff0fcSAndrey Gusakov drm_panel_unprepare(tc->panel); 12737caff0fcSAndrey Gusakov } 12747caff0fcSAndrey Gusakov 12757caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge, 12767caff0fcSAndrey Gusakov const struct drm_display_mode *mode, 12777caff0fcSAndrey Gusakov struct drm_display_mode *adj) 12787caff0fcSAndrey Gusakov { 12797caff0fcSAndrey Gusakov /* Fixup sync polarities, both hsync and vsync are active low */ 12807caff0fcSAndrey Gusakov adj->flags = mode->flags; 12817caff0fcSAndrey Gusakov adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC); 12827caff0fcSAndrey Gusakov adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC); 12837caff0fcSAndrey Gusakov 12847caff0fcSAndrey Gusakov return true; 12857caff0fcSAndrey Gusakov } 12867caff0fcSAndrey Gusakov 12874647a64fSTomi Valkeinen static enum drm_mode_status tc_mode_valid(struct drm_bridge *bridge, 12884647a64fSTomi Valkeinen const struct drm_display_mode *mode) 12897caff0fcSAndrey Gusakov { 12904647a64fSTomi Valkeinen struct tc_data *tc = bridge_to_tc(bridge); 129151b9e62eSTomi Valkeinen u32 req, avail; 129251b9e62eSTomi Valkeinen u32 bits_per_pixel = 24; 129351b9e62eSTomi Valkeinen 129499fc8e96SAndrey Gusakov /* DPI interface clock limitation: upto 154 MHz */ 129599fc8e96SAndrey Gusakov if (mode->clock > 154000) 129699fc8e96SAndrey Gusakov return MODE_CLOCK_HIGH; 129799fc8e96SAndrey Gusakov 129851b9e62eSTomi Valkeinen req = mode->clock * bits_per_pixel / 8; 129951b9e62eSTomi Valkeinen avail = tc->link.base.num_lanes * tc->link.base.rate; 130051b9e62eSTomi Valkeinen 130151b9e62eSTomi Valkeinen if (req > avail) 130251b9e62eSTomi Valkeinen return MODE_BAD; 130351b9e62eSTomi Valkeinen 13047caff0fcSAndrey Gusakov return MODE_OK; 13057caff0fcSAndrey Gusakov } 13067caff0fcSAndrey Gusakov 13077caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge, 130863f8f3baSLaurent Pinchart const struct drm_display_mode *mode, 130963f8f3baSLaurent Pinchart const struct drm_display_mode *adj) 13107caff0fcSAndrey Gusakov { 13117caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 13127caff0fcSAndrey Gusakov 131346648a3cSTomi Valkeinen tc->mode = *mode; 13147caff0fcSAndrey Gusakov } 13157caff0fcSAndrey Gusakov 13167caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector) 13177caff0fcSAndrey Gusakov { 13187caff0fcSAndrey Gusakov struct tc_data *tc = connector_to_tc(connector); 13197caff0fcSAndrey Gusakov struct edid *edid; 13207bb0a60aSSam Ravnborg int count; 132132315730STomi Valkeinen int ret; 132232315730STomi Valkeinen 132332315730STomi Valkeinen ret = tc_get_display_props(tc); 132432315730STomi Valkeinen if (ret < 0) { 132532315730STomi Valkeinen dev_err(tc->dev, "failed to read display props: %d\n", ret); 132632315730STomi Valkeinen return 0; 132732315730STomi Valkeinen } 13287caff0fcSAndrey Gusakov 13297bb0a60aSSam Ravnborg count = drm_panel_get_modes(tc->panel); 13307caff0fcSAndrey Gusakov if (count > 0) 13317caff0fcSAndrey Gusakov return count; 13327caff0fcSAndrey Gusakov 13337caff0fcSAndrey Gusakov edid = drm_get_edid(connector, &tc->aux.ddc); 13347caff0fcSAndrey Gusakov 13357caff0fcSAndrey Gusakov kfree(tc->edid); 13367caff0fcSAndrey Gusakov tc->edid = edid; 13377caff0fcSAndrey Gusakov if (!edid) 13387caff0fcSAndrey Gusakov return 0; 13397caff0fcSAndrey Gusakov 1340c555f023SDaniel Vetter drm_connector_update_edid_property(connector, edid); 13417caff0fcSAndrey Gusakov count = drm_add_edid_modes(connector, edid); 13427caff0fcSAndrey Gusakov 13437caff0fcSAndrey Gusakov return count; 13447caff0fcSAndrey Gusakov } 13457caff0fcSAndrey Gusakov 13467caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = { 13477caff0fcSAndrey Gusakov .get_modes = tc_connector_get_modes, 13487caff0fcSAndrey Gusakov }; 13497caff0fcSAndrey Gusakov 1350f25ee501STomi Valkeinen static enum drm_connector_status tc_connector_detect(struct drm_connector *connector, 1351f25ee501STomi Valkeinen bool force) 1352f25ee501STomi Valkeinen { 1353f25ee501STomi Valkeinen struct tc_data *tc = connector_to_tc(connector); 1354f25ee501STomi Valkeinen bool conn; 1355f25ee501STomi Valkeinen u32 val; 1356f25ee501STomi Valkeinen int ret; 1357f25ee501STomi Valkeinen 1358f25ee501STomi Valkeinen if (tc->hpd_pin < 0) { 1359f25ee501STomi Valkeinen if (tc->panel) 1360f25ee501STomi Valkeinen return connector_status_connected; 1361f25ee501STomi Valkeinen else 1362f25ee501STomi Valkeinen return connector_status_unknown; 1363f25ee501STomi Valkeinen } 1364f25ee501STomi Valkeinen 13656d0c3831SAndrey Smirnov ret = regmap_read(tc->regmap, GPIOI, &val); 13666d0c3831SAndrey Smirnov if (ret) 13676d0c3831SAndrey Smirnov return connector_status_unknown; 1368f25ee501STomi Valkeinen 1369f25ee501STomi Valkeinen conn = val & BIT(tc->hpd_pin); 1370f25ee501STomi Valkeinen 1371f25ee501STomi Valkeinen if (conn) 1372f25ee501STomi Valkeinen return connector_status_connected; 1373f25ee501STomi Valkeinen else 1374f25ee501STomi Valkeinen return connector_status_disconnected; 1375f25ee501STomi Valkeinen } 1376f25ee501STomi Valkeinen 13777caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = { 1378f25ee501STomi Valkeinen .detect = tc_connector_detect, 13797caff0fcSAndrey Gusakov .fill_modes = drm_helper_probe_single_connector_modes, 1380fdd8326aSMarek Vasut .destroy = drm_connector_cleanup, 13817caff0fcSAndrey Gusakov .reset = drm_atomic_helper_connector_reset, 13827caff0fcSAndrey Gusakov .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 13837caff0fcSAndrey Gusakov .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 13847caff0fcSAndrey Gusakov }; 13857caff0fcSAndrey Gusakov 13867caff0fcSAndrey Gusakov static int tc_bridge_attach(struct drm_bridge *bridge) 13877caff0fcSAndrey Gusakov { 13887caff0fcSAndrey Gusakov u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24; 13897caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 13907caff0fcSAndrey Gusakov struct drm_device *drm = bridge->dev; 13917caff0fcSAndrey Gusakov int ret; 13927caff0fcSAndrey Gusakov 1393f25ee501STomi Valkeinen /* Create DP/eDP connector */ 13947caff0fcSAndrey Gusakov drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs); 13957caff0fcSAndrey Gusakov ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, 1396f8c15790STomi Valkeinen tc->panel ? DRM_MODE_CONNECTOR_eDP : 1397f8c15790STomi Valkeinen DRM_MODE_CONNECTOR_DisplayPort); 13987caff0fcSAndrey Gusakov if (ret) 13997caff0fcSAndrey Gusakov return ret; 14007caff0fcSAndrey Gusakov 1401f25ee501STomi Valkeinen /* Don't poll if don't have HPD connected */ 1402f25ee501STomi Valkeinen if (tc->hpd_pin >= 0) { 1403f25ee501STomi Valkeinen if (tc->have_irq) 1404f25ee501STomi Valkeinen tc->connector.polled = DRM_CONNECTOR_POLL_HPD; 1405f25ee501STomi Valkeinen else 1406f25ee501STomi Valkeinen tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT | 1407f25ee501STomi Valkeinen DRM_CONNECTOR_POLL_DISCONNECT; 1408f25ee501STomi Valkeinen } 1409f25ee501STomi Valkeinen 14107caff0fcSAndrey Gusakov if (tc->panel) 14117caff0fcSAndrey Gusakov drm_panel_attach(tc->panel, &tc->connector); 14127caff0fcSAndrey Gusakov 14137caff0fcSAndrey Gusakov drm_display_info_set_bus_formats(&tc->connector.display_info, 14147caff0fcSAndrey Gusakov &bus_format, 1); 14154842379cSTomi Valkeinen tc->connector.display_info.bus_flags = 14164842379cSTomi Valkeinen DRM_BUS_FLAG_DE_HIGH | 141788bc4178SLaurent Pinchart DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE | 141888bc4178SLaurent Pinchart DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE; 1419cde4c44dSDaniel Vetter drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder); 14207caff0fcSAndrey Gusakov 14217caff0fcSAndrey Gusakov return 0; 14227caff0fcSAndrey Gusakov } 14237caff0fcSAndrey Gusakov 14247caff0fcSAndrey Gusakov static const struct drm_bridge_funcs tc_bridge_funcs = { 14257caff0fcSAndrey Gusakov .attach = tc_bridge_attach, 14264647a64fSTomi Valkeinen .mode_valid = tc_mode_valid, 14277caff0fcSAndrey Gusakov .mode_set = tc_bridge_mode_set, 14287caff0fcSAndrey Gusakov .pre_enable = tc_bridge_pre_enable, 14297caff0fcSAndrey Gusakov .enable = tc_bridge_enable, 14307caff0fcSAndrey Gusakov .disable = tc_bridge_disable, 14317caff0fcSAndrey Gusakov .post_disable = tc_bridge_post_disable, 14327caff0fcSAndrey Gusakov .mode_fixup = tc_bridge_mode_fixup, 14337caff0fcSAndrey Gusakov }; 14347caff0fcSAndrey Gusakov 14357caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg) 14367caff0fcSAndrey Gusakov { 14377caff0fcSAndrey Gusakov return reg != SYSCTRL; 14387caff0fcSAndrey Gusakov } 14397caff0fcSAndrey Gusakov 14407caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = { 14417caff0fcSAndrey Gusakov regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS), 14427caff0fcSAndrey Gusakov regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ), 14437caff0fcSAndrey Gusakov regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL), 14447caff0fcSAndrey Gusakov regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL), 14457caff0fcSAndrey Gusakov regmap_reg_range(VFUEN0, VFUEN0), 1446af9526f2STomi Valkeinen regmap_reg_range(INTSTS_G, INTSTS_G), 1447af9526f2STomi Valkeinen regmap_reg_range(GPIOI, GPIOI), 14487caff0fcSAndrey Gusakov }; 14497caff0fcSAndrey Gusakov 14507caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = { 14517caff0fcSAndrey Gusakov .yes_ranges = tc_volatile_ranges, 14527caff0fcSAndrey Gusakov .n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges), 14537caff0fcSAndrey Gusakov }; 14547caff0fcSAndrey Gusakov 14557caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg) 14567caff0fcSAndrey Gusakov { 14577caff0fcSAndrey Gusakov return (reg != TC_IDREG) && 14587caff0fcSAndrey Gusakov (reg != DP0_LTSTAT) && 14597caff0fcSAndrey Gusakov (reg != DP0_SNKLTCHGREQ); 14607caff0fcSAndrey Gusakov } 14617caff0fcSAndrey Gusakov 14627caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = { 14637caff0fcSAndrey Gusakov .name = "tc358767", 14647caff0fcSAndrey Gusakov .reg_bits = 16, 14657caff0fcSAndrey Gusakov .val_bits = 32, 14667caff0fcSAndrey Gusakov .reg_stride = 4, 14677caff0fcSAndrey Gusakov .max_register = PLL_DBG, 14687caff0fcSAndrey Gusakov .cache_type = REGCACHE_RBTREE, 14697caff0fcSAndrey Gusakov .readable_reg = tc_readable_reg, 14707caff0fcSAndrey Gusakov .volatile_table = &tc_volatile_table, 14717caff0fcSAndrey Gusakov .writeable_reg = tc_writeable_reg, 14727caff0fcSAndrey Gusakov .reg_format_endian = REGMAP_ENDIAN_BIG, 14737caff0fcSAndrey Gusakov .val_format_endian = REGMAP_ENDIAN_LITTLE, 14747caff0fcSAndrey Gusakov }; 14757caff0fcSAndrey Gusakov 1476f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg) 1477f25ee501STomi Valkeinen { 1478f25ee501STomi Valkeinen struct tc_data *tc = arg; 1479f25ee501STomi Valkeinen u32 val; 1480f25ee501STomi Valkeinen int r; 1481f25ee501STomi Valkeinen 1482f25ee501STomi Valkeinen r = regmap_read(tc->regmap, INTSTS_G, &val); 1483f25ee501STomi Valkeinen if (r) 1484f25ee501STomi Valkeinen return IRQ_NONE; 1485f25ee501STomi Valkeinen 1486f25ee501STomi Valkeinen if (!val) 1487f25ee501STomi Valkeinen return IRQ_NONE; 1488f25ee501STomi Valkeinen 1489f25ee501STomi Valkeinen if (val & INT_SYSERR) { 1490f25ee501STomi Valkeinen u32 stat = 0; 1491f25ee501STomi Valkeinen 1492f25ee501STomi Valkeinen regmap_read(tc->regmap, SYSSTAT, &stat); 1493f25ee501STomi Valkeinen 1494f25ee501STomi Valkeinen dev_err(tc->dev, "syserr %x\n", stat); 1495f25ee501STomi Valkeinen } 1496f25ee501STomi Valkeinen 1497f25ee501STomi Valkeinen if (tc->hpd_pin >= 0 && tc->bridge.dev) { 1498f25ee501STomi Valkeinen /* 1499f25ee501STomi Valkeinen * H is triggered when the GPIO goes high. 1500f25ee501STomi Valkeinen * 1501f25ee501STomi Valkeinen * LC is triggered when the GPIO goes low and stays low for 1502f25ee501STomi Valkeinen * the duration of LCNT 1503f25ee501STomi Valkeinen */ 1504f25ee501STomi Valkeinen bool h = val & INT_GPIO_H(tc->hpd_pin); 1505f25ee501STomi Valkeinen bool lc = val & INT_GPIO_LC(tc->hpd_pin); 1506f25ee501STomi Valkeinen 1507f25ee501STomi Valkeinen dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin, 1508f25ee501STomi Valkeinen h ? "H" : "", lc ? "LC" : ""); 1509f25ee501STomi Valkeinen 1510f25ee501STomi Valkeinen if (h || lc) 1511f25ee501STomi Valkeinen drm_kms_helper_hotplug_event(tc->bridge.dev); 1512f25ee501STomi Valkeinen } 1513f25ee501STomi Valkeinen 1514f25ee501STomi Valkeinen regmap_write(tc->regmap, INTSTS_G, val); 1515f25ee501STomi Valkeinen 1516f25ee501STomi Valkeinen return IRQ_HANDLED; 1517f25ee501STomi Valkeinen } 1518f25ee501STomi Valkeinen 15197caff0fcSAndrey Gusakov static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id) 15207caff0fcSAndrey Gusakov { 15217caff0fcSAndrey Gusakov struct device *dev = &client->dev; 15227caff0fcSAndrey Gusakov struct tc_data *tc; 15237caff0fcSAndrey Gusakov int ret; 15247caff0fcSAndrey Gusakov 15257caff0fcSAndrey Gusakov tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL); 15267caff0fcSAndrey Gusakov if (!tc) 15277caff0fcSAndrey Gusakov return -ENOMEM; 15287caff0fcSAndrey Gusakov 15297caff0fcSAndrey Gusakov tc->dev = dev; 15307caff0fcSAndrey Gusakov 15317caff0fcSAndrey Gusakov /* port@2 is the output port */ 1532ebc94461SRob Herring ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &tc->panel, NULL); 1533d630213fSLucas Stach if (ret && ret != -ENODEV) 1534ebc94461SRob Herring return ret; 15357caff0fcSAndrey Gusakov 15367caff0fcSAndrey Gusakov /* Shut down GPIO is optional */ 15377caff0fcSAndrey Gusakov tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH); 15387caff0fcSAndrey Gusakov if (IS_ERR(tc->sd_gpio)) 15397caff0fcSAndrey Gusakov return PTR_ERR(tc->sd_gpio); 15407caff0fcSAndrey Gusakov 15417caff0fcSAndrey Gusakov if (tc->sd_gpio) { 15427caff0fcSAndrey Gusakov gpiod_set_value_cansleep(tc->sd_gpio, 0); 15437caff0fcSAndrey Gusakov usleep_range(5000, 10000); 15447caff0fcSAndrey Gusakov } 15457caff0fcSAndrey Gusakov 15467caff0fcSAndrey Gusakov /* Reset GPIO is optional */ 15477caff0fcSAndrey Gusakov tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW); 15487caff0fcSAndrey Gusakov if (IS_ERR(tc->reset_gpio)) 15497caff0fcSAndrey Gusakov return PTR_ERR(tc->reset_gpio); 15507caff0fcSAndrey Gusakov 15517caff0fcSAndrey Gusakov if (tc->reset_gpio) { 15527caff0fcSAndrey Gusakov gpiod_set_value_cansleep(tc->reset_gpio, 1); 15537caff0fcSAndrey Gusakov usleep_range(5000, 10000); 15547caff0fcSAndrey Gusakov } 15557caff0fcSAndrey Gusakov 15567caff0fcSAndrey Gusakov tc->refclk = devm_clk_get(dev, "ref"); 15577caff0fcSAndrey Gusakov if (IS_ERR(tc->refclk)) { 15587caff0fcSAndrey Gusakov ret = PTR_ERR(tc->refclk); 15597caff0fcSAndrey Gusakov dev_err(dev, "Failed to get refclk: %d\n", ret); 15607caff0fcSAndrey Gusakov return ret; 15617caff0fcSAndrey Gusakov } 15627caff0fcSAndrey Gusakov 15637caff0fcSAndrey Gusakov tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config); 15647caff0fcSAndrey Gusakov if (IS_ERR(tc->regmap)) { 15657caff0fcSAndrey Gusakov ret = PTR_ERR(tc->regmap); 15667caff0fcSAndrey Gusakov dev_err(dev, "Failed to initialize regmap: %d\n", ret); 15677caff0fcSAndrey Gusakov return ret; 15687caff0fcSAndrey Gusakov } 15697caff0fcSAndrey Gusakov 1570f25ee501STomi Valkeinen ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin", 1571f25ee501STomi Valkeinen &tc->hpd_pin); 1572f25ee501STomi Valkeinen if (ret) { 1573f25ee501STomi Valkeinen tc->hpd_pin = -ENODEV; 1574f25ee501STomi Valkeinen } else { 1575f25ee501STomi Valkeinen if (tc->hpd_pin < 0 || tc->hpd_pin > 1) { 1576f25ee501STomi Valkeinen dev_err(dev, "failed to parse HPD number\n"); 1577f25ee501STomi Valkeinen return ret; 1578f25ee501STomi Valkeinen } 1579f25ee501STomi Valkeinen } 1580f25ee501STomi Valkeinen 1581f25ee501STomi Valkeinen if (client->irq > 0) { 1582f25ee501STomi Valkeinen /* enable SysErr */ 1583f25ee501STomi Valkeinen regmap_write(tc->regmap, INTCTL_G, INT_SYSERR); 1584f25ee501STomi Valkeinen 1585f25ee501STomi Valkeinen ret = devm_request_threaded_irq(dev, client->irq, 1586f25ee501STomi Valkeinen NULL, tc_irq_handler, 1587f25ee501STomi Valkeinen IRQF_ONESHOT, 1588f25ee501STomi Valkeinen "tc358767-irq", tc); 1589f25ee501STomi Valkeinen if (ret) { 1590f25ee501STomi Valkeinen dev_err(dev, "failed to register dp interrupt\n"); 1591f25ee501STomi Valkeinen return ret; 1592f25ee501STomi Valkeinen } 1593f25ee501STomi Valkeinen 1594f25ee501STomi Valkeinen tc->have_irq = true; 1595f25ee501STomi Valkeinen } 1596f25ee501STomi Valkeinen 15977caff0fcSAndrey Gusakov ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev); 15987caff0fcSAndrey Gusakov if (ret) { 15997caff0fcSAndrey Gusakov dev_err(tc->dev, "can not read device ID: %d\n", ret); 16007caff0fcSAndrey Gusakov return ret; 16017caff0fcSAndrey Gusakov } 16027caff0fcSAndrey Gusakov 16037caff0fcSAndrey Gusakov if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) { 16047caff0fcSAndrey Gusakov dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev); 16057caff0fcSAndrey Gusakov return -EINVAL; 16067caff0fcSAndrey Gusakov } 16077caff0fcSAndrey Gusakov 16087caff0fcSAndrey Gusakov tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */ 16097caff0fcSAndrey Gusakov 161052c2197aSLucas Stach if (!tc->reset_gpio) { 161152c2197aSLucas Stach /* 161252c2197aSLucas Stach * If the reset pin isn't present, do a software reset. It isn't 161352c2197aSLucas Stach * as thorough as the hardware reset, as we can't reset the I2C 161452c2197aSLucas Stach * communication block for obvious reasons, but it's getting the 161552c2197aSLucas Stach * chip into a defined state. 161652c2197aSLucas Stach */ 161752c2197aSLucas Stach regmap_update_bits(tc->regmap, SYSRSTENB, 161852c2197aSLucas Stach ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP, 161952c2197aSLucas Stach 0); 162052c2197aSLucas Stach regmap_update_bits(tc->regmap, SYSRSTENB, 162152c2197aSLucas Stach ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP, 162252c2197aSLucas Stach ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP); 162352c2197aSLucas Stach usleep_range(5000, 10000); 162452c2197aSLucas Stach } 162552c2197aSLucas Stach 1626f25ee501STomi Valkeinen if (tc->hpd_pin >= 0) { 1627f25ee501STomi Valkeinen u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT; 1628f25ee501STomi Valkeinen u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin); 1629f25ee501STomi Valkeinen 1630f25ee501STomi Valkeinen /* Set LCNT to 2ms */ 1631f25ee501STomi Valkeinen regmap_write(tc->regmap, lcnt_reg, 1632f25ee501STomi Valkeinen clk_get_rate(tc->refclk) * 2 / 1000); 1633f25ee501STomi Valkeinen /* We need the "alternate" mode for HPD */ 1634f25ee501STomi Valkeinen regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin)); 1635f25ee501STomi Valkeinen 1636f25ee501STomi Valkeinen if (tc->have_irq) { 1637f25ee501STomi Valkeinen /* enable H & LC */ 1638f25ee501STomi Valkeinen regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc); 1639f25ee501STomi Valkeinen } 1640f25ee501STomi Valkeinen } 1641f25ee501STomi Valkeinen 16427caff0fcSAndrey Gusakov ret = tc_aux_link_setup(tc); 16437caff0fcSAndrey Gusakov if (ret) 16447caff0fcSAndrey Gusakov return ret; 16457caff0fcSAndrey Gusakov 16467caff0fcSAndrey Gusakov /* Register DP AUX channel */ 16477caff0fcSAndrey Gusakov tc->aux.name = "TC358767 AUX i2c adapter"; 16487caff0fcSAndrey Gusakov tc->aux.dev = tc->dev; 16497caff0fcSAndrey Gusakov tc->aux.transfer = tc_aux_transfer; 16507caff0fcSAndrey Gusakov ret = drm_dp_aux_register(&tc->aux); 16517caff0fcSAndrey Gusakov if (ret) 16527caff0fcSAndrey Gusakov return ret; 16537caff0fcSAndrey Gusakov 16547caff0fcSAndrey Gusakov tc->bridge.funcs = &tc_bridge_funcs; 16557caff0fcSAndrey Gusakov tc->bridge.of_node = dev->of_node; 1656dc01732eSInki Dae drm_bridge_add(&tc->bridge); 16577caff0fcSAndrey Gusakov 16587caff0fcSAndrey Gusakov i2c_set_clientdata(client, tc); 16597caff0fcSAndrey Gusakov 16607caff0fcSAndrey Gusakov return 0; 16617caff0fcSAndrey Gusakov } 16627caff0fcSAndrey Gusakov 16637caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client) 16647caff0fcSAndrey Gusakov { 16657caff0fcSAndrey Gusakov struct tc_data *tc = i2c_get_clientdata(client); 16667caff0fcSAndrey Gusakov 16677caff0fcSAndrey Gusakov drm_bridge_remove(&tc->bridge); 16687caff0fcSAndrey Gusakov drm_dp_aux_unregister(&tc->aux); 16697caff0fcSAndrey Gusakov 16707caff0fcSAndrey Gusakov return 0; 16717caff0fcSAndrey Gusakov } 16727caff0fcSAndrey Gusakov 16737caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = { 16747caff0fcSAndrey Gusakov { "tc358767", 0 }, 16757caff0fcSAndrey Gusakov { } 16767caff0fcSAndrey Gusakov }; 16777caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids); 16787caff0fcSAndrey Gusakov 16797caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = { 16807caff0fcSAndrey Gusakov { .compatible = "toshiba,tc358767", }, 16817caff0fcSAndrey Gusakov { } 16827caff0fcSAndrey Gusakov }; 16837caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids); 16847caff0fcSAndrey Gusakov 16857caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = { 16867caff0fcSAndrey Gusakov .driver = { 16877caff0fcSAndrey Gusakov .name = "tc358767", 16887caff0fcSAndrey Gusakov .of_match_table = tc358767_of_ids, 16897caff0fcSAndrey Gusakov }, 16907caff0fcSAndrey Gusakov .id_table = tc358767_i2c_ids, 16917caff0fcSAndrey Gusakov .probe = tc_probe, 16927caff0fcSAndrey Gusakov .remove = tc_remove, 16937caff0fcSAndrey Gusakov }; 16947caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver); 16957caff0fcSAndrey Gusakov 16967caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>"); 16977caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver"); 16987caff0fcSAndrey Gusakov MODULE_LICENSE("GPL"); 1699