1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 27caff0fcSAndrey Gusakov /* 37caff0fcSAndrey Gusakov * tc358767 eDP bridge driver 47caff0fcSAndrey Gusakov * 57caff0fcSAndrey Gusakov * Copyright (C) 2016 CogentEmbedded Inc 67caff0fcSAndrey Gusakov * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com> 77caff0fcSAndrey Gusakov * 87caff0fcSAndrey Gusakov * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de> 97caff0fcSAndrey Gusakov * 102f51be09SAndrey Gusakov * Copyright (C) 2016 Zodiac Inflight Innovations 112f51be09SAndrey Gusakov * 127caff0fcSAndrey Gusakov * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c 137caff0fcSAndrey Gusakov * 147caff0fcSAndrey Gusakov * Copyright (C) 2012 Texas Instruments 157caff0fcSAndrey Gusakov * Author: Rob Clark <robdclark@gmail.com> 167caff0fcSAndrey Gusakov */ 177caff0fcSAndrey Gusakov 187caff0fcSAndrey Gusakov #include <linux/clk.h> 197caff0fcSAndrey Gusakov #include <linux/device.h> 207caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h> 217caff0fcSAndrey Gusakov #include <linux/i2c.h> 227caff0fcSAndrey Gusakov #include <linux/kernel.h> 237caff0fcSAndrey Gusakov #include <linux/module.h> 247caff0fcSAndrey Gusakov #include <linux/regmap.h> 257caff0fcSAndrey Gusakov #include <linux/slab.h> 267caff0fcSAndrey Gusakov 277caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h> 287caff0fcSAndrey Gusakov #include <drm/drm_dp_helper.h> 297caff0fcSAndrey Gusakov #include <drm/drm_edid.h> 307caff0fcSAndrey Gusakov #include <drm/drm_of.h> 317caff0fcSAndrey Gusakov #include <drm/drm_panel.h> 32fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h> 337caff0fcSAndrey Gusakov 347caff0fcSAndrey Gusakov /* Registers */ 357caff0fcSAndrey Gusakov 367caff0fcSAndrey Gusakov /* Display Parallel Interface */ 377caff0fcSAndrey Gusakov #define DPIPXLFMT 0x0440 387caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW (1 << 10) 397caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW (1 << 9) 407caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH (0 << 8) 417caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1 (0 << 2) /* LSB aligned */ 427caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2 (1 << 2) /* Loosely Packed */ 437caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3 (2 << 2) /* LSB aligned 8-bit */ 447caff0fcSAndrey Gusakov #define DPI_BPP_RGB888 (0 << 0) 457caff0fcSAndrey Gusakov #define DPI_BPP_RGB666 (1 << 0) 467caff0fcSAndrey Gusakov #define DPI_BPP_RGB565 (2 << 0) 477caff0fcSAndrey Gusakov 487caff0fcSAndrey Gusakov /* Video Path */ 497caff0fcSAndrey Gusakov #define VPCTRL0 0x0450 507caff0fcSAndrey Gusakov #define OPXLFMT_RGB666 (0 << 8) 517caff0fcSAndrey Gusakov #define OPXLFMT_RGB888 (1 << 8) 527caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED (0 << 4) /* Video Timing Gen Disabled */ 537caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED (1 << 4) /* Video Timing Gen Enabled */ 547caff0fcSAndrey Gusakov #define MSF_DISABLED (0 << 0) /* Magic Square FRC disabled */ 557caff0fcSAndrey Gusakov #define MSF_ENABLED (1 << 0) /* Magic Square FRC enabled */ 567caff0fcSAndrey Gusakov #define HTIM01 0x0454 577caff0fcSAndrey Gusakov #define HTIM02 0x0458 587caff0fcSAndrey Gusakov #define VTIM01 0x045c 597caff0fcSAndrey Gusakov #define VTIM02 0x0460 607caff0fcSAndrey Gusakov #define VFUEN0 0x0464 617caff0fcSAndrey Gusakov #define VFUEN BIT(0) /* Video Frame Timing Upload */ 627caff0fcSAndrey Gusakov 637caff0fcSAndrey Gusakov /* System */ 647caff0fcSAndrey Gusakov #define TC_IDREG 0x0500 65f25ee501STomi Valkeinen #define SYSSTAT 0x0508 667caff0fcSAndrey Gusakov #define SYSCTRL 0x0510 677caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT (0 << 3) 687caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX (1 << 3) 697caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT (0 << 0) 707caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX (1 << 0) 717caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX (2 << 0) 727caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR (3 << 0) 73af9526f2STomi Valkeinen #define GPIOM 0x0540 74f25ee501STomi Valkeinen #define GPIOC 0x0544 75f25ee501STomi Valkeinen #define GPIOO 0x0548 76af9526f2STomi Valkeinen #define GPIOI 0x054c 77af9526f2STomi Valkeinen #define INTCTL_G 0x0560 78af9526f2STomi Valkeinen #define INTSTS_G 0x0564 79f25ee501STomi Valkeinen 80f25ee501STomi Valkeinen #define INT_SYSERR BIT(16) 81f25ee501STomi Valkeinen #define INT_GPIO_H(x) (1 << (x == 0 ? 2 : 10)) 82f25ee501STomi Valkeinen #define INT_GPIO_LC(x) (1 << (x == 0 ? 3 : 11)) 83f25ee501STomi Valkeinen 84af9526f2STomi Valkeinen #define INT_GP0_LCNT 0x0584 85af9526f2STomi Valkeinen #define INT_GP1_LCNT 0x0588 867caff0fcSAndrey Gusakov 877caff0fcSAndrey Gusakov /* Control */ 887caff0fcSAndrey Gusakov #define DP0CTL 0x0600 897caff0fcSAndrey Gusakov #define VID_MN_GEN BIT(6) /* Auto-generate M/N values */ 907caff0fcSAndrey Gusakov #define EF_EN BIT(5) /* Enable Enhanced Framing */ 917caff0fcSAndrey Gusakov #define VID_EN BIT(1) /* Video transmission enable */ 927caff0fcSAndrey Gusakov #define DP_EN BIT(0) /* Enable DPTX function */ 937caff0fcSAndrey Gusakov 947caff0fcSAndrey Gusakov /* Clocks */ 957caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0 0x0610 967caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1 0x0614 977caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS 0x0618 987caff0fcSAndrey Gusakov 997caff0fcSAndrey Gusakov /* Main Channel */ 1007caff0fcSAndrey Gusakov #define DP0_SECSAMPLE 0x0640 1017caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY 0x0644 1027caff0fcSAndrey Gusakov #define DP0_TOTALVAL 0x0648 1037caff0fcSAndrey Gusakov #define DP0_STARTVAL 0x064c 1047caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL 0x0650 1057caff0fcSAndrey Gusakov #define DP0_SYNCVAL 0x0654 1067923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW (1 << 15) 1077923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW (1 << 31) 1087caff0fcSAndrey Gusakov #define DP0_MISC 0x0658 109f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED (63) /* LSCLK cycles per TU */ 1107caff0fcSAndrey Gusakov #define BPC_6 (0 << 5) 1117caff0fcSAndrey Gusakov #define BPC_8 (1 << 5) 1127caff0fcSAndrey Gusakov 1137caff0fcSAndrey Gusakov /* AUX channel */ 1147caff0fcSAndrey Gusakov #define DP0_AUXCFG0 0x0660 1157caff0fcSAndrey Gusakov #define DP0_AUXCFG1 0x0664 1167caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN BIT(16) 1177caff0fcSAndrey Gusakov 1187caff0fcSAndrey Gusakov #define DP0_AUXADDR 0x0668 1197caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i) (0x066c + (i) * 4) 1207caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i) (0x067c + (i) * 4) 1217caff0fcSAndrey Gusakov #define DP0_AUXSTATUS 0x068c 1227caff0fcSAndrey Gusakov #define AUX_STATUS_MASK 0xf0 1237caff0fcSAndrey Gusakov #define AUX_STATUS_SHIFT 4 1247caff0fcSAndrey Gusakov #define AUX_TIMEOUT BIT(1) 1257caff0fcSAndrey Gusakov #define AUX_BUSY BIT(0) 1267caff0fcSAndrey Gusakov #define DP0_AUXI2CADR 0x0698 1277caff0fcSAndrey Gusakov 1287caff0fcSAndrey Gusakov /* Link Training */ 1297caff0fcSAndrey Gusakov #define DP0_SRCCTRL 0x06a0 1307caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS BIT(13) 1317caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B BIT(12) 1327caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP (0 << 8) 1337caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1 (1 << 8) 1347caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2 (2 << 8) 1357caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW BIT(7) 1367caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG BIT(3) 1377caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1 (0 << 2) 1387caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2 (1 << 2) 1397caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27 (1 << 1) 1407caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162 (0 << 1) 1417caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT BIT(0) 1427caff0fcSAndrey Gusakov #define DP0_LTSTAT 0x06d0 1437caff0fcSAndrey Gusakov #define LT_LOOPDONE BIT(13) 1447caff0fcSAndrey Gusakov #define LT_STATUS_MASK (0x1f << 8) 1457caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS (DP_CHANNEL_EQ_BITS << 4) 1467caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE BIT(3) 1477caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS (DP_CHANNEL_EQ_BITS) 1487caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ 0x06d4 1497caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL 0x06d8 1507caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL 0x06e4 1517caff0fcSAndrey Gusakov 152adf41098STomi Valkeinen #define DP1_SRCCTRL 0x07a0 153adf41098STomi Valkeinen 1547caff0fcSAndrey Gusakov /* PHY */ 1557caff0fcSAndrey Gusakov #define DP_PHY_CTRL 0x0800 1567caff0fcSAndrey Gusakov #define DP_PHY_RST BIT(28) /* DP PHY Global Soft Reset */ 1577caff0fcSAndrey Gusakov #define BGREN BIT(25) /* AUX PHY BGR Enable */ 1587caff0fcSAndrey Gusakov #define PWR_SW_EN BIT(24) /* PHY Power Switch Enable */ 1597caff0fcSAndrey Gusakov #define PHY_M1_RST BIT(12) /* Reset PHY1 Main Channel */ 1607caff0fcSAndrey Gusakov #define PHY_RDY BIT(16) /* PHY Main Channels Ready */ 1617caff0fcSAndrey Gusakov #define PHY_M0_RST BIT(8) /* Reset PHY0 Main Channel */ 162adf41098STomi Valkeinen #define PHY_2LANE BIT(2) /* PHY Enable 2 lanes */ 1637caff0fcSAndrey Gusakov #define PHY_A0_EN BIT(1) /* PHY Aux Channel0 Enable */ 1647caff0fcSAndrey Gusakov #define PHY_M0_EN BIT(0) /* PHY Main Channel0 Enable */ 1657caff0fcSAndrey Gusakov 1667caff0fcSAndrey Gusakov /* PLL */ 1677caff0fcSAndrey Gusakov #define DP0_PLLCTRL 0x0900 1687caff0fcSAndrey Gusakov #define DP1_PLLCTRL 0x0904 /* not defined in DS */ 1697caff0fcSAndrey Gusakov #define PXL_PLLCTRL 0x0908 1707caff0fcSAndrey Gusakov #define PLLUPDATE BIT(2) 1717caff0fcSAndrey Gusakov #define PLLBYP BIT(1) 1727caff0fcSAndrey Gusakov #define PLLEN BIT(0) 1737caff0fcSAndrey Gusakov #define PXL_PLLPARAM 0x0914 1747caff0fcSAndrey Gusakov #define IN_SEL_REFCLK (0 << 14) 1757caff0fcSAndrey Gusakov #define SYS_PLLPARAM 0x0918 1767caff0fcSAndrey Gusakov #define REF_FREQ_38M4 (0 << 8) /* 38.4 MHz */ 1777caff0fcSAndrey Gusakov #define REF_FREQ_19M2 (1 << 8) /* 19.2 MHz */ 1787caff0fcSAndrey Gusakov #define REF_FREQ_26M (2 << 8) /* 26 MHz */ 1797caff0fcSAndrey Gusakov #define REF_FREQ_13M (3 << 8) /* 13 MHz */ 1807caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK (0 << 4) 1817caff0fcSAndrey Gusakov #define LSCLK_DIV_1 (0 << 0) 1827caff0fcSAndrey Gusakov #define LSCLK_DIV_2 (1 << 0) 1837caff0fcSAndrey Gusakov 1847caff0fcSAndrey Gusakov /* Test & Debug */ 1857caff0fcSAndrey Gusakov #define TSTCTL 0x0a00 1867caff0fcSAndrey Gusakov #define PLL_DBG 0x0a04 1877caff0fcSAndrey Gusakov 1887caff0fcSAndrey Gusakov static bool tc_test_pattern; 1897caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644); 1907caff0fcSAndrey Gusakov 1917caff0fcSAndrey Gusakov struct tc_edp_link { 1927caff0fcSAndrey Gusakov struct drm_dp_link base; 1937caff0fcSAndrey Gusakov u8 assr; 194e5607637STomi Valkeinen bool scrambler_dis; 195e5607637STomi Valkeinen bool spread; 1967caff0fcSAndrey Gusakov }; 1977caff0fcSAndrey Gusakov 1987caff0fcSAndrey Gusakov struct tc_data { 1997caff0fcSAndrey Gusakov struct device *dev; 2007caff0fcSAndrey Gusakov struct regmap *regmap; 2017caff0fcSAndrey Gusakov struct drm_dp_aux aux; 2027caff0fcSAndrey Gusakov 2037caff0fcSAndrey Gusakov struct drm_bridge bridge; 2047caff0fcSAndrey Gusakov struct drm_connector connector; 2057caff0fcSAndrey Gusakov struct drm_panel *panel; 2067caff0fcSAndrey Gusakov 2077caff0fcSAndrey Gusakov /* link settings */ 2087caff0fcSAndrey Gusakov struct tc_edp_link link; 2097caff0fcSAndrey Gusakov 2107caff0fcSAndrey Gusakov /* display edid */ 2117caff0fcSAndrey Gusakov struct edid *edid; 2127caff0fcSAndrey Gusakov /* current mode */ 21346648a3cSTomi Valkeinen struct drm_display_mode mode; 2147caff0fcSAndrey Gusakov 2157caff0fcSAndrey Gusakov u32 rev; 2167caff0fcSAndrey Gusakov u8 assr; 2177caff0fcSAndrey Gusakov 2187caff0fcSAndrey Gusakov struct gpio_desc *sd_gpio; 2197caff0fcSAndrey Gusakov struct gpio_desc *reset_gpio; 2207caff0fcSAndrey Gusakov struct clk *refclk; 221f25ee501STomi Valkeinen 222f25ee501STomi Valkeinen /* do we have IRQ */ 223f25ee501STomi Valkeinen bool have_irq; 224f25ee501STomi Valkeinen 225f25ee501STomi Valkeinen /* HPD pin number (0 or 1) or -ENODEV */ 226f25ee501STomi Valkeinen int hpd_pin; 2277caff0fcSAndrey Gusakov }; 2287caff0fcSAndrey Gusakov 2297caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a) 2307caff0fcSAndrey Gusakov { 2317caff0fcSAndrey Gusakov return container_of(a, struct tc_data, aux); 2327caff0fcSAndrey Gusakov } 2337caff0fcSAndrey Gusakov 2347caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b) 2357caff0fcSAndrey Gusakov { 2367caff0fcSAndrey Gusakov return container_of(b, struct tc_data, bridge); 2377caff0fcSAndrey Gusakov } 2387caff0fcSAndrey Gusakov 2397caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c) 2407caff0fcSAndrey Gusakov { 2417caff0fcSAndrey Gusakov return container_of(c, struct tc_data, connector); 2427caff0fcSAndrey Gusakov } 2437caff0fcSAndrey Gusakov 2447caff0fcSAndrey Gusakov /* Simple macros to avoid repeated error checks */ 2457caff0fcSAndrey Gusakov #define tc_write(reg, var) \ 2467caff0fcSAndrey Gusakov do { \ 2477caff0fcSAndrey Gusakov ret = regmap_write(tc->regmap, reg, var); \ 2487caff0fcSAndrey Gusakov if (ret) \ 2497caff0fcSAndrey Gusakov goto err; \ 2507caff0fcSAndrey Gusakov } while (0) 2517caff0fcSAndrey Gusakov #define tc_read(reg, var) \ 2527caff0fcSAndrey Gusakov do { \ 2537caff0fcSAndrey Gusakov ret = regmap_read(tc->regmap, reg, var); \ 2547caff0fcSAndrey Gusakov if (ret) \ 2557caff0fcSAndrey Gusakov goto err; \ 2567caff0fcSAndrey Gusakov } while (0) 2577caff0fcSAndrey Gusakov 258*93a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr, 2597caff0fcSAndrey Gusakov unsigned int cond_mask, 2607caff0fcSAndrey Gusakov unsigned int cond_value, 2617caff0fcSAndrey Gusakov unsigned long sleep_us, u64 timeout_us) 2627caff0fcSAndrey Gusakov { 2637caff0fcSAndrey Gusakov unsigned int val; 2647caff0fcSAndrey Gusakov 265*93a10569SAndrey Smirnov return regmap_read_poll_timeout(tc->regmap, addr, val, 266*93a10569SAndrey Smirnov (val & cond_mask) == cond_value, 267*93a10569SAndrey Smirnov sleep_us, timeout_us); 2687caff0fcSAndrey Gusakov } 2697caff0fcSAndrey Gusakov 2707caff0fcSAndrey Gusakov static int tc_aux_wait_busy(struct tc_data *tc, unsigned int timeout_ms) 2717caff0fcSAndrey Gusakov { 272*93a10569SAndrey Smirnov return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 2737caff0fcSAndrey Gusakov 1000, 1000 * timeout_ms); 2747caff0fcSAndrey Gusakov } 2757caff0fcSAndrey Gusakov 2767caff0fcSAndrey Gusakov static int tc_aux_get_status(struct tc_data *tc, u8 *reply) 2777caff0fcSAndrey Gusakov { 2787caff0fcSAndrey Gusakov int ret; 2797caff0fcSAndrey Gusakov u32 value; 2807caff0fcSAndrey Gusakov 2817caff0fcSAndrey Gusakov ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &value); 2827caff0fcSAndrey Gusakov if (ret < 0) 2837caff0fcSAndrey Gusakov return ret; 284bfb6e014STomi Valkeinen 2857caff0fcSAndrey Gusakov if (value & AUX_BUSY) { 286bfb6e014STomi Valkeinen dev_err(tc->dev, "aux busy!\n"); 2877caff0fcSAndrey Gusakov return -EBUSY; 2887caff0fcSAndrey Gusakov } 2897caff0fcSAndrey Gusakov 290bfb6e014STomi Valkeinen if (value & AUX_TIMEOUT) { 291bfb6e014STomi Valkeinen dev_err(tc->dev, "aux access timeout!\n"); 292bfb6e014STomi Valkeinen return -ETIMEDOUT; 293bfb6e014STomi Valkeinen } 294bfb6e014STomi Valkeinen 2957caff0fcSAndrey Gusakov *reply = (value & AUX_STATUS_MASK) >> AUX_STATUS_SHIFT; 2967caff0fcSAndrey Gusakov return 0; 2977caff0fcSAndrey Gusakov } 2987caff0fcSAndrey Gusakov 2997caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux, 3007caff0fcSAndrey Gusakov struct drm_dp_aux_msg *msg) 3017caff0fcSAndrey Gusakov { 3027caff0fcSAndrey Gusakov struct tc_data *tc = aux_to_tc(aux); 3037caff0fcSAndrey Gusakov size_t size = min_t(size_t, 8, msg->size); 3047caff0fcSAndrey Gusakov u8 request = msg->request & ~DP_AUX_I2C_MOT; 3057caff0fcSAndrey Gusakov u8 *buf = msg->buffer; 3067caff0fcSAndrey Gusakov u32 tmp = 0; 3077caff0fcSAndrey Gusakov int i = 0; 3087caff0fcSAndrey Gusakov int ret; 3097caff0fcSAndrey Gusakov 3107caff0fcSAndrey Gusakov if (size == 0) 3117caff0fcSAndrey Gusakov return 0; 3127caff0fcSAndrey Gusakov 3137caff0fcSAndrey Gusakov ret = tc_aux_wait_busy(tc, 100); 3147caff0fcSAndrey Gusakov if (ret) 3157caff0fcSAndrey Gusakov goto err; 3167caff0fcSAndrey Gusakov 3177caff0fcSAndrey Gusakov if (request == DP_AUX_I2C_WRITE || request == DP_AUX_NATIVE_WRITE) { 3187caff0fcSAndrey Gusakov /* Store data */ 3197caff0fcSAndrey Gusakov while (i < size) { 3207caff0fcSAndrey Gusakov if (request == DP_AUX_NATIVE_WRITE) 3217caff0fcSAndrey Gusakov tmp = tmp | (buf[i] << (8 * (i & 0x3))); 3227caff0fcSAndrey Gusakov else 3237caff0fcSAndrey Gusakov tmp = (tmp << 8) | buf[i]; 3247caff0fcSAndrey Gusakov i++; 3257caff0fcSAndrey Gusakov if (((i % 4) == 0) || (i == size)) { 3269217c1abSAndrey Gusakov tc_write(DP0_AUXWDATA((i - 1) >> 2), tmp); 3277caff0fcSAndrey Gusakov tmp = 0; 3287caff0fcSAndrey Gusakov } 3297caff0fcSAndrey Gusakov } 3307caff0fcSAndrey Gusakov } else if (request != DP_AUX_I2C_READ && 3317caff0fcSAndrey Gusakov request != DP_AUX_NATIVE_READ) { 3327caff0fcSAndrey Gusakov return -EINVAL; 3337caff0fcSAndrey Gusakov } 3347caff0fcSAndrey Gusakov 3357caff0fcSAndrey Gusakov /* Store address */ 3367caff0fcSAndrey Gusakov tc_write(DP0_AUXADDR, msg->address); 3377caff0fcSAndrey Gusakov /* Start transfer */ 3387caff0fcSAndrey Gusakov tc_write(DP0_AUXCFG0, ((size - 1) << 8) | request); 3397caff0fcSAndrey Gusakov 3407caff0fcSAndrey Gusakov ret = tc_aux_wait_busy(tc, 100); 3417caff0fcSAndrey Gusakov if (ret) 3427caff0fcSAndrey Gusakov goto err; 3437caff0fcSAndrey Gusakov 3447caff0fcSAndrey Gusakov ret = tc_aux_get_status(tc, &msg->reply); 3457caff0fcSAndrey Gusakov if (ret) 3467caff0fcSAndrey Gusakov goto err; 3477caff0fcSAndrey Gusakov 3487caff0fcSAndrey Gusakov if (request == DP_AUX_I2C_READ || request == DP_AUX_NATIVE_READ) { 3497caff0fcSAndrey Gusakov /* Read data */ 3507caff0fcSAndrey Gusakov while (i < size) { 3517caff0fcSAndrey Gusakov if ((i % 4) == 0) 3527caff0fcSAndrey Gusakov tc_read(DP0_AUXRDATA(i >> 2), &tmp); 3537caff0fcSAndrey Gusakov buf[i] = tmp & 0xff; 3547caff0fcSAndrey Gusakov tmp = tmp >> 8; 3557caff0fcSAndrey Gusakov i++; 3567caff0fcSAndrey Gusakov } 3577caff0fcSAndrey Gusakov } 3587caff0fcSAndrey Gusakov 3597caff0fcSAndrey Gusakov return size; 3607caff0fcSAndrey Gusakov err: 3617caff0fcSAndrey Gusakov return ret; 3627caff0fcSAndrey Gusakov } 3637caff0fcSAndrey Gusakov 3647caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = { 3657caff0fcSAndrey Gusakov "No errors", 3667caff0fcSAndrey Gusakov "Aux write error", 3677caff0fcSAndrey Gusakov "Aux read error", 3687caff0fcSAndrey Gusakov "Max voltage reached error", 3697caff0fcSAndrey Gusakov "Loop counter expired error", 3707caff0fcSAndrey Gusakov "res", "res", "res" 3717caff0fcSAndrey Gusakov }; 3727caff0fcSAndrey Gusakov 3737caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = { 3747caff0fcSAndrey Gusakov "No errors", 3757caff0fcSAndrey Gusakov "Aux write error", 3767caff0fcSAndrey Gusakov "Aux read error", 3777caff0fcSAndrey Gusakov "Clock recovery failed error", 3787caff0fcSAndrey Gusakov "Loop counter expired error", 3797caff0fcSAndrey Gusakov "res", "res", "res" 3807caff0fcSAndrey Gusakov }; 3817caff0fcSAndrey Gusakov 3827caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc) 3837caff0fcSAndrey Gusakov { 3847caff0fcSAndrey Gusakov /* 3857caff0fcSAndrey Gusakov * No training pattern, skew lane 1 data by two LSCLK cycles with 3867caff0fcSAndrey Gusakov * respect to lane 0 data, AutoCorrect Mode = 0 3877caff0fcSAndrey Gusakov */ 3884b30bf41STomi Valkeinen u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B; 3897caff0fcSAndrey Gusakov 3907caff0fcSAndrey Gusakov if (tc->link.scrambler_dis) 3917caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_SCRMBLDIS; /* Scrambler Disabled */ 3927caff0fcSAndrey Gusakov if (tc->link.spread) 3937caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_SSCG; /* Spread Spectrum Enable */ 3947caff0fcSAndrey Gusakov if (tc->link.base.num_lanes == 2) 3957caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_LANES_2; /* Two Main Channel Lanes */ 3967caff0fcSAndrey Gusakov if (tc->link.base.rate != 162000) 3977caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_BW27; /* 2.7 Gbps link */ 3987caff0fcSAndrey Gusakov return reg; 3997caff0fcSAndrey Gusakov } 4007caff0fcSAndrey Gusakov 4017caff0fcSAndrey Gusakov static void tc_wait_pll_lock(struct tc_data *tc) 4027caff0fcSAndrey Gusakov { 4037caff0fcSAndrey Gusakov /* Wait for PLL to lock: up to 2.09 ms, depending on refclk */ 4047caff0fcSAndrey Gusakov usleep_range(3000, 6000); 4057caff0fcSAndrey Gusakov } 4067caff0fcSAndrey Gusakov 4077caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock) 4087caff0fcSAndrey Gusakov { 4097caff0fcSAndrey Gusakov int ret; 4107caff0fcSAndrey Gusakov int i_pre, best_pre = 1; 4117caff0fcSAndrey Gusakov int i_post, best_post = 1; 4127caff0fcSAndrey Gusakov int div, best_div = 1; 4137caff0fcSAndrey Gusakov int mul, best_mul = 1; 4147caff0fcSAndrey Gusakov int delta, best_delta; 4157caff0fcSAndrey Gusakov int ext_div[] = {1, 2, 3, 5, 7}; 4167caff0fcSAndrey Gusakov int best_pixelclock = 0; 4177caff0fcSAndrey Gusakov int vco_hi = 0; 4187caff0fcSAndrey Gusakov 4197caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock, 4207caff0fcSAndrey Gusakov refclk); 4217caff0fcSAndrey Gusakov best_delta = pixelclock; 4227caff0fcSAndrey Gusakov /* Loop over all possible ext_divs, skipping invalid configurations */ 4237caff0fcSAndrey Gusakov for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) { 4247caff0fcSAndrey Gusakov /* 4257caff0fcSAndrey Gusakov * refclk / ext_pre_div should be in the 1 to 200 MHz range. 4267caff0fcSAndrey Gusakov * We don't allow any refclk > 200 MHz, only check lower bounds. 4277caff0fcSAndrey Gusakov */ 4287caff0fcSAndrey Gusakov if (refclk / ext_div[i_pre] < 1000000) 4297caff0fcSAndrey Gusakov continue; 4307caff0fcSAndrey Gusakov for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) { 4317caff0fcSAndrey Gusakov for (div = 1; div <= 16; div++) { 4327caff0fcSAndrey Gusakov u32 clk; 4337caff0fcSAndrey Gusakov u64 tmp; 4347caff0fcSAndrey Gusakov 4357caff0fcSAndrey Gusakov tmp = pixelclock * ext_div[i_pre] * 4367caff0fcSAndrey Gusakov ext_div[i_post] * div; 4377caff0fcSAndrey Gusakov do_div(tmp, refclk); 4387caff0fcSAndrey Gusakov mul = tmp; 4397caff0fcSAndrey Gusakov 4407caff0fcSAndrey Gusakov /* Check limits */ 4417caff0fcSAndrey Gusakov if ((mul < 1) || (mul > 128)) 4427caff0fcSAndrey Gusakov continue; 4437caff0fcSAndrey Gusakov 4447caff0fcSAndrey Gusakov clk = (refclk / ext_div[i_pre] / div) * mul; 4457caff0fcSAndrey Gusakov /* 4467caff0fcSAndrey Gusakov * refclk * mul / (ext_pre_div * pre_div) 4477caff0fcSAndrey Gusakov * should be in the 150 to 650 MHz range 4487caff0fcSAndrey Gusakov */ 4497caff0fcSAndrey Gusakov if ((clk > 650000000) || (clk < 150000000)) 4507caff0fcSAndrey Gusakov continue; 4517caff0fcSAndrey Gusakov 4527caff0fcSAndrey Gusakov clk = clk / ext_div[i_post]; 4537caff0fcSAndrey Gusakov delta = clk - pixelclock; 4547caff0fcSAndrey Gusakov 4557caff0fcSAndrey Gusakov if (abs(delta) < abs(best_delta)) { 4567caff0fcSAndrey Gusakov best_pre = i_pre; 4577caff0fcSAndrey Gusakov best_post = i_post; 4587caff0fcSAndrey Gusakov best_div = div; 4597caff0fcSAndrey Gusakov best_mul = mul; 4607caff0fcSAndrey Gusakov best_delta = delta; 4617caff0fcSAndrey Gusakov best_pixelclock = clk; 4627caff0fcSAndrey Gusakov } 4637caff0fcSAndrey Gusakov } 4647caff0fcSAndrey Gusakov } 4657caff0fcSAndrey Gusakov } 4667caff0fcSAndrey Gusakov if (best_pixelclock == 0) { 4677caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n", 4687caff0fcSAndrey Gusakov pixelclock); 4697caff0fcSAndrey Gusakov return -EINVAL; 4707caff0fcSAndrey Gusakov } 4717caff0fcSAndrey Gusakov 4727caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock, 4737caff0fcSAndrey Gusakov best_delta); 4747caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk, 4757caff0fcSAndrey Gusakov ext_div[best_pre], best_div, best_mul, ext_div[best_post]); 4767caff0fcSAndrey Gusakov 4777caff0fcSAndrey Gusakov /* if VCO >= 300 MHz */ 4787caff0fcSAndrey Gusakov if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000) 4797caff0fcSAndrey Gusakov vco_hi = 1; 4807caff0fcSAndrey Gusakov /* see DS */ 4817caff0fcSAndrey Gusakov if (best_div == 16) 4827caff0fcSAndrey Gusakov best_div = 0; 4837caff0fcSAndrey Gusakov if (best_mul == 128) 4847caff0fcSAndrey Gusakov best_mul = 0; 4857caff0fcSAndrey Gusakov 4867caff0fcSAndrey Gusakov /* Power up PLL and switch to bypass */ 4877caff0fcSAndrey Gusakov tc_write(PXL_PLLCTRL, PLLBYP | PLLEN); 4887caff0fcSAndrey Gusakov 4897caff0fcSAndrey Gusakov tc_write(PXL_PLLPARAM, 4907caff0fcSAndrey Gusakov (vco_hi << 24) | /* For PLL VCO >= 300 MHz = 1 */ 4917caff0fcSAndrey Gusakov (ext_div[best_pre] << 20) | /* External Pre-divider */ 4927caff0fcSAndrey Gusakov (ext_div[best_post] << 16) | /* External Post-divider */ 4937caff0fcSAndrey Gusakov IN_SEL_REFCLK | /* Use RefClk as PLL input */ 4947caff0fcSAndrey Gusakov (best_div << 8) | /* Divider for PLL RefClk */ 4957caff0fcSAndrey Gusakov (best_mul << 0)); /* Multiplier for PLL */ 4967caff0fcSAndrey Gusakov 4977caff0fcSAndrey Gusakov /* Force PLL parameter update and disable bypass */ 4987caff0fcSAndrey Gusakov tc_write(PXL_PLLCTRL, PLLUPDATE | PLLEN); 4997caff0fcSAndrey Gusakov 5007caff0fcSAndrey Gusakov tc_wait_pll_lock(tc); 5017caff0fcSAndrey Gusakov 5027caff0fcSAndrey Gusakov return 0; 5037caff0fcSAndrey Gusakov err: 5047caff0fcSAndrey Gusakov return ret; 5057caff0fcSAndrey Gusakov } 5067caff0fcSAndrey Gusakov 5077caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc) 5087caff0fcSAndrey Gusakov { 5097caff0fcSAndrey Gusakov /* Enable PLL bypass, power down PLL */ 5107caff0fcSAndrey Gusakov return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP); 5117caff0fcSAndrey Gusakov } 5127caff0fcSAndrey Gusakov 5137caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc) 5147caff0fcSAndrey Gusakov { 5157caff0fcSAndrey Gusakov int ret; 5167caff0fcSAndrey Gusakov /* 5177caff0fcSAndrey Gusakov * If the Stream clock and Link Symbol clock are 5187caff0fcSAndrey Gusakov * asynchronous with each other, the value of M changes over 5197caff0fcSAndrey Gusakov * time. This way of generating link clock and stream 5207caff0fcSAndrey Gusakov * clock is called Asynchronous Clock mode. The value M 5217caff0fcSAndrey Gusakov * must change while the value N stays constant. The 5227caff0fcSAndrey Gusakov * value of N in this Asynchronous Clock mode must be set 5237caff0fcSAndrey Gusakov * to 2^15 or 32,768. 5247caff0fcSAndrey Gusakov * 5257caff0fcSAndrey Gusakov * LSCLK = 1/10 of high speed link clock 5267caff0fcSAndrey Gusakov * 5277caff0fcSAndrey Gusakov * f_STRMCLK = M/N * f_LSCLK 5287caff0fcSAndrey Gusakov * M/N = f_STRMCLK / f_LSCLK 5297caff0fcSAndrey Gusakov * 5307caff0fcSAndrey Gusakov */ 5317caff0fcSAndrey Gusakov tc_write(DP0_VIDMNGEN1, 32768); 5327caff0fcSAndrey Gusakov 5337caff0fcSAndrey Gusakov return 0; 5347caff0fcSAndrey Gusakov err: 5357caff0fcSAndrey Gusakov return ret; 5367caff0fcSAndrey Gusakov } 5377caff0fcSAndrey Gusakov 5387caff0fcSAndrey Gusakov static int tc_aux_link_setup(struct tc_data *tc) 5397caff0fcSAndrey Gusakov { 5407caff0fcSAndrey Gusakov unsigned long rate; 5417caff0fcSAndrey Gusakov u32 value; 5427caff0fcSAndrey Gusakov int ret; 5437caff0fcSAndrey Gusakov 5447caff0fcSAndrey Gusakov rate = clk_get_rate(tc->refclk); 5457caff0fcSAndrey Gusakov switch (rate) { 5467caff0fcSAndrey Gusakov case 38400000: 5477caff0fcSAndrey Gusakov value = REF_FREQ_38M4; 5487caff0fcSAndrey Gusakov break; 5497caff0fcSAndrey Gusakov case 26000000: 5507caff0fcSAndrey Gusakov value = REF_FREQ_26M; 5517caff0fcSAndrey Gusakov break; 5527caff0fcSAndrey Gusakov case 19200000: 5537caff0fcSAndrey Gusakov value = REF_FREQ_19M2; 5547caff0fcSAndrey Gusakov break; 5557caff0fcSAndrey Gusakov case 13000000: 5567caff0fcSAndrey Gusakov value = REF_FREQ_13M; 5577caff0fcSAndrey Gusakov break; 5587caff0fcSAndrey Gusakov default: 5597caff0fcSAndrey Gusakov dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate); 5607caff0fcSAndrey Gusakov return -EINVAL; 5617caff0fcSAndrey Gusakov } 5627caff0fcSAndrey Gusakov 5637caff0fcSAndrey Gusakov /* Setup DP-PHY / PLL */ 5647caff0fcSAndrey Gusakov value |= SYSCLK_SEL_LSCLK | LSCLK_DIV_2; 5657caff0fcSAndrey Gusakov tc_write(SYS_PLLPARAM, value); 5667caff0fcSAndrey Gusakov 567ca342386STomi Valkeinen tc_write(DP_PHY_CTRL, BGREN | PWR_SW_EN | PHY_A0_EN); 5687caff0fcSAndrey Gusakov 5697caff0fcSAndrey Gusakov /* 5707caff0fcSAndrey Gusakov * Initially PLLs are in bypass. Force PLL parameter update, 5717caff0fcSAndrey Gusakov * disable PLL bypass, enable PLL 5727caff0fcSAndrey Gusakov */ 5737caff0fcSAndrey Gusakov tc_write(DP0_PLLCTRL, PLLUPDATE | PLLEN); 5747caff0fcSAndrey Gusakov tc_wait_pll_lock(tc); 5757caff0fcSAndrey Gusakov 5767caff0fcSAndrey Gusakov tc_write(DP1_PLLCTRL, PLLUPDATE | PLLEN); 5777caff0fcSAndrey Gusakov tc_wait_pll_lock(tc); 5787caff0fcSAndrey Gusakov 579*93a10569SAndrey Smirnov ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000); 5807caff0fcSAndrey Gusakov if (ret == -ETIMEDOUT) { 5817caff0fcSAndrey Gusakov dev_err(tc->dev, "Timeout waiting for PHY to become ready"); 5827caff0fcSAndrey Gusakov return ret; 583ca342386STomi Valkeinen } else if (ret) { 5847caff0fcSAndrey Gusakov goto err; 585ca342386STomi Valkeinen } 5867caff0fcSAndrey Gusakov 5877caff0fcSAndrey Gusakov /* Setup AUX link */ 5887caff0fcSAndrey Gusakov tc_write(DP0_AUXCFG1, AUX_RX_FILTER_EN | 5897caff0fcSAndrey Gusakov (0x06 << 8) | /* Aux Bit Period Calculator Threshold */ 5907caff0fcSAndrey Gusakov (0x3f << 0)); /* Aux Response Timeout Timer */ 5917caff0fcSAndrey Gusakov 5927caff0fcSAndrey Gusakov return 0; 5937caff0fcSAndrey Gusakov err: 5947caff0fcSAndrey Gusakov dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret); 5957caff0fcSAndrey Gusakov return ret; 5967caff0fcSAndrey Gusakov } 5977caff0fcSAndrey Gusakov 5987caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc) 5997caff0fcSAndrey Gusakov { 6007caff0fcSAndrey Gusakov int ret; 6017caff0fcSAndrey Gusakov /* temp buffer */ 6027caff0fcSAndrey Gusakov u8 tmp[8]; 6037caff0fcSAndrey Gusakov 6047caff0fcSAndrey Gusakov /* Read DP Rx Link Capability */ 6057caff0fcSAndrey Gusakov ret = drm_dp_link_probe(&tc->aux, &tc->link.base); 6067caff0fcSAndrey Gusakov if (ret < 0) 6077caff0fcSAndrey Gusakov goto err_dpcd_read; 608cffd2b16SAndrey Gusakov if (tc->link.base.rate != 162000 && tc->link.base.rate != 270000) { 609cffd2b16SAndrey Gusakov dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n"); 610cffd2b16SAndrey Gusakov tc->link.base.rate = 270000; 611cffd2b16SAndrey Gusakov } 612cffd2b16SAndrey Gusakov 613cffd2b16SAndrey Gusakov if (tc->link.base.num_lanes > 2) { 614cffd2b16SAndrey Gusakov dev_dbg(tc->dev, "Falling to 2 lanes\n"); 615cffd2b16SAndrey Gusakov tc->link.base.num_lanes = 2; 616cffd2b16SAndrey Gusakov } 6177caff0fcSAndrey Gusakov 6187caff0fcSAndrey Gusakov ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, tmp); 6197caff0fcSAndrey Gusakov if (ret < 0) 6207caff0fcSAndrey Gusakov goto err_dpcd_read; 621e5607637STomi Valkeinen tc->link.spread = tmp[0] & DP_MAX_DOWNSPREAD_0_5; 6227caff0fcSAndrey Gusakov 6237caff0fcSAndrey Gusakov ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, tmp); 6247caff0fcSAndrey Gusakov if (ret < 0) 6257caff0fcSAndrey Gusakov goto err_dpcd_read; 6264b30bf41STomi Valkeinen 627e5607637STomi Valkeinen tc->link.scrambler_dis = false; 6287caff0fcSAndrey Gusakov /* read assr */ 6297caff0fcSAndrey Gusakov ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, tmp); 6307caff0fcSAndrey Gusakov if (ret < 0) 6317caff0fcSAndrey Gusakov goto err_dpcd_read; 6327caff0fcSAndrey Gusakov tc->link.assr = tmp[0] & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE; 6337caff0fcSAndrey Gusakov 6347caff0fcSAndrey Gusakov dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n", 6357caff0fcSAndrey Gusakov tc->link.base.revision >> 4, tc->link.base.revision & 0x0f, 6367caff0fcSAndrey Gusakov (tc->link.base.rate == 162000) ? "1.62Gbps" : "2.7Gbps", 6377caff0fcSAndrey Gusakov tc->link.base.num_lanes, 6387caff0fcSAndrey Gusakov (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) ? 6397caff0fcSAndrey Gusakov "enhanced" : "non-enhanced"); 640e5607637STomi Valkeinen dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n", 641e5607637STomi Valkeinen tc->link.spread ? "0.5%" : "0.0%", 642e5607637STomi Valkeinen tc->link.scrambler_dis ? "disabled" : "enabled"); 6437caff0fcSAndrey Gusakov dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n", 6447caff0fcSAndrey Gusakov tc->link.assr, tc->assr); 6457caff0fcSAndrey Gusakov 6467caff0fcSAndrey Gusakov return 0; 6477caff0fcSAndrey Gusakov 6487caff0fcSAndrey Gusakov err_dpcd_read: 6497caff0fcSAndrey Gusakov dev_err(tc->dev, "failed to read DPCD: %d\n", ret); 6507caff0fcSAndrey Gusakov return ret; 6517caff0fcSAndrey Gusakov } 6527caff0fcSAndrey Gusakov 65363f8f3baSLaurent Pinchart static int tc_set_video_mode(struct tc_data *tc, 65463f8f3baSLaurent Pinchart const struct drm_display_mode *mode) 6557caff0fcSAndrey Gusakov { 6567caff0fcSAndrey Gusakov int ret; 6577caff0fcSAndrey Gusakov int vid_sync_dly; 6587caff0fcSAndrey Gusakov int max_tu_symbol; 6597caff0fcSAndrey Gusakov 6607caff0fcSAndrey Gusakov int left_margin = mode->htotal - mode->hsync_end; 6617caff0fcSAndrey Gusakov int right_margin = mode->hsync_start - mode->hdisplay; 6627caff0fcSAndrey Gusakov int hsync_len = mode->hsync_end - mode->hsync_start; 6637caff0fcSAndrey Gusakov int upper_margin = mode->vtotal - mode->vsync_end; 6647caff0fcSAndrey Gusakov int lower_margin = mode->vsync_start - mode->vdisplay; 6657caff0fcSAndrey Gusakov int vsync_len = mode->vsync_end - mode->vsync_start; 6667caff0fcSAndrey Gusakov 66766d1c3b9SAndrey Gusakov /* 66866d1c3b9SAndrey Gusakov * Recommended maximum number of symbols transferred in a transfer unit: 66966d1c3b9SAndrey Gusakov * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size, 67066d1c3b9SAndrey Gusakov * (output active video bandwidth in bytes)) 67166d1c3b9SAndrey Gusakov * Must be less than tu_size. 67266d1c3b9SAndrey Gusakov */ 67366d1c3b9SAndrey Gusakov max_tu_symbol = TU_SIZE_RECOMMENDED - 1; 67466d1c3b9SAndrey Gusakov 6757caff0fcSAndrey Gusakov dev_dbg(tc->dev, "set mode %dx%d\n", 6767caff0fcSAndrey Gusakov mode->hdisplay, mode->vdisplay); 6777caff0fcSAndrey Gusakov dev_dbg(tc->dev, "H margin %d,%d sync %d\n", 6787caff0fcSAndrey Gusakov left_margin, right_margin, hsync_len); 6797caff0fcSAndrey Gusakov dev_dbg(tc->dev, "V margin %d,%d sync %d\n", 6807caff0fcSAndrey Gusakov upper_margin, lower_margin, vsync_len); 6817caff0fcSAndrey Gusakov dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal); 6827caff0fcSAndrey Gusakov 6837caff0fcSAndrey Gusakov 68466d1c3b9SAndrey Gusakov /* 68566d1c3b9SAndrey Gusakov * LCD Ctl Frame Size 68666d1c3b9SAndrey Gusakov * datasheet is not clear of vsdelay in case of DPI 68766d1c3b9SAndrey Gusakov * assume we do not need any delay when DPI is a source of 68866d1c3b9SAndrey Gusakov * sync signals 68966d1c3b9SAndrey Gusakov */ 69066d1c3b9SAndrey Gusakov tc_write(VPCTRL0, (0 << 20) /* VSDELAY */ | 6917caff0fcSAndrey Gusakov OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED); 69266d1c3b9SAndrey Gusakov tc_write(HTIM01, (ALIGN(left_margin, 2) << 16) | /* H back porch */ 69366d1c3b9SAndrey Gusakov (ALIGN(hsync_len, 2) << 0)); /* Hsync */ 69466d1c3b9SAndrey Gusakov tc_write(HTIM02, (ALIGN(right_margin, 2) << 16) | /* H front porch */ 69566d1c3b9SAndrey Gusakov (ALIGN(mode->hdisplay, 2) << 0)); /* width */ 6967caff0fcSAndrey Gusakov tc_write(VTIM01, (upper_margin << 16) | /* V back porch */ 6977caff0fcSAndrey Gusakov (vsync_len << 0)); /* Vsync */ 6987caff0fcSAndrey Gusakov tc_write(VTIM02, (lower_margin << 16) | /* V front porch */ 6997caff0fcSAndrey Gusakov (mode->vdisplay << 0)); /* height */ 7007caff0fcSAndrey Gusakov tc_write(VFUEN0, VFUEN); /* update settings */ 7017caff0fcSAndrey Gusakov 7027caff0fcSAndrey Gusakov /* Test pattern settings */ 7037caff0fcSAndrey Gusakov tc_write(TSTCTL, 7047caff0fcSAndrey Gusakov (120 << 24) | /* Red Color component value */ 7057caff0fcSAndrey Gusakov (20 << 16) | /* Green Color component value */ 7067caff0fcSAndrey Gusakov (99 << 8) | /* Blue Color component value */ 7077caff0fcSAndrey Gusakov (1 << 4) | /* Enable I2C Filter */ 7087caff0fcSAndrey Gusakov (2 << 0) | /* Color bar Mode */ 7097caff0fcSAndrey Gusakov 0); 7107caff0fcSAndrey Gusakov 7117caff0fcSAndrey Gusakov /* DP Main Stream Attributes */ 7127caff0fcSAndrey Gusakov vid_sync_dly = hsync_len + left_margin + mode->hdisplay; 7137caff0fcSAndrey Gusakov tc_write(DP0_VIDSYNCDELAY, 71466d1c3b9SAndrey Gusakov (max_tu_symbol << 16) | /* thresh_dly */ 7157caff0fcSAndrey Gusakov (vid_sync_dly << 0)); 7167caff0fcSAndrey Gusakov 7177caff0fcSAndrey Gusakov tc_write(DP0_TOTALVAL, (mode->vtotal << 16) | (mode->htotal)); 7187caff0fcSAndrey Gusakov 7197caff0fcSAndrey Gusakov tc_write(DP0_STARTVAL, 7207caff0fcSAndrey Gusakov ((upper_margin + vsync_len) << 16) | 7217caff0fcSAndrey Gusakov ((left_margin + hsync_len) << 0)); 7227caff0fcSAndrey Gusakov 7237caff0fcSAndrey Gusakov tc_write(DP0_ACTIVEVAL, (mode->vdisplay << 16) | (mode->hdisplay)); 7247caff0fcSAndrey Gusakov 7257923e09cSTomi Valkeinen tc_write(DP0_SYNCVAL, (vsync_len << 16) | (hsync_len << 0) | 7267923e09cSTomi Valkeinen ((mode->flags & DRM_MODE_FLAG_NHSYNC) ? SYNCVAL_HS_POL_ACTIVE_LOW : 0) | 7277923e09cSTomi Valkeinen ((mode->flags & DRM_MODE_FLAG_NVSYNC) ? SYNCVAL_VS_POL_ACTIVE_LOW : 0)); 7287caff0fcSAndrey Gusakov 7297caff0fcSAndrey Gusakov tc_write(DPIPXLFMT, VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW | 7307caff0fcSAndrey Gusakov DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 | DPI_BPP_RGB888); 7317caff0fcSAndrey Gusakov 732f3b8adbeSAndrey Gusakov tc_write(DP0_MISC, (max_tu_symbol << 23) | (TU_SIZE_RECOMMENDED << 16) | 733f3b8adbeSAndrey Gusakov BPC_8); 7347caff0fcSAndrey Gusakov 7357caff0fcSAndrey Gusakov return 0; 7367caff0fcSAndrey Gusakov err: 7377caff0fcSAndrey Gusakov return ret; 7387caff0fcSAndrey Gusakov } 7397caff0fcSAndrey Gusakov 740f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc) 7417caff0fcSAndrey Gusakov { 742f9538357STomi Valkeinen u32 timeout = 1000; 7437caff0fcSAndrey Gusakov u32 value; 7447caff0fcSAndrey Gusakov int ret; 7457caff0fcSAndrey Gusakov 7467caff0fcSAndrey Gusakov do { 7477caff0fcSAndrey Gusakov udelay(1); 748f9538357STomi Valkeinen tc_read(DP0_LTSTAT, &value); 7497caff0fcSAndrey Gusakov } while ((!(value & LT_LOOPDONE)) && (--timeout)); 750f9538357STomi Valkeinen 7517caff0fcSAndrey Gusakov if (timeout == 0) { 752f9538357STomi Valkeinen dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n"); 753f9538357STomi Valkeinen return -ETIMEDOUT; 7547caff0fcSAndrey Gusakov } 7557caff0fcSAndrey Gusakov 756f9538357STomi Valkeinen return (value >> 8) & 0x7; 757f9538357STomi Valkeinen 7587caff0fcSAndrey Gusakov err: 7597caff0fcSAndrey Gusakov return ret; 7607caff0fcSAndrey Gusakov } 7617caff0fcSAndrey Gusakov 762cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc) 7637caff0fcSAndrey Gusakov { 7647caff0fcSAndrey Gusakov struct drm_dp_aux *aux = &tc->aux; 7657caff0fcSAndrey Gusakov struct device *dev = tc->dev; 7667caff0fcSAndrey Gusakov unsigned int rate; 7677caff0fcSAndrey Gusakov u32 dp_phy_ctrl; 7687caff0fcSAndrey Gusakov int timeout; 7697caff0fcSAndrey Gusakov u32 value; 7707caff0fcSAndrey Gusakov int ret; 7717caff0fcSAndrey Gusakov u8 tmp[8]; 7727caff0fcSAndrey Gusakov 773cb3263b2STomi Valkeinen dev_dbg(tc->dev, "link enable\n"); 774cb3263b2STomi Valkeinen 77567bca92fSTomi Valkeinen tc_read(DP0CTL, &value); 77667bca92fSTomi Valkeinen if (WARN_ON(value & DP_EN)) 77767bca92fSTomi Valkeinen tc_write(DP0CTL, 0); 77867bca92fSTomi Valkeinen 7799a63bd6fSTomi Valkeinen tc_write(DP0_SRCCTRL, tc_srcctrl(tc)); 7809a63bd6fSTomi Valkeinen /* SSCG and BW27 on DP1 must be set to the same as on DP0 */ 7819a63bd6fSTomi Valkeinen tc_write(DP1_SRCCTRL, 7829a63bd6fSTomi Valkeinen (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) | 7839a63bd6fSTomi Valkeinen ((tc->link.base.rate != 162000) ? DP0_SRCCTRL_BW27 : 0)); 7847caff0fcSAndrey Gusakov 7857caff0fcSAndrey Gusakov rate = clk_get_rate(tc->refclk); 7867caff0fcSAndrey Gusakov switch (rate) { 7877caff0fcSAndrey Gusakov case 38400000: 7887caff0fcSAndrey Gusakov value = REF_FREQ_38M4; 7897caff0fcSAndrey Gusakov break; 7907caff0fcSAndrey Gusakov case 26000000: 7917caff0fcSAndrey Gusakov value = REF_FREQ_26M; 7927caff0fcSAndrey Gusakov break; 7937caff0fcSAndrey Gusakov case 19200000: 7947caff0fcSAndrey Gusakov value = REF_FREQ_19M2; 7957caff0fcSAndrey Gusakov break; 7967caff0fcSAndrey Gusakov case 13000000: 7977caff0fcSAndrey Gusakov value = REF_FREQ_13M; 7987caff0fcSAndrey Gusakov break; 7997caff0fcSAndrey Gusakov default: 8007caff0fcSAndrey Gusakov return -EINVAL; 8017caff0fcSAndrey Gusakov } 8027caff0fcSAndrey Gusakov value |= SYSCLK_SEL_LSCLK | LSCLK_DIV_2; 8037caff0fcSAndrey Gusakov tc_write(SYS_PLLPARAM, value); 804adf41098STomi Valkeinen 8057caff0fcSAndrey Gusakov /* Setup Main Link */ 8064d9d54a7STomi Valkeinen dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN; 8074d9d54a7STomi Valkeinen if (tc->link.base.num_lanes == 2) 8084d9d54a7STomi Valkeinen dp_phy_ctrl |= PHY_2LANE; 8097caff0fcSAndrey Gusakov tc_write(DP_PHY_CTRL, dp_phy_ctrl); 8107caff0fcSAndrey Gusakov 8117caff0fcSAndrey Gusakov /* PLL setup */ 8127caff0fcSAndrey Gusakov tc_write(DP0_PLLCTRL, PLLUPDATE | PLLEN); 8137caff0fcSAndrey Gusakov tc_wait_pll_lock(tc); 8147caff0fcSAndrey Gusakov 8157caff0fcSAndrey Gusakov tc_write(DP1_PLLCTRL, PLLUPDATE | PLLEN); 8167caff0fcSAndrey Gusakov tc_wait_pll_lock(tc); 8177caff0fcSAndrey Gusakov 8187caff0fcSAndrey Gusakov /* Reset/Enable Main Links */ 8197caff0fcSAndrey Gusakov dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST; 8207caff0fcSAndrey Gusakov tc_write(DP_PHY_CTRL, dp_phy_ctrl); 8217caff0fcSAndrey Gusakov usleep_range(100, 200); 8227caff0fcSAndrey Gusakov dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST); 8237caff0fcSAndrey Gusakov tc_write(DP_PHY_CTRL, dp_phy_ctrl); 8247caff0fcSAndrey Gusakov 8257caff0fcSAndrey Gusakov timeout = 1000; 8267caff0fcSAndrey Gusakov do { 8277caff0fcSAndrey Gusakov tc_read(DP_PHY_CTRL, &value); 8287caff0fcSAndrey Gusakov udelay(1); 8297caff0fcSAndrey Gusakov } while ((!(value & PHY_RDY)) && (--timeout)); 8307caff0fcSAndrey Gusakov 8317caff0fcSAndrey Gusakov if (timeout == 0) { 8327caff0fcSAndrey Gusakov dev_err(dev, "timeout waiting for phy become ready"); 8337caff0fcSAndrey Gusakov return -ETIMEDOUT; 8347caff0fcSAndrey Gusakov } 8357caff0fcSAndrey Gusakov 8367caff0fcSAndrey Gusakov /* Set misc: 8 bits per color */ 8377caff0fcSAndrey Gusakov ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8); 8387caff0fcSAndrey Gusakov if (ret) 8397caff0fcSAndrey Gusakov goto err; 8407caff0fcSAndrey Gusakov 8417caff0fcSAndrey Gusakov /* 8427caff0fcSAndrey Gusakov * ASSR mode 8437caff0fcSAndrey Gusakov * on TC358767 side ASSR configured through strap pin 8447caff0fcSAndrey Gusakov * seems there is no way to change this setting from SW 8457caff0fcSAndrey Gusakov * 8467caff0fcSAndrey Gusakov * check is tc configured for same mode 8477caff0fcSAndrey Gusakov */ 8487caff0fcSAndrey Gusakov if (tc->assr != tc->link.assr) { 8497caff0fcSAndrey Gusakov dev_dbg(dev, "Trying to set display to ASSR: %d\n", 8507caff0fcSAndrey Gusakov tc->assr); 8517caff0fcSAndrey Gusakov /* try to set ASSR on display side */ 8527caff0fcSAndrey Gusakov tmp[0] = tc->assr; 8537caff0fcSAndrey Gusakov ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]); 8547caff0fcSAndrey Gusakov if (ret < 0) 8557caff0fcSAndrey Gusakov goto err_dpcd_read; 8567caff0fcSAndrey Gusakov /* read back */ 8577caff0fcSAndrey Gusakov ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp); 8587caff0fcSAndrey Gusakov if (ret < 0) 8597caff0fcSAndrey Gusakov goto err_dpcd_read; 8607caff0fcSAndrey Gusakov 8617caff0fcSAndrey Gusakov if (tmp[0] != tc->assr) { 86287291e5dSLucas Stach dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n", 8637caff0fcSAndrey Gusakov tc->assr); 8647caff0fcSAndrey Gusakov /* trying with disabled scrambler */ 865e5607637STomi Valkeinen tc->link.scrambler_dis = true; 8667caff0fcSAndrey Gusakov } 8677caff0fcSAndrey Gusakov } 8687caff0fcSAndrey Gusakov 8697caff0fcSAndrey Gusakov /* Setup Link & DPRx Config for Training */ 8707caff0fcSAndrey Gusakov ret = drm_dp_link_configure(aux, &tc->link.base); 8717caff0fcSAndrey Gusakov if (ret < 0) 8727caff0fcSAndrey Gusakov goto err_dpcd_write; 8737caff0fcSAndrey Gusakov 8747caff0fcSAndrey Gusakov /* DOWNSPREAD_CTRL */ 8757caff0fcSAndrey Gusakov tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00; 8767caff0fcSAndrey Gusakov /* MAIN_LINK_CHANNEL_CODING_SET */ 8774b30bf41STomi Valkeinen tmp[1] = DP_SET_ANSI_8B10B; 8787caff0fcSAndrey Gusakov ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2); 8797caff0fcSAndrey Gusakov if (ret < 0) 8807caff0fcSAndrey Gusakov goto err_dpcd_write; 8817caff0fcSAndrey Gusakov 882c28d1484STomi Valkeinen /* Reset voltage-swing & pre-emphasis */ 883c28d1484STomi Valkeinen tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | 884c28d1484STomi Valkeinen DP_TRAIN_PRE_EMPH_LEVEL_0; 885c28d1484STomi Valkeinen ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2); 886c28d1484STomi Valkeinen if (ret < 0) 887c28d1484STomi Valkeinen goto err_dpcd_write; 888c28d1484STomi Valkeinen 889f9538357STomi Valkeinen /* Clock-Recovery */ 890f9538357STomi Valkeinen 891f9538357STomi Valkeinen /* Set DPCD 0x102 for Training Pattern 1 */ 892f9538357STomi Valkeinen tc_write(DP0_SNKLTCTRL, DP_LINK_SCRAMBLING_DISABLE | 893f9538357STomi Valkeinen DP_TRAINING_PATTERN_1); 894f9538357STomi Valkeinen 895f9538357STomi Valkeinen tc_write(DP0_LTLOOPCTRL, 896f9538357STomi Valkeinen (15 << 28) | /* Defer Iteration Count */ 897f9538357STomi Valkeinen (15 << 24) | /* Loop Iteration Count */ 898f9538357STomi Valkeinen (0xd << 0)); /* Loop Timer Delay */ 899f9538357STomi Valkeinen 900f9538357STomi Valkeinen tc_write(DP0_SRCCTRL, tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS | 901f9538357STomi Valkeinen DP0_SRCCTRL_AUTOCORRECT | DP0_SRCCTRL_TP1); 902f9538357STomi Valkeinen 903f9538357STomi Valkeinen /* Enable DP0 to start Link Training */ 904f9538357STomi Valkeinen tc_write(DP0CTL, 905f9538357STomi Valkeinen ((tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) ? EF_EN : 0) | 906f9538357STomi Valkeinen DP_EN); 907f9538357STomi Valkeinen 908f9538357STomi Valkeinen /* wait */ 909f9538357STomi Valkeinen ret = tc_wait_link_training(tc); 910f9538357STomi Valkeinen if (ret < 0) 9117caff0fcSAndrey Gusakov goto err; 9127caff0fcSAndrey Gusakov 913f9538357STomi Valkeinen if (ret) { 914f9538357STomi Valkeinen dev_err(tc->dev, "Link training phase 1 failed: %s\n", 915f9538357STomi Valkeinen training_pattern1_errors[ret]); 916f9538357STomi Valkeinen ret = -ENODEV; 9177caff0fcSAndrey Gusakov goto err; 918f9538357STomi Valkeinen } 919f9538357STomi Valkeinen 920f9538357STomi Valkeinen /* Channel Equalization */ 921f9538357STomi Valkeinen 922f9538357STomi Valkeinen /* Set DPCD 0x102 for Training Pattern 2 */ 923f9538357STomi Valkeinen tc_write(DP0_SNKLTCTRL, DP_LINK_SCRAMBLING_DISABLE | 924f9538357STomi Valkeinen DP_TRAINING_PATTERN_2); 925f9538357STomi Valkeinen 926f9538357STomi Valkeinen tc_write(DP0_SRCCTRL, tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS | 927f9538357STomi Valkeinen DP0_SRCCTRL_AUTOCORRECT | DP0_SRCCTRL_TP2); 928f9538357STomi Valkeinen 929f9538357STomi Valkeinen /* wait */ 930f9538357STomi Valkeinen ret = tc_wait_link_training(tc); 931f9538357STomi Valkeinen if (ret < 0) 932f9538357STomi Valkeinen goto err; 933f9538357STomi Valkeinen 934f9538357STomi Valkeinen if (ret) { 935f9538357STomi Valkeinen dev_err(tc->dev, "Link training phase 2 failed: %s\n", 936f9538357STomi Valkeinen training_pattern2_errors[ret]); 937f9538357STomi Valkeinen ret = -ENODEV; 938f9538357STomi Valkeinen goto err; 939f9538357STomi Valkeinen } 9407caff0fcSAndrey Gusakov 9410776a269STomi Valkeinen /* 9420776a269STomi Valkeinen * Toshiba's documentation suggests to first clear DPCD 0x102, then 9430776a269STomi Valkeinen * clear the training pattern bit in DP0_SRCCTRL. Testing shows 9440776a269STomi Valkeinen * that the link sometimes drops if those steps are done in that order, 9450776a269STomi Valkeinen * but if the steps are done in reverse order, the link stays up. 9460776a269STomi Valkeinen * 9470776a269STomi Valkeinen * So we do the steps differently than documented here. 9480776a269STomi Valkeinen */ 9490776a269STomi Valkeinen 9500776a269STomi Valkeinen /* Clear Training Pattern, set AutoCorrect Mode = 1 */ 9510776a269STomi Valkeinen tc_write(DP0_SRCCTRL, tc_srcctrl(tc) | DP0_SRCCTRL_AUTOCORRECT); 9520776a269STomi Valkeinen 9537caff0fcSAndrey Gusakov /* Clear DPCD 0x102 */ 9547caff0fcSAndrey Gusakov /* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */ 9557caff0fcSAndrey Gusakov tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00; 9567caff0fcSAndrey Gusakov ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]); 9577caff0fcSAndrey Gusakov if (ret < 0) 9587caff0fcSAndrey Gusakov goto err_dpcd_write; 9597caff0fcSAndrey Gusakov 9600bf25146STomi Valkeinen /* Check link status */ 9610bf25146STomi Valkeinen ret = drm_dp_dpcd_read_link_status(aux, tmp); 9627caff0fcSAndrey Gusakov if (ret < 0) 9637caff0fcSAndrey Gusakov goto err_dpcd_read; 9647caff0fcSAndrey Gusakov 9650bf25146STomi Valkeinen ret = 0; 9667caff0fcSAndrey Gusakov 9670bf25146STomi Valkeinen value = tmp[0] & DP_CHANNEL_EQ_BITS; 9680bf25146STomi Valkeinen 9690bf25146STomi Valkeinen if (value != DP_CHANNEL_EQ_BITS) { 9700bf25146STomi Valkeinen dev_err(tc->dev, "Lane 0 failed: %x\n", value); 9710bf25146STomi Valkeinen ret = -ENODEV; 9720bf25146STomi Valkeinen } 9730bf25146STomi Valkeinen 9740bf25146STomi Valkeinen if (tc->link.base.num_lanes == 2) { 9750bf25146STomi Valkeinen value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS; 9760bf25146STomi Valkeinen 9770bf25146STomi Valkeinen if (value != DP_CHANNEL_EQ_BITS) { 9780bf25146STomi Valkeinen dev_err(tc->dev, "Lane 1 failed: %x\n", value); 9790bf25146STomi Valkeinen ret = -ENODEV; 9800bf25146STomi Valkeinen } 9810bf25146STomi Valkeinen 9820bf25146STomi Valkeinen if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) { 9830bf25146STomi Valkeinen dev_err(tc->dev, "Interlane align failed\n"); 9840bf25146STomi Valkeinen ret = -ENODEV; 9850bf25146STomi Valkeinen } 9860bf25146STomi Valkeinen } 9870bf25146STomi Valkeinen 9880bf25146STomi Valkeinen if (ret) { 9890bf25146STomi Valkeinen dev_err(dev, "0x0202 LANE0_1_STATUS: 0x%02x\n", tmp[0]); 9900bf25146STomi Valkeinen dev_err(dev, "0x0203 LANE2_3_STATUS 0x%02x\n", tmp[1]); 9910bf25146STomi Valkeinen dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]); 9920bf25146STomi Valkeinen dev_err(dev, "0x0205 SINK_STATUS: 0x%02x\n", tmp[3]); 9930bf25146STomi Valkeinen dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1: 0x%02x\n", tmp[4]); 9940bf25146STomi Valkeinen dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3: 0x%02x\n", tmp[5]); 9950bf25146STomi Valkeinen goto err; 9967caff0fcSAndrey Gusakov } 9977caff0fcSAndrey Gusakov 9987caff0fcSAndrey Gusakov return 0; 9997caff0fcSAndrey Gusakov err_dpcd_read: 10007caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to read DPCD: %d\n", ret); 10017caff0fcSAndrey Gusakov return ret; 10027caff0fcSAndrey Gusakov err_dpcd_write: 10037caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to write DPCD: %d\n", ret); 10047caff0fcSAndrey Gusakov err: 10057caff0fcSAndrey Gusakov return ret; 10067caff0fcSAndrey Gusakov } 10077caff0fcSAndrey Gusakov 1008cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc) 1009cb3263b2STomi Valkeinen { 1010cb3263b2STomi Valkeinen int ret; 1011cb3263b2STomi Valkeinen 1012cb3263b2STomi Valkeinen dev_dbg(tc->dev, "link disable\n"); 1013cb3263b2STomi Valkeinen 1014cb3263b2STomi Valkeinen tc_write(DP0_SRCCTRL, 0); 1015cb3263b2STomi Valkeinen tc_write(DP0CTL, 0); 1016cb3263b2STomi Valkeinen 1017cb3263b2STomi Valkeinen return 0; 1018cb3263b2STomi Valkeinen err: 1019cb3263b2STomi Valkeinen return ret; 1020cb3263b2STomi Valkeinen } 1021cb3263b2STomi Valkeinen 102280d57245STomi Valkeinen static int tc_stream_enable(struct tc_data *tc) 10237caff0fcSAndrey Gusakov { 10247caff0fcSAndrey Gusakov int ret; 10257caff0fcSAndrey Gusakov u32 value; 10267caff0fcSAndrey Gusakov 102780d57245STomi Valkeinen dev_dbg(tc->dev, "enable video stream\n"); 10287caff0fcSAndrey Gusakov 1029bb248368STomi Valkeinen /* PXL PLL setup */ 1030bb248368STomi Valkeinen if (tc_test_pattern) { 1031bb248368STomi Valkeinen ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk), 103246648a3cSTomi Valkeinen 1000 * tc->mode.clock); 1033bb248368STomi Valkeinen if (ret) 1034bb248368STomi Valkeinen goto err; 1035bb248368STomi Valkeinen } 1036bb248368STomi Valkeinen 103746648a3cSTomi Valkeinen ret = tc_set_video_mode(tc, &tc->mode); 10385761a259STomi Valkeinen if (ret) 103980d57245STomi Valkeinen return ret; 10405761a259STomi Valkeinen 10415761a259STomi Valkeinen /* Set M/N */ 10425761a259STomi Valkeinen ret = tc_stream_clock_calc(tc); 10435761a259STomi Valkeinen if (ret) 104480d57245STomi Valkeinen return ret; 10455761a259STomi Valkeinen 10467caff0fcSAndrey Gusakov value = VID_MN_GEN | DP_EN; 10477caff0fcSAndrey Gusakov if (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 10487caff0fcSAndrey Gusakov value |= EF_EN; 10497caff0fcSAndrey Gusakov tc_write(DP0CTL, value); 10507caff0fcSAndrey Gusakov /* 10517caff0fcSAndrey Gusakov * VID_EN assertion should be delayed by at least N * LSCLK 10527caff0fcSAndrey Gusakov * cycles from the time VID_MN_GEN is enabled in order to 10537caff0fcSAndrey Gusakov * generate stable values for VID_M. LSCLK is 270 MHz or 10547caff0fcSAndrey Gusakov * 162 MHz, VID_N is set to 32768 in tc_stream_clock_calc(), 10557caff0fcSAndrey Gusakov * so a delay of at least 203 us should suffice. 10567caff0fcSAndrey Gusakov */ 10577caff0fcSAndrey Gusakov usleep_range(500, 1000); 10587caff0fcSAndrey Gusakov value |= VID_EN; 10597caff0fcSAndrey Gusakov tc_write(DP0CTL, value); 10607caff0fcSAndrey Gusakov /* Set input interface */ 10617caff0fcSAndrey Gusakov value = DP0_AUDSRC_NO_INPUT; 10627caff0fcSAndrey Gusakov if (tc_test_pattern) 10637caff0fcSAndrey Gusakov value |= DP0_VIDSRC_COLOR_BAR; 10647caff0fcSAndrey Gusakov else 10657caff0fcSAndrey Gusakov value |= DP0_VIDSRC_DPI_RX; 10667caff0fcSAndrey Gusakov tc_write(SYSCTRL, value); 106780d57245STomi Valkeinen 106880d57245STomi Valkeinen return 0; 106980d57245STomi Valkeinen err: 107080d57245STomi Valkeinen return ret; 10717caff0fcSAndrey Gusakov } 10727caff0fcSAndrey Gusakov 107380d57245STomi Valkeinen static int tc_stream_disable(struct tc_data *tc) 107480d57245STomi Valkeinen { 107580d57245STomi Valkeinen int ret; 10761c928267STomi Valkeinen u32 val; 107780d57245STomi Valkeinen 107880d57245STomi Valkeinen dev_dbg(tc->dev, "disable video stream\n"); 107980d57245STomi Valkeinen 10801c928267STomi Valkeinen tc_read(DP0CTL, &val); 10811c928267STomi Valkeinen val &= ~VID_EN; 10821c928267STomi Valkeinen tc_write(DP0CTL, val); 108380d57245STomi Valkeinen 1084bb248368STomi Valkeinen tc_pxl_pll_dis(tc); 1085bb248368STomi Valkeinen 10867caff0fcSAndrey Gusakov return 0; 10877caff0fcSAndrey Gusakov err: 10887caff0fcSAndrey Gusakov return ret; 10897caff0fcSAndrey Gusakov } 10907caff0fcSAndrey Gusakov 10917caff0fcSAndrey Gusakov static void tc_bridge_pre_enable(struct drm_bridge *bridge) 10927caff0fcSAndrey Gusakov { 10937caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 10947caff0fcSAndrey Gusakov 10957caff0fcSAndrey Gusakov drm_panel_prepare(tc->panel); 10967caff0fcSAndrey Gusakov } 10977caff0fcSAndrey Gusakov 10987caff0fcSAndrey Gusakov static void tc_bridge_enable(struct drm_bridge *bridge) 10997caff0fcSAndrey Gusakov { 11007caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 11017caff0fcSAndrey Gusakov int ret; 11027caff0fcSAndrey Gusakov 1103f25ee501STomi Valkeinen ret = tc_get_display_props(tc); 1104f25ee501STomi Valkeinen if (ret < 0) { 1105f25ee501STomi Valkeinen dev_err(tc->dev, "failed to read display props: %d\n", ret); 1106f25ee501STomi Valkeinen return; 1107f25ee501STomi Valkeinen } 1108f25ee501STomi Valkeinen 1109cb3263b2STomi Valkeinen ret = tc_main_link_enable(tc); 11107caff0fcSAndrey Gusakov if (ret < 0) { 1111cb3263b2STomi Valkeinen dev_err(tc->dev, "main link enable error: %d\n", ret); 11127caff0fcSAndrey Gusakov return; 11137caff0fcSAndrey Gusakov } 11147caff0fcSAndrey Gusakov 111580d57245STomi Valkeinen ret = tc_stream_enable(tc); 11167caff0fcSAndrey Gusakov if (ret < 0) { 11177caff0fcSAndrey Gusakov dev_err(tc->dev, "main link stream start error: %d\n", ret); 1118cb3263b2STomi Valkeinen tc_main_link_disable(tc); 11197caff0fcSAndrey Gusakov return; 11207caff0fcSAndrey Gusakov } 11217caff0fcSAndrey Gusakov 11227caff0fcSAndrey Gusakov drm_panel_enable(tc->panel); 11237caff0fcSAndrey Gusakov } 11247caff0fcSAndrey Gusakov 11257caff0fcSAndrey Gusakov static void tc_bridge_disable(struct drm_bridge *bridge) 11267caff0fcSAndrey Gusakov { 11277caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 11287caff0fcSAndrey Gusakov int ret; 11297caff0fcSAndrey Gusakov 11307caff0fcSAndrey Gusakov drm_panel_disable(tc->panel); 11317caff0fcSAndrey Gusakov 113280d57245STomi Valkeinen ret = tc_stream_disable(tc); 11337caff0fcSAndrey Gusakov if (ret < 0) 11347caff0fcSAndrey Gusakov dev_err(tc->dev, "main link stream stop error: %d\n", ret); 1135cb3263b2STomi Valkeinen 1136cb3263b2STomi Valkeinen ret = tc_main_link_disable(tc); 1137cb3263b2STomi Valkeinen if (ret < 0) 1138cb3263b2STomi Valkeinen dev_err(tc->dev, "main link disable error: %d\n", ret); 11397caff0fcSAndrey Gusakov } 11407caff0fcSAndrey Gusakov 11417caff0fcSAndrey Gusakov static void tc_bridge_post_disable(struct drm_bridge *bridge) 11427caff0fcSAndrey Gusakov { 11437caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 11447caff0fcSAndrey Gusakov 11457caff0fcSAndrey Gusakov drm_panel_unprepare(tc->panel); 11467caff0fcSAndrey Gusakov } 11477caff0fcSAndrey Gusakov 11487caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge, 11497caff0fcSAndrey Gusakov const struct drm_display_mode *mode, 11507caff0fcSAndrey Gusakov struct drm_display_mode *adj) 11517caff0fcSAndrey Gusakov { 11527caff0fcSAndrey Gusakov /* Fixup sync polarities, both hsync and vsync are active low */ 11537caff0fcSAndrey Gusakov adj->flags = mode->flags; 11547caff0fcSAndrey Gusakov adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC); 11557caff0fcSAndrey Gusakov adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC); 11567caff0fcSAndrey Gusakov 11577caff0fcSAndrey Gusakov return true; 11587caff0fcSAndrey Gusakov } 11597caff0fcSAndrey Gusakov 11604647a64fSTomi Valkeinen static enum drm_mode_status tc_mode_valid(struct drm_bridge *bridge, 11614647a64fSTomi Valkeinen const struct drm_display_mode *mode) 11627caff0fcSAndrey Gusakov { 11634647a64fSTomi Valkeinen struct tc_data *tc = bridge_to_tc(bridge); 116451b9e62eSTomi Valkeinen u32 req, avail; 116551b9e62eSTomi Valkeinen u32 bits_per_pixel = 24; 116651b9e62eSTomi Valkeinen 116799fc8e96SAndrey Gusakov /* DPI interface clock limitation: upto 154 MHz */ 116899fc8e96SAndrey Gusakov if (mode->clock > 154000) 116999fc8e96SAndrey Gusakov return MODE_CLOCK_HIGH; 117099fc8e96SAndrey Gusakov 117151b9e62eSTomi Valkeinen req = mode->clock * bits_per_pixel / 8; 117251b9e62eSTomi Valkeinen avail = tc->link.base.num_lanes * tc->link.base.rate; 117351b9e62eSTomi Valkeinen 117451b9e62eSTomi Valkeinen if (req > avail) 117551b9e62eSTomi Valkeinen return MODE_BAD; 117651b9e62eSTomi Valkeinen 11777caff0fcSAndrey Gusakov return MODE_OK; 11787caff0fcSAndrey Gusakov } 11797caff0fcSAndrey Gusakov 11807caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge, 118163f8f3baSLaurent Pinchart const struct drm_display_mode *mode, 118263f8f3baSLaurent Pinchart const struct drm_display_mode *adj) 11837caff0fcSAndrey Gusakov { 11847caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 11857caff0fcSAndrey Gusakov 118646648a3cSTomi Valkeinen tc->mode = *mode; 11877caff0fcSAndrey Gusakov } 11887caff0fcSAndrey Gusakov 11897caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector) 11907caff0fcSAndrey Gusakov { 11917caff0fcSAndrey Gusakov struct tc_data *tc = connector_to_tc(connector); 11927caff0fcSAndrey Gusakov struct edid *edid; 11937caff0fcSAndrey Gusakov unsigned int count; 119432315730STomi Valkeinen int ret; 119532315730STomi Valkeinen 119632315730STomi Valkeinen ret = tc_get_display_props(tc); 119732315730STomi Valkeinen if (ret < 0) { 119832315730STomi Valkeinen dev_err(tc->dev, "failed to read display props: %d\n", ret); 119932315730STomi Valkeinen return 0; 120032315730STomi Valkeinen } 12017caff0fcSAndrey Gusakov 12027caff0fcSAndrey Gusakov if (tc->panel && tc->panel->funcs && tc->panel->funcs->get_modes) { 12037caff0fcSAndrey Gusakov count = tc->panel->funcs->get_modes(tc->panel); 12047caff0fcSAndrey Gusakov if (count > 0) 12057caff0fcSAndrey Gusakov return count; 12067caff0fcSAndrey Gusakov } 12077caff0fcSAndrey Gusakov 12087caff0fcSAndrey Gusakov edid = drm_get_edid(connector, &tc->aux.ddc); 12097caff0fcSAndrey Gusakov 12107caff0fcSAndrey Gusakov kfree(tc->edid); 12117caff0fcSAndrey Gusakov tc->edid = edid; 12127caff0fcSAndrey Gusakov if (!edid) 12137caff0fcSAndrey Gusakov return 0; 12147caff0fcSAndrey Gusakov 1215c555f023SDaniel Vetter drm_connector_update_edid_property(connector, edid); 12167caff0fcSAndrey Gusakov count = drm_add_edid_modes(connector, edid); 12177caff0fcSAndrey Gusakov 12187caff0fcSAndrey Gusakov return count; 12197caff0fcSAndrey Gusakov } 12207caff0fcSAndrey Gusakov 12217caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = { 12227caff0fcSAndrey Gusakov .get_modes = tc_connector_get_modes, 12237caff0fcSAndrey Gusakov }; 12247caff0fcSAndrey Gusakov 1225f25ee501STomi Valkeinen static enum drm_connector_status tc_connector_detect(struct drm_connector *connector, 1226f25ee501STomi Valkeinen bool force) 1227f25ee501STomi Valkeinen { 1228f25ee501STomi Valkeinen struct tc_data *tc = connector_to_tc(connector); 1229f25ee501STomi Valkeinen bool conn; 1230f25ee501STomi Valkeinen u32 val; 1231f25ee501STomi Valkeinen int ret; 1232f25ee501STomi Valkeinen 1233f25ee501STomi Valkeinen if (tc->hpd_pin < 0) { 1234f25ee501STomi Valkeinen if (tc->panel) 1235f25ee501STomi Valkeinen return connector_status_connected; 1236f25ee501STomi Valkeinen else 1237f25ee501STomi Valkeinen return connector_status_unknown; 1238f25ee501STomi Valkeinen } 1239f25ee501STomi Valkeinen 1240f25ee501STomi Valkeinen tc_read(GPIOI, &val); 1241f25ee501STomi Valkeinen 1242f25ee501STomi Valkeinen conn = val & BIT(tc->hpd_pin); 1243f25ee501STomi Valkeinen 1244f25ee501STomi Valkeinen if (conn) 1245f25ee501STomi Valkeinen return connector_status_connected; 1246f25ee501STomi Valkeinen else 1247f25ee501STomi Valkeinen return connector_status_disconnected; 1248f25ee501STomi Valkeinen 1249f25ee501STomi Valkeinen err: 1250f25ee501STomi Valkeinen return connector_status_unknown; 1251f25ee501STomi Valkeinen } 1252f25ee501STomi Valkeinen 12537caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = { 1254f25ee501STomi Valkeinen .detect = tc_connector_detect, 12557caff0fcSAndrey Gusakov .fill_modes = drm_helper_probe_single_connector_modes, 1256fdd8326aSMarek Vasut .destroy = drm_connector_cleanup, 12577caff0fcSAndrey Gusakov .reset = drm_atomic_helper_connector_reset, 12587caff0fcSAndrey Gusakov .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 12597caff0fcSAndrey Gusakov .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 12607caff0fcSAndrey Gusakov }; 12617caff0fcSAndrey Gusakov 12627caff0fcSAndrey Gusakov static int tc_bridge_attach(struct drm_bridge *bridge) 12637caff0fcSAndrey Gusakov { 12647caff0fcSAndrey Gusakov u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24; 12657caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 12667caff0fcSAndrey Gusakov struct drm_device *drm = bridge->dev; 12677caff0fcSAndrey Gusakov int ret; 12687caff0fcSAndrey Gusakov 1269f25ee501STomi Valkeinen /* Create DP/eDP connector */ 12707caff0fcSAndrey Gusakov drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs); 12717caff0fcSAndrey Gusakov ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, 1272f8c15790STomi Valkeinen tc->panel ? DRM_MODE_CONNECTOR_eDP : 1273f8c15790STomi Valkeinen DRM_MODE_CONNECTOR_DisplayPort); 12747caff0fcSAndrey Gusakov if (ret) 12757caff0fcSAndrey Gusakov return ret; 12767caff0fcSAndrey Gusakov 1277f25ee501STomi Valkeinen /* Don't poll if don't have HPD connected */ 1278f25ee501STomi Valkeinen if (tc->hpd_pin >= 0) { 1279f25ee501STomi Valkeinen if (tc->have_irq) 1280f25ee501STomi Valkeinen tc->connector.polled = DRM_CONNECTOR_POLL_HPD; 1281f25ee501STomi Valkeinen else 1282f25ee501STomi Valkeinen tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT | 1283f25ee501STomi Valkeinen DRM_CONNECTOR_POLL_DISCONNECT; 1284f25ee501STomi Valkeinen } 1285f25ee501STomi Valkeinen 12867caff0fcSAndrey Gusakov if (tc->panel) 12877caff0fcSAndrey Gusakov drm_panel_attach(tc->panel, &tc->connector); 12887caff0fcSAndrey Gusakov 12897caff0fcSAndrey Gusakov drm_display_info_set_bus_formats(&tc->connector.display_info, 12907caff0fcSAndrey Gusakov &bus_format, 1); 12914842379cSTomi Valkeinen tc->connector.display_info.bus_flags = 12924842379cSTomi Valkeinen DRM_BUS_FLAG_DE_HIGH | 129388bc4178SLaurent Pinchart DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE | 129488bc4178SLaurent Pinchart DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE; 1295cde4c44dSDaniel Vetter drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder); 12967caff0fcSAndrey Gusakov 12977caff0fcSAndrey Gusakov return 0; 12987caff0fcSAndrey Gusakov } 12997caff0fcSAndrey Gusakov 13007caff0fcSAndrey Gusakov static const struct drm_bridge_funcs tc_bridge_funcs = { 13017caff0fcSAndrey Gusakov .attach = tc_bridge_attach, 13024647a64fSTomi Valkeinen .mode_valid = tc_mode_valid, 13037caff0fcSAndrey Gusakov .mode_set = tc_bridge_mode_set, 13047caff0fcSAndrey Gusakov .pre_enable = tc_bridge_pre_enable, 13057caff0fcSAndrey Gusakov .enable = tc_bridge_enable, 13067caff0fcSAndrey Gusakov .disable = tc_bridge_disable, 13077caff0fcSAndrey Gusakov .post_disable = tc_bridge_post_disable, 13087caff0fcSAndrey Gusakov .mode_fixup = tc_bridge_mode_fixup, 13097caff0fcSAndrey Gusakov }; 13107caff0fcSAndrey Gusakov 13117caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg) 13127caff0fcSAndrey Gusakov { 13137caff0fcSAndrey Gusakov return reg != SYSCTRL; 13147caff0fcSAndrey Gusakov } 13157caff0fcSAndrey Gusakov 13167caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = { 13177caff0fcSAndrey Gusakov regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS), 13187caff0fcSAndrey Gusakov regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ), 13197caff0fcSAndrey Gusakov regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL), 13207caff0fcSAndrey Gusakov regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL), 13217caff0fcSAndrey Gusakov regmap_reg_range(VFUEN0, VFUEN0), 1322af9526f2STomi Valkeinen regmap_reg_range(INTSTS_G, INTSTS_G), 1323af9526f2STomi Valkeinen regmap_reg_range(GPIOI, GPIOI), 13247caff0fcSAndrey Gusakov }; 13257caff0fcSAndrey Gusakov 13267caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = { 13277caff0fcSAndrey Gusakov .yes_ranges = tc_volatile_ranges, 13287caff0fcSAndrey Gusakov .n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges), 13297caff0fcSAndrey Gusakov }; 13307caff0fcSAndrey Gusakov 13317caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg) 13327caff0fcSAndrey Gusakov { 13337caff0fcSAndrey Gusakov return (reg != TC_IDREG) && 13347caff0fcSAndrey Gusakov (reg != DP0_LTSTAT) && 13357caff0fcSAndrey Gusakov (reg != DP0_SNKLTCHGREQ); 13367caff0fcSAndrey Gusakov } 13377caff0fcSAndrey Gusakov 13387caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = { 13397caff0fcSAndrey Gusakov .name = "tc358767", 13407caff0fcSAndrey Gusakov .reg_bits = 16, 13417caff0fcSAndrey Gusakov .val_bits = 32, 13427caff0fcSAndrey Gusakov .reg_stride = 4, 13437caff0fcSAndrey Gusakov .max_register = PLL_DBG, 13447caff0fcSAndrey Gusakov .cache_type = REGCACHE_RBTREE, 13457caff0fcSAndrey Gusakov .readable_reg = tc_readable_reg, 13467caff0fcSAndrey Gusakov .volatile_table = &tc_volatile_table, 13477caff0fcSAndrey Gusakov .writeable_reg = tc_writeable_reg, 13487caff0fcSAndrey Gusakov .reg_format_endian = REGMAP_ENDIAN_BIG, 13497caff0fcSAndrey Gusakov .val_format_endian = REGMAP_ENDIAN_LITTLE, 13507caff0fcSAndrey Gusakov }; 13517caff0fcSAndrey Gusakov 1352f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg) 1353f25ee501STomi Valkeinen { 1354f25ee501STomi Valkeinen struct tc_data *tc = arg; 1355f25ee501STomi Valkeinen u32 val; 1356f25ee501STomi Valkeinen int r; 1357f25ee501STomi Valkeinen 1358f25ee501STomi Valkeinen r = regmap_read(tc->regmap, INTSTS_G, &val); 1359f25ee501STomi Valkeinen if (r) 1360f25ee501STomi Valkeinen return IRQ_NONE; 1361f25ee501STomi Valkeinen 1362f25ee501STomi Valkeinen if (!val) 1363f25ee501STomi Valkeinen return IRQ_NONE; 1364f25ee501STomi Valkeinen 1365f25ee501STomi Valkeinen if (val & INT_SYSERR) { 1366f25ee501STomi Valkeinen u32 stat = 0; 1367f25ee501STomi Valkeinen 1368f25ee501STomi Valkeinen regmap_read(tc->regmap, SYSSTAT, &stat); 1369f25ee501STomi Valkeinen 1370f25ee501STomi Valkeinen dev_err(tc->dev, "syserr %x\n", stat); 1371f25ee501STomi Valkeinen } 1372f25ee501STomi Valkeinen 1373f25ee501STomi Valkeinen if (tc->hpd_pin >= 0 && tc->bridge.dev) { 1374f25ee501STomi Valkeinen /* 1375f25ee501STomi Valkeinen * H is triggered when the GPIO goes high. 1376f25ee501STomi Valkeinen * 1377f25ee501STomi Valkeinen * LC is triggered when the GPIO goes low and stays low for 1378f25ee501STomi Valkeinen * the duration of LCNT 1379f25ee501STomi Valkeinen */ 1380f25ee501STomi Valkeinen bool h = val & INT_GPIO_H(tc->hpd_pin); 1381f25ee501STomi Valkeinen bool lc = val & INT_GPIO_LC(tc->hpd_pin); 1382f25ee501STomi Valkeinen 1383f25ee501STomi Valkeinen dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin, 1384f25ee501STomi Valkeinen h ? "H" : "", lc ? "LC" : ""); 1385f25ee501STomi Valkeinen 1386f25ee501STomi Valkeinen if (h || lc) 1387f25ee501STomi Valkeinen drm_kms_helper_hotplug_event(tc->bridge.dev); 1388f25ee501STomi Valkeinen } 1389f25ee501STomi Valkeinen 1390f25ee501STomi Valkeinen regmap_write(tc->regmap, INTSTS_G, val); 1391f25ee501STomi Valkeinen 1392f25ee501STomi Valkeinen return IRQ_HANDLED; 1393f25ee501STomi Valkeinen } 1394f25ee501STomi Valkeinen 13957caff0fcSAndrey Gusakov static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id) 13967caff0fcSAndrey Gusakov { 13977caff0fcSAndrey Gusakov struct device *dev = &client->dev; 13987caff0fcSAndrey Gusakov struct tc_data *tc; 13997caff0fcSAndrey Gusakov int ret; 14007caff0fcSAndrey Gusakov 14017caff0fcSAndrey Gusakov tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL); 14027caff0fcSAndrey Gusakov if (!tc) 14037caff0fcSAndrey Gusakov return -ENOMEM; 14047caff0fcSAndrey Gusakov 14057caff0fcSAndrey Gusakov tc->dev = dev; 14067caff0fcSAndrey Gusakov 14077caff0fcSAndrey Gusakov /* port@2 is the output port */ 1408ebc94461SRob Herring ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &tc->panel, NULL); 1409d630213fSLucas Stach if (ret && ret != -ENODEV) 1410ebc94461SRob Herring return ret; 14117caff0fcSAndrey Gusakov 14127caff0fcSAndrey Gusakov /* Shut down GPIO is optional */ 14137caff0fcSAndrey Gusakov tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH); 14147caff0fcSAndrey Gusakov if (IS_ERR(tc->sd_gpio)) 14157caff0fcSAndrey Gusakov return PTR_ERR(tc->sd_gpio); 14167caff0fcSAndrey Gusakov 14177caff0fcSAndrey Gusakov if (tc->sd_gpio) { 14187caff0fcSAndrey Gusakov gpiod_set_value_cansleep(tc->sd_gpio, 0); 14197caff0fcSAndrey Gusakov usleep_range(5000, 10000); 14207caff0fcSAndrey Gusakov } 14217caff0fcSAndrey Gusakov 14227caff0fcSAndrey Gusakov /* Reset GPIO is optional */ 14237caff0fcSAndrey Gusakov tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW); 14247caff0fcSAndrey Gusakov if (IS_ERR(tc->reset_gpio)) 14257caff0fcSAndrey Gusakov return PTR_ERR(tc->reset_gpio); 14267caff0fcSAndrey Gusakov 14277caff0fcSAndrey Gusakov if (tc->reset_gpio) { 14287caff0fcSAndrey Gusakov gpiod_set_value_cansleep(tc->reset_gpio, 1); 14297caff0fcSAndrey Gusakov usleep_range(5000, 10000); 14307caff0fcSAndrey Gusakov } 14317caff0fcSAndrey Gusakov 14327caff0fcSAndrey Gusakov tc->refclk = devm_clk_get(dev, "ref"); 14337caff0fcSAndrey Gusakov if (IS_ERR(tc->refclk)) { 14347caff0fcSAndrey Gusakov ret = PTR_ERR(tc->refclk); 14357caff0fcSAndrey Gusakov dev_err(dev, "Failed to get refclk: %d\n", ret); 14367caff0fcSAndrey Gusakov return ret; 14377caff0fcSAndrey Gusakov } 14387caff0fcSAndrey Gusakov 14397caff0fcSAndrey Gusakov tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config); 14407caff0fcSAndrey Gusakov if (IS_ERR(tc->regmap)) { 14417caff0fcSAndrey Gusakov ret = PTR_ERR(tc->regmap); 14427caff0fcSAndrey Gusakov dev_err(dev, "Failed to initialize regmap: %d\n", ret); 14437caff0fcSAndrey Gusakov return ret; 14447caff0fcSAndrey Gusakov } 14457caff0fcSAndrey Gusakov 1446f25ee501STomi Valkeinen ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin", 1447f25ee501STomi Valkeinen &tc->hpd_pin); 1448f25ee501STomi Valkeinen if (ret) { 1449f25ee501STomi Valkeinen tc->hpd_pin = -ENODEV; 1450f25ee501STomi Valkeinen } else { 1451f25ee501STomi Valkeinen if (tc->hpd_pin < 0 || tc->hpd_pin > 1) { 1452f25ee501STomi Valkeinen dev_err(dev, "failed to parse HPD number\n"); 1453f25ee501STomi Valkeinen return ret; 1454f25ee501STomi Valkeinen } 1455f25ee501STomi Valkeinen } 1456f25ee501STomi Valkeinen 1457f25ee501STomi Valkeinen if (client->irq > 0) { 1458f25ee501STomi Valkeinen /* enable SysErr */ 1459f25ee501STomi Valkeinen regmap_write(tc->regmap, INTCTL_G, INT_SYSERR); 1460f25ee501STomi Valkeinen 1461f25ee501STomi Valkeinen ret = devm_request_threaded_irq(dev, client->irq, 1462f25ee501STomi Valkeinen NULL, tc_irq_handler, 1463f25ee501STomi Valkeinen IRQF_ONESHOT, 1464f25ee501STomi Valkeinen "tc358767-irq", tc); 1465f25ee501STomi Valkeinen if (ret) { 1466f25ee501STomi Valkeinen dev_err(dev, "failed to register dp interrupt\n"); 1467f25ee501STomi Valkeinen return ret; 1468f25ee501STomi Valkeinen } 1469f25ee501STomi Valkeinen 1470f25ee501STomi Valkeinen tc->have_irq = true; 1471f25ee501STomi Valkeinen } 1472f25ee501STomi Valkeinen 14737caff0fcSAndrey Gusakov ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev); 14747caff0fcSAndrey Gusakov if (ret) { 14757caff0fcSAndrey Gusakov dev_err(tc->dev, "can not read device ID: %d\n", ret); 14767caff0fcSAndrey Gusakov return ret; 14777caff0fcSAndrey Gusakov } 14787caff0fcSAndrey Gusakov 14797caff0fcSAndrey Gusakov if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) { 14807caff0fcSAndrey Gusakov dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev); 14817caff0fcSAndrey Gusakov return -EINVAL; 14827caff0fcSAndrey Gusakov } 14837caff0fcSAndrey Gusakov 14847caff0fcSAndrey Gusakov tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */ 14857caff0fcSAndrey Gusakov 1486f25ee501STomi Valkeinen if (tc->hpd_pin >= 0) { 1487f25ee501STomi Valkeinen u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT; 1488f25ee501STomi Valkeinen u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin); 1489f25ee501STomi Valkeinen 1490f25ee501STomi Valkeinen /* Set LCNT to 2ms */ 1491f25ee501STomi Valkeinen regmap_write(tc->regmap, lcnt_reg, 1492f25ee501STomi Valkeinen clk_get_rate(tc->refclk) * 2 / 1000); 1493f25ee501STomi Valkeinen /* We need the "alternate" mode for HPD */ 1494f25ee501STomi Valkeinen regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin)); 1495f25ee501STomi Valkeinen 1496f25ee501STomi Valkeinen if (tc->have_irq) { 1497f25ee501STomi Valkeinen /* enable H & LC */ 1498f25ee501STomi Valkeinen regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc); 1499f25ee501STomi Valkeinen } 1500f25ee501STomi Valkeinen } 1501f25ee501STomi Valkeinen 15027caff0fcSAndrey Gusakov ret = tc_aux_link_setup(tc); 15037caff0fcSAndrey Gusakov if (ret) 15047caff0fcSAndrey Gusakov return ret; 15057caff0fcSAndrey Gusakov 15067caff0fcSAndrey Gusakov /* Register DP AUX channel */ 15077caff0fcSAndrey Gusakov tc->aux.name = "TC358767 AUX i2c adapter"; 15087caff0fcSAndrey Gusakov tc->aux.dev = tc->dev; 15097caff0fcSAndrey Gusakov tc->aux.transfer = tc_aux_transfer; 15107caff0fcSAndrey Gusakov ret = drm_dp_aux_register(&tc->aux); 15117caff0fcSAndrey Gusakov if (ret) 15127caff0fcSAndrey Gusakov return ret; 15137caff0fcSAndrey Gusakov 15147caff0fcSAndrey Gusakov tc->bridge.funcs = &tc_bridge_funcs; 15157caff0fcSAndrey Gusakov tc->bridge.of_node = dev->of_node; 1516dc01732eSInki Dae drm_bridge_add(&tc->bridge); 15177caff0fcSAndrey Gusakov 15187caff0fcSAndrey Gusakov i2c_set_clientdata(client, tc); 15197caff0fcSAndrey Gusakov 15207caff0fcSAndrey Gusakov return 0; 15217caff0fcSAndrey Gusakov } 15227caff0fcSAndrey Gusakov 15237caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client) 15247caff0fcSAndrey Gusakov { 15257caff0fcSAndrey Gusakov struct tc_data *tc = i2c_get_clientdata(client); 15267caff0fcSAndrey Gusakov 15277caff0fcSAndrey Gusakov drm_bridge_remove(&tc->bridge); 15287caff0fcSAndrey Gusakov drm_dp_aux_unregister(&tc->aux); 15297caff0fcSAndrey Gusakov 15307caff0fcSAndrey Gusakov return 0; 15317caff0fcSAndrey Gusakov } 15327caff0fcSAndrey Gusakov 15337caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = { 15347caff0fcSAndrey Gusakov { "tc358767", 0 }, 15357caff0fcSAndrey Gusakov { } 15367caff0fcSAndrey Gusakov }; 15377caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids); 15387caff0fcSAndrey Gusakov 15397caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = { 15407caff0fcSAndrey Gusakov { .compatible = "toshiba,tc358767", }, 15417caff0fcSAndrey Gusakov { } 15427caff0fcSAndrey Gusakov }; 15437caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids); 15447caff0fcSAndrey Gusakov 15457caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = { 15467caff0fcSAndrey Gusakov .driver = { 15477caff0fcSAndrey Gusakov .name = "tc358767", 15487caff0fcSAndrey Gusakov .of_match_table = tc358767_of_ids, 15497caff0fcSAndrey Gusakov }, 15507caff0fcSAndrey Gusakov .id_table = tc358767_i2c_ids, 15517caff0fcSAndrey Gusakov .probe = tc_probe, 15527caff0fcSAndrey Gusakov .remove = tc_remove, 15537caff0fcSAndrey Gusakov }; 15547caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver); 15557caff0fcSAndrey Gusakov 15567caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>"); 15577caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver"); 15587caff0fcSAndrey Gusakov MODULE_LICENSE("GPL"); 1559