xref: /openbmc/linux/drivers/gpu/drm/bridge/tc358767.c (revision 9030a9e571b3ba250d3d450a98310e3c74ecaff4)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
27caff0fcSAndrey Gusakov /*
3bbfd3190SMarek Vasut  * TC358767/TC358867/TC9595 DSI/DPI-to-DPI/(e)DP bridge driver
4bbfd3190SMarek Vasut  *
5bbfd3190SMarek Vasut  * The TC358767/TC358867/TC9595 can operate in multiple modes.
6bbfd3190SMarek Vasut  * The following modes are supported:
7bbfd3190SMarek Vasut  *   DPI->(e)DP -- supported
8bbfd3190SMarek Vasut  *   DSI->DPI .... supported
9bbfd3190SMarek Vasut  *   DSI->(e)DP .. NOT supported
107caff0fcSAndrey Gusakov  *
117caff0fcSAndrey Gusakov  * Copyright (C) 2016 CogentEmbedded Inc
127caff0fcSAndrey Gusakov  * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
137caff0fcSAndrey Gusakov  *
147caff0fcSAndrey Gusakov  * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
157caff0fcSAndrey Gusakov  *
162f51be09SAndrey Gusakov  * Copyright (C) 2016 Zodiac Inflight Innovations
172f51be09SAndrey Gusakov  *
187caff0fcSAndrey Gusakov  * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
197caff0fcSAndrey Gusakov  *
207caff0fcSAndrey Gusakov  * Copyright (C) 2012 Texas Instruments
217caff0fcSAndrey Gusakov  * Author: Rob Clark <robdclark@gmail.com>
227caff0fcSAndrey Gusakov  */
237caff0fcSAndrey Gusakov 
243f072c30SAndrey Smirnov #include <linux/bitfield.h>
257caff0fcSAndrey Gusakov #include <linux/clk.h>
267caff0fcSAndrey Gusakov #include <linux/device.h>
277caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h>
287caff0fcSAndrey Gusakov #include <linux/i2c.h>
297caff0fcSAndrey Gusakov #include <linux/kernel.h>
307caff0fcSAndrey Gusakov #include <linux/module.h>
317caff0fcSAndrey Gusakov #include <linux/regmap.h>
327caff0fcSAndrey Gusakov #include <linux/slab.h>
337caff0fcSAndrey Gusakov 
34da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
357caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h>
36ee68c743SBoris Brezillon #include <drm/drm_bridge.h>
377caff0fcSAndrey Gusakov #include <drm/drm_edid.h>
38bbfd3190SMarek Vasut #include <drm/drm_mipi_dsi.h>
397caff0fcSAndrey Gusakov #include <drm/drm_of.h>
407caff0fcSAndrey Gusakov #include <drm/drm_panel.h>
41a25b988fSLaurent Pinchart #include <drm/drm_print.h>
42fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
437caff0fcSAndrey Gusakov 
447caff0fcSAndrey Gusakov /* Registers */
457caff0fcSAndrey Gusakov 
46bbfd3190SMarek Vasut /* PPI layer registers */
47bbfd3190SMarek Vasut #define PPI_STARTPPI		0x0104 /* START control bit */
48bbfd3190SMarek Vasut #define PPI_LPTXTIMECNT		0x0114 /* LPTX timing signal */
49bbfd3190SMarek Vasut #define LPX_PERIOD			3
50bbfd3190SMarek Vasut #define PPI_LANEENABLE		0x0134
51bbfd3190SMarek Vasut #define PPI_TX_RX_TA		0x013c
52bbfd3190SMarek Vasut #define TTA_GET				0x40000
53bbfd3190SMarek Vasut #define TTA_SURE			6
54bbfd3190SMarek Vasut #define PPI_D0S_ATMR		0x0144
55bbfd3190SMarek Vasut #define PPI_D1S_ATMR		0x0148
56bbfd3190SMarek Vasut #define PPI_D0S_CLRSIPOCOUNT	0x0164 /* Assertion timer for Lane 0 */
57bbfd3190SMarek Vasut #define PPI_D1S_CLRSIPOCOUNT	0x0168 /* Assertion timer for Lane 1 */
58bbfd3190SMarek Vasut #define PPI_D2S_CLRSIPOCOUNT	0x016c /* Assertion timer for Lane 2 */
59bbfd3190SMarek Vasut #define PPI_D3S_CLRSIPOCOUNT	0x0170 /* Assertion timer for Lane 3 */
60bbfd3190SMarek Vasut #define PPI_START_FUNCTION		BIT(0)
61bbfd3190SMarek Vasut 
62bbfd3190SMarek Vasut /* DSI layer registers */
63bbfd3190SMarek Vasut #define DSI_STARTDSI		0x0204 /* START control bit of DSI-TX */
64bbfd3190SMarek Vasut #define DSI_LANEENABLE		0x0210 /* Enables each lane */
65bbfd3190SMarek Vasut #define DSI_RX_START			BIT(0)
66bbfd3190SMarek Vasut 
67bbfd3190SMarek Vasut /* Lane enable PPI and DSI register bits */
68bbfd3190SMarek Vasut #define LANEENABLE_CLEN		BIT(0)
69bbfd3190SMarek Vasut #define LANEENABLE_L0EN		BIT(1)
70bbfd3190SMarek Vasut #define LANEENABLE_L1EN		BIT(2)
71bbfd3190SMarek Vasut #define LANEENABLE_L2EN		BIT(1)
72bbfd3190SMarek Vasut #define LANEENABLE_L3EN		BIT(2)
73bbfd3190SMarek Vasut 
74bbfd3190SMarek Vasut /* Display Parallel Input Interface */
757caff0fcSAndrey Gusakov #define DPIPXLFMT		0x0440
767caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW		(1 << 10)
777caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW		(1 << 9)
787caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH		(0 << 8)
797caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1		(0 << 2) /* LSB aligned */
807caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2		(1 << 2) /* Loosely Packed */
817caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3		(2 << 2) /* LSB aligned 8-bit */
827caff0fcSAndrey Gusakov #define DPI_BPP_RGB888			(0 << 0)
837caff0fcSAndrey Gusakov #define DPI_BPP_RGB666			(1 << 0)
847caff0fcSAndrey Gusakov #define DPI_BPP_RGB565			(2 << 0)
857caff0fcSAndrey Gusakov 
86bbfd3190SMarek Vasut /* Display Parallel Output Interface */
87bbfd3190SMarek Vasut #define POCTRL			0x0448
88bbfd3190SMarek Vasut #define POCTRL_S2P			BIT(7)
89bbfd3190SMarek Vasut #define POCTRL_PCLK_POL			BIT(3)
90bbfd3190SMarek Vasut #define POCTRL_VS_POL			BIT(2)
91bbfd3190SMarek Vasut #define POCTRL_HS_POL			BIT(1)
92bbfd3190SMarek Vasut #define POCTRL_DE_POL			BIT(0)
93bbfd3190SMarek Vasut 
947caff0fcSAndrey Gusakov /* Video Path */
957caff0fcSAndrey Gusakov #define VPCTRL0			0x0450
963f072c30SAndrey Smirnov #define VSDELAY			GENMASK(31, 20)
977caff0fcSAndrey Gusakov #define OPXLFMT_RGB666			(0 << 8)
987caff0fcSAndrey Gusakov #define OPXLFMT_RGB888			(1 << 8)
997caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED		(0 << 4) /* Video Timing Gen Disabled */
1007caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED			(1 << 4) /* Video Timing Gen Enabled */
1017caff0fcSAndrey Gusakov #define MSF_DISABLED			(0 << 0) /* Magic Square FRC disabled */
1027caff0fcSAndrey Gusakov #define MSF_ENABLED			(1 << 0) /* Magic Square FRC enabled */
1037caff0fcSAndrey Gusakov #define HTIM01			0x0454
1043f072c30SAndrey Smirnov #define HPW			GENMASK(8, 0)
1053f072c30SAndrey Smirnov #define HBPR			GENMASK(24, 16)
1067caff0fcSAndrey Gusakov #define HTIM02			0x0458
1073f072c30SAndrey Smirnov #define HDISPR			GENMASK(10, 0)
1083f072c30SAndrey Smirnov #define HFPR			GENMASK(24, 16)
1097caff0fcSAndrey Gusakov #define VTIM01			0x045c
1103f072c30SAndrey Smirnov #define VSPR			GENMASK(7, 0)
1113f072c30SAndrey Smirnov #define VBPR			GENMASK(23, 16)
1127caff0fcSAndrey Gusakov #define VTIM02			0x0460
1133f072c30SAndrey Smirnov #define VFPR			GENMASK(23, 16)
1143f072c30SAndrey Smirnov #define VDISPR			GENMASK(10, 0)
1157caff0fcSAndrey Gusakov #define VFUEN0			0x0464
1167caff0fcSAndrey Gusakov #define VFUEN				BIT(0)   /* Video Frame Timing Upload */
1177caff0fcSAndrey Gusakov 
1187caff0fcSAndrey Gusakov /* System */
1197caff0fcSAndrey Gusakov #define TC_IDREG		0x0500
120f25ee501STomi Valkeinen #define SYSSTAT			0x0508
1217caff0fcSAndrey Gusakov #define SYSCTRL			0x0510
1227caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT		(0 << 3)
1237caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX		(1 << 3)
1247caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT		(0 << 0)
1257caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX		(1 << 0)
1267caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX		(2 << 0)
1277caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR		(3 << 0)
12852c2197aSLucas Stach #define SYSRSTENB		0x050c
12952c2197aSLucas Stach #define ENBI2C				(1 << 0)
13052c2197aSLucas Stach #define ENBLCD0				(1 << 2)
13152c2197aSLucas Stach #define ENBBM				(1 << 3)
13252c2197aSLucas Stach #define ENBDSIRX			(1 << 4)
13352c2197aSLucas Stach #define ENBREG				(1 << 5)
13452c2197aSLucas Stach #define ENBHDCP				(1 << 8)
135af9526f2STomi Valkeinen #define GPIOM			0x0540
136f25ee501STomi Valkeinen #define GPIOC			0x0544
137f25ee501STomi Valkeinen #define GPIOO			0x0548
138af9526f2STomi Valkeinen #define GPIOI			0x054c
139af9526f2STomi Valkeinen #define INTCTL_G		0x0560
140af9526f2STomi Valkeinen #define INTSTS_G		0x0564
141f25ee501STomi Valkeinen 
142f25ee501STomi Valkeinen #define INT_SYSERR		BIT(16)
143f25ee501STomi Valkeinen #define INT_GPIO_H(x)		(1 << (x == 0 ? 2 : 10))
144f25ee501STomi Valkeinen #define INT_GPIO_LC(x)		(1 << (x == 0 ? 3 : 11))
145f25ee501STomi Valkeinen 
146af9526f2STomi Valkeinen #define INT_GP0_LCNT		0x0584
147af9526f2STomi Valkeinen #define INT_GP1_LCNT		0x0588
1487caff0fcSAndrey Gusakov 
1497caff0fcSAndrey Gusakov /* Control */
1507caff0fcSAndrey Gusakov #define DP0CTL			0x0600
1517caff0fcSAndrey Gusakov #define VID_MN_GEN			BIT(6)   /* Auto-generate M/N values */
1527caff0fcSAndrey Gusakov #define EF_EN				BIT(5)   /* Enable Enhanced Framing */
1537caff0fcSAndrey Gusakov #define VID_EN				BIT(1)   /* Video transmission enable */
1547caff0fcSAndrey Gusakov #define DP_EN				BIT(0)   /* Enable DPTX function */
1557caff0fcSAndrey Gusakov 
1567caff0fcSAndrey Gusakov /* Clocks */
1577caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0		0x0610
1587caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1		0x0614
1597caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS	0x0618
1607caff0fcSAndrey Gusakov 
1617caff0fcSAndrey Gusakov /* Main Channel */
1627caff0fcSAndrey Gusakov #define DP0_SECSAMPLE		0x0640
1637caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY	0x0644
1643f072c30SAndrey Smirnov #define VID_SYNC_DLY		GENMASK(15, 0)
1653f072c30SAndrey Smirnov #define THRESH_DLY		GENMASK(31, 16)
1663f072c30SAndrey Smirnov 
1677caff0fcSAndrey Gusakov #define DP0_TOTALVAL		0x0648
1683f072c30SAndrey Smirnov #define H_TOTAL			GENMASK(15, 0)
1693f072c30SAndrey Smirnov #define V_TOTAL			GENMASK(31, 16)
1707caff0fcSAndrey Gusakov #define DP0_STARTVAL		0x064c
1713f072c30SAndrey Smirnov #define H_START			GENMASK(15, 0)
1723f072c30SAndrey Smirnov #define V_START			GENMASK(31, 16)
1737caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL		0x0650
1743f072c30SAndrey Smirnov #define H_ACT			GENMASK(15, 0)
1753f072c30SAndrey Smirnov #define V_ACT			GENMASK(31, 16)
1763f072c30SAndrey Smirnov 
1777caff0fcSAndrey Gusakov #define DP0_SYNCVAL		0x0654
1783f072c30SAndrey Smirnov #define VS_WIDTH		GENMASK(30, 16)
1793f072c30SAndrey Smirnov #define HS_WIDTH		GENMASK(14, 0)
1807923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW	(1 << 15)
1817923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW	(1 << 31)
1827caff0fcSAndrey Gusakov #define DP0_MISC		0x0658
183f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED		(63) /* LSCLK cycles per TU */
1843f072c30SAndrey Smirnov #define MAX_TU_SYMBOL		GENMASK(28, 23)
1853f072c30SAndrey Smirnov #define TU_SIZE			GENMASK(21, 16)
1867caff0fcSAndrey Gusakov #define BPC_6				(0 << 5)
1877caff0fcSAndrey Gusakov #define BPC_8				(1 << 5)
1887caff0fcSAndrey Gusakov 
1897caff0fcSAndrey Gusakov /* AUX channel */
1907caff0fcSAndrey Gusakov #define DP0_AUXCFG0		0x0660
191fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_BSIZE	GENMASK(11, 8)
192fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_ADDR_ONLY	BIT(4)
1937caff0fcSAndrey Gusakov #define DP0_AUXCFG1		0x0664
1947caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN		BIT(16)
1957caff0fcSAndrey Gusakov 
1967caff0fcSAndrey Gusakov #define DP0_AUXADDR		0x0668
1977caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i)		(0x066c + (i) * 4)
1987caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i)		(0x067c + (i) * 4)
1997caff0fcSAndrey Gusakov #define DP0_AUXSTATUS		0x068c
20012dfe7c4SAndrey Smirnov #define AUX_BYTES		GENMASK(15, 8)
20112dfe7c4SAndrey Smirnov #define AUX_STATUS		GENMASK(7, 4)
2027caff0fcSAndrey Gusakov #define AUX_TIMEOUT		BIT(1)
2037caff0fcSAndrey Gusakov #define AUX_BUSY		BIT(0)
2047caff0fcSAndrey Gusakov #define DP0_AUXI2CADR		0x0698
2057caff0fcSAndrey Gusakov 
2067caff0fcSAndrey Gusakov /* Link Training */
2077caff0fcSAndrey Gusakov #define DP0_SRCCTRL		0x06a0
2087caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS		BIT(13)
2097caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B		BIT(12)
2107caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP		(0 << 8)
2117caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1			(1 << 8)
2127caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2			(2 << 8)
2137caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW		BIT(7)
2147caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG		BIT(3)
2157caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1		(0 << 2)
2167caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2		(1 << 2)
2177caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27		(1 << 1)
2187caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162		(0 << 1)
2197caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT		BIT(0)
2207caff0fcSAndrey Gusakov #define DP0_LTSTAT		0x06d0
2217caff0fcSAndrey Gusakov #define LT_LOOPDONE			BIT(13)
2227caff0fcSAndrey Gusakov #define LT_STATUS_MASK			(0x1f << 8)
2237caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS		(DP_CHANNEL_EQ_BITS << 4)
2247caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE		BIT(3)
2257caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS		(DP_CHANNEL_EQ_BITS)
2267caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ		0x06d4
2277caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL		0x06d8
2287caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL		0x06e4
2297caff0fcSAndrey Gusakov 
230adf41098STomi Valkeinen #define DP1_SRCCTRL		0x07a0
231adf41098STomi Valkeinen 
2327caff0fcSAndrey Gusakov /* PHY */
2337caff0fcSAndrey Gusakov #define DP_PHY_CTRL		0x0800
2347caff0fcSAndrey Gusakov #define DP_PHY_RST			BIT(28)  /* DP PHY Global Soft Reset */
2357caff0fcSAndrey Gusakov #define BGREN				BIT(25)  /* AUX PHY BGR Enable */
2367caff0fcSAndrey Gusakov #define PWR_SW_EN			BIT(24)  /* PHY Power Switch Enable */
2377caff0fcSAndrey Gusakov #define PHY_M1_RST			BIT(12)  /* Reset PHY1 Main Channel */
2387caff0fcSAndrey Gusakov #define PHY_RDY				BIT(16)  /* PHY Main Channels Ready */
2397caff0fcSAndrey Gusakov #define PHY_M0_RST			BIT(8)   /* Reset PHY0 Main Channel */
240adf41098STomi Valkeinen #define PHY_2LANE			BIT(2)   /* PHY Enable 2 lanes */
2417caff0fcSAndrey Gusakov #define PHY_A0_EN			BIT(1)   /* PHY Aux Channel0 Enable */
2427caff0fcSAndrey Gusakov #define PHY_M0_EN			BIT(0)   /* PHY Main Channel0 Enable */
2437caff0fcSAndrey Gusakov 
2447caff0fcSAndrey Gusakov /* PLL */
2457caff0fcSAndrey Gusakov #define DP0_PLLCTRL		0x0900
2467caff0fcSAndrey Gusakov #define DP1_PLLCTRL		0x0904	/* not defined in DS */
2477caff0fcSAndrey Gusakov #define PXL_PLLCTRL		0x0908
2487caff0fcSAndrey Gusakov #define PLLUPDATE			BIT(2)
2497caff0fcSAndrey Gusakov #define PLLBYP				BIT(1)
2507caff0fcSAndrey Gusakov #define PLLEN				BIT(0)
2517caff0fcSAndrey Gusakov #define PXL_PLLPARAM		0x0914
2527caff0fcSAndrey Gusakov #define IN_SEL_REFCLK			(0 << 14)
2537caff0fcSAndrey Gusakov #define SYS_PLLPARAM		0x0918
2547caff0fcSAndrey Gusakov #define REF_FREQ_38M4			(0 << 8) /* 38.4 MHz */
2557caff0fcSAndrey Gusakov #define REF_FREQ_19M2			(1 << 8) /* 19.2 MHz */
2567caff0fcSAndrey Gusakov #define REF_FREQ_26M			(2 << 8) /* 26 MHz */
2577caff0fcSAndrey Gusakov #define REF_FREQ_13M			(3 << 8) /* 13 MHz */
2587caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK		(0 << 4)
2597caff0fcSAndrey Gusakov #define LSCLK_DIV_1			(0 << 0)
2607caff0fcSAndrey Gusakov #define LSCLK_DIV_2			(1 << 0)
2617caff0fcSAndrey Gusakov 
2627caff0fcSAndrey Gusakov /* Test & Debug */
2637caff0fcSAndrey Gusakov #define TSTCTL			0x0a00
2643f072c30SAndrey Smirnov #define COLOR_R			GENMASK(31, 24)
2653f072c30SAndrey Smirnov #define COLOR_G			GENMASK(23, 16)
2663f072c30SAndrey Smirnov #define COLOR_B			GENMASK(15, 8)
2673f072c30SAndrey Smirnov #define ENI2CFILTER		BIT(4)
2683f072c30SAndrey Smirnov #define COLOR_BAR_MODE		GENMASK(1, 0)
2693f072c30SAndrey Smirnov #define COLOR_BAR_MODE_BARS	2
2707caff0fcSAndrey Gusakov #define PLL_DBG			0x0a04
2717caff0fcSAndrey Gusakov 
2727caff0fcSAndrey Gusakov static bool tc_test_pattern;
2737caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644);
2747caff0fcSAndrey Gusakov 
2757caff0fcSAndrey Gusakov struct tc_edp_link {
276e7dc8d40SThierry Reding 	u8			dpcd[DP_RECEIVER_CAP_SIZE];
277e7dc8d40SThierry Reding 	unsigned int		rate;
278e7dc8d40SThierry Reding 	u8			num_lanes;
2797caff0fcSAndrey Gusakov 	u8			assr;
280e5607637STomi Valkeinen 	bool			scrambler_dis;
281e5607637STomi Valkeinen 	bool			spread;
2827caff0fcSAndrey Gusakov };
2837caff0fcSAndrey Gusakov 
2847caff0fcSAndrey Gusakov struct tc_data {
2857caff0fcSAndrey Gusakov 	struct device		*dev;
2867caff0fcSAndrey Gusakov 	struct regmap		*regmap;
2877caff0fcSAndrey Gusakov 	struct drm_dp_aux	aux;
2887caff0fcSAndrey Gusakov 
2897caff0fcSAndrey Gusakov 	struct drm_bridge	bridge;
290de5e6c02SSam Ravnborg 	struct drm_bridge	*panel_bridge;
2917caff0fcSAndrey Gusakov 	struct drm_connector	connector;
2927caff0fcSAndrey Gusakov 
293bbfd3190SMarek Vasut 	struct mipi_dsi_device	*dsi;
294bbfd3190SMarek Vasut 	u8			dsi_lanes;
295bbfd3190SMarek Vasut 
2967caff0fcSAndrey Gusakov 	/* link settings */
2977caff0fcSAndrey Gusakov 	struct tc_edp_link	link;
2987caff0fcSAndrey Gusakov 
2997caff0fcSAndrey Gusakov 	/* current mode */
30046648a3cSTomi Valkeinen 	struct drm_display_mode	mode;
3017caff0fcSAndrey Gusakov 
3027caff0fcSAndrey Gusakov 	u32			rev;
3037caff0fcSAndrey Gusakov 	u8			assr;
3047caff0fcSAndrey Gusakov 
3057caff0fcSAndrey Gusakov 	struct gpio_desc	*sd_gpio;
3067caff0fcSAndrey Gusakov 	struct gpio_desc	*reset_gpio;
3077caff0fcSAndrey Gusakov 	struct clk		*refclk;
308f25ee501STomi Valkeinen 
309f25ee501STomi Valkeinen 	/* do we have IRQ */
310f25ee501STomi Valkeinen 	bool			have_irq;
311f25ee501STomi Valkeinen 
312f25ee501STomi Valkeinen 	/* HPD pin number (0 or 1) or -ENODEV */
313f25ee501STomi Valkeinen 	int			hpd_pin;
3147caff0fcSAndrey Gusakov };
3157caff0fcSAndrey Gusakov 
3167caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
3177caff0fcSAndrey Gusakov {
3187caff0fcSAndrey Gusakov 	return container_of(a, struct tc_data, aux);
3197caff0fcSAndrey Gusakov }
3207caff0fcSAndrey Gusakov 
3217caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
3227caff0fcSAndrey Gusakov {
3237caff0fcSAndrey Gusakov 	return container_of(b, struct tc_data, bridge);
3247caff0fcSAndrey Gusakov }
3257caff0fcSAndrey Gusakov 
3267caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c)
3277caff0fcSAndrey Gusakov {
3287caff0fcSAndrey Gusakov 	return container_of(c, struct tc_data, connector);
3297caff0fcSAndrey Gusakov }
3307caff0fcSAndrey Gusakov 
33193a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
3327caff0fcSAndrey Gusakov 				  unsigned int cond_mask,
3337caff0fcSAndrey Gusakov 				  unsigned int cond_value,
3347caff0fcSAndrey Gusakov 				  unsigned long sleep_us, u64 timeout_us)
3357caff0fcSAndrey Gusakov {
3367caff0fcSAndrey Gusakov 	unsigned int val;
3377caff0fcSAndrey Gusakov 
33893a10569SAndrey Smirnov 	return regmap_read_poll_timeout(tc->regmap, addr, val,
33993a10569SAndrey Smirnov 					(val & cond_mask) == cond_value,
34093a10569SAndrey Smirnov 					sleep_us, timeout_us);
3417caff0fcSAndrey Gusakov }
3427caff0fcSAndrey Gusakov 
34372648926SAndrey Smirnov static int tc_aux_wait_busy(struct tc_data *tc)
3447caff0fcSAndrey Gusakov {
3458a6483acSTomi Valkeinen 	return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 100, 100000);
3467caff0fcSAndrey Gusakov }
3477caff0fcSAndrey Gusakov 
348792a081aSAndrey Smirnov static int tc_aux_write_data(struct tc_data *tc, const void *data,
349792a081aSAndrey Smirnov 			     size_t size)
350792a081aSAndrey Smirnov {
351792a081aSAndrey Smirnov 	u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
352792a081aSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
353792a081aSAndrey Smirnov 
354792a081aSAndrey Smirnov 	memcpy(auxwdata, data, size);
355792a081aSAndrey Smirnov 
356792a081aSAndrey Smirnov 	ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
357792a081aSAndrey Smirnov 	if (ret)
358792a081aSAndrey Smirnov 		return ret;
359792a081aSAndrey Smirnov 
360792a081aSAndrey Smirnov 	return size;
361792a081aSAndrey Smirnov }
362792a081aSAndrey Smirnov 
36353b166dcSAndrey Smirnov static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
36453b166dcSAndrey Smirnov {
36553b166dcSAndrey Smirnov 	u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
36653b166dcSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
36753b166dcSAndrey Smirnov 
36853b166dcSAndrey Smirnov 	ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
36953b166dcSAndrey Smirnov 	if (ret)
37053b166dcSAndrey Smirnov 		return ret;
37153b166dcSAndrey Smirnov 
37253b166dcSAndrey Smirnov 	memcpy(data, auxrdata, size);
37353b166dcSAndrey Smirnov 
37453b166dcSAndrey Smirnov 	return size;
37553b166dcSAndrey Smirnov }
37653b166dcSAndrey Smirnov 
377fdb29b73SAndrey Smirnov static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size)
378fdb29b73SAndrey Smirnov {
379fdb29b73SAndrey Smirnov 	u32 auxcfg0 = msg->request;
380fdb29b73SAndrey Smirnov 
381fdb29b73SAndrey Smirnov 	if (size)
382fdb29b73SAndrey Smirnov 		auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1);
383fdb29b73SAndrey Smirnov 	else
384fdb29b73SAndrey Smirnov 		auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY;
385fdb29b73SAndrey Smirnov 
386fdb29b73SAndrey Smirnov 	return auxcfg0;
387fdb29b73SAndrey Smirnov }
388fdb29b73SAndrey Smirnov 
3897caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
3907caff0fcSAndrey Gusakov 			       struct drm_dp_aux_msg *msg)
3917caff0fcSAndrey Gusakov {
3927caff0fcSAndrey Gusakov 	struct tc_data *tc = aux_to_tc(aux);
393e0655feaSAndrey Smirnov 	size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
3947caff0fcSAndrey Gusakov 	u8 request = msg->request & ~DP_AUX_I2C_MOT;
39512dfe7c4SAndrey Smirnov 	u32 auxstatus;
3967caff0fcSAndrey Gusakov 	int ret;
3977caff0fcSAndrey Gusakov 
39872648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
3997caff0fcSAndrey Gusakov 	if (ret)
4006d0c3831SAndrey Smirnov 		return ret;
4017caff0fcSAndrey Gusakov 
402792a081aSAndrey Smirnov 	switch (request) {
403792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
404792a081aSAndrey Smirnov 	case DP_AUX_I2C_READ:
405792a081aSAndrey Smirnov 		break;
406792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_WRITE:
407792a081aSAndrey Smirnov 	case DP_AUX_I2C_WRITE:
408fdb29b73SAndrey Smirnov 		if (size) {
409792a081aSAndrey Smirnov 			ret = tc_aux_write_data(tc, msg->buffer, size);
410792a081aSAndrey Smirnov 			if (ret < 0)
4116d0c3831SAndrey Smirnov 				return ret;
412fdb29b73SAndrey Smirnov 		}
413792a081aSAndrey Smirnov 		break;
414792a081aSAndrey Smirnov 	default:
4157caff0fcSAndrey Gusakov 		return -EINVAL;
4167caff0fcSAndrey Gusakov 	}
4177caff0fcSAndrey Gusakov 
4187caff0fcSAndrey Gusakov 	/* Store address */
4196d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
4206d0c3831SAndrey Smirnov 	if (ret)
4216d0c3831SAndrey Smirnov 		return ret;
4227caff0fcSAndrey Gusakov 	/* Start transfer */
423fdb29b73SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size));
4246d0c3831SAndrey Smirnov 	if (ret)
4256d0c3831SAndrey Smirnov 		return ret;
4267caff0fcSAndrey Gusakov 
42772648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
4287caff0fcSAndrey Gusakov 	if (ret)
4296d0c3831SAndrey Smirnov 		return ret;
4307caff0fcSAndrey Gusakov 
43112dfe7c4SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
4327caff0fcSAndrey Gusakov 	if (ret)
4336d0c3831SAndrey Smirnov 		return ret;
4347caff0fcSAndrey Gusakov 
43512dfe7c4SAndrey Smirnov 	if (auxstatus & AUX_TIMEOUT)
43612dfe7c4SAndrey Smirnov 		return -ETIMEDOUT;
437fdb29b73SAndrey Smirnov 	/*
438fdb29b73SAndrey Smirnov 	 * For some reason address-only DP_AUX_I2C_WRITE (MOT), still
439fdb29b73SAndrey Smirnov 	 * reports 1 byte transferred in its status. To deal we that
440fdb29b73SAndrey Smirnov 	 * we ignore aux_bytes field if we know that this was an
441fdb29b73SAndrey Smirnov 	 * address-only transfer
442fdb29b73SAndrey Smirnov 	 */
443fdb29b73SAndrey Smirnov 	if (size)
44412dfe7c4SAndrey Smirnov 		size = FIELD_GET(AUX_BYTES, auxstatus);
44512dfe7c4SAndrey Smirnov 	msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
44612dfe7c4SAndrey Smirnov 
44753b166dcSAndrey Smirnov 	switch (request) {
44853b166dcSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
44953b166dcSAndrey Smirnov 	case DP_AUX_I2C_READ:
450fdb29b73SAndrey Smirnov 		if (size)
45153b166dcSAndrey Smirnov 			return tc_aux_read_data(tc, msg->buffer, size);
452fdb29b73SAndrey Smirnov 		break;
4537caff0fcSAndrey Gusakov 	}
4547caff0fcSAndrey Gusakov 
4557caff0fcSAndrey Gusakov 	return size;
4567caff0fcSAndrey Gusakov }
4577caff0fcSAndrey Gusakov 
4587caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = {
4597caff0fcSAndrey Gusakov 	"No errors",
4607caff0fcSAndrey Gusakov 	"Aux write error",
4617caff0fcSAndrey Gusakov 	"Aux read error",
4627caff0fcSAndrey Gusakov 	"Max voltage reached error",
4637caff0fcSAndrey Gusakov 	"Loop counter expired error",
4647caff0fcSAndrey Gusakov 	"res", "res", "res"
4657caff0fcSAndrey Gusakov };
4667caff0fcSAndrey Gusakov 
4677caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = {
4687caff0fcSAndrey Gusakov 	"No errors",
4697caff0fcSAndrey Gusakov 	"Aux write error",
4707caff0fcSAndrey Gusakov 	"Aux read error",
4717caff0fcSAndrey Gusakov 	"Clock recovery failed error",
4727caff0fcSAndrey Gusakov 	"Loop counter expired error",
4737caff0fcSAndrey Gusakov 	"res", "res", "res"
4747caff0fcSAndrey Gusakov };
4757caff0fcSAndrey Gusakov 
4767caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc)
4777caff0fcSAndrey Gusakov {
4787caff0fcSAndrey Gusakov 	/*
4797caff0fcSAndrey Gusakov 	 * No training pattern, skew lane 1 data by two LSCLK cycles with
4807caff0fcSAndrey Gusakov 	 * respect to lane 0 data, AutoCorrect Mode = 0
4817caff0fcSAndrey Gusakov 	 */
4824b30bf41STomi Valkeinen 	u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
4837caff0fcSAndrey Gusakov 
4847caff0fcSAndrey Gusakov 	if (tc->link.scrambler_dis)
4857caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SCRMBLDIS;	/* Scrambler Disabled */
4867caff0fcSAndrey Gusakov 	if (tc->link.spread)
4877caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SSCG;	/* Spread Spectrum Enable */
488e7dc8d40SThierry Reding 	if (tc->link.num_lanes == 2)
4897caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_LANES_2;	/* Two Main Channel Lanes */
490e7dc8d40SThierry Reding 	if (tc->link.rate != 162000)
4917caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_BW27;	/* 2.7 Gbps link */
4927caff0fcSAndrey Gusakov 	return reg;
4937caff0fcSAndrey Gusakov }
4947caff0fcSAndrey Gusakov 
495134fb306SAndrey Smirnov static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
4967caff0fcSAndrey Gusakov {
497134fb306SAndrey Smirnov 	int ret;
498134fb306SAndrey Smirnov 
499134fb306SAndrey Smirnov 	ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
500134fb306SAndrey Smirnov 	if (ret)
501134fb306SAndrey Smirnov 		return ret;
502134fb306SAndrey Smirnov 
5037caff0fcSAndrey Gusakov 	/* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
5047caff0fcSAndrey Gusakov 	usleep_range(3000, 6000);
505134fb306SAndrey Smirnov 
506134fb306SAndrey Smirnov 	return 0;
5077caff0fcSAndrey Gusakov }
5087caff0fcSAndrey Gusakov 
5097caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
5107caff0fcSAndrey Gusakov {
5117caff0fcSAndrey Gusakov 	int ret;
5127caff0fcSAndrey Gusakov 	int i_pre, best_pre = 1;
5137caff0fcSAndrey Gusakov 	int i_post, best_post = 1;
5147caff0fcSAndrey Gusakov 	int div, best_div = 1;
5157caff0fcSAndrey Gusakov 	int mul, best_mul = 1;
5167caff0fcSAndrey Gusakov 	int delta, best_delta;
5177caff0fcSAndrey Gusakov 	int ext_div[] = {1, 2, 3, 5, 7};
518bbfd3190SMarek Vasut 	int clk_min, clk_max;
5197caff0fcSAndrey Gusakov 	int best_pixelclock = 0;
5207caff0fcSAndrey Gusakov 	int vco_hi = 0;
5216d0c3831SAndrey Smirnov 	u32 pxl_pllparam;
5227caff0fcSAndrey Gusakov 
523bbfd3190SMarek Vasut 	/*
524bbfd3190SMarek Vasut 	 * refclk * mul / (ext_pre_div * pre_div) should be in range:
525bbfd3190SMarek Vasut 	 * - DPI ..... 0 to 100 MHz
526bbfd3190SMarek Vasut 	 * - (e)DP ... 150 to 650 MHz
527bbfd3190SMarek Vasut 	 */
528bbfd3190SMarek Vasut 	if (tc->bridge.type == DRM_MODE_CONNECTOR_DPI) {
529bbfd3190SMarek Vasut 		clk_min = 0;
530bbfd3190SMarek Vasut 		clk_max = 100000000;
531bbfd3190SMarek Vasut 	} else {
532bbfd3190SMarek Vasut 		clk_min = 150000000;
533bbfd3190SMarek Vasut 		clk_max = 650000000;
534bbfd3190SMarek Vasut 	}
535bbfd3190SMarek Vasut 
5367caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
5377caff0fcSAndrey Gusakov 		refclk);
5387caff0fcSAndrey Gusakov 	best_delta = pixelclock;
5397caff0fcSAndrey Gusakov 	/* Loop over all possible ext_divs, skipping invalid configurations */
5407caff0fcSAndrey Gusakov 	for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
5417caff0fcSAndrey Gusakov 		/*
5427caff0fcSAndrey Gusakov 		 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
5437caff0fcSAndrey Gusakov 		 * We don't allow any refclk > 200 MHz, only check lower bounds.
5447caff0fcSAndrey Gusakov 		 */
5457caff0fcSAndrey Gusakov 		if (refclk / ext_div[i_pre] < 1000000)
5467caff0fcSAndrey Gusakov 			continue;
5477caff0fcSAndrey Gusakov 		for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
5487caff0fcSAndrey Gusakov 			for (div = 1; div <= 16; div++) {
5497caff0fcSAndrey Gusakov 				u32 clk;
5507caff0fcSAndrey Gusakov 				u64 tmp;
5517caff0fcSAndrey Gusakov 
5527caff0fcSAndrey Gusakov 				tmp = pixelclock * ext_div[i_pre] *
5537caff0fcSAndrey Gusakov 				      ext_div[i_post] * div;
5547caff0fcSAndrey Gusakov 				do_div(tmp, refclk);
5557caff0fcSAndrey Gusakov 				mul = tmp;
5567caff0fcSAndrey Gusakov 
5577caff0fcSAndrey Gusakov 				/* Check limits */
5587caff0fcSAndrey Gusakov 				if ((mul < 1) || (mul > 128))
5597caff0fcSAndrey Gusakov 					continue;
5607caff0fcSAndrey Gusakov 
5617caff0fcSAndrey Gusakov 				clk = (refclk / ext_div[i_pre] / div) * mul;
562bbfd3190SMarek Vasut 				if ((clk > clk_max) || (clk < clk_min))
5637caff0fcSAndrey Gusakov 					continue;
5647caff0fcSAndrey Gusakov 
5657caff0fcSAndrey Gusakov 				clk = clk / ext_div[i_post];
5667caff0fcSAndrey Gusakov 				delta = clk - pixelclock;
5677caff0fcSAndrey Gusakov 
5687caff0fcSAndrey Gusakov 				if (abs(delta) < abs(best_delta)) {
5697caff0fcSAndrey Gusakov 					best_pre = i_pre;
5707caff0fcSAndrey Gusakov 					best_post = i_post;
5717caff0fcSAndrey Gusakov 					best_div = div;
5727caff0fcSAndrey Gusakov 					best_mul = mul;
5737caff0fcSAndrey Gusakov 					best_delta = delta;
5747caff0fcSAndrey Gusakov 					best_pixelclock = clk;
5757caff0fcSAndrey Gusakov 				}
5767caff0fcSAndrey Gusakov 			}
5777caff0fcSAndrey Gusakov 		}
5787caff0fcSAndrey Gusakov 	}
5797caff0fcSAndrey Gusakov 	if (best_pixelclock == 0) {
5807caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
5817caff0fcSAndrey Gusakov 			pixelclock);
5827caff0fcSAndrey Gusakov 		return -EINVAL;
5837caff0fcSAndrey Gusakov 	}
5847caff0fcSAndrey Gusakov 
5857caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
5867caff0fcSAndrey Gusakov 		best_delta);
5877caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
5887caff0fcSAndrey Gusakov 		ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
5897caff0fcSAndrey Gusakov 
5907caff0fcSAndrey Gusakov 	/* if VCO >= 300 MHz */
5917caff0fcSAndrey Gusakov 	if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
5927caff0fcSAndrey Gusakov 		vco_hi = 1;
5937caff0fcSAndrey Gusakov 	/* see DS */
5947caff0fcSAndrey Gusakov 	if (best_div == 16)
5957caff0fcSAndrey Gusakov 		best_div = 0;
5967caff0fcSAndrey Gusakov 	if (best_mul == 128)
5977caff0fcSAndrey Gusakov 		best_mul = 0;
5987caff0fcSAndrey Gusakov 
5997caff0fcSAndrey Gusakov 	/* Power up PLL and switch to bypass */
6006d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
6016d0c3831SAndrey Smirnov 	if (ret)
6026d0c3831SAndrey Smirnov 		return ret;
6037caff0fcSAndrey Gusakov 
6046d0c3831SAndrey Smirnov 	pxl_pllparam  = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
6056d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
6066d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
6076d0c3831SAndrey Smirnov 	pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
6086d0c3831SAndrey Smirnov 	pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
6096d0c3831SAndrey Smirnov 	pxl_pllparam |= best_mul; /* Multiplier for PLL */
6106d0c3831SAndrey Smirnov 
6116d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
6126d0c3831SAndrey Smirnov 	if (ret)
6136d0c3831SAndrey Smirnov 		return ret;
6147caff0fcSAndrey Gusakov 
6157caff0fcSAndrey Gusakov 	/* Force PLL parameter update and disable bypass */
616134fb306SAndrey Smirnov 	return tc_pllupdate(tc, PXL_PLLCTRL);
6177caff0fcSAndrey Gusakov }
6187caff0fcSAndrey Gusakov 
6197caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc)
6207caff0fcSAndrey Gusakov {
6217caff0fcSAndrey Gusakov 	/* Enable PLL bypass, power down PLL */
6227caff0fcSAndrey Gusakov 	return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
6237caff0fcSAndrey Gusakov }
6247caff0fcSAndrey Gusakov 
6257caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc)
6267caff0fcSAndrey Gusakov {
6277caff0fcSAndrey Gusakov 	/*
6287caff0fcSAndrey Gusakov 	 * If the Stream clock and Link Symbol clock are
6297caff0fcSAndrey Gusakov 	 * asynchronous with each other, the value of M changes over
6307caff0fcSAndrey Gusakov 	 * time. This way of generating link clock and stream
6317caff0fcSAndrey Gusakov 	 * clock is called Asynchronous Clock mode. The value M
6327caff0fcSAndrey Gusakov 	 * must change while the value N stays constant. The
6337caff0fcSAndrey Gusakov 	 * value of N in this Asynchronous Clock mode must be set
6347caff0fcSAndrey Gusakov 	 * to 2^15 or 32,768.
6357caff0fcSAndrey Gusakov 	 *
6367caff0fcSAndrey Gusakov 	 * LSCLK = 1/10 of high speed link clock
6377caff0fcSAndrey Gusakov 	 *
6387caff0fcSAndrey Gusakov 	 * f_STRMCLK = M/N * f_LSCLK
6397caff0fcSAndrey Gusakov 	 * M/N = f_STRMCLK / f_LSCLK
6407caff0fcSAndrey Gusakov 	 *
6417caff0fcSAndrey Gusakov 	 */
6426d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
6437caff0fcSAndrey Gusakov }
6447caff0fcSAndrey Gusakov 
645c49f60dfSAndrey Smirnov static int tc_set_syspllparam(struct tc_data *tc)
6467caff0fcSAndrey Gusakov {
6477caff0fcSAndrey Gusakov 	unsigned long rate;
648c49f60dfSAndrey Smirnov 	u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
6497caff0fcSAndrey Gusakov 
6507caff0fcSAndrey Gusakov 	rate = clk_get_rate(tc->refclk);
6517caff0fcSAndrey Gusakov 	switch (rate) {
6527caff0fcSAndrey Gusakov 	case 38400000:
653c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_38M4;
6547caff0fcSAndrey Gusakov 		break;
6557caff0fcSAndrey Gusakov 	case 26000000:
656c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_26M;
6577caff0fcSAndrey Gusakov 		break;
6587caff0fcSAndrey Gusakov 	case 19200000:
659c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_19M2;
6607caff0fcSAndrey Gusakov 		break;
6617caff0fcSAndrey Gusakov 	case 13000000:
662c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_13M;
6637caff0fcSAndrey Gusakov 		break;
6647caff0fcSAndrey Gusakov 	default:
6657caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
6667caff0fcSAndrey Gusakov 		return -EINVAL;
6677caff0fcSAndrey Gusakov 	}
6687caff0fcSAndrey Gusakov 
669c49f60dfSAndrey Smirnov 	return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
670c49f60dfSAndrey Smirnov }
671c49f60dfSAndrey Smirnov 
672c49f60dfSAndrey Smirnov static int tc_aux_link_setup(struct tc_data *tc)
673c49f60dfSAndrey Smirnov {
674c49f60dfSAndrey Smirnov 	int ret;
675c49f60dfSAndrey Smirnov 	u32 dp0_auxcfg1;
676c49f60dfSAndrey Smirnov 
6777caff0fcSAndrey Gusakov 	/* Setup DP-PHY / PLL */
678c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
6796d0c3831SAndrey Smirnov 	if (ret)
6806d0c3831SAndrey Smirnov 		goto err;
6817caff0fcSAndrey Gusakov 
6826d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL,
6836d0c3831SAndrey Smirnov 			   BGREN | PWR_SW_EN | PHY_A0_EN);
6846d0c3831SAndrey Smirnov 	if (ret)
6856d0c3831SAndrey Smirnov 		goto err;
6867caff0fcSAndrey Gusakov 	/*
6877caff0fcSAndrey Gusakov 	 * Initially PLLs are in bypass. Force PLL parameter update,
6887caff0fcSAndrey Gusakov 	 * disable PLL bypass, enable PLL
6897caff0fcSAndrey Gusakov 	 */
690134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
6916d0c3831SAndrey Smirnov 	if (ret)
6926d0c3831SAndrey Smirnov 		goto err;
6937caff0fcSAndrey Gusakov 
694134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
6956d0c3831SAndrey Smirnov 	if (ret)
6966d0c3831SAndrey Smirnov 		goto err;
6977caff0fcSAndrey Gusakov 
6988a6483acSTomi Valkeinen 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 100, 100000);
6997caff0fcSAndrey Gusakov 	if (ret == -ETIMEDOUT) {
7007caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Timeout waiting for PHY to become ready");
7017caff0fcSAndrey Gusakov 		return ret;
702ca342386STomi Valkeinen 	} else if (ret) {
7037caff0fcSAndrey Gusakov 		goto err;
704ca342386STomi Valkeinen 	}
7057caff0fcSAndrey Gusakov 
7067caff0fcSAndrey Gusakov 	/* Setup AUX link */
7076d0c3831SAndrey Smirnov 	dp0_auxcfg1  = AUX_RX_FILTER_EN;
7086d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
7096d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
7106d0c3831SAndrey Smirnov 
7116d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
7126d0c3831SAndrey Smirnov 	if (ret)
7136d0c3831SAndrey Smirnov 		goto err;
7147caff0fcSAndrey Gusakov 
715824c7bb4SMarek Vasut 	/* Register DP AUX channel */
716824c7bb4SMarek Vasut 	tc->aux.name = "TC358767 AUX i2c adapter";
717824c7bb4SMarek Vasut 	tc->aux.dev = tc->dev;
718824c7bb4SMarek Vasut 	tc->aux.transfer = tc_aux_transfer;
719824c7bb4SMarek Vasut 	drm_dp_aux_init(&tc->aux);
720824c7bb4SMarek Vasut 
7217caff0fcSAndrey Gusakov 	return 0;
7227caff0fcSAndrey Gusakov err:
7237caff0fcSAndrey Gusakov 	dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
7247caff0fcSAndrey Gusakov 	return ret;
7257caff0fcSAndrey Gusakov }
7267caff0fcSAndrey Gusakov 
7277caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc)
7287caff0fcSAndrey Gusakov {
729e7dc8d40SThierry Reding 	u8 revision, num_lanes;
730e7dc8d40SThierry Reding 	unsigned int rate;
7317caff0fcSAndrey Gusakov 	int ret;
732d174db07SAndrey Smirnov 	u8 reg;
7337caff0fcSAndrey Gusakov 
7347caff0fcSAndrey Gusakov 	/* Read DP Rx Link Capability */
735e7dc8d40SThierry Reding 	ret = drm_dp_dpcd_read(&tc->aux, DP_DPCD_REV, tc->link.dpcd,
736e7dc8d40SThierry Reding 			       DP_RECEIVER_CAP_SIZE);
7377caff0fcSAndrey Gusakov 	if (ret < 0)
7387caff0fcSAndrey Gusakov 		goto err_dpcd_read;
739e7dc8d40SThierry Reding 
740e7dc8d40SThierry Reding 	revision = tc->link.dpcd[DP_DPCD_REV];
741e7dc8d40SThierry Reding 	rate = drm_dp_max_link_rate(tc->link.dpcd);
742e7dc8d40SThierry Reding 	num_lanes = drm_dp_max_lane_count(tc->link.dpcd);
743e7dc8d40SThierry Reding 
744e7dc8d40SThierry Reding 	if (rate != 162000 && rate != 270000) {
745cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
746e7dc8d40SThierry Reding 		rate = 270000;
747cffd2b16SAndrey Gusakov 	}
748cffd2b16SAndrey Gusakov 
749e7dc8d40SThierry Reding 	tc->link.rate = rate;
750e7dc8d40SThierry Reding 
751e7dc8d40SThierry Reding 	if (num_lanes > 2) {
752cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2 lanes\n");
753e7dc8d40SThierry Reding 		num_lanes = 2;
754cffd2b16SAndrey Gusakov 	}
7557caff0fcSAndrey Gusakov 
756e7dc8d40SThierry Reding 	tc->link.num_lanes = num_lanes;
757e7dc8d40SThierry Reding 
758d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, &reg);
7597caff0fcSAndrey Gusakov 	if (ret < 0)
7607caff0fcSAndrey Gusakov 		goto err_dpcd_read;
761d174db07SAndrey Smirnov 	tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5;
7627caff0fcSAndrey Gusakov 
763d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, &reg);
7647caff0fcSAndrey Gusakov 	if (ret < 0)
7657caff0fcSAndrey Gusakov 		goto err_dpcd_read;
7664b30bf41STomi Valkeinen 
767e5607637STomi Valkeinen 	tc->link.scrambler_dis = false;
7687caff0fcSAndrey Gusakov 	/* read assr */
769d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, &reg);
7707caff0fcSAndrey Gusakov 	if (ret < 0)
7717caff0fcSAndrey Gusakov 		goto err_dpcd_read;
772d174db07SAndrey Smirnov 	tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
7737caff0fcSAndrey Gusakov 
7747caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
775e7dc8d40SThierry Reding 		revision >> 4, revision & 0x0f,
776e7dc8d40SThierry Reding 		(tc->link.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
777e7dc8d40SThierry Reding 		tc->link.num_lanes,
778e7dc8d40SThierry Reding 		drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
77998bca69bSThierry Reding 		"enhanced" : "default");
780e5607637STomi Valkeinen 	dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
781e5607637STomi Valkeinen 		tc->link.spread ? "0.5%" : "0.0%",
782e5607637STomi Valkeinen 		tc->link.scrambler_dis ? "disabled" : "enabled");
7837caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
7847caff0fcSAndrey Gusakov 		tc->link.assr, tc->assr);
7857caff0fcSAndrey Gusakov 
7867caff0fcSAndrey Gusakov 	return 0;
7877caff0fcSAndrey Gusakov 
7887caff0fcSAndrey Gusakov err_dpcd_read:
7897caff0fcSAndrey Gusakov 	dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
7907caff0fcSAndrey Gusakov 	return ret;
7917caff0fcSAndrey Gusakov }
7927caff0fcSAndrey Gusakov 
793aebe58a7SMarek Vasut static int tc_set_common_video_mode(struct tc_data *tc,
79463f8f3baSLaurent Pinchart 				    const struct drm_display_mode *mode)
7957caff0fcSAndrey Gusakov {
7967caff0fcSAndrey Gusakov 	int left_margin = mode->htotal - mode->hsync_end;
7977caff0fcSAndrey Gusakov 	int right_margin = mode->hsync_start - mode->hdisplay;
7987caff0fcSAndrey Gusakov 	int hsync_len = mode->hsync_end - mode->hsync_start;
7997caff0fcSAndrey Gusakov 	int upper_margin = mode->vtotal - mode->vsync_end;
8007caff0fcSAndrey Gusakov 	int lower_margin = mode->vsync_start - mode->vdisplay;
8017caff0fcSAndrey Gusakov 	int vsync_len = mode->vsync_end - mode->vsync_start;
802aebe58a7SMarek Vasut 	int ret;
80366d1c3b9SAndrey Gusakov 
8047caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "set mode %dx%d\n",
8057caff0fcSAndrey Gusakov 		mode->hdisplay, mode->vdisplay);
8067caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
8077caff0fcSAndrey Gusakov 		left_margin, right_margin, hsync_len);
8087caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
8097caff0fcSAndrey Gusakov 		upper_margin, lower_margin, vsync_len);
8107caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
8117caff0fcSAndrey Gusakov 
8127caff0fcSAndrey Gusakov 
81366d1c3b9SAndrey Gusakov 	/*
81466d1c3b9SAndrey Gusakov 	 * LCD Ctl Frame Size
81566d1c3b9SAndrey Gusakov 	 * datasheet is not clear of vsdelay in case of DPI
81666d1c3b9SAndrey Gusakov 	 * assume we do not need any delay when DPI is a source of
81766d1c3b9SAndrey Gusakov 	 * sync signals
81866d1c3b9SAndrey Gusakov 	 */
8196d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VPCTRL0,
8203f072c30SAndrey Smirnov 			   FIELD_PREP(VSDELAY, 0) |
8217caff0fcSAndrey Gusakov 			   OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
8226d0c3831SAndrey Smirnov 	if (ret)
8236d0c3831SAndrey Smirnov 		return ret;
8246d0c3831SAndrey Smirnov 
8256d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM01,
8263f072c30SAndrey Smirnov 			   FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
8273f072c30SAndrey Smirnov 			   FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
8286d0c3831SAndrey Smirnov 	if (ret)
8296d0c3831SAndrey Smirnov 		return ret;
8306d0c3831SAndrey Smirnov 
8316d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM02,
8323f072c30SAndrey Smirnov 			   FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
8333f072c30SAndrey Smirnov 			   FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
8346d0c3831SAndrey Smirnov 	if (ret)
8356d0c3831SAndrey Smirnov 		return ret;
8366d0c3831SAndrey Smirnov 
8376d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM01,
8383f072c30SAndrey Smirnov 			   FIELD_PREP(VBPR, upper_margin) |
8393f072c30SAndrey Smirnov 			   FIELD_PREP(VSPR, vsync_len));
8406d0c3831SAndrey Smirnov 	if (ret)
8416d0c3831SAndrey Smirnov 		return ret;
8426d0c3831SAndrey Smirnov 
8436d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM02,
8443f072c30SAndrey Smirnov 			   FIELD_PREP(VFPR, lower_margin) |
8453f072c30SAndrey Smirnov 			   FIELD_PREP(VDISPR, mode->vdisplay));
8466d0c3831SAndrey Smirnov 	if (ret)
8476d0c3831SAndrey Smirnov 		return ret;
8486d0c3831SAndrey Smirnov 
8496d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
8506d0c3831SAndrey Smirnov 	if (ret)
8516d0c3831SAndrey Smirnov 		return ret;
8527caff0fcSAndrey Gusakov 
8537caff0fcSAndrey Gusakov 	/* Test pattern settings */
8546d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, TSTCTL,
8553f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_R, 120) |
8563f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_G, 20) |
8573f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_B, 99) |
8583f072c30SAndrey Smirnov 			   ENI2CFILTER |
8593f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
860aebe58a7SMarek Vasut 
8616d0c3831SAndrey Smirnov 	return ret;
862aebe58a7SMarek Vasut }
863aebe58a7SMarek Vasut 
864bbfd3190SMarek Vasut static int tc_set_dpi_video_mode(struct tc_data *tc,
865bbfd3190SMarek Vasut 				 const struct drm_display_mode *mode)
866bbfd3190SMarek Vasut {
867bbfd3190SMarek Vasut 	u32 value = POCTRL_S2P;
868bbfd3190SMarek Vasut 
869bbfd3190SMarek Vasut 	if (tc->mode.flags & DRM_MODE_FLAG_NHSYNC)
870bbfd3190SMarek Vasut 		value |= POCTRL_HS_POL;
871bbfd3190SMarek Vasut 
872bbfd3190SMarek Vasut 	if (tc->mode.flags & DRM_MODE_FLAG_NVSYNC)
873bbfd3190SMarek Vasut 		value |= POCTRL_VS_POL;
874bbfd3190SMarek Vasut 
875bbfd3190SMarek Vasut 	return regmap_write(tc->regmap, POCTRL, value);
876bbfd3190SMarek Vasut }
877bbfd3190SMarek Vasut 
878aebe58a7SMarek Vasut static int tc_set_edp_video_mode(struct tc_data *tc,
879aebe58a7SMarek Vasut 				 const struct drm_display_mode *mode)
880aebe58a7SMarek Vasut {
881aebe58a7SMarek Vasut 	int ret;
882aebe58a7SMarek Vasut 	int vid_sync_dly;
883aebe58a7SMarek Vasut 	int max_tu_symbol;
884aebe58a7SMarek Vasut 
885aebe58a7SMarek Vasut 	int left_margin = mode->htotal - mode->hsync_end;
886aebe58a7SMarek Vasut 	int hsync_len = mode->hsync_end - mode->hsync_start;
887aebe58a7SMarek Vasut 	int upper_margin = mode->vtotal - mode->vsync_end;
888aebe58a7SMarek Vasut 	int vsync_len = mode->vsync_end - mode->vsync_start;
889aebe58a7SMarek Vasut 	u32 dp0_syncval;
890aebe58a7SMarek Vasut 	u32 bits_per_pixel = 24;
891aebe58a7SMarek Vasut 	u32 in_bw, out_bw;
892aebe58a7SMarek Vasut 
893aebe58a7SMarek Vasut 	/*
894aebe58a7SMarek Vasut 	 * Recommended maximum number of symbols transferred in a transfer unit:
895aebe58a7SMarek Vasut 	 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
896aebe58a7SMarek Vasut 	 *              (output active video bandwidth in bytes))
897aebe58a7SMarek Vasut 	 * Must be less than tu_size.
898aebe58a7SMarek Vasut 	 */
899aebe58a7SMarek Vasut 
900aebe58a7SMarek Vasut 	in_bw = mode->clock * bits_per_pixel / 8;
901aebe58a7SMarek Vasut 	out_bw = tc->link.num_lanes * tc->link.rate;
902aebe58a7SMarek Vasut 	max_tu_symbol = DIV_ROUND_UP(in_bw * TU_SIZE_RECOMMENDED, out_bw);
9037caff0fcSAndrey Gusakov 
9047caff0fcSAndrey Gusakov 	/* DP Main Stream Attributes */
9057caff0fcSAndrey Gusakov 	vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
9066d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
9073f072c30SAndrey Smirnov 		 FIELD_PREP(THRESH_DLY, max_tu_symbol) |
9083f072c30SAndrey Smirnov 		 FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
9097caff0fcSAndrey Gusakov 
9106d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_TOTALVAL,
9113f072c30SAndrey Smirnov 			   FIELD_PREP(H_TOTAL, mode->htotal) |
9123f072c30SAndrey Smirnov 			   FIELD_PREP(V_TOTAL, mode->vtotal));
9136d0c3831SAndrey Smirnov 	if (ret)
9146d0c3831SAndrey Smirnov 		return ret;
9157caff0fcSAndrey Gusakov 
9166d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_STARTVAL,
9173f072c30SAndrey Smirnov 			   FIELD_PREP(H_START, left_margin + hsync_len) |
9183f072c30SAndrey Smirnov 			   FIELD_PREP(V_START, upper_margin + vsync_len));
9196d0c3831SAndrey Smirnov 	if (ret)
9206d0c3831SAndrey Smirnov 		return ret;
9217caff0fcSAndrey Gusakov 
9226d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
9233f072c30SAndrey Smirnov 			   FIELD_PREP(V_ACT, mode->vdisplay) |
9243f072c30SAndrey Smirnov 			   FIELD_PREP(H_ACT, mode->hdisplay));
9256d0c3831SAndrey Smirnov 	if (ret)
9266d0c3831SAndrey Smirnov 		return ret;
9277caff0fcSAndrey Gusakov 
9283f072c30SAndrey Smirnov 	dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
9293f072c30SAndrey Smirnov 		      FIELD_PREP(HS_WIDTH, hsync_len);
9307caff0fcSAndrey Gusakov 
9313f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
9323f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
9337caff0fcSAndrey Gusakov 
9343f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
9353f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
9363f072c30SAndrey Smirnov 
9376d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
9386d0c3831SAndrey Smirnov 	if (ret)
9396d0c3831SAndrey Smirnov 		return ret;
9403f072c30SAndrey Smirnov 
9416d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DPIPXLFMT,
9423f072c30SAndrey Smirnov 			   VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW |
9433f072c30SAndrey Smirnov 			   DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 |
9443f072c30SAndrey Smirnov 			   DPI_BPP_RGB888);
9456d0c3831SAndrey Smirnov 	if (ret)
9466d0c3831SAndrey Smirnov 		return ret;
9473f072c30SAndrey Smirnov 
9486d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_MISC,
9493f072c30SAndrey Smirnov 			   FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
9503f072c30SAndrey Smirnov 			   FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
951f3b8adbeSAndrey Gusakov 			   BPC_8);
9526d0c3831SAndrey Smirnov 	return ret;
9537caff0fcSAndrey Gusakov }
9547caff0fcSAndrey Gusakov 
955f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc)
9567caff0fcSAndrey Gusakov {
9577caff0fcSAndrey Gusakov 	u32 value;
9587caff0fcSAndrey Gusakov 	int ret;
9597caff0fcSAndrey Gusakov 
960aa92213fSAndrey Smirnov 	ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
9618a6483acSTomi Valkeinen 			      LT_LOOPDONE, 500, 100000);
962aa92213fSAndrey Smirnov 	if (ret) {
963f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
964aa92213fSAndrey Smirnov 		return ret;
9657caff0fcSAndrey Gusakov 	}
9667caff0fcSAndrey Gusakov 
9676d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
9686d0c3831SAndrey Smirnov 	if (ret)
9696d0c3831SAndrey Smirnov 		return ret;
970f9538357STomi Valkeinen 
971aa92213fSAndrey Smirnov 	return (value >> 8) & 0x7;
9727caff0fcSAndrey Gusakov }
9737caff0fcSAndrey Gusakov 
974cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc)
9757caff0fcSAndrey Gusakov {
9767caff0fcSAndrey Gusakov 	struct drm_dp_aux *aux = &tc->aux;
9777caff0fcSAndrey Gusakov 	struct device *dev = tc->dev;
9787caff0fcSAndrey Gusakov 	u32 dp_phy_ctrl;
9797caff0fcSAndrey Gusakov 	u32 value;
9807caff0fcSAndrey Gusakov 	int ret;
98132d36219SAndrey Smirnov 	u8 tmp[DP_LINK_STATUS_SIZE];
9827caff0fcSAndrey Gusakov 
983cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link enable\n");
984cb3263b2STomi Valkeinen 
9856d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0CTL, &value);
9866d0c3831SAndrey Smirnov 	if (ret)
9876d0c3831SAndrey Smirnov 		return ret;
98867bca92fSTomi Valkeinen 
9896d0c3831SAndrey Smirnov 	if (WARN_ON(value & DP_EN)) {
9906d0c3831SAndrey Smirnov 		ret = regmap_write(tc->regmap, DP0CTL, 0);
9916d0c3831SAndrey Smirnov 		if (ret)
9926d0c3831SAndrey Smirnov 			return ret;
9936d0c3831SAndrey Smirnov 	}
9946d0c3831SAndrey Smirnov 
9956d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
9966d0c3831SAndrey Smirnov 	if (ret)
9976d0c3831SAndrey Smirnov 		return ret;
9989a63bd6fSTomi Valkeinen 	/* SSCG and BW27 on DP1 must be set to the same as on DP0 */
9996d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP1_SRCCTRL,
10009a63bd6fSTomi Valkeinen 		 (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
1001e7dc8d40SThierry Reding 		 ((tc->link.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
10026d0c3831SAndrey Smirnov 	if (ret)
10036d0c3831SAndrey Smirnov 		return ret;
10047caff0fcSAndrey Gusakov 
1005c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
10066d0c3831SAndrey Smirnov 	if (ret)
10076d0c3831SAndrey Smirnov 		return ret;
1008adf41098STomi Valkeinen 
10097caff0fcSAndrey Gusakov 	/* Setup Main Link */
10104d9d54a7STomi Valkeinen 	dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
1011e7dc8d40SThierry Reding 	if (tc->link.num_lanes == 2)
10124d9d54a7STomi Valkeinen 		dp_phy_ctrl |= PHY_2LANE;
10136d0c3831SAndrey Smirnov 
10146d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
10156d0c3831SAndrey Smirnov 	if (ret)
10166d0c3831SAndrey Smirnov 		return ret;
10177caff0fcSAndrey Gusakov 
10187caff0fcSAndrey Gusakov 	/* PLL setup */
1019134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
10206d0c3831SAndrey Smirnov 	if (ret)
10216d0c3831SAndrey Smirnov 		return ret;
10227caff0fcSAndrey Gusakov 
1023134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
10246d0c3831SAndrey Smirnov 	if (ret)
10256d0c3831SAndrey Smirnov 		return ret;
10267caff0fcSAndrey Gusakov 
10277caff0fcSAndrey Gusakov 	/* Reset/Enable Main Links */
10287caff0fcSAndrey Gusakov 	dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
10296d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
10307caff0fcSAndrey Gusakov 	usleep_range(100, 200);
10317caff0fcSAndrey Gusakov 	dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
10326d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
10337caff0fcSAndrey Gusakov 
10348a6483acSTomi Valkeinen 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 500, 100000);
1035ebcce4e6SAndrey Smirnov 	if (ret) {
10367caff0fcSAndrey Gusakov 		dev_err(dev, "timeout waiting for phy become ready");
1037ebcce4e6SAndrey Smirnov 		return ret;
10387caff0fcSAndrey Gusakov 	}
10397caff0fcSAndrey Gusakov 
10407caff0fcSAndrey Gusakov 	/* Set misc: 8 bits per color */
10417caff0fcSAndrey Gusakov 	ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
10427caff0fcSAndrey Gusakov 	if (ret)
10436d0c3831SAndrey Smirnov 		return ret;
10447caff0fcSAndrey Gusakov 
10457caff0fcSAndrey Gusakov 	/*
10467caff0fcSAndrey Gusakov 	 * ASSR mode
10477caff0fcSAndrey Gusakov 	 * on TC358767 side ASSR configured through strap pin
10487caff0fcSAndrey Gusakov 	 * seems there is no way to change this setting from SW
10497caff0fcSAndrey Gusakov 	 *
10507caff0fcSAndrey Gusakov 	 * check is tc configured for same mode
10517caff0fcSAndrey Gusakov 	 */
10527caff0fcSAndrey Gusakov 	if (tc->assr != tc->link.assr) {
10537caff0fcSAndrey Gusakov 		dev_dbg(dev, "Trying to set display to ASSR: %d\n",
10547caff0fcSAndrey Gusakov 			tc->assr);
10557caff0fcSAndrey Gusakov 		/* try to set ASSR on display side */
10567caff0fcSAndrey Gusakov 		tmp[0] = tc->assr;
10577caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
10587caff0fcSAndrey Gusakov 		if (ret < 0)
10597caff0fcSAndrey Gusakov 			goto err_dpcd_read;
10607caff0fcSAndrey Gusakov 		/* read back */
10617caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
10627caff0fcSAndrey Gusakov 		if (ret < 0)
10637caff0fcSAndrey Gusakov 			goto err_dpcd_read;
10647caff0fcSAndrey Gusakov 
10657caff0fcSAndrey Gusakov 		if (tmp[0] != tc->assr) {
106687291e5dSLucas Stach 			dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
10677caff0fcSAndrey Gusakov 				tc->assr);
10687caff0fcSAndrey Gusakov 			/* trying with disabled scrambler */
1069e5607637STomi Valkeinen 			tc->link.scrambler_dis = true;
10707caff0fcSAndrey Gusakov 		}
10717caff0fcSAndrey Gusakov 	}
10727caff0fcSAndrey Gusakov 
10737caff0fcSAndrey Gusakov 	/* Setup Link & DPRx Config for Training */
1074e7dc8d40SThierry Reding 	tmp[0] = drm_dp_link_rate_to_bw_code(tc->link.rate);
1075e7dc8d40SThierry Reding 	tmp[1] = tc->link.num_lanes;
1076e7dc8d40SThierry Reding 
1077e7dc8d40SThierry Reding 	if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
1078e7dc8d40SThierry Reding 		tmp[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
1079e7dc8d40SThierry Reding 
1080e7dc8d40SThierry Reding 	ret = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, tmp, 2);
10817caff0fcSAndrey Gusakov 	if (ret < 0)
10827caff0fcSAndrey Gusakov 		goto err_dpcd_write;
10837caff0fcSAndrey Gusakov 
10847caff0fcSAndrey Gusakov 	/* DOWNSPREAD_CTRL */
10857caff0fcSAndrey Gusakov 	tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
10867caff0fcSAndrey Gusakov 	/* MAIN_LINK_CHANNEL_CODING_SET */
10874b30bf41STomi Valkeinen 	tmp[1] =  DP_SET_ANSI_8B10B;
10887caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
10897caff0fcSAndrey Gusakov 	if (ret < 0)
10907caff0fcSAndrey Gusakov 		goto err_dpcd_write;
10917caff0fcSAndrey Gusakov 
1092c28d1484STomi Valkeinen 	/* Reset voltage-swing & pre-emphasis */
1093c28d1484STomi Valkeinen 	tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
1094c28d1484STomi Valkeinen 			  DP_TRAIN_PRE_EMPH_LEVEL_0;
1095c28d1484STomi Valkeinen 	ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
1096c28d1484STomi Valkeinen 	if (ret < 0)
1097c28d1484STomi Valkeinen 		goto err_dpcd_write;
1098c28d1484STomi Valkeinen 
1099f9538357STomi Valkeinen 	/* Clock-Recovery */
1100f9538357STomi Valkeinen 
1101f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 1 */
11026d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
11036d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
1104f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_1);
11056d0c3831SAndrey Smirnov 	if (ret)
11066d0c3831SAndrey Smirnov 		return ret;
1107f9538357STomi Valkeinen 
11086d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
1109f9538357STomi Valkeinen 			   (15 << 28) |	/* Defer Iteration Count */
1110f9538357STomi Valkeinen 			   (15 << 24) |	/* Loop Iteration Count */
1111f9538357STomi Valkeinen 			   (0xd << 0));	/* Loop Timer Delay */
11126d0c3831SAndrey Smirnov 	if (ret)
11136d0c3831SAndrey Smirnov 		return ret;
1114f9538357STomi Valkeinen 
11156d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
11166d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
11176d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
11186d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP1);
11196d0c3831SAndrey Smirnov 	if (ret)
11206d0c3831SAndrey Smirnov 		return ret;
1121f9538357STomi Valkeinen 
1122f9538357STomi Valkeinen 	/* Enable DP0 to start Link Training */
11236d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL,
1124e7dc8d40SThierry Reding 			   (drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
1125e7dc8d40SThierry Reding 				EF_EN : 0) | DP_EN);
11266d0c3831SAndrey Smirnov 	if (ret)
11276d0c3831SAndrey Smirnov 		return ret;
1128f9538357STomi Valkeinen 
1129f9538357STomi Valkeinen 	/* wait */
11306d0c3831SAndrey Smirnov 
1131f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1132f9538357STomi Valkeinen 	if (ret < 0)
11336d0c3831SAndrey Smirnov 		return ret;
11347caff0fcSAndrey Gusakov 
1135f9538357STomi Valkeinen 	if (ret) {
1136f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 1 failed: %s\n",
1137f9538357STomi Valkeinen 			training_pattern1_errors[ret]);
11386d0c3831SAndrey Smirnov 		return -ENODEV;
1139f9538357STomi Valkeinen 	}
1140f9538357STomi Valkeinen 
1141f9538357STomi Valkeinen 	/* Channel Equalization */
1142f9538357STomi Valkeinen 
1143f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 2 */
11446d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
11456d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
1146f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_2);
11476d0c3831SAndrey Smirnov 	if (ret)
11486d0c3831SAndrey Smirnov 		return ret;
1149f9538357STomi Valkeinen 
11506d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
11516d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
11526d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
11536d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP2);
11546d0c3831SAndrey Smirnov 	if (ret)
11556d0c3831SAndrey Smirnov 		return ret;
1156f9538357STomi Valkeinen 
1157f9538357STomi Valkeinen 	/* wait */
1158f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1159f9538357STomi Valkeinen 	if (ret < 0)
11606d0c3831SAndrey Smirnov 		return ret;
1161f9538357STomi Valkeinen 
1162f9538357STomi Valkeinen 	if (ret) {
1163f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 2 failed: %s\n",
1164f9538357STomi Valkeinen 			training_pattern2_errors[ret]);
11656d0c3831SAndrey Smirnov 		return -ENODEV;
1166f9538357STomi Valkeinen 	}
11677caff0fcSAndrey Gusakov 
11680776a269STomi Valkeinen 	/*
11690776a269STomi Valkeinen 	 * Toshiba's documentation suggests to first clear DPCD 0x102, then
11700776a269STomi Valkeinen 	 * clear the training pattern bit in DP0_SRCCTRL. Testing shows
11710776a269STomi Valkeinen 	 * that the link sometimes drops if those steps are done in that order,
11720776a269STomi Valkeinen 	 * but if the steps are done in reverse order, the link stays up.
11730776a269STomi Valkeinen 	 *
11740776a269STomi Valkeinen 	 * So we do the steps differently than documented here.
11750776a269STomi Valkeinen 	 */
11760776a269STomi Valkeinen 
11770776a269STomi Valkeinen 	/* Clear Training Pattern, set AutoCorrect Mode = 1 */
11786d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
11796d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT);
11806d0c3831SAndrey Smirnov 	if (ret)
11816d0c3831SAndrey Smirnov 		return ret;
11820776a269STomi Valkeinen 
11837caff0fcSAndrey Gusakov 	/* Clear DPCD 0x102 */
11847caff0fcSAndrey Gusakov 	/* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
11857caff0fcSAndrey Gusakov 	tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
11867caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
11877caff0fcSAndrey Gusakov 	if (ret < 0)
11887caff0fcSAndrey Gusakov 		goto err_dpcd_write;
11897caff0fcSAndrey Gusakov 
11900bf25146STomi Valkeinen 	/* Check link status */
11910bf25146STomi Valkeinen 	ret = drm_dp_dpcd_read_link_status(aux, tmp);
11927caff0fcSAndrey Gusakov 	if (ret < 0)
11937caff0fcSAndrey Gusakov 		goto err_dpcd_read;
11947caff0fcSAndrey Gusakov 
11950bf25146STomi Valkeinen 	ret = 0;
11967caff0fcSAndrey Gusakov 
11970bf25146STomi Valkeinen 	value = tmp[0] & DP_CHANNEL_EQ_BITS;
11980bf25146STomi Valkeinen 
11990bf25146STomi Valkeinen 	if (value != DP_CHANNEL_EQ_BITS) {
12000bf25146STomi Valkeinen 		dev_err(tc->dev, "Lane 0 failed: %x\n", value);
12010bf25146STomi Valkeinen 		ret = -ENODEV;
12020bf25146STomi Valkeinen 	}
12030bf25146STomi Valkeinen 
1204e7dc8d40SThierry Reding 	if (tc->link.num_lanes == 2) {
12050bf25146STomi Valkeinen 		value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
12060bf25146STomi Valkeinen 
12070bf25146STomi Valkeinen 		if (value != DP_CHANNEL_EQ_BITS) {
12080bf25146STomi Valkeinen 			dev_err(tc->dev, "Lane 1 failed: %x\n", value);
12090bf25146STomi Valkeinen 			ret = -ENODEV;
12100bf25146STomi Valkeinen 		}
12110bf25146STomi Valkeinen 
12120bf25146STomi Valkeinen 		if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
12130bf25146STomi Valkeinen 			dev_err(tc->dev, "Interlane align failed\n");
12140bf25146STomi Valkeinen 			ret = -ENODEV;
12150bf25146STomi Valkeinen 		}
12160bf25146STomi Valkeinen 	}
12170bf25146STomi Valkeinen 
12180bf25146STomi Valkeinen 	if (ret) {
12190bf25146STomi Valkeinen 		dev_err(dev, "0x0202 LANE0_1_STATUS:            0x%02x\n", tmp[0]);
12200bf25146STomi Valkeinen 		dev_err(dev, "0x0203 LANE2_3_STATUS             0x%02x\n", tmp[1]);
12210bf25146STomi Valkeinen 		dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
12220bf25146STomi Valkeinen 		dev_err(dev, "0x0205 SINK_STATUS:               0x%02x\n", tmp[3]);
12230bf25146STomi Valkeinen 		dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1:    0x%02x\n", tmp[4]);
12240bf25146STomi Valkeinen 		dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3:    0x%02x\n", tmp[5]);
12256d0c3831SAndrey Smirnov 		return ret;
12267caff0fcSAndrey Gusakov 	}
12277caff0fcSAndrey Gusakov 
12287caff0fcSAndrey Gusakov 	return 0;
12297caff0fcSAndrey Gusakov err_dpcd_read:
12307caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
12317caff0fcSAndrey Gusakov 	return ret;
12327caff0fcSAndrey Gusakov err_dpcd_write:
12337caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
12347caff0fcSAndrey Gusakov 	return ret;
12357caff0fcSAndrey Gusakov }
12367caff0fcSAndrey Gusakov 
1237cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc)
1238cb3263b2STomi Valkeinen {
1239cb3263b2STomi Valkeinen 	int ret;
1240cb3263b2STomi Valkeinen 
1241cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link disable\n");
1242cb3263b2STomi Valkeinen 
12436d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
12446d0c3831SAndrey Smirnov 	if (ret)
1245cb3263b2STomi Valkeinen 		return ret;
12466d0c3831SAndrey Smirnov 
12476d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0CTL, 0);
1248cb3263b2STomi Valkeinen }
1249cb3263b2STomi Valkeinen 
1250bbfd3190SMarek Vasut static int tc_dpi_stream_enable(struct tc_data *tc)
1251bbfd3190SMarek Vasut {
1252bbfd3190SMarek Vasut 	int ret;
1253bbfd3190SMarek Vasut 	u32 value;
1254bbfd3190SMarek Vasut 
1255bbfd3190SMarek Vasut 	dev_dbg(tc->dev, "enable video stream\n");
1256bbfd3190SMarek Vasut 
1257bbfd3190SMarek Vasut 	/* Setup PLL */
1258bbfd3190SMarek Vasut 	ret = tc_set_syspllparam(tc);
1259bbfd3190SMarek Vasut 	if (ret)
1260bbfd3190SMarek Vasut 		return ret;
1261bbfd3190SMarek Vasut 
1262bbfd3190SMarek Vasut 	/*
1263bbfd3190SMarek Vasut 	 * Initially PLLs are in bypass. Force PLL parameter update,
1264bbfd3190SMarek Vasut 	 * disable PLL bypass, enable PLL
1265bbfd3190SMarek Vasut 	 */
1266bbfd3190SMarek Vasut 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
1267bbfd3190SMarek Vasut 	if (ret)
1268bbfd3190SMarek Vasut 		return ret;
1269bbfd3190SMarek Vasut 
1270bbfd3190SMarek Vasut 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
1271bbfd3190SMarek Vasut 	if (ret)
1272bbfd3190SMarek Vasut 		return ret;
1273bbfd3190SMarek Vasut 
1274bbfd3190SMarek Vasut 	/* Pixel PLL must always be enabled for DPI mode */
1275bbfd3190SMarek Vasut 	ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
1276bbfd3190SMarek Vasut 			    1000 * tc->mode.clock);
1277bbfd3190SMarek Vasut 	if (ret)
1278bbfd3190SMarek Vasut 		return ret;
1279bbfd3190SMarek Vasut 
1280bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_D0S_CLRSIPOCOUNT, 3);
1281bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_D1S_CLRSIPOCOUNT, 3);
1282bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_D2S_CLRSIPOCOUNT, 3);
1283bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_D3S_CLRSIPOCOUNT, 3);
1284bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_D0S_ATMR, 0);
1285bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_D1S_ATMR, 0);
1286bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_TX_RX_TA, TTA_GET | TTA_SURE);
1287bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_LPTXTIMECNT, LPX_PERIOD);
1288bbfd3190SMarek Vasut 
1289bbfd3190SMarek Vasut 	value = ((LANEENABLE_L0EN << tc->dsi_lanes) - LANEENABLE_L0EN) |
1290bbfd3190SMarek Vasut 		LANEENABLE_CLEN;
1291bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_LANEENABLE, value);
1292bbfd3190SMarek Vasut 	regmap_write(tc->regmap, DSI_LANEENABLE, value);
1293bbfd3190SMarek Vasut 
1294bbfd3190SMarek Vasut 	ret = tc_set_common_video_mode(tc, &tc->mode);
1295bbfd3190SMarek Vasut 	if (ret)
1296bbfd3190SMarek Vasut 		return ret;
1297bbfd3190SMarek Vasut 
1298bbfd3190SMarek Vasut 	ret = tc_set_dpi_video_mode(tc, &tc->mode);
1299bbfd3190SMarek Vasut 	if (ret)
1300bbfd3190SMarek Vasut 		return ret;
1301bbfd3190SMarek Vasut 
1302bbfd3190SMarek Vasut 	/* Set input interface */
1303bbfd3190SMarek Vasut 	value = DP0_AUDSRC_NO_INPUT;
1304bbfd3190SMarek Vasut 	if (tc_test_pattern)
1305bbfd3190SMarek Vasut 		value |= DP0_VIDSRC_COLOR_BAR;
1306bbfd3190SMarek Vasut 	else
1307bbfd3190SMarek Vasut 		value |= DP0_VIDSRC_DSI_RX;
1308bbfd3190SMarek Vasut 	ret = regmap_write(tc->regmap, SYSCTRL, value);
1309bbfd3190SMarek Vasut 	if (ret)
1310bbfd3190SMarek Vasut 		return ret;
1311bbfd3190SMarek Vasut 
1312bbfd3190SMarek Vasut 	usleep_range(120, 150);
1313bbfd3190SMarek Vasut 
1314bbfd3190SMarek Vasut 	regmap_write(tc->regmap, PPI_STARTPPI, PPI_START_FUNCTION);
1315bbfd3190SMarek Vasut 	regmap_write(tc->regmap, DSI_STARTDSI, DSI_RX_START);
1316bbfd3190SMarek Vasut 
1317bbfd3190SMarek Vasut 	return 0;
1318bbfd3190SMarek Vasut }
1319bbfd3190SMarek Vasut 
1320bbfd3190SMarek Vasut static int tc_dpi_stream_disable(struct tc_data *tc)
1321bbfd3190SMarek Vasut {
1322bbfd3190SMarek Vasut 	dev_dbg(tc->dev, "disable video stream\n");
1323bbfd3190SMarek Vasut 
1324bbfd3190SMarek Vasut 	tc_pxl_pll_dis(tc);
1325bbfd3190SMarek Vasut 
1326bbfd3190SMarek Vasut 	return 0;
1327bbfd3190SMarek Vasut }
1328bbfd3190SMarek Vasut 
1329a219062bSMarek Vasut static int tc_edp_stream_enable(struct tc_data *tc)
13307caff0fcSAndrey Gusakov {
13317caff0fcSAndrey Gusakov 	int ret;
13327caff0fcSAndrey Gusakov 	u32 value;
13337caff0fcSAndrey Gusakov 
133480d57245STomi Valkeinen 	dev_dbg(tc->dev, "enable video stream\n");
13357caff0fcSAndrey Gusakov 
1336bb248368STomi Valkeinen 	/* PXL PLL setup */
1337bb248368STomi Valkeinen 	if (tc_test_pattern) {
1338bb248368STomi Valkeinen 		ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
133946648a3cSTomi Valkeinen 				    1000 * tc->mode.clock);
1340bb248368STomi Valkeinen 		if (ret)
13416d0c3831SAndrey Smirnov 			return ret;
1342bb248368STomi Valkeinen 	}
1343bb248368STomi Valkeinen 
1344aebe58a7SMarek Vasut 	ret = tc_set_common_video_mode(tc, &tc->mode);
1345aebe58a7SMarek Vasut 	if (ret)
1346aebe58a7SMarek Vasut 		return ret;
1347aebe58a7SMarek Vasut 
1348aebe58a7SMarek Vasut 	ret = tc_set_edp_video_mode(tc, &tc->mode);
13495761a259STomi Valkeinen 	if (ret)
135080d57245STomi Valkeinen 		return ret;
13515761a259STomi Valkeinen 
13525761a259STomi Valkeinen 	/* Set M/N */
13535761a259STomi Valkeinen 	ret = tc_stream_clock_calc(tc);
13545761a259STomi Valkeinen 	if (ret)
135580d57245STomi Valkeinen 		return ret;
13565761a259STomi Valkeinen 
13577caff0fcSAndrey Gusakov 	value = VID_MN_GEN | DP_EN;
1358e7dc8d40SThierry Reding 	if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
13597caff0fcSAndrey Gusakov 		value |= EF_EN;
13606d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
13616d0c3831SAndrey Smirnov 	if (ret)
13626d0c3831SAndrey Smirnov 		return ret;
13637caff0fcSAndrey Gusakov 	/*
13647caff0fcSAndrey Gusakov 	 * VID_EN assertion should be delayed by at least N * LSCLK
13657caff0fcSAndrey Gusakov 	 * cycles from the time VID_MN_GEN is enabled in order to
13667caff0fcSAndrey Gusakov 	 * generate stable values for VID_M. LSCLK is 270 MHz or
13677caff0fcSAndrey Gusakov 	 * 162 MHz, VID_N is set to 32768 in  tc_stream_clock_calc(),
13687caff0fcSAndrey Gusakov 	 * so a delay of at least 203 us should suffice.
13697caff0fcSAndrey Gusakov 	 */
13707caff0fcSAndrey Gusakov 	usleep_range(500, 1000);
13717caff0fcSAndrey Gusakov 	value |= VID_EN;
13726d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
13736d0c3831SAndrey Smirnov 	if (ret)
13746d0c3831SAndrey Smirnov 		return ret;
13757caff0fcSAndrey Gusakov 	/* Set input interface */
13767caff0fcSAndrey Gusakov 	value = DP0_AUDSRC_NO_INPUT;
13777caff0fcSAndrey Gusakov 	if (tc_test_pattern)
13787caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_COLOR_BAR;
13797caff0fcSAndrey Gusakov 	else
13807caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_DPI_RX;
13816d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, SYSCTRL, value);
13826d0c3831SAndrey Smirnov 	if (ret)
13836d0c3831SAndrey Smirnov 		return ret;
138480d57245STomi Valkeinen 
138580d57245STomi Valkeinen 	return 0;
13867caff0fcSAndrey Gusakov }
13877caff0fcSAndrey Gusakov 
1388a219062bSMarek Vasut static int tc_edp_stream_disable(struct tc_data *tc)
138980d57245STomi Valkeinen {
139080d57245STomi Valkeinen 	int ret;
139180d57245STomi Valkeinen 
139280d57245STomi Valkeinen 	dev_dbg(tc->dev, "disable video stream\n");
139380d57245STomi Valkeinen 
13946d0c3831SAndrey Smirnov 	ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
13956d0c3831SAndrey Smirnov 	if (ret)
13966d0c3831SAndrey Smirnov 		return ret;
139780d57245STomi Valkeinen 
1398bb248368STomi Valkeinen 	tc_pxl_pll_dis(tc);
1399bb248368STomi Valkeinen 
14007caff0fcSAndrey Gusakov 	return 0;
14017caff0fcSAndrey Gusakov }
14027caff0fcSAndrey Gusakov 
1403f5be6239SMarek Vasut static void
1404bbfd3190SMarek Vasut tc_dpi_bridge_atomic_enable(struct drm_bridge *bridge,
1405bbfd3190SMarek Vasut 			    struct drm_bridge_state *old_bridge_state)
1406bbfd3190SMarek Vasut 
1407bbfd3190SMarek Vasut {
1408bbfd3190SMarek Vasut 	struct tc_data *tc = bridge_to_tc(bridge);
1409bbfd3190SMarek Vasut 	int ret;
1410bbfd3190SMarek Vasut 
1411bbfd3190SMarek Vasut 	ret = tc_dpi_stream_enable(tc);
1412bbfd3190SMarek Vasut 	if (ret < 0) {
1413bbfd3190SMarek Vasut 		dev_err(tc->dev, "main link stream start error: %d\n", ret);
1414bbfd3190SMarek Vasut 		tc_main_link_disable(tc);
1415bbfd3190SMarek Vasut 		return;
1416bbfd3190SMarek Vasut 	}
1417bbfd3190SMarek Vasut }
1418bbfd3190SMarek Vasut 
1419bbfd3190SMarek Vasut static void
1420bbfd3190SMarek Vasut tc_dpi_bridge_atomic_disable(struct drm_bridge *bridge,
1421bbfd3190SMarek Vasut 			     struct drm_bridge_state *old_bridge_state)
1422bbfd3190SMarek Vasut {
1423bbfd3190SMarek Vasut 	struct tc_data *tc = bridge_to_tc(bridge);
1424bbfd3190SMarek Vasut 	int ret;
1425bbfd3190SMarek Vasut 
1426bbfd3190SMarek Vasut 	ret = tc_dpi_stream_disable(tc);
1427bbfd3190SMarek Vasut 	if (ret < 0)
1428bbfd3190SMarek Vasut 		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1429bbfd3190SMarek Vasut }
1430bbfd3190SMarek Vasut 
1431bbfd3190SMarek Vasut static void
1432f5be6239SMarek Vasut tc_edp_bridge_atomic_enable(struct drm_bridge *bridge,
1433f5be6239SMarek Vasut 			    struct drm_bridge_state *old_bridge_state)
14347caff0fcSAndrey Gusakov {
14357caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
14367caff0fcSAndrey Gusakov 	int ret;
14377caff0fcSAndrey Gusakov 
1438f25ee501STomi Valkeinen 	ret = tc_get_display_props(tc);
1439f25ee501STomi Valkeinen 	if (ret < 0) {
1440f25ee501STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
1441f25ee501STomi Valkeinen 		return;
1442f25ee501STomi Valkeinen 	}
1443f25ee501STomi Valkeinen 
1444cb3263b2STomi Valkeinen 	ret = tc_main_link_enable(tc);
14457caff0fcSAndrey Gusakov 	if (ret < 0) {
1446cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link enable error: %d\n", ret);
14477caff0fcSAndrey Gusakov 		return;
14487caff0fcSAndrey Gusakov 	}
14497caff0fcSAndrey Gusakov 
1450a219062bSMarek Vasut 	ret = tc_edp_stream_enable(tc);
14517caff0fcSAndrey Gusakov 	if (ret < 0) {
14527caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream start error: %d\n", ret);
1453cb3263b2STomi Valkeinen 		tc_main_link_disable(tc);
14547caff0fcSAndrey Gusakov 		return;
14557caff0fcSAndrey Gusakov 	}
14567caff0fcSAndrey Gusakov }
14577caff0fcSAndrey Gusakov 
1458f5be6239SMarek Vasut static void
1459f5be6239SMarek Vasut tc_edp_bridge_atomic_disable(struct drm_bridge *bridge,
1460f5be6239SMarek Vasut 			     struct drm_bridge_state *old_bridge_state)
14617caff0fcSAndrey Gusakov {
14627caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
14637caff0fcSAndrey Gusakov 	int ret;
14647caff0fcSAndrey Gusakov 
1465a219062bSMarek Vasut 	ret = tc_edp_stream_disable(tc);
14667caff0fcSAndrey Gusakov 	if (ret < 0)
14677caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1468cb3263b2STomi Valkeinen 
1469cb3263b2STomi Valkeinen 	ret = tc_main_link_disable(tc);
1470cb3263b2STomi Valkeinen 	if (ret < 0)
1471cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link disable error: %d\n", ret);
14727caff0fcSAndrey Gusakov }
14737caff0fcSAndrey Gusakov 
14747caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge,
14757caff0fcSAndrey Gusakov 				 const struct drm_display_mode *mode,
14767caff0fcSAndrey Gusakov 				 struct drm_display_mode *adj)
14777caff0fcSAndrey Gusakov {
14787caff0fcSAndrey Gusakov 	/* Fixup sync polarities, both hsync and vsync are active low */
14797caff0fcSAndrey Gusakov 	adj->flags = mode->flags;
14807caff0fcSAndrey Gusakov 	adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
14817caff0fcSAndrey Gusakov 	adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
14827caff0fcSAndrey Gusakov 
14837caff0fcSAndrey Gusakov 	return true;
14847caff0fcSAndrey Gusakov }
14857caff0fcSAndrey Gusakov 
148665fdbb71SMarek Vasut static int tc_common_atomic_check(struct drm_bridge *bridge,
148765fdbb71SMarek Vasut 				  struct drm_bridge_state *bridge_state,
148865fdbb71SMarek Vasut 				  struct drm_crtc_state *crtc_state,
148965fdbb71SMarek Vasut 				  struct drm_connector_state *conn_state,
149065fdbb71SMarek Vasut 				  const unsigned int max_khz)
149165fdbb71SMarek Vasut {
149265fdbb71SMarek Vasut 	tc_bridge_mode_fixup(bridge, &crtc_state->mode,
149365fdbb71SMarek Vasut 			     &crtc_state->adjusted_mode);
149465fdbb71SMarek Vasut 
149565fdbb71SMarek Vasut 	if (crtc_state->adjusted_mode.clock > max_khz)
149665fdbb71SMarek Vasut 		return -EINVAL;
149765fdbb71SMarek Vasut 
149865fdbb71SMarek Vasut 	return 0;
149965fdbb71SMarek Vasut }
150065fdbb71SMarek Vasut 
1501bbfd3190SMarek Vasut static int tc_dpi_atomic_check(struct drm_bridge *bridge,
1502bbfd3190SMarek Vasut 			       struct drm_bridge_state *bridge_state,
1503bbfd3190SMarek Vasut 			       struct drm_crtc_state *crtc_state,
1504bbfd3190SMarek Vasut 			       struct drm_connector_state *conn_state)
1505bbfd3190SMarek Vasut {
1506bbfd3190SMarek Vasut 	/* DSI->DPI interface clock limitation: upto 100 MHz */
1507bbfd3190SMarek Vasut 	return tc_common_atomic_check(bridge, bridge_state, crtc_state,
1508bbfd3190SMarek Vasut 				      conn_state, 100000);
1509bbfd3190SMarek Vasut }
1510bbfd3190SMarek Vasut 
151165fdbb71SMarek Vasut static int tc_edp_atomic_check(struct drm_bridge *bridge,
151265fdbb71SMarek Vasut 			       struct drm_bridge_state *bridge_state,
151365fdbb71SMarek Vasut 			       struct drm_crtc_state *crtc_state,
151465fdbb71SMarek Vasut 			       struct drm_connector_state *conn_state)
151565fdbb71SMarek Vasut {
151665fdbb71SMarek Vasut 	/* DPI->(e)DP interface clock limitation: upto 154 MHz */
151765fdbb71SMarek Vasut 	return tc_common_atomic_check(bridge, bridge_state, crtc_state,
151865fdbb71SMarek Vasut 				      conn_state, 154000);
151965fdbb71SMarek Vasut }
152065fdbb71SMarek Vasut 
1521a219062bSMarek Vasut static enum drm_mode_status
1522bbfd3190SMarek Vasut tc_dpi_mode_valid(struct drm_bridge *bridge,
1523bbfd3190SMarek Vasut 		  const struct drm_display_info *info,
1524bbfd3190SMarek Vasut 		  const struct drm_display_mode *mode)
1525bbfd3190SMarek Vasut {
1526bbfd3190SMarek Vasut 	/* DPI interface clock limitation: upto 100 MHz */
1527bbfd3190SMarek Vasut 	if (mode->clock > 100000)
1528bbfd3190SMarek Vasut 		return MODE_CLOCK_HIGH;
1529bbfd3190SMarek Vasut 
1530bbfd3190SMarek Vasut 	return MODE_OK;
1531bbfd3190SMarek Vasut }
1532bbfd3190SMarek Vasut 
1533bbfd3190SMarek Vasut static enum drm_mode_status
1534a219062bSMarek Vasut tc_edp_mode_valid(struct drm_bridge *bridge,
153512c683e1SLaurent Pinchart 		  const struct drm_display_info *info,
15364647a64fSTomi Valkeinen 		  const struct drm_display_mode *mode)
15377caff0fcSAndrey Gusakov {
15384647a64fSTomi Valkeinen 	struct tc_data *tc = bridge_to_tc(bridge);
153951b9e62eSTomi Valkeinen 	u32 req, avail;
154051b9e62eSTomi Valkeinen 	u32 bits_per_pixel = 24;
154151b9e62eSTomi Valkeinen 
154299fc8e96SAndrey Gusakov 	/* DPI interface clock limitation: upto 154 MHz */
154399fc8e96SAndrey Gusakov 	if (mode->clock > 154000)
154499fc8e96SAndrey Gusakov 		return MODE_CLOCK_HIGH;
154599fc8e96SAndrey Gusakov 
154651b9e62eSTomi Valkeinen 	req = mode->clock * bits_per_pixel / 8;
1547e7dc8d40SThierry Reding 	avail = tc->link.num_lanes * tc->link.rate;
154851b9e62eSTomi Valkeinen 
154951b9e62eSTomi Valkeinen 	if (req > avail)
155051b9e62eSTomi Valkeinen 		return MODE_BAD;
155151b9e62eSTomi Valkeinen 
15527caff0fcSAndrey Gusakov 	return MODE_OK;
15537caff0fcSAndrey Gusakov }
15547caff0fcSAndrey Gusakov 
15557caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge,
155663f8f3baSLaurent Pinchart 			       const struct drm_display_mode *mode,
155763f8f3baSLaurent Pinchart 			       const struct drm_display_mode *adj)
15587caff0fcSAndrey Gusakov {
15597caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
15607caff0fcSAndrey Gusakov 
1561d008bc33SVille Syrjälä 	drm_mode_copy(&tc->mode, mode);
15627caff0fcSAndrey Gusakov }
15637caff0fcSAndrey Gusakov 
1564731f4badSSam Ravnborg static struct edid *tc_get_edid(struct drm_bridge *bridge,
1565731f4badSSam Ravnborg 				struct drm_connector *connector)
1566731f4badSSam Ravnborg {
1567731f4badSSam Ravnborg 	struct tc_data *tc = bridge_to_tc(bridge);
1568731f4badSSam Ravnborg 
1569731f4badSSam Ravnborg 	return drm_get_edid(connector, &tc->aux.ddc);
1570731f4badSSam Ravnborg }
1571731f4badSSam Ravnborg 
15727caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector)
15737caff0fcSAndrey Gusakov {
15747caff0fcSAndrey Gusakov 	struct tc_data *tc = connector_to_tc(connector);
1575731f4badSSam Ravnborg 	int num_modes;
15767caff0fcSAndrey Gusakov 	struct edid *edid;
157732315730STomi Valkeinen 	int ret;
157832315730STomi Valkeinen 
157932315730STomi Valkeinen 	ret = tc_get_display_props(tc);
158032315730STomi Valkeinen 	if (ret < 0) {
158132315730STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
158232315730STomi Valkeinen 		return 0;
158332315730STomi Valkeinen 	}
15847caff0fcSAndrey Gusakov 
1585de5e6c02SSam Ravnborg 	if (tc->panel_bridge) {
1586de5e6c02SSam Ravnborg 		num_modes = drm_bridge_get_modes(tc->panel_bridge, connector);
1587731f4badSSam Ravnborg 		if (num_modes > 0)
1588731f4badSSam Ravnborg 			return num_modes;
1589de5e6c02SSam Ravnborg 	}
15907caff0fcSAndrey Gusakov 
1591731f4badSSam Ravnborg 	edid = tc_get_edid(&tc->bridge, connector);
1592731f4badSSam Ravnborg 	num_modes = drm_add_edid_modes(connector, edid);
1593731f4badSSam Ravnborg 	kfree(edid);
15947caff0fcSAndrey Gusakov 
1595731f4badSSam Ravnborg 	return num_modes;
15967caff0fcSAndrey Gusakov }
15977caff0fcSAndrey Gusakov 
15987caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
15997caff0fcSAndrey Gusakov 	.get_modes = tc_connector_get_modes,
16007caff0fcSAndrey Gusakov };
16017caff0fcSAndrey Gusakov 
1602136d73a8SSam Ravnborg static enum drm_connector_status tc_bridge_detect(struct drm_bridge *bridge)
1603f25ee501STomi Valkeinen {
1604136d73a8SSam Ravnborg 	struct tc_data *tc = bridge_to_tc(bridge);
1605f25ee501STomi Valkeinen 	bool conn;
1606f25ee501STomi Valkeinen 	u32 val;
1607f25ee501STomi Valkeinen 	int ret;
1608f25ee501STomi Valkeinen 
16096d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, GPIOI, &val);
16106d0c3831SAndrey Smirnov 	if (ret)
16116d0c3831SAndrey Smirnov 		return connector_status_unknown;
1612f25ee501STomi Valkeinen 
1613f25ee501STomi Valkeinen 	conn = val & BIT(tc->hpd_pin);
1614f25ee501STomi Valkeinen 
1615f25ee501STomi Valkeinen 	if (conn)
1616f25ee501STomi Valkeinen 		return connector_status_connected;
1617f25ee501STomi Valkeinen 	else
1618f25ee501STomi Valkeinen 		return connector_status_disconnected;
1619f25ee501STomi Valkeinen }
1620f25ee501STomi Valkeinen 
1621136d73a8SSam Ravnborg static enum drm_connector_status
1622136d73a8SSam Ravnborg tc_connector_detect(struct drm_connector *connector, bool force)
1623136d73a8SSam Ravnborg {
1624136d73a8SSam Ravnborg 	struct tc_data *tc = connector_to_tc(connector);
1625136d73a8SSam Ravnborg 
1626136d73a8SSam Ravnborg 	if (tc->hpd_pin >= 0)
1627136d73a8SSam Ravnborg 		return tc_bridge_detect(&tc->bridge);
1628136d73a8SSam Ravnborg 
1629de5e6c02SSam Ravnborg 	if (tc->panel_bridge)
1630136d73a8SSam Ravnborg 		return connector_status_connected;
1631136d73a8SSam Ravnborg 	else
1632136d73a8SSam Ravnborg 		return connector_status_unknown;
1633136d73a8SSam Ravnborg }
1634136d73a8SSam Ravnborg 
16357caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = {
1636f25ee501STomi Valkeinen 	.detect = tc_connector_detect,
16377caff0fcSAndrey Gusakov 	.fill_modes = drm_helper_probe_single_connector_modes,
1638fdd8326aSMarek Vasut 	.destroy = drm_connector_cleanup,
16397caff0fcSAndrey Gusakov 	.reset = drm_atomic_helper_connector_reset,
16407caff0fcSAndrey Gusakov 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
16417caff0fcSAndrey Gusakov 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
16427caff0fcSAndrey Gusakov };
16437caff0fcSAndrey Gusakov 
1644bbfd3190SMarek Vasut static int tc_dpi_bridge_attach(struct drm_bridge *bridge,
1645bbfd3190SMarek Vasut 				enum drm_bridge_attach_flags flags)
1646bbfd3190SMarek Vasut {
1647bbfd3190SMarek Vasut 	struct tc_data *tc = bridge_to_tc(bridge);
1648bbfd3190SMarek Vasut 
1649bbfd3190SMarek Vasut 	if (!tc->panel_bridge)
1650bbfd3190SMarek Vasut 		return 0;
1651bbfd3190SMarek Vasut 
1652bbfd3190SMarek Vasut 	return drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
1653bbfd3190SMarek Vasut 				 &tc->bridge, flags);
1654bbfd3190SMarek Vasut }
1655bbfd3190SMarek Vasut 
1656a219062bSMarek Vasut static int tc_edp_bridge_attach(struct drm_bridge *bridge,
1657a25b988fSLaurent Pinchart 				enum drm_bridge_attach_flags flags)
16587caff0fcSAndrey Gusakov {
16597caff0fcSAndrey Gusakov 	u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
16607caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
16617caff0fcSAndrey Gusakov 	struct drm_device *drm = bridge->dev;
16627caff0fcSAndrey Gusakov 	int ret;
16637caff0fcSAndrey Gusakov 
1664de5e6c02SSam Ravnborg 	if (tc->panel_bridge) {
1665de5e6c02SSam Ravnborg 		/* If a connector is required then this driver shall create it */
1666de5e6c02SSam Ravnborg 		ret = drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
1667de5e6c02SSam Ravnborg 					&tc->bridge, flags | DRM_BRIDGE_ATTACH_NO_CONNECTOR);
1668de5e6c02SSam Ravnborg 		if (ret)
1669de5e6c02SSam Ravnborg 			return ret;
1670a25b988fSLaurent Pinchart 	}
1671a25b988fSLaurent Pinchart 
1672de5e6c02SSam Ravnborg 	if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)
1673de5e6c02SSam Ravnborg 		return 0;
1674de5e6c02SSam Ravnborg 
16756cba3fe4SLyude Paul 	tc->aux.drm_dev = drm;
167685ddbe2cSLyude Paul 	ret = drm_dp_aux_register(&tc->aux);
167785ddbe2cSLyude Paul 	if (ret < 0)
167885ddbe2cSLyude Paul 		return ret;
167985ddbe2cSLyude Paul 
1680f25ee501STomi Valkeinen 	/* Create DP/eDP connector */
16817caff0fcSAndrey Gusakov 	drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
1682de5e6c02SSam Ravnborg 	ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, tc->bridge.type);
16837caff0fcSAndrey Gusakov 	if (ret)
168485ddbe2cSLyude Paul 		goto aux_unregister;
16857caff0fcSAndrey Gusakov 
1686f25ee501STomi Valkeinen 	/* Don't poll if don't have HPD connected */
1687f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1688f25ee501STomi Valkeinen 		if (tc->have_irq)
1689f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
1690f25ee501STomi Valkeinen 		else
1691f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
1692f25ee501STomi Valkeinen 					       DRM_CONNECTOR_POLL_DISCONNECT;
1693f25ee501STomi Valkeinen 	}
1694f25ee501STomi Valkeinen 
16957caff0fcSAndrey Gusakov 	drm_display_info_set_bus_formats(&tc->connector.display_info,
16967caff0fcSAndrey Gusakov 					 &bus_format, 1);
16974842379cSTomi Valkeinen 	tc->connector.display_info.bus_flags =
16984842379cSTomi Valkeinen 		DRM_BUS_FLAG_DE_HIGH |
169988bc4178SLaurent Pinchart 		DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
170088bc4178SLaurent Pinchart 		DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
1701cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
17027caff0fcSAndrey Gusakov 
17037caff0fcSAndrey Gusakov 	return 0;
170485ddbe2cSLyude Paul aux_unregister:
170585ddbe2cSLyude Paul 	drm_dp_aux_unregister(&tc->aux);
170685ddbe2cSLyude Paul 	return ret;
170785ddbe2cSLyude Paul }
170885ddbe2cSLyude Paul 
1709a219062bSMarek Vasut static void tc_edp_bridge_detach(struct drm_bridge *bridge)
171085ddbe2cSLyude Paul {
171185ddbe2cSLyude Paul 	drm_dp_aux_unregister(&bridge_to_tc(bridge)->aux);
17127caff0fcSAndrey Gusakov }
17137caff0fcSAndrey Gusakov 
1714bbfd3190SMarek Vasut #define MAX_INPUT_SEL_FORMATS	1
1715bbfd3190SMarek Vasut 
1716bbfd3190SMarek Vasut static u32 *
1717bbfd3190SMarek Vasut tc_dpi_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
1718bbfd3190SMarek Vasut 				 struct drm_bridge_state *bridge_state,
1719bbfd3190SMarek Vasut 				 struct drm_crtc_state *crtc_state,
1720bbfd3190SMarek Vasut 				 struct drm_connector_state *conn_state,
1721bbfd3190SMarek Vasut 				 u32 output_fmt,
1722bbfd3190SMarek Vasut 				 unsigned int *num_input_fmts)
1723bbfd3190SMarek Vasut {
1724bbfd3190SMarek Vasut 	u32 *input_fmts;
1725bbfd3190SMarek Vasut 
1726bbfd3190SMarek Vasut 	*num_input_fmts = 0;
1727bbfd3190SMarek Vasut 
1728bbfd3190SMarek Vasut 	input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts),
1729bbfd3190SMarek Vasut 			     GFP_KERNEL);
1730bbfd3190SMarek Vasut 	if (!input_fmts)
1731bbfd3190SMarek Vasut 		return NULL;
1732bbfd3190SMarek Vasut 
1733bbfd3190SMarek Vasut 	/* This is the DSI-end bus format */
1734bbfd3190SMarek Vasut 	input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
1735bbfd3190SMarek Vasut 	*num_input_fmts = 1;
1736bbfd3190SMarek Vasut 
1737bbfd3190SMarek Vasut 	return input_fmts;
1738bbfd3190SMarek Vasut }
1739bbfd3190SMarek Vasut 
1740bbfd3190SMarek Vasut static const struct drm_bridge_funcs tc_dpi_bridge_funcs = {
1741bbfd3190SMarek Vasut 	.attach = tc_dpi_bridge_attach,
1742bbfd3190SMarek Vasut 	.mode_valid = tc_dpi_mode_valid,
1743bbfd3190SMarek Vasut 	.mode_set = tc_bridge_mode_set,
1744bbfd3190SMarek Vasut 	.atomic_check = tc_dpi_atomic_check,
1745bbfd3190SMarek Vasut 	.atomic_enable = tc_dpi_bridge_atomic_enable,
1746bbfd3190SMarek Vasut 	.atomic_disable = tc_dpi_bridge_atomic_disable,
1747bbfd3190SMarek Vasut 	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1748bbfd3190SMarek Vasut 	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1749bbfd3190SMarek Vasut 	.atomic_reset = drm_atomic_helper_bridge_reset,
1750bbfd3190SMarek Vasut 	.atomic_get_input_bus_fmts = tc_dpi_atomic_get_input_bus_fmts,
1751bbfd3190SMarek Vasut };
1752bbfd3190SMarek Vasut 
1753a219062bSMarek Vasut static const struct drm_bridge_funcs tc_edp_bridge_funcs = {
1754a219062bSMarek Vasut 	.attach = tc_edp_bridge_attach,
1755a219062bSMarek Vasut 	.detach = tc_edp_bridge_detach,
1756a219062bSMarek Vasut 	.mode_valid = tc_edp_mode_valid,
17577caff0fcSAndrey Gusakov 	.mode_set = tc_bridge_mode_set,
175865fdbb71SMarek Vasut 	.atomic_check = tc_edp_atomic_check,
1759f5be6239SMarek Vasut 	.atomic_enable = tc_edp_bridge_atomic_enable,
1760f5be6239SMarek Vasut 	.atomic_disable = tc_edp_bridge_atomic_disable,
17617caff0fcSAndrey Gusakov 	.mode_fixup = tc_bridge_mode_fixup,
1762136d73a8SSam Ravnborg 	.detect = tc_bridge_detect,
1763731f4badSSam Ravnborg 	.get_edid = tc_get_edid,
1764f5be6239SMarek Vasut 	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1765f5be6239SMarek Vasut 	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1766f5be6239SMarek Vasut 	.atomic_reset = drm_atomic_helper_bridge_reset,
17677caff0fcSAndrey Gusakov };
17687caff0fcSAndrey Gusakov 
17697caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg)
17707caff0fcSAndrey Gusakov {
17717caff0fcSAndrey Gusakov 	return reg != SYSCTRL;
17727caff0fcSAndrey Gusakov }
17737caff0fcSAndrey Gusakov 
17747caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = {
17757caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
17767caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
17777caff0fcSAndrey Gusakov 	regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
17787caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
17797caff0fcSAndrey Gusakov 	regmap_reg_range(VFUEN0, VFUEN0),
1780af9526f2STomi Valkeinen 	regmap_reg_range(INTSTS_G, INTSTS_G),
1781af9526f2STomi Valkeinen 	regmap_reg_range(GPIOI, GPIOI),
17827caff0fcSAndrey Gusakov };
17837caff0fcSAndrey Gusakov 
17847caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = {
17857caff0fcSAndrey Gusakov 	.yes_ranges = tc_volatile_ranges,
17867caff0fcSAndrey Gusakov 	.n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
17877caff0fcSAndrey Gusakov };
17887caff0fcSAndrey Gusakov 
17897caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg)
17907caff0fcSAndrey Gusakov {
17917caff0fcSAndrey Gusakov 	return (reg != TC_IDREG) &&
17927caff0fcSAndrey Gusakov 	       (reg != DP0_LTSTAT) &&
17937caff0fcSAndrey Gusakov 	       (reg != DP0_SNKLTCHGREQ);
17947caff0fcSAndrey Gusakov }
17957caff0fcSAndrey Gusakov 
17967caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = {
17977caff0fcSAndrey Gusakov 	.name = "tc358767",
17987caff0fcSAndrey Gusakov 	.reg_bits = 16,
17997caff0fcSAndrey Gusakov 	.val_bits = 32,
18007caff0fcSAndrey Gusakov 	.reg_stride = 4,
18017caff0fcSAndrey Gusakov 	.max_register = PLL_DBG,
18027caff0fcSAndrey Gusakov 	.cache_type = REGCACHE_RBTREE,
18037caff0fcSAndrey Gusakov 	.readable_reg = tc_readable_reg,
18047caff0fcSAndrey Gusakov 	.volatile_table = &tc_volatile_table,
18057caff0fcSAndrey Gusakov 	.writeable_reg = tc_writeable_reg,
18067caff0fcSAndrey Gusakov 	.reg_format_endian = REGMAP_ENDIAN_BIG,
18077caff0fcSAndrey Gusakov 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
18087caff0fcSAndrey Gusakov };
18097caff0fcSAndrey Gusakov 
1810f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg)
1811f25ee501STomi Valkeinen {
1812f25ee501STomi Valkeinen 	struct tc_data *tc = arg;
1813f25ee501STomi Valkeinen 	u32 val;
1814f25ee501STomi Valkeinen 	int r;
1815f25ee501STomi Valkeinen 
1816f25ee501STomi Valkeinen 	r = regmap_read(tc->regmap, INTSTS_G, &val);
1817f25ee501STomi Valkeinen 	if (r)
1818f25ee501STomi Valkeinen 		return IRQ_NONE;
1819f25ee501STomi Valkeinen 
1820f25ee501STomi Valkeinen 	if (!val)
1821f25ee501STomi Valkeinen 		return IRQ_NONE;
1822f25ee501STomi Valkeinen 
1823f25ee501STomi Valkeinen 	if (val & INT_SYSERR) {
1824f25ee501STomi Valkeinen 		u32 stat = 0;
1825f25ee501STomi Valkeinen 
1826f25ee501STomi Valkeinen 		regmap_read(tc->regmap, SYSSTAT, &stat);
1827f25ee501STomi Valkeinen 
1828f25ee501STomi Valkeinen 		dev_err(tc->dev, "syserr %x\n", stat);
1829f25ee501STomi Valkeinen 	}
1830f25ee501STomi Valkeinen 
1831f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0 && tc->bridge.dev) {
1832f25ee501STomi Valkeinen 		/*
1833f25ee501STomi Valkeinen 		 * H is triggered when the GPIO goes high.
1834f25ee501STomi Valkeinen 		 *
1835f25ee501STomi Valkeinen 		 * LC is triggered when the GPIO goes low and stays low for
1836f25ee501STomi Valkeinen 		 * the duration of LCNT
1837f25ee501STomi Valkeinen 		 */
1838f25ee501STomi Valkeinen 		bool h = val & INT_GPIO_H(tc->hpd_pin);
1839f25ee501STomi Valkeinen 		bool lc = val & INT_GPIO_LC(tc->hpd_pin);
1840f25ee501STomi Valkeinen 
1841f25ee501STomi Valkeinen 		dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
1842f25ee501STomi Valkeinen 			h ? "H" : "", lc ? "LC" : "");
1843f25ee501STomi Valkeinen 
1844f25ee501STomi Valkeinen 		if (h || lc)
1845f25ee501STomi Valkeinen 			drm_kms_helper_hotplug_event(tc->bridge.dev);
1846f25ee501STomi Valkeinen 	}
1847f25ee501STomi Valkeinen 
1848f25ee501STomi Valkeinen 	regmap_write(tc->regmap, INTSTS_G, val);
1849f25ee501STomi Valkeinen 
1850f25ee501STomi Valkeinen 	return IRQ_HANDLED;
1851f25ee501STomi Valkeinen }
1852f25ee501STomi Valkeinen 
1853bbfd3190SMarek Vasut static int tc_mipi_dsi_host_attach(struct tc_data *tc)
1854bbfd3190SMarek Vasut {
1855bbfd3190SMarek Vasut 	struct device *dev = tc->dev;
1856bbfd3190SMarek Vasut 	struct device_node *host_node;
1857bbfd3190SMarek Vasut 	struct device_node *endpoint;
1858bbfd3190SMarek Vasut 	struct mipi_dsi_device *dsi;
1859bbfd3190SMarek Vasut 	struct mipi_dsi_host *host;
1860bbfd3190SMarek Vasut 	const struct mipi_dsi_device_info info = {
1861bbfd3190SMarek Vasut 		.type = "tc358767",
1862bbfd3190SMarek Vasut 		.channel = 0,
1863bbfd3190SMarek Vasut 		.node = NULL,
1864bbfd3190SMarek Vasut 	};
1865bbfd3190SMarek Vasut 	int dsi_lanes, ret;
1866bbfd3190SMarek Vasut 
1867bbfd3190SMarek Vasut 	endpoint = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1);
1868bbfd3190SMarek Vasut 	dsi_lanes = of_property_count_u32_elems(endpoint, "data-lanes");
1869bbfd3190SMarek Vasut 	host_node = of_graph_get_remote_port_parent(endpoint);
1870bbfd3190SMarek Vasut 	host = of_find_mipi_dsi_host_by_node(host_node);
1871bbfd3190SMarek Vasut 	of_node_put(host_node);
1872bbfd3190SMarek Vasut 	of_node_put(endpoint);
1873bbfd3190SMarek Vasut 
1874bbfd3190SMarek Vasut 	if (dsi_lanes < 0 || dsi_lanes > 4)
1875bbfd3190SMarek Vasut 		return -EINVAL;
1876bbfd3190SMarek Vasut 
1877bbfd3190SMarek Vasut 	if (!host)
1878bbfd3190SMarek Vasut 		return -EPROBE_DEFER;
1879bbfd3190SMarek Vasut 
1880bbfd3190SMarek Vasut 	dsi = mipi_dsi_device_register_full(host, &info);
1881bbfd3190SMarek Vasut 	if (IS_ERR(dsi))
1882bbfd3190SMarek Vasut 		return dev_err_probe(dev, PTR_ERR(dsi),
1883bbfd3190SMarek Vasut 				     "failed to create dsi device\n");
1884bbfd3190SMarek Vasut 
1885bbfd3190SMarek Vasut 	tc->dsi = dsi;
1886bbfd3190SMarek Vasut 
1887bbfd3190SMarek Vasut 	tc->dsi_lanes = dsi_lanes;
1888bbfd3190SMarek Vasut 	dsi->lanes = tc->dsi_lanes;
1889bbfd3190SMarek Vasut 	dsi->format = MIPI_DSI_FMT_RGB888;
1890bbfd3190SMarek Vasut 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE;
1891bbfd3190SMarek Vasut 
1892bbfd3190SMarek Vasut 	ret = mipi_dsi_attach(dsi);
1893bbfd3190SMarek Vasut 	if (ret < 0) {
1894bbfd3190SMarek Vasut 		dev_err(dev, "failed to attach dsi to host: %d\n", ret);
1895bbfd3190SMarek Vasut 		return ret;
1896bbfd3190SMarek Vasut 	}
1897bbfd3190SMarek Vasut 
1898bbfd3190SMarek Vasut 	return 0;
1899bbfd3190SMarek Vasut }
1900bbfd3190SMarek Vasut 
1901bbfd3190SMarek Vasut static int tc_probe_dpi_bridge_endpoint(struct tc_data *tc)
1902bbfd3190SMarek Vasut {
1903bbfd3190SMarek Vasut 	struct device *dev = tc->dev;
1904bbfd3190SMarek Vasut 	struct drm_panel *panel;
1905bbfd3190SMarek Vasut 	int ret;
1906bbfd3190SMarek Vasut 
1907bbfd3190SMarek Vasut 	/* port@1 is the DPI input/output port */
1908bbfd3190SMarek Vasut 	ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
1909bbfd3190SMarek Vasut 	if (ret && ret != -ENODEV)
1910bbfd3190SMarek Vasut 		return ret;
1911bbfd3190SMarek Vasut 
1912bbfd3190SMarek Vasut 	if (panel) {
1913bbfd3190SMarek Vasut 		struct drm_bridge *panel_bridge;
1914bbfd3190SMarek Vasut 
1915bbfd3190SMarek Vasut 		panel_bridge = devm_drm_panel_bridge_add(dev, panel);
1916bbfd3190SMarek Vasut 		if (IS_ERR(panel_bridge))
1917bbfd3190SMarek Vasut 			return PTR_ERR(panel_bridge);
1918bbfd3190SMarek Vasut 
1919bbfd3190SMarek Vasut 		tc->panel_bridge = panel_bridge;
1920bbfd3190SMarek Vasut 		tc->bridge.type = DRM_MODE_CONNECTOR_DPI;
1921bbfd3190SMarek Vasut 		tc->bridge.funcs = &tc_dpi_bridge_funcs;
1922bbfd3190SMarek Vasut 
1923bbfd3190SMarek Vasut 		return 0;
1924bbfd3190SMarek Vasut 	}
1925bbfd3190SMarek Vasut 
1926bbfd3190SMarek Vasut 	return ret;
1927bbfd3190SMarek Vasut }
1928bbfd3190SMarek Vasut 
19298478095aSMarek Vasut static int tc_probe_edp_bridge_endpoint(struct tc_data *tc)
19307caff0fcSAndrey Gusakov {
19318478095aSMarek Vasut 	struct device *dev = tc->dev;
1932de5e6c02SSam Ravnborg 	struct drm_panel *panel;
19337caff0fcSAndrey Gusakov 	int ret;
19347caff0fcSAndrey Gusakov 
19357caff0fcSAndrey Gusakov 	/* port@2 is the output port */
1936de5e6c02SSam Ravnborg 	ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &panel, NULL);
1937d630213fSLucas Stach 	if (ret && ret != -ENODEV)
1938ebc94461SRob Herring 		return ret;
19397caff0fcSAndrey Gusakov 
1940de5e6c02SSam Ravnborg 	if (panel) {
1941de5e6c02SSam Ravnborg 		struct drm_bridge *panel_bridge;
1942de5e6c02SSam Ravnborg 
1943de5e6c02SSam Ravnborg 		panel_bridge = devm_drm_panel_bridge_add(dev, panel);
1944de5e6c02SSam Ravnborg 		if (IS_ERR(panel_bridge))
1945de5e6c02SSam Ravnborg 			return PTR_ERR(panel_bridge);
1946de5e6c02SSam Ravnborg 
1947de5e6c02SSam Ravnborg 		tc->panel_bridge = panel_bridge;
1948de5e6c02SSam Ravnborg 		tc->bridge.type = DRM_MODE_CONNECTOR_eDP;
1949de5e6c02SSam Ravnborg 	} else {
1950de5e6c02SSam Ravnborg 		tc->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
1951de5e6c02SSam Ravnborg 	}
1952de5e6c02SSam Ravnborg 
1953dd1fd5abSMarek Vasut 	tc->bridge.funcs = &tc_edp_bridge_funcs;
1954dd1fd5abSMarek Vasut 	if (tc->hpd_pin >= 0)
1955dd1fd5abSMarek Vasut 		tc->bridge.ops |= DRM_BRIDGE_OP_DETECT;
1956dd1fd5abSMarek Vasut 	tc->bridge.ops |= DRM_BRIDGE_OP_EDID;
1957dd1fd5abSMarek Vasut 
1958*9030a9e5SMarek Vasut 	return 0;
19598478095aSMarek Vasut }
19608478095aSMarek Vasut 
196171f7d9c0SMarek Vasut static int tc_probe_bridge_endpoint(struct tc_data *tc)
196271f7d9c0SMarek Vasut {
196371f7d9c0SMarek Vasut 	struct device *dev = tc->dev;
196471f7d9c0SMarek Vasut 	struct of_endpoint endpoint;
196571f7d9c0SMarek Vasut 	struct device_node *node = NULL;
196671f7d9c0SMarek Vasut 	const u8 mode_dpi_to_edp = BIT(1) | BIT(2);
196771f7d9c0SMarek Vasut 	const u8 mode_dsi_to_edp = BIT(0) | BIT(2);
196871f7d9c0SMarek Vasut 	const u8 mode_dsi_to_dpi = BIT(0) | BIT(1);
196971f7d9c0SMarek Vasut 	u8 mode = 0;
197071f7d9c0SMarek Vasut 
197171f7d9c0SMarek Vasut 	/*
197271f7d9c0SMarek Vasut 	 * Determine bridge configuration.
197371f7d9c0SMarek Vasut 	 *
197471f7d9c0SMarek Vasut 	 * Port allocation:
197571f7d9c0SMarek Vasut 	 * port@0 - DSI input
197671f7d9c0SMarek Vasut 	 * port@1 - DPI input/output
197771f7d9c0SMarek Vasut 	 * port@2 - eDP output
197871f7d9c0SMarek Vasut 	 *
197971f7d9c0SMarek Vasut 	 * Possible connections:
198071f7d9c0SMarek Vasut 	 * DPI -> port@1 -> port@2 -> eDP :: [port@0 is not connected]
198171f7d9c0SMarek Vasut 	 * DSI -> port@0 -> port@2 -> eDP :: [port@1 is not connected]
198271f7d9c0SMarek Vasut 	 * DSI -> port@0 -> port@1 -> DPI :: [port@2 is not connected]
198371f7d9c0SMarek Vasut 	 */
198471f7d9c0SMarek Vasut 
198571f7d9c0SMarek Vasut 	for_each_endpoint_of_node(dev->of_node, node) {
198671f7d9c0SMarek Vasut 		of_graph_parse_endpoint(node, &endpoint);
198771f7d9c0SMarek Vasut 		if (endpoint.port > 2)
198871f7d9c0SMarek Vasut 			return -EINVAL;
198971f7d9c0SMarek Vasut 
199071f7d9c0SMarek Vasut 		mode |= BIT(endpoint.port);
199171f7d9c0SMarek Vasut 	}
199271f7d9c0SMarek Vasut 
199371f7d9c0SMarek Vasut 	if (mode == mode_dpi_to_edp)
199471f7d9c0SMarek Vasut 		return tc_probe_edp_bridge_endpoint(tc);
199571f7d9c0SMarek Vasut 	else if (mode == mode_dsi_to_dpi)
1996bbfd3190SMarek Vasut 		return tc_probe_dpi_bridge_endpoint(tc);
199771f7d9c0SMarek Vasut 	else if (mode == mode_dsi_to_edp)
199871f7d9c0SMarek Vasut 		dev_warn(dev, "The mode DSI-to-(e)DP is not supported!\n");
199971f7d9c0SMarek Vasut 	else
200071f7d9c0SMarek Vasut 		dev_warn(dev, "Invalid mode (0x%x) is not supported!\n", mode);
200171f7d9c0SMarek Vasut 
200271f7d9c0SMarek Vasut 	return -EINVAL;
200371f7d9c0SMarek Vasut }
200471f7d9c0SMarek Vasut 
20058478095aSMarek Vasut static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
20068478095aSMarek Vasut {
20078478095aSMarek Vasut 	struct device *dev = &client->dev;
20088478095aSMarek Vasut 	struct tc_data *tc;
20098478095aSMarek Vasut 	int ret;
20108478095aSMarek Vasut 
20118478095aSMarek Vasut 	tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
20128478095aSMarek Vasut 	if (!tc)
20138478095aSMarek Vasut 		return -ENOMEM;
20148478095aSMarek Vasut 
20158478095aSMarek Vasut 	tc->dev = dev;
20168478095aSMarek Vasut 
201771f7d9c0SMarek Vasut 	ret = tc_probe_bridge_endpoint(tc);
20188478095aSMarek Vasut 	if (ret)
20198478095aSMarek Vasut 		return ret;
20208478095aSMarek Vasut 
20217caff0fcSAndrey Gusakov 	/* Shut down GPIO is optional */
20227caff0fcSAndrey Gusakov 	tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
20237caff0fcSAndrey Gusakov 	if (IS_ERR(tc->sd_gpio))
20247caff0fcSAndrey Gusakov 		return PTR_ERR(tc->sd_gpio);
20257caff0fcSAndrey Gusakov 
20267caff0fcSAndrey Gusakov 	if (tc->sd_gpio) {
20277caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->sd_gpio, 0);
20287caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
20297caff0fcSAndrey Gusakov 	}
20307caff0fcSAndrey Gusakov 
20317caff0fcSAndrey Gusakov 	/* Reset GPIO is optional */
20327caff0fcSAndrey Gusakov 	tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
20337caff0fcSAndrey Gusakov 	if (IS_ERR(tc->reset_gpio))
20347caff0fcSAndrey Gusakov 		return PTR_ERR(tc->reset_gpio);
20357caff0fcSAndrey Gusakov 
20367caff0fcSAndrey Gusakov 	if (tc->reset_gpio) {
20377caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->reset_gpio, 1);
20387caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
20397caff0fcSAndrey Gusakov 	}
20407caff0fcSAndrey Gusakov 
20417caff0fcSAndrey Gusakov 	tc->refclk = devm_clk_get(dev, "ref");
20427caff0fcSAndrey Gusakov 	if (IS_ERR(tc->refclk)) {
20437caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->refclk);
20447caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to get refclk: %d\n", ret);
20457caff0fcSAndrey Gusakov 		return ret;
20467caff0fcSAndrey Gusakov 	}
20477caff0fcSAndrey Gusakov 
20487caff0fcSAndrey Gusakov 	tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
20497caff0fcSAndrey Gusakov 	if (IS_ERR(tc->regmap)) {
20507caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->regmap);
20517caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to initialize regmap: %d\n", ret);
20527caff0fcSAndrey Gusakov 		return ret;
20537caff0fcSAndrey Gusakov 	}
20547caff0fcSAndrey Gusakov 
2055f25ee501STomi Valkeinen 	ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
2056f25ee501STomi Valkeinen 				   &tc->hpd_pin);
2057f25ee501STomi Valkeinen 	if (ret) {
2058f25ee501STomi Valkeinen 		tc->hpd_pin = -ENODEV;
2059f25ee501STomi Valkeinen 	} else {
2060f25ee501STomi Valkeinen 		if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
2061f25ee501STomi Valkeinen 			dev_err(dev, "failed to parse HPD number\n");
2062f25ee501STomi Valkeinen 			return ret;
2063f25ee501STomi Valkeinen 		}
2064f25ee501STomi Valkeinen 	}
2065f25ee501STomi Valkeinen 
2066f25ee501STomi Valkeinen 	if (client->irq > 0) {
2067f25ee501STomi Valkeinen 		/* enable SysErr */
2068f25ee501STomi Valkeinen 		regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
2069f25ee501STomi Valkeinen 
2070f25ee501STomi Valkeinen 		ret = devm_request_threaded_irq(dev, client->irq,
2071f25ee501STomi Valkeinen 						NULL, tc_irq_handler,
2072f25ee501STomi Valkeinen 						IRQF_ONESHOT,
2073f25ee501STomi Valkeinen 						"tc358767-irq", tc);
2074f25ee501STomi Valkeinen 		if (ret) {
2075f25ee501STomi Valkeinen 			dev_err(dev, "failed to register dp interrupt\n");
2076f25ee501STomi Valkeinen 			return ret;
2077f25ee501STomi Valkeinen 		}
2078f25ee501STomi Valkeinen 
2079f25ee501STomi Valkeinen 		tc->have_irq = true;
2080f25ee501STomi Valkeinen 	}
2081f25ee501STomi Valkeinen 
20827caff0fcSAndrey Gusakov 	ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
20837caff0fcSAndrey Gusakov 	if (ret) {
20847caff0fcSAndrey Gusakov 		dev_err(tc->dev, "can not read device ID: %d\n", ret);
20857caff0fcSAndrey Gusakov 		return ret;
20867caff0fcSAndrey Gusakov 	}
20877caff0fcSAndrey Gusakov 
20887caff0fcSAndrey Gusakov 	if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
20897caff0fcSAndrey Gusakov 		dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
20907caff0fcSAndrey Gusakov 		return -EINVAL;
20917caff0fcSAndrey Gusakov 	}
20927caff0fcSAndrey Gusakov 
20937caff0fcSAndrey Gusakov 	tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
20947caff0fcSAndrey Gusakov 
209552c2197aSLucas Stach 	if (!tc->reset_gpio) {
209652c2197aSLucas Stach 		/*
209752c2197aSLucas Stach 		 * If the reset pin isn't present, do a software reset. It isn't
209852c2197aSLucas Stach 		 * as thorough as the hardware reset, as we can't reset the I2C
209952c2197aSLucas Stach 		 * communication block for obvious reasons, but it's getting the
210052c2197aSLucas Stach 		 * chip into a defined state.
210152c2197aSLucas Stach 		 */
210252c2197aSLucas Stach 		regmap_update_bits(tc->regmap, SYSRSTENB,
210352c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
210452c2197aSLucas Stach 				0);
210552c2197aSLucas Stach 		regmap_update_bits(tc->regmap, SYSRSTENB,
210652c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
210752c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP);
210852c2197aSLucas Stach 		usleep_range(5000, 10000);
210952c2197aSLucas Stach 	}
211052c2197aSLucas Stach 
2111f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
2112f25ee501STomi Valkeinen 		u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
2113f25ee501STomi Valkeinen 		u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
2114f25ee501STomi Valkeinen 
2115f25ee501STomi Valkeinen 		/* Set LCNT to 2ms */
2116f25ee501STomi Valkeinen 		regmap_write(tc->regmap, lcnt_reg,
2117f25ee501STomi Valkeinen 			     clk_get_rate(tc->refclk) * 2 / 1000);
2118f25ee501STomi Valkeinen 		/* We need the "alternate" mode for HPD */
2119f25ee501STomi Valkeinen 		regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
2120f25ee501STomi Valkeinen 
2121f25ee501STomi Valkeinen 		if (tc->have_irq) {
2122f25ee501STomi Valkeinen 			/* enable H & LC */
2123f25ee501STomi Valkeinen 			regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
2124f25ee501STomi Valkeinen 		}
2125f25ee501STomi Valkeinen 	}
2126f25ee501STomi Valkeinen 
2127bbfd3190SMarek Vasut 	if (tc->bridge.type != DRM_MODE_CONNECTOR_DPI) { /* (e)DP output */
21287caff0fcSAndrey Gusakov 		ret = tc_aux_link_setup(tc);
21297caff0fcSAndrey Gusakov 		if (ret)
21307caff0fcSAndrey Gusakov 			return ret;
2131bbfd3190SMarek Vasut 	}
21327caff0fcSAndrey Gusakov 
21337caff0fcSAndrey Gusakov 	tc->bridge.of_node = dev->of_node;
2134dc01732eSInki Dae 	drm_bridge_add(&tc->bridge);
21357caff0fcSAndrey Gusakov 
21367caff0fcSAndrey Gusakov 	i2c_set_clientdata(client, tc);
21377caff0fcSAndrey Gusakov 
2138bbfd3190SMarek Vasut 	if (tc->bridge.type == DRM_MODE_CONNECTOR_DPI) { /* DPI output */
2139bbfd3190SMarek Vasut 		ret = tc_mipi_dsi_host_attach(tc);
2140bbfd3190SMarek Vasut 		if (ret) {
2141bbfd3190SMarek Vasut 			drm_bridge_remove(&tc->bridge);
2142bbfd3190SMarek Vasut 			return ret;
2143bbfd3190SMarek Vasut 		}
2144bbfd3190SMarek Vasut 	}
2145bbfd3190SMarek Vasut 
21467caff0fcSAndrey Gusakov 	return 0;
21477caff0fcSAndrey Gusakov }
21487caff0fcSAndrey Gusakov 
21497caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client)
21507caff0fcSAndrey Gusakov {
21517caff0fcSAndrey Gusakov 	struct tc_data *tc = i2c_get_clientdata(client);
21527caff0fcSAndrey Gusakov 
21537caff0fcSAndrey Gusakov 	drm_bridge_remove(&tc->bridge);
21547caff0fcSAndrey Gusakov 
21557caff0fcSAndrey Gusakov 	return 0;
21567caff0fcSAndrey Gusakov }
21577caff0fcSAndrey Gusakov 
21587caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = {
21597caff0fcSAndrey Gusakov 	{ "tc358767", 0 },
21607caff0fcSAndrey Gusakov 	{ }
21617caff0fcSAndrey Gusakov };
21627caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
21637caff0fcSAndrey Gusakov 
21647caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = {
21657caff0fcSAndrey Gusakov 	{ .compatible = "toshiba,tc358767", },
21667caff0fcSAndrey Gusakov 	{ }
21677caff0fcSAndrey Gusakov };
21687caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids);
21697caff0fcSAndrey Gusakov 
21707caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = {
21717caff0fcSAndrey Gusakov 	.driver = {
21727caff0fcSAndrey Gusakov 		.name = "tc358767",
21737caff0fcSAndrey Gusakov 		.of_match_table = tc358767_of_ids,
21747caff0fcSAndrey Gusakov 	},
21757caff0fcSAndrey Gusakov 	.id_table = tc358767_i2c_ids,
21767caff0fcSAndrey Gusakov 	.probe = tc_probe,
21777caff0fcSAndrey Gusakov 	.remove	= tc_remove,
21787caff0fcSAndrey Gusakov };
21797caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver);
21807caff0fcSAndrey Gusakov 
21817caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
21827caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver");
21837caff0fcSAndrey Gusakov MODULE_LICENSE("GPL");
2184