1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 27caff0fcSAndrey Gusakov /* 37caff0fcSAndrey Gusakov * tc358767 eDP bridge driver 47caff0fcSAndrey Gusakov * 57caff0fcSAndrey Gusakov * Copyright (C) 2016 CogentEmbedded Inc 67caff0fcSAndrey Gusakov * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com> 77caff0fcSAndrey Gusakov * 87caff0fcSAndrey Gusakov * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de> 97caff0fcSAndrey Gusakov * 102f51be09SAndrey Gusakov * Copyright (C) 2016 Zodiac Inflight Innovations 112f51be09SAndrey Gusakov * 127caff0fcSAndrey Gusakov * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c 137caff0fcSAndrey Gusakov * 147caff0fcSAndrey Gusakov * Copyright (C) 2012 Texas Instruments 157caff0fcSAndrey Gusakov * Author: Rob Clark <robdclark@gmail.com> 167caff0fcSAndrey Gusakov */ 177caff0fcSAndrey Gusakov 183f072c30SAndrey Smirnov #include <linux/bitfield.h> 197caff0fcSAndrey Gusakov #include <linux/clk.h> 207caff0fcSAndrey Gusakov #include <linux/device.h> 217caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h> 227caff0fcSAndrey Gusakov #include <linux/i2c.h> 237caff0fcSAndrey Gusakov #include <linux/kernel.h> 247caff0fcSAndrey Gusakov #include <linux/module.h> 257caff0fcSAndrey Gusakov #include <linux/regmap.h> 267caff0fcSAndrey Gusakov #include <linux/slab.h> 277caff0fcSAndrey Gusakov 287caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h> 29ee68c743SBoris Brezillon #include <drm/drm_bridge.h> 305b529e8dSThomas Zimmermann #include <drm/dp/drm_dp_helper.h> 317caff0fcSAndrey Gusakov #include <drm/drm_edid.h> 327caff0fcSAndrey Gusakov #include <drm/drm_of.h> 337caff0fcSAndrey Gusakov #include <drm/drm_panel.h> 34a25b988fSLaurent Pinchart #include <drm/drm_print.h> 35fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h> 367caff0fcSAndrey Gusakov 377caff0fcSAndrey Gusakov /* Registers */ 387caff0fcSAndrey Gusakov 397caff0fcSAndrey Gusakov /* Display Parallel Interface */ 407caff0fcSAndrey Gusakov #define DPIPXLFMT 0x0440 417caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW (1 << 10) 427caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW (1 << 9) 437caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH (0 << 8) 447caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1 (0 << 2) /* LSB aligned */ 457caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2 (1 << 2) /* Loosely Packed */ 467caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3 (2 << 2) /* LSB aligned 8-bit */ 477caff0fcSAndrey Gusakov #define DPI_BPP_RGB888 (0 << 0) 487caff0fcSAndrey Gusakov #define DPI_BPP_RGB666 (1 << 0) 497caff0fcSAndrey Gusakov #define DPI_BPP_RGB565 (2 << 0) 507caff0fcSAndrey Gusakov 517caff0fcSAndrey Gusakov /* Video Path */ 527caff0fcSAndrey Gusakov #define VPCTRL0 0x0450 533f072c30SAndrey Smirnov #define VSDELAY GENMASK(31, 20) 547caff0fcSAndrey Gusakov #define OPXLFMT_RGB666 (0 << 8) 557caff0fcSAndrey Gusakov #define OPXLFMT_RGB888 (1 << 8) 567caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED (0 << 4) /* Video Timing Gen Disabled */ 577caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED (1 << 4) /* Video Timing Gen Enabled */ 587caff0fcSAndrey Gusakov #define MSF_DISABLED (0 << 0) /* Magic Square FRC disabled */ 597caff0fcSAndrey Gusakov #define MSF_ENABLED (1 << 0) /* Magic Square FRC enabled */ 607caff0fcSAndrey Gusakov #define HTIM01 0x0454 613f072c30SAndrey Smirnov #define HPW GENMASK(8, 0) 623f072c30SAndrey Smirnov #define HBPR GENMASK(24, 16) 637caff0fcSAndrey Gusakov #define HTIM02 0x0458 643f072c30SAndrey Smirnov #define HDISPR GENMASK(10, 0) 653f072c30SAndrey Smirnov #define HFPR GENMASK(24, 16) 667caff0fcSAndrey Gusakov #define VTIM01 0x045c 673f072c30SAndrey Smirnov #define VSPR GENMASK(7, 0) 683f072c30SAndrey Smirnov #define VBPR GENMASK(23, 16) 697caff0fcSAndrey Gusakov #define VTIM02 0x0460 703f072c30SAndrey Smirnov #define VFPR GENMASK(23, 16) 713f072c30SAndrey Smirnov #define VDISPR GENMASK(10, 0) 727caff0fcSAndrey Gusakov #define VFUEN0 0x0464 737caff0fcSAndrey Gusakov #define VFUEN BIT(0) /* Video Frame Timing Upload */ 747caff0fcSAndrey Gusakov 757caff0fcSAndrey Gusakov /* System */ 767caff0fcSAndrey Gusakov #define TC_IDREG 0x0500 77f25ee501STomi Valkeinen #define SYSSTAT 0x0508 787caff0fcSAndrey Gusakov #define SYSCTRL 0x0510 797caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT (0 << 3) 807caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX (1 << 3) 817caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT (0 << 0) 827caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX (1 << 0) 837caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX (2 << 0) 847caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR (3 << 0) 8552c2197aSLucas Stach #define SYSRSTENB 0x050c 8652c2197aSLucas Stach #define ENBI2C (1 << 0) 8752c2197aSLucas Stach #define ENBLCD0 (1 << 2) 8852c2197aSLucas Stach #define ENBBM (1 << 3) 8952c2197aSLucas Stach #define ENBDSIRX (1 << 4) 9052c2197aSLucas Stach #define ENBREG (1 << 5) 9152c2197aSLucas Stach #define ENBHDCP (1 << 8) 92af9526f2STomi Valkeinen #define GPIOM 0x0540 93f25ee501STomi Valkeinen #define GPIOC 0x0544 94f25ee501STomi Valkeinen #define GPIOO 0x0548 95af9526f2STomi Valkeinen #define GPIOI 0x054c 96af9526f2STomi Valkeinen #define INTCTL_G 0x0560 97af9526f2STomi Valkeinen #define INTSTS_G 0x0564 98f25ee501STomi Valkeinen 99f25ee501STomi Valkeinen #define INT_SYSERR BIT(16) 100f25ee501STomi Valkeinen #define INT_GPIO_H(x) (1 << (x == 0 ? 2 : 10)) 101f25ee501STomi Valkeinen #define INT_GPIO_LC(x) (1 << (x == 0 ? 3 : 11)) 102f25ee501STomi Valkeinen 103af9526f2STomi Valkeinen #define INT_GP0_LCNT 0x0584 104af9526f2STomi Valkeinen #define INT_GP1_LCNT 0x0588 1057caff0fcSAndrey Gusakov 1067caff0fcSAndrey Gusakov /* Control */ 1077caff0fcSAndrey Gusakov #define DP0CTL 0x0600 1087caff0fcSAndrey Gusakov #define VID_MN_GEN BIT(6) /* Auto-generate M/N values */ 1097caff0fcSAndrey Gusakov #define EF_EN BIT(5) /* Enable Enhanced Framing */ 1107caff0fcSAndrey Gusakov #define VID_EN BIT(1) /* Video transmission enable */ 1117caff0fcSAndrey Gusakov #define DP_EN BIT(0) /* Enable DPTX function */ 1127caff0fcSAndrey Gusakov 1137caff0fcSAndrey Gusakov /* Clocks */ 1147caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0 0x0610 1157caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1 0x0614 1167caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS 0x0618 1177caff0fcSAndrey Gusakov 1187caff0fcSAndrey Gusakov /* Main Channel */ 1197caff0fcSAndrey Gusakov #define DP0_SECSAMPLE 0x0640 1207caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY 0x0644 1213f072c30SAndrey Smirnov #define VID_SYNC_DLY GENMASK(15, 0) 1223f072c30SAndrey Smirnov #define THRESH_DLY GENMASK(31, 16) 1233f072c30SAndrey Smirnov 1247caff0fcSAndrey Gusakov #define DP0_TOTALVAL 0x0648 1253f072c30SAndrey Smirnov #define H_TOTAL GENMASK(15, 0) 1263f072c30SAndrey Smirnov #define V_TOTAL GENMASK(31, 16) 1277caff0fcSAndrey Gusakov #define DP0_STARTVAL 0x064c 1283f072c30SAndrey Smirnov #define H_START GENMASK(15, 0) 1293f072c30SAndrey Smirnov #define V_START GENMASK(31, 16) 1307caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL 0x0650 1313f072c30SAndrey Smirnov #define H_ACT GENMASK(15, 0) 1323f072c30SAndrey Smirnov #define V_ACT GENMASK(31, 16) 1333f072c30SAndrey Smirnov 1347caff0fcSAndrey Gusakov #define DP0_SYNCVAL 0x0654 1353f072c30SAndrey Smirnov #define VS_WIDTH GENMASK(30, 16) 1363f072c30SAndrey Smirnov #define HS_WIDTH GENMASK(14, 0) 1377923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW (1 << 15) 1387923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW (1 << 31) 1397caff0fcSAndrey Gusakov #define DP0_MISC 0x0658 140f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED (63) /* LSCLK cycles per TU */ 1413f072c30SAndrey Smirnov #define MAX_TU_SYMBOL GENMASK(28, 23) 1423f072c30SAndrey Smirnov #define TU_SIZE GENMASK(21, 16) 1437caff0fcSAndrey Gusakov #define BPC_6 (0 << 5) 1447caff0fcSAndrey Gusakov #define BPC_8 (1 << 5) 1457caff0fcSAndrey Gusakov 1467caff0fcSAndrey Gusakov /* AUX channel */ 1477caff0fcSAndrey Gusakov #define DP0_AUXCFG0 0x0660 148fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_BSIZE GENMASK(11, 8) 149fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_ADDR_ONLY BIT(4) 1507caff0fcSAndrey Gusakov #define DP0_AUXCFG1 0x0664 1517caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN BIT(16) 1527caff0fcSAndrey Gusakov 1537caff0fcSAndrey Gusakov #define DP0_AUXADDR 0x0668 1547caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i) (0x066c + (i) * 4) 1557caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i) (0x067c + (i) * 4) 1567caff0fcSAndrey Gusakov #define DP0_AUXSTATUS 0x068c 15712dfe7c4SAndrey Smirnov #define AUX_BYTES GENMASK(15, 8) 15812dfe7c4SAndrey Smirnov #define AUX_STATUS GENMASK(7, 4) 1597caff0fcSAndrey Gusakov #define AUX_TIMEOUT BIT(1) 1607caff0fcSAndrey Gusakov #define AUX_BUSY BIT(0) 1617caff0fcSAndrey Gusakov #define DP0_AUXI2CADR 0x0698 1627caff0fcSAndrey Gusakov 1637caff0fcSAndrey Gusakov /* Link Training */ 1647caff0fcSAndrey Gusakov #define DP0_SRCCTRL 0x06a0 1657caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS BIT(13) 1667caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B BIT(12) 1677caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP (0 << 8) 1687caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1 (1 << 8) 1697caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2 (2 << 8) 1707caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW BIT(7) 1717caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG BIT(3) 1727caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1 (0 << 2) 1737caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2 (1 << 2) 1747caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27 (1 << 1) 1757caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162 (0 << 1) 1767caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT BIT(0) 1777caff0fcSAndrey Gusakov #define DP0_LTSTAT 0x06d0 1787caff0fcSAndrey Gusakov #define LT_LOOPDONE BIT(13) 1797caff0fcSAndrey Gusakov #define LT_STATUS_MASK (0x1f << 8) 1807caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS (DP_CHANNEL_EQ_BITS << 4) 1817caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE BIT(3) 1827caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS (DP_CHANNEL_EQ_BITS) 1837caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ 0x06d4 1847caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL 0x06d8 1857caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL 0x06e4 1867caff0fcSAndrey Gusakov 187adf41098STomi Valkeinen #define DP1_SRCCTRL 0x07a0 188adf41098STomi Valkeinen 1897caff0fcSAndrey Gusakov /* PHY */ 1907caff0fcSAndrey Gusakov #define DP_PHY_CTRL 0x0800 1917caff0fcSAndrey Gusakov #define DP_PHY_RST BIT(28) /* DP PHY Global Soft Reset */ 1927caff0fcSAndrey Gusakov #define BGREN BIT(25) /* AUX PHY BGR Enable */ 1937caff0fcSAndrey Gusakov #define PWR_SW_EN BIT(24) /* PHY Power Switch Enable */ 1947caff0fcSAndrey Gusakov #define PHY_M1_RST BIT(12) /* Reset PHY1 Main Channel */ 1957caff0fcSAndrey Gusakov #define PHY_RDY BIT(16) /* PHY Main Channels Ready */ 1967caff0fcSAndrey Gusakov #define PHY_M0_RST BIT(8) /* Reset PHY0 Main Channel */ 197adf41098STomi Valkeinen #define PHY_2LANE BIT(2) /* PHY Enable 2 lanes */ 1987caff0fcSAndrey Gusakov #define PHY_A0_EN BIT(1) /* PHY Aux Channel0 Enable */ 1997caff0fcSAndrey Gusakov #define PHY_M0_EN BIT(0) /* PHY Main Channel0 Enable */ 2007caff0fcSAndrey Gusakov 2017caff0fcSAndrey Gusakov /* PLL */ 2027caff0fcSAndrey Gusakov #define DP0_PLLCTRL 0x0900 2037caff0fcSAndrey Gusakov #define DP1_PLLCTRL 0x0904 /* not defined in DS */ 2047caff0fcSAndrey Gusakov #define PXL_PLLCTRL 0x0908 2057caff0fcSAndrey Gusakov #define PLLUPDATE BIT(2) 2067caff0fcSAndrey Gusakov #define PLLBYP BIT(1) 2077caff0fcSAndrey Gusakov #define PLLEN BIT(0) 2087caff0fcSAndrey Gusakov #define PXL_PLLPARAM 0x0914 2097caff0fcSAndrey Gusakov #define IN_SEL_REFCLK (0 << 14) 2107caff0fcSAndrey Gusakov #define SYS_PLLPARAM 0x0918 2117caff0fcSAndrey Gusakov #define REF_FREQ_38M4 (0 << 8) /* 38.4 MHz */ 2127caff0fcSAndrey Gusakov #define REF_FREQ_19M2 (1 << 8) /* 19.2 MHz */ 2137caff0fcSAndrey Gusakov #define REF_FREQ_26M (2 << 8) /* 26 MHz */ 2147caff0fcSAndrey Gusakov #define REF_FREQ_13M (3 << 8) /* 13 MHz */ 2157caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK (0 << 4) 2167caff0fcSAndrey Gusakov #define LSCLK_DIV_1 (0 << 0) 2177caff0fcSAndrey Gusakov #define LSCLK_DIV_2 (1 << 0) 2187caff0fcSAndrey Gusakov 2197caff0fcSAndrey Gusakov /* Test & Debug */ 2207caff0fcSAndrey Gusakov #define TSTCTL 0x0a00 2213f072c30SAndrey Smirnov #define COLOR_R GENMASK(31, 24) 2223f072c30SAndrey Smirnov #define COLOR_G GENMASK(23, 16) 2233f072c30SAndrey Smirnov #define COLOR_B GENMASK(15, 8) 2243f072c30SAndrey Smirnov #define ENI2CFILTER BIT(4) 2253f072c30SAndrey Smirnov #define COLOR_BAR_MODE GENMASK(1, 0) 2263f072c30SAndrey Smirnov #define COLOR_BAR_MODE_BARS 2 2277caff0fcSAndrey Gusakov #define PLL_DBG 0x0a04 2287caff0fcSAndrey Gusakov 2297caff0fcSAndrey Gusakov static bool tc_test_pattern; 2307caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644); 2317caff0fcSAndrey Gusakov 2327caff0fcSAndrey Gusakov struct tc_edp_link { 233e7dc8d40SThierry Reding u8 dpcd[DP_RECEIVER_CAP_SIZE]; 234e7dc8d40SThierry Reding unsigned int rate; 235e7dc8d40SThierry Reding u8 num_lanes; 2367caff0fcSAndrey Gusakov u8 assr; 237e5607637STomi Valkeinen bool scrambler_dis; 238e5607637STomi Valkeinen bool spread; 2397caff0fcSAndrey Gusakov }; 2407caff0fcSAndrey Gusakov 2417caff0fcSAndrey Gusakov struct tc_data { 2427caff0fcSAndrey Gusakov struct device *dev; 2437caff0fcSAndrey Gusakov struct regmap *regmap; 2447caff0fcSAndrey Gusakov struct drm_dp_aux aux; 2457caff0fcSAndrey Gusakov 2467caff0fcSAndrey Gusakov struct drm_bridge bridge; 247de5e6c02SSam Ravnborg struct drm_bridge *panel_bridge; 2487caff0fcSAndrey Gusakov struct drm_connector connector; 2497caff0fcSAndrey Gusakov 2507caff0fcSAndrey Gusakov /* link settings */ 2517caff0fcSAndrey Gusakov struct tc_edp_link link; 2527caff0fcSAndrey Gusakov 2537caff0fcSAndrey Gusakov /* current mode */ 25446648a3cSTomi Valkeinen struct drm_display_mode mode; 2557caff0fcSAndrey Gusakov 2567caff0fcSAndrey Gusakov u32 rev; 2577caff0fcSAndrey Gusakov u8 assr; 2587caff0fcSAndrey Gusakov 2597caff0fcSAndrey Gusakov struct gpio_desc *sd_gpio; 2607caff0fcSAndrey Gusakov struct gpio_desc *reset_gpio; 2617caff0fcSAndrey Gusakov struct clk *refclk; 262f25ee501STomi Valkeinen 263f25ee501STomi Valkeinen /* do we have IRQ */ 264f25ee501STomi Valkeinen bool have_irq; 265f25ee501STomi Valkeinen 266f25ee501STomi Valkeinen /* HPD pin number (0 or 1) or -ENODEV */ 267f25ee501STomi Valkeinen int hpd_pin; 2687caff0fcSAndrey Gusakov }; 2697caff0fcSAndrey Gusakov 2707caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a) 2717caff0fcSAndrey Gusakov { 2727caff0fcSAndrey Gusakov return container_of(a, struct tc_data, aux); 2737caff0fcSAndrey Gusakov } 2747caff0fcSAndrey Gusakov 2757caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b) 2767caff0fcSAndrey Gusakov { 2777caff0fcSAndrey Gusakov return container_of(b, struct tc_data, bridge); 2787caff0fcSAndrey Gusakov } 2797caff0fcSAndrey Gusakov 2807caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c) 2817caff0fcSAndrey Gusakov { 2827caff0fcSAndrey Gusakov return container_of(c, struct tc_data, connector); 2837caff0fcSAndrey Gusakov } 2847caff0fcSAndrey Gusakov 28593a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr, 2867caff0fcSAndrey Gusakov unsigned int cond_mask, 2877caff0fcSAndrey Gusakov unsigned int cond_value, 2887caff0fcSAndrey Gusakov unsigned long sleep_us, u64 timeout_us) 2897caff0fcSAndrey Gusakov { 2907caff0fcSAndrey Gusakov unsigned int val; 2917caff0fcSAndrey Gusakov 29293a10569SAndrey Smirnov return regmap_read_poll_timeout(tc->regmap, addr, val, 29393a10569SAndrey Smirnov (val & cond_mask) == cond_value, 29493a10569SAndrey Smirnov sleep_us, timeout_us); 2957caff0fcSAndrey Gusakov } 2967caff0fcSAndrey Gusakov 29772648926SAndrey Smirnov static int tc_aux_wait_busy(struct tc_data *tc) 2987caff0fcSAndrey Gusakov { 2998a6483acSTomi Valkeinen return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 100, 100000); 3007caff0fcSAndrey Gusakov } 3017caff0fcSAndrey Gusakov 302792a081aSAndrey Smirnov static int tc_aux_write_data(struct tc_data *tc, const void *data, 303792a081aSAndrey Smirnov size_t size) 304792a081aSAndrey Smirnov { 305792a081aSAndrey Smirnov u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 }; 306792a081aSAndrey Smirnov int ret, count = ALIGN(size, sizeof(u32)); 307792a081aSAndrey Smirnov 308792a081aSAndrey Smirnov memcpy(auxwdata, data, size); 309792a081aSAndrey Smirnov 310792a081aSAndrey Smirnov ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count); 311792a081aSAndrey Smirnov if (ret) 312792a081aSAndrey Smirnov return ret; 313792a081aSAndrey Smirnov 314792a081aSAndrey Smirnov return size; 315792a081aSAndrey Smirnov } 316792a081aSAndrey Smirnov 31753b166dcSAndrey Smirnov static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size) 31853b166dcSAndrey Smirnov { 31953b166dcSAndrey Smirnov u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)]; 32053b166dcSAndrey Smirnov int ret, count = ALIGN(size, sizeof(u32)); 32153b166dcSAndrey Smirnov 32253b166dcSAndrey Smirnov ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count); 32353b166dcSAndrey Smirnov if (ret) 32453b166dcSAndrey Smirnov return ret; 32553b166dcSAndrey Smirnov 32653b166dcSAndrey Smirnov memcpy(data, auxrdata, size); 32753b166dcSAndrey Smirnov 32853b166dcSAndrey Smirnov return size; 32953b166dcSAndrey Smirnov } 33053b166dcSAndrey Smirnov 331fdb29b73SAndrey Smirnov static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size) 332fdb29b73SAndrey Smirnov { 333fdb29b73SAndrey Smirnov u32 auxcfg0 = msg->request; 334fdb29b73SAndrey Smirnov 335fdb29b73SAndrey Smirnov if (size) 336fdb29b73SAndrey Smirnov auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1); 337fdb29b73SAndrey Smirnov else 338fdb29b73SAndrey Smirnov auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY; 339fdb29b73SAndrey Smirnov 340fdb29b73SAndrey Smirnov return auxcfg0; 341fdb29b73SAndrey Smirnov } 342fdb29b73SAndrey Smirnov 3437caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux, 3447caff0fcSAndrey Gusakov struct drm_dp_aux_msg *msg) 3457caff0fcSAndrey Gusakov { 3467caff0fcSAndrey Gusakov struct tc_data *tc = aux_to_tc(aux); 347e0655feaSAndrey Smirnov size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size); 3487caff0fcSAndrey Gusakov u8 request = msg->request & ~DP_AUX_I2C_MOT; 34912dfe7c4SAndrey Smirnov u32 auxstatus; 3507caff0fcSAndrey Gusakov int ret; 3517caff0fcSAndrey Gusakov 35272648926SAndrey Smirnov ret = tc_aux_wait_busy(tc); 3537caff0fcSAndrey Gusakov if (ret) 3546d0c3831SAndrey Smirnov return ret; 3557caff0fcSAndrey Gusakov 356792a081aSAndrey Smirnov switch (request) { 357792a081aSAndrey Smirnov case DP_AUX_NATIVE_READ: 358792a081aSAndrey Smirnov case DP_AUX_I2C_READ: 359792a081aSAndrey Smirnov break; 360792a081aSAndrey Smirnov case DP_AUX_NATIVE_WRITE: 361792a081aSAndrey Smirnov case DP_AUX_I2C_WRITE: 362fdb29b73SAndrey Smirnov if (size) { 363792a081aSAndrey Smirnov ret = tc_aux_write_data(tc, msg->buffer, size); 364792a081aSAndrey Smirnov if (ret < 0) 3656d0c3831SAndrey Smirnov return ret; 366fdb29b73SAndrey Smirnov } 367792a081aSAndrey Smirnov break; 368792a081aSAndrey Smirnov default: 3697caff0fcSAndrey Gusakov return -EINVAL; 3707caff0fcSAndrey Gusakov } 3717caff0fcSAndrey Gusakov 3727caff0fcSAndrey Gusakov /* Store address */ 3736d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address); 3746d0c3831SAndrey Smirnov if (ret) 3756d0c3831SAndrey Smirnov return ret; 3767caff0fcSAndrey Gusakov /* Start transfer */ 377fdb29b73SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size)); 3786d0c3831SAndrey Smirnov if (ret) 3796d0c3831SAndrey Smirnov return ret; 3807caff0fcSAndrey Gusakov 38172648926SAndrey Smirnov ret = tc_aux_wait_busy(tc); 3827caff0fcSAndrey Gusakov if (ret) 3836d0c3831SAndrey Smirnov return ret; 3847caff0fcSAndrey Gusakov 38512dfe7c4SAndrey Smirnov ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus); 3867caff0fcSAndrey Gusakov if (ret) 3876d0c3831SAndrey Smirnov return ret; 3887caff0fcSAndrey Gusakov 38912dfe7c4SAndrey Smirnov if (auxstatus & AUX_TIMEOUT) 39012dfe7c4SAndrey Smirnov return -ETIMEDOUT; 391fdb29b73SAndrey Smirnov /* 392fdb29b73SAndrey Smirnov * For some reason address-only DP_AUX_I2C_WRITE (MOT), still 393fdb29b73SAndrey Smirnov * reports 1 byte transferred in its status. To deal we that 394fdb29b73SAndrey Smirnov * we ignore aux_bytes field if we know that this was an 395fdb29b73SAndrey Smirnov * address-only transfer 396fdb29b73SAndrey Smirnov */ 397fdb29b73SAndrey Smirnov if (size) 39812dfe7c4SAndrey Smirnov size = FIELD_GET(AUX_BYTES, auxstatus); 39912dfe7c4SAndrey Smirnov msg->reply = FIELD_GET(AUX_STATUS, auxstatus); 40012dfe7c4SAndrey Smirnov 40153b166dcSAndrey Smirnov switch (request) { 40253b166dcSAndrey Smirnov case DP_AUX_NATIVE_READ: 40353b166dcSAndrey Smirnov case DP_AUX_I2C_READ: 404fdb29b73SAndrey Smirnov if (size) 40553b166dcSAndrey Smirnov return tc_aux_read_data(tc, msg->buffer, size); 406fdb29b73SAndrey Smirnov break; 4077caff0fcSAndrey Gusakov } 4087caff0fcSAndrey Gusakov 4097caff0fcSAndrey Gusakov return size; 4107caff0fcSAndrey Gusakov } 4117caff0fcSAndrey Gusakov 4127caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = { 4137caff0fcSAndrey Gusakov "No errors", 4147caff0fcSAndrey Gusakov "Aux write error", 4157caff0fcSAndrey Gusakov "Aux read error", 4167caff0fcSAndrey Gusakov "Max voltage reached error", 4177caff0fcSAndrey Gusakov "Loop counter expired error", 4187caff0fcSAndrey Gusakov "res", "res", "res" 4197caff0fcSAndrey Gusakov }; 4207caff0fcSAndrey Gusakov 4217caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = { 4227caff0fcSAndrey Gusakov "No errors", 4237caff0fcSAndrey Gusakov "Aux write error", 4247caff0fcSAndrey Gusakov "Aux read error", 4257caff0fcSAndrey Gusakov "Clock recovery failed error", 4267caff0fcSAndrey Gusakov "Loop counter expired error", 4277caff0fcSAndrey Gusakov "res", "res", "res" 4287caff0fcSAndrey Gusakov }; 4297caff0fcSAndrey Gusakov 4307caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc) 4317caff0fcSAndrey Gusakov { 4327caff0fcSAndrey Gusakov /* 4337caff0fcSAndrey Gusakov * No training pattern, skew lane 1 data by two LSCLK cycles with 4347caff0fcSAndrey Gusakov * respect to lane 0 data, AutoCorrect Mode = 0 4357caff0fcSAndrey Gusakov */ 4364b30bf41STomi Valkeinen u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B; 4377caff0fcSAndrey Gusakov 4387caff0fcSAndrey Gusakov if (tc->link.scrambler_dis) 4397caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_SCRMBLDIS; /* Scrambler Disabled */ 4407caff0fcSAndrey Gusakov if (tc->link.spread) 4417caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_SSCG; /* Spread Spectrum Enable */ 442e7dc8d40SThierry Reding if (tc->link.num_lanes == 2) 4437caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_LANES_2; /* Two Main Channel Lanes */ 444e7dc8d40SThierry Reding if (tc->link.rate != 162000) 4457caff0fcSAndrey Gusakov reg |= DP0_SRCCTRL_BW27; /* 2.7 Gbps link */ 4467caff0fcSAndrey Gusakov return reg; 4477caff0fcSAndrey Gusakov } 4487caff0fcSAndrey Gusakov 449134fb306SAndrey Smirnov static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl) 4507caff0fcSAndrey Gusakov { 451134fb306SAndrey Smirnov int ret; 452134fb306SAndrey Smirnov 453134fb306SAndrey Smirnov ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN); 454134fb306SAndrey Smirnov if (ret) 455134fb306SAndrey Smirnov return ret; 456134fb306SAndrey Smirnov 4577caff0fcSAndrey Gusakov /* Wait for PLL to lock: up to 2.09 ms, depending on refclk */ 4587caff0fcSAndrey Gusakov usleep_range(3000, 6000); 459134fb306SAndrey Smirnov 460134fb306SAndrey Smirnov return 0; 4617caff0fcSAndrey Gusakov } 4627caff0fcSAndrey Gusakov 4637caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock) 4647caff0fcSAndrey Gusakov { 4657caff0fcSAndrey Gusakov int ret; 4667caff0fcSAndrey Gusakov int i_pre, best_pre = 1; 4677caff0fcSAndrey Gusakov int i_post, best_post = 1; 4687caff0fcSAndrey Gusakov int div, best_div = 1; 4697caff0fcSAndrey Gusakov int mul, best_mul = 1; 4707caff0fcSAndrey Gusakov int delta, best_delta; 4717caff0fcSAndrey Gusakov int ext_div[] = {1, 2, 3, 5, 7}; 4727caff0fcSAndrey Gusakov int best_pixelclock = 0; 4737caff0fcSAndrey Gusakov int vco_hi = 0; 4746d0c3831SAndrey Smirnov u32 pxl_pllparam; 4757caff0fcSAndrey Gusakov 4767caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock, 4777caff0fcSAndrey Gusakov refclk); 4787caff0fcSAndrey Gusakov best_delta = pixelclock; 4797caff0fcSAndrey Gusakov /* Loop over all possible ext_divs, skipping invalid configurations */ 4807caff0fcSAndrey Gusakov for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) { 4817caff0fcSAndrey Gusakov /* 4827caff0fcSAndrey Gusakov * refclk / ext_pre_div should be in the 1 to 200 MHz range. 4837caff0fcSAndrey Gusakov * We don't allow any refclk > 200 MHz, only check lower bounds. 4847caff0fcSAndrey Gusakov */ 4857caff0fcSAndrey Gusakov if (refclk / ext_div[i_pre] < 1000000) 4867caff0fcSAndrey Gusakov continue; 4877caff0fcSAndrey Gusakov for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) { 4887caff0fcSAndrey Gusakov for (div = 1; div <= 16; div++) { 4897caff0fcSAndrey Gusakov u32 clk; 4907caff0fcSAndrey Gusakov u64 tmp; 4917caff0fcSAndrey Gusakov 4927caff0fcSAndrey Gusakov tmp = pixelclock * ext_div[i_pre] * 4937caff0fcSAndrey Gusakov ext_div[i_post] * div; 4947caff0fcSAndrey Gusakov do_div(tmp, refclk); 4957caff0fcSAndrey Gusakov mul = tmp; 4967caff0fcSAndrey Gusakov 4977caff0fcSAndrey Gusakov /* Check limits */ 4987caff0fcSAndrey Gusakov if ((mul < 1) || (mul > 128)) 4997caff0fcSAndrey Gusakov continue; 5007caff0fcSAndrey Gusakov 5017caff0fcSAndrey Gusakov clk = (refclk / ext_div[i_pre] / div) * mul; 5027caff0fcSAndrey Gusakov /* 5037caff0fcSAndrey Gusakov * refclk * mul / (ext_pre_div * pre_div) 5047caff0fcSAndrey Gusakov * should be in the 150 to 650 MHz range 5057caff0fcSAndrey Gusakov */ 5067caff0fcSAndrey Gusakov if ((clk > 650000000) || (clk < 150000000)) 5077caff0fcSAndrey Gusakov continue; 5087caff0fcSAndrey Gusakov 5097caff0fcSAndrey Gusakov clk = clk / ext_div[i_post]; 5107caff0fcSAndrey Gusakov delta = clk - pixelclock; 5117caff0fcSAndrey Gusakov 5127caff0fcSAndrey Gusakov if (abs(delta) < abs(best_delta)) { 5137caff0fcSAndrey Gusakov best_pre = i_pre; 5147caff0fcSAndrey Gusakov best_post = i_post; 5157caff0fcSAndrey Gusakov best_div = div; 5167caff0fcSAndrey Gusakov best_mul = mul; 5177caff0fcSAndrey Gusakov best_delta = delta; 5187caff0fcSAndrey Gusakov best_pixelclock = clk; 5197caff0fcSAndrey Gusakov } 5207caff0fcSAndrey Gusakov } 5217caff0fcSAndrey Gusakov } 5227caff0fcSAndrey Gusakov } 5237caff0fcSAndrey Gusakov if (best_pixelclock == 0) { 5247caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n", 5257caff0fcSAndrey Gusakov pixelclock); 5267caff0fcSAndrey Gusakov return -EINVAL; 5277caff0fcSAndrey Gusakov } 5287caff0fcSAndrey Gusakov 5297caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock, 5307caff0fcSAndrey Gusakov best_delta); 5317caff0fcSAndrey Gusakov dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk, 5327caff0fcSAndrey Gusakov ext_div[best_pre], best_div, best_mul, ext_div[best_post]); 5337caff0fcSAndrey Gusakov 5347caff0fcSAndrey Gusakov /* if VCO >= 300 MHz */ 5357caff0fcSAndrey Gusakov if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000) 5367caff0fcSAndrey Gusakov vco_hi = 1; 5377caff0fcSAndrey Gusakov /* see DS */ 5387caff0fcSAndrey Gusakov if (best_div == 16) 5397caff0fcSAndrey Gusakov best_div = 0; 5407caff0fcSAndrey Gusakov if (best_mul == 128) 5417caff0fcSAndrey Gusakov best_mul = 0; 5427caff0fcSAndrey Gusakov 5437caff0fcSAndrey Gusakov /* Power up PLL and switch to bypass */ 5446d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN); 5456d0c3831SAndrey Smirnov if (ret) 5466d0c3831SAndrey Smirnov return ret; 5477caff0fcSAndrey Gusakov 5486d0c3831SAndrey Smirnov pxl_pllparam = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */ 5496d0c3831SAndrey Smirnov pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */ 5506d0c3831SAndrey Smirnov pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */ 5516d0c3831SAndrey Smirnov pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */ 5526d0c3831SAndrey Smirnov pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */ 5536d0c3831SAndrey Smirnov pxl_pllparam |= best_mul; /* Multiplier for PLL */ 5546d0c3831SAndrey Smirnov 5556d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam); 5566d0c3831SAndrey Smirnov if (ret) 5576d0c3831SAndrey Smirnov return ret; 5587caff0fcSAndrey Gusakov 5597caff0fcSAndrey Gusakov /* Force PLL parameter update and disable bypass */ 560134fb306SAndrey Smirnov return tc_pllupdate(tc, PXL_PLLCTRL); 5617caff0fcSAndrey Gusakov } 5627caff0fcSAndrey Gusakov 5637caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc) 5647caff0fcSAndrey Gusakov { 5657caff0fcSAndrey Gusakov /* Enable PLL bypass, power down PLL */ 5667caff0fcSAndrey Gusakov return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP); 5677caff0fcSAndrey Gusakov } 5687caff0fcSAndrey Gusakov 5697caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc) 5707caff0fcSAndrey Gusakov { 5717caff0fcSAndrey Gusakov /* 5727caff0fcSAndrey Gusakov * If the Stream clock and Link Symbol clock are 5737caff0fcSAndrey Gusakov * asynchronous with each other, the value of M changes over 5747caff0fcSAndrey Gusakov * time. This way of generating link clock and stream 5757caff0fcSAndrey Gusakov * clock is called Asynchronous Clock mode. The value M 5767caff0fcSAndrey Gusakov * must change while the value N stays constant. The 5777caff0fcSAndrey Gusakov * value of N in this Asynchronous Clock mode must be set 5787caff0fcSAndrey Gusakov * to 2^15 or 32,768. 5797caff0fcSAndrey Gusakov * 5807caff0fcSAndrey Gusakov * LSCLK = 1/10 of high speed link clock 5817caff0fcSAndrey Gusakov * 5827caff0fcSAndrey Gusakov * f_STRMCLK = M/N * f_LSCLK 5837caff0fcSAndrey Gusakov * M/N = f_STRMCLK / f_LSCLK 5847caff0fcSAndrey Gusakov * 5857caff0fcSAndrey Gusakov */ 5866d0c3831SAndrey Smirnov return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768); 5877caff0fcSAndrey Gusakov } 5887caff0fcSAndrey Gusakov 589c49f60dfSAndrey Smirnov static int tc_set_syspllparam(struct tc_data *tc) 5907caff0fcSAndrey Gusakov { 5917caff0fcSAndrey Gusakov unsigned long rate; 592c49f60dfSAndrey Smirnov u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2; 5937caff0fcSAndrey Gusakov 5947caff0fcSAndrey Gusakov rate = clk_get_rate(tc->refclk); 5957caff0fcSAndrey Gusakov switch (rate) { 5967caff0fcSAndrey Gusakov case 38400000: 597c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_38M4; 5987caff0fcSAndrey Gusakov break; 5997caff0fcSAndrey Gusakov case 26000000: 600c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_26M; 6017caff0fcSAndrey Gusakov break; 6027caff0fcSAndrey Gusakov case 19200000: 603c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_19M2; 6047caff0fcSAndrey Gusakov break; 6057caff0fcSAndrey Gusakov case 13000000: 606c49f60dfSAndrey Smirnov pllparam |= REF_FREQ_13M; 6077caff0fcSAndrey Gusakov break; 6087caff0fcSAndrey Gusakov default: 6097caff0fcSAndrey Gusakov dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate); 6107caff0fcSAndrey Gusakov return -EINVAL; 6117caff0fcSAndrey Gusakov } 6127caff0fcSAndrey Gusakov 613c49f60dfSAndrey Smirnov return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam); 614c49f60dfSAndrey Smirnov } 615c49f60dfSAndrey Smirnov 616c49f60dfSAndrey Smirnov static int tc_aux_link_setup(struct tc_data *tc) 617c49f60dfSAndrey Smirnov { 618c49f60dfSAndrey Smirnov int ret; 619c49f60dfSAndrey Smirnov u32 dp0_auxcfg1; 620c49f60dfSAndrey Smirnov 6217caff0fcSAndrey Gusakov /* Setup DP-PHY / PLL */ 622c49f60dfSAndrey Smirnov ret = tc_set_syspllparam(tc); 6236d0c3831SAndrey Smirnov if (ret) 6246d0c3831SAndrey Smirnov goto err; 6257caff0fcSAndrey Gusakov 6266d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, 6276d0c3831SAndrey Smirnov BGREN | PWR_SW_EN | PHY_A0_EN); 6286d0c3831SAndrey Smirnov if (ret) 6296d0c3831SAndrey Smirnov goto err; 6307caff0fcSAndrey Gusakov /* 6317caff0fcSAndrey Gusakov * Initially PLLs are in bypass. Force PLL parameter update, 6327caff0fcSAndrey Gusakov * disable PLL bypass, enable PLL 6337caff0fcSAndrey Gusakov */ 634134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP0_PLLCTRL); 6356d0c3831SAndrey Smirnov if (ret) 6366d0c3831SAndrey Smirnov goto err; 6377caff0fcSAndrey Gusakov 638134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP1_PLLCTRL); 6396d0c3831SAndrey Smirnov if (ret) 6406d0c3831SAndrey Smirnov goto err; 6417caff0fcSAndrey Gusakov 6428a6483acSTomi Valkeinen ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 100, 100000); 6437caff0fcSAndrey Gusakov if (ret == -ETIMEDOUT) { 6447caff0fcSAndrey Gusakov dev_err(tc->dev, "Timeout waiting for PHY to become ready"); 6457caff0fcSAndrey Gusakov return ret; 646ca342386STomi Valkeinen } else if (ret) { 6477caff0fcSAndrey Gusakov goto err; 648ca342386STomi Valkeinen } 6497caff0fcSAndrey Gusakov 6507caff0fcSAndrey Gusakov /* Setup AUX link */ 6516d0c3831SAndrey Smirnov dp0_auxcfg1 = AUX_RX_FILTER_EN; 6526d0c3831SAndrey Smirnov dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */ 6536d0c3831SAndrey Smirnov dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */ 6546d0c3831SAndrey Smirnov 6556d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1); 6566d0c3831SAndrey Smirnov if (ret) 6576d0c3831SAndrey Smirnov goto err; 6587caff0fcSAndrey Gusakov 659824c7bb4SMarek Vasut /* Register DP AUX channel */ 660824c7bb4SMarek Vasut tc->aux.name = "TC358767 AUX i2c adapter"; 661824c7bb4SMarek Vasut tc->aux.dev = tc->dev; 662824c7bb4SMarek Vasut tc->aux.transfer = tc_aux_transfer; 663824c7bb4SMarek Vasut drm_dp_aux_init(&tc->aux); 664824c7bb4SMarek Vasut 6657caff0fcSAndrey Gusakov return 0; 6667caff0fcSAndrey Gusakov err: 6677caff0fcSAndrey Gusakov dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret); 6687caff0fcSAndrey Gusakov return ret; 6697caff0fcSAndrey Gusakov } 6707caff0fcSAndrey Gusakov 6717caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc) 6727caff0fcSAndrey Gusakov { 673e7dc8d40SThierry Reding u8 revision, num_lanes; 674e7dc8d40SThierry Reding unsigned int rate; 6757caff0fcSAndrey Gusakov int ret; 676d174db07SAndrey Smirnov u8 reg; 6777caff0fcSAndrey Gusakov 6787caff0fcSAndrey Gusakov /* Read DP Rx Link Capability */ 679e7dc8d40SThierry Reding ret = drm_dp_dpcd_read(&tc->aux, DP_DPCD_REV, tc->link.dpcd, 680e7dc8d40SThierry Reding DP_RECEIVER_CAP_SIZE); 6817caff0fcSAndrey Gusakov if (ret < 0) 6827caff0fcSAndrey Gusakov goto err_dpcd_read; 683e7dc8d40SThierry Reding 684e7dc8d40SThierry Reding revision = tc->link.dpcd[DP_DPCD_REV]; 685e7dc8d40SThierry Reding rate = drm_dp_max_link_rate(tc->link.dpcd); 686e7dc8d40SThierry Reding num_lanes = drm_dp_max_lane_count(tc->link.dpcd); 687e7dc8d40SThierry Reding 688e7dc8d40SThierry Reding if (rate != 162000 && rate != 270000) { 689cffd2b16SAndrey Gusakov dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n"); 690e7dc8d40SThierry Reding rate = 270000; 691cffd2b16SAndrey Gusakov } 692cffd2b16SAndrey Gusakov 693e7dc8d40SThierry Reding tc->link.rate = rate; 694e7dc8d40SThierry Reding 695e7dc8d40SThierry Reding if (num_lanes > 2) { 696cffd2b16SAndrey Gusakov dev_dbg(tc->dev, "Falling to 2 lanes\n"); 697e7dc8d40SThierry Reding num_lanes = 2; 698cffd2b16SAndrey Gusakov } 6997caff0fcSAndrey Gusakov 700e7dc8d40SThierry Reding tc->link.num_lanes = num_lanes; 701e7dc8d40SThierry Reding 702d174db07SAndrey Smirnov ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, ®); 7037caff0fcSAndrey Gusakov if (ret < 0) 7047caff0fcSAndrey Gusakov goto err_dpcd_read; 705d174db07SAndrey Smirnov tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5; 7067caff0fcSAndrey Gusakov 707d174db07SAndrey Smirnov ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, ®); 7087caff0fcSAndrey Gusakov if (ret < 0) 7097caff0fcSAndrey Gusakov goto err_dpcd_read; 7104b30bf41STomi Valkeinen 711e5607637STomi Valkeinen tc->link.scrambler_dis = false; 7127caff0fcSAndrey Gusakov /* read assr */ 713d174db07SAndrey Smirnov ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, ®); 7147caff0fcSAndrey Gusakov if (ret < 0) 7157caff0fcSAndrey Gusakov goto err_dpcd_read; 716d174db07SAndrey Smirnov tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE; 7177caff0fcSAndrey Gusakov 7187caff0fcSAndrey Gusakov dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n", 719e7dc8d40SThierry Reding revision >> 4, revision & 0x0f, 720e7dc8d40SThierry Reding (tc->link.rate == 162000) ? "1.62Gbps" : "2.7Gbps", 721e7dc8d40SThierry Reding tc->link.num_lanes, 722e7dc8d40SThierry Reding drm_dp_enhanced_frame_cap(tc->link.dpcd) ? 72398bca69bSThierry Reding "enhanced" : "default"); 724e5607637STomi Valkeinen dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n", 725e5607637STomi Valkeinen tc->link.spread ? "0.5%" : "0.0%", 726e5607637STomi Valkeinen tc->link.scrambler_dis ? "disabled" : "enabled"); 7277caff0fcSAndrey Gusakov dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n", 7287caff0fcSAndrey Gusakov tc->link.assr, tc->assr); 7297caff0fcSAndrey Gusakov 7307caff0fcSAndrey Gusakov return 0; 7317caff0fcSAndrey Gusakov 7327caff0fcSAndrey Gusakov err_dpcd_read: 7337caff0fcSAndrey Gusakov dev_err(tc->dev, "failed to read DPCD: %d\n", ret); 7347caff0fcSAndrey Gusakov return ret; 7357caff0fcSAndrey Gusakov } 7367caff0fcSAndrey Gusakov 73763f8f3baSLaurent Pinchart static int tc_set_video_mode(struct tc_data *tc, 73863f8f3baSLaurent Pinchart const struct drm_display_mode *mode) 7397caff0fcSAndrey Gusakov { 7407caff0fcSAndrey Gusakov int ret; 7417caff0fcSAndrey Gusakov int vid_sync_dly; 7427caff0fcSAndrey Gusakov int max_tu_symbol; 7437caff0fcSAndrey Gusakov 7447caff0fcSAndrey Gusakov int left_margin = mode->htotal - mode->hsync_end; 7457caff0fcSAndrey Gusakov int right_margin = mode->hsync_start - mode->hdisplay; 7467caff0fcSAndrey Gusakov int hsync_len = mode->hsync_end - mode->hsync_start; 7477caff0fcSAndrey Gusakov int upper_margin = mode->vtotal - mode->vsync_end; 7487caff0fcSAndrey Gusakov int lower_margin = mode->vsync_start - mode->vdisplay; 7497caff0fcSAndrey Gusakov int vsync_len = mode->vsync_end - mode->vsync_start; 7503f072c30SAndrey Smirnov u32 dp0_syncval; 751fd70c775STomi Valkeinen u32 bits_per_pixel = 24; 752fd70c775STomi Valkeinen u32 in_bw, out_bw; 7537caff0fcSAndrey Gusakov 75466d1c3b9SAndrey Gusakov /* 75566d1c3b9SAndrey Gusakov * Recommended maximum number of symbols transferred in a transfer unit: 75666d1c3b9SAndrey Gusakov * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size, 75766d1c3b9SAndrey Gusakov * (output active video bandwidth in bytes)) 75866d1c3b9SAndrey Gusakov * Must be less than tu_size. 75966d1c3b9SAndrey Gusakov */ 760fd70c775STomi Valkeinen 761fd70c775STomi Valkeinen in_bw = mode->clock * bits_per_pixel / 8; 762e7dc8d40SThierry Reding out_bw = tc->link.num_lanes * tc->link.rate; 763fd70c775STomi Valkeinen max_tu_symbol = DIV_ROUND_UP(in_bw * TU_SIZE_RECOMMENDED, out_bw); 76466d1c3b9SAndrey Gusakov 7657caff0fcSAndrey Gusakov dev_dbg(tc->dev, "set mode %dx%d\n", 7667caff0fcSAndrey Gusakov mode->hdisplay, mode->vdisplay); 7677caff0fcSAndrey Gusakov dev_dbg(tc->dev, "H margin %d,%d sync %d\n", 7687caff0fcSAndrey Gusakov left_margin, right_margin, hsync_len); 7697caff0fcSAndrey Gusakov dev_dbg(tc->dev, "V margin %d,%d sync %d\n", 7707caff0fcSAndrey Gusakov upper_margin, lower_margin, vsync_len); 7717caff0fcSAndrey Gusakov dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal); 7727caff0fcSAndrey Gusakov 7737caff0fcSAndrey Gusakov 77466d1c3b9SAndrey Gusakov /* 77566d1c3b9SAndrey Gusakov * LCD Ctl Frame Size 77666d1c3b9SAndrey Gusakov * datasheet is not clear of vsdelay in case of DPI 77766d1c3b9SAndrey Gusakov * assume we do not need any delay when DPI is a source of 77866d1c3b9SAndrey Gusakov * sync signals 77966d1c3b9SAndrey Gusakov */ 7806d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VPCTRL0, 7813f072c30SAndrey Smirnov FIELD_PREP(VSDELAY, 0) | 7827caff0fcSAndrey Gusakov OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED); 7836d0c3831SAndrey Smirnov if (ret) 7846d0c3831SAndrey Smirnov return ret; 7856d0c3831SAndrey Smirnov 7866d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, HTIM01, 7873f072c30SAndrey Smirnov FIELD_PREP(HBPR, ALIGN(left_margin, 2)) | 7883f072c30SAndrey Smirnov FIELD_PREP(HPW, ALIGN(hsync_len, 2))); 7896d0c3831SAndrey Smirnov if (ret) 7906d0c3831SAndrey Smirnov return ret; 7916d0c3831SAndrey Smirnov 7926d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, HTIM02, 7933f072c30SAndrey Smirnov FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) | 7943f072c30SAndrey Smirnov FIELD_PREP(HFPR, ALIGN(right_margin, 2))); 7956d0c3831SAndrey Smirnov if (ret) 7966d0c3831SAndrey Smirnov return ret; 7976d0c3831SAndrey Smirnov 7986d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VTIM01, 7993f072c30SAndrey Smirnov FIELD_PREP(VBPR, upper_margin) | 8003f072c30SAndrey Smirnov FIELD_PREP(VSPR, vsync_len)); 8016d0c3831SAndrey Smirnov if (ret) 8026d0c3831SAndrey Smirnov return ret; 8036d0c3831SAndrey Smirnov 8046d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VTIM02, 8053f072c30SAndrey Smirnov FIELD_PREP(VFPR, lower_margin) | 8063f072c30SAndrey Smirnov FIELD_PREP(VDISPR, mode->vdisplay)); 8076d0c3831SAndrey Smirnov if (ret) 8086d0c3831SAndrey Smirnov return ret; 8096d0c3831SAndrey Smirnov 8106d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */ 8116d0c3831SAndrey Smirnov if (ret) 8126d0c3831SAndrey Smirnov return ret; 8137caff0fcSAndrey Gusakov 8147caff0fcSAndrey Gusakov /* Test pattern settings */ 8156d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, TSTCTL, 8163f072c30SAndrey Smirnov FIELD_PREP(COLOR_R, 120) | 8173f072c30SAndrey Smirnov FIELD_PREP(COLOR_G, 20) | 8183f072c30SAndrey Smirnov FIELD_PREP(COLOR_B, 99) | 8193f072c30SAndrey Smirnov ENI2CFILTER | 8203f072c30SAndrey Smirnov FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS)); 8216d0c3831SAndrey Smirnov if (ret) 8226d0c3831SAndrey Smirnov return ret; 8237caff0fcSAndrey Gusakov 8247caff0fcSAndrey Gusakov /* DP Main Stream Attributes */ 8257caff0fcSAndrey Gusakov vid_sync_dly = hsync_len + left_margin + mode->hdisplay; 8266d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY, 8273f072c30SAndrey Smirnov FIELD_PREP(THRESH_DLY, max_tu_symbol) | 8283f072c30SAndrey Smirnov FIELD_PREP(VID_SYNC_DLY, vid_sync_dly)); 8297caff0fcSAndrey Gusakov 8306d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_TOTALVAL, 8313f072c30SAndrey Smirnov FIELD_PREP(H_TOTAL, mode->htotal) | 8323f072c30SAndrey Smirnov FIELD_PREP(V_TOTAL, mode->vtotal)); 8336d0c3831SAndrey Smirnov if (ret) 8346d0c3831SAndrey Smirnov return ret; 8357caff0fcSAndrey Gusakov 8366d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_STARTVAL, 8373f072c30SAndrey Smirnov FIELD_PREP(H_START, left_margin + hsync_len) | 8383f072c30SAndrey Smirnov FIELD_PREP(V_START, upper_margin + vsync_len)); 8396d0c3831SAndrey Smirnov if (ret) 8406d0c3831SAndrey Smirnov return ret; 8417caff0fcSAndrey Gusakov 8426d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_ACTIVEVAL, 8433f072c30SAndrey Smirnov FIELD_PREP(V_ACT, mode->vdisplay) | 8443f072c30SAndrey Smirnov FIELD_PREP(H_ACT, mode->hdisplay)); 8456d0c3831SAndrey Smirnov if (ret) 8466d0c3831SAndrey Smirnov return ret; 8477caff0fcSAndrey Gusakov 8483f072c30SAndrey Smirnov dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) | 8493f072c30SAndrey Smirnov FIELD_PREP(HS_WIDTH, hsync_len); 8507caff0fcSAndrey Gusakov 8513f072c30SAndrey Smirnov if (mode->flags & DRM_MODE_FLAG_NVSYNC) 8523f072c30SAndrey Smirnov dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW; 8537caff0fcSAndrey Gusakov 8543f072c30SAndrey Smirnov if (mode->flags & DRM_MODE_FLAG_NHSYNC) 8553f072c30SAndrey Smirnov dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW; 8563f072c30SAndrey Smirnov 8576d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval); 8586d0c3831SAndrey Smirnov if (ret) 8596d0c3831SAndrey Smirnov return ret; 8603f072c30SAndrey Smirnov 8616d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DPIPXLFMT, 8623f072c30SAndrey Smirnov VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW | 8633f072c30SAndrey Smirnov DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 | 8643f072c30SAndrey Smirnov DPI_BPP_RGB888); 8656d0c3831SAndrey Smirnov if (ret) 8666d0c3831SAndrey Smirnov return ret; 8673f072c30SAndrey Smirnov 8686d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_MISC, 8693f072c30SAndrey Smirnov FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) | 8703f072c30SAndrey Smirnov FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) | 871f3b8adbeSAndrey Gusakov BPC_8); 8726d0c3831SAndrey Smirnov if (ret) 8736d0c3831SAndrey Smirnov return ret; 8747caff0fcSAndrey Gusakov 8757caff0fcSAndrey Gusakov return 0; 8767caff0fcSAndrey Gusakov } 8777caff0fcSAndrey Gusakov 878f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc) 8797caff0fcSAndrey Gusakov { 8807caff0fcSAndrey Gusakov u32 value; 8817caff0fcSAndrey Gusakov int ret; 8827caff0fcSAndrey Gusakov 883aa92213fSAndrey Smirnov ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE, 8848a6483acSTomi Valkeinen LT_LOOPDONE, 500, 100000); 885aa92213fSAndrey Smirnov if (ret) { 886f9538357STomi Valkeinen dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n"); 887aa92213fSAndrey Smirnov return ret; 8887caff0fcSAndrey Gusakov } 8897caff0fcSAndrey Gusakov 8906d0c3831SAndrey Smirnov ret = regmap_read(tc->regmap, DP0_LTSTAT, &value); 8916d0c3831SAndrey Smirnov if (ret) 8926d0c3831SAndrey Smirnov return ret; 893f9538357STomi Valkeinen 894aa92213fSAndrey Smirnov return (value >> 8) & 0x7; 8957caff0fcSAndrey Gusakov } 8967caff0fcSAndrey Gusakov 897cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc) 8987caff0fcSAndrey Gusakov { 8997caff0fcSAndrey Gusakov struct drm_dp_aux *aux = &tc->aux; 9007caff0fcSAndrey Gusakov struct device *dev = tc->dev; 9017caff0fcSAndrey Gusakov u32 dp_phy_ctrl; 9027caff0fcSAndrey Gusakov u32 value; 9037caff0fcSAndrey Gusakov int ret; 90432d36219SAndrey Smirnov u8 tmp[DP_LINK_STATUS_SIZE]; 9057caff0fcSAndrey Gusakov 906cb3263b2STomi Valkeinen dev_dbg(tc->dev, "link enable\n"); 907cb3263b2STomi Valkeinen 9086d0c3831SAndrey Smirnov ret = regmap_read(tc->regmap, DP0CTL, &value); 9096d0c3831SAndrey Smirnov if (ret) 9106d0c3831SAndrey Smirnov return ret; 91167bca92fSTomi Valkeinen 9126d0c3831SAndrey Smirnov if (WARN_ON(value & DP_EN)) { 9136d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, 0); 9146d0c3831SAndrey Smirnov if (ret) 9156d0c3831SAndrey Smirnov return ret; 9166d0c3831SAndrey Smirnov } 9176d0c3831SAndrey Smirnov 9186d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc)); 9196d0c3831SAndrey Smirnov if (ret) 9206d0c3831SAndrey Smirnov return ret; 9219a63bd6fSTomi Valkeinen /* SSCG and BW27 on DP1 must be set to the same as on DP0 */ 9226d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP1_SRCCTRL, 9239a63bd6fSTomi Valkeinen (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) | 924e7dc8d40SThierry Reding ((tc->link.rate != 162000) ? DP0_SRCCTRL_BW27 : 0)); 9256d0c3831SAndrey Smirnov if (ret) 9266d0c3831SAndrey Smirnov return ret; 9277caff0fcSAndrey Gusakov 928c49f60dfSAndrey Smirnov ret = tc_set_syspllparam(tc); 9296d0c3831SAndrey Smirnov if (ret) 9306d0c3831SAndrey Smirnov return ret; 931adf41098STomi Valkeinen 9327caff0fcSAndrey Gusakov /* Setup Main Link */ 9334d9d54a7STomi Valkeinen dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN; 934e7dc8d40SThierry Reding if (tc->link.num_lanes == 2) 9354d9d54a7STomi Valkeinen dp_phy_ctrl |= PHY_2LANE; 9366d0c3831SAndrey Smirnov 9376d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl); 9386d0c3831SAndrey Smirnov if (ret) 9396d0c3831SAndrey Smirnov return ret; 9407caff0fcSAndrey Gusakov 9417caff0fcSAndrey Gusakov /* PLL setup */ 942134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP0_PLLCTRL); 9436d0c3831SAndrey Smirnov if (ret) 9446d0c3831SAndrey Smirnov return ret; 9457caff0fcSAndrey Gusakov 946134fb306SAndrey Smirnov ret = tc_pllupdate(tc, DP1_PLLCTRL); 9476d0c3831SAndrey Smirnov if (ret) 9486d0c3831SAndrey Smirnov return ret; 9497caff0fcSAndrey Gusakov 9507caff0fcSAndrey Gusakov /* Reset/Enable Main Links */ 9517caff0fcSAndrey Gusakov dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST; 9526d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl); 9537caff0fcSAndrey Gusakov usleep_range(100, 200); 9547caff0fcSAndrey Gusakov dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST); 9556d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl); 9567caff0fcSAndrey Gusakov 9578a6483acSTomi Valkeinen ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 500, 100000); 958ebcce4e6SAndrey Smirnov if (ret) { 9597caff0fcSAndrey Gusakov dev_err(dev, "timeout waiting for phy become ready"); 960ebcce4e6SAndrey Smirnov return ret; 9617caff0fcSAndrey Gusakov } 9627caff0fcSAndrey Gusakov 9637caff0fcSAndrey Gusakov /* Set misc: 8 bits per color */ 9647caff0fcSAndrey Gusakov ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8); 9657caff0fcSAndrey Gusakov if (ret) 9666d0c3831SAndrey Smirnov return ret; 9677caff0fcSAndrey Gusakov 9687caff0fcSAndrey Gusakov /* 9697caff0fcSAndrey Gusakov * ASSR mode 9707caff0fcSAndrey Gusakov * on TC358767 side ASSR configured through strap pin 9717caff0fcSAndrey Gusakov * seems there is no way to change this setting from SW 9727caff0fcSAndrey Gusakov * 9737caff0fcSAndrey Gusakov * check is tc configured for same mode 9747caff0fcSAndrey Gusakov */ 9757caff0fcSAndrey Gusakov if (tc->assr != tc->link.assr) { 9767caff0fcSAndrey Gusakov dev_dbg(dev, "Trying to set display to ASSR: %d\n", 9777caff0fcSAndrey Gusakov tc->assr); 9787caff0fcSAndrey Gusakov /* try to set ASSR on display side */ 9797caff0fcSAndrey Gusakov tmp[0] = tc->assr; 9807caff0fcSAndrey Gusakov ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]); 9817caff0fcSAndrey Gusakov if (ret < 0) 9827caff0fcSAndrey Gusakov goto err_dpcd_read; 9837caff0fcSAndrey Gusakov /* read back */ 9847caff0fcSAndrey Gusakov ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp); 9857caff0fcSAndrey Gusakov if (ret < 0) 9867caff0fcSAndrey Gusakov goto err_dpcd_read; 9877caff0fcSAndrey Gusakov 9887caff0fcSAndrey Gusakov if (tmp[0] != tc->assr) { 98987291e5dSLucas Stach dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n", 9907caff0fcSAndrey Gusakov tc->assr); 9917caff0fcSAndrey Gusakov /* trying with disabled scrambler */ 992e5607637STomi Valkeinen tc->link.scrambler_dis = true; 9937caff0fcSAndrey Gusakov } 9947caff0fcSAndrey Gusakov } 9957caff0fcSAndrey Gusakov 9967caff0fcSAndrey Gusakov /* Setup Link & DPRx Config for Training */ 997e7dc8d40SThierry Reding tmp[0] = drm_dp_link_rate_to_bw_code(tc->link.rate); 998e7dc8d40SThierry Reding tmp[1] = tc->link.num_lanes; 999e7dc8d40SThierry Reding 1000e7dc8d40SThierry Reding if (drm_dp_enhanced_frame_cap(tc->link.dpcd)) 1001e7dc8d40SThierry Reding tmp[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN; 1002e7dc8d40SThierry Reding 1003e7dc8d40SThierry Reding ret = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, tmp, 2); 10047caff0fcSAndrey Gusakov if (ret < 0) 10057caff0fcSAndrey Gusakov goto err_dpcd_write; 10067caff0fcSAndrey Gusakov 10077caff0fcSAndrey Gusakov /* DOWNSPREAD_CTRL */ 10087caff0fcSAndrey Gusakov tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00; 10097caff0fcSAndrey Gusakov /* MAIN_LINK_CHANNEL_CODING_SET */ 10104b30bf41STomi Valkeinen tmp[1] = DP_SET_ANSI_8B10B; 10117caff0fcSAndrey Gusakov ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2); 10127caff0fcSAndrey Gusakov if (ret < 0) 10137caff0fcSAndrey Gusakov goto err_dpcd_write; 10147caff0fcSAndrey Gusakov 1015c28d1484STomi Valkeinen /* Reset voltage-swing & pre-emphasis */ 1016c28d1484STomi Valkeinen tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | 1017c28d1484STomi Valkeinen DP_TRAIN_PRE_EMPH_LEVEL_0; 1018c28d1484STomi Valkeinen ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2); 1019c28d1484STomi Valkeinen if (ret < 0) 1020c28d1484STomi Valkeinen goto err_dpcd_write; 1021c28d1484STomi Valkeinen 1022f9538357STomi Valkeinen /* Clock-Recovery */ 1023f9538357STomi Valkeinen 1024f9538357STomi Valkeinen /* Set DPCD 0x102 for Training Pattern 1 */ 10256d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SNKLTCTRL, 10266d0c3831SAndrey Smirnov DP_LINK_SCRAMBLING_DISABLE | 1027f9538357STomi Valkeinen DP_TRAINING_PATTERN_1); 10286d0c3831SAndrey Smirnov if (ret) 10296d0c3831SAndrey Smirnov return ret; 1030f9538357STomi Valkeinen 10316d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL, 1032f9538357STomi Valkeinen (15 << 28) | /* Defer Iteration Count */ 1033f9538357STomi Valkeinen (15 << 24) | /* Loop Iteration Count */ 1034f9538357STomi Valkeinen (0xd << 0)); /* Loop Timer Delay */ 10356d0c3831SAndrey Smirnov if (ret) 10366d0c3831SAndrey Smirnov return ret; 1037f9538357STomi Valkeinen 10386d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, 10396d0c3831SAndrey Smirnov tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS | 10406d0c3831SAndrey Smirnov DP0_SRCCTRL_AUTOCORRECT | 10416d0c3831SAndrey Smirnov DP0_SRCCTRL_TP1); 10426d0c3831SAndrey Smirnov if (ret) 10436d0c3831SAndrey Smirnov return ret; 1044f9538357STomi Valkeinen 1045f9538357STomi Valkeinen /* Enable DP0 to start Link Training */ 10466d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, 1047e7dc8d40SThierry Reding (drm_dp_enhanced_frame_cap(tc->link.dpcd) ? 1048e7dc8d40SThierry Reding EF_EN : 0) | DP_EN); 10496d0c3831SAndrey Smirnov if (ret) 10506d0c3831SAndrey Smirnov return ret; 1051f9538357STomi Valkeinen 1052f9538357STomi Valkeinen /* wait */ 10536d0c3831SAndrey Smirnov 1054f9538357STomi Valkeinen ret = tc_wait_link_training(tc); 1055f9538357STomi Valkeinen if (ret < 0) 10566d0c3831SAndrey Smirnov return ret; 10577caff0fcSAndrey Gusakov 1058f9538357STomi Valkeinen if (ret) { 1059f9538357STomi Valkeinen dev_err(tc->dev, "Link training phase 1 failed: %s\n", 1060f9538357STomi Valkeinen training_pattern1_errors[ret]); 10616d0c3831SAndrey Smirnov return -ENODEV; 1062f9538357STomi Valkeinen } 1063f9538357STomi Valkeinen 1064f9538357STomi Valkeinen /* Channel Equalization */ 1065f9538357STomi Valkeinen 1066f9538357STomi Valkeinen /* Set DPCD 0x102 for Training Pattern 2 */ 10676d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SNKLTCTRL, 10686d0c3831SAndrey Smirnov DP_LINK_SCRAMBLING_DISABLE | 1069f9538357STomi Valkeinen DP_TRAINING_PATTERN_2); 10706d0c3831SAndrey Smirnov if (ret) 10716d0c3831SAndrey Smirnov return ret; 1072f9538357STomi Valkeinen 10736d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, 10746d0c3831SAndrey Smirnov tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS | 10756d0c3831SAndrey Smirnov DP0_SRCCTRL_AUTOCORRECT | 10766d0c3831SAndrey Smirnov DP0_SRCCTRL_TP2); 10776d0c3831SAndrey Smirnov if (ret) 10786d0c3831SAndrey Smirnov return ret; 1079f9538357STomi Valkeinen 1080f9538357STomi Valkeinen /* wait */ 1081f9538357STomi Valkeinen ret = tc_wait_link_training(tc); 1082f9538357STomi Valkeinen if (ret < 0) 10836d0c3831SAndrey Smirnov return ret; 1084f9538357STomi Valkeinen 1085f9538357STomi Valkeinen if (ret) { 1086f9538357STomi Valkeinen dev_err(tc->dev, "Link training phase 2 failed: %s\n", 1087f9538357STomi Valkeinen training_pattern2_errors[ret]); 10886d0c3831SAndrey Smirnov return -ENODEV; 1089f9538357STomi Valkeinen } 10907caff0fcSAndrey Gusakov 10910776a269STomi Valkeinen /* 10920776a269STomi Valkeinen * Toshiba's documentation suggests to first clear DPCD 0x102, then 10930776a269STomi Valkeinen * clear the training pattern bit in DP0_SRCCTRL. Testing shows 10940776a269STomi Valkeinen * that the link sometimes drops if those steps are done in that order, 10950776a269STomi Valkeinen * but if the steps are done in reverse order, the link stays up. 10960776a269STomi Valkeinen * 10970776a269STomi Valkeinen * So we do the steps differently than documented here. 10980776a269STomi Valkeinen */ 10990776a269STomi Valkeinen 11000776a269STomi Valkeinen /* Clear Training Pattern, set AutoCorrect Mode = 1 */ 11016d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) | 11026d0c3831SAndrey Smirnov DP0_SRCCTRL_AUTOCORRECT); 11036d0c3831SAndrey Smirnov if (ret) 11046d0c3831SAndrey Smirnov return ret; 11050776a269STomi Valkeinen 11067caff0fcSAndrey Gusakov /* Clear DPCD 0x102 */ 11077caff0fcSAndrey Gusakov /* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */ 11087caff0fcSAndrey Gusakov tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00; 11097caff0fcSAndrey Gusakov ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]); 11107caff0fcSAndrey Gusakov if (ret < 0) 11117caff0fcSAndrey Gusakov goto err_dpcd_write; 11127caff0fcSAndrey Gusakov 11130bf25146STomi Valkeinen /* Check link status */ 11140bf25146STomi Valkeinen ret = drm_dp_dpcd_read_link_status(aux, tmp); 11157caff0fcSAndrey Gusakov if (ret < 0) 11167caff0fcSAndrey Gusakov goto err_dpcd_read; 11177caff0fcSAndrey Gusakov 11180bf25146STomi Valkeinen ret = 0; 11197caff0fcSAndrey Gusakov 11200bf25146STomi Valkeinen value = tmp[0] & DP_CHANNEL_EQ_BITS; 11210bf25146STomi Valkeinen 11220bf25146STomi Valkeinen if (value != DP_CHANNEL_EQ_BITS) { 11230bf25146STomi Valkeinen dev_err(tc->dev, "Lane 0 failed: %x\n", value); 11240bf25146STomi Valkeinen ret = -ENODEV; 11250bf25146STomi Valkeinen } 11260bf25146STomi Valkeinen 1127e7dc8d40SThierry Reding if (tc->link.num_lanes == 2) { 11280bf25146STomi Valkeinen value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS; 11290bf25146STomi Valkeinen 11300bf25146STomi Valkeinen if (value != DP_CHANNEL_EQ_BITS) { 11310bf25146STomi Valkeinen dev_err(tc->dev, "Lane 1 failed: %x\n", value); 11320bf25146STomi Valkeinen ret = -ENODEV; 11330bf25146STomi Valkeinen } 11340bf25146STomi Valkeinen 11350bf25146STomi Valkeinen if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) { 11360bf25146STomi Valkeinen dev_err(tc->dev, "Interlane align failed\n"); 11370bf25146STomi Valkeinen ret = -ENODEV; 11380bf25146STomi Valkeinen } 11390bf25146STomi Valkeinen } 11400bf25146STomi Valkeinen 11410bf25146STomi Valkeinen if (ret) { 11420bf25146STomi Valkeinen dev_err(dev, "0x0202 LANE0_1_STATUS: 0x%02x\n", tmp[0]); 11430bf25146STomi Valkeinen dev_err(dev, "0x0203 LANE2_3_STATUS 0x%02x\n", tmp[1]); 11440bf25146STomi Valkeinen dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]); 11450bf25146STomi Valkeinen dev_err(dev, "0x0205 SINK_STATUS: 0x%02x\n", tmp[3]); 11460bf25146STomi Valkeinen dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1: 0x%02x\n", tmp[4]); 11470bf25146STomi Valkeinen dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3: 0x%02x\n", tmp[5]); 11486d0c3831SAndrey Smirnov return ret; 11497caff0fcSAndrey Gusakov } 11507caff0fcSAndrey Gusakov 11517caff0fcSAndrey Gusakov return 0; 11527caff0fcSAndrey Gusakov err_dpcd_read: 11537caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to read DPCD: %d\n", ret); 11547caff0fcSAndrey Gusakov return ret; 11557caff0fcSAndrey Gusakov err_dpcd_write: 11567caff0fcSAndrey Gusakov dev_err(tc->dev, "Failed to write DPCD: %d\n", ret); 11577caff0fcSAndrey Gusakov return ret; 11587caff0fcSAndrey Gusakov } 11597caff0fcSAndrey Gusakov 1160cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc) 1161cb3263b2STomi Valkeinen { 1162cb3263b2STomi Valkeinen int ret; 1163cb3263b2STomi Valkeinen 1164cb3263b2STomi Valkeinen dev_dbg(tc->dev, "link disable\n"); 1165cb3263b2STomi Valkeinen 11666d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0); 11676d0c3831SAndrey Smirnov if (ret) 1168cb3263b2STomi Valkeinen return ret; 11696d0c3831SAndrey Smirnov 11706d0c3831SAndrey Smirnov return regmap_write(tc->regmap, DP0CTL, 0); 1171cb3263b2STomi Valkeinen } 1172cb3263b2STomi Valkeinen 1173a219062bSMarek Vasut static int tc_edp_stream_enable(struct tc_data *tc) 11747caff0fcSAndrey Gusakov { 11757caff0fcSAndrey Gusakov int ret; 11767caff0fcSAndrey Gusakov u32 value; 11777caff0fcSAndrey Gusakov 117880d57245STomi Valkeinen dev_dbg(tc->dev, "enable video stream\n"); 11797caff0fcSAndrey Gusakov 1180bb248368STomi Valkeinen /* PXL PLL setup */ 1181bb248368STomi Valkeinen if (tc_test_pattern) { 1182bb248368STomi Valkeinen ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk), 118346648a3cSTomi Valkeinen 1000 * tc->mode.clock); 1184bb248368STomi Valkeinen if (ret) 11856d0c3831SAndrey Smirnov return ret; 1186bb248368STomi Valkeinen } 1187bb248368STomi Valkeinen 118846648a3cSTomi Valkeinen ret = tc_set_video_mode(tc, &tc->mode); 11895761a259STomi Valkeinen if (ret) 119080d57245STomi Valkeinen return ret; 11915761a259STomi Valkeinen 11925761a259STomi Valkeinen /* Set M/N */ 11935761a259STomi Valkeinen ret = tc_stream_clock_calc(tc); 11945761a259STomi Valkeinen if (ret) 119580d57245STomi Valkeinen return ret; 11965761a259STomi Valkeinen 11977caff0fcSAndrey Gusakov value = VID_MN_GEN | DP_EN; 1198e7dc8d40SThierry Reding if (drm_dp_enhanced_frame_cap(tc->link.dpcd)) 11997caff0fcSAndrey Gusakov value |= EF_EN; 12006d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, value); 12016d0c3831SAndrey Smirnov if (ret) 12026d0c3831SAndrey Smirnov return ret; 12037caff0fcSAndrey Gusakov /* 12047caff0fcSAndrey Gusakov * VID_EN assertion should be delayed by at least N * LSCLK 12057caff0fcSAndrey Gusakov * cycles from the time VID_MN_GEN is enabled in order to 12067caff0fcSAndrey Gusakov * generate stable values for VID_M. LSCLK is 270 MHz or 12077caff0fcSAndrey Gusakov * 162 MHz, VID_N is set to 32768 in tc_stream_clock_calc(), 12087caff0fcSAndrey Gusakov * so a delay of at least 203 us should suffice. 12097caff0fcSAndrey Gusakov */ 12107caff0fcSAndrey Gusakov usleep_range(500, 1000); 12117caff0fcSAndrey Gusakov value |= VID_EN; 12126d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, DP0CTL, value); 12136d0c3831SAndrey Smirnov if (ret) 12146d0c3831SAndrey Smirnov return ret; 12157caff0fcSAndrey Gusakov /* Set input interface */ 12167caff0fcSAndrey Gusakov value = DP0_AUDSRC_NO_INPUT; 12177caff0fcSAndrey Gusakov if (tc_test_pattern) 12187caff0fcSAndrey Gusakov value |= DP0_VIDSRC_COLOR_BAR; 12197caff0fcSAndrey Gusakov else 12207caff0fcSAndrey Gusakov value |= DP0_VIDSRC_DPI_RX; 12216d0c3831SAndrey Smirnov ret = regmap_write(tc->regmap, SYSCTRL, value); 12226d0c3831SAndrey Smirnov if (ret) 12236d0c3831SAndrey Smirnov return ret; 122480d57245STomi Valkeinen 122580d57245STomi Valkeinen return 0; 12267caff0fcSAndrey Gusakov } 12277caff0fcSAndrey Gusakov 1228a219062bSMarek Vasut static int tc_edp_stream_disable(struct tc_data *tc) 122980d57245STomi Valkeinen { 123080d57245STomi Valkeinen int ret; 123180d57245STomi Valkeinen 123280d57245STomi Valkeinen dev_dbg(tc->dev, "disable video stream\n"); 123380d57245STomi Valkeinen 12346d0c3831SAndrey Smirnov ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0); 12356d0c3831SAndrey Smirnov if (ret) 12366d0c3831SAndrey Smirnov return ret; 123780d57245STomi Valkeinen 1238bb248368STomi Valkeinen tc_pxl_pll_dis(tc); 1239bb248368STomi Valkeinen 12407caff0fcSAndrey Gusakov return 0; 12417caff0fcSAndrey Gusakov } 12427caff0fcSAndrey Gusakov 1243f5be6239SMarek Vasut static void 1244f5be6239SMarek Vasut tc_edp_bridge_atomic_enable(struct drm_bridge *bridge, 1245f5be6239SMarek Vasut struct drm_bridge_state *old_bridge_state) 12467caff0fcSAndrey Gusakov { 12477caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 12487caff0fcSAndrey Gusakov int ret; 12497caff0fcSAndrey Gusakov 1250f25ee501STomi Valkeinen ret = tc_get_display_props(tc); 1251f25ee501STomi Valkeinen if (ret < 0) { 1252f25ee501STomi Valkeinen dev_err(tc->dev, "failed to read display props: %d\n", ret); 1253f25ee501STomi Valkeinen return; 1254f25ee501STomi Valkeinen } 1255f25ee501STomi Valkeinen 1256cb3263b2STomi Valkeinen ret = tc_main_link_enable(tc); 12577caff0fcSAndrey Gusakov if (ret < 0) { 1258cb3263b2STomi Valkeinen dev_err(tc->dev, "main link enable error: %d\n", ret); 12597caff0fcSAndrey Gusakov return; 12607caff0fcSAndrey Gusakov } 12617caff0fcSAndrey Gusakov 1262a219062bSMarek Vasut ret = tc_edp_stream_enable(tc); 12637caff0fcSAndrey Gusakov if (ret < 0) { 12647caff0fcSAndrey Gusakov dev_err(tc->dev, "main link stream start error: %d\n", ret); 1265cb3263b2STomi Valkeinen tc_main_link_disable(tc); 12667caff0fcSAndrey Gusakov return; 12677caff0fcSAndrey Gusakov } 12687caff0fcSAndrey Gusakov } 12697caff0fcSAndrey Gusakov 1270f5be6239SMarek Vasut static void 1271f5be6239SMarek Vasut tc_edp_bridge_atomic_disable(struct drm_bridge *bridge, 1272f5be6239SMarek Vasut struct drm_bridge_state *old_bridge_state) 12737caff0fcSAndrey Gusakov { 12747caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 12757caff0fcSAndrey Gusakov int ret; 12767caff0fcSAndrey Gusakov 1277a219062bSMarek Vasut ret = tc_edp_stream_disable(tc); 12787caff0fcSAndrey Gusakov if (ret < 0) 12797caff0fcSAndrey Gusakov dev_err(tc->dev, "main link stream stop error: %d\n", ret); 1280cb3263b2STomi Valkeinen 1281cb3263b2STomi Valkeinen ret = tc_main_link_disable(tc); 1282cb3263b2STomi Valkeinen if (ret < 0) 1283cb3263b2STomi Valkeinen dev_err(tc->dev, "main link disable error: %d\n", ret); 12847caff0fcSAndrey Gusakov } 12857caff0fcSAndrey Gusakov 12867caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge, 12877caff0fcSAndrey Gusakov const struct drm_display_mode *mode, 12887caff0fcSAndrey Gusakov struct drm_display_mode *adj) 12897caff0fcSAndrey Gusakov { 12907caff0fcSAndrey Gusakov /* Fixup sync polarities, both hsync and vsync are active low */ 12917caff0fcSAndrey Gusakov adj->flags = mode->flags; 12927caff0fcSAndrey Gusakov adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC); 12937caff0fcSAndrey Gusakov adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC); 12947caff0fcSAndrey Gusakov 12957caff0fcSAndrey Gusakov return true; 12967caff0fcSAndrey Gusakov } 12977caff0fcSAndrey Gusakov 129865fdbb71SMarek Vasut static int tc_common_atomic_check(struct drm_bridge *bridge, 129965fdbb71SMarek Vasut struct drm_bridge_state *bridge_state, 130065fdbb71SMarek Vasut struct drm_crtc_state *crtc_state, 130165fdbb71SMarek Vasut struct drm_connector_state *conn_state, 130265fdbb71SMarek Vasut const unsigned int max_khz) 130365fdbb71SMarek Vasut { 130465fdbb71SMarek Vasut tc_bridge_mode_fixup(bridge, &crtc_state->mode, 130565fdbb71SMarek Vasut &crtc_state->adjusted_mode); 130665fdbb71SMarek Vasut 130765fdbb71SMarek Vasut if (crtc_state->adjusted_mode.clock > max_khz) 130865fdbb71SMarek Vasut return -EINVAL; 130965fdbb71SMarek Vasut 131065fdbb71SMarek Vasut return 0; 131165fdbb71SMarek Vasut } 131265fdbb71SMarek Vasut 131365fdbb71SMarek Vasut static int tc_edp_atomic_check(struct drm_bridge *bridge, 131465fdbb71SMarek Vasut struct drm_bridge_state *bridge_state, 131565fdbb71SMarek Vasut struct drm_crtc_state *crtc_state, 131665fdbb71SMarek Vasut struct drm_connector_state *conn_state) 131765fdbb71SMarek Vasut { 131865fdbb71SMarek Vasut /* DPI->(e)DP interface clock limitation: upto 154 MHz */ 131965fdbb71SMarek Vasut return tc_common_atomic_check(bridge, bridge_state, crtc_state, 132065fdbb71SMarek Vasut conn_state, 154000); 132165fdbb71SMarek Vasut } 132265fdbb71SMarek Vasut 1323a219062bSMarek Vasut static enum drm_mode_status 1324a219062bSMarek Vasut tc_edp_mode_valid(struct drm_bridge *bridge, 132512c683e1SLaurent Pinchart const struct drm_display_info *info, 13264647a64fSTomi Valkeinen const struct drm_display_mode *mode) 13277caff0fcSAndrey Gusakov { 13284647a64fSTomi Valkeinen struct tc_data *tc = bridge_to_tc(bridge); 132951b9e62eSTomi Valkeinen u32 req, avail; 133051b9e62eSTomi Valkeinen u32 bits_per_pixel = 24; 133151b9e62eSTomi Valkeinen 133299fc8e96SAndrey Gusakov /* DPI interface clock limitation: upto 154 MHz */ 133399fc8e96SAndrey Gusakov if (mode->clock > 154000) 133499fc8e96SAndrey Gusakov return MODE_CLOCK_HIGH; 133599fc8e96SAndrey Gusakov 133651b9e62eSTomi Valkeinen req = mode->clock * bits_per_pixel / 8; 1337e7dc8d40SThierry Reding avail = tc->link.num_lanes * tc->link.rate; 133851b9e62eSTomi Valkeinen 133951b9e62eSTomi Valkeinen if (req > avail) 134051b9e62eSTomi Valkeinen return MODE_BAD; 134151b9e62eSTomi Valkeinen 13427caff0fcSAndrey Gusakov return MODE_OK; 13437caff0fcSAndrey Gusakov } 13447caff0fcSAndrey Gusakov 13457caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge, 134663f8f3baSLaurent Pinchart const struct drm_display_mode *mode, 134763f8f3baSLaurent Pinchart const struct drm_display_mode *adj) 13487caff0fcSAndrey Gusakov { 13497caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 13507caff0fcSAndrey Gusakov 1351d008bc33SVille Syrjälä drm_mode_copy(&tc->mode, mode); 13527caff0fcSAndrey Gusakov } 13537caff0fcSAndrey Gusakov 1354731f4badSSam Ravnborg static struct edid *tc_get_edid(struct drm_bridge *bridge, 1355731f4badSSam Ravnborg struct drm_connector *connector) 1356731f4badSSam Ravnborg { 1357731f4badSSam Ravnborg struct tc_data *tc = bridge_to_tc(bridge); 1358731f4badSSam Ravnborg 1359731f4badSSam Ravnborg return drm_get_edid(connector, &tc->aux.ddc); 1360731f4badSSam Ravnborg } 1361731f4badSSam Ravnborg 13627caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector) 13637caff0fcSAndrey Gusakov { 13647caff0fcSAndrey Gusakov struct tc_data *tc = connector_to_tc(connector); 1365731f4badSSam Ravnborg int num_modes; 13667caff0fcSAndrey Gusakov struct edid *edid; 136732315730STomi Valkeinen int ret; 136832315730STomi Valkeinen 136932315730STomi Valkeinen ret = tc_get_display_props(tc); 137032315730STomi Valkeinen if (ret < 0) { 137132315730STomi Valkeinen dev_err(tc->dev, "failed to read display props: %d\n", ret); 137232315730STomi Valkeinen return 0; 137332315730STomi Valkeinen } 13747caff0fcSAndrey Gusakov 1375de5e6c02SSam Ravnborg if (tc->panel_bridge) { 1376de5e6c02SSam Ravnborg num_modes = drm_bridge_get_modes(tc->panel_bridge, connector); 1377731f4badSSam Ravnborg if (num_modes > 0) 1378731f4badSSam Ravnborg return num_modes; 1379de5e6c02SSam Ravnborg } 13807caff0fcSAndrey Gusakov 1381731f4badSSam Ravnborg edid = tc_get_edid(&tc->bridge, connector); 1382731f4badSSam Ravnborg num_modes = drm_add_edid_modes(connector, edid); 1383731f4badSSam Ravnborg kfree(edid); 13847caff0fcSAndrey Gusakov 1385731f4badSSam Ravnborg return num_modes; 13867caff0fcSAndrey Gusakov } 13877caff0fcSAndrey Gusakov 13887caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = { 13897caff0fcSAndrey Gusakov .get_modes = tc_connector_get_modes, 13907caff0fcSAndrey Gusakov }; 13917caff0fcSAndrey Gusakov 1392136d73a8SSam Ravnborg static enum drm_connector_status tc_bridge_detect(struct drm_bridge *bridge) 1393f25ee501STomi Valkeinen { 1394136d73a8SSam Ravnborg struct tc_data *tc = bridge_to_tc(bridge); 1395f25ee501STomi Valkeinen bool conn; 1396f25ee501STomi Valkeinen u32 val; 1397f25ee501STomi Valkeinen int ret; 1398f25ee501STomi Valkeinen 13996d0c3831SAndrey Smirnov ret = regmap_read(tc->regmap, GPIOI, &val); 14006d0c3831SAndrey Smirnov if (ret) 14016d0c3831SAndrey Smirnov return connector_status_unknown; 1402f25ee501STomi Valkeinen 1403f25ee501STomi Valkeinen conn = val & BIT(tc->hpd_pin); 1404f25ee501STomi Valkeinen 1405f25ee501STomi Valkeinen if (conn) 1406f25ee501STomi Valkeinen return connector_status_connected; 1407f25ee501STomi Valkeinen else 1408f25ee501STomi Valkeinen return connector_status_disconnected; 1409f25ee501STomi Valkeinen } 1410f25ee501STomi Valkeinen 1411136d73a8SSam Ravnborg static enum drm_connector_status 1412136d73a8SSam Ravnborg tc_connector_detect(struct drm_connector *connector, bool force) 1413136d73a8SSam Ravnborg { 1414136d73a8SSam Ravnborg struct tc_data *tc = connector_to_tc(connector); 1415136d73a8SSam Ravnborg 1416136d73a8SSam Ravnborg if (tc->hpd_pin >= 0) 1417136d73a8SSam Ravnborg return tc_bridge_detect(&tc->bridge); 1418136d73a8SSam Ravnborg 1419de5e6c02SSam Ravnborg if (tc->panel_bridge) 1420136d73a8SSam Ravnborg return connector_status_connected; 1421136d73a8SSam Ravnborg else 1422136d73a8SSam Ravnborg return connector_status_unknown; 1423136d73a8SSam Ravnborg } 1424136d73a8SSam Ravnborg 14257caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = { 1426f25ee501STomi Valkeinen .detect = tc_connector_detect, 14277caff0fcSAndrey Gusakov .fill_modes = drm_helper_probe_single_connector_modes, 1428fdd8326aSMarek Vasut .destroy = drm_connector_cleanup, 14297caff0fcSAndrey Gusakov .reset = drm_atomic_helper_connector_reset, 14307caff0fcSAndrey Gusakov .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 14317caff0fcSAndrey Gusakov .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 14327caff0fcSAndrey Gusakov }; 14337caff0fcSAndrey Gusakov 1434a219062bSMarek Vasut static int tc_edp_bridge_attach(struct drm_bridge *bridge, 1435a25b988fSLaurent Pinchart enum drm_bridge_attach_flags flags) 14367caff0fcSAndrey Gusakov { 14377caff0fcSAndrey Gusakov u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24; 14387caff0fcSAndrey Gusakov struct tc_data *tc = bridge_to_tc(bridge); 14397caff0fcSAndrey Gusakov struct drm_device *drm = bridge->dev; 14407caff0fcSAndrey Gusakov int ret; 14417caff0fcSAndrey Gusakov 1442de5e6c02SSam Ravnborg if (tc->panel_bridge) { 1443de5e6c02SSam Ravnborg /* If a connector is required then this driver shall create it */ 1444de5e6c02SSam Ravnborg ret = drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge, 1445de5e6c02SSam Ravnborg &tc->bridge, flags | DRM_BRIDGE_ATTACH_NO_CONNECTOR); 1446de5e6c02SSam Ravnborg if (ret) 1447de5e6c02SSam Ravnborg return ret; 1448a25b988fSLaurent Pinchart } 1449a25b988fSLaurent Pinchart 1450de5e6c02SSam Ravnborg if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR) 1451de5e6c02SSam Ravnborg return 0; 1452de5e6c02SSam Ravnborg 14536cba3fe4SLyude Paul tc->aux.drm_dev = drm; 145485ddbe2cSLyude Paul ret = drm_dp_aux_register(&tc->aux); 145585ddbe2cSLyude Paul if (ret < 0) 145685ddbe2cSLyude Paul return ret; 145785ddbe2cSLyude Paul 1458f25ee501STomi Valkeinen /* Create DP/eDP connector */ 14597caff0fcSAndrey Gusakov drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs); 1460de5e6c02SSam Ravnborg ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, tc->bridge.type); 14617caff0fcSAndrey Gusakov if (ret) 146285ddbe2cSLyude Paul goto aux_unregister; 14637caff0fcSAndrey Gusakov 1464f25ee501STomi Valkeinen /* Don't poll if don't have HPD connected */ 1465f25ee501STomi Valkeinen if (tc->hpd_pin >= 0) { 1466f25ee501STomi Valkeinen if (tc->have_irq) 1467f25ee501STomi Valkeinen tc->connector.polled = DRM_CONNECTOR_POLL_HPD; 1468f25ee501STomi Valkeinen else 1469f25ee501STomi Valkeinen tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT | 1470f25ee501STomi Valkeinen DRM_CONNECTOR_POLL_DISCONNECT; 1471f25ee501STomi Valkeinen } 1472f25ee501STomi Valkeinen 14737caff0fcSAndrey Gusakov drm_display_info_set_bus_formats(&tc->connector.display_info, 14747caff0fcSAndrey Gusakov &bus_format, 1); 14754842379cSTomi Valkeinen tc->connector.display_info.bus_flags = 14764842379cSTomi Valkeinen DRM_BUS_FLAG_DE_HIGH | 147788bc4178SLaurent Pinchart DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE | 147888bc4178SLaurent Pinchart DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE; 1479cde4c44dSDaniel Vetter drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder); 14807caff0fcSAndrey Gusakov 14817caff0fcSAndrey Gusakov return 0; 148285ddbe2cSLyude Paul aux_unregister: 148385ddbe2cSLyude Paul drm_dp_aux_unregister(&tc->aux); 148485ddbe2cSLyude Paul return ret; 148585ddbe2cSLyude Paul } 148685ddbe2cSLyude Paul 1487a219062bSMarek Vasut static void tc_edp_bridge_detach(struct drm_bridge *bridge) 148885ddbe2cSLyude Paul { 148985ddbe2cSLyude Paul drm_dp_aux_unregister(&bridge_to_tc(bridge)->aux); 14907caff0fcSAndrey Gusakov } 14917caff0fcSAndrey Gusakov 1492a219062bSMarek Vasut static const struct drm_bridge_funcs tc_edp_bridge_funcs = { 1493a219062bSMarek Vasut .attach = tc_edp_bridge_attach, 1494a219062bSMarek Vasut .detach = tc_edp_bridge_detach, 1495a219062bSMarek Vasut .mode_valid = tc_edp_mode_valid, 14967caff0fcSAndrey Gusakov .mode_set = tc_bridge_mode_set, 149765fdbb71SMarek Vasut .atomic_check = tc_edp_atomic_check, 1498f5be6239SMarek Vasut .atomic_enable = tc_edp_bridge_atomic_enable, 1499f5be6239SMarek Vasut .atomic_disable = tc_edp_bridge_atomic_disable, 15007caff0fcSAndrey Gusakov .mode_fixup = tc_bridge_mode_fixup, 1501136d73a8SSam Ravnborg .detect = tc_bridge_detect, 1502731f4badSSam Ravnborg .get_edid = tc_get_edid, 1503f5be6239SMarek Vasut .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state, 1504f5be6239SMarek Vasut .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state, 1505f5be6239SMarek Vasut .atomic_reset = drm_atomic_helper_bridge_reset, 15067caff0fcSAndrey Gusakov }; 15077caff0fcSAndrey Gusakov 15087caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg) 15097caff0fcSAndrey Gusakov { 15107caff0fcSAndrey Gusakov return reg != SYSCTRL; 15117caff0fcSAndrey Gusakov } 15127caff0fcSAndrey Gusakov 15137caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = { 15147caff0fcSAndrey Gusakov regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS), 15157caff0fcSAndrey Gusakov regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ), 15167caff0fcSAndrey Gusakov regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL), 15177caff0fcSAndrey Gusakov regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL), 15187caff0fcSAndrey Gusakov regmap_reg_range(VFUEN0, VFUEN0), 1519af9526f2STomi Valkeinen regmap_reg_range(INTSTS_G, INTSTS_G), 1520af9526f2STomi Valkeinen regmap_reg_range(GPIOI, GPIOI), 15217caff0fcSAndrey Gusakov }; 15227caff0fcSAndrey Gusakov 15237caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = { 15247caff0fcSAndrey Gusakov .yes_ranges = tc_volatile_ranges, 15257caff0fcSAndrey Gusakov .n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges), 15267caff0fcSAndrey Gusakov }; 15277caff0fcSAndrey Gusakov 15287caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg) 15297caff0fcSAndrey Gusakov { 15307caff0fcSAndrey Gusakov return (reg != TC_IDREG) && 15317caff0fcSAndrey Gusakov (reg != DP0_LTSTAT) && 15327caff0fcSAndrey Gusakov (reg != DP0_SNKLTCHGREQ); 15337caff0fcSAndrey Gusakov } 15347caff0fcSAndrey Gusakov 15357caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = { 15367caff0fcSAndrey Gusakov .name = "tc358767", 15377caff0fcSAndrey Gusakov .reg_bits = 16, 15387caff0fcSAndrey Gusakov .val_bits = 32, 15397caff0fcSAndrey Gusakov .reg_stride = 4, 15407caff0fcSAndrey Gusakov .max_register = PLL_DBG, 15417caff0fcSAndrey Gusakov .cache_type = REGCACHE_RBTREE, 15427caff0fcSAndrey Gusakov .readable_reg = tc_readable_reg, 15437caff0fcSAndrey Gusakov .volatile_table = &tc_volatile_table, 15447caff0fcSAndrey Gusakov .writeable_reg = tc_writeable_reg, 15457caff0fcSAndrey Gusakov .reg_format_endian = REGMAP_ENDIAN_BIG, 15467caff0fcSAndrey Gusakov .val_format_endian = REGMAP_ENDIAN_LITTLE, 15477caff0fcSAndrey Gusakov }; 15487caff0fcSAndrey Gusakov 1549f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg) 1550f25ee501STomi Valkeinen { 1551f25ee501STomi Valkeinen struct tc_data *tc = arg; 1552f25ee501STomi Valkeinen u32 val; 1553f25ee501STomi Valkeinen int r; 1554f25ee501STomi Valkeinen 1555f25ee501STomi Valkeinen r = regmap_read(tc->regmap, INTSTS_G, &val); 1556f25ee501STomi Valkeinen if (r) 1557f25ee501STomi Valkeinen return IRQ_NONE; 1558f25ee501STomi Valkeinen 1559f25ee501STomi Valkeinen if (!val) 1560f25ee501STomi Valkeinen return IRQ_NONE; 1561f25ee501STomi Valkeinen 1562f25ee501STomi Valkeinen if (val & INT_SYSERR) { 1563f25ee501STomi Valkeinen u32 stat = 0; 1564f25ee501STomi Valkeinen 1565f25ee501STomi Valkeinen regmap_read(tc->regmap, SYSSTAT, &stat); 1566f25ee501STomi Valkeinen 1567f25ee501STomi Valkeinen dev_err(tc->dev, "syserr %x\n", stat); 1568f25ee501STomi Valkeinen } 1569f25ee501STomi Valkeinen 1570f25ee501STomi Valkeinen if (tc->hpd_pin >= 0 && tc->bridge.dev) { 1571f25ee501STomi Valkeinen /* 1572f25ee501STomi Valkeinen * H is triggered when the GPIO goes high. 1573f25ee501STomi Valkeinen * 1574f25ee501STomi Valkeinen * LC is triggered when the GPIO goes low and stays low for 1575f25ee501STomi Valkeinen * the duration of LCNT 1576f25ee501STomi Valkeinen */ 1577f25ee501STomi Valkeinen bool h = val & INT_GPIO_H(tc->hpd_pin); 1578f25ee501STomi Valkeinen bool lc = val & INT_GPIO_LC(tc->hpd_pin); 1579f25ee501STomi Valkeinen 1580f25ee501STomi Valkeinen dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin, 1581f25ee501STomi Valkeinen h ? "H" : "", lc ? "LC" : ""); 1582f25ee501STomi Valkeinen 1583f25ee501STomi Valkeinen if (h || lc) 1584f25ee501STomi Valkeinen drm_kms_helper_hotplug_event(tc->bridge.dev); 1585f25ee501STomi Valkeinen } 1586f25ee501STomi Valkeinen 1587f25ee501STomi Valkeinen regmap_write(tc->regmap, INTSTS_G, val); 1588f25ee501STomi Valkeinen 1589f25ee501STomi Valkeinen return IRQ_HANDLED; 1590f25ee501STomi Valkeinen } 1591f25ee501STomi Valkeinen 15928478095aSMarek Vasut static int tc_probe_edp_bridge_endpoint(struct tc_data *tc) 15937caff0fcSAndrey Gusakov { 15948478095aSMarek Vasut struct device *dev = tc->dev; 1595de5e6c02SSam Ravnborg struct drm_panel *panel; 15967caff0fcSAndrey Gusakov int ret; 15977caff0fcSAndrey Gusakov 15987caff0fcSAndrey Gusakov /* port@2 is the output port */ 1599de5e6c02SSam Ravnborg ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &panel, NULL); 1600d630213fSLucas Stach if (ret && ret != -ENODEV) 1601ebc94461SRob Herring return ret; 16027caff0fcSAndrey Gusakov 1603de5e6c02SSam Ravnborg if (panel) { 1604de5e6c02SSam Ravnborg struct drm_bridge *panel_bridge; 1605de5e6c02SSam Ravnborg 1606de5e6c02SSam Ravnborg panel_bridge = devm_drm_panel_bridge_add(dev, panel); 1607de5e6c02SSam Ravnborg if (IS_ERR(panel_bridge)) 1608de5e6c02SSam Ravnborg return PTR_ERR(panel_bridge); 1609de5e6c02SSam Ravnborg 1610de5e6c02SSam Ravnborg tc->panel_bridge = panel_bridge; 1611de5e6c02SSam Ravnborg tc->bridge.type = DRM_MODE_CONNECTOR_eDP; 1612de5e6c02SSam Ravnborg } else { 1613de5e6c02SSam Ravnborg tc->bridge.type = DRM_MODE_CONNECTOR_DisplayPort; 1614de5e6c02SSam Ravnborg } 1615de5e6c02SSam Ravnborg 1616dd1fd5abSMarek Vasut tc->bridge.funcs = &tc_edp_bridge_funcs; 1617dd1fd5abSMarek Vasut if (tc->hpd_pin >= 0) 1618dd1fd5abSMarek Vasut tc->bridge.ops |= DRM_BRIDGE_OP_DETECT; 1619dd1fd5abSMarek Vasut tc->bridge.ops |= DRM_BRIDGE_OP_EDID; 1620dd1fd5abSMarek Vasut 16218478095aSMarek Vasut return ret; 16228478095aSMarek Vasut } 16238478095aSMarek Vasut 1624*71f7d9c0SMarek Vasut static int tc_probe_bridge_endpoint(struct tc_data *tc) 1625*71f7d9c0SMarek Vasut { 1626*71f7d9c0SMarek Vasut struct device *dev = tc->dev; 1627*71f7d9c0SMarek Vasut struct of_endpoint endpoint; 1628*71f7d9c0SMarek Vasut struct device_node *node = NULL; 1629*71f7d9c0SMarek Vasut const u8 mode_dpi_to_edp = BIT(1) | BIT(2); 1630*71f7d9c0SMarek Vasut const u8 mode_dsi_to_edp = BIT(0) | BIT(2); 1631*71f7d9c0SMarek Vasut const u8 mode_dsi_to_dpi = BIT(0) | BIT(1); 1632*71f7d9c0SMarek Vasut u8 mode = 0; 1633*71f7d9c0SMarek Vasut 1634*71f7d9c0SMarek Vasut /* 1635*71f7d9c0SMarek Vasut * Determine bridge configuration. 1636*71f7d9c0SMarek Vasut * 1637*71f7d9c0SMarek Vasut * Port allocation: 1638*71f7d9c0SMarek Vasut * port@0 - DSI input 1639*71f7d9c0SMarek Vasut * port@1 - DPI input/output 1640*71f7d9c0SMarek Vasut * port@2 - eDP output 1641*71f7d9c0SMarek Vasut * 1642*71f7d9c0SMarek Vasut * Possible connections: 1643*71f7d9c0SMarek Vasut * DPI -> port@1 -> port@2 -> eDP :: [port@0 is not connected] 1644*71f7d9c0SMarek Vasut * DSI -> port@0 -> port@2 -> eDP :: [port@1 is not connected] 1645*71f7d9c0SMarek Vasut * DSI -> port@0 -> port@1 -> DPI :: [port@2 is not connected] 1646*71f7d9c0SMarek Vasut */ 1647*71f7d9c0SMarek Vasut 1648*71f7d9c0SMarek Vasut for_each_endpoint_of_node(dev->of_node, node) { 1649*71f7d9c0SMarek Vasut of_graph_parse_endpoint(node, &endpoint); 1650*71f7d9c0SMarek Vasut if (endpoint.port > 2) 1651*71f7d9c0SMarek Vasut return -EINVAL; 1652*71f7d9c0SMarek Vasut 1653*71f7d9c0SMarek Vasut mode |= BIT(endpoint.port); 1654*71f7d9c0SMarek Vasut } 1655*71f7d9c0SMarek Vasut 1656*71f7d9c0SMarek Vasut if (mode == mode_dpi_to_edp) 1657*71f7d9c0SMarek Vasut return tc_probe_edp_bridge_endpoint(tc); 1658*71f7d9c0SMarek Vasut else if (mode == mode_dsi_to_dpi) 1659*71f7d9c0SMarek Vasut dev_warn(dev, "The mode DSI-to-DPI is not supported!\n"); 1660*71f7d9c0SMarek Vasut else if (mode == mode_dsi_to_edp) 1661*71f7d9c0SMarek Vasut dev_warn(dev, "The mode DSI-to-(e)DP is not supported!\n"); 1662*71f7d9c0SMarek Vasut else 1663*71f7d9c0SMarek Vasut dev_warn(dev, "Invalid mode (0x%x) is not supported!\n", mode); 1664*71f7d9c0SMarek Vasut 1665*71f7d9c0SMarek Vasut return -EINVAL; 1666*71f7d9c0SMarek Vasut } 1667*71f7d9c0SMarek Vasut 16688478095aSMarek Vasut static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id) 16698478095aSMarek Vasut { 16708478095aSMarek Vasut struct device *dev = &client->dev; 16718478095aSMarek Vasut struct tc_data *tc; 16728478095aSMarek Vasut int ret; 16738478095aSMarek Vasut 16748478095aSMarek Vasut tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL); 16758478095aSMarek Vasut if (!tc) 16768478095aSMarek Vasut return -ENOMEM; 16778478095aSMarek Vasut 16788478095aSMarek Vasut tc->dev = dev; 16798478095aSMarek Vasut 1680*71f7d9c0SMarek Vasut ret = tc_probe_bridge_endpoint(tc); 16818478095aSMarek Vasut if (ret) 16828478095aSMarek Vasut return ret; 16838478095aSMarek Vasut 16847caff0fcSAndrey Gusakov /* Shut down GPIO is optional */ 16857caff0fcSAndrey Gusakov tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH); 16867caff0fcSAndrey Gusakov if (IS_ERR(tc->sd_gpio)) 16877caff0fcSAndrey Gusakov return PTR_ERR(tc->sd_gpio); 16887caff0fcSAndrey Gusakov 16897caff0fcSAndrey Gusakov if (tc->sd_gpio) { 16907caff0fcSAndrey Gusakov gpiod_set_value_cansleep(tc->sd_gpio, 0); 16917caff0fcSAndrey Gusakov usleep_range(5000, 10000); 16927caff0fcSAndrey Gusakov } 16937caff0fcSAndrey Gusakov 16947caff0fcSAndrey Gusakov /* Reset GPIO is optional */ 16957caff0fcSAndrey Gusakov tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW); 16967caff0fcSAndrey Gusakov if (IS_ERR(tc->reset_gpio)) 16977caff0fcSAndrey Gusakov return PTR_ERR(tc->reset_gpio); 16987caff0fcSAndrey Gusakov 16997caff0fcSAndrey Gusakov if (tc->reset_gpio) { 17007caff0fcSAndrey Gusakov gpiod_set_value_cansleep(tc->reset_gpio, 1); 17017caff0fcSAndrey Gusakov usleep_range(5000, 10000); 17027caff0fcSAndrey Gusakov } 17037caff0fcSAndrey Gusakov 17047caff0fcSAndrey Gusakov tc->refclk = devm_clk_get(dev, "ref"); 17057caff0fcSAndrey Gusakov if (IS_ERR(tc->refclk)) { 17067caff0fcSAndrey Gusakov ret = PTR_ERR(tc->refclk); 17077caff0fcSAndrey Gusakov dev_err(dev, "Failed to get refclk: %d\n", ret); 17087caff0fcSAndrey Gusakov return ret; 17097caff0fcSAndrey Gusakov } 17107caff0fcSAndrey Gusakov 17117caff0fcSAndrey Gusakov tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config); 17127caff0fcSAndrey Gusakov if (IS_ERR(tc->regmap)) { 17137caff0fcSAndrey Gusakov ret = PTR_ERR(tc->regmap); 17147caff0fcSAndrey Gusakov dev_err(dev, "Failed to initialize regmap: %d\n", ret); 17157caff0fcSAndrey Gusakov return ret; 17167caff0fcSAndrey Gusakov } 17177caff0fcSAndrey Gusakov 1718f25ee501STomi Valkeinen ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin", 1719f25ee501STomi Valkeinen &tc->hpd_pin); 1720f25ee501STomi Valkeinen if (ret) { 1721f25ee501STomi Valkeinen tc->hpd_pin = -ENODEV; 1722f25ee501STomi Valkeinen } else { 1723f25ee501STomi Valkeinen if (tc->hpd_pin < 0 || tc->hpd_pin > 1) { 1724f25ee501STomi Valkeinen dev_err(dev, "failed to parse HPD number\n"); 1725f25ee501STomi Valkeinen return ret; 1726f25ee501STomi Valkeinen } 1727f25ee501STomi Valkeinen } 1728f25ee501STomi Valkeinen 1729f25ee501STomi Valkeinen if (client->irq > 0) { 1730f25ee501STomi Valkeinen /* enable SysErr */ 1731f25ee501STomi Valkeinen regmap_write(tc->regmap, INTCTL_G, INT_SYSERR); 1732f25ee501STomi Valkeinen 1733f25ee501STomi Valkeinen ret = devm_request_threaded_irq(dev, client->irq, 1734f25ee501STomi Valkeinen NULL, tc_irq_handler, 1735f25ee501STomi Valkeinen IRQF_ONESHOT, 1736f25ee501STomi Valkeinen "tc358767-irq", tc); 1737f25ee501STomi Valkeinen if (ret) { 1738f25ee501STomi Valkeinen dev_err(dev, "failed to register dp interrupt\n"); 1739f25ee501STomi Valkeinen return ret; 1740f25ee501STomi Valkeinen } 1741f25ee501STomi Valkeinen 1742f25ee501STomi Valkeinen tc->have_irq = true; 1743f25ee501STomi Valkeinen } 1744f25ee501STomi Valkeinen 17457caff0fcSAndrey Gusakov ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev); 17467caff0fcSAndrey Gusakov if (ret) { 17477caff0fcSAndrey Gusakov dev_err(tc->dev, "can not read device ID: %d\n", ret); 17487caff0fcSAndrey Gusakov return ret; 17497caff0fcSAndrey Gusakov } 17507caff0fcSAndrey Gusakov 17517caff0fcSAndrey Gusakov if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) { 17527caff0fcSAndrey Gusakov dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev); 17537caff0fcSAndrey Gusakov return -EINVAL; 17547caff0fcSAndrey Gusakov } 17557caff0fcSAndrey Gusakov 17567caff0fcSAndrey Gusakov tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */ 17577caff0fcSAndrey Gusakov 175852c2197aSLucas Stach if (!tc->reset_gpio) { 175952c2197aSLucas Stach /* 176052c2197aSLucas Stach * If the reset pin isn't present, do a software reset. It isn't 176152c2197aSLucas Stach * as thorough as the hardware reset, as we can't reset the I2C 176252c2197aSLucas Stach * communication block for obvious reasons, but it's getting the 176352c2197aSLucas Stach * chip into a defined state. 176452c2197aSLucas Stach */ 176552c2197aSLucas Stach regmap_update_bits(tc->regmap, SYSRSTENB, 176652c2197aSLucas Stach ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP, 176752c2197aSLucas Stach 0); 176852c2197aSLucas Stach regmap_update_bits(tc->regmap, SYSRSTENB, 176952c2197aSLucas Stach ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP, 177052c2197aSLucas Stach ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP); 177152c2197aSLucas Stach usleep_range(5000, 10000); 177252c2197aSLucas Stach } 177352c2197aSLucas Stach 1774f25ee501STomi Valkeinen if (tc->hpd_pin >= 0) { 1775f25ee501STomi Valkeinen u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT; 1776f25ee501STomi Valkeinen u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin); 1777f25ee501STomi Valkeinen 1778f25ee501STomi Valkeinen /* Set LCNT to 2ms */ 1779f25ee501STomi Valkeinen regmap_write(tc->regmap, lcnt_reg, 1780f25ee501STomi Valkeinen clk_get_rate(tc->refclk) * 2 / 1000); 1781f25ee501STomi Valkeinen /* We need the "alternate" mode for HPD */ 1782f25ee501STomi Valkeinen regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin)); 1783f25ee501STomi Valkeinen 1784f25ee501STomi Valkeinen if (tc->have_irq) { 1785f25ee501STomi Valkeinen /* enable H & LC */ 1786f25ee501STomi Valkeinen regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc); 1787f25ee501STomi Valkeinen } 1788f25ee501STomi Valkeinen } 1789f25ee501STomi Valkeinen 17907caff0fcSAndrey Gusakov ret = tc_aux_link_setup(tc); 17917caff0fcSAndrey Gusakov if (ret) 17927caff0fcSAndrey Gusakov return ret; 17937caff0fcSAndrey Gusakov 17947caff0fcSAndrey Gusakov tc->bridge.of_node = dev->of_node; 1795dc01732eSInki Dae drm_bridge_add(&tc->bridge); 17967caff0fcSAndrey Gusakov 17977caff0fcSAndrey Gusakov i2c_set_clientdata(client, tc); 17987caff0fcSAndrey Gusakov 17997caff0fcSAndrey Gusakov return 0; 18007caff0fcSAndrey Gusakov } 18017caff0fcSAndrey Gusakov 18027caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client) 18037caff0fcSAndrey Gusakov { 18047caff0fcSAndrey Gusakov struct tc_data *tc = i2c_get_clientdata(client); 18057caff0fcSAndrey Gusakov 18067caff0fcSAndrey Gusakov drm_bridge_remove(&tc->bridge); 18077caff0fcSAndrey Gusakov 18087caff0fcSAndrey Gusakov return 0; 18097caff0fcSAndrey Gusakov } 18107caff0fcSAndrey Gusakov 18117caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = { 18127caff0fcSAndrey Gusakov { "tc358767", 0 }, 18137caff0fcSAndrey Gusakov { } 18147caff0fcSAndrey Gusakov }; 18157caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids); 18167caff0fcSAndrey Gusakov 18177caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = { 18187caff0fcSAndrey Gusakov { .compatible = "toshiba,tc358767", }, 18197caff0fcSAndrey Gusakov { } 18207caff0fcSAndrey Gusakov }; 18217caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids); 18227caff0fcSAndrey Gusakov 18237caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = { 18247caff0fcSAndrey Gusakov .driver = { 18257caff0fcSAndrey Gusakov .name = "tc358767", 18267caff0fcSAndrey Gusakov .of_match_table = tc358767_of_ids, 18277caff0fcSAndrey Gusakov }, 18287caff0fcSAndrey Gusakov .id_table = tc358767_i2c_ids, 18297caff0fcSAndrey Gusakov .probe = tc_probe, 18307caff0fcSAndrey Gusakov .remove = tc_remove, 18317caff0fcSAndrey Gusakov }; 18327caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver); 18337caff0fcSAndrey Gusakov 18347caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>"); 18357caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver"); 18367caff0fcSAndrey Gusakov MODULE_LICENSE("GPL"); 1837