xref: /openbmc/linux/drivers/gpu/drm/bridge/tc358767.c (revision 5bdaaf4fbf85d47d08f76f41108d8d3bbdf15f1c)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
27caff0fcSAndrey Gusakov /*
3bbfd3190SMarek Vasut  * TC358767/TC358867/TC9595 DSI/DPI-to-DPI/(e)DP bridge driver
4bbfd3190SMarek Vasut  *
5bbfd3190SMarek Vasut  * The TC358767/TC358867/TC9595 can operate in multiple modes.
6c1de02bbSMarek Vasut  * All modes are supported -- DPI->(e)DP / DSI->DPI / DSI->(e)DP .
77caff0fcSAndrey Gusakov  *
87caff0fcSAndrey Gusakov  * Copyright (C) 2016 CogentEmbedded Inc
97caff0fcSAndrey Gusakov  * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
107caff0fcSAndrey Gusakov  *
117caff0fcSAndrey Gusakov  * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
127caff0fcSAndrey Gusakov  *
132f51be09SAndrey Gusakov  * Copyright (C) 2016 Zodiac Inflight Innovations
142f51be09SAndrey Gusakov  *
157caff0fcSAndrey Gusakov  * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
167caff0fcSAndrey Gusakov  *
177caff0fcSAndrey Gusakov  * Copyright (C) 2012 Texas Instruments
187caff0fcSAndrey Gusakov  * Author: Rob Clark <robdclark@gmail.com>
197caff0fcSAndrey Gusakov  */
207caff0fcSAndrey Gusakov 
213f072c30SAndrey Smirnov #include <linux/bitfield.h>
227caff0fcSAndrey Gusakov #include <linux/clk.h>
237caff0fcSAndrey Gusakov #include <linux/device.h>
247caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h>
257caff0fcSAndrey Gusakov #include <linux/i2c.h>
267caff0fcSAndrey Gusakov #include <linux/kernel.h>
277caff0fcSAndrey Gusakov #include <linux/module.h>
287caff0fcSAndrey Gusakov #include <linux/regmap.h>
297caff0fcSAndrey Gusakov #include <linux/slab.h>
307caff0fcSAndrey Gusakov 
31da68386dSThomas Zimmermann #include <drm/display/drm_dp_helper.h>
327caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h>
33ee68c743SBoris Brezillon #include <drm/drm_bridge.h>
347caff0fcSAndrey Gusakov #include <drm/drm_edid.h>
35bbfd3190SMarek Vasut #include <drm/drm_mipi_dsi.h>
367caff0fcSAndrey Gusakov #include <drm/drm_of.h>
377caff0fcSAndrey Gusakov #include <drm/drm_panel.h>
38a25b988fSLaurent Pinchart #include <drm/drm_print.h>
39fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
407caff0fcSAndrey Gusakov 
417caff0fcSAndrey Gusakov /* Registers */
427caff0fcSAndrey Gusakov 
43bbfd3190SMarek Vasut /* PPI layer registers */
44bbfd3190SMarek Vasut #define PPI_STARTPPI		0x0104 /* START control bit */
45bbfd3190SMarek Vasut #define PPI_LPTXTIMECNT		0x0114 /* LPTX timing signal */
46bbfd3190SMarek Vasut #define LPX_PERIOD			3
47bbfd3190SMarek Vasut #define PPI_LANEENABLE		0x0134
48bbfd3190SMarek Vasut #define PPI_TX_RX_TA		0x013c
49bbfd3190SMarek Vasut #define TTA_GET				0x40000
50bbfd3190SMarek Vasut #define TTA_SURE			6
51bbfd3190SMarek Vasut #define PPI_D0S_ATMR		0x0144
52bbfd3190SMarek Vasut #define PPI_D1S_ATMR		0x0148
53bbfd3190SMarek Vasut #define PPI_D0S_CLRSIPOCOUNT	0x0164 /* Assertion timer for Lane 0 */
54bbfd3190SMarek Vasut #define PPI_D1S_CLRSIPOCOUNT	0x0168 /* Assertion timer for Lane 1 */
55bbfd3190SMarek Vasut #define PPI_D2S_CLRSIPOCOUNT	0x016c /* Assertion timer for Lane 2 */
56bbfd3190SMarek Vasut #define PPI_D3S_CLRSIPOCOUNT	0x0170 /* Assertion timer for Lane 3 */
57bbfd3190SMarek Vasut #define PPI_START_FUNCTION		BIT(0)
58bbfd3190SMarek Vasut 
59bbfd3190SMarek Vasut /* DSI layer registers */
60bbfd3190SMarek Vasut #define DSI_STARTDSI		0x0204 /* START control bit of DSI-TX */
61bbfd3190SMarek Vasut #define DSI_LANEENABLE		0x0210 /* Enables each lane */
62bbfd3190SMarek Vasut #define DSI_RX_START			BIT(0)
63bbfd3190SMarek Vasut 
64bbfd3190SMarek Vasut /* Lane enable PPI and DSI register bits */
65bbfd3190SMarek Vasut #define LANEENABLE_CLEN		BIT(0)
66bbfd3190SMarek Vasut #define LANEENABLE_L0EN		BIT(1)
67bbfd3190SMarek Vasut #define LANEENABLE_L1EN		BIT(2)
68bbfd3190SMarek Vasut #define LANEENABLE_L2EN		BIT(1)
69bbfd3190SMarek Vasut #define LANEENABLE_L3EN		BIT(2)
70bbfd3190SMarek Vasut 
71bbfd3190SMarek Vasut /* Display Parallel Input Interface */
727caff0fcSAndrey Gusakov #define DPIPXLFMT		0x0440
737caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW		(1 << 10)
747caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW		(1 << 9)
757caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH		(0 << 8)
767caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1		(0 << 2) /* LSB aligned */
777caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2		(1 << 2) /* Loosely Packed */
787caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3		(2 << 2) /* LSB aligned 8-bit */
797caff0fcSAndrey Gusakov #define DPI_BPP_RGB888			(0 << 0)
807caff0fcSAndrey Gusakov #define DPI_BPP_RGB666			(1 << 0)
817caff0fcSAndrey Gusakov #define DPI_BPP_RGB565			(2 << 0)
827caff0fcSAndrey Gusakov 
83bbfd3190SMarek Vasut /* Display Parallel Output Interface */
84bbfd3190SMarek Vasut #define POCTRL			0x0448
85bbfd3190SMarek Vasut #define POCTRL_S2P			BIT(7)
86bbfd3190SMarek Vasut #define POCTRL_PCLK_POL			BIT(3)
87bbfd3190SMarek Vasut #define POCTRL_VS_POL			BIT(2)
88bbfd3190SMarek Vasut #define POCTRL_HS_POL			BIT(1)
89bbfd3190SMarek Vasut #define POCTRL_DE_POL			BIT(0)
90bbfd3190SMarek Vasut 
917caff0fcSAndrey Gusakov /* Video Path */
927caff0fcSAndrey Gusakov #define VPCTRL0			0x0450
933f072c30SAndrey Smirnov #define VSDELAY			GENMASK(31, 20)
947caff0fcSAndrey Gusakov #define OPXLFMT_RGB666			(0 << 8)
957caff0fcSAndrey Gusakov #define OPXLFMT_RGB888			(1 << 8)
967caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED		(0 << 4) /* Video Timing Gen Disabled */
977caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED			(1 << 4) /* Video Timing Gen Enabled */
987caff0fcSAndrey Gusakov #define MSF_DISABLED			(0 << 0) /* Magic Square FRC disabled */
997caff0fcSAndrey Gusakov #define MSF_ENABLED			(1 << 0) /* Magic Square FRC enabled */
1007caff0fcSAndrey Gusakov #define HTIM01			0x0454
1013f072c30SAndrey Smirnov #define HPW			GENMASK(8, 0)
1023f072c30SAndrey Smirnov #define HBPR			GENMASK(24, 16)
1037caff0fcSAndrey Gusakov #define HTIM02			0x0458
1043f072c30SAndrey Smirnov #define HDISPR			GENMASK(10, 0)
1053f072c30SAndrey Smirnov #define HFPR			GENMASK(24, 16)
1067caff0fcSAndrey Gusakov #define VTIM01			0x045c
1073f072c30SAndrey Smirnov #define VSPR			GENMASK(7, 0)
1083f072c30SAndrey Smirnov #define VBPR			GENMASK(23, 16)
1097caff0fcSAndrey Gusakov #define VTIM02			0x0460
1103f072c30SAndrey Smirnov #define VFPR			GENMASK(23, 16)
1113f072c30SAndrey Smirnov #define VDISPR			GENMASK(10, 0)
1127caff0fcSAndrey Gusakov #define VFUEN0			0x0464
1137caff0fcSAndrey Gusakov #define VFUEN				BIT(0)   /* Video Frame Timing Upload */
1147caff0fcSAndrey Gusakov 
1157caff0fcSAndrey Gusakov /* System */
1167caff0fcSAndrey Gusakov #define TC_IDREG		0x0500
117f25ee501STomi Valkeinen #define SYSSTAT			0x0508
1187caff0fcSAndrey Gusakov #define SYSCTRL			0x0510
1197caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT		(0 << 3)
1207caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX		(1 << 3)
1217caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT		(0 << 0)
1227caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX		(1 << 0)
1237caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX		(2 << 0)
1247caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR		(3 << 0)
12552c2197aSLucas Stach #define SYSRSTENB		0x050c
12652c2197aSLucas Stach #define ENBI2C				(1 << 0)
12752c2197aSLucas Stach #define ENBLCD0				(1 << 2)
12852c2197aSLucas Stach #define ENBBM				(1 << 3)
12952c2197aSLucas Stach #define ENBDSIRX			(1 << 4)
13052c2197aSLucas Stach #define ENBREG				(1 << 5)
13152c2197aSLucas Stach #define ENBHDCP				(1 << 8)
132af9526f2STomi Valkeinen #define GPIOM			0x0540
133f25ee501STomi Valkeinen #define GPIOC			0x0544
134f25ee501STomi Valkeinen #define GPIOO			0x0548
135af9526f2STomi Valkeinen #define GPIOI			0x054c
136af9526f2STomi Valkeinen #define INTCTL_G		0x0560
137af9526f2STomi Valkeinen #define INTSTS_G		0x0564
138f25ee501STomi Valkeinen 
139f25ee501STomi Valkeinen #define INT_SYSERR		BIT(16)
140f25ee501STomi Valkeinen #define INT_GPIO_H(x)		(1 << (x == 0 ? 2 : 10))
141f25ee501STomi Valkeinen #define INT_GPIO_LC(x)		(1 << (x == 0 ? 3 : 11))
142f25ee501STomi Valkeinen 
143af9526f2STomi Valkeinen #define INT_GP0_LCNT		0x0584
144af9526f2STomi Valkeinen #define INT_GP1_LCNT		0x0588
1457caff0fcSAndrey Gusakov 
1467caff0fcSAndrey Gusakov /* Control */
1477caff0fcSAndrey Gusakov #define DP0CTL			0x0600
1487caff0fcSAndrey Gusakov #define VID_MN_GEN			BIT(6)   /* Auto-generate M/N values */
1497caff0fcSAndrey Gusakov #define EF_EN				BIT(5)   /* Enable Enhanced Framing */
1507caff0fcSAndrey Gusakov #define VID_EN				BIT(1)   /* Video transmission enable */
1517caff0fcSAndrey Gusakov #define DP_EN				BIT(0)   /* Enable DPTX function */
1527caff0fcSAndrey Gusakov 
1537caff0fcSAndrey Gusakov /* Clocks */
1547caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0		0x0610
1557caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1		0x0614
1567caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS	0x0618
1577caff0fcSAndrey Gusakov 
1587caff0fcSAndrey Gusakov /* Main Channel */
1597caff0fcSAndrey Gusakov #define DP0_SECSAMPLE		0x0640
1607caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY	0x0644
1613f072c30SAndrey Smirnov #define VID_SYNC_DLY		GENMASK(15, 0)
1623f072c30SAndrey Smirnov #define THRESH_DLY		GENMASK(31, 16)
1633f072c30SAndrey Smirnov 
1647caff0fcSAndrey Gusakov #define DP0_TOTALVAL		0x0648
1653f072c30SAndrey Smirnov #define H_TOTAL			GENMASK(15, 0)
1663f072c30SAndrey Smirnov #define V_TOTAL			GENMASK(31, 16)
1677caff0fcSAndrey Gusakov #define DP0_STARTVAL		0x064c
1683f072c30SAndrey Smirnov #define H_START			GENMASK(15, 0)
1693f072c30SAndrey Smirnov #define V_START			GENMASK(31, 16)
1707caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL		0x0650
1713f072c30SAndrey Smirnov #define H_ACT			GENMASK(15, 0)
1723f072c30SAndrey Smirnov #define V_ACT			GENMASK(31, 16)
1733f072c30SAndrey Smirnov 
1747caff0fcSAndrey Gusakov #define DP0_SYNCVAL		0x0654
1753f072c30SAndrey Smirnov #define VS_WIDTH		GENMASK(30, 16)
1763f072c30SAndrey Smirnov #define HS_WIDTH		GENMASK(14, 0)
1777923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW	(1 << 15)
1787923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW	(1 << 31)
1797caff0fcSAndrey Gusakov #define DP0_MISC		0x0658
180f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED		(63) /* LSCLK cycles per TU */
1813f072c30SAndrey Smirnov #define MAX_TU_SYMBOL		GENMASK(28, 23)
1823f072c30SAndrey Smirnov #define TU_SIZE			GENMASK(21, 16)
1837caff0fcSAndrey Gusakov #define BPC_6				(0 << 5)
1847caff0fcSAndrey Gusakov #define BPC_8				(1 << 5)
1857caff0fcSAndrey Gusakov 
1867caff0fcSAndrey Gusakov /* AUX channel */
1877caff0fcSAndrey Gusakov #define DP0_AUXCFG0		0x0660
188fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_BSIZE	GENMASK(11, 8)
189fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_ADDR_ONLY	BIT(4)
1907caff0fcSAndrey Gusakov #define DP0_AUXCFG1		0x0664
1917caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN		BIT(16)
1927caff0fcSAndrey Gusakov 
1937caff0fcSAndrey Gusakov #define DP0_AUXADDR		0x0668
1947caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i)		(0x066c + (i) * 4)
1957caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i)		(0x067c + (i) * 4)
1967caff0fcSAndrey Gusakov #define DP0_AUXSTATUS		0x068c
19712dfe7c4SAndrey Smirnov #define AUX_BYTES		GENMASK(15, 8)
19812dfe7c4SAndrey Smirnov #define AUX_STATUS		GENMASK(7, 4)
1997caff0fcSAndrey Gusakov #define AUX_TIMEOUT		BIT(1)
2007caff0fcSAndrey Gusakov #define AUX_BUSY		BIT(0)
2017caff0fcSAndrey Gusakov #define DP0_AUXI2CADR		0x0698
2027caff0fcSAndrey Gusakov 
2037caff0fcSAndrey Gusakov /* Link Training */
2047caff0fcSAndrey Gusakov #define DP0_SRCCTRL		0x06a0
2057caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS		BIT(13)
2067caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B		BIT(12)
2077caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP		(0 << 8)
2087caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1			(1 << 8)
2097caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2			(2 << 8)
2107caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW		BIT(7)
2117caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG		BIT(3)
2127caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1		(0 << 2)
2137caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2		(1 << 2)
2147caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27		(1 << 1)
2157caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162		(0 << 1)
2167caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT		BIT(0)
2177caff0fcSAndrey Gusakov #define DP0_LTSTAT		0x06d0
2187caff0fcSAndrey Gusakov #define LT_LOOPDONE			BIT(13)
2197caff0fcSAndrey Gusakov #define LT_STATUS_MASK			(0x1f << 8)
2207caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS		(DP_CHANNEL_EQ_BITS << 4)
2217caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE		BIT(3)
2227caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS		(DP_CHANNEL_EQ_BITS)
2237caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ		0x06d4
2247caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL		0x06d8
2257caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL		0x06e4
2267caff0fcSAndrey Gusakov 
227adf41098STomi Valkeinen #define DP1_SRCCTRL		0x07a0
228adf41098STomi Valkeinen 
2297caff0fcSAndrey Gusakov /* PHY */
2307caff0fcSAndrey Gusakov #define DP_PHY_CTRL		0x0800
2317caff0fcSAndrey Gusakov #define DP_PHY_RST			BIT(28)  /* DP PHY Global Soft Reset */
2327caff0fcSAndrey Gusakov #define BGREN				BIT(25)  /* AUX PHY BGR Enable */
2337caff0fcSAndrey Gusakov #define PWR_SW_EN			BIT(24)  /* PHY Power Switch Enable */
2347caff0fcSAndrey Gusakov #define PHY_M1_RST			BIT(12)  /* Reset PHY1 Main Channel */
2357caff0fcSAndrey Gusakov #define PHY_RDY				BIT(16)  /* PHY Main Channels Ready */
2367caff0fcSAndrey Gusakov #define PHY_M0_RST			BIT(8)   /* Reset PHY0 Main Channel */
237adf41098STomi Valkeinen #define PHY_2LANE			BIT(2)   /* PHY Enable 2 lanes */
2387caff0fcSAndrey Gusakov #define PHY_A0_EN			BIT(1)   /* PHY Aux Channel0 Enable */
2397caff0fcSAndrey Gusakov #define PHY_M0_EN			BIT(0)   /* PHY Main Channel0 Enable */
2407caff0fcSAndrey Gusakov 
2417caff0fcSAndrey Gusakov /* PLL */
2427caff0fcSAndrey Gusakov #define DP0_PLLCTRL		0x0900
2437caff0fcSAndrey Gusakov #define DP1_PLLCTRL		0x0904	/* not defined in DS */
2447caff0fcSAndrey Gusakov #define PXL_PLLCTRL		0x0908
2457caff0fcSAndrey Gusakov #define PLLUPDATE			BIT(2)
2467caff0fcSAndrey Gusakov #define PLLBYP				BIT(1)
2477caff0fcSAndrey Gusakov #define PLLEN				BIT(0)
2487caff0fcSAndrey Gusakov #define PXL_PLLPARAM		0x0914
2497caff0fcSAndrey Gusakov #define IN_SEL_REFCLK			(0 << 14)
2507caff0fcSAndrey Gusakov #define SYS_PLLPARAM		0x0918
2517caff0fcSAndrey Gusakov #define REF_FREQ_38M4			(0 << 8) /* 38.4 MHz */
2527caff0fcSAndrey Gusakov #define REF_FREQ_19M2			(1 << 8) /* 19.2 MHz */
2537caff0fcSAndrey Gusakov #define REF_FREQ_26M			(2 << 8) /* 26 MHz */
2547caff0fcSAndrey Gusakov #define REF_FREQ_13M			(3 << 8) /* 13 MHz */
2557caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK		(0 << 4)
2567caff0fcSAndrey Gusakov #define LSCLK_DIV_1			(0 << 0)
2577caff0fcSAndrey Gusakov #define LSCLK_DIV_2			(1 << 0)
2587caff0fcSAndrey Gusakov 
2597caff0fcSAndrey Gusakov /* Test & Debug */
2607caff0fcSAndrey Gusakov #define TSTCTL			0x0a00
2613f072c30SAndrey Smirnov #define COLOR_R			GENMASK(31, 24)
2623f072c30SAndrey Smirnov #define COLOR_G			GENMASK(23, 16)
2633f072c30SAndrey Smirnov #define COLOR_B			GENMASK(15, 8)
2643f072c30SAndrey Smirnov #define ENI2CFILTER		BIT(4)
2653f072c30SAndrey Smirnov #define COLOR_BAR_MODE		GENMASK(1, 0)
2663f072c30SAndrey Smirnov #define COLOR_BAR_MODE_BARS	2
2677caff0fcSAndrey Gusakov #define PLL_DBG			0x0a04
2687caff0fcSAndrey Gusakov 
2697caff0fcSAndrey Gusakov static bool tc_test_pattern;
2707caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644);
2717caff0fcSAndrey Gusakov 
2727caff0fcSAndrey Gusakov struct tc_edp_link {
273e7dc8d40SThierry Reding 	u8			dpcd[DP_RECEIVER_CAP_SIZE];
274e7dc8d40SThierry Reding 	unsigned int		rate;
275e7dc8d40SThierry Reding 	u8			num_lanes;
2767caff0fcSAndrey Gusakov 	u8			assr;
277e5607637STomi Valkeinen 	bool			scrambler_dis;
278e5607637STomi Valkeinen 	bool			spread;
2797caff0fcSAndrey Gusakov };
2807caff0fcSAndrey Gusakov 
2817caff0fcSAndrey Gusakov struct tc_data {
2827caff0fcSAndrey Gusakov 	struct device		*dev;
2837caff0fcSAndrey Gusakov 	struct regmap		*regmap;
2847caff0fcSAndrey Gusakov 	struct drm_dp_aux	aux;
2857caff0fcSAndrey Gusakov 
2867caff0fcSAndrey Gusakov 	struct drm_bridge	bridge;
287de5e6c02SSam Ravnborg 	struct drm_bridge	*panel_bridge;
2887caff0fcSAndrey Gusakov 	struct drm_connector	connector;
2897caff0fcSAndrey Gusakov 
290bbfd3190SMarek Vasut 	struct mipi_dsi_device	*dsi;
291bbfd3190SMarek Vasut 
2927caff0fcSAndrey Gusakov 	/* link settings */
2937caff0fcSAndrey Gusakov 	struct tc_edp_link	link;
2947caff0fcSAndrey Gusakov 
2957caff0fcSAndrey Gusakov 	/* current mode */
29646648a3cSTomi Valkeinen 	struct drm_display_mode	mode;
2977caff0fcSAndrey Gusakov 
2987caff0fcSAndrey Gusakov 	u32			rev;
2997caff0fcSAndrey Gusakov 	u8			assr;
3007caff0fcSAndrey Gusakov 
3017caff0fcSAndrey Gusakov 	struct gpio_desc	*sd_gpio;
3027caff0fcSAndrey Gusakov 	struct gpio_desc	*reset_gpio;
3037caff0fcSAndrey Gusakov 	struct clk		*refclk;
304f25ee501STomi Valkeinen 
305f25ee501STomi Valkeinen 	/* do we have IRQ */
306f25ee501STomi Valkeinen 	bool			have_irq;
307f25ee501STomi Valkeinen 
3083080c21aSMarek Vasut 	/* Input connector type, DSI and not DPI. */
3093080c21aSMarek Vasut 	bool			input_connector_dsi;
3103080c21aSMarek Vasut 
311f25ee501STomi Valkeinen 	/* HPD pin number (0 or 1) or -ENODEV */
312f25ee501STomi Valkeinen 	int			hpd_pin;
3137caff0fcSAndrey Gusakov };
3147caff0fcSAndrey Gusakov 
3157caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
3167caff0fcSAndrey Gusakov {
3177caff0fcSAndrey Gusakov 	return container_of(a, struct tc_data, aux);
3187caff0fcSAndrey Gusakov }
3197caff0fcSAndrey Gusakov 
3207caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
3217caff0fcSAndrey Gusakov {
3227caff0fcSAndrey Gusakov 	return container_of(b, struct tc_data, bridge);
3237caff0fcSAndrey Gusakov }
3247caff0fcSAndrey Gusakov 
3257caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c)
3267caff0fcSAndrey Gusakov {
3277caff0fcSAndrey Gusakov 	return container_of(c, struct tc_data, connector);
3287caff0fcSAndrey Gusakov }
3297caff0fcSAndrey Gusakov 
33093a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
3317caff0fcSAndrey Gusakov 				  unsigned int cond_mask,
3327caff0fcSAndrey Gusakov 				  unsigned int cond_value,
3337caff0fcSAndrey Gusakov 				  unsigned long sleep_us, u64 timeout_us)
3347caff0fcSAndrey Gusakov {
3357caff0fcSAndrey Gusakov 	unsigned int val;
3367caff0fcSAndrey Gusakov 
33793a10569SAndrey Smirnov 	return regmap_read_poll_timeout(tc->regmap, addr, val,
33893a10569SAndrey Smirnov 					(val & cond_mask) == cond_value,
33993a10569SAndrey Smirnov 					sleep_us, timeout_us);
3407caff0fcSAndrey Gusakov }
3417caff0fcSAndrey Gusakov 
34272648926SAndrey Smirnov static int tc_aux_wait_busy(struct tc_data *tc)
3437caff0fcSAndrey Gusakov {
3448a6483acSTomi Valkeinen 	return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 100, 100000);
3457caff0fcSAndrey Gusakov }
3467caff0fcSAndrey Gusakov 
347792a081aSAndrey Smirnov static int tc_aux_write_data(struct tc_data *tc, const void *data,
348792a081aSAndrey Smirnov 			     size_t size)
349792a081aSAndrey Smirnov {
350792a081aSAndrey Smirnov 	u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
351792a081aSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
352792a081aSAndrey Smirnov 
353792a081aSAndrey Smirnov 	memcpy(auxwdata, data, size);
354792a081aSAndrey Smirnov 
355792a081aSAndrey Smirnov 	ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
356792a081aSAndrey Smirnov 	if (ret)
357792a081aSAndrey Smirnov 		return ret;
358792a081aSAndrey Smirnov 
359792a081aSAndrey Smirnov 	return size;
360792a081aSAndrey Smirnov }
361792a081aSAndrey Smirnov 
36253b166dcSAndrey Smirnov static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
36353b166dcSAndrey Smirnov {
36453b166dcSAndrey Smirnov 	u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
36553b166dcSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
36653b166dcSAndrey Smirnov 
36753b166dcSAndrey Smirnov 	ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
36853b166dcSAndrey Smirnov 	if (ret)
36953b166dcSAndrey Smirnov 		return ret;
37053b166dcSAndrey Smirnov 
37153b166dcSAndrey Smirnov 	memcpy(data, auxrdata, size);
37253b166dcSAndrey Smirnov 
37353b166dcSAndrey Smirnov 	return size;
37453b166dcSAndrey Smirnov }
37553b166dcSAndrey Smirnov 
376fdb29b73SAndrey Smirnov static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size)
377fdb29b73SAndrey Smirnov {
378fdb29b73SAndrey Smirnov 	u32 auxcfg0 = msg->request;
379fdb29b73SAndrey Smirnov 
380fdb29b73SAndrey Smirnov 	if (size)
381fdb29b73SAndrey Smirnov 		auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1);
382fdb29b73SAndrey Smirnov 	else
383fdb29b73SAndrey Smirnov 		auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY;
384fdb29b73SAndrey Smirnov 
385fdb29b73SAndrey Smirnov 	return auxcfg0;
386fdb29b73SAndrey Smirnov }
387fdb29b73SAndrey Smirnov 
3887caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
3897caff0fcSAndrey Gusakov 			       struct drm_dp_aux_msg *msg)
3907caff0fcSAndrey Gusakov {
3917caff0fcSAndrey Gusakov 	struct tc_data *tc = aux_to_tc(aux);
392e0655feaSAndrey Smirnov 	size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
3937caff0fcSAndrey Gusakov 	u8 request = msg->request & ~DP_AUX_I2C_MOT;
39412dfe7c4SAndrey Smirnov 	u32 auxstatus;
3957caff0fcSAndrey Gusakov 	int ret;
3967caff0fcSAndrey Gusakov 
39772648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
3987caff0fcSAndrey Gusakov 	if (ret)
3996d0c3831SAndrey Smirnov 		return ret;
4007caff0fcSAndrey Gusakov 
401792a081aSAndrey Smirnov 	switch (request) {
402792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
403792a081aSAndrey Smirnov 	case DP_AUX_I2C_READ:
404792a081aSAndrey Smirnov 		break;
405792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_WRITE:
406792a081aSAndrey Smirnov 	case DP_AUX_I2C_WRITE:
407fdb29b73SAndrey Smirnov 		if (size) {
408792a081aSAndrey Smirnov 			ret = tc_aux_write_data(tc, msg->buffer, size);
409792a081aSAndrey Smirnov 			if (ret < 0)
4106d0c3831SAndrey Smirnov 				return ret;
411fdb29b73SAndrey Smirnov 		}
412792a081aSAndrey Smirnov 		break;
413792a081aSAndrey Smirnov 	default:
4147caff0fcSAndrey Gusakov 		return -EINVAL;
4157caff0fcSAndrey Gusakov 	}
4167caff0fcSAndrey Gusakov 
4177caff0fcSAndrey Gusakov 	/* Store address */
4186d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
4196d0c3831SAndrey Smirnov 	if (ret)
4206d0c3831SAndrey Smirnov 		return ret;
4217caff0fcSAndrey Gusakov 	/* Start transfer */
422fdb29b73SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size));
4236d0c3831SAndrey Smirnov 	if (ret)
4246d0c3831SAndrey Smirnov 		return ret;
4257caff0fcSAndrey Gusakov 
42672648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
4277caff0fcSAndrey Gusakov 	if (ret)
4286d0c3831SAndrey Smirnov 		return ret;
4297caff0fcSAndrey Gusakov 
43012dfe7c4SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
4317caff0fcSAndrey Gusakov 	if (ret)
4326d0c3831SAndrey Smirnov 		return ret;
4337caff0fcSAndrey Gusakov 
43412dfe7c4SAndrey Smirnov 	if (auxstatus & AUX_TIMEOUT)
43512dfe7c4SAndrey Smirnov 		return -ETIMEDOUT;
436fdb29b73SAndrey Smirnov 	/*
437fdb29b73SAndrey Smirnov 	 * For some reason address-only DP_AUX_I2C_WRITE (MOT), still
438fdb29b73SAndrey Smirnov 	 * reports 1 byte transferred in its status. To deal we that
439fdb29b73SAndrey Smirnov 	 * we ignore aux_bytes field if we know that this was an
440fdb29b73SAndrey Smirnov 	 * address-only transfer
441fdb29b73SAndrey Smirnov 	 */
442fdb29b73SAndrey Smirnov 	if (size)
44312dfe7c4SAndrey Smirnov 		size = FIELD_GET(AUX_BYTES, auxstatus);
44412dfe7c4SAndrey Smirnov 	msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
44512dfe7c4SAndrey Smirnov 
44653b166dcSAndrey Smirnov 	switch (request) {
44753b166dcSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
44853b166dcSAndrey Smirnov 	case DP_AUX_I2C_READ:
449fdb29b73SAndrey Smirnov 		if (size)
45053b166dcSAndrey Smirnov 			return tc_aux_read_data(tc, msg->buffer, size);
451fdb29b73SAndrey Smirnov 		break;
4527caff0fcSAndrey Gusakov 	}
4537caff0fcSAndrey Gusakov 
4547caff0fcSAndrey Gusakov 	return size;
4557caff0fcSAndrey Gusakov }
4567caff0fcSAndrey Gusakov 
4577caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = {
4587caff0fcSAndrey Gusakov 	"No errors",
4597caff0fcSAndrey Gusakov 	"Aux write error",
4607caff0fcSAndrey Gusakov 	"Aux read error",
4617caff0fcSAndrey Gusakov 	"Max voltage reached error",
4627caff0fcSAndrey Gusakov 	"Loop counter expired error",
4637caff0fcSAndrey Gusakov 	"res", "res", "res"
4647caff0fcSAndrey Gusakov };
4657caff0fcSAndrey Gusakov 
4667caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = {
4677caff0fcSAndrey Gusakov 	"No errors",
4687caff0fcSAndrey Gusakov 	"Aux write error",
4697caff0fcSAndrey Gusakov 	"Aux read error",
4707caff0fcSAndrey Gusakov 	"Clock recovery failed error",
4717caff0fcSAndrey Gusakov 	"Loop counter expired error",
4727caff0fcSAndrey Gusakov 	"res", "res", "res"
4737caff0fcSAndrey Gusakov };
4747caff0fcSAndrey Gusakov 
4757caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc)
4767caff0fcSAndrey Gusakov {
4777caff0fcSAndrey Gusakov 	/*
4787caff0fcSAndrey Gusakov 	 * No training pattern, skew lane 1 data by two LSCLK cycles with
4797caff0fcSAndrey Gusakov 	 * respect to lane 0 data, AutoCorrect Mode = 0
4807caff0fcSAndrey Gusakov 	 */
4814b30bf41STomi Valkeinen 	u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
4827caff0fcSAndrey Gusakov 
4837caff0fcSAndrey Gusakov 	if (tc->link.scrambler_dis)
4847caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SCRMBLDIS;	/* Scrambler Disabled */
4857caff0fcSAndrey Gusakov 	if (tc->link.spread)
4867caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SSCG;	/* Spread Spectrum Enable */
487e7dc8d40SThierry Reding 	if (tc->link.num_lanes == 2)
4887caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_LANES_2;	/* Two Main Channel Lanes */
489e7dc8d40SThierry Reding 	if (tc->link.rate != 162000)
4907caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_BW27;	/* 2.7 Gbps link */
4917caff0fcSAndrey Gusakov 	return reg;
4927caff0fcSAndrey Gusakov }
4937caff0fcSAndrey Gusakov 
494134fb306SAndrey Smirnov static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
4957caff0fcSAndrey Gusakov {
496134fb306SAndrey Smirnov 	int ret;
497134fb306SAndrey Smirnov 
498134fb306SAndrey Smirnov 	ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
499134fb306SAndrey Smirnov 	if (ret)
500134fb306SAndrey Smirnov 		return ret;
501134fb306SAndrey Smirnov 
5027caff0fcSAndrey Gusakov 	/* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
5037caff0fcSAndrey Gusakov 	usleep_range(3000, 6000);
504134fb306SAndrey Smirnov 
505134fb306SAndrey Smirnov 	return 0;
5067caff0fcSAndrey Gusakov }
5077caff0fcSAndrey Gusakov 
5087caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
5097caff0fcSAndrey Gusakov {
5107caff0fcSAndrey Gusakov 	int ret;
5117caff0fcSAndrey Gusakov 	int i_pre, best_pre = 1;
5127caff0fcSAndrey Gusakov 	int i_post, best_post = 1;
5137caff0fcSAndrey Gusakov 	int div, best_div = 1;
5147caff0fcSAndrey Gusakov 	int mul, best_mul = 1;
5157caff0fcSAndrey Gusakov 	int delta, best_delta;
5167caff0fcSAndrey Gusakov 	int ext_div[] = {1, 2, 3, 5, 7};
517bbfd3190SMarek Vasut 	int clk_min, clk_max;
5187caff0fcSAndrey Gusakov 	int best_pixelclock = 0;
5197caff0fcSAndrey Gusakov 	int vco_hi = 0;
5206d0c3831SAndrey Smirnov 	u32 pxl_pllparam;
5217caff0fcSAndrey Gusakov 
522bbfd3190SMarek Vasut 	/*
523bbfd3190SMarek Vasut 	 * refclk * mul / (ext_pre_div * pre_div) should be in range:
524bbfd3190SMarek Vasut 	 * - DPI ..... 0 to 100 MHz
525bbfd3190SMarek Vasut 	 * - (e)DP ... 150 to 650 MHz
526bbfd3190SMarek Vasut 	 */
527bbfd3190SMarek Vasut 	if (tc->bridge.type == DRM_MODE_CONNECTOR_DPI) {
528bbfd3190SMarek Vasut 		clk_min = 0;
529bbfd3190SMarek Vasut 		clk_max = 100000000;
530bbfd3190SMarek Vasut 	} else {
531bbfd3190SMarek Vasut 		clk_min = 150000000;
532bbfd3190SMarek Vasut 		clk_max = 650000000;
533bbfd3190SMarek Vasut 	}
534bbfd3190SMarek Vasut 
5357caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
5367caff0fcSAndrey Gusakov 		refclk);
5377caff0fcSAndrey Gusakov 	best_delta = pixelclock;
5387caff0fcSAndrey Gusakov 	/* Loop over all possible ext_divs, skipping invalid configurations */
5397caff0fcSAndrey Gusakov 	for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
5407caff0fcSAndrey Gusakov 		/*
5417caff0fcSAndrey Gusakov 		 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
5427caff0fcSAndrey Gusakov 		 * We don't allow any refclk > 200 MHz, only check lower bounds.
5437caff0fcSAndrey Gusakov 		 */
5447caff0fcSAndrey Gusakov 		if (refclk / ext_div[i_pre] < 1000000)
5457caff0fcSAndrey Gusakov 			continue;
5467caff0fcSAndrey Gusakov 		for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
5477caff0fcSAndrey Gusakov 			for (div = 1; div <= 16; div++) {
5487caff0fcSAndrey Gusakov 				u32 clk;
5497caff0fcSAndrey Gusakov 				u64 tmp;
5507caff0fcSAndrey Gusakov 
5517caff0fcSAndrey Gusakov 				tmp = pixelclock * ext_div[i_pre] *
5527caff0fcSAndrey Gusakov 				      ext_div[i_post] * div;
5537caff0fcSAndrey Gusakov 				do_div(tmp, refclk);
5547caff0fcSAndrey Gusakov 				mul = tmp;
5557caff0fcSAndrey Gusakov 
5567caff0fcSAndrey Gusakov 				/* Check limits */
5577caff0fcSAndrey Gusakov 				if ((mul < 1) || (mul > 128))
5587caff0fcSAndrey Gusakov 					continue;
5597caff0fcSAndrey Gusakov 
5607caff0fcSAndrey Gusakov 				clk = (refclk / ext_div[i_pre] / div) * mul;
561bbfd3190SMarek Vasut 				if ((clk > clk_max) || (clk < clk_min))
5627caff0fcSAndrey Gusakov 					continue;
5637caff0fcSAndrey Gusakov 
5647caff0fcSAndrey Gusakov 				clk = clk / ext_div[i_post];
5657caff0fcSAndrey Gusakov 				delta = clk - pixelclock;
5667caff0fcSAndrey Gusakov 
5677caff0fcSAndrey Gusakov 				if (abs(delta) < abs(best_delta)) {
5687caff0fcSAndrey Gusakov 					best_pre = i_pre;
5697caff0fcSAndrey Gusakov 					best_post = i_post;
5707caff0fcSAndrey Gusakov 					best_div = div;
5717caff0fcSAndrey Gusakov 					best_mul = mul;
5727caff0fcSAndrey Gusakov 					best_delta = delta;
5737caff0fcSAndrey Gusakov 					best_pixelclock = clk;
5747caff0fcSAndrey Gusakov 				}
5757caff0fcSAndrey Gusakov 			}
5767caff0fcSAndrey Gusakov 		}
5777caff0fcSAndrey Gusakov 	}
5787caff0fcSAndrey Gusakov 	if (best_pixelclock == 0) {
5797caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
5807caff0fcSAndrey Gusakov 			pixelclock);
5817caff0fcSAndrey Gusakov 		return -EINVAL;
5827caff0fcSAndrey Gusakov 	}
5837caff0fcSAndrey Gusakov 
5847caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
5857caff0fcSAndrey Gusakov 		best_delta);
5867caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
5877caff0fcSAndrey Gusakov 		ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
5887caff0fcSAndrey Gusakov 
5897caff0fcSAndrey Gusakov 	/* if VCO >= 300 MHz */
5907caff0fcSAndrey Gusakov 	if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
5917caff0fcSAndrey Gusakov 		vco_hi = 1;
5927caff0fcSAndrey Gusakov 	/* see DS */
5937caff0fcSAndrey Gusakov 	if (best_div == 16)
5947caff0fcSAndrey Gusakov 		best_div = 0;
5957caff0fcSAndrey Gusakov 	if (best_mul == 128)
5967caff0fcSAndrey Gusakov 		best_mul = 0;
5977caff0fcSAndrey Gusakov 
5987caff0fcSAndrey Gusakov 	/* Power up PLL and switch to bypass */
5996d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
6006d0c3831SAndrey Smirnov 	if (ret)
6016d0c3831SAndrey Smirnov 		return ret;
6027caff0fcSAndrey Gusakov 
6036d0c3831SAndrey Smirnov 	pxl_pllparam  = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
6046d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
6056d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
6066d0c3831SAndrey Smirnov 	pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
6076d0c3831SAndrey Smirnov 	pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
6086d0c3831SAndrey Smirnov 	pxl_pllparam |= best_mul; /* Multiplier for PLL */
6096d0c3831SAndrey Smirnov 
6106d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
6116d0c3831SAndrey Smirnov 	if (ret)
6126d0c3831SAndrey Smirnov 		return ret;
6137caff0fcSAndrey Gusakov 
6147caff0fcSAndrey Gusakov 	/* Force PLL parameter update and disable bypass */
615134fb306SAndrey Smirnov 	return tc_pllupdate(tc, PXL_PLLCTRL);
6167caff0fcSAndrey Gusakov }
6177caff0fcSAndrey Gusakov 
6187caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc)
6197caff0fcSAndrey Gusakov {
6207caff0fcSAndrey Gusakov 	/* Enable PLL bypass, power down PLL */
6217caff0fcSAndrey Gusakov 	return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
6227caff0fcSAndrey Gusakov }
6237caff0fcSAndrey Gusakov 
6247caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc)
6257caff0fcSAndrey Gusakov {
6267caff0fcSAndrey Gusakov 	/*
6277caff0fcSAndrey Gusakov 	 * If the Stream clock and Link Symbol clock are
6287caff0fcSAndrey Gusakov 	 * asynchronous with each other, the value of M changes over
6297caff0fcSAndrey Gusakov 	 * time. This way of generating link clock and stream
6307caff0fcSAndrey Gusakov 	 * clock is called Asynchronous Clock mode. The value M
6317caff0fcSAndrey Gusakov 	 * must change while the value N stays constant. The
6327caff0fcSAndrey Gusakov 	 * value of N in this Asynchronous Clock mode must be set
6337caff0fcSAndrey Gusakov 	 * to 2^15 or 32,768.
6347caff0fcSAndrey Gusakov 	 *
6357caff0fcSAndrey Gusakov 	 * LSCLK = 1/10 of high speed link clock
6367caff0fcSAndrey Gusakov 	 *
6377caff0fcSAndrey Gusakov 	 * f_STRMCLK = M/N * f_LSCLK
6387caff0fcSAndrey Gusakov 	 * M/N = f_STRMCLK / f_LSCLK
6397caff0fcSAndrey Gusakov 	 *
6407caff0fcSAndrey Gusakov 	 */
6416d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
6427caff0fcSAndrey Gusakov }
6437caff0fcSAndrey Gusakov 
644c49f60dfSAndrey Smirnov static int tc_set_syspllparam(struct tc_data *tc)
6457caff0fcSAndrey Gusakov {
6467caff0fcSAndrey Gusakov 	unsigned long rate;
647c49f60dfSAndrey Smirnov 	u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
6487caff0fcSAndrey Gusakov 
6497caff0fcSAndrey Gusakov 	rate = clk_get_rate(tc->refclk);
6507caff0fcSAndrey Gusakov 	switch (rate) {
6517caff0fcSAndrey Gusakov 	case 38400000:
652c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_38M4;
6537caff0fcSAndrey Gusakov 		break;
6547caff0fcSAndrey Gusakov 	case 26000000:
655c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_26M;
6567caff0fcSAndrey Gusakov 		break;
6577caff0fcSAndrey Gusakov 	case 19200000:
658c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_19M2;
6597caff0fcSAndrey Gusakov 		break;
6607caff0fcSAndrey Gusakov 	case 13000000:
661c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_13M;
6627caff0fcSAndrey Gusakov 		break;
6637caff0fcSAndrey Gusakov 	default:
6647caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
6657caff0fcSAndrey Gusakov 		return -EINVAL;
6667caff0fcSAndrey Gusakov 	}
6677caff0fcSAndrey Gusakov 
668c49f60dfSAndrey Smirnov 	return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
669c49f60dfSAndrey Smirnov }
670c49f60dfSAndrey Smirnov 
671c49f60dfSAndrey Smirnov static int tc_aux_link_setup(struct tc_data *tc)
672c49f60dfSAndrey Smirnov {
673c49f60dfSAndrey Smirnov 	int ret;
674c49f60dfSAndrey Smirnov 	u32 dp0_auxcfg1;
675c49f60dfSAndrey Smirnov 
6767caff0fcSAndrey Gusakov 	/* Setup DP-PHY / PLL */
677c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
6786d0c3831SAndrey Smirnov 	if (ret)
6796d0c3831SAndrey Smirnov 		goto err;
6807caff0fcSAndrey Gusakov 
6816d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL,
6826d0c3831SAndrey Smirnov 			   BGREN | PWR_SW_EN | PHY_A0_EN);
6836d0c3831SAndrey Smirnov 	if (ret)
6846d0c3831SAndrey Smirnov 		goto err;
6857caff0fcSAndrey Gusakov 	/*
6867caff0fcSAndrey Gusakov 	 * Initially PLLs are in bypass. Force PLL parameter update,
6877caff0fcSAndrey Gusakov 	 * disable PLL bypass, enable PLL
6887caff0fcSAndrey Gusakov 	 */
689134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
6906d0c3831SAndrey Smirnov 	if (ret)
6916d0c3831SAndrey Smirnov 		goto err;
6927caff0fcSAndrey Gusakov 
693134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
6946d0c3831SAndrey Smirnov 	if (ret)
6956d0c3831SAndrey Smirnov 		goto err;
6967caff0fcSAndrey Gusakov 
6978a6483acSTomi Valkeinen 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 100, 100000);
6987caff0fcSAndrey Gusakov 	if (ret == -ETIMEDOUT) {
6997caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Timeout waiting for PHY to become ready");
7007caff0fcSAndrey Gusakov 		return ret;
701ca342386STomi Valkeinen 	} else if (ret) {
7027caff0fcSAndrey Gusakov 		goto err;
703ca342386STomi Valkeinen 	}
7047caff0fcSAndrey Gusakov 
7057caff0fcSAndrey Gusakov 	/* Setup AUX link */
7066d0c3831SAndrey Smirnov 	dp0_auxcfg1  = AUX_RX_FILTER_EN;
7076d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
7086d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
7096d0c3831SAndrey Smirnov 
7106d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
7116d0c3831SAndrey Smirnov 	if (ret)
7126d0c3831SAndrey Smirnov 		goto err;
7137caff0fcSAndrey Gusakov 
714824c7bb4SMarek Vasut 	/* Register DP AUX channel */
715824c7bb4SMarek Vasut 	tc->aux.name = "TC358767 AUX i2c adapter";
716824c7bb4SMarek Vasut 	tc->aux.dev = tc->dev;
717824c7bb4SMarek Vasut 	tc->aux.transfer = tc_aux_transfer;
718824c7bb4SMarek Vasut 	drm_dp_aux_init(&tc->aux);
719824c7bb4SMarek Vasut 
7207caff0fcSAndrey Gusakov 	return 0;
7217caff0fcSAndrey Gusakov err:
7227caff0fcSAndrey Gusakov 	dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
7237caff0fcSAndrey Gusakov 	return ret;
7247caff0fcSAndrey Gusakov }
7257caff0fcSAndrey Gusakov 
7267caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc)
7277caff0fcSAndrey Gusakov {
728e7dc8d40SThierry Reding 	u8 revision, num_lanes;
729e7dc8d40SThierry Reding 	unsigned int rate;
7307caff0fcSAndrey Gusakov 	int ret;
731d174db07SAndrey Smirnov 	u8 reg;
7327caff0fcSAndrey Gusakov 
7337caff0fcSAndrey Gusakov 	/* Read DP Rx Link Capability */
734e7dc8d40SThierry Reding 	ret = drm_dp_dpcd_read(&tc->aux, DP_DPCD_REV, tc->link.dpcd,
735e7dc8d40SThierry Reding 			       DP_RECEIVER_CAP_SIZE);
7367caff0fcSAndrey Gusakov 	if (ret < 0)
7377caff0fcSAndrey Gusakov 		goto err_dpcd_read;
738e7dc8d40SThierry Reding 
739e7dc8d40SThierry Reding 	revision = tc->link.dpcd[DP_DPCD_REV];
740e7dc8d40SThierry Reding 	rate = drm_dp_max_link_rate(tc->link.dpcd);
741e7dc8d40SThierry Reding 	num_lanes = drm_dp_max_lane_count(tc->link.dpcd);
742e7dc8d40SThierry Reding 
743e7dc8d40SThierry Reding 	if (rate != 162000 && rate != 270000) {
744cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
745e7dc8d40SThierry Reding 		rate = 270000;
746cffd2b16SAndrey Gusakov 	}
747cffd2b16SAndrey Gusakov 
748e7dc8d40SThierry Reding 	tc->link.rate = rate;
749e7dc8d40SThierry Reding 
750e7dc8d40SThierry Reding 	if (num_lanes > 2) {
751cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2 lanes\n");
752e7dc8d40SThierry Reding 		num_lanes = 2;
753cffd2b16SAndrey Gusakov 	}
7547caff0fcSAndrey Gusakov 
755e7dc8d40SThierry Reding 	tc->link.num_lanes = num_lanes;
756e7dc8d40SThierry Reding 
757d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, &reg);
7587caff0fcSAndrey Gusakov 	if (ret < 0)
7597caff0fcSAndrey Gusakov 		goto err_dpcd_read;
760d174db07SAndrey Smirnov 	tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5;
7617caff0fcSAndrey Gusakov 
762d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, &reg);
7637caff0fcSAndrey Gusakov 	if (ret < 0)
7647caff0fcSAndrey Gusakov 		goto err_dpcd_read;
7654b30bf41STomi Valkeinen 
766e5607637STomi Valkeinen 	tc->link.scrambler_dis = false;
7677caff0fcSAndrey Gusakov 	/* read assr */
768d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, &reg);
7697caff0fcSAndrey Gusakov 	if (ret < 0)
7707caff0fcSAndrey Gusakov 		goto err_dpcd_read;
771d174db07SAndrey Smirnov 	tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
7727caff0fcSAndrey Gusakov 
7737caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
774e7dc8d40SThierry Reding 		revision >> 4, revision & 0x0f,
775e7dc8d40SThierry Reding 		(tc->link.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
776e7dc8d40SThierry Reding 		tc->link.num_lanes,
777e7dc8d40SThierry Reding 		drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
77898bca69bSThierry Reding 		"enhanced" : "default");
779e5607637STomi Valkeinen 	dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
780e5607637STomi Valkeinen 		tc->link.spread ? "0.5%" : "0.0%",
781e5607637STomi Valkeinen 		tc->link.scrambler_dis ? "disabled" : "enabled");
7827caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
7837caff0fcSAndrey Gusakov 		tc->link.assr, tc->assr);
7847caff0fcSAndrey Gusakov 
7857caff0fcSAndrey Gusakov 	return 0;
7867caff0fcSAndrey Gusakov 
7877caff0fcSAndrey Gusakov err_dpcd_read:
7887caff0fcSAndrey Gusakov 	dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
7897caff0fcSAndrey Gusakov 	return ret;
7907caff0fcSAndrey Gusakov }
7917caff0fcSAndrey Gusakov 
792aebe58a7SMarek Vasut static int tc_set_common_video_mode(struct tc_data *tc,
79363f8f3baSLaurent Pinchart 				    const struct drm_display_mode *mode)
7947caff0fcSAndrey Gusakov {
7957caff0fcSAndrey Gusakov 	int left_margin = mode->htotal - mode->hsync_end;
7967caff0fcSAndrey Gusakov 	int right_margin = mode->hsync_start - mode->hdisplay;
7977caff0fcSAndrey Gusakov 	int hsync_len = mode->hsync_end - mode->hsync_start;
7987caff0fcSAndrey Gusakov 	int upper_margin = mode->vtotal - mode->vsync_end;
7997caff0fcSAndrey Gusakov 	int lower_margin = mode->vsync_start - mode->vdisplay;
8007caff0fcSAndrey Gusakov 	int vsync_len = mode->vsync_end - mode->vsync_start;
801aebe58a7SMarek Vasut 	int ret;
80266d1c3b9SAndrey Gusakov 
8037caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "set mode %dx%d\n",
8047caff0fcSAndrey Gusakov 		mode->hdisplay, mode->vdisplay);
8057caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
8067caff0fcSAndrey Gusakov 		left_margin, right_margin, hsync_len);
8077caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
8087caff0fcSAndrey Gusakov 		upper_margin, lower_margin, vsync_len);
8097caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
8107caff0fcSAndrey Gusakov 
8117caff0fcSAndrey Gusakov 
81266d1c3b9SAndrey Gusakov 	/*
81366d1c3b9SAndrey Gusakov 	 * LCD Ctl Frame Size
81466d1c3b9SAndrey Gusakov 	 * datasheet is not clear of vsdelay in case of DPI
81566d1c3b9SAndrey Gusakov 	 * assume we do not need any delay when DPI is a source of
81666d1c3b9SAndrey Gusakov 	 * sync signals
81766d1c3b9SAndrey Gusakov 	 */
8186d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VPCTRL0,
8193f072c30SAndrey Smirnov 			   FIELD_PREP(VSDELAY, 0) |
8207caff0fcSAndrey Gusakov 			   OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
8216d0c3831SAndrey Smirnov 	if (ret)
8226d0c3831SAndrey Smirnov 		return ret;
8236d0c3831SAndrey Smirnov 
8246d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM01,
8253f072c30SAndrey Smirnov 			   FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
8263f072c30SAndrey Smirnov 			   FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
8276d0c3831SAndrey Smirnov 	if (ret)
8286d0c3831SAndrey Smirnov 		return ret;
8296d0c3831SAndrey Smirnov 
8306d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM02,
8313f072c30SAndrey Smirnov 			   FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
8323f072c30SAndrey Smirnov 			   FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
8336d0c3831SAndrey Smirnov 	if (ret)
8346d0c3831SAndrey Smirnov 		return ret;
8356d0c3831SAndrey Smirnov 
8366d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM01,
8373f072c30SAndrey Smirnov 			   FIELD_PREP(VBPR, upper_margin) |
8383f072c30SAndrey Smirnov 			   FIELD_PREP(VSPR, vsync_len));
8396d0c3831SAndrey Smirnov 	if (ret)
8406d0c3831SAndrey Smirnov 		return ret;
8416d0c3831SAndrey Smirnov 
8426d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM02,
8433f072c30SAndrey Smirnov 			   FIELD_PREP(VFPR, lower_margin) |
8443f072c30SAndrey Smirnov 			   FIELD_PREP(VDISPR, mode->vdisplay));
8456d0c3831SAndrey Smirnov 	if (ret)
8466d0c3831SAndrey Smirnov 		return ret;
8476d0c3831SAndrey Smirnov 
8486d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
8496d0c3831SAndrey Smirnov 	if (ret)
8506d0c3831SAndrey Smirnov 		return ret;
8517caff0fcSAndrey Gusakov 
8527caff0fcSAndrey Gusakov 	/* Test pattern settings */
8536d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, TSTCTL,
8543f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_R, 120) |
8553f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_G, 20) |
8563f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_B, 99) |
8573f072c30SAndrey Smirnov 			   ENI2CFILTER |
8583f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
859aebe58a7SMarek Vasut 
8606d0c3831SAndrey Smirnov 	return ret;
861aebe58a7SMarek Vasut }
862aebe58a7SMarek Vasut 
863bbfd3190SMarek Vasut static int tc_set_dpi_video_mode(struct tc_data *tc,
864bbfd3190SMarek Vasut 				 const struct drm_display_mode *mode)
865bbfd3190SMarek Vasut {
866bbfd3190SMarek Vasut 	u32 value = POCTRL_S2P;
867bbfd3190SMarek Vasut 
868bbfd3190SMarek Vasut 	if (tc->mode.flags & DRM_MODE_FLAG_NHSYNC)
869bbfd3190SMarek Vasut 		value |= POCTRL_HS_POL;
870bbfd3190SMarek Vasut 
871bbfd3190SMarek Vasut 	if (tc->mode.flags & DRM_MODE_FLAG_NVSYNC)
872bbfd3190SMarek Vasut 		value |= POCTRL_VS_POL;
873bbfd3190SMarek Vasut 
874bbfd3190SMarek Vasut 	return regmap_write(tc->regmap, POCTRL, value);
875bbfd3190SMarek Vasut }
876bbfd3190SMarek Vasut 
877aebe58a7SMarek Vasut static int tc_set_edp_video_mode(struct tc_data *tc,
878aebe58a7SMarek Vasut 				 const struct drm_display_mode *mode)
879aebe58a7SMarek Vasut {
880aebe58a7SMarek Vasut 	int ret;
881aebe58a7SMarek Vasut 	int vid_sync_dly;
882aebe58a7SMarek Vasut 	int max_tu_symbol;
883aebe58a7SMarek Vasut 
884aebe58a7SMarek Vasut 	int left_margin = mode->htotal - mode->hsync_end;
885aebe58a7SMarek Vasut 	int hsync_len = mode->hsync_end - mode->hsync_start;
886aebe58a7SMarek Vasut 	int upper_margin = mode->vtotal - mode->vsync_end;
887aebe58a7SMarek Vasut 	int vsync_len = mode->vsync_end - mode->vsync_start;
888aebe58a7SMarek Vasut 	u32 dp0_syncval;
889aebe58a7SMarek Vasut 	u32 bits_per_pixel = 24;
890aebe58a7SMarek Vasut 	u32 in_bw, out_bw;
891aebe58a7SMarek Vasut 
892aebe58a7SMarek Vasut 	/*
893aebe58a7SMarek Vasut 	 * Recommended maximum number of symbols transferred in a transfer unit:
894aebe58a7SMarek Vasut 	 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
895aebe58a7SMarek Vasut 	 *              (output active video bandwidth in bytes))
896aebe58a7SMarek Vasut 	 * Must be less than tu_size.
897aebe58a7SMarek Vasut 	 */
898aebe58a7SMarek Vasut 
899aebe58a7SMarek Vasut 	in_bw = mode->clock * bits_per_pixel / 8;
900aebe58a7SMarek Vasut 	out_bw = tc->link.num_lanes * tc->link.rate;
901aebe58a7SMarek Vasut 	max_tu_symbol = DIV_ROUND_UP(in_bw * TU_SIZE_RECOMMENDED, out_bw);
9027caff0fcSAndrey Gusakov 
9037caff0fcSAndrey Gusakov 	/* DP Main Stream Attributes */
9047caff0fcSAndrey Gusakov 	vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
9056d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
9063f072c30SAndrey Smirnov 		 FIELD_PREP(THRESH_DLY, max_tu_symbol) |
9073f072c30SAndrey Smirnov 		 FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
9087caff0fcSAndrey Gusakov 
9096d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_TOTALVAL,
9103f072c30SAndrey Smirnov 			   FIELD_PREP(H_TOTAL, mode->htotal) |
9113f072c30SAndrey Smirnov 			   FIELD_PREP(V_TOTAL, mode->vtotal));
9126d0c3831SAndrey Smirnov 	if (ret)
9136d0c3831SAndrey Smirnov 		return ret;
9147caff0fcSAndrey Gusakov 
9156d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_STARTVAL,
9163f072c30SAndrey Smirnov 			   FIELD_PREP(H_START, left_margin + hsync_len) |
9173f072c30SAndrey Smirnov 			   FIELD_PREP(V_START, upper_margin + vsync_len));
9186d0c3831SAndrey Smirnov 	if (ret)
9196d0c3831SAndrey Smirnov 		return ret;
9207caff0fcSAndrey Gusakov 
9216d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
9223f072c30SAndrey Smirnov 			   FIELD_PREP(V_ACT, mode->vdisplay) |
9233f072c30SAndrey Smirnov 			   FIELD_PREP(H_ACT, mode->hdisplay));
9246d0c3831SAndrey Smirnov 	if (ret)
9256d0c3831SAndrey Smirnov 		return ret;
9267caff0fcSAndrey Gusakov 
9273f072c30SAndrey Smirnov 	dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
9283f072c30SAndrey Smirnov 		      FIELD_PREP(HS_WIDTH, hsync_len);
9297caff0fcSAndrey Gusakov 
9303f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
9313f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
9327caff0fcSAndrey Gusakov 
9333f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
9343f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
9353f072c30SAndrey Smirnov 
9366d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
9376d0c3831SAndrey Smirnov 	if (ret)
9386d0c3831SAndrey Smirnov 		return ret;
9393f072c30SAndrey Smirnov 
9406d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DPIPXLFMT,
9413f072c30SAndrey Smirnov 			   VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW |
9423f072c30SAndrey Smirnov 			   DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 |
9433f072c30SAndrey Smirnov 			   DPI_BPP_RGB888);
9446d0c3831SAndrey Smirnov 	if (ret)
9456d0c3831SAndrey Smirnov 		return ret;
9463f072c30SAndrey Smirnov 
9476d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_MISC,
9483f072c30SAndrey Smirnov 			   FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
9493f072c30SAndrey Smirnov 			   FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
950f3b8adbeSAndrey Gusakov 			   BPC_8);
9516d0c3831SAndrey Smirnov 	return ret;
9527caff0fcSAndrey Gusakov }
9537caff0fcSAndrey Gusakov 
954f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc)
9557caff0fcSAndrey Gusakov {
9567caff0fcSAndrey Gusakov 	u32 value;
9577caff0fcSAndrey Gusakov 	int ret;
9587caff0fcSAndrey Gusakov 
959aa92213fSAndrey Smirnov 	ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
9608a6483acSTomi Valkeinen 			      LT_LOOPDONE, 500, 100000);
961aa92213fSAndrey Smirnov 	if (ret) {
962f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
963aa92213fSAndrey Smirnov 		return ret;
9647caff0fcSAndrey Gusakov 	}
9657caff0fcSAndrey Gusakov 
9666d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
9676d0c3831SAndrey Smirnov 	if (ret)
9686d0c3831SAndrey Smirnov 		return ret;
969f9538357STomi Valkeinen 
970aa92213fSAndrey Smirnov 	return (value >> 8) & 0x7;
9717caff0fcSAndrey Gusakov }
9727caff0fcSAndrey Gusakov 
973cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc)
9747caff0fcSAndrey Gusakov {
9757caff0fcSAndrey Gusakov 	struct drm_dp_aux *aux = &tc->aux;
9767caff0fcSAndrey Gusakov 	struct device *dev = tc->dev;
9777caff0fcSAndrey Gusakov 	u32 dp_phy_ctrl;
9787caff0fcSAndrey Gusakov 	u32 value;
9797caff0fcSAndrey Gusakov 	int ret;
98032d36219SAndrey Smirnov 	u8 tmp[DP_LINK_STATUS_SIZE];
9817caff0fcSAndrey Gusakov 
982cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link enable\n");
983cb3263b2STomi Valkeinen 
9846d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0CTL, &value);
9856d0c3831SAndrey Smirnov 	if (ret)
9866d0c3831SAndrey Smirnov 		return ret;
98767bca92fSTomi Valkeinen 
9886d0c3831SAndrey Smirnov 	if (WARN_ON(value & DP_EN)) {
9896d0c3831SAndrey Smirnov 		ret = regmap_write(tc->regmap, DP0CTL, 0);
9906d0c3831SAndrey Smirnov 		if (ret)
9916d0c3831SAndrey Smirnov 			return ret;
9926d0c3831SAndrey Smirnov 	}
9936d0c3831SAndrey Smirnov 
9946d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
9956d0c3831SAndrey Smirnov 	if (ret)
9966d0c3831SAndrey Smirnov 		return ret;
9979a63bd6fSTomi Valkeinen 	/* SSCG and BW27 on DP1 must be set to the same as on DP0 */
9986d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP1_SRCCTRL,
9999a63bd6fSTomi Valkeinen 		 (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
1000e7dc8d40SThierry Reding 		 ((tc->link.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
10016d0c3831SAndrey Smirnov 	if (ret)
10026d0c3831SAndrey Smirnov 		return ret;
10037caff0fcSAndrey Gusakov 
1004c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
10056d0c3831SAndrey Smirnov 	if (ret)
10066d0c3831SAndrey Smirnov 		return ret;
1007adf41098STomi Valkeinen 
10087caff0fcSAndrey Gusakov 	/* Setup Main Link */
10094d9d54a7STomi Valkeinen 	dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
1010e7dc8d40SThierry Reding 	if (tc->link.num_lanes == 2)
10114d9d54a7STomi Valkeinen 		dp_phy_ctrl |= PHY_2LANE;
10126d0c3831SAndrey Smirnov 
10136d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
10146d0c3831SAndrey Smirnov 	if (ret)
10156d0c3831SAndrey Smirnov 		return ret;
10167caff0fcSAndrey Gusakov 
10177caff0fcSAndrey Gusakov 	/* PLL setup */
1018134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
10196d0c3831SAndrey Smirnov 	if (ret)
10206d0c3831SAndrey Smirnov 		return ret;
10217caff0fcSAndrey Gusakov 
1022134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
10236d0c3831SAndrey Smirnov 	if (ret)
10246d0c3831SAndrey Smirnov 		return ret;
10257caff0fcSAndrey Gusakov 
10267caff0fcSAndrey Gusakov 	/* Reset/Enable Main Links */
10277caff0fcSAndrey Gusakov 	dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
10286d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
10297caff0fcSAndrey Gusakov 	usleep_range(100, 200);
10307caff0fcSAndrey Gusakov 	dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
10316d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
10327caff0fcSAndrey Gusakov 
10338a6483acSTomi Valkeinen 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 500, 100000);
1034ebcce4e6SAndrey Smirnov 	if (ret) {
10357caff0fcSAndrey Gusakov 		dev_err(dev, "timeout waiting for phy become ready");
1036ebcce4e6SAndrey Smirnov 		return ret;
10377caff0fcSAndrey Gusakov 	}
10387caff0fcSAndrey Gusakov 
10397caff0fcSAndrey Gusakov 	/* Set misc: 8 bits per color */
10407caff0fcSAndrey Gusakov 	ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
10417caff0fcSAndrey Gusakov 	if (ret)
10426d0c3831SAndrey Smirnov 		return ret;
10437caff0fcSAndrey Gusakov 
10447caff0fcSAndrey Gusakov 	/*
10457caff0fcSAndrey Gusakov 	 * ASSR mode
10467caff0fcSAndrey Gusakov 	 * on TC358767 side ASSR configured through strap pin
10477caff0fcSAndrey Gusakov 	 * seems there is no way to change this setting from SW
10487caff0fcSAndrey Gusakov 	 *
10497caff0fcSAndrey Gusakov 	 * check is tc configured for same mode
10507caff0fcSAndrey Gusakov 	 */
10517caff0fcSAndrey Gusakov 	if (tc->assr != tc->link.assr) {
10527caff0fcSAndrey Gusakov 		dev_dbg(dev, "Trying to set display to ASSR: %d\n",
10537caff0fcSAndrey Gusakov 			tc->assr);
10547caff0fcSAndrey Gusakov 		/* try to set ASSR on display side */
10557caff0fcSAndrey Gusakov 		tmp[0] = tc->assr;
10567caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
10577caff0fcSAndrey Gusakov 		if (ret < 0)
10587caff0fcSAndrey Gusakov 			goto err_dpcd_read;
10597caff0fcSAndrey Gusakov 		/* read back */
10607caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
10617caff0fcSAndrey Gusakov 		if (ret < 0)
10627caff0fcSAndrey Gusakov 			goto err_dpcd_read;
10637caff0fcSAndrey Gusakov 
10647caff0fcSAndrey Gusakov 		if (tmp[0] != tc->assr) {
106587291e5dSLucas Stach 			dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
10667caff0fcSAndrey Gusakov 				tc->assr);
10677caff0fcSAndrey Gusakov 			/* trying with disabled scrambler */
1068e5607637STomi Valkeinen 			tc->link.scrambler_dis = true;
10697caff0fcSAndrey Gusakov 		}
10707caff0fcSAndrey Gusakov 	}
10717caff0fcSAndrey Gusakov 
10727caff0fcSAndrey Gusakov 	/* Setup Link & DPRx Config for Training */
1073e7dc8d40SThierry Reding 	tmp[0] = drm_dp_link_rate_to_bw_code(tc->link.rate);
1074e7dc8d40SThierry Reding 	tmp[1] = tc->link.num_lanes;
1075e7dc8d40SThierry Reding 
1076e7dc8d40SThierry Reding 	if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
1077e7dc8d40SThierry Reding 		tmp[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
1078e7dc8d40SThierry Reding 
1079e7dc8d40SThierry Reding 	ret = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, tmp, 2);
10807caff0fcSAndrey Gusakov 	if (ret < 0)
10817caff0fcSAndrey Gusakov 		goto err_dpcd_write;
10827caff0fcSAndrey Gusakov 
10837caff0fcSAndrey Gusakov 	/* DOWNSPREAD_CTRL */
10847caff0fcSAndrey Gusakov 	tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
10857caff0fcSAndrey Gusakov 	/* MAIN_LINK_CHANNEL_CODING_SET */
10864b30bf41STomi Valkeinen 	tmp[1] =  DP_SET_ANSI_8B10B;
10877caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
10887caff0fcSAndrey Gusakov 	if (ret < 0)
10897caff0fcSAndrey Gusakov 		goto err_dpcd_write;
10907caff0fcSAndrey Gusakov 
1091c28d1484STomi Valkeinen 	/* Reset voltage-swing & pre-emphasis */
1092c28d1484STomi Valkeinen 	tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
1093c28d1484STomi Valkeinen 			  DP_TRAIN_PRE_EMPH_LEVEL_0;
1094c28d1484STomi Valkeinen 	ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
1095c28d1484STomi Valkeinen 	if (ret < 0)
1096c28d1484STomi Valkeinen 		goto err_dpcd_write;
1097c28d1484STomi Valkeinen 
1098f9538357STomi Valkeinen 	/* Clock-Recovery */
1099f9538357STomi Valkeinen 
1100f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 1 */
11016d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
11026d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
1103f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_1);
11046d0c3831SAndrey Smirnov 	if (ret)
11056d0c3831SAndrey Smirnov 		return ret;
1106f9538357STomi Valkeinen 
11076d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
1108f9538357STomi Valkeinen 			   (15 << 28) |	/* Defer Iteration Count */
1109f9538357STomi Valkeinen 			   (15 << 24) |	/* Loop Iteration Count */
1110f9538357STomi Valkeinen 			   (0xd << 0));	/* Loop Timer Delay */
11116d0c3831SAndrey Smirnov 	if (ret)
11126d0c3831SAndrey Smirnov 		return ret;
1113f9538357STomi Valkeinen 
11146d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
11156d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
11166d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
11176d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP1);
11186d0c3831SAndrey Smirnov 	if (ret)
11196d0c3831SAndrey Smirnov 		return ret;
1120f9538357STomi Valkeinen 
1121f9538357STomi Valkeinen 	/* Enable DP0 to start Link Training */
11226d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL,
1123e7dc8d40SThierry Reding 			   (drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
1124e7dc8d40SThierry Reding 				EF_EN : 0) | DP_EN);
11256d0c3831SAndrey Smirnov 	if (ret)
11266d0c3831SAndrey Smirnov 		return ret;
1127f9538357STomi Valkeinen 
1128f9538357STomi Valkeinen 	/* wait */
11296d0c3831SAndrey Smirnov 
1130f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1131f9538357STomi Valkeinen 	if (ret < 0)
11326d0c3831SAndrey Smirnov 		return ret;
11337caff0fcSAndrey Gusakov 
1134f9538357STomi Valkeinen 	if (ret) {
1135f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 1 failed: %s\n",
1136f9538357STomi Valkeinen 			training_pattern1_errors[ret]);
11376d0c3831SAndrey Smirnov 		return -ENODEV;
1138f9538357STomi Valkeinen 	}
1139f9538357STomi Valkeinen 
1140f9538357STomi Valkeinen 	/* Channel Equalization */
1141f9538357STomi Valkeinen 
1142f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 2 */
11436d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
11446d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
1145f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_2);
11466d0c3831SAndrey Smirnov 	if (ret)
11476d0c3831SAndrey Smirnov 		return ret;
1148f9538357STomi Valkeinen 
11496d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
11506d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
11516d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
11526d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP2);
11536d0c3831SAndrey Smirnov 	if (ret)
11546d0c3831SAndrey Smirnov 		return ret;
1155f9538357STomi Valkeinen 
1156f9538357STomi Valkeinen 	/* wait */
1157f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1158f9538357STomi Valkeinen 	if (ret < 0)
11596d0c3831SAndrey Smirnov 		return ret;
1160f9538357STomi Valkeinen 
1161f9538357STomi Valkeinen 	if (ret) {
1162f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 2 failed: %s\n",
1163f9538357STomi Valkeinen 			training_pattern2_errors[ret]);
11646d0c3831SAndrey Smirnov 		return -ENODEV;
1165f9538357STomi Valkeinen 	}
11667caff0fcSAndrey Gusakov 
11670776a269STomi Valkeinen 	/*
11680776a269STomi Valkeinen 	 * Toshiba's documentation suggests to first clear DPCD 0x102, then
11690776a269STomi Valkeinen 	 * clear the training pattern bit in DP0_SRCCTRL. Testing shows
11700776a269STomi Valkeinen 	 * that the link sometimes drops if those steps are done in that order,
11710776a269STomi Valkeinen 	 * but if the steps are done in reverse order, the link stays up.
11720776a269STomi Valkeinen 	 *
11730776a269STomi Valkeinen 	 * So we do the steps differently than documented here.
11740776a269STomi Valkeinen 	 */
11750776a269STomi Valkeinen 
11760776a269STomi Valkeinen 	/* Clear Training Pattern, set AutoCorrect Mode = 1 */
11776d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
11786d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT);
11796d0c3831SAndrey Smirnov 	if (ret)
11806d0c3831SAndrey Smirnov 		return ret;
11810776a269STomi Valkeinen 
11827caff0fcSAndrey Gusakov 	/* Clear DPCD 0x102 */
11837caff0fcSAndrey Gusakov 	/* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
11847caff0fcSAndrey Gusakov 	tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
11857caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
11867caff0fcSAndrey Gusakov 	if (ret < 0)
11877caff0fcSAndrey Gusakov 		goto err_dpcd_write;
11887caff0fcSAndrey Gusakov 
11890bf25146STomi Valkeinen 	/* Check link status */
11900bf25146STomi Valkeinen 	ret = drm_dp_dpcd_read_link_status(aux, tmp);
11917caff0fcSAndrey Gusakov 	if (ret < 0)
11927caff0fcSAndrey Gusakov 		goto err_dpcd_read;
11937caff0fcSAndrey Gusakov 
11940bf25146STomi Valkeinen 	ret = 0;
11957caff0fcSAndrey Gusakov 
11960bf25146STomi Valkeinen 	value = tmp[0] & DP_CHANNEL_EQ_BITS;
11970bf25146STomi Valkeinen 
11980bf25146STomi Valkeinen 	if (value != DP_CHANNEL_EQ_BITS) {
11990bf25146STomi Valkeinen 		dev_err(tc->dev, "Lane 0 failed: %x\n", value);
12000bf25146STomi Valkeinen 		ret = -ENODEV;
12010bf25146STomi Valkeinen 	}
12020bf25146STomi Valkeinen 
1203e7dc8d40SThierry Reding 	if (tc->link.num_lanes == 2) {
12040bf25146STomi Valkeinen 		value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
12050bf25146STomi Valkeinen 
12060bf25146STomi Valkeinen 		if (value != DP_CHANNEL_EQ_BITS) {
12070bf25146STomi Valkeinen 			dev_err(tc->dev, "Lane 1 failed: %x\n", value);
12080bf25146STomi Valkeinen 			ret = -ENODEV;
12090bf25146STomi Valkeinen 		}
12100bf25146STomi Valkeinen 
12110bf25146STomi Valkeinen 		if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
12120bf25146STomi Valkeinen 			dev_err(tc->dev, "Interlane align failed\n");
12130bf25146STomi Valkeinen 			ret = -ENODEV;
12140bf25146STomi Valkeinen 		}
12150bf25146STomi Valkeinen 	}
12160bf25146STomi Valkeinen 
12170bf25146STomi Valkeinen 	if (ret) {
12180bf25146STomi Valkeinen 		dev_err(dev, "0x0202 LANE0_1_STATUS:            0x%02x\n", tmp[0]);
12190bf25146STomi Valkeinen 		dev_err(dev, "0x0203 LANE2_3_STATUS             0x%02x\n", tmp[1]);
12200bf25146STomi Valkeinen 		dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
12210bf25146STomi Valkeinen 		dev_err(dev, "0x0205 SINK_STATUS:               0x%02x\n", tmp[3]);
12220bf25146STomi Valkeinen 		dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1:    0x%02x\n", tmp[4]);
12230bf25146STomi Valkeinen 		dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3:    0x%02x\n", tmp[5]);
12246d0c3831SAndrey Smirnov 		return ret;
12257caff0fcSAndrey Gusakov 	}
12267caff0fcSAndrey Gusakov 
12277caff0fcSAndrey Gusakov 	return 0;
12287caff0fcSAndrey Gusakov err_dpcd_read:
12297caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
12307caff0fcSAndrey Gusakov 	return ret;
12317caff0fcSAndrey Gusakov err_dpcd_write:
12327caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
12337caff0fcSAndrey Gusakov 	return ret;
12347caff0fcSAndrey Gusakov }
12357caff0fcSAndrey Gusakov 
1236cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc)
1237cb3263b2STomi Valkeinen {
1238cb3263b2STomi Valkeinen 	int ret;
1239cb3263b2STomi Valkeinen 
1240cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link disable\n");
1241cb3263b2STomi Valkeinen 
12426d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
12436d0c3831SAndrey Smirnov 	if (ret)
1244cb3263b2STomi Valkeinen 		return ret;
12456d0c3831SAndrey Smirnov 
12466d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0CTL, 0);
1247cb3263b2STomi Valkeinen }
1248cb3263b2STomi Valkeinen 
1249d7fd32ecSMarek Vasut static int tc_dsi_rx_enable(struct tc_data *tc)
1250d7fd32ecSMarek Vasut {
1251d7fd32ecSMarek Vasut 	u32 value;
1252d7fd32ecSMarek Vasut 	int ret;
1253d7fd32ecSMarek Vasut 
1254d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_D0S_CLRSIPOCOUNT, 3);
1255d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_D1S_CLRSIPOCOUNT, 3);
1256d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_D2S_CLRSIPOCOUNT, 3);
1257d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_D3S_CLRSIPOCOUNT, 3);
1258d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_D0S_ATMR, 0);
1259d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_D1S_ATMR, 0);
1260d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_TX_RX_TA, TTA_GET | TTA_SURE);
1261d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_LPTXTIMECNT, LPX_PERIOD);
1262d7fd32ecSMarek Vasut 
1263*5bdaaf4fSMarek Vasut 	value = ((LANEENABLE_L0EN << tc->dsi->lanes) - LANEENABLE_L0EN) |
1264d7fd32ecSMarek Vasut 		LANEENABLE_CLEN;
1265d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_LANEENABLE, value);
1266d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, DSI_LANEENABLE, value);
1267d7fd32ecSMarek Vasut 
1268d7fd32ecSMarek Vasut 	/* Set input interface */
1269d7fd32ecSMarek Vasut 	value = DP0_AUDSRC_NO_INPUT;
1270d7fd32ecSMarek Vasut 	if (tc_test_pattern)
1271d7fd32ecSMarek Vasut 		value |= DP0_VIDSRC_COLOR_BAR;
1272d7fd32ecSMarek Vasut 	else
1273d7fd32ecSMarek Vasut 		value |= DP0_VIDSRC_DSI_RX;
1274d7fd32ecSMarek Vasut 	ret = regmap_write(tc->regmap, SYSCTRL, value);
1275d7fd32ecSMarek Vasut 	if (ret)
1276d7fd32ecSMarek Vasut 		return ret;
1277d7fd32ecSMarek Vasut 
1278d7fd32ecSMarek Vasut 	usleep_range(120, 150);
1279d7fd32ecSMarek Vasut 
1280d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, PPI_STARTPPI, PPI_START_FUNCTION);
1281d7fd32ecSMarek Vasut 	regmap_write(tc->regmap, DSI_STARTDSI, DSI_RX_START);
1282d7fd32ecSMarek Vasut 
1283d7fd32ecSMarek Vasut 	return 0;
1284d7fd32ecSMarek Vasut }
1285d7fd32ecSMarek Vasut 
1286d7fd32ecSMarek Vasut static int tc_dpi_rx_enable(struct tc_data *tc)
1287d7fd32ecSMarek Vasut {
1288d7fd32ecSMarek Vasut 	u32 value;
1289d7fd32ecSMarek Vasut 
1290d7fd32ecSMarek Vasut 	/* Set input interface */
1291d7fd32ecSMarek Vasut 	value = DP0_AUDSRC_NO_INPUT;
1292d7fd32ecSMarek Vasut 	if (tc_test_pattern)
1293d7fd32ecSMarek Vasut 		value |= DP0_VIDSRC_COLOR_BAR;
1294d7fd32ecSMarek Vasut 	else
1295d7fd32ecSMarek Vasut 		value |= DP0_VIDSRC_DPI_RX;
1296d7fd32ecSMarek Vasut 	return regmap_write(tc->regmap, SYSCTRL, value);
1297d7fd32ecSMarek Vasut }
1298d7fd32ecSMarek Vasut 
1299bbfd3190SMarek Vasut static int tc_dpi_stream_enable(struct tc_data *tc)
1300bbfd3190SMarek Vasut {
1301bbfd3190SMarek Vasut 	int ret;
1302bbfd3190SMarek Vasut 
1303bbfd3190SMarek Vasut 	dev_dbg(tc->dev, "enable video stream\n");
1304bbfd3190SMarek Vasut 
1305bbfd3190SMarek Vasut 	/* Setup PLL */
1306bbfd3190SMarek Vasut 	ret = tc_set_syspllparam(tc);
1307bbfd3190SMarek Vasut 	if (ret)
1308bbfd3190SMarek Vasut 		return ret;
1309bbfd3190SMarek Vasut 
1310bbfd3190SMarek Vasut 	/*
1311bbfd3190SMarek Vasut 	 * Initially PLLs are in bypass. Force PLL parameter update,
1312bbfd3190SMarek Vasut 	 * disable PLL bypass, enable PLL
1313bbfd3190SMarek Vasut 	 */
1314bbfd3190SMarek Vasut 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
1315bbfd3190SMarek Vasut 	if (ret)
1316bbfd3190SMarek Vasut 		return ret;
1317bbfd3190SMarek Vasut 
1318bbfd3190SMarek Vasut 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
1319bbfd3190SMarek Vasut 	if (ret)
1320bbfd3190SMarek Vasut 		return ret;
1321bbfd3190SMarek Vasut 
1322bbfd3190SMarek Vasut 	/* Pixel PLL must always be enabled for DPI mode */
1323bbfd3190SMarek Vasut 	ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
1324bbfd3190SMarek Vasut 			    1000 * tc->mode.clock);
1325bbfd3190SMarek Vasut 	if (ret)
1326bbfd3190SMarek Vasut 		return ret;
1327bbfd3190SMarek Vasut 
1328bbfd3190SMarek Vasut 	ret = tc_set_common_video_mode(tc, &tc->mode);
1329bbfd3190SMarek Vasut 	if (ret)
1330bbfd3190SMarek Vasut 		return ret;
1331bbfd3190SMarek Vasut 
1332bbfd3190SMarek Vasut 	ret = tc_set_dpi_video_mode(tc, &tc->mode);
1333bbfd3190SMarek Vasut 	if (ret)
1334bbfd3190SMarek Vasut 		return ret;
1335bbfd3190SMarek Vasut 
1336d7fd32ecSMarek Vasut 	return tc_dsi_rx_enable(tc);
1337bbfd3190SMarek Vasut }
1338bbfd3190SMarek Vasut 
1339bbfd3190SMarek Vasut static int tc_dpi_stream_disable(struct tc_data *tc)
1340bbfd3190SMarek Vasut {
1341bbfd3190SMarek Vasut 	dev_dbg(tc->dev, "disable video stream\n");
1342bbfd3190SMarek Vasut 
1343bbfd3190SMarek Vasut 	tc_pxl_pll_dis(tc);
1344bbfd3190SMarek Vasut 
1345bbfd3190SMarek Vasut 	return 0;
1346bbfd3190SMarek Vasut }
1347bbfd3190SMarek Vasut 
1348a219062bSMarek Vasut static int tc_edp_stream_enable(struct tc_data *tc)
13497caff0fcSAndrey Gusakov {
13507caff0fcSAndrey Gusakov 	int ret;
13517caff0fcSAndrey Gusakov 	u32 value;
13527caff0fcSAndrey Gusakov 
135380d57245STomi Valkeinen 	dev_dbg(tc->dev, "enable video stream\n");
13547caff0fcSAndrey Gusakov 
13553080c21aSMarek Vasut 	/*
13563080c21aSMarek Vasut 	 * Pixel PLL must be enabled for DSI input mode and test pattern.
13573080c21aSMarek Vasut 	 *
13583080c21aSMarek Vasut 	 * Per TC9595XBG datasheet Revision 0.1 2018-12-27 Figure 4.18
13593080c21aSMarek Vasut 	 * "Clock Mode Selection and Clock Sources", either Pixel PLL
13603080c21aSMarek Vasut 	 * or DPI_PCLK supplies StrmClk. DPI_PCLK is only available in
13613080c21aSMarek Vasut 	 * case valid Pixel Clock are supplied to the chip DPI input.
13623080c21aSMarek Vasut 	 * In case built-in test pattern is desired OR DSI input mode
13633080c21aSMarek Vasut 	 * is used, DPI_PCLK is not available and thus Pixel PLL must
13643080c21aSMarek Vasut 	 * be used instead.
13653080c21aSMarek Vasut 	 */
13663080c21aSMarek Vasut 	if (tc->input_connector_dsi || tc_test_pattern) {
1367bb248368STomi Valkeinen 		ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
136846648a3cSTomi Valkeinen 				    1000 * tc->mode.clock);
1369bb248368STomi Valkeinen 		if (ret)
13706d0c3831SAndrey Smirnov 			return ret;
1371bb248368STomi Valkeinen 	}
1372bb248368STomi Valkeinen 
1373aebe58a7SMarek Vasut 	ret = tc_set_common_video_mode(tc, &tc->mode);
1374aebe58a7SMarek Vasut 	if (ret)
1375aebe58a7SMarek Vasut 		return ret;
1376aebe58a7SMarek Vasut 
1377aebe58a7SMarek Vasut 	ret = tc_set_edp_video_mode(tc, &tc->mode);
13785761a259STomi Valkeinen 	if (ret)
137980d57245STomi Valkeinen 		return ret;
13805761a259STomi Valkeinen 
13815761a259STomi Valkeinen 	/* Set M/N */
13825761a259STomi Valkeinen 	ret = tc_stream_clock_calc(tc);
13835761a259STomi Valkeinen 	if (ret)
138480d57245STomi Valkeinen 		return ret;
13855761a259STomi Valkeinen 
13867caff0fcSAndrey Gusakov 	value = VID_MN_GEN | DP_EN;
1387e7dc8d40SThierry Reding 	if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
13887caff0fcSAndrey Gusakov 		value |= EF_EN;
13896d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
13906d0c3831SAndrey Smirnov 	if (ret)
13916d0c3831SAndrey Smirnov 		return ret;
13927caff0fcSAndrey Gusakov 	/*
13937caff0fcSAndrey Gusakov 	 * VID_EN assertion should be delayed by at least N * LSCLK
13947caff0fcSAndrey Gusakov 	 * cycles from the time VID_MN_GEN is enabled in order to
13957caff0fcSAndrey Gusakov 	 * generate stable values for VID_M. LSCLK is 270 MHz or
13967caff0fcSAndrey Gusakov 	 * 162 MHz, VID_N is set to 32768 in  tc_stream_clock_calc(),
13977caff0fcSAndrey Gusakov 	 * so a delay of at least 203 us should suffice.
13987caff0fcSAndrey Gusakov 	 */
13997caff0fcSAndrey Gusakov 	usleep_range(500, 1000);
14007caff0fcSAndrey Gusakov 	value |= VID_EN;
14016d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
14026d0c3831SAndrey Smirnov 	if (ret)
14036d0c3831SAndrey Smirnov 		return ret;
140480d57245STomi Valkeinen 
1405d7fd32ecSMarek Vasut 	/* Set input interface */
14063080c21aSMarek Vasut 	if (tc->input_connector_dsi)
14073080c21aSMarek Vasut 		return tc_dsi_rx_enable(tc);
14083080c21aSMarek Vasut 	else
1409d7fd32ecSMarek Vasut 		return tc_dpi_rx_enable(tc);
14107caff0fcSAndrey Gusakov }
14117caff0fcSAndrey Gusakov 
1412a219062bSMarek Vasut static int tc_edp_stream_disable(struct tc_data *tc)
141380d57245STomi Valkeinen {
141480d57245STomi Valkeinen 	int ret;
141580d57245STomi Valkeinen 
141680d57245STomi Valkeinen 	dev_dbg(tc->dev, "disable video stream\n");
141780d57245STomi Valkeinen 
14186d0c3831SAndrey Smirnov 	ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
14196d0c3831SAndrey Smirnov 	if (ret)
14206d0c3831SAndrey Smirnov 		return ret;
142180d57245STomi Valkeinen 
1422bb248368STomi Valkeinen 	tc_pxl_pll_dis(tc);
1423bb248368STomi Valkeinen 
14247caff0fcSAndrey Gusakov 	return 0;
14257caff0fcSAndrey Gusakov }
14267caff0fcSAndrey Gusakov 
1427f5be6239SMarek Vasut static void
1428bbfd3190SMarek Vasut tc_dpi_bridge_atomic_enable(struct drm_bridge *bridge,
1429bbfd3190SMarek Vasut 			    struct drm_bridge_state *old_bridge_state)
1430bbfd3190SMarek Vasut 
1431bbfd3190SMarek Vasut {
1432bbfd3190SMarek Vasut 	struct tc_data *tc = bridge_to_tc(bridge);
1433bbfd3190SMarek Vasut 	int ret;
1434bbfd3190SMarek Vasut 
1435bbfd3190SMarek Vasut 	ret = tc_dpi_stream_enable(tc);
1436bbfd3190SMarek Vasut 	if (ret < 0) {
1437bbfd3190SMarek Vasut 		dev_err(tc->dev, "main link stream start error: %d\n", ret);
1438bbfd3190SMarek Vasut 		tc_main_link_disable(tc);
1439bbfd3190SMarek Vasut 		return;
1440bbfd3190SMarek Vasut 	}
1441bbfd3190SMarek Vasut }
1442bbfd3190SMarek Vasut 
1443bbfd3190SMarek Vasut static void
1444bbfd3190SMarek Vasut tc_dpi_bridge_atomic_disable(struct drm_bridge *bridge,
1445bbfd3190SMarek Vasut 			     struct drm_bridge_state *old_bridge_state)
1446bbfd3190SMarek Vasut {
1447bbfd3190SMarek Vasut 	struct tc_data *tc = bridge_to_tc(bridge);
1448bbfd3190SMarek Vasut 	int ret;
1449bbfd3190SMarek Vasut 
1450bbfd3190SMarek Vasut 	ret = tc_dpi_stream_disable(tc);
1451bbfd3190SMarek Vasut 	if (ret < 0)
1452bbfd3190SMarek Vasut 		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1453bbfd3190SMarek Vasut }
1454bbfd3190SMarek Vasut 
1455bbfd3190SMarek Vasut static void
1456f5be6239SMarek Vasut tc_edp_bridge_atomic_enable(struct drm_bridge *bridge,
1457f5be6239SMarek Vasut 			    struct drm_bridge_state *old_bridge_state)
14587caff0fcSAndrey Gusakov {
14597caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
14607caff0fcSAndrey Gusakov 	int ret;
14617caff0fcSAndrey Gusakov 
1462f25ee501STomi Valkeinen 	ret = tc_get_display_props(tc);
1463f25ee501STomi Valkeinen 	if (ret < 0) {
1464f25ee501STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
1465f25ee501STomi Valkeinen 		return;
1466f25ee501STomi Valkeinen 	}
1467f25ee501STomi Valkeinen 
1468cb3263b2STomi Valkeinen 	ret = tc_main_link_enable(tc);
14697caff0fcSAndrey Gusakov 	if (ret < 0) {
1470cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link enable error: %d\n", ret);
14717caff0fcSAndrey Gusakov 		return;
14727caff0fcSAndrey Gusakov 	}
14737caff0fcSAndrey Gusakov 
1474a219062bSMarek Vasut 	ret = tc_edp_stream_enable(tc);
14757caff0fcSAndrey Gusakov 	if (ret < 0) {
14767caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream start error: %d\n", ret);
1477cb3263b2STomi Valkeinen 		tc_main_link_disable(tc);
14787caff0fcSAndrey Gusakov 		return;
14797caff0fcSAndrey Gusakov 	}
14807caff0fcSAndrey Gusakov }
14817caff0fcSAndrey Gusakov 
1482f5be6239SMarek Vasut static void
1483f5be6239SMarek Vasut tc_edp_bridge_atomic_disable(struct drm_bridge *bridge,
1484f5be6239SMarek Vasut 			     struct drm_bridge_state *old_bridge_state)
14857caff0fcSAndrey Gusakov {
14867caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
14877caff0fcSAndrey Gusakov 	int ret;
14887caff0fcSAndrey Gusakov 
1489a219062bSMarek Vasut 	ret = tc_edp_stream_disable(tc);
14907caff0fcSAndrey Gusakov 	if (ret < 0)
14917caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1492cb3263b2STomi Valkeinen 
1493cb3263b2STomi Valkeinen 	ret = tc_main_link_disable(tc);
1494cb3263b2STomi Valkeinen 	if (ret < 0)
1495cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link disable error: %d\n", ret);
14967caff0fcSAndrey Gusakov }
14977caff0fcSAndrey Gusakov 
14987caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge,
14997caff0fcSAndrey Gusakov 				 const struct drm_display_mode *mode,
15007caff0fcSAndrey Gusakov 				 struct drm_display_mode *adj)
15017caff0fcSAndrey Gusakov {
15027caff0fcSAndrey Gusakov 	/* Fixup sync polarities, both hsync and vsync are active low */
15037caff0fcSAndrey Gusakov 	adj->flags = mode->flags;
15047caff0fcSAndrey Gusakov 	adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
15057caff0fcSAndrey Gusakov 	adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
15067caff0fcSAndrey Gusakov 
15077caff0fcSAndrey Gusakov 	return true;
15087caff0fcSAndrey Gusakov }
15097caff0fcSAndrey Gusakov 
151065fdbb71SMarek Vasut static int tc_common_atomic_check(struct drm_bridge *bridge,
151165fdbb71SMarek Vasut 				  struct drm_bridge_state *bridge_state,
151265fdbb71SMarek Vasut 				  struct drm_crtc_state *crtc_state,
151365fdbb71SMarek Vasut 				  struct drm_connector_state *conn_state,
151465fdbb71SMarek Vasut 				  const unsigned int max_khz)
151565fdbb71SMarek Vasut {
151665fdbb71SMarek Vasut 	tc_bridge_mode_fixup(bridge, &crtc_state->mode,
151765fdbb71SMarek Vasut 			     &crtc_state->adjusted_mode);
151865fdbb71SMarek Vasut 
151965fdbb71SMarek Vasut 	if (crtc_state->adjusted_mode.clock > max_khz)
152065fdbb71SMarek Vasut 		return -EINVAL;
152165fdbb71SMarek Vasut 
152265fdbb71SMarek Vasut 	return 0;
152365fdbb71SMarek Vasut }
152465fdbb71SMarek Vasut 
1525bbfd3190SMarek Vasut static int tc_dpi_atomic_check(struct drm_bridge *bridge,
1526bbfd3190SMarek Vasut 			       struct drm_bridge_state *bridge_state,
1527bbfd3190SMarek Vasut 			       struct drm_crtc_state *crtc_state,
1528bbfd3190SMarek Vasut 			       struct drm_connector_state *conn_state)
1529bbfd3190SMarek Vasut {
1530bbfd3190SMarek Vasut 	/* DSI->DPI interface clock limitation: upto 100 MHz */
1531bbfd3190SMarek Vasut 	return tc_common_atomic_check(bridge, bridge_state, crtc_state,
1532bbfd3190SMarek Vasut 				      conn_state, 100000);
1533bbfd3190SMarek Vasut }
1534bbfd3190SMarek Vasut 
153565fdbb71SMarek Vasut static int tc_edp_atomic_check(struct drm_bridge *bridge,
153665fdbb71SMarek Vasut 			       struct drm_bridge_state *bridge_state,
153765fdbb71SMarek Vasut 			       struct drm_crtc_state *crtc_state,
153865fdbb71SMarek Vasut 			       struct drm_connector_state *conn_state)
153965fdbb71SMarek Vasut {
154065fdbb71SMarek Vasut 	/* DPI->(e)DP interface clock limitation: upto 154 MHz */
154165fdbb71SMarek Vasut 	return tc_common_atomic_check(bridge, bridge_state, crtc_state,
154265fdbb71SMarek Vasut 				      conn_state, 154000);
154365fdbb71SMarek Vasut }
154465fdbb71SMarek Vasut 
1545a219062bSMarek Vasut static enum drm_mode_status
1546bbfd3190SMarek Vasut tc_dpi_mode_valid(struct drm_bridge *bridge,
1547bbfd3190SMarek Vasut 		  const struct drm_display_info *info,
1548bbfd3190SMarek Vasut 		  const struct drm_display_mode *mode)
1549bbfd3190SMarek Vasut {
1550bbfd3190SMarek Vasut 	/* DPI interface clock limitation: upto 100 MHz */
1551bbfd3190SMarek Vasut 	if (mode->clock > 100000)
1552bbfd3190SMarek Vasut 		return MODE_CLOCK_HIGH;
1553bbfd3190SMarek Vasut 
1554bbfd3190SMarek Vasut 	return MODE_OK;
1555bbfd3190SMarek Vasut }
1556bbfd3190SMarek Vasut 
1557bbfd3190SMarek Vasut static enum drm_mode_status
1558a219062bSMarek Vasut tc_edp_mode_valid(struct drm_bridge *bridge,
155912c683e1SLaurent Pinchart 		  const struct drm_display_info *info,
15604647a64fSTomi Valkeinen 		  const struct drm_display_mode *mode)
15617caff0fcSAndrey Gusakov {
15624647a64fSTomi Valkeinen 	struct tc_data *tc = bridge_to_tc(bridge);
156351b9e62eSTomi Valkeinen 	u32 req, avail;
156451b9e62eSTomi Valkeinen 	u32 bits_per_pixel = 24;
156551b9e62eSTomi Valkeinen 
156699fc8e96SAndrey Gusakov 	/* DPI interface clock limitation: upto 154 MHz */
156799fc8e96SAndrey Gusakov 	if (mode->clock > 154000)
156899fc8e96SAndrey Gusakov 		return MODE_CLOCK_HIGH;
156999fc8e96SAndrey Gusakov 
157051b9e62eSTomi Valkeinen 	req = mode->clock * bits_per_pixel / 8;
1571e7dc8d40SThierry Reding 	avail = tc->link.num_lanes * tc->link.rate;
157251b9e62eSTomi Valkeinen 
157351b9e62eSTomi Valkeinen 	if (req > avail)
157451b9e62eSTomi Valkeinen 		return MODE_BAD;
157551b9e62eSTomi Valkeinen 
15767caff0fcSAndrey Gusakov 	return MODE_OK;
15777caff0fcSAndrey Gusakov }
15787caff0fcSAndrey Gusakov 
15797caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge,
158063f8f3baSLaurent Pinchart 			       const struct drm_display_mode *mode,
158163f8f3baSLaurent Pinchart 			       const struct drm_display_mode *adj)
15827caff0fcSAndrey Gusakov {
15837caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
15847caff0fcSAndrey Gusakov 
1585d008bc33SVille Syrjälä 	drm_mode_copy(&tc->mode, mode);
15867caff0fcSAndrey Gusakov }
15877caff0fcSAndrey Gusakov 
1588731f4badSSam Ravnborg static struct edid *tc_get_edid(struct drm_bridge *bridge,
1589731f4badSSam Ravnborg 				struct drm_connector *connector)
1590731f4badSSam Ravnborg {
1591731f4badSSam Ravnborg 	struct tc_data *tc = bridge_to_tc(bridge);
1592731f4badSSam Ravnborg 
1593731f4badSSam Ravnborg 	return drm_get_edid(connector, &tc->aux.ddc);
1594731f4badSSam Ravnborg }
1595731f4badSSam Ravnborg 
15967caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector)
15977caff0fcSAndrey Gusakov {
15987caff0fcSAndrey Gusakov 	struct tc_data *tc = connector_to_tc(connector);
1599731f4badSSam Ravnborg 	int num_modes;
16007caff0fcSAndrey Gusakov 	struct edid *edid;
160132315730STomi Valkeinen 	int ret;
160232315730STomi Valkeinen 
160332315730STomi Valkeinen 	ret = tc_get_display_props(tc);
160432315730STomi Valkeinen 	if (ret < 0) {
160532315730STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
160632315730STomi Valkeinen 		return 0;
160732315730STomi Valkeinen 	}
16087caff0fcSAndrey Gusakov 
1609de5e6c02SSam Ravnborg 	if (tc->panel_bridge) {
1610de5e6c02SSam Ravnborg 		num_modes = drm_bridge_get_modes(tc->panel_bridge, connector);
1611731f4badSSam Ravnborg 		if (num_modes > 0)
1612731f4badSSam Ravnborg 			return num_modes;
1613de5e6c02SSam Ravnborg 	}
16147caff0fcSAndrey Gusakov 
1615731f4badSSam Ravnborg 	edid = tc_get_edid(&tc->bridge, connector);
1616731f4badSSam Ravnborg 	num_modes = drm_add_edid_modes(connector, edid);
1617731f4badSSam Ravnborg 	kfree(edid);
16187caff0fcSAndrey Gusakov 
1619731f4badSSam Ravnborg 	return num_modes;
16207caff0fcSAndrey Gusakov }
16217caff0fcSAndrey Gusakov 
16227caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
16237caff0fcSAndrey Gusakov 	.get_modes = tc_connector_get_modes,
16247caff0fcSAndrey Gusakov };
16257caff0fcSAndrey Gusakov 
1626136d73a8SSam Ravnborg static enum drm_connector_status tc_bridge_detect(struct drm_bridge *bridge)
1627f25ee501STomi Valkeinen {
1628136d73a8SSam Ravnborg 	struct tc_data *tc = bridge_to_tc(bridge);
1629f25ee501STomi Valkeinen 	bool conn;
1630f25ee501STomi Valkeinen 	u32 val;
1631f25ee501STomi Valkeinen 	int ret;
1632f25ee501STomi Valkeinen 
16336d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, GPIOI, &val);
16346d0c3831SAndrey Smirnov 	if (ret)
16356d0c3831SAndrey Smirnov 		return connector_status_unknown;
1636f25ee501STomi Valkeinen 
1637f25ee501STomi Valkeinen 	conn = val & BIT(tc->hpd_pin);
1638f25ee501STomi Valkeinen 
1639f25ee501STomi Valkeinen 	if (conn)
1640f25ee501STomi Valkeinen 		return connector_status_connected;
1641f25ee501STomi Valkeinen 	else
1642f25ee501STomi Valkeinen 		return connector_status_disconnected;
1643f25ee501STomi Valkeinen }
1644f25ee501STomi Valkeinen 
1645136d73a8SSam Ravnborg static enum drm_connector_status
1646136d73a8SSam Ravnborg tc_connector_detect(struct drm_connector *connector, bool force)
1647136d73a8SSam Ravnborg {
1648136d73a8SSam Ravnborg 	struct tc_data *tc = connector_to_tc(connector);
1649136d73a8SSam Ravnborg 
1650136d73a8SSam Ravnborg 	if (tc->hpd_pin >= 0)
1651136d73a8SSam Ravnborg 		return tc_bridge_detect(&tc->bridge);
1652136d73a8SSam Ravnborg 
1653de5e6c02SSam Ravnborg 	if (tc->panel_bridge)
1654136d73a8SSam Ravnborg 		return connector_status_connected;
1655136d73a8SSam Ravnborg 	else
1656136d73a8SSam Ravnborg 		return connector_status_unknown;
1657136d73a8SSam Ravnborg }
1658136d73a8SSam Ravnborg 
16597caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = {
1660f25ee501STomi Valkeinen 	.detect = tc_connector_detect,
16617caff0fcSAndrey Gusakov 	.fill_modes = drm_helper_probe_single_connector_modes,
1662fdd8326aSMarek Vasut 	.destroy = drm_connector_cleanup,
16637caff0fcSAndrey Gusakov 	.reset = drm_atomic_helper_connector_reset,
16647caff0fcSAndrey Gusakov 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
16657caff0fcSAndrey Gusakov 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
16667caff0fcSAndrey Gusakov };
16677caff0fcSAndrey Gusakov 
1668bbfd3190SMarek Vasut static int tc_dpi_bridge_attach(struct drm_bridge *bridge,
1669bbfd3190SMarek Vasut 				enum drm_bridge_attach_flags flags)
1670bbfd3190SMarek Vasut {
1671bbfd3190SMarek Vasut 	struct tc_data *tc = bridge_to_tc(bridge);
1672bbfd3190SMarek Vasut 
1673bbfd3190SMarek Vasut 	if (!tc->panel_bridge)
1674bbfd3190SMarek Vasut 		return 0;
1675bbfd3190SMarek Vasut 
1676bbfd3190SMarek Vasut 	return drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
1677bbfd3190SMarek Vasut 				 &tc->bridge, flags);
1678bbfd3190SMarek Vasut }
1679bbfd3190SMarek Vasut 
1680a219062bSMarek Vasut static int tc_edp_bridge_attach(struct drm_bridge *bridge,
1681a25b988fSLaurent Pinchart 				enum drm_bridge_attach_flags flags)
16827caff0fcSAndrey Gusakov {
16837caff0fcSAndrey Gusakov 	u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
16847caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
16857caff0fcSAndrey Gusakov 	struct drm_device *drm = bridge->dev;
16867caff0fcSAndrey Gusakov 	int ret;
16877caff0fcSAndrey Gusakov 
1688de5e6c02SSam Ravnborg 	if (tc->panel_bridge) {
1689de5e6c02SSam Ravnborg 		/* If a connector is required then this driver shall create it */
1690de5e6c02SSam Ravnborg 		ret = drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
1691de5e6c02SSam Ravnborg 					&tc->bridge, flags | DRM_BRIDGE_ATTACH_NO_CONNECTOR);
1692de5e6c02SSam Ravnborg 		if (ret)
1693de5e6c02SSam Ravnborg 			return ret;
1694a25b988fSLaurent Pinchart 	}
1695a25b988fSLaurent Pinchart 
1696de5e6c02SSam Ravnborg 	if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)
1697de5e6c02SSam Ravnborg 		return 0;
1698de5e6c02SSam Ravnborg 
16996cba3fe4SLyude Paul 	tc->aux.drm_dev = drm;
170085ddbe2cSLyude Paul 	ret = drm_dp_aux_register(&tc->aux);
170185ddbe2cSLyude Paul 	if (ret < 0)
170285ddbe2cSLyude Paul 		return ret;
170385ddbe2cSLyude Paul 
1704f25ee501STomi Valkeinen 	/* Create DP/eDP connector */
17057caff0fcSAndrey Gusakov 	drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
1706de5e6c02SSam Ravnborg 	ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, tc->bridge.type);
17077caff0fcSAndrey Gusakov 	if (ret)
170885ddbe2cSLyude Paul 		goto aux_unregister;
17097caff0fcSAndrey Gusakov 
1710f25ee501STomi Valkeinen 	/* Don't poll if don't have HPD connected */
1711f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1712f25ee501STomi Valkeinen 		if (tc->have_irq)
1713f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
1714f25ee501STomi Valkeinen 		else
1715f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
1716f25ee501STomi Valkeinen 					       DRM_CONNECTOR_POLL_DISCONNECT;
1717f25ee501STomi Valkeinen 	}
1718f25ee501STomi Valkeinen 
17197caff0fcSAndrey Gusakov 	drm_display_info_set_bus_formats(&tc->connector.display_info,
17207caff0fcSAndrey Gusakov 					 &bus_format, 1);
17214842379cSTomi Valkeinen 	tc->connector.display_info.bus_flags =
17224842379cSTomi Valkeinen 		DRM_BUS_FLAG_DE_HIGH |
172388bc4178SLaurent Pinchart 		DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
172488bc4178SLaurent Pinchart 		DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
1725cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
17267caff0fcSAndrey Gusakov 
17277caff0fcSAndrey Gusakov 	return 0;
172885ddbe2cSLyude Paul aux_unregister:
172985ddbe2cSLyude Paul 	drm_dp_aux_unregister(&tc->aux);
173085ddbe2cSLyude Paul 	return ret;
173185ddbe2cSLyude Paul }
173285ddbe2cSLyude Paul 
1733a219062bSMarek Vasut static void tc_edp_bridge_detach(struct drm_bridge *bridge)
173485ddbe2cSLyude Paul {
173585ddbe2cSLyude Paul 	drm_dp_aux_unregister(&bridge_to_tc(bridge)->aux);
17367caff0fcSAndrey Gusakov }
17377caff0fcSAndrey Gusakov 
1738bbfd3190SMarek Vasut #define MAX_INPUT_SEL_FORMATS	1
1739bbfd3190SMarek Vasut 
1740bbfd3190SMarek Vasut static u32 *
1741bbfd3190SMarek Vasut tc_dpi_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
1742bbfd3190SMarek Vasut 				 struct drm_bridge_state *bridge_state,
1743bbfd3190SMarek Vasut 				 struct drm_crtc_state *crtc_state,
1744bbfd3190SMarek Vasut 				 struct drm_connector_state *conn_state,
1745bbfd3190SMarek Vasut 				 u32 output_fmt,
1746bbfd3190SMarek Vasut 				 unsigned int *num_input_fmts)
1747bbfd3190SMarek Vasut {
1748bbfd3190SMarek Vasut 	u32 *input_fmts;
1749bbfd3190SMarek Vasut 
1750bbfd3190SMarek Vasut 	*num_input_fmts = 0;
1751bbfd3190SMarek Vasut 
1752bbfd3190SMarek Vasut 	input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts),
1753bbfd3190SMarek Vasut 			     GFP_KERNEL);
1754bbfd3190SMarek Vasut 	if (!input_fmts)
1755bbfd3190SMarek Vasut 		return NULL;
1756bbfd3190SMarek Vasut 
1757bbfd3190SMarek Vasut 	/* This is the DSI-end bus format */
1758bbfd3190SMarek Vasut 	input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
1759bbfd3190SMarek Vasut 	*num_input_fmts = 1;
1760bbfd3190SMarek Vasut 
1761bbfd3190SMarek Vasut 	return input_fmts;
1762bbfd3190SMarek Vasut }
1763bbfd3190SMarek Vasut 
1764bbfd3190SMarek Vasut static const struct drm_bridge_funcs tc_dpi_bridge_funcs = {
1765bbfd3190SMarek Vasut 	.attach = tc_dpi_bridge_attach,
1766bbfd3190SMarek Vasut 	.mode_valid = tc_dpi_mode_valid,
1767bbfd3190SMarek Vasut 	.mode_set = tc_bridge_mode_set,
1768bbfd3190SMarek Vasut 	.atomic_check = tc_dpi_atomic_check,
1769bbfd3190SMarek Vasut 	.atomic_enable = tc_dpi_bridge_atomic_enable,
1770bbfd3190SMarek Vasut 	.atomic_disable = tc_dpi_bridge_atomic_disable,
1771bbfd3190SMarek Vasut 	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1772bbfd3190SMarek Vasut 	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1773bbfd3190SMarek Vasut 	.atomic_reset = drm_atomic_helper_bridge_reset,
1774bbfd3190SMarek Vasut 	.atomic_get_input_bus_fmts = tc_dpi_atomic_get_input_bus_fmts,
1775bbfd3190SMarek Vasut };
1776bbfd3190SMarek Vasut 
1777a219062bSMarek Vasut static const struct drm_bridge_funcs tc_edp_bridge_funcs = {
1778a219062bSMarek Vasut 	.attach = tc_edp_bridge_attach,
1779a219062bSMarek Vasut 	.detach = tc_edp_bridge_detach,
1780a219062bSMarek Vasut 	.mode_valid = tc_edp_mode_valid,
17817caff0fcSAndrey Gusakov 	.mode_set = tc_bridge_mode_set,
178265fdbb71SMarek Vasut 	.atomic_check = tc_edp_atomic_check,
1783f5be6239SMarek Vasut 	.atomic_enable = tc_edp_bridge_atomic_enable,
1784f5be6239SMarek Vasut 	.atomic_disable = tc_edp_bridge_atomic_disable,
17857caff0fcSAndrey Gusakov 	.mode_fixup = tc_bridge_mode_fixup,
1786136d73a8SSam Ravnborg 	.detect = tc_bridge_detect,
1787731f4badSSam Ravnborg 	.get_edid = tc_get_edid,
1788f5be6239SMarek Vasut 	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1789f5be6239SMarek Vasut 	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1790f5be6239SMarek Vasut 	.atomic_reset = drm_atomic_helper_bridge_reset,
17917caff0fcSAndrey Gusakov };
17927caff0fcSAndrey Gusakov 
17937caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg)
17947caff0fcSAndrey Gusakov {
17957caff0fcSAndrey Gusakov 	return reg != SYSCTRL;
17967caff0fcSAndrey Gusakov }
17977caff0fcSAndrey Gusakov 
17987caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = {
17997caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
18007caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
18017caff0fcSAndrey Gusakov 	regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
18027caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
18037caff0fcSAndrey Gusakov 	regmap_reg_range(VFUEN0, VFUEN0),
1804af9526f2STomi Valkeinen 	regmap_reg_range(INTSTS_G, INTSTS_G),
1805af9526f2STomi Valkeinen 	regmap_reg_range(GPIOI, GPIOI),
18067caff0fcSAndrey Gusakov };
18077caff0fcSAndrey Gusakov 
18087caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = {
18097caff0fcSAndrey Gusakov 	.yes_ranges = tc_volatile_ranges,
18107caff0fcSAndrey Gusakov 	.n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
18117caff0fcSAndrey Gusakov };
18127caff0fcSAndrey Gusakov 
18137caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg)
18147caff0fcSAndrey Gusakov {
18157caff0fcSAndrey Gusakov 	return (reg != TC_IDREG) &&
18167caff0fcSAndrey Gusakov 	       (reg != DP0_LTSTAT) &&
18177caff0fcSAndrey Gusakov 	       (reg != DP0_SNKLTCHGREQ);
18187caff0fcSAndrey Gusakov }
18197caff0fcSAndrey Gusakov 
18207caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = {
18217caff0fcSAndrey Gusakov 	.name = "tc358767",
18227caff0fcSAndrey Gusakov 	.reg_bits = 16,
18237caff0fcSAndrey Gusakov 	.val_bits = 32,
18247caff0fcSAndrey Gusakov 	.reg_stride = 4,
18257caff0fcSAndrey Gusakov 	.max_register = PLL_DBG,
18267caff0fcSAndrey Gusakov 	.cache_type = REGCACHE_RBTREE,
18277caff0fcSAndrey Gusakov 	.readable_reg = tc_readable_reg,
18287caff0fcSAndrey Gusakov 	.volatile_table = &tc_volatile_table,
18297caff0fcSAndrey Gusakov 	.writeable_reg = tc_writeable_reg,
18307caff0fcSAndrey Gusakov 	.reg_format_endian = REGMAP_ENDIAN_BIG,
18317caff0fcSAndrey Gusakov 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
18327caff0fcSAndrey Gusakov };
18337caff0fcSAndrey Gusakov 
1834f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg)
1835f25ee501STomi Valkeinen {
1836f25ee501STomi Valkeinen 	struct tc_data *tc = arg;
1837f25ee501STomi Valkeinen 	u32 val;
1838f25ee501STomi Valkeinen 	int r;
1839f25ee501STomi Valkeinen 
1840f25ee501STomi Valkeinen 	r = regmap_read(tc->regmap, INTSTS_G, &val);
1841f25ee501STomi Valkeinen 	if (r)
1842f25ee501STomi Valkeinen 		return IRQ_NONE;
1843f25ee501STomi Valkeinen 
1844f25ee501STomi Valkeinen 	if (!val)
1845f25ee501STomi Valkeinen 		return IRQ_NONE;
1846f25ee501STomi Valkeinen 
1847f25ee501STomi Valkeinen 	if (val & INT_SYSERR) {
1848f25ee501STomi Valkeinen 		u32 stat = 0;
1849f25ee501STomi Valkeinen 
1850f25ee501STomi Valkeinen 		regmap_read(tc->regmap, SYSSTAT, &stat);
1851f25ee501STomi Valkeinen 
1852f25ee501STomi Valkeinen 		dev_err(tc->dev, "syserr %x\n", stat);
1853f25ee501STomi Valkeinen 	}
1854f25ee501STomi Valkeinen 
1855f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0 && tc->bridge.dev) {
1856f25ee501STomi Valkeinen 		/*
1857f25ee501STomi Valkeinen 		 * H is triggered when the GPIO goes high.
1858f25ee501STomi Valkeinen 		 *
1859f25ee501STomi Valkeinen 		 * LC is triggered when the GPIO goes low and stays low for
1860f25ee501STomi Valkeinen 		 * the duration of LCNT
1861f25ee501STomi Valkeinen 		 */
1862f25ee501STomi Valkeinen 		bool h = val & INT_GPIO_H(tc->hpd_pin);
1863f25ee501STomi Valkeinen 		bool lc = val & INT_GPIO_LC(tc->hpd_pin);
1864f25ee501STomi Valkeinen 
1865f25ee501STomi Valkeinen 		dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
1866f25ee501STomi Valkeinen 			h ? "H" : "", lc ? "LC" : "");
1867f25ee501STomi Valkeinen 
1868f25ee501STomi Valkeinen 		if (h || lc)
1869f25ee501STomi Valkeinen 			drm_kms_helper_hotplug_event(tc->bridge.dev);
1870f25ee501STomi Valkeinen 	}
1871f25ee501STomi Valkeinen 
1872f25ee501STomi Valkeinen 	regmap_write(tc->regmap, INTSTS_G, val);
1873f25ee501STomi Valkeinen 
1874f25ee501STomi Valkeinen 	return IRQ_HANDLED;
1875f25ee501STomi Valkeinen }
1876f25ee501STomi Valkeinen 
1877bbfd3190SMarek Vasut static int tc_mipi_dsi_host_attach(struct tc_data *tc)
1878bbfd3190SMarek Vasut {
1879bbfd3190SMarek Vasut 	struct device *dev = tc->dev;
1880bbfd3190SMarek Vasut 	struct device_node *host_node;
1881bbfd3190SMarek Vasut 	struct device_node *endpoint;
1882bbfd3190SMarek Vasut 	struct mipi_dsi_device *dsi;
1883bbfd3190SMarek Vasut 	struct mipi_dsi_host *host;
1884bbfd3190SMarek Vasut 	const struct mipi_dsi_device_info info = {
1885bbfd3190SMarek Vasut 		.type = "tc358767",
1886bbfd3190SMarek Vasut 		.channel = 0,
1887bbfd3190SMarek Vasut 		.node = NULL,
1888bbfd3190SMarek Vasut 	};
1889bbfd3190SMarek Vasut 	int dsi_lanes, ret;
1890bbfd3190SMarek Vasut 
1891bbfd3190SMarek Vasut 	endpoint = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1);
1892d8609fd1SMarek Vasut 	dsi_lanes = drm_of_get_data_lanes_count(endpoint, 1, 4);
1893bbfd3190SMarek Vasut 	host_node = of_graph_get_remote_port_parent(endpoint);
1894bbfd3190SMarek Vasut 	host = of_find_mipi_dsi_host_by_node(host_node);
1895bbfd3190SMarek Vasut 	of_node_put(host_node);
1896bbfd3190SMarek Vasut 	of_node_put(endpoint);
1897bbfd3190SMarek Vasut 
1898bbfd3190SMarek Vasut 	if (!host)
1899bbfd3190SMarek Vasut 		return -EPROBE_DEFER;
1900bbfd3190SMarek Vasut 
1901d8609fd1SMarek Vasut 	if (dsi_lanes < 0)
1902d8609fd1SMarek Vasut 		return dsi_lanes;
1903d8609fd1SMarek Vasut 
1904bbfd3190SMarek Vasut 	dsi = mipi_dsi_device_register_full(host, &info);
1905bbfd3190SMarek Vasut 	if (IS_ERR(dsi))
1906bbfd3190SMarek Vasut 		return dev_err_probe(dev, PTR_ERR(dsi),
1907bbfd3190SMarek Vasut 				     "failed to create dsi device\n");
1908bbfd3190SMarek Vasut 
1909bbfd3190SMarek Vasut 	tc->dsi = dsi;
1910bbfd3190SMarek Vasut 
1911*5bdaaf4fSMarek Vasut 	dsi->lanes = dsi_lanes;
1912bbfd3190SMarek Vasut 	dsi->format = MIPI_DSI_FMT_RGB888;
1913bbfd3190SMarek Vasut 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE;
1914bbfd3190SMarek Vasut 
1915bbfd3190SMarek Vasut 	ret = mipi_dsi_attach(dsi);
1916bbfd3190SMarek Vasut 	if (ret < 0) {
1917bbfd3190SMarek Vasut 		dev_err(dev, "failed to attach dsi to host: %d\n", ret);
1918bbfd3190SMarek Vasut 		return ret;
1919bbfd3190SMarek Vasut 	}
1920bbfd3190SMarek Vasut 
1921bbfd3190SMarek Vasut 	return 0;
1922bbfd3190SMarek Vasut }
1923bbfd3190SMarek Vasut 
1924bbfd3190SMarek Vasut static int tc_probe_dpi_bridge_endpoint(struct tc_data *tc)
1925bbfd3190SMarek Vasut {
1926bbfd3190SMarek Vasut 	struct device *dev = tc->dev;
1927bbfd3190SMarek Vasut 	struct drm_panel *panel;
1928bbfd3190SMarek Vasut 	int ret;
1929bbfd3190SMarek Vasut 
1930bbfd3190SMarek Vasut 	/* port@1 is the DPI input/output port */
1931bbfd3190SMarek Vasut 	ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
1932bbfd3190SMarek Vasut 	if (ret && ret != -ENODEV)
1933bbfd3190SMarek Vasut 		return ret;
1934bbfd3190SMarek Vasut 
1935bbfd3190SMarek Vasut 	if (panel) {
1936bbfd3190SMarek Vasut 		struct drm_bridge *panel_bridge;
1937bbfd3190SMarek Vasut 
1938bbfd3190SMarek Vasut 		panel_bridge = devm_drm_panel_bridge_add(dev, panel);
1939bbfd3190SMarek Vasut 		if (IS_ERR(panel_bridge))
1940bbfd3190SMarek Vasut 			return PTR_ERR(panel_bridge);
1941bbfd3190SMarek Vasut 
1942bbfd3190SMarek Vasut 		tc->panel_bridge = panel_bridge;
1943bbfd3190SMarek Vasut 		tc->bridge.type = DRM_MODE_CONNECTOR_DPI;
1944bbfd3190SMarek Vasut 		tc->bridge.funcs = &tc_dpi_bridge_funcs;
1945bbfd3190SMarek Vasut 
1946bbfd3190SMarek Vasut 		return 0;
1947bbfd3190SMarek Vasut 	}
1948bbfd3190SMarek Vasut 
1949bbfd3190SMarek Vasut 	return ret;
1950bbfd3190SMarek Vasut }
1951bbfd3190SMarek Vasut 
19528478095aSMarek Vasut static int tc_probe_edp_bridge_endpoint(struct tc_data *tc)
19537caff0fcSAndrey Gusakov {
19548478095aSMarek Vasut 	struct device *dev = tc->dev;
1955de5e6c02SSam Ravnborg 	struct drm_panel *panel;
19567caff0fcSAndrey Gusakov 	int ret;
19577caff0fcSAndrey Gusakov 
19587caff0fcSAndrey Gusakov 	/* port@2 is the output port */
1959de5e6c02SSam Ravnborg 	ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &panel, NULL);
1960d630213fSLucas Stach 	if (ret && ret != -ENODEV)
1961ebc94461SRob Herring 		return ret;
19627caff0fcSAndrey Gusakov 
1963de5e6c02SSam Ravnborg 	if (panel) {
1964de5e6c02SSam Ravnborg 		struct drm_bridge *panel_bridge;
1965de5e6c02SSam Ravnborg 
1966de5e6c02SSam Ravnborg 		panel_bridge = devm_drm_panel_bridge_add(dev, panel);
1967de5e6c02SSam Ravnborg 		if (IS_ERR(panel_bridge))
1968de5e6c02SSam Ravnborg 			return PTR_ERR(panel_bridge);
1969de5e6c02SSam Ravnborg 
1970de5e6c02SSam Ravnborg 		tc->panel_bridge = panel_bridge;
1971de5e6c02SSam Ravnborg 		tc->bridge.type = DRM_MODE_CONNECTOR_eDP;
1972de5e6c02SSam Ravnborg 	} else {
1973de5e6c02SSam Ravnborg 		tc->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
1974de5e6c02SSam Ravnborg 	}
1975de5e6c02SSam Ravnborg 
1976dd1fd5abSMarek Vasut 	tc->bridge.funcs = &tc_edp_bridge_funcs;
1977dd1fd5abSMarek Vasut 	if (tc->hpd_pin >= 0)
1978dd1fd5abSMarek Vasut 		tc->bridge.ops |= DRM_BRIDGE_OP_DETECT;
1979dd1fd5abSMarek Vasut 	tc->bridge.ops |= DRM_BRIDGE_OP_EDID;
1980dd1fd5abSMarek Vasut 
19819030a9e5SMarek Vasut 	return 0;
19828478095aSMarek Vasut }
19838478095aSMarek Vasut 
198471f7d9c0SMarek Vasut static int tc_probe_bridge_endpoint(struct tc_data *tc)
198571f7d9c0SMarek Vasut {
198671f7d9c0SMarek Vasut 	struct device *dev = tc->dev;
198771f7d9c0SMarek Vasut 	struct of_endpoint endpoint;
198871f7d9c0SMarek Vasut 	struct device_node *node = NULL;
198971f7d9c0SMarek Vasut 	const u8 mode_dpi_to_edp = BIT(1) | BIT(2);
19901bb533b6SMarek Vasut 	const u8 mode_dpi_to_dp = BIT(1);
199171f7d9c0SMarek Vasut 	const u8 mode_dsi_to_edp = BIT(0) | BIT(2);
19921bb533b6SMarek Vasut 	const u8 mode_dsi_to_dp = BIT(0);
199371f7d9c0SMarek Vasut 	const u8 mode_dsi_to_dpi = BIT(0) | BIT(1);
199471f7d9c0SMarek Vasut 	u8 mode = 0;
199571f7d9c0SMarek Vasut 
199671f7d9c0SMarek Vasut 	/*
199771f7d9c0SMarek Vasut 	 * Determine bridge configuration.
199871f7d9c0SMarek Vasut 	 *
199971f7d9c0SMarek Vasut 	 * Port allocation:
200071f7d9c0SMarek Vasut 	 * port@0 - DSI input
200171f7d9c0SMarek Vasut 	 * port@1 - DPI input/output
200271f7d9c0SMarek Vasut 	 * port@2 - eDP output
200371f7d9c0SMarek Vasut 	 *
200471f7d9c0SMarek Vasut 	 * Possible connections:
200571f7d9c0SMarek Vasut 	 * DPI -> port@1 -> port@2 -> eDP :: [port@0 is not connected]
200671f7d9c0SMarek Vasut 	 * DSI -> port@0 -> port@2 -> eDP :: [port@1 is not connected]
200771f7d9c0SMarek Vasut 	 * DSI -> port@0 -> port@1 -> DPI :: [port@2 is not connected]
200871f7d9c0SMarek Vasut 	 */
200971f7d9c0SMarek Vasut 
201071f7d9c0SMarek Vasut 	for_each_endpoint_of_node(dev->of_node, node) {
201171f7d9c0SMarek Vasut 		of_graph_parse_endpoint(node, &endpoint);
201271f7d9c0SMarek Vasut 		if (endpoint.port > 2)
201371f7d9c0SMarek Vasut 			return -EINVAL;
201471f7d9c0SMarek Vasut 
201571f7d9c0SMarek Vasut 		mode |= BIT(endpoint.port);
201671f7d9c0SMarek Vasut 	}
201771f7d9c0SMarek Vasut 
20183080c21aSMarek Vasut 	if (mode == mode_dpi_to_edp || mode == mode_dpi_to_dp) {
20193080c21aSMarek Vasut 		tc->input_connector_dsi = false;
202071f7d9c0SMarek Vasut 		return tc_probe_edp_bridge_endpoint(tc);
20213080c21aSMarek Vasut 	} else if (mode == mode_dsi_to_dpi) {
20223080c21aSMarek Vasut 		tc->input_connector_dsi = true;
2023bbfd3190SMarek Vasut 		return tc_probe_dpi_bridge_endpoint(tc);
20243080c21aSMarek Vasut 	} else if (mode == mode_dsi_to_edp || mode == mode_dsi_to_dp) {
20253080c21aSMarek Vasut 		tc->input_connector_dsi = true;
20263080c21aSMarek Vasut 		return tc_probe_edp_bridge_endpoint(tc);
20273080c21aSMarek Vasut 	}
20283080c21aSMarek Vasut 
202971f7d9c0SMarek Vasut 	dev_warn(dev, "Invalid mode (0x%x) is not supported!\n", mode);
203071f7d9c0SMarek Vasut 
203171f7d9c0SMarek Vasut 	return -EINVAL;
203271f7d9c0SMarek Vasut }
203371f7d9c0SMarek Vasut 
20340b4c48f3SMarek Vasut static void tc_clk_disable(void *data)
20350b4c48f3SMarek Vasut {
20360b4c48f3SMarek Vasut 	struct clk *refclk = data;
20370b4c48f3SMarek Vasut 
20380b4c48f3SMarek Vasut 	clk_disable_unprepare(refclk);
20390b4c48f3SMarek Vasut }
20400b4c48f3SMarek Vasut 
20418478095aSMarek Vasut static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
20428478095aSMarek Vasut {
20438478095aSMarek Vasut 	struct device *dev = &client->dev;
20448478095aSMarek Vasut 	struct tc_data *tc;
20458478095aSMarek Vasut 	int ret;
20468478095aSMarek Vasut 
20478478095aSMarek Vasut 	tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
20488478095aSMarek Vasut 	if (!tc)
20498478095aSMarek Vasut 		return -ENOMEM;
20508478095aSMarek Vasut 
20518478095aSMarek Vasut 	tc->dev = dev;
20528478095aSMarek Vasut 
205371f7d9c0SMarek Vasut 	ret = tc_probe_bridge_endpoint(tc);
20548478095aSMarek Vasut 	if (ret)
20558478095aSMarek Vasut 		return ret;
20568478095aSMarek Vasut 
20570b4c48f3SMarek Vasut 	tc->refclk = devm_clk_get(dev, "ref");
20580b4c48f3SMarek Vasut 	if (IS_ERR(tc->refclk)) {
20590b4c48f3SMarek Vasut 		ret = PTR_ERR(tc->refclk);
20600b4c48f3SMarek Vasut 		dev_err(dev, "Failed to get refclk: %d\n", ret);
20610b4c48f3SMarek Vasut 		return ret;
20620b4c48f3SMarek Vasut 	}
20630b4c48f3SMarek Vasut 
20640b4c48f3SMarek Vasut 	ret = clk_prepare_enable(tc->refclk);
20650b4c48f3SMarek Vasut 	if (ret)
20660b4c48f3SMarek Vasut 		return ret;
20670b4c48f3SMarek Vasut 
20680b4c48f3SMarek Vasut 	ret = devm_add_action_or_reset(dev, tc_clk_disable, tc->refclk);
20690b4c48f3SMarek Vasut 	if (ret)
20700b4c48f3SMarek Vasut 		return ret;
20710b4c48f3SMarek Vasut 
20720b4c48f3SMarek Vasut 	/* tRSTW = 100 cycles , at 13 MHz that is ~7.69 us */
20730b4c48f3SMarek Vasut 	usleep_range(10, 15);
20740b4c48f3SMarek Vasut 
20757caff0fcSAndrey Gusakov 	/* Shut down GPIO is optional */
20767caff0fcSAndrey Gusakov 	tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
20777caff0fcSAndrey Gusakov 	if (IS_ERR(tc->sd_gpio))
20787caff0fcSAndrey Gusakov 		return PTR_ERR(tc->sd_gpio);
20797caff0fcSAndrey Gusakov 
20807caff0fcSAndrey Gusakov 	if (tc->sd_gpio) {
20817caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->sd_gpio, 0);
20827caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
20837caff0fcSAndrey Gusakov 	}
20847caff0fcSAndrey Gusakov 
20857caff0fcSAndrey Gusakov 	/* Reset GPIO is optional */
20867caff0fcSAndrey Gusakov 	tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
20877caff0fcSAndrey Gusakov 	if (IS_ERR(tc->reset_gpio))
20887caff0fcSAndrey Gusakov 		return PTR_ERR(tc->reset_gpio);
20897caff0fcSAndrey Gusakov 
20907caff0fcSAndrey Gusakov 	if (tc->reset_gpio) {
20917caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->reset_gpio, 1);
20927caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
20937caff0fcSAndrey Gusakov 	}
20947caff0fcSAndrey Gusakov 
20957caff0fcSAndrey Gusakov 	tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
20967caff0fcSAndrey Gusakov 	if (IS_ERR(tc->regmap)) {
20977caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->regmap);
20987caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to initialize regmap: %d\n", ret);
20997caff0fcSAndrey Gusakov 		return ret;
21007caff0fcSAndrey Gusakov 	}
21017caff0fcSAndrey Gusakov 
2102f25ee501STomi Valkeinen 	ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
2103f25ee501STomi Valkeinen 				   &tc->hpd_pin);
2104f25ee501STomi Valkeinen 	if (ret) {
2105f25ee501STomi Valkeinen 		tc->hpd_pin = -ENODEV;
2106f25ee501STomi Valkeinen 	} else {
2107f25ee501STomi Valkeinen 		if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
2108f25ee501STomi Valkeinen 			dev_err(dev, "failed to parse HPD number\n");
2109f25ee501STomi Valkeinen 			return ret;
2110f25ee501STomi Valkeinen 		}
2111f25ee501STomi Valkeinen 	}
2112f25ee501STomi Valkeinen 
2113f25ee501STomi Valkeinen 	if (client->irq > 0) {
2114f25ee501STomi Valkeinen 		/* enable SysErr */
2115f25ee501STomi Valkeinen 		regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
2116f25ee501STomi Valkeinen 
2117f25ee501STomi Valkeinen 		ret = devm_request_threaded_irq(dev, client->irq,
2118f25ee501STomi Valkeinen 						NULL, tc_irq_handler,
2119f25ee501STomi Valkeinen 						IRQF_ONESHOT,
2120f25ee501STomi Valkeinen 						"tc358767-irq", tc);
2121f25ee501STomi Valkeinen 		if (ret) {
2122f25ee501STomi Valkeinen 			dev_err(dev, "failed to register dp interrupt\n");
2123f25ee501STomi Valkeinen 			return ret;
2124f25ee501STomi Valkeinen 		}
2125f25ee501STomi Valkeinen 
2126f25ee501STomi Valkeinen 		tc->have_irq = true;
2127f25ee501STomi Valkeinen 	}
2128f25ee501STomi Valkeinen 
21297caff0fcSAndrey Gusakov 	ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
21307caff0fcSAndrey Gusakov 	if (ret) {
21317caff0fcSAndrey Gusakov 		dev_err(tc->dev, "can not read device ID: %d\n", ret);
21327caff0fcSAndrey Gusakov 		return ret;
21337caff0fcSAndrey Gusakov 	}
21347caff0fcSAndrey Gusakov 
21357caff0fcSAndrey Gusakov 	if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
21367caff0fcSAndrey Gusakov 		dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
21377caff0fcSAndrey Gusakov 		return -EINVAL;
21387caff0fcSAndrey Gusakov 	}
21397caff0fcSAndrey Gusakov 
21407caff0fcSAndrey Gusakov 	tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
21417caff0fcSAndrey Gusakov 
214252c2197aSLucas Stach 	if (!tc->reset_gpio) {
214352c2197aSLucas Stach 		/*
214452c2197aSLucas Stach 		 * If the reset pin isn't present, do a software reset. It isn't
214552c2197aSLucas Stach 		 * as thorough as the hardware reset, as we can't reset the I2C
214652c2197aSLucas Stach 		 * communication block for obvious reasons, but it's getting the
214752c2197aSLucas Stach 		 * chip into a defined state.
214852c2197aSLucas Stach 		 */
214952c2197aSLucas Stach 		regmap_update_bits(tc->regmap, SYSRSTENB,
215052c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
215152c2197aSLucas Stach 				0);
215252c2197aSLucas Stach 		regmap_update_bits(tc->regmap, SYSRSTENB,
215352c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
215452c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP);
215552c2197aSLucas Stach 		usleep_range(5000, 10000);
215652c2197aSLucas Stach 	}
215752c2197aSLucas Stach 
2158f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
2159f25ee501STomi Valkeinen 		u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
2160f25ee501STomi Valkeinen 		u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
2161f25ee501STomi Valkeinen 
2162f25ee501STomi Valkeinen 		/* Set LCNT to 2ms */
2163f25ee501STomi Valkeinen 		regmap_write(tc->regmap, lcnt_reg,
2164f25ee501STomi Valkeinen 			     clk_get_rate(tc->refclk) * 2 / 1000);
2165f25ee501STomi Valkeinen 		/* We need the "alternate" mode for HPD */
2166f25ee501STomi Valkeinen 		regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
2167f25ee501STomi Valkeinen 
2168f25ee501STomi Valkeinen 		if (tc->have_irq) {
2169f25ee501STomi Valkeinen 			/* enable H & LC */
2170f25ee501STomi Valkeinen 			regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
2171f25ee501STomi Valkeinen 		}
2172f25ee501STomi Valkeinen 	}
2173f25ee501STomi Valkeinen 
2174bbfd3190SMarek Vasut 	if (tc->bridge.type != DRM_MODE_CONNECTOR_DPI) { /* (e)DP output */
21757caff0fcSAndrey Gusakov 		ret = tc_aux_link_setup(tc);
21767caff0fcSAndrey Gusakov 		if (ret)
21777caff0fcSAndrey Gusakov 			return ret;
2178bbfd3190SMarek Vasut 	}
21797caff0fcSAndrey Gusakov 
21807caff0fcSAndrey Gusakov 	tc->bridge.of_node = dev->of_node;
2181dc01732eSInki Dae 	drm_bridge_add(&tc->bridge);
21827caff0fcSAndrey Gusakov 
21837caff0fcSAndrey Gusakov 	i2c_set_clientdata(client, tc);
21847caff0fcSAndrey Gusakov 
21853080c21aSMarek Vasut 	if (tc->input_connector_dsi) {			/* DSI input */
2186bbfd3190SMarek Vasut 		ret = tc_mipi_dsi_host_attach(tc);
2187bbfd3190SMarek Vasut 		if (ret) {
2188bbfd3190SMarek Vasut 			drm_bridge_remove(&tc->bridge);
2189bbfd3190SMarek Vasut 			return ret;
2190bbfd3190SMarek Vasut 		}
2191bbfd3190SMarek Vasut 	}
2192bbfd3190SMarek Vasut 
21937caff0fcSAndrey Gusakov 	return 0;
21947caff0fcSAndrey Gusakov }
21957caff0fcSAndrey Gusakov 
21967caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client)
21977caff0fcSAndrey Gusakov {
21987caff0fcSAndrey Gusakov 	struct tc_data *tc = i2c_get_clientdata(client);
21997caff0fcSAndrey Gusakov 
22007caff0fcSAndrey Gusakov 	drm_bridge_remove(&tc->bridge);
22017caff0fcSAndrey Gusakov 
22027caff0fcSAndrey Gusakov 	return 0;
22037caff0fcSAndrey Gusakov }
22047caff0fcSAndrey Gusakov 
22057caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = {
22067caff0fcSAndrey Gusakov 	{ "tc358767", 0 },
22077caff0fcSAndrey Gusakov 	{ }
22087caff0fcSAndrey Gusakov };
22097caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
22107caff0fcSAndrey Gusakov 
22117caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = {
22127caff0fcSAndrey Gusakov 	{ .compatible = "toshiba,tc358767", },
22137caff0fcSAndrey Gusakov 	{ }
22147caff0fcSAndrey Gusakov };
22157caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids);
22167caff0fcSAndrey Gusakov 
22177caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = {
22187caff0fcSAndrey Gusakov 	.driver = {
22197caff0fcSAndrey Gusakov 		.name = "tc358767",
22207caff0fcSAndrey Gusakov 		.of_match_table = tc358767_of_ids,
22217caff0fcSAndrey Gusakov 	},
22227caff0fcSAndrey Gusakov 	.id_table = tc358767_i2c_ids,
22237caff0fcSAndrey Gusakov 	.probe = tc_probe,
22247caff0fcSAndrey Gusakov 	.remove	= tc_remove,
22257caff0fcSAndrey Gusakov };
22267caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver);
22277caff0fcSAndrey Gusakov 
22287caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
22297caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver");
22307caff0fcSAndrey Gusakov MODULE_LICENSE("GPL");
2231