xref: /openbmc/linux/drivers/gpu/drm/bridge/tc358767.c (revision 52c2197aae1b9809830d59bc8f5fa95f7372b0c7)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
27caff0fcSAndrey Gusakov /*
37caff0fcSAndrey Gusakov  * tc358767 eDP bridge driver
47caff0fcSAndrey Gusakov  *
57caff0fcSAndrey Gusakov  * Copyright (C) 2016 CogentEmbedded Inc
67caff0fcSAndrey Gusakov  * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
77caff0fcSAndrey Gusakov  *
87caff0fcSAndrey Gusakov  * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
97caff0fcSAndrey Gusakov  *
102f51be09SAndrey Gusakov  * Copyright (C) 2016 Zodiac Inflight Innovations
112f51be09SAndrey Gusakov  *
127caff0fcSAndrey Gusakov  * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
137caff0fcSAndrey Gusakov  *
147caff0fcSAndrey Gusakov  * Copyright (C) 2012 Texas Instruments
157caff0fcSAndrey Gusakov  * Author: Rob Clark <robdclark@gmail.com>
167caff0fcSAndrey Gusakov  */
177caff0fcSAndrey Gusakov 
183f072c30SAndrey Smirnov #include <linux/bitfield.h>
197caff0fcSAndrey Gusakov #include <linux/clk.h>
207caff0fcSAndrey Gusakov #include <linux/device.h>
217caff0fcSAndrey Gusakov #include <linux/gpio/consumer.h>
227caff0fcSAndrey Gusakov #include <linux/i2c.h>
237caff0fcSAndrey Gusakov #include <linux/kernel.h>
247caff0fcSAndrey Gusakov #include <linux/module.h>
257caff0fcSAndrey Gusakov #include <linux/regmap.h>
267caff0fcSAndrey Gusakov #include <linux/slab.h>
277caff0fcSAndrey Gusakov 
287caff0fcSAndrey Gusakov #include <drm/drm_atomic_helper.h>
297caff0fcSAndrey Gusakov #include <drm/drm_dp_helper.h>
307caff0fcSAndrey Gusakov #include <drm/drm_edid.h>
317caff0fcSAndrey Gusakov #include <drm/drm_of.h>
327caff0fcSAndrey Gusakov #include <drm/drm_panel.h>
33fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
347caff0fcSAndrey Gusakov 
357caff0fcSAndrey Gusakov /* Registers */
367caff0fcSAndrey Gusakov 
377caff0fcSAndrey Gusakov /* Display Parallel Interface */
387caff0fcSAndrey Gusakov #define DPIPXLFMT		0x0440
397caff0fcSAndrey Gusakov #define VS_POL_ACTIVE_LOW		(1 << 10)
407caff0fcSAndrey Gusakov #define HS_POL_ACTIVE_LOW		(1 << 9)
417caff0fcSAndrey Gusakov #define DE_POL_ACTIVE_HIGH		(0 << 8)
427caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG1		(0 << 2) /* LSB aligned */
437caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG2		(1 << 2) /* Loosely Packed */
447caff0fcSAndrey Gusakov #define SUB_CFG_TYPE_CONFIG3		(2 << 2) /* LSB aligned 8-bit */
457caff0fcSAndrey Gusakov #define DPI_BPP_RGB888			(0 << 0)
467caff0fcSAndrey Gusakov #define DPI_BPP_RGB666			(1 << 0)
477caff0fcSAndrey Gusakov #define DPI_BPP_RGB565			(2 << 0)
487caff0fcSAndrey Gusakov 
497caff0fcSAndrey Gusakov /* Video Path */
507caff0fcSAndrey Gusakov #define VPCTRL0			0x0450
513f072c30SAndrey Smirnov #define VSDELAY			GENMASK(31, 20)
527caff0fcSAndrey Gusakov #define OPXLFMT_RGB666			(0 << 8)
537caff0fcSAndrey Gusakov #define OPXLFMT_RGB888			(1 << 8)
547caff0fcSAndrey Gusakov #define FRMSYNC_DISABLED		(0 << 4) /* Video Timing Gen Disabled */
557caff0fcSAndrey Gusakov #define FRMSYNC_ENABLED			(1 << 4) /* Video Timing Gen Enabled */
567caff0fcSAndrey Gusakov #define MSF_DISABLED			(0 << 0) /* Magic Square FRC disabled */
577caff0fcSAndrey Gusakov #define MSF_ENABLED			(1 << 0) /* Magic Square FRC enabled */
587caff0fcSAndrey Gusakov #define HTIM01			0x0454
593f072c30SAndrey Smirnov #define HPW			GENMASK(8, 0)
603f072c30SAndrey Smirnov #define HBPR			GENMASK(24, 16)
617caff0fcSAndrey Gusakov #define HTIM02			0x0458
623f072c30SAndrey Smirnov #define HDISPR			GENMASK(10, 0)
633f072c30SAndrey Smirnov #define HFPR			GENMASK(24, 16)
647caff0fcSAndrey Gusakov #define VTIM01			0x045c
653f072c30SAndrey Smirnov #define VSPR			GENMASK(7, 0)
663f072c30SAndrey Smirnov #define VBPR			GENMASK(23, 16)
677caff0fcSAndrey Gusakov #define VTIM02			0x0460
683f072c30SAndrey Smirnov #define VFPR			GENMASK(23, 16)
693f072c30SAndrey Smirnov #define VDISPR			GENMASK(10, 0)
707caff0fcSAndrey Gusakov #define VFUEN0			0x0464
717caff0fcSAndrey Gusakov #define VFUEN				BIT(0)   /* Video Frame Timing Upload */
727caff0fcSAndrey Gusakov 
737caff0fcSAndrey Gusakov /* System */
747caff0fcSAndrey Gusakov #define TC_IDREG		0x0500
75f25ee501STomi Valkeinen #define SYSSTAT			0x0508
767caff0fcSAndrey Gusakov #define SYSCTRL			0x0510
777caff0fcSAndrey Gusakov #define DP0_AUDSRC_NO_INPUT		(0 << 3)
787caff0fcSAndrey Gusakov #define DP0_AUDSRC_I2S_RX		(1 << 3)
797caff0fcSAndrey Gusakov #define DP0_VIDSRC_NO_INPUT		(0 << 0)
807caff0fcSAndrey Gusakov #define DP0_VIDSRC_DSI_RX		(1 << 0)
817caff0fcSAndrey Gusakov #define DP0_VIDSRC_DPI_RX		(2 << 0)
827caff0fcSAndrey Gusakov #define DP0_VIDSRC_COLOR_BAR		(3 << 0)
83*52c2197aSLucas Stach #define SYSRSTENB		0x050c
84*52c2197aSLucas Stach #define ENBI2C				(1 << 0)
85*52c2197aSLucas Stach #define ENBLCD0				(1 << 2)
86*52c2197aSLucas Stach #define ENBBM				(1 << 3)
87*52c2197aSLucas Stach #define ENBDSIRX			(1 << 4)
88*52c2197aSLucas Stach #define ENBREG				(1 << 5)
89*52c2197aSLucas Stach #define ENBHDCP				(1 << 8)
90af9526f2STomi Valkeinen #define GPIOM			0x0540
91f25ee501STomi Valkeinen #define GPIOC			0x0544
92f25ee501STomi Valkeinen #define GPIOO			0x0548
93af9526f2STomi Valkeinen #define GPIOI			0x054c
94af9526f2STomi Valkeinen #define INTCTL_G		0x0560
95af9526f2STomi Valkeinen #define INTSTS_G		0x0564
96f25ee501STomi Valkeinen 
97f25ee501STomi Valkeinen #define INT_SYSERR		BIT(16)
98f25ee501STomi Valkeinen #define INT_GPIO_H(x)		(1 << (x == 0 ? 2 : 10))
99f25ee501STomi Valkeinen #define INT_GPIO_LC(x)		(1 << (x == 0 ? 3 : 11))
100f25ee501STomi Valkeinen 
101af9526f2STomi Valkeinen #define INT_GP0_LCNT		0x0584
102af9526f2STomi Valkeinen #define INT_GP1_LCNT		0x0588
1037caff0fcSAndrey Gusakov 
1047caff0fcSAndrey Gusakov /* Control */
1057caff0fcSAndrey Gusakov #define DP0CTL			0x0600
1067caff0fcSAndrey Gusakov #define VID_MN_GEN			BIT(6)   /* Auto-generate M/N values */
1077caff0fcSAndrey Gusakov #define EF_EN				BIT(5)   /* Enable Enhanced Framing */
1087caff0fcSAndrey Gusakov #define VID_EN				BIT(1)   /* Video transmission enable */
1097caff0fcSAndrey Gusakov #define DP_EN				BIT(0)   /* Enable DPTX function */
1107caff0fcSAndrey Gusakov 
1117caff0fcSAndrey Gusakov /* Clocks */
1127caff0fcSAndrey Gusakov #define DP0_VIDMNGEN0		0x0610
1137caff0fcSAndrey Gusakov #define DP0_VIDMNGEN1		0x0614
1147caff0fcSAndrey Gusakov #define DP0_VMNGENSTATUS	0x0618
1157caff0fcSAndrey Gusakov 
1167caff0fcSAndrey Gusakov /* Main Channel */
1177caff0fcSAndrey Gusakov #define DP0_SECSAMPLE		0x0640
1187caff0fcSAndrey Gusakov #define DP0_VIDSYNCDELAY	0x0644
1193f072c30SAndrey Smirnov #define VID_SYNC_DLY		GENMASK(15, 0)
1203f072c30SAndrey Smirnov #define THRESH_DLY		GENMASK(31, 16)
1213f072c30SAndrey Smirnov 
1227caff0fcSAndrey Gusakov #define DP0_TOTALVAL		0x0648
1233f072c30SAndrey Smirnov #define H_TOTAL			GENMASK(15, 0)
1243f072c30SAndrey Smirnov #define V_TOTAL			GENMASK(31, 16)
1257caff0fcSAndrey Gusakov #define DP0_STARTVAL		0x064c
1263f072c30SAndrey Smirnov #define H_START			GENMASK(15, 0)
1273f072c30SAndrey Smirnov #define V_START			GENMASK(31, 16)
1287caff0fcSAndrey Gusakov #define DP0_ACTIVEVAL		0x0650
1293f072c30SAndrey Smirnov #define H_ACT			GENMASK(15, 0)
1303f072c30SAndrey Smirnov #define V_ACT			GENMASK(31, 16)
1313f072c30SAndrey Smirnov 
1327caff0fcSAndrey Gusakov #define DP0_SYNCVAL		0x0654
1333f072c30SAndrey Smirnov #define VS_WIDTH		GENMASK(30, 16)
1343f072c30SAndrey Smirnov #define HS_WIDTH		GENMASK(14, 0)
1357923e09cSTomi Valkeinen #define SYNCVAL_HS_POL_ACTIVE_LOW	(1 << 15)
1367923e09cSTomi Valkeinen #define SYNCVAL_VS_POL_ACTIVE_LOW	(1 << 31)
1377caff0fcSAndrey Gusakov #define DP0_MISC		0x0658
138f3b8adbeSAndrey Gusakov #define TU_SIZE_RECOMMENDED		(63) /* LSCLK cycles per TU */
1393f072c30SAndrey Smirnov #define MAX_TU_SYMBOL		GENMASK(28, 23)
1403f072c30SAndrey Smirnov #define TU_SIZE			GENMASK(21, 16)
1417caff0fcSAndrey Gusakov #define BPC_6				(0 << 5)
1427caff0fcSAndrey Gusakov #define BPC_8				(1 << 5)
1437caff0fcSAndrey Gusakov 
1447caff0fcSAndrey Gusakov /* AUX channel */
1457caff0fcSAndrey Gusakov #define DP0_AUXCFG0		0x0660
146fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_BSIZE	GENMASK(11, 8)
147fdb29b73SAndrey Smirnov #define DP0_AUXCFG0_ADDR_ONLY	BIT(4)
1487caff0fcSAndrey Gusakov #define DP0_AUXCFG1		0x0664
1497caff0fcSAndrey Gusakov #define AUX_RX_FILTER_EN		BIT(16)
1507caff0fcSAndrey Gusakov 
1517caff0fcSAndrey Gusakov #define DP0_AUXADDR		0x0668
1527caff0fcSAndrey Gusakov #define DP0_AUXWDATA(i)		(0x066c + (i) * 4)
1537caff0fcSAndrey Gusakov #define DP0_AUXRDATA(i)		(0x067c + (i) * 4)
1547caff0fcSAndrey Gusakov #define DP0_AUXSTATUS		0x068c
15512dfe7c4SAndrey Smirnov #define AUX_BYTES		GENMASK(15, 8)
15612dfe7c4SAndrey Smirnov #define AUX_STATUS		GENMASK(7, 4)
1577caff0fcSAndrey Gusakov #define AUX_TIMEOUT		BIT(1)
1587caff0fcSAndrey Gusakov #define AUX_BUSY		BIT(0)
1597caff0fcSAndrey Gusakov #define DP0_AUXI2CADR		0x0698
1607caff0fcSAndrey Gusakov 
1617caff0fcSAndrey Gusakov /* Link Training */
1627caff0fcSAndrey Gusakov #define DP0_SRCCTRL		0x06a0
1637caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SCRMBLDIS		BIT(13)
1647caff0fcSAndrey Gusakov #define DP0_SRCCTRL_EN810B		BIT(12)
1657caff0fcSAndrey Gusakov #define DP0_SRCCTRL_NOTP		(0 << 8)
1667caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP1			(1 << 8)
1677caff0fcSAndrey Gusakov #define DP0_SRCCTRL_TP2			(2 << 8)
1687caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANESKEW		BIT(7)
1697caff0fcSAndrey Gusakov #define DP0_SRCCTRL_SSCG		BIT(3)
1707caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_1		(0 << 2)
1717caff0fcSAndrey Gusakov #define DP0_SRCCTRL_LANES_2		(1 << 2)
1727caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW27		(1 << 1)
1737caff0fcSAndrey Gusakov #define DP0_SRCCTRL_BW162		(0 << 1)
1747caff0fcSAndrey Gusakov #define DP0_SRCCTRL_AUTOCORRECT		BIT(0)
1757caff0fcSAndrey Gusakov #define DP0_LTSTAT		0x06d0
1767caff0fcSAndrey Gusakov #define LT_LOOPDONE			BIT(13)
1777caff0fcSAndrey Gusakov #define LT_STATUS_MASK			(0x1f << 8)
1787caff0fcSAndrey Gusakov #define LT_CHANNEL1_EQ_BITS		(DP_CHANNEL_EQ_BITS << 4)
1797caff0fcSAndrey Gusakov #define LT_INTERLANE_ALIGN_DONE		BIT(3)
1807caff0fcSAndrey Gusakov #define LT_CHANNEL0_EQ_BITS		(DP_CHANNEL_EQ_BITS)
1817caff0fcSAndrey Gusakov #define DP0_SNKLTCHGREQ		0x06d4
1827caff0fcSAndrey Gusakov #define DP0_LTLOOPCTRL		0x06d8
1837caff0fcSAndrey Gusakov #define DP0_SNKLTCTRL		0x06e4
1847caff0fcSAndrey Gusakov 
185adf41098STomi Valkeinen #define DP1_SRCCTRL		0x07a0
186adf41098STomi Valkeinen 
1877caff0fcSAndrey Gusakov /* PHY */
1887caff0fcSAndrey Gusakov #define DP_PHY_CTRL		0x0800
1897caff0fcSAndrey Gusakov #define DP_PHY_RST			BIT(28)  /* DP PHY Global Soft Reset */
1907caff0fcSAndrey Gusakov #define BGREN				BIT(25)  /* AUX PHY BGR Enable */
1917caff0fcSAndrey Gusakov #define PWR_SW_EN			BIT(24)  /* PHY Power Switch Enable */
1927caff0fcSAndrey Gusakov #define PHY_M1_RST			BIT(12)  /* Reset PHY1 Main Channel */
1937caff0fcSAndrey Gusakov #define PHY_RDY				BIT(16)  /* PHY Main Channels Ready */
1947caff0fcSAndrey Gusakov #define PHY_M0_RST			BIT(8)   /* Reset PHY0 Main Channel */
195adf41098STomi Valkeinen #define PHY_2LANE			BIT(2)   /* PHY Enable 2 lanes */
1967caff0fcSAndrey Gusakov #define PHY_A0_EN			BIT(1)   /* PHY Aux Channel0 Enable */
1977caff0fcSAndrey Gusakov #define PHY_M0_EN			BIT(0)   /* PHY Main Channel0 Enable */
1987caff0fcSAndrey Gusakov 
1997caff0fcSAndrey Gusakov /* PLL */
2007caff0fcSAndrey Gusakov #define DP0_PLLCTRL		0x0900
2017caff0fcSAndrey Gusakov #define DP1_PLLCTRL		0x0904	/* not defined in DS */
2027caff0fcSAndrey Gusakov #define PXL_PLLCTRL		0x0908
2037caff0fcSAndrey Gusakov #define PLLUPDATE			BIT(2)
2047caff0fcSAndrey Gusakov #define PLLBYP				BIT(1)
2057caff0fcSAndrey Gusakov #define PLLEN				BIT(0)
2067caff0fcSAndrey Gusakov #define PXL_PLLPARAM		0x0914
2077caff0fcSAndrey Gusakov #define IN_SEL_REFCLK			(0 << 14)
2087caff0fcSAndrey Gusakov #define SYS_PLLPARAM		0x0918
2097caff0fcSAndrey Gusakov #define REF_FREQ_38M4			(0 << 8) /* 38.4 MHz */
2107caff0fcSAndrey Gusakov #define REF_FREQ_19M2			(1 << 8) /* 19.2 MHz */
2117caff0fcSAndrey Gusakov #define REF_FREQ_26M			(2 << 8) /* 26 MHz */
2127caff0fcSAndrey Gusakov #define REF_FREQ_13M			(3 << 8) /* 13 MHz */
2137caff0fcSAndrey Gusakov #define SYSCLK_SEL_LSCLK		(0 << 4)
2147caff0fcSAndrey Gusakov #define LSCLK_DIV_1			(0 << 0)
2157caff0fcSAndrey Gusakov #define LSCLK_DIV_2			(1 << 0)
2167caff0fcSAndrey Gusakov 
2177caff0fcSAndrey Gusakov /* Test & Debug */
2187caff0fcSAndrey Gusakov #define TSTCTL			0x0a00
2193f072c30SAndrey Smirnov #define COLOR_R			GENMASK(31, 24)
2203f072c30SAndrey Smirnov #define COLOR_G			GENMASK(23, 16)
2213f072c30SAndrey Smirnov #define COLOR_B			GENMASK(15, 8)
2223f072c30SAndrey Smirnov #define ENI2CFILTER		BIT(4)
2233f072c30SAndrey Smirnov #define COLOR_BAR_MODE		GENMASK(1, 0)
2243f072c30SAndrey Smirnov #define COLOR_BAR_MODE_BARS	2
2257caff0fcSAndrey Gusakov #define PLL_DBG			0x0a04
2267caff0fcSAndrey Gusakov 
2277caff0fcSAndrey Gusakov static bool tc_test_pattern;
2287caff0fcSAndrey Gusakov module_param_named(test, tc_test_pattern, bool, 0644);
2297caff0fcSAndrey Gusakov 
2307caff0fcSAndrey Gusakov struct tc_edp_link {
2317caff0fcSAndrey Gusakov 	struct drm_dp_link	base;
2327caff0fcSAndrey Gusakov 	u8			assr;
233e5607637STomi Valkeinen 	bool			scrambler_dis;
234e5607637STomi Valkeinen 	bool			spread;
2357caff0fcSAndrey Gusakov };
2367caff0fcSAndrey Gusakov 
2377caff0fcSAndrey Gusakov struct tc_data {
2387caff0fcSAndrey Gusakov 	struct device		*dev;
2397caff0fcSAndrey Gusakov 	struct regmap		*regmap;
2407caff0fcSAndrey Gusakov 	struct drm_dp_aux	aux;
2417caff0fcSAndrey Gusakov 
2427caff0fcSAndrey Gusakov 	struct drm_bridge	bridge;
2437caff0fcSAndrey Gusakov 	struct drm_connector	connector;
2447caff0fcSAndrey Gusakov 	struct drm_panel	*panel;
2457caff0fcSAndrey Gusakov 
2467caff0fcSAndrey Gusakov 	/* link settings */
2477caff0fcSAndrey Gusakov 	struct tc_edp_link	link;
2487caff0fcSAndrey Gusakov 
2497caff0fcSAndrey Gusakov 	/* display edid */
2507caff0fcSAndrey Gusakov 	struct edid		*edid;
2517caff0fcSAndrey Gusakov 	/* current mode */
25246648a3cSTomi Valkeinen 	struct drm_display_mode	mode;
2537caff0fcSAndrey Gusakov 
2547caff0fcSAndrey Gusakov 	u32			rev;
2557caff0fcSAndrey Gusakov 	u8			assr;
2567caff0fcSAndrey Gusakov 
2577caff0fcSAndrey Gusakov 	struct gpio_desc	*sd_gpio;
2587caff0fcSAndrey Gusakov 	struct gpio_desc	*reset_gpio;
2597caff0fcSAndrey Gusakov 	struct clk		*refclk;
260f25ee501STomi Valkeinen 
261f25ee501STomi Valkeinen 	/* do we have IRQ */
262f25ee501STomi Valkeinen 	bool			have_irq;
263f25ee501STomi Valkeinen 
264f25ee501STomi Valkeinen 	/* HPD pin number (0 or 1) or -ENODEV */
265f25ee501STomi Valkeinen 	int			hpd_pin;
2667caff0fcSAndrey Gusakov };
2677caff0fcSAndrey Gusakov 
2687caff0fcSAndrey Gusakov static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
2697caff0fcSAndrey Gusakov {
2707caff0fcSAndrey Gusakov 	return container_of(a, struct tc_data, aux);
2717caff0fcSAndrey Gusakov }
2727caff0fcSAndrey Gusakov 
2737caff0fcSAndrey Gusakov static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
2747caff0fcSAndrey Gusakov {
2757caff0fcSAndrey Gusakov 	return container_of(b, struct tc_data, bridge);
2767caff0fcSAndrey Gusakov }
2777caff0fcSAndrey Gusakov 
2787caff0fcSAndrey Gusakov static inline struct tc_data *connector_to_tc(struct drm_connector *c)
2797caff0fcSAndrey Gusakov {
2807caff0fcSAndrey Gusakov 	return container_of(c, struct tc_data, connector);
2817caff0fcSAndrey Gusakov }
2827caff0fcSAndrey Gusakov 
28393a10569SAndrey Smirnov static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
2847caff0fcSAndrey Gusakov 				  unsigned int cond_mask,
2857caff0fcSAndrey Gusakov 				  unsigned int cond_value,
2867caff0fcSAndrey Gusakov 				  unsigned long sleep_us, u64 timeout_us)
2877caff0fcSAndrey Gusakov {
2887caff0fcSAndrey Gusakov 	unsigned int val;
2897caff0fcSAndrey Gusakov 
29093a10569SAndrey Smirnov 	return regmap_read_poll_timeout(tc->regmap, addr, val,
29193a10569SAndrey Smirnov 					(val & cond_mask) == cond_value,
29293a10569SAndrey Smirnov 					sleep_us, timeout_us);
2937caff0fcSAndrey Gusakov }
2947caff0fcSAndrey Gusakov 
29572648926SAndrey Smirnov static int tc_aux_wait_busy(struct tc_data *tc)
2967caff0fcSAndrey Gusakov {
29772648926SAndrey Smirnov 	return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 1000, 100000);
2987caff0fcSAndrey Gusakov }
2997caff0fcSAndrey Gusakov 
300792a081aSAndrey Smirnov static int tc_aux_write_data(struct tc_data *tc, const void *data,
301792a081aSAndrey Smirnov 			     size_t size)
302792a081aSAndrey Smirnov {
303792a081aSAndrey Smirnov 	u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
304792a081aSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
305792a081aSAndrey Smirnov 
306792a081aSAndrey Smirnov 	memcpy(auxwdata, data, size);
307792a081aSAndrey Smirnov 
308792a081aSAndrey Smirnov 	ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
309792a081aSAndrey Smirnov 	if (ret)
310792a081aSAndrey Smirnov 		return ret;
311792a081aSAndrey Smirnov 
312792a081aSAndrey Smirnov 	return size;
313792a081aSAndrey Smirnov }
314792a081aSAndrey Smirnov 
31553b166dcSAndrey Smirnov static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
31653b166dcSAndrey Smirnov {
31753b166dcSAndrey Smirnov 	u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
31853b166dcSAndrey Smirnov 	int ret, count = ALIGN(size, sizeof(u32));
31953b166dcSAndrey Smirnov 
32053b166dcSAndrey Smirnov 	ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
32153b166dcSAndrey Smirnov 	if (ret)
32253b166dcSAndrey Smirnov 		return ret;
32353b166dcSAndrey Smirnov 
32453b166dcSAndrey Smirnov 	memcpy(data, auxrdata, size);
32553b166dcSAndrey Smirnov 
32653b166dcSAndrey Smirnov 	return size;
32753b166dcSAndrey Smirnov }
32853b166dcSAndrey Smirnov 
329fdb29b73SAndrey Smirnov static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size)
330fdb29b73SAndrey Smirnov {
331fdb29b73SAndrey Smirnov 	u32 auxcfg0 = msg->request;
332fdb29b73SAndrey Smirnov 
333fdb29b73SAndrey Smirnov 	if (size)
334fdb29b73SAndrey Smirnov 		auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1);
335fdb29b73SAndrey Smirnov 	else
336fdb29b73SAndrey Smirnov 		auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY;
337fdb29b73SAndrey Smirnov 
338fdb29b73SAndrey Smirnov 	return auxcfg0;
339fdb29b73SAndrey Smirnov }
340fdb29b73SAndrey Smirnov 
3417caff0fcSAndrey Gusakov static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
3427caff0fcSAndrey Gusakov 			       struct drm_dp_aux_msg *msg)
3437caff0fcSAndrey Gusakov {
3447caff0fcSAndrey Gusakov 	struct tc_data *tc = aux_to_tc(aux);
345e0655feaSAndrey Smirnov 	size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
3467caff0fcSAndrey Gusakov 	u8 request = msg->request & ~DP_AUX_I2C_MOT;
34712dfe7c4SAndrey Smirnov 	u32 auxstatus;
3487caff0fcSAndrey Gusakov 	int ret;
3497caff0fcSAndrey Gusakov 
35072648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
3517caff0fcSAndrey Gusakov 	if (ret)
3526d0c3831SAndrey Smirnov 		return ret;
3537caff0fcSAndrey Gusakov 
354792a081aSAndrey Smirnov 	switch (request) {
355792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
356792a081aSAndrey Smirnov 	case DP_AUX_I2C_READ:
357792a081aSAndrey Smirnov 		break;
358792a081aSAndrey Smirnov 	case DP_AUX_NATIVE_WRITE:
359792a081aSAndrey Smirnov 	case DP_AUX_I2C_WRITE:
360fdb29b73SAndrey Smirnov 		if (size) {
361792a081aSAndrey Smirnov 			ret = tc_aux_write_data(tc, msg->buffer, size);
362792a081aSAndrey Smirnov 			if (ret < 0)
3636d0c3831SAndrey Smirnov 				return ret;
364fdb29b73SAndrey Smirnov 		}
365792a081aSAndrey Smirnov 		break;
366792a081aSAndrey Smirnov 	default:
3677caff0fcSAndrey Gusakov 		return -EINVAL;
3687caff0fcSAndrey Gusakov 	}
3697caff0fcSAndrey Gusakov 
3707caff0fcSAndrey Gusakov 	/* Store address */
3716d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
3726d0c3831SAndrey Smirnov 	if (ret)
3736d0c3831SAndrey Smirnov 		return ret;
3747caff0fcSAndrey Gusakov 	/* Start transfer */
375fdb29b73SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size));
3766d0c3831SAndrey Smirnov 	if (ret)
3776d0c3831SAndrey Smirnov 		return ret;
3787caff0fcSAndrey Gusakov 
37972648926SAndrey Smirnov 	ret = tc_aux_wait_busy(tc);
3807caff0fcSAndrey Gusakov 	if (ret)
3816d0c3831SAndrey Smirnov 		return ret;
3827caff0fcSAndrey Gusakov 
38312dfe7c4SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
3847caff0fcSAndrey Gusakov 	if (ret)
3856d0c3831SAndrey Smirnov 		return ret;
3867caff0fcSAndrey Gusakov 
38712dfe7c4SAndrey Smirnov 	if (auxstatus & AUX_TIMEOUT)
38812dfe7c4SAndrey Smirnov 		return -ETIMEDOUT;
389fdb29b73SAndrey Smirnov 	/*
390fdb29b73SAndrey Smirnov 	 * For some reason address-only DP_AUX_I2C_WRITE (MOT), still
391fdb29b73SAndrey Smirnov 	 * reports 1 byte transferred in its status. To deal we that
392fdb29b73SAndrey Smirnov 	 * we ignore aux_bytes field if we know that this was an
393fdb29b73SAndrey Smirnov 	 * address-only transfer
394fdb29b73SAndrey Smirnov 	 */
395fdb29b73SAndrey Smirnov 	if (size)
39612dfe7c4SAndrey Smirnov 		size = FIELD_GET(AUX_BYTES, auxstatus);
39712dfe7c4SAndrey Smirnov 	msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
39812dfe7c4SAndrey Smirnov 
39953b166dcSAndrey Smirnov 	switch (request) {
40053b166dcSAndrey Smirnov 	case DP_AUX_NATIVE_READ:
40153b166dcSAndrey Smirnov 	case DP_AUX_I2C_READ:
402fdb29b73SAndrey Smirnov 		if (size)
40353b166dcSAndrey Smirnov 			return tc_aux_read_data(tc, msg->buffer, size);
404fdb29b73SAndrey Smirnov 		break;
4057caff0fcSAndrey Gusakov 	}
4067caff0fcSAndrey Gusakov 
4077caff0fcSAndrey Gusakov 	return size;
4087caff0fcSAndrey Gusakov }
4097caff0fcSAndrey Gusakov 
4107caff0fcSAndrey Gusakov static const char * const training_pattern1_errors[] = {
4117caff0fcSAndrey Gusakov 	"No errors",
4127caff0fcSAndrey Gusakov 	"Aux write error",
4137caff0fcSAndrey Gusakov 	"Aux read error",
4147caff0fcSAndrey Gusakov 	"Max voltage reached error",
4157caff0fcSAndrey Gusakov 	"Loop counter expired error",
4167caff0fcSAndrey Gusakov 	"res", "res", "res"
4177caff0fcSAndrey Gusakov };
4187caff0fcSAndrey Gusakov 
4197caff0fcSAndrey Gusakov static const char * const training_pattern2_errors[] = {
4207caff0fcSAndrey Gusakov 	"No errors",
4217caff0fcSAndrey Gusakov 	"Aux write error",
4227caff0fcSAndrey Gusakov 	"Aux read error",
4237caff0fcSAndrey Gusakov 	"Clock recovery failed error",
4247caff0fcSAndrey Gusakov 	"Loop counter expired error",
4257caff0fcSAndrey Gusakov 	"res", "res", "res"
4267caff0fcSAndrey Gusakov };
4277caff0fcSAndrey Gusakov 
4287caff0fcSAndrey Gusakov static u32 tc_srcctrl(struct tc_data *tc)
4297caff0fcSAndrey Gusakov {
4307caff0fcSAndrey Gusakov 	/*
4317caff0fcSAndrey Gusakov 	 * No training pattern, skew lane 1 data by two LSCLK cycles with
4327caff0fcSAndrey Gusakov 	 * respect to lane 0 data, AutoCorrect Mode = 0
4337caff0fcSAndrey Gusakov 	 */
4344b30bf41STomi Valkeinen 	u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
4357caff0fcSAndrey Gusakov 
4367caff0fcSAndrey Gusakov 	if (tc->link.scrambler_dis)
4377caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SCRMBLDIS;	/* Scrambler Disabled */
4387caff0fcSAndrey Gusakov 	if (tc->link.spread)
4397caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_SSCG;	/* Spread Spectrum Enable */
4407caff0fcSAndrey Gusakov 	if (tc->link.base.num_lanes == 2)
4417caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_LANES_2;	/* Two Main Channel Lanes */
4427caff0fcSAndrey Gusakov 	if (tc->link.base.rate != 162000)
4437caff0fcSAndrey Gusakov 		reg |= DP0_SRCCTRL_BW27;	/* 2.7 Gbps link */
4447caff0fcSAndrey Gusakov 	return reg;
4457caff0fcSAndrey Gusakov }
4467caff0fcSAndrey Gusakov 
447134fb306SAndrey Smirnov static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
4487caff0fcSAndrey Gusakov {
449134fb306SAndrey Smirnov 	int ret;
450134fb306SAndrey Smirnov 
451134fb306SAndrey Smirnov 	ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
452134fb306SAndrey Smirnov 	if (ret)
453134fb306SAndrey Smirnov 		return ret;
454134fb306SAndrey Smirnov 
4557caff0fcSAndrey Gusakov 	/* Wait for PLL to lock: up to 2.09 ms, depending on refclk */
4567caff0fcSAndrey Gusakov 	usleep_range(3000, 6000);
457134fb306SAndrey Smirnov 
458134fb306SAndrey Smirnov 	return 0;
4597caff0fcSAndrey Gusakov }
4607caff0fcSAndrey Gusakov 
4617caff0fcSAndrey Gusakov static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
4627caff0fcSAndrey Gusakov {
4637caff0fcSAndrey Gusakov 	int ret;
4647caff0fcSAndrey Gusakov 	int i_pre, best_pre = 1;
4657caff0fcSAndrey Gusakov 	int i_post, best_post = 1;
4667caff0fcSAndrey Gusakov 	int div, best_div = 1;
4677caff0fcSAndrey Gusakov 	int mul, best_mul = 1;
4687caff0fcSAndrey Gusakov 	int delta, best_delta;
4697caff0fcSAndrey Gusakov 	int ext_div[] = {1, 2, 3, 5, 7};
4707caff0fcSAndrey Gusakov 	int best_pixelclock = 0;
4717caff0fcSAndrey Gusakov 	int vco_hi = 0;
4726d0c3831SAndrey Smirnov 	u32 pxl_pllparam;
4737caff0fcSAndrey Gusakov 
4747caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
4757caff0fcSAndrey Gusakov 		refclk);
4767caff0fcSAndrey Gusakov 	best_delta = pixelclock;
4777caff0fcSAndrey Gusakov 	/* Loop over all possible ext_divs, skipping invalid configurations */
4787caff0fcSAndrey Gusakov 	for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
4797caff0fcSAndrey Gusakov 		/*
4807caff0fcSAndrey Gusakov 		 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
4817caff0fcSAndrey Gusakov 		 * We don't allow any refclk > 200 MHz, only check lower bounds.
4827caff0fcSAndrey Gusakov 		 */
4837caff0fcSAndrey Gusakov 		if (refclk / ext_div[i_pre] < 1000000)
4847caff0fcSAndrey Gusakov 			continue;
4857caff0fcSAndrey Gusakov 		for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
4867caff0fcSAndrey Gusakov 			for (div = 1; div <= 16; div++) {
4877caff0fcSAndrey Gusakov 				u32 clk;
4887caff0fcSAndrey Gusakov 				u64 tmp;
4897caff0fcSAndrey Gusakov 
4907caff0fcSAndrey Gusakov 				tmp = pixelclock * ext_div[i_pre] *
4917caff0fcSAndrey Gusakov 				      ext_div[i_post] * div;
4927caff0fcSAndrey Gusakov 				do_div(tmp, refclk);
4937caff0fcSAndrey Gusakov 				mul = tmp;
4947caff0fcSAndrey Gusakov 
4957caff0fcSAndrey Gusakov 				/* Check limits */
4967caff0fcSAndrey Gusakov 				if ((mul < 1) || (mul > 128))
4977caff0fcSAndrey Gusakov 					continue;
4987caff0fcSAndrey Gusakov 
4997caff0fcSAndrey Gusakov 				clk = (refclk / ext_div[i_pre] / div) * mul;
5007caff0fcSAndrey Gusakov 				/*
5017caff0fcSAndrey Gusakov 				 * refclk * mul / (ext_pre_div * pre_div)
5027caff0fcSAndrey Gusakov 				 * should be in the 150 to 650 MHz range
5037caff0fcSAndrey Gusakov 				 */
5047caff0fcSAndrey Gusakov 				if ((clk > 650000000) || (clk < 150000000))
5057caff0fcSAndrey Gusakov 					continue;
5067caff0fcSAndrey Gusakov 
5077caff0fcSAndrey Gusakov 				clk = clk / ext_div[i_post];
5087caff0fcSAndrey Gusakov 				delta = clk - pixelclock;
5097caff0fcSAndrey Gusakov 
5107caff0fcSAndrey Gusakov 				if (abs(delta) < abs(best_delta)) {
5117caff0fcSAndrey Gusakov 					best_pre = i_pre;
5127caff0fcSAndrey Gusakov 					best_post = i_post;
5137caff0fcSAndrey Gusakov 					best_div = div;
5147caff0fcSAndrey Gusakov 					best_mul = mul;
5157caff0fcSAndrey Gusakov 					best_delta = delta;
5167caff0fcSAndrey Gusakov 					best_pixelclock = clk;
5177caff0fcSAndrey Gusakov 				}
5187caff0fcSAndrey Gusakov 			}
5197caff0fcSAndrey Gusakov 		}
5207caff0fcSAndrey Gusakov 	}
5217caff0fcSAndrey Gusakov 	if (best_pixelclock == 0) {
5227caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
5237caff0fcSAndrey Gusakov 			pixelclock);
5247caff0fcSAndrey Gusakov 		return -EINVAL;
5257caff0fcSAndrey Gusakov 	}
5267caff0fcSAndrey Gusakov 
5277caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
5287caff0fcSAndrey Gusakov 		best_delta);
5297caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
5307caff0fcSAndrey Gusakov 		ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
5317caff0fcSAndrey Gusakov 
5327caff0fcSAndrey Gusakov 	/* if VCO >= 300 MHz */
5337caff0fcSAndrey Gusakov 	if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
5347caff0fcSAndrey Gusakov 		vco_hi = 1;
5357caff0fcSAndrey Gusakov 	/* see DS */
5367caff0fcSAndrey Gusakov 	if (best_div == 16)
5377caff0fcSAndrey Gusakov 		best_div = 0;
5387caff0fcSAndrey Gusakov 	if (best_mul == 128)
5397caff0fcSAndrey Gusakov 		best_mul = 0;
5407caff0fcSAndrey Gusakov 
5417caff0fcSAndrey Gusakov 	/* Power up PLL and switch to bypass */
5426d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
5436d0c3831SAndrey Smirnov 	if (ret)
5446d0c3831SAndrey Smirnov 		return ret;
5457caff0fcSAndrey Gusakov 
5466d0c3831SAndrey Smirnov 	pxl_pllparam  = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
5476d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
5486d0c3831SAndrey Smirnov 	pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
5496d0c3831SAndrey Smirnov 	pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
5506d0c3831SAndrey Smirnov 	pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
5516d0c3831SAndrey Smirnov 	pxl_pllparam |= best_mul; /* Multiplier for PLL */
5526d0c3831SAndrey Smirnov 
5536d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
5546d0c3831SAndrey Smirnov 	if (ret)
5556d0c3831SAndrey Smirnov 		return ret;
5567caff0fcSAndrey Gusakov 
5577caff0fcSAndrey Gusakov 	/* Force PLL parameter update and disable bypass */
558134fb306SAndrey Smirnov 	return tc_pllupdate(tc, PXL_PLLCTRL);
5597caff0fcSAndrey Gusakov }
5607caff0fcSAndrey Gusakov 
5617caff0fcSAndrey Gusakov static int tc_pxl_pll_dis(struct tc_data *tc)
5627caff0fcSAndrey Gusakov {
5637caff0fcSAndrey Gusakov 	/* Enable PLL bypass, power down PLL */
5647caff0fcSAndrey Gusakov 	return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
5657caff0fcSAndrey Gusakov }
5667caff0fcSAndrey Gusakov 
5677caff0fcSAndrey Gusakov static int tc_stream_clock_calc(struct tc_data *tc)
5687caff0fcSAndrey Gusakov {
5697caff0fcSAndrey Gusakov 	/*
5707caff0fcSAndrey Gusakov 	 * If the Stream clock and Link Symbol clock are
5717caff0fcSAndrey Gusakov 	 * asynchronous with each other, the value of M changes over
5727caff0fcSAndrey Gusakov 	 * time. This way of generating link clock and stream
5737caff0fcSAndrey Gusakov 	 * clock is called Asynchronous Clock mode. The value M
5747caff0fcSAndrey Gusakov 	 * must change while the value N stays constant. The
5757caff0fcSAndrey Gusakov 	 * value of N in this Asynchronous Clock mode must be set
5767caff0fcSAndrey Gusakov 	 * to 2^15 or 32,768.
5777caff0fcSAndrey Gusakov 	 *
5787caff0fcSAndrey Gusakov 	 * LSCLK = 1/10 of high speed link clock
5797caff0fcSAndrey Gusakov 	 *
5807caff0fcSAndrey Gusakov 	 * f_STRMCLK = M/N * f_LSCLK
5817caff0fcSAndrey Gusakov 	 * M/N = f_STRMCLK / f_LSCLK
5827caff0fcSAndrey Gusakov 	 *
5837caff0fcSAndrey Gusakov 	 */
5846d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
5857caff0fcSAndrey Gusakov }
5867caff0fcSAndrey Gusakov 
587c49f60dfSAndrey Smirnov static int tc_set_syspllparam(struct tc_data *tc)
5887caff0fcSAndrey Gusakov {
5897caff0fcSAndrey Gusakov 	unsigned long rate;
590c49f60dfSAndrey Smirnov 	u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
5917caff0fcSAndrey Gusakov 
5927caff0fcSAndrey Gusakov 	rate = clk_get_rate(tc->refclk);
5937caff0fcSAndrey Gusakov 	switch (rate) {
5947caff0fcSAndrey Gusakov 	case 38400000:
595c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_38M4;
5967caff0fcSAndrey Gusakov 		break;
5977caff0fcSAndrey Gusakov 	case 26000000:
598c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_26M;
5997caff0fcSAndrey Gusakov 		break;
6007caff0fcSAndrey Gusakov 	case 19200000:
601c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_19M2;
6027caff0fcSAndrey Gusakov 		break;
6037caff0fcSAndrey Gusakov 	case 13000000:
604c49f60dfSAndrey Smirnov 		pllparam |= REF_FREQ_13M;
6057caff0fcSAndrey Gusakov 		break;
6067caff0fcSAndrey Gusakov 	default:
6077caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
6087caff0fcSAndrey Gusakov 		return -EINVAL;
6097caff0fcSAndrey Gusakov 	}
6107caff0fcSAndrey Gusakov 
611c49f60dfSAndrey Smirnov 	return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
612c49f60dfSAndrey Smirnov }
613c49f60dfSAndrey Smirnov 
614c49f60dfSAndrey Smirnov static int tc_aux_link_setup(struct tc_data *tc)
615c49f60dfSAndrey Smirnov {
616c49f60dfSAndrey Smirnov 	int ret;
617c49f60dfSAndrey Smirnov 	u32 dp0_auxcfg1;
618c49f60dfSAndrey Smirnov 
6197caff0fcSAndrey Gusakov 	/* Setup DP-PHY / PLL */
620c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
6216d0c3831SAndrey Smirnov 	if (ret)
6226d0c3831SAndrey Smirnov 		goto err;
6237caff0fcSAndrey Gusakov 
6246d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL,
6256d0c3831SAndrey Smirnov 			   BGREN | PWR_SW_EN | PHY_A0_EN);
6266d0c3831SAndrey Smirnov 	if (ret)
6276d0c3831SAndrey Smirnov 		goto err;
6287caff0fcSAndrey Gusakov 	/*
6297caff0fcSAndrey Gusakov 	 * Initially PLLs are in bypass. Force PLL parameter update,
6307caff0fcSAndrey Gusakov 	 * disable PLL bypass, enable PLL
6317caff0fcSAndrey Gusakov 	 */
632134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
6336d0c3831SAndrey Smirnov 	if (ret)
6346d0c3831SAndrey Smirnov 		goto err;
6357caff0fcSAndrey Gusakov 
636134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
6376d0c3831SAndrey Smirnov 	if (ret)
6386d0c3831SAndrey Smirnov 		goto err;
6397caff0fcSAndrey Gusakov 
64093a10569SAndrey Smirnov 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000);
6417caff0fcSAndrey Gusakov 	if (ret == -ETIMEDOUT) {
6427caff0fcSAndrey Gusakov 		dev_err(tc->dev, "Timeout waiting for PHY to become ready");
6437caff0fcSAndrey Gusakov 		return ret;
644ca342386STomi Valkeinen 	} else if (ret) {
6457caff0fcSAndrey Gusakov 		goto err;
646ca342386STomi Valkeinen 	}
6477caff0fcSAndrey Gusakov 
6487caff0fcSAndrey Gusakov 	/* Setup AUX link */
6496d0c3831SAndrey Smirnov 	dp0_auxcfg1  = AUX_RX_FILTER_EN;
6506d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
6516d0c3831SAndrey Smirnov 	dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
6526d0c3831SAndrey Smirnov 
6536d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
6546d0c3831SAndrey Smirnov 	if (ret)
6556d0c3831SAndrey Smirnov 		goto err;
6567caff0fcSAndrey Gusakov 
6577caff0fcSAndrey Gusakov 	return 0;
6587caff0fcSAndrey Gusakov err:
6597caff0fcSAndrey Gusakov 	dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
6607caff0fcSAndrey Gusakov 	return ret;
6617caff0fcSAndrey Gusakov }
6627caff0fcSAndrey Gusakov 
6637caff0fcSAndrey Gusakov static int tc_get_display_props(struct tc_data *tc)
6647caff0fcSAndrey Gusakov {
6657caff0fcSAndrey Gusakov 	int ret;
666d174db07SAndrey Smirnov 	u8 reg;
6677caff0fcSAndrey Gusakov 
6687caff0fcSAndrey Gusakov 	/* Read DP Rx Link Capability */
6697caff0fcSAndrey Gusakov 	ret = drm_dp_link_probe(&tc->aux, &tc->link.base);
6707caff0fcSAndrey Gusakov 	if (ret < 0)
6717caff0fcSAndrey Gusakov 		goto err_dpcd_read;
672cffd2b16SAndrey Gusakov 	if (tc->link.base.rate != 162000 && tc->link.base.rate != 270000) {
673cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
674cffd2b16SAndrey Gusakov 		tc->link.base.rate = 270000;
675cffd2b16SAndrey Gusakov 	}
676cffd2b16SAndrey Gusakov 
677cffd2b16SAndrey Gusakov 	if (tc->link.base.num_lanes > 2) {
678cffd2b16SAndrey Gusakov 		dev_dbg(tc->dev, "Falling to 2 lanes\n");
679cffd2b16SAndrey Gusakov 		tc->link.base.num_lanes = 2;
680cffd2b16SAndrey Gusakov 	}
6817caff0fcSAndrey Gusakov 
682d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, &reg);
6837caff0fcSAndrey Gusakov 	if (ret < 0)
6847caff0fcSAndrey Gusakov 		goto err_dpcd_read;
685d174db07SAndrey Smirnov 	tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5;
6867caff0fcSAndrey Gusakov 
687d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, &reg);
6887caff0fcSAndrey Gusakov 	if (ret < 0)
6897caff0fcSAndrey Gusakov 		goto err_dpcd_read;
6904b30bf41STomi Valkeinen 
691e5607637STomi Valkeinen 	tc->link.scrambler_dis = false;
6927caff0fcSAndrey Gusakov 	/* read assr */
693d174db07SAndrey Smirnov 	ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, &reg);
6947caff0fcSAndrey Gusakov 	if (ret < 0)
6957caff0fcSAndrey Gusakov 		goto err_dpcd_read;
696d174db07SAndrey Smirnov 	tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
6977caff0fcSAndrey Gusakov 
6987caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
6997caff0fcSAndrey Gusakov 		tc->link.base.revision >> 4, tc->link.base.revision & 0x0f,
7007caff0fcSAndrey Gusakov 		(tc->link.base.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
7017caff0fcSAndrey Gusakov 		tc->link.base.num_lanes,
7027caff0fcSAndrey Gusakov 		(tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) ?
7037caff0fcSAndrey Gusakov 		"enhanced" : "non-enhanced");
704e5607637STomi Valkeinen 	dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
705e5607637STomi Valkeinen 		tc->link.spread ? "0.5%" : "0.0%",
706e5607637STomi Valkeinen 		tc->link.scrambler_dis ? "disabled" : "enabled");
7077caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
7087caff0fcSAndrey Gusakov 		tc->link.assr, tc->assr);
7097caff0fcSAndrey Gusakov 
7107caff0fcSAndrey Gusakov 	return 0;
7117caff0fcSAndrey Gusakov 
7127caff0fcSAndrey Gusakov err_dpcd_read:
7137caff0fcSAndrey Gusakov 	dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
7147caff0fcSAndrey Gusakov 	return ret;
7157caff0fcSAndrey Gusakov }
7167caff0fcSAndrey Gusakov 
71763f8f3baSLaurent Pinchart static int tc_set_video_mode(struct tc_data *tc,
71863f8f3baSLaurent Pinchart 			     const struct drm_display_mode *mode)
7197caff0fcSAndrey Gusakov {
7207caff0fcSAndrey Gusakov 	int ret;
7217caff0fcSAndrey Gusakov 	int vid_sync_dly;
7227caff0fcSAndrey Gusakov 	int max_tu_symbol;
7237caff0fcSAndrey Gusakov 
7247caff0fcSAndrey Gusakov 	int left_margin = mode->htotal - mode->hsync_end;
7257caff0fcSAndrey Gusakov 	int right_margin = mode->hsync_start - mode->hdisplay;
7267caff0fcSAndrey Gusakov 	int hsync_len = mode->hsync_end - mode->hsync_start;
7277caff0fcSAndrey Gusakov 	int upper_margin = mode->vtotal - mode->vsync_end;
7287caff0fcSAndrey Gusakov 	int lower_margin = mode->vsync_start - mode->vdisplay;
7297caff0fcSAndrey Gusakov 	int vsync_len = mode->vsync_end - mode->vsync_start;
7303f072c30SAndrey Smirnov 	u32 dp0_syncval;
7317caff0fcSAndrey Gusakov 
73266d1c3b9SAndrey Gusakov 	/*
73366d1c3b9SAndrey Gusakov 	 * Recommended maximum number of symbols transferred in a transfer unit:
73466d1c3b9SAndrey Gusakov 	 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
73566d1c3b9SAndrey Gusakov 	 *              (output active video bandwidth in bytes))
73666d1c3b9SAndrey Gusakov 	 * Must be less than tu_size.
73766d1c3b9SAndrey Gusakov 	 */
73866d1c3b9SAndrey Gusakov 	max_tu_symbol = TU_SIZE_RECOMMENDED - 1;
73966d1c3b9SAndrey Gusakov 
7407caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "set mode %dx%d\n",
7417caff0fcSAndrey Gusakov 		mode->hdisplay, mode->vdisplay);
7427caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
7437caff0fcSAndrey Gusakov 		left_margin, right_margin, hsync_len);
7447caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
7457caff0fcSAndrey Gusakov 		upper_margin, lower_margin, vsync_len);
7467caff0fcSAndrey Gusakov 	dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
7477caff0fcSAndrey Gusakov 
7487caff0fcSAndrey Gusakov 
74966d1c3b9SAndrey Gusakov 	/*
75066d1c3b9SAndrey Gusakov 	 * LCD Ctl Frame Size
75166d1c3b9SAndrey Gusakov 	 * datasheet is not clear of vsdelay in case of DPI
75266d1c3b9SAndrey Gusakov 	 * assume we do not need any delay when DPI is a source of
75366d1c3b9SAndrey Gusakov 	 * sync signals
75466d1c3b9SAndrey Gusakov 	 */
7556d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VPCTRL0,
7563f072c30SAndrey Smirnov 			   FIELD_PREP(VSDELAY, 0) |
7577caff0fcSAndrey Gusakov 			   OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
7586d0c3831SAndrey Smirnov 	if (ret)
7596d0c3831SAndrey Smirnov 		return ret;
7606d0c3831SAndrey Smirnov 
7616d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM01,
7623f072c30SAndrey Smirnov 			   FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
7633f072c30SAndrey Smirnov 			   FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
7646d0c3831SAndrey Smirnov 	if (ret)
7656d0c3831SAndrey Smirnov 		return ret;
7666d0c3831SAndrey Smirnov 
7676d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, HTIM02,
7683f072c30SAndrey Smirnov 			   FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
7693f072c30SAndrey Smirnov 			   FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
7706d0c3831SAndrey Smirnov 	if (ret)
7716d0c3831SAndrey Smirnov 		return ret;
7726d0c3831SAndrey Smirnov 
7736d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM01,
7743f072c30SAndrey Smirnov 			   FIELD_PREP(VBPR, upper_margin) |
7753f072c30SAndrey Smirnov 			   FIELD_PREP(VSPR, vsync_len));
7766d0c3831SAndrey Smirnov 	if (ret)
7776d0c3831SAndrey Smirnov 		return ret;
7786d0c3831SAndrey Smirnov 
7796d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VTIM02,
7803f072c30SAndrey Smirnov 			   FIELD_PREP(VFPR, lower_margin) |
7813f072c30SAndrey Smirnov 			   FIELD_PREP(VDISPR, mode->vdisplay));
7826d0c3831SAndrey Smirnov 	if (ret)
7836d0c3831SAndrey Smirnov 		return ret;
7846d0c3831SAndrey Smirnov 
7856d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
7866d0c3831SAndrey Smirnov 	if (ret)
7876d0c3831SAndrey Smirnov 		return ret;
7887caff0fcSAndrey Gusakov 
7897caff0fcSAndrey Gusakov 	/* Test pattern settings */
7906d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, TSTCTL,
7913f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_R, 120) |
7923f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_G, 20) |
7933f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_B, 99) |
7943f072c30SAndrey Smirnov 			   ENI2CFILTER |
7953f072c30SAndrey Smirnov 			   FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
7966d0c3831SAndrey Smirnov 	if (ret)
7976d0c3831SAndrey Smirnov 		return ret;
7987caff0fcSAndrey Gusakov 
7997caff0fcSAndrey Gusakov 	/* DP Main Stream Attributes */
8007caff0fcSAndrey Gusakov 	vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
8016d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
8023f072c30SAndrey Smirnov 		 FIELD_PREP(THRESH_DLY, max_tu_symbol) |
8033f072c30SAndrey Smirnov 		 FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
8047caff0fcSAndrey Gusakov 
8056d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_TOTALVAL,
8063f072c30SAndrey Smirnov 			   FIELD_PREP(H_TOTAL, mode->htotal) |
8073f072c30SAndrey Smirnov 			   FIELD_PREP(V_TOTAL, mode->vtotal));
8086d0c3831SAndrey Smirnov 	if (ret)
8096d0c3831SAndrey Smirnov 		return ret;
8107caff0fcSAndrey Gusakov 
8116d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_STARTVAL,
8123f072c30SAndrey Smirnov 			   FIELD_PREP(H_START, left_margin + hsync_len) |
8133f072c30SAndrey Smirnov 			   FIELD_PREP(V_START, upper_margin + vsync_len));
8146d0c3831SAndrey Smirnov 	if (ret)
8156d0c3831SAndrey Smirnov 		return ret;
8167caff0fcSAndrey Gusakov 
8176d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
8183f072c30SAndrey Smirnov 			   FIELD_PREP(V_ACT, mode->vdisplay) |
8193f072c30SAndrey Smirnov 			   FIELD_PREP(H_ACT, mode->hdisplay));
8206d0c3831SAndrey Smirnov 	if (ret)
8216d0c3831SAndrey Smirnov 		return ret;
8227caff0fcSAndrey Gusakov 
8233f072c30SAndrey Smirnov 	dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
8243f072c30SAndrey Smirnov 		      FIELD_PREP(HS_WIDTH, hsync_len);
8257caff0fcSAndrey Gusakov 
8263f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
8273f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
8287caff0fcSAndrey Gusakov 
8293f072c30SAndrey Smirnov 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
8303f072c30SAndrey Smirnov 		dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
8313f072c30SAndrey Smirnov 
8326d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
8336d0c3831SAndrey Smirnov 	if (ret)
8346d0c3831SAndrey Smirnov 		return ret;
8353f072c30SAndrey Smirnov 
8366d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DPIPXLFMT,
8373f072c30SAndrey Smirnov 			   VS_POL_ACTIVE_LOW | HS_POL_ACTIVE_LOW |
8383f072c30SAndrey Smirnov 			   DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 |
8393f072c30SAndrey Smirnov 			   DPI_BPP_RGB888);
8406d0c3831SAndrey Smirnov 	if (ret)
8416d0c3831SAndrey Smirnov 		return ret;
8423f072c30SAndrey Smirnov 
8436d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_MISC,
8443f072c30SAndrey Smirnov 			   FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
8453f072c30SAndrey Smirnov 			   FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
846f3b8adbeSAndrey Gusakov 			   BPC_8);
8476d0c3831SAndrey Smirnov 	if (ret)
8486d0c3831SAndrey Smirnov 		return ret;
8497caff0fcSAndrey Gusakov 
8507caff0fcSAndrey Gusakov 	return 0;
8517caff0fcSAndrey Gusakov }
8527caff0fcSAndrey Gusakov 
853f9538357STomi Valkeinen static int tc_wait_link_training(struct tc_data *tc)
8547caff0fcSAndrey Gusakov {
8557caff0fcSAndrey Gusakov 	u32 value;
8567caff0fcSAndrey Gusakov 	int ret;
8577caff0fcSAndrey Gusakov 
858aa92213fSAndrey Smirnov 	ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
859aa92213fSAndrey Smirnov 			      LT_LOOPDONE, 1, 1000);
860aa92213fSAndrey Smirnov 	if (ret) {
861f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
862aa92213fSAndrey Smirnov 		return ret;
8637caff0fcSAndrey Gusakov 	}
8647caff0fcSAndrey Gusakov 
8656d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
8666d0c3831SAndrey Smirnov 	if (ret)
8676d0c3831SAndrey Smirnov 		return ret;
868f9538357STomi Valkeinen 
869aa92213fSAndrey Smirnov 	return (value >> 8) & 0x7;
8707caff0fcSAndrey Gusakov }
8717caff0fcSAndrey Gusakov 
872cb3263b2STomi Valkeinen static int tc_main_link_enable(struct tc_data *tc)
8737caff0fcSAndrey Gusakov {
8747caff0fcSAndrey Gusakov 	struct drm_dp_aux *aux = &tc->aux;
8757caff0fcSAndrey Gusakov 	struct device *dev = tc->dev;
8767caff0fcSAndrey Gusakov 	u32 dp_phy_ctrl;
8777caff0fcSAndrey Gusakov 	u32 value;
8787caff0fcSAndrey Gusakov 	int ret;
87932d36219SAndrey Smirnov 	u8 tmp[DP_LINK_STATUS_SIZE];
8807caff0fcSAndrey Gusakov 
881cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link enable\n");
882cb3263b2STomi Valkeinen 
8836d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, DP0CTL, &value);
8846d0c3831SAndrey Smirnov 	if (ret)
8856d0c3831SAndrey Smirnov 		return ret;
88667bca92fSTomi Valkeinen 
8876d0c3831SAndrey Smirnov 	if (WARN_ON(value & DP_EN)) {
8886d0c3831SAndrey Smirnov 		ret = regmap_write(tc->regmap, DP0CTL, 0);
8896d0c3831SAndrey Smirnov 		if (ret)
8906d0c3831SAndrey Smirnov 			return ret;
8916d0c3831SAndrey Smirnov 	}
8926d0c3831SAndrey Smirnov 
8936d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
8946d0c3831SAndrey Smirnov 	if (ret)
8956d0c3831SAndrey Smirnov 		return ret;
8969a63bd6fSTomi Valkeinen 	/* SSCG and BW27 on DP1 must be set to the same as on DP0 */
8976d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP1_SRCCTRL,
8989a63bd6fSTomi Valkeinen 		 (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
8999a63bd6fSTomi Valkeinen 		 ((tc->link.base.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
9006d0c3831SAndrey Smirnov 	if (ret)
9016d0c3831SAndrey Smirnov 		return ret;
9027caff0fcSAndrey Gusakov 
903c49f60dfSAndrey Smirnov 	ret = tc_set_syspllparam(tc);
9046d0c3831SAndrey Smirnov 	if (ret)
9056d0c3831SAndrey Smirnov 		return ret;
906adf41098STomi Valkeinen 
9077caff0fcSAndrey Gusakov 	/* Setup Main Link */
9084d9d54a7STomi Valkeinen 	dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
9094d9d54a7STomi Valkeinen 	if (tc->link.base.num_lanes == 2)
9104d9d54a7STomi Valkeinen 		dp_phy_ctrl |= PHY_2LANE;
9116d0c3831SAndrey Smirnov 
9126d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9136d0c3831SAndrey Smirnov 	if (ret)
9146d0c3831SAndrey Smirnov 		return ret;
9157caff0fcSAndrey Gusakov 
9167caff0fcSAndrey Gusakov 	/* PLL setup */
917134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP0_PLLCTRL);
9186d0c3831SAndrey Smirnov 	if (ret)
9196d0c3831SAndrey Smirnov 		return ret;
9207caff0fcSAndrey Gusakov 
921134fb306SAndrey Smirnov 	ret = tc_pllupdate(tc, DP1_PLLCTRL);
9226d0c3831SAndrey Smirnov 	if (ret)
9236d0c3831SAndrey Smirnov 		return ret;
9247caff0fcSAndrey Gusakov 
9257caff0fcSAndrey Gusakov 	/* Reset/Enable Main Links */
9267caff0fcSAndrey Gusakov 	dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
9276d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9287caff0fcSAndrey Gusakov 	usleep_range(100, 200);
9297caff0fcSAndrey Gusakov 	dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
9306d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
9317caff0fcSAndrey Gusakov 
932ebcce4e6SAndrey Smirnov 	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 1, 1000);
933ebcce4e6SAndrey Smirnov 	if (ret) {
9347caff0fcSAndrey Gusakov 		dev_err(dev, "timeout waiting for phy become ready");
935ebcce4e6SAndrey Smirnov 		return ret;
9367caff0fcSAndrey Gusakov 	}
9377caff0fcSAndrey Gusakov 
9387caff0fcSAndrey Gusakov 	/* Set misc: 8 bits per color */
9397caff0fcSAndrey Gusakov 	ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
9407caff0fcSAndrey Gusakov 	if (ret)
9416d0c3831SAndrey Smirnov 		return ret;
9427caff0fcSAndrey Gusakov 
9437caff0fcSAndrey Gusakov 	/*
9447caff0fcSAndrey Gusakov 	 * ASSR mode
9457caff0fcSAndrey Gusakov 	 * on TC358767 side ASSR configured through strap pin
9467caff0fcSAndrey Gusakov 	 * seems there is no way to change this setting from SW
9477caff0fcSAndrey Gusakov 	 *
9487caff0fcSAndrey Gusakov 	 * check is tc configured for same mode
9497caff0fcSAndrey Gusakov 	 */
9507caff0fcSAndrey Gusakov 	if (tc->assr != tc->link.assr) {
9517caff0fcSAndrey Gusakov 		dev_dbg(dev, "Trying to set display to ASSR: %d\n",
9527caff0fcSAndrey Gusakov 			tc->assr);
9537caff0fcSAndrey Gusakov 		/* try to set ASSR on display side */
9547caff0fcSAndrey Gusakov 		tmp[0] = tc->assr;
9557caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
9567caff0fcSAndrey Gusakov 		if (ret < 0)
9577caff0fcSAndrey Gusakov 			goto err_dpcd_read;
9587caff0fcSAndrey Gusakov 		/* read back */
9597caff0fcSAndrey Gusakov 		ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
9607caff0fcSAndrey Gusakov 		if (ret < 0)
9617caff0fcSAndrey Gusakov 			goto err_dpcd_read;
9627caff0fcSAndrey Gusakov 
9637caff0fcSAndrey Gusakov 		if (tmp[0] != tc->assr) {
96487291e5dSLucas Stach 			dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
9657caff0fcSAndrey Gusakov 				tc->assr);
9667caff0fcSAndrey Gusakov 			/* trying with disabled scrambler */
967e5607637STomi Valkeinen 			tc->link.scrambler_dis = true;
9687caff0fcSAndrey Gusakov 		}
9697caff0fcSAndrey Gusakov 	}
9707caff0fcSAndrey Gusakov 
9717caff0fcSAndrey Gusakov 	/* Setup Link & DPRx Config for Training */
9727caff0fcSAndrey Gusakov 	ret = drm_dp_link_configure(aux, &tc->link.base);
9737caff0fcSAndrey Gusakov 	if (ret < 0)
9747caff0fcSAndrey Gusakov 		goto err_dpcd_write;
9757caff0fcSAndrey Gusakov 
9767caff0fcSAndrey Gusakov 	/* DOWNSPREAD_CTRL */
9777caff0fcSAndrey Gusakov 	tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
9787caff0fcSAndrey Gusakov 	/* MAIN_LINK_CHANNEL_CODING_SET */
9794b30bf41STomi Valkeinen 	tmp[1] =  DP_SET_ANSI_8B10B;
9807caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
9817caff0fcSAndrey Gusakov 	if (ret < 0)
9827caff0fcSAndrey Gusakov 		goto err_dpcd_write;
9837caff0fcSAndrey Gusakov 
984c28d1484STomi Valkeinen 	/* Reset voltage-swing & pre-emphasis */
985c28d1484STomi Valkeinen 	tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
986c28d1484STomi Valkeinen 			  DP_TRAIN_PRE_EMPH_LEVEL_0;
987c28d1484STomi Valkeinen 	ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
988c28d1484STomi Valkeinen 	if (ret < 0)
989c28d1484STomi Valkeinen 		goto err_dpcd_write;
990c28d1484STomi Valkeinen 
991f9538357STomi Valkeinen 	/* Clock-Recovery */
992f9538357STomi Valkeinen 
993f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 1 */
9946d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
9956d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
996f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_1);
9976d0c3831SAndrey Smirnov 	if (ret)
9986d0c3831SAndrey Smirnov 		return ret;
999f9538357STomi Valkeinen 
10006d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
1001f9538357STomi Valkeinen 			   (15 << 28) |	/* Defer Iteration Count */
1002f9538357STomi Valkeinen 			   (15 << 24) |	/* Loop Iteration Count */
1003f9538357STomi Valkeinen 			   (0xd << 0));	/* Loop Timer Delay */
10046d0c3831SAndrey Smirnov 	if (ret)
10056d0c3831SAndrey Smirnov 		return ret;
1006f9538357STomi Valkeinen 
10076d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
10086d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
10096d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
10106d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP1);
10116d0c3831SAndrey Smirnov 	if (ret)
10126d0c3831SAndrey Smirnov 		return ret;
1013f9538357STomi Valkeinen 
1014f9538357STomi Valkeinen 	/* Enable DP0 to start Link Training */
10156d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL,
10166d0c3831SAndrey Smirnov 			   ((tc->link.base.capabilities &
10176d0c3831SAndrey Smirnov 			     DP_LINK_CAP_ENHANCED_FRAMING) ? EF_EN : 0) |
1018f9538357STomi Valkeinen 			   DP_EN);
10196d0c3831SAndrey Smirnov 	if (ret)
10206d0c3831SAndrey Smirnov 		return ret;
1021f9538357STomi Valkeinen 
1022f9538357STomi Valkeinen 	/* wait */
10236d0c3831SAndrey Smirnov 
1024f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1025f9538357STomi Valkeinen 	if (ret < 0)
10266d0c3831SAndrey Smirnov 		return ret;
10277caff0fcSAndrey Gusakov 
1028f9538357STomi Valkeinen 	if (ret) {
1029f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 1 failed: %s\n",
1030f9538357STomi Valkeinen 			training_pattern1_errors[ret]);
10316d0c3831SAndrey Smirnov 		return -ENODEV;
1032f9538357STomi Valkeinen 	}
1033f9538357STomi Valkeinen 
1034f9538357STomi Valkeinen 	/* Channel Equalization */
1035f9538357STomi Valkeinen 
1036f9538357STomi Valkeinen 	/* Set DPCD 0x102 for Training Pattern 2 */
10376d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
10386d0c3831SAndrey Smirnov 			   DP_LINK_SCRAMBLING_DISABLE |
1039f9538357STomi Valkeinen 			   DP_TRAINING_PATTERN_2);
10406d0c3831SAndrey Smirnov 	if (ret)
10416d0c3831SAndrey Smirnov 		return ret;
1042f9538357STomi Valkeinen 
10436d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
10446d0c3831SAndrey Smirnov 			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
10456d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT |
10466d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_TP2);
10476d0c3831SAndrey Smirnov 	if (ret)
10486d0c3831SAndrey Smirnov 		return ret;
1049f9538357STomi Valkeinen 
1050f9538357STomi Valkeinen 	/* wait */
1051f9538357STomi Valkeinen 	ret = tc_wait_link_training(tc);
1052f9538357STomi Valkeinen 	if (ret < 0)
10536d0c3831SAndrey Smirnov 		return ret;
1054f9538357STomi Valkeinen 
1055f9538357STomi Valkeinen 	if (ret) {
1056f9538357STomi Valkeinen 		dev_err(tc->dev, "Link training phase 2 failed: %s\n",
1057f9538357STomi Valkeinen 			training_pattern2_errors[ret]);
10586d0c3831SAndrey Smirnov 		return -ENODEV;
1059f9538357STomi Valkeinen 	}
10607caff0fcSAndrey Gusakov 
10610776a269STomi Valkeinen 	/*
10620776a269STomi Valkeinen 	 * Toshiba's documentation suggests to first clear DPCD 0x102, then
10630776a269STomi Valkeinen 	 * clear the training pattern bit in DP0_SRCCTRL. Testing shows
10640776a269STomi Valkeinen 	 * that the link sometimes drops if those steps are done in that order,
10650776a269STomi Valkeinen 	 * but if the steps are done in reverse order, the link stays up.
10660776a269STomi Valkeinen 	 *
10670776a269STomi Valkeinen 	 * So we do the steps differently than documented here.
10680776a269STomi Valkeinen 	 */
10690776a269STomi Valkeinen 
10700776a269STomi Valkeinen 	/* Clear Training Pattern, set AutoCorrect Mode = 1 */
10716d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
10726d0c3831SAndrey Smirnov 			   DP0_SRCCTRL_AUTOCORRECT);
10736d0c3831SAndrey Smirnov 	if (ret)
10746d0c3831SAndrey Smirnov 		return ret;
10750776a269STomi Valkeinen 
10767caff0fcSAndrey Gusakov 	/* Clear DPCD 0x102 */
10777caff0fcSAndrey Gusakov 	/* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
10787caff0fcSAndrey Gusakov 	tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
10797caff0fcSAndrey Gusakov 	ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
10807caff0fcSAndrey Gusakov 	if (ret < 0)
10817caff0fcSAndrey Gusakov 		goto err_dpcd_write;
10827caff0fcSAndrey Gusakov 
10830bf25146STomi Valkeinen 	/* Check link status */
10840bf25146STomi Valkeinen 	ret = drm_dp_dpcd_read_link_status(aux, tmp);
10857caff0fcSAndrey Gusakov 	if (ret < 0)
10867caff0fcSAndrey Gusakov 		goto err_dpcd_read;
10877caff0fcSAndrey Gusakov 
10880bf25146STomi Valkeinen 	ret = 0;
10897caff0fcSAndrey Gusakov 
10900bf25146STomi Valkeinen 	value = tmp[0] & DP_CHANNEL_EQ_BITS;
10910bf25146STomi Valkeinen 
10920bf25146STomi Valkeinen 	if (value != DP_CHANNEL_EQ_BITS) {
10930bf25146STomi Valkeinen 		dev_err(tc->dev, "Lane 0 failed: %x\n", value);
10940bf25146STomi Valkeinen 		ret = -ENODEV;
10950bf25146STomi Valkeinen 	}
10960bf25146STomi Valkeinen 
10970bf25146STomi Valkeinen 	if (tc->link.base.num_lanes == 2) {
10980bf25146STomi Valkeinen 		value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
10990bf25146STomi Valkeinen 
11000bf25146STomi Valkeinen 		if (value != DP_CHANNEL_EQ_BITS) {
11010bf25146STomi Valkeinen 			dev_err(tc->dev, "Lane 1 failed: %x\n", value);
11020bf25146STomi Valkeinen 			ret = -ENODEV;
11030bf25146STomi Valkeinen 		}
11040bf25146STomi Valkeinen 
11050bf25146STomi Valkeinen 		if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
11060bf25146STomi Valkeinen 			dev_err(tc->dev, "Interlane align failed\n");
11070bf25146STomi Valkeinen 			ret = -ENODEV;
11080bf25146STomi Valkeinen 		}
11090bf25146STomi Valkeinen 	}
11100bf25146STomi Valkeinen 
11110bf25146STomi Valkeinen 	if (ret) {
11120bf25146STomi Valkeinen 		dev_err(dev, "0x0202 LANE0_1_STATUS:            0x%02x\n", tmp[0]);
11130bf25146STomi Valkeinen 		dev_err(dev, "0x0203 LANE2_3_STATUS             0x%02x\n", tmp[1]);
11140bf25146STomi Valkeinen 		dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
11150bf25146STomi Valkeinen 		dev_err(dev, "0x0205 SINK_STATUS:               0x%02x\n", tmp[3]);
11160bf25146STomi Valkeinen 		dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1:    0x%02x\n", tmp[4]);
11170bf25146STomi Valkeinen 		dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3:    0x%02x\n", tmp[5]);
11186d0c3831SAndrey Smirnov 		return ret;
11197caff0fcSAndrey Gusakov 	}
11207caff0fcSAndrey Gusakov 
11217caff0fcSAndrey Gusakov 	return 0;
11227caff0fcSAndrey Gusakov err_dpcd_read:
11237caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
11247caff0fcSAndrey Gusakov 	return ret;
11257caff0fcSAndrey Gusakov err_dpcd_write:
11267caff0fcSAndrey Gusakov 	dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
11277caff0fcSAndrey Gusakov 	return ret;
11287caff0fcSAndrey Gusakov }
11297caff0fcSAndrey Gusakov 
1130cb3263b2STomi Valkeinen static int tc_main_link_disable(struct tc_data *tc)
1131cb3263b2STomi Valkeinen {
1132cb3263b2STomi Valkeinen 	int ret;
1133cb3263b2STomi Valkeinen 
1134cb3263b2STomi Valkeinen 	dev_dbg(tc->dev, "link disable\n");
1135cb3263b2STomi Valkeinen 
11366d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
11376d0c3831SAndrey Smirnov 	if (ret)
1138cb3263b2STomi Valkeinen 		return ret;
11396d0c3831SAndrey Smirnov 
11406d0c3831SAndrey Smirnov 	return regmap_write(tc->regmap, DP0CTL, 0);
1141cb3263b2STomi Valkeinen }
1142cb3263b2STomi Valkeinen 
114380d57245STomi Valkeinen static int tc_stream_enable(struct tc_data *tc)
11447caff0fcSAndrey Gusakov {
11457caff0fcSAndrey Gusakov 	int ret;
11467caff0fcSAndrey Gusakov 	u32 value;
11477caff0fcSAndrey Gusakov 
114880d57245STomi Valkeinen 	dev_dbg(tc->dev, "enable video stream\n");
11497caff0fcSAndrey Gusakov 
1150bb248368STomi Valkeinen 	/* PXL PLL setup */
1151bb248368STomi Valkeinen 	if (tc_test_pattern) {
1152bb248368STomi Valkeinen 		ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
115346648a3cSTomi Valkeinen 				    1000 * tc->mode.clock);
1154bb248368STomi Valkeinen 		if (ret)
11556d0c3831SAndrey Smirnov 			return ret;
1156bb248368STomi Valkeinen 	}
1157bb248368STomi Valkeinen 
115846648a3cSTomi Valkeinen 	ret = tc_set_video_mode(tc, &tc->mode);
11595761a259STomi Valkeinen 	if (ret)
116080d57245STomi Valkeinen 		return ret;
11615761a259STomi Valkeinen 
11625761a259STomi Valkeinen 	/* Set M/N */
11635761a259STomi Valkeinen 	ret = tc_stream_clock_calc(tc);
11645761a259STomi Valkeinen 	if (ret)
116580d57245STomi Valkeinen 		return ret;
11665761a259STomi Valkeinen 
11677caff0fcSAndrey Gusakov 	value = VID_MN_GEN | DP_EN;
11687caff0fcSAndrey Gusakov 	if (tc->link.base.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
11697caff0fcSAndrey Gusakov 		value |= EF_EN;
11706d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
11716d0c3831SAndrey Smirnov 	if (ret)
11726d0c3831SAndrey Smirnov 		return ret;
11737caff0fcSAndrey Gusakov 	/*
11747caff0fcSAndrey Gusakov 	 * VID_EN assertion should be delayed by at least N * LSCLK
11757caff0fcSAndrey Gusakov 	 * cycles from the time VID_MN_GEN is enabled in order to
11767caff0fcSAndrey Gusakov 	 * generate stable values for VID_M. LSCLK is 270 MHz or
11777caff0fcSAndrey Gusakov 	 * 162 MHz, VID_N is set to 32768 in  tc_stream_clock_calc(),
11787caff0fcSAndrey Gusakov 	 * so a delay of at least 203 us should suffice.
11797caff0fcSAndrey Gusakov 	 */
11807caff0fcSAndrey Gusakov 	usleep_range(500, 1000);
11817caff0fcSAndrey Gusakov 	value |= VID_EN;
11826d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, DP0CTL, value);
11836d0c3831SAndrey Smirnov 	if (ret)
11846d0c3831SAndrey Smirnov 		return ret;
11857caff0fcSAndrey Gusakov 	/* Set input interface */
11867caff0fcSAndrey Gusakov 	value = DP0_AUDSRC_NO_INPUT;
11877caff0fcSAndrey Gusakov 	if (tc_test_pattern)
11887caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_COLOR_BAR;
11897caff0fcSAndrey Gusakov 	else
11907caff0fcSAndrey Gusakov 		value |= DP0_VIDSRC_DPI_RX;
11916d0c3831SAndrey Smirnov 	ret = regmap_write(tc->regmap, SYSCTRL, value);
11926d0c3831SAndrey Smirnov 	if (ret)
11936d0c3831SAndrey Smirnov 		return ret;
119480d57245STomi Valkeinen 
119580d57245STomi Valkeinen 	return 0;
11967caff0fcSAndrey Gusakov }
11977caff0fcSAndrey Gusakov 
119880d57245STomi Valkeinen static int tc_stream_disable(struct tc_data *tc)
119980d57245STomi Valkeinen {
120080d57245STomi Valkeinen 	int ret;
120180d57245STomi Valkeinen 
120280d57245STomi Valkeinen 	dev_dbg(tc->dev, "disable video stream\n");
120380d57245STomi Valkeinen 
12046d0c3831SAndrey Smirnov 	ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
12056d0c3831SAndrey Smirnov 	if (ret)
12066d0c3831SAndrey Smirnov 		return ret;
120780d57245STomi Valkeinen 
1208bb248368STomi Valkeinen 	tc_pxl_pll_dis(tc);
1209bb248368STomi Valkeinen 
12107caff0fcSAndrey Gusakov 	return 0;
12117caff0fcSAndrey Gusakov }
12127caff0fcSAndrey Gusakov 
12137caff0fcSAndrey Gusakov static void tc_bridge_pre_enable(struct drm_bridge *bridge)
12147caff0fcSAndrey Gusakov {
12157caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12167caff0fcSAndrey Gusakov 
12177caff0fcSAndrey Gusakov 	drm_panel_prepare(tc->panel);
12187caff0fcSAndrey Gusakov }
12197caff0fcSAndrey Gusakov 
12207caff0fcSAndrey Gusakov static void tc_bridge_enable(struct drm_bridge *bridge)
12217caff0fcSAndrey Gusakov {
12227caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12237caff0fcSAndrey Gusakov 	int ret;
12247caff0fcSAndrey Gusakov 
1225f25ee501STomi Valkeinen 	ret = tc_get_display_props(tc);
1226f25ee501STomi Valkeinen 	if (ret < 0) {
1227f25ee501STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
1228f25ee501STomi Valkeinen 		return;
1229f25ee501STomi Valkeinen 	}
1230f25ee501STomi Valkeinen 
1231cb3263b2STomi Valkeinen 	ret = tc_main_link_enable(tc);
12327caff0fcSAndrey Gusakov 	if (ret < 0) {
1233cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link enable error: %d\n", ret);
12347caff0fcSAndrey Gusakov 		return;
12357caff0fcSAndrey Gusakov 	}
12367caff0fcSAndrey Gusakov 
123780d57245STomi Valkeinen 	ret = tc_stream_enable(tc);
12387caff0fcSAndrey Gusakov 	if (ret < 0) {
12397caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream start error: %d\n", ret);
1240cb3263b2STomi Valkeinen 		tc_main_link_disable(tc);
12417caff0fcSAndrey Gusakov 		return;
12427caff0fcSAndrey Gusakov 	}
12437caff0fcSAndrey Gusakov 
12447caff0fcSAndrey Gusakov 	drm_panel_enable(tc->panel);
12457caff0fcSAndrey Gusakov }
12467caff0fcSAndrey Gusakov 
12477caff0fcSAndrey Gusakov static void tc_bridge_disable(struct drm_bridge *bridge)
12487caff0fcSAndrey Gusakov {
12497caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12507caff0fcSAndrey Gusakov 	int ret;
12517caff0fcSAndrey Gusakov 
12527caff0fcSAndrey Gusakov 	drm_panel_disable(tc->panel);
12537caff0fcSAndrey Gusakov 
125480d57245STomi Valkeinen 	ret = tc_stream_disable(tc);
12557caff0fcSAndrey Gusakov 	if (ret < 0)
12567caff0fcSAndrey Gusakov 		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1257cb3263b2STomi Valkeinen 
1258cb3263b2STomi Valkeinen 	ret = tc_main_link_disable(tc);
1259cb3263b2STomi Valkeinen 	if (ret < 0)
1260cb3263b2STomi Valkeinen 		dev_err(tc->dev, "main link disable error: %d\n", ret);
12617caff0fcSAndrey Gusakov }
12627caff0fcSAndrey Gusakov 
12637caff0fcSAndrey Gusakov static void tc_bridge_post_disable(struct drm_bridge *bridge)
12647caff0fcSAndrey Gusakov {
12657caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
12667caff0fcSAndrey Gusakov 
12677caff0fcSAndrey Gusakov 	drm_panel_unprepare(tc->panel);
12687caff0fcSAndrey Gusakov }
12697caff0fcSAndrey Gusakov 
12707caff0fcSAndrey Gusakov static bool tc_bridge_mode_fixup(struct drm_bridge *bridge,
12717caff0fcSAndrey Gusakov 				 const struct drm_display_mode *mode,
12727caff0fcSAndrey Gusakov 				 struct drm_display_mode *adj)
12737caff0fcSAndrey Gusakov {
12747caff0fcSAndrey Gusakov 	/* Fixup sync polarities, both hsync and vsync are active low */
12757caff0fcSAndrey Gusakov 	adj->flags = mode->flags;
12767caff0fcSAndrey Gusakov 	adj->flags |= (DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
12777caff0fcSAndrey Gusakov 	adj->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
12787caff0fcSAndrey Gusakov 
12797caff0fcSAndrey Gusakov 	return true;
12807caff0fcSAndrey Gusakov }
12817caff0fcSAndrey Gusakov 
12824647a64fSTomi Valkeinen static enum drm_mode_status tc_mode_valid(struct drm_bridge *bridge,
12834647a64fSTomi Valkeinen 					  const struct drm_display_mode *mode)
12847caff0fcSAndrey Gusakov {
12854647a64fSTomi Valkeinen 	struct tc_data *tc = bridge_to_tc(bridge);
128651b9e62eSTomi Valkeinen 	u32 req, avail;
128751b9e62eSTomi Valkeinen 	u32 bits_per_pixel = 24;
128851b9e62eSTomi Valkeinen 
128999fc8e96SAndrey Gusakov 	/* DPI interface clock limitation: upto 154 MHz */
129099fc8e96SAndrey Gusakov 	if (mode->clock > 154000)
129199fc8e96SAndrey Gusakov 		return MODE_CLOCK_HIGH;
129299fc8e96SAndrey Gusakov 
129351b9e62eSTomi Valkeinen 	req = mode->clock * bits_per_pixel / 8;
129451b9e62eSTomi Valkeinen 	avail = tc->link.base.num_lanes * tc->link.base.rate;
129551b9e62eSTomi Valkeinen 
129651b9e62eSTomi Valkeinen 	if (req > avail)
129751b9e62eSTomi Valkeinen 		return MODE_BAD;
129851b9e62eSTomi Valkeinen 
12997caff0fcSAndrey Gusakov 	return MODE_OK;
13007caff0fcSAndrey Gusakov }
13017caff0fcSAndrey Gusakov 
13027caff0fcSAndrey Gusakov static void tc_bridge_mode_set(struct drm_bridge *bridge,
130363f8f3baSLaurent Pinchart 			       const struct drm_display_mode *mode,
130463f8f3baSLaurent Pinchart 			       const struct drm_display_mode *adj)
13057caff0fcSAndrey Gusakov {
13067caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
13077caff0fcSAndrey Gusakov 
130846648a3cSTomi Valkeinen 	tc->mode = *mode;
13097caff0fcSAndrey Gusakov }
13107caff0fcSAndrey Gusakov 
13117caff0fcSAndrey Gusakov static int tc_connector_get_modes(struct drm_connector *connector)
13127caff0fcSAndrey Gusakov {
13137caff0fcSAndrey Gusakov 	struct tc_data *tc = connector_to_tc(connector);
13147caff0fcSAndrey Gusakov 	struct edid *edid;
13157caff0fcSAndrey Gusakov 	unsigned int count;
131632315730STomi Valkeinen 	int ret;
131732315730STomi Valkeinen 
131832315730STomi Valkeinen 	ret = tc_get_display_props(tc);
131932315730STomi Valkeinen 	if (ret < 0) {
132032315730STomi Valkeinen 		dev_err(tc->dev, "failed to read display props: %d\n", ret);
132132315730STomi Valkeinen 		return 0;
132232315730STomi Valkeinen 	}
13237caff0fcSAndrey Gusakov 
13247caff0fcSAndrey Gusakov 	if (tc->panel && tc->panel->funcs && tc->panel->funcs->get_modes) {
13257caff0fcSAndrey Gusakov 		count = tc->panel->funcs->get_modes(tc->panel);
13267caff0fcSAndrey Gusakov 		if (count > 0)
13277caff0fcSAndrey Gusakov 			return count;
13287caff0fcSAndrey Gusakov 	}
13297caff0fcSAndrey Gusakov 
13307caff0fcSAndrey Gusakov 	edid = drm_get_edid(connector, &tc->aux.ddc);
13317caff0fcSAndrey Gusakov 
13327caff0fcSAndrey Gusakov 	kfree(tc->edid);
13337caff0fcSAndrey Gusakov 	tc->edid = edid;
13347caff0fcSAndrey Gusakov 	if (!edid)
13357caff0fcSAndrey Gusakov 		return 0;
13367caff0fcSAndrey Gusakov 
1337c555f023SDaniel Vetter 	drm_connector_update_edid_property(connector, edid);
13387caff0fcSAndrey Gusakov 	count = drm_add_edid_modes(connector, edid);
13397caff0fcSAndrey Gusakov 
13407caff0fcSAndrey Gusakov 	return count;
13417caff0fcSAndrey Gusakov }
13427caff0fcSAndrey Gusakov 
13437caff0fcSAndrey Gusakov static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
13447caff0fcSAndrey Gusakov 	.get_modes = tc_connector_get_modes,
13457caff0fcSAndrey Gusakov };
13467caff0fcSAndrey Gusakov 
1347f25ee501STomi Valkeinen static enum drm_connector_status tc_connector_detect(struct drm_connector *connector,
1348f25ee501STomi Valkeinen 						     bool force)
1349f25ee501STomi Valkeinen {
1350f25ee501STomi Valkeinen 	struct tc_data *tc = connector_to_tc(connector);
1351f25ee501STomi Valkeinen 	bool conn;
1352f25ee501STomi Valkeinen 	u32 val;
1353f25ee501STomi Valkeinen 	int ret;
1354f25ee501STomi Valkeinen 
1355f25ee501STomi Valkeinen 	if (tc->hpd_pin < 0) {
1356f25ee501STomi Valkeinen 		if (tc->panel)
1357f25ee501STomi Valkeinen 			return connector_status_connected;
1358f25ee501STomi Valkeinen 		else
1359f25ee501STomi Valkeinen 			return connector_status_unknown;
1360f25ee501STomi Valkeinen 	}
1361f25ee501STomi Valkeinen 
13626d0c3831SAndrey Smirnov 	ret = regmap_read(tc->regmap, GPIOI, &val);
13636d0c3831SAndrey Smirnov 	if (ret)
13646d0c3831SAndrey Smirnov 		return connector_status_unknown;
1365f25ee501STomi Valkeinen 
1366f25ee501STomi Valkeinen 	conn = val & BIT(tc->hpd_pin);
1367f25ee501STomi Valkeinen 
1368f25ee501STomi Valkeinen 	if (conn)
1369f25ee501STomi Valkeinen 		return connector_status_connected;
1370f25ee501STomi Valkeinen 	else
1371f25ee501STomi Valkeinen 		return connector_status_disconnected;
1372f25ee501STomi Valkeinen }
1373f25ee501STomi Valkeinen 
13747caff0fcSAndrey Gusakov static const struct drm_connector_funcs tc_connector_funcs = {
1375f25ee501STomi Valkeinen 	.detect = tc_connector_detect,
13767caff0fcSAndrey Gusakov 	.fill_modes = drm_helper_probe_single_connector_modes,
1377fdd8326aSMarek Vasut 	.destroy = drm_connector_cleanup,
13787caff0fcSAndrey Gusakov 	.reset = drm_atomic_helper_connector_reset,
13797caff0fcSAndrey Gusakov 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
13807caff0fcSAndrey Gusakov 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
13817caff0fcSAndrey Gusakov };
13827caff0fcSAndrey Gusakov 
13837caff0fcSAndrey Gusakov static int tc_bridge_attach(struct drm_bridge *bridge)
13847caff0fcSAndrey Gusakov {
13857caff0fcSAndrey Gusakov 	u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
13867caff0fcSAndrey Gusakov 	struct tc_data *tc = bridge_to_tc(bridge);
13877caff0fcSAndrey Gusakov 	struct drm_device *drm = bridge->dev;
13887caff0fcSAndrey Gusakov 	int ret;
13897caff0fcSAndrey Gusakov 
1390f25ee501STomi Valkeinen 	/* Create DP/eDP connector */
13917caff0fcSAndrey Gusakov 	drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
13927caff0fcSAndrey Gusakov 	ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs,
1393f8c15790STomi Valkeinen 				 tc->panel ? DRM_MODE_CONNECTOR_eDP :
1394f8c15790STomi Valkeinen 				 DRM_MODE_CONNECTOR_DisplayPort);
13957caff0fcSAndrey Gusakov 	if (ret)
13967caff0fcSAndrey Gusakov 		return ret;
13977caff0fcSAndrey Gusakov 
1398f25ee501STomi Valkeinen 	/* Don't poll if don't have HPD connected */
1399f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1400f25ee501STomi Valkeinen 		if (tc->have_irq)
1401f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
1402f25ee501STomi Valkeinen 		else
1403f25ee501STomi Valkeinen 			tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
1404f25ee501STomi Valkeinen 					       DRM_CONNECTOR_POLL_DISCONNECT;
1405f25ee501STomi Valkeinen 	}
1406f25ee501STomi Valkeinen 
14077caff0fcSAndrey Gusakov 	if (tc->panel)
14087caff0fcSAndrey Gusakov 		drm_panel_attach(tc->panel, &tc->connector);
14097caff0fcSAndrey Gusakov 
14107caff0fcSAndrey Gusakov 	drm_display_info_set_bus_formats(&tc->connector.display_info,
14117caff0fcSAndrey Gusakov 					 &bus_format, 1);
14124842379cSTomi Valkeinen 	tc->connector.display_info.bus_flags =
14134842379cSTomi Valkeinen 		DRM_BUS_FLAG_DE_HIGH |
141488bc4178SLaurent Pinchart 		DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
141588bc4178SLaurent Pinchart 		DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
1416cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
14177caff0fcSAndrey Gusakov 
14187caff0fcSAndrey Gusakov 	return 0;
14197caff0fcSAndrey Gusakov }
14207caff0fcSAndrey Gusakov 
14217caff0fcSAndrey Gusakov static const struct drm_bridge_funcs tc_bridge_funcs = {
14227caff0fcSAndrey Gusakov 	.attach = tc_bridge_attach,
14234647a64fSTomi Valkeinen 	.mode_valid = tc_mode_valid,
14247caff0fcSAndrey Gusakov 	.mode_set = tc_bridge_mode_set,
14257caff0fcSAndrey Gusakov 	.pre_enable = tc_bridge_pre_enable,
14267caff0fcSAndrey Gusakov 	.enable = tc_bridge_enable,
14277caff0fcSAndrey Gusakov 	.disable = tc_bridge_disable,
14287caff0fcSAndrey Gusakov 	.post_disable = tc_bridge_post_disable,
14297caff0fcSAndrey Gusakov 	.mode_fixup = tc_bridge_mode_fixup,
14307caff0fcSAndrey Gusakov };
14317caff0fcSAndrey Gusakov 
14327caff0fcSAndrey Gusakov static bool tc_readable_reg(struct device *dev, unsigned int reg)
14337caff0fcSAndrey Gusakov {
14347caff0fcSAndrey Gusakov 	return reg != SYSCTRL;
14357caff0fcSAndrey Gusakov }
14367caff0fcSAndrey Gusakov 
14377caff0fcSAndrey Gusakov static const struct regmap_range tc_volatile_ranges[] = {
14387caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
14397caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
14407caff0fcSAndrey Gusakov 	regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
14417caff0fcSAndrey Gusakov 	regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
14427caff0fcSAndrey Gusakov 	regmap_reg_range(VFUEN0, VFUEN0),
1443af9526f2STomi Valkeinen 	regmap_reg_range(INTSTS_G, INTSTS_G),
1444af9526f2STomi Valkeinen 	regmap_reg_range(GPIOI, GPIOI),
14457caff0fcSAndrey Gusakov };
14467caff0fcSAndrey Gusakov 
14477caff0fcSAndrey Gusakov static const struct regmap_access_table tc_volatile_table = {
14487caff0fcSAndrey Gusakov 	.yes_ranges = tc_volatile_ranges,
14497caff0fcSAndrey Gusakov 	.n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
14507caff0fcSAndrey Gusakov };
14517caff0fcSAndrey Gusakov 
14527caff0fcSAndrey Gusakov static bool tc_writeable_reg(struct device *dev, unsigned int reg)
14537caff0fcSAndrey Gusakov {
14547caff0fcSAndrey Gusakov 	return (reg != TC_IDREG) &&
14557caff0fcSAndrey Gusakov 	       (reg != DP0_LTSTAT) &&
14567caff0fcSAndrey Gusakov 	       (reg != DP0_SNKLTCHGREQ);
14577caff0fcSAndrey Gusakov }
14587caff0fcSAndrey Gusakov 
14597caff0fcSAndrey Gusakov static const struct regmap_config tc_regmap_config = {
14607caff0fcSAndrey Gusakov 	.name = "tc358767",
14617caff0fcSAndrey Gusakov 	.reg_bits = 16,
14627caff0fcSAndrey Gusakov 	.val_bits = 32,
14637caff0fcSAndrey Gusakov 	.reg_stride = 4,
14647caff0fcSAndrey Gusakov 	.max_register = PLL_DBG,
14657caff0fcSAndrey Gusakov 	.cache_type = REGCACHE_RBTREE,
14667caff0fcSAndrey Gusakov 	.readable_reg = tc_readable_reg,
14677caff0fcSAndrey Gusakov 	.volatile_table = &tc_volatile_table,
14687caff0fcSAndrey Gusakov 	.writeable_reg = tc_writeable_reg,
14697caff0fcSAndrey Gusakov 	.reg_format_endian = REGMAP_ENDIAN_BIG,
14707caff0fcSAndrey Gusakov 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
14717caff0fcSAndrey Gusakov };
14727caff0fcSAndrey Gusakov 
1473f25ee501STomi Valkeinen static irqreturn_t tc_irq_handler(int irq, void *arg)
1474f25ee501STomi Valkeinen {
1475f25ee501STomi Valkeinen 	struct tc_data *tc = arg;
1476f25ee501STomi Valkeinen 	u32 val;
1477f25ee501STomi Valkeinen 	int r;
1478f25ee501STomi Valkeinen 
1479f25ee501STomi Valkeinen 	r = regmap_read(tc->regmap, INTSTS_G, &val);
1480f25ee501STomi Valkeinen 	if (r)
1481f25ee501STomi Valkeinen 		return IRQ_NONE;
1482f25ee501STomi Valkeinen 
1483f25ee501STomi Valkeinen 	if (!val)
1484f25ee501STomi Valkeinen 		return IRQ_NONE;
1485f25ee501STomi Valkeinen 
1486f25ee501STomi Valkeinen 	if (val & INT_SYSERR) {
1487f25ee501STomi Valkeinen 		u32 stat = 0;
1488f25ee501STomi Valkeinen 
1489f25ee501STomi Valkeinen 		regmap_read(tc->regmap, SYSSTAT, &stat);
1490f25ee501STomi Valkeinen 
1491f25ee501STomi Valkeinen 		dev_err(tc->dev, "syserr %x\n", stat);
1492f25ee501STomi Valkeinen 	}
1493f25ee501STomi Valkeinen 
1494f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0 && tc->bridge.dev) {
1495f25ee501STomi Valkeinen 		/*
1496f25ee501STomi Valkeinen 		 * H is triggered when the GPIO goes high.
1497f25ee501STomi Valkeinen 		 *
1498f25ee501STomi Valkeinen 		 * LC is triggered when the GPIO goes low and stays low for
1499f25ee501STomi Valkeinen 		 * the duration of LCNT
1500f25ee501STomi Valkeinen 		 */
1501f25ee501STomi Valkeinen 		bool h = val & INT_GPIO_H(tc->hpd_pin);
1502f25ee501STomi Valkeinen 		bool lc = val & INT_GPIO_LC(tc->hpd_pin);
1503f25ee501STomi Valkeinen 
1504f25ee501STomi Valkeinen 		dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
1505f25ee501STomi Valkeinen 			h ? "H" : "", lc ? "LC" : "");
1506f25ee501STomi Valkeinen 
1507f25ee501STomi Valkeinen 		if (h || lc)
1508f25ee501STomi Valkeinen 			drm_kms_helper_hotplug_event(tc->bridge.dev);
1509f25ee501STomi Valkeinen 	}
1510f25ee501STomi Valkeinen 
1511f25ee501STomi Valkeinen 	regmap_write(tc->regmap, INTSTS_G, val);
1512f25ee501STomi Valkeinen 
1513f25ee501STomi Valkeinen 	return IRQ_HANDLED;
1514f25ee501STomi Valkeinen }
1515f25ee501STomi Valkeinen 
15167caff0fcSAndrey Gusakov static int tc_probe(struct i2c_client *client, const struct i2c_device_id *id)
15177caff0fcSAndrey Gusakov {
15187caff0fcSAndrey Gusakov 	struct device *dev = &client->dev;
15197caff0fcSAndrey Gusakov 	struct tc_data *tc;
15207caff0fcSAndrey Gusakov 	int ret;
15217caff0fcSAndrey Gusakov 
15227caff0fcSAndrey Gusakov 	tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
15237caff0fcSAndrey Gusakov 	if (!tc)
15247caff0fcSAndrey Gusakov 		return -ENOMEM;
15257caff0fcSAndrey Gusakov 
15267caff0fcSAndrey Gusakov 	tc->dev = dev;
15277caff0fcSAndrey Gusakov 
15287caff0fcSAndrey Gusakov 	/* port@2 is the output port */
1529ebc94461SRob Herring 	ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &tc->panel, NULL);
1530d630213fSLucas Stach 	if (ret && ret != -ENODEV)
1531ebc94461SRob Herring 		return ret;
15327caff0fcSAndrey Gusakov 
15337caff0fcSAndrey Gusakov 	/* Shut down GPIO is optional */
15347caff0fcSAndrey Gusakov 	tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
15357caff0fcSAndrey Gusakov 	if (IS_ERR(tc->sd_gpio))
15367caff0fcSAndrey Gusakov 		return PTR_ERR(tc->sd_gpio);
15377caff0fcSAndrey Gusakov 
15387caff0fcSAndrey Gusakov 	if (tc->sd_gpio) {
15397caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->sd_gpio, 0);
15407caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
15417caff0fcSAndrey Gusakov 	}
15427caff0fcSAndrey Gusakov 
15437caff0fcSAndrey Gusakov 	/* Reset GPIO is optional */
15447caff0fcSAndrey Gusakov 	tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
15457caff0fcSAndrey Gusakov 	if (IS_ERR(tc->reset_gpio))
15467caff0fcSAndrey Gusakov 		return PTR_ERR(tc->reset_gpio);
15477caff0fcSAndrey Gusakov 
15487caff0fcSAndrey Gusakov 	if (tc->reset_gpio) {
15497caff0fcSAndrey Gusakov 		gpiod_set_value_cansleep(tc->reset_gpio, 1);
15507caff0fcSAndrey Gusakov 		usleep_range(5000, 10000);
15517caff0fcSAndrey Gusakov 	}
15527caff0fcSAndrey Gusakov 
15537caff0fcSAndrey Gusakov 	tc->refclk = devm_clk_get(dev, "ref");
15547caff0fcSAndrey Gusakov 	if (IS_ERR(tc->refclk)) {
15557caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->refclk);
15567caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to get refclk: %d\n", ret);
15577caff0fcSAndrey Gusakov 		return ret;
15587caff0fcSAndrey Gusakov 	}
15597caff0fcSAndrey Gusakov 
15607caff0fcSAndrey Gusakov 	tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
15617caff0fcSAndrey Gusakov 	if (IS_ERR(tc->regmap)) {
15627caff0fcSAndrey Gusakov 		ret = PTR_ERR(tc->regmap);
15637caff0fcSAndrey Gusakov 		dev_err(dev, "Failed to initialize regmap: %d\n", ret);
15647caff0fcSAndrey Gusakov 		return ret;
15657caff0fcSAndrey Gusakov 	}
15667caff0fcSAndrey Gusakov 
1567f25ee501STomi Valkeinen 	ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
1568f25ee501STomi Valkeinen 				   &tc->hpd_pin);
1569f25ee501STomi Valkeinen 	if (ret) {
1570f25ee501STomi Valkeinen 		tc->hpd_pin = -ENODEV;
1571f25ee501STomi Valkeinen 	} else {
1572f25ee501STomi Valkeinen 		if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
1573f25ee501STomi Valkeinen 			dev_err(dev, "failed to parse HPD number\n");
1574f25ee501STomi Valkeinen 			return ret;
1575f25ee501STomi Valkeinen 		}
1576f25ee501STomi Valkeinen 	}
1577f25ee501STomi Valkeinen 
1578f25ee501STomi Valkeinen 	if (client->irq > 0) {
1579f25ee501STomi Valkeinen 		/* enable SysErr */
1580f25ee501STomi Valkeinen 		regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
1581f25ee501STomi Valkeinen 
1582f25ee501STomi Valkeinen 		ret = devm_request_threaded_irq(dev, client->irq,
1583f25ee501STomi Valkeinen 						NULL, tc_irq_handler,
1584f25ee501STomi Valkeinen 						IRQF_ONESHOT,
1585f25ee501STomi Valkeinen 						"tc358767-irq", tc);
1586f25ee501STomi Valkeinen 		if (ret) {
1587f25ee501STomi Valkeinen 			dev_err(dev, "failed to register dp interrupt\n");
1588f25ee501STomi Valkeinen 			return ret;
1589f25ee501STomi Valkeinen 		}
1590f25ee501STomi Valkeinen 
1591f25ee501STomi Valkeinen 		tc->have_irq = true;
1592f25ee501STomi Valkeinen 	}
1593f25ee501STomi Valkeinen 
15947caff0fcSAndrey Gusakov 	ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
15957caff0fcSAndrey Gusakov 	if (ret) {
15967caff0fcSAndrey Gusakov 		dev_err(tc->dev, "can not read device ID: %d\n", ret);
15977caff0fcSAndrey Gusakov 		return ret;
15987caff0fcSAndrey Gusakov 	}
15997caff0fcSAndrey Gusakov 
16007caff0fcSAndrey Gusakov 	if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
16017caff0fcSAndrey Gusakov 		dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
16027caff0fcSAndrey Gusakov 		return -EINVAL;
16037caff0fcSAndrey Gusakov 	}
16047caff0fcSAndrey Gusakov 
16057caff0fcSAndrey Gusakov 	tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
16067caff0fcSAndrey Gusakov 
1607*52c2197aSLucas Stach 	if (!tc->reset_gpio) {
1608*52c2197aSLucas Stach 		/*
1609*52c2197aSLucas Stach 		 * If the reset pin isn't present, do a software reset. It isn't
1610*52c2197aSLucas Stach 		 * as thorough as the hardware reset, as we can't reset the I2C
1611*52c2197aSLucas Stach 		 * communication block for obvious reasons, but it's getting the
1612*52c2197aSLucas Stach 		 * chip into a defined state.
1613*52c2197aSLucas Stach 		 */
1614*52c2197aSLucas Stach 		regmap_update_bits(tc->regmap, SYSRSTENB,
1615*52c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
1616*52c2197aSLucas Stach 				0);
1617*52c2197aSLucas Stach 		regmap_update_bits(tc->regmap, SYSRSTENB,
1618*52c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
1619*52c2197aSLucas Stach 				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP);
1620*52c2197aSLucas Stach 		usleep_range(5000, 10000);
1621*52c2197aSLucas Stach 	}
1622*52c2197aSLucas Stach 
1623f25ee501STomi Valkeinen 	if (tc->hpd_pin >= 0) {
1624f25ee501STomi Valkeinen 		u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
1625f25ee501STomi Valkeinen 		u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
1626f25ee501STomi Valkeinen 
1627f25ee501STomi Valkeinen 		/* Set LCNT to 2ms */
1628f25ee501STomi Valkeinen 		regmap_write(tc->regmap, lcnt_reg,
1629f25ee501STomi Valkeinen 			     clk_get_rate(tc->refclk) * 2 / 1000);
1630f25ee501STomi Valkeinen 		/* We need the "alternate" mode for HPD */
1631f25ee501STomi Valkeinen 		regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
1632f25ee501STomi Valkeinen 
1633f25ee501STomi Valkeinen 		if (tc->have_irq) {
1634f25ee501STomi Valkeinen 			/* enable H & LC */
1635f25ee501STomi Valkeinen 			regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
1636f25ee501STomi Valkeinen 		}
1637f25ee501STomi Valkeinen 	}
1638f25ee501STomi Valkeinen 
16397caff0fcSAndrey Gusakov 	ret = tc_aux_link_setup(tc);
16407caff0fcSAndrey Gusakov 	if (ret)
16417caff0fcSAndrey Gusakov 		return ret;
16427caff0fcSAndrey Gusakov 
16437caff0fcSAndrey Gusakov 	/* Register DP AUX channel */
16447caff0fcSAndrey Gusakov 	tc->aux.name = "TC358767 AUX i2c adapter";
16457caff0fcSAndrey Gusakov 	tc->aux.dev = tc->dev;
16467caff0fcSAndrey Gusakov 	tc->aux.transfer = tc_aux_transfer;
16477caff0fcSAndrey Gusakov 	ret = drm_dp_aux_register(&tc->aux);
16487caff0fcSAndrey Gusakov 	if (ret)
16497caff0fcSAndrey Gusakov 		return ret;
16507caff0fcSAndrey Gusakov 
16517caff0fcSAndrey Gusakov 	tc->bridge.funcs = &tc_bridge_funcs;
16527caff0fcSAndrey Gusakov 	tc->bridge.of_node = dev->of_node;
1653dc01732eSInki Dae 	drm_bridge_add(&tc->bridge);
16547caff0fcSAndrey Gusakov 
16557caff0fcSAndrey Gusakov 	i2c_set_clientdata(client, tc);
16567caff0fcSAndrey Gusakov 
16577caff0fcSAndrey Gusakov 	return 0;
16587caff0fcSAndrey Gusakov }
16597caff0fcSAndrey Gusakov 
16607caff0fcSAndrey Gusakov static int tc_remove(struct i2c_client *client)
16617caff0fcSAndrey Gusakov {
16627caff0fcSAndrey Gusakov 	struct tc_data *tc = i2c_get_clientdata(client);
16637caff0fcSAndrey Gusakov 
16647caff0fcSAndrey Gusakov 	drm_bridge_remove(&tc->bridge);
16657caff0fcSAndrey Gusakov 	drm_dp_aux_unregister(&tc->aux);
16667caff0fcSAndrey Gusakov 
16677caff0fcSAndrey Gusakov 	return 0;
16687caff0fcSAndrey Gusakov }
16697caff0fcSAndrey Gusakov 
16707caff0fcSAndrey Gusakov static const struct i2c_device_id tc358767_i2c_ids[] = {
16717caff0fcSAndrey Gusakov 	{ "tc358767", 0 },
16727caff0fcSAndrey Gusakov 	{ }
16737caff0fcSAndrey Gusakov };
16747caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
16757caff0fcSAndrey Gusakov 
16767caff0fcSAndrey Gusakov static const struct of_device_id tc358767_of_ids[] = {
16777caff0fcSAndrey Gusakov 	{ .compatible = "toshiba,tc358767", },
16787caff0fcSAndrey Gusakov 	{ }
16797caff0fcSAndrey Gusakov };
16807caff0fcSAndrey Gusakov MODULE_DEVICE_TABLE(of, tc358767_of_ids);
16817caff0fcSAndrey Gusakov 
16827caff0fcSAndrey Gusakov static struct i2c_driver tc358767_driver = {
16837caff0fcSAndrey Gusakov 	.driver = {
16847caff0fcSAndrey Gusakov 		.name = "tc358767",
16857caff0fcSAndrey Gusakov 		.of_match_table = tc358767_of_ids,
16867caff0fcSAndrey Gusakov 	},
16877caff0fcSAndrey Gusakov 	.id_table = tc358767_i2c_ids,
16887caff0fcSAndrey Gusakov 	.probe = tc_probe,
16897caff0fcSAndrey Gusakov 	.remove	= tc_remove,
16907caff0fcSAndrey Gusakov };
16917caff0fcSAndrey Gusakov module_i2c_driver(tc358767_driver);
16927caff0fcSAndrey Gusakov 
16937caff0fcSAndrey Gusakov MODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
16947caff0fcSAndrey Gusakov MODULE_DESCRIPTION("tc358767 eDP encoder driver");
16957caff0fcSAndrey Gusakov MODULE_LICENSE("GPL");
1696